xref: /openbmc/linux/drivers/net/phy/dp83822.c (revision 73f476aa1975bae6a792b340f5b26ffcfba869a6)
15f857575SAndrew Lunn // SPDX-License-Identifier: GPL-2.0
22ace13e1SDan Murphy /* Driver for the Texas Instruments DP83822, DP83825 and DP83826 PHYs.
387461f7aSDan Murphy  *
487461f7aSDan Murphy  * Copyright (C) 2017 Texas Instruments Inc.
587461f7aSDan Murphy  */
687461f7aSDan Murphy 
787461f7aSDan Murphy #include <linux/ethtool.h>
887461f7aSDan Murphy #include <linux/etherdevice.h>
987461f7aSDan Murphy #include <linux/kernel.h>
1087461f7aSDan Murphy #include <linux/mii.h>
1187461f7aSDan Murphy #include <linux/module.h>
1287461f7aSDan Murphy #include <linux/of.h>
1387461f7aSDan Murphy #include <linux/phy.h>
1487461f7aSDan Murphy #include <linux/netdevice.h>
1587461f7aSDan Murphy 
1687461f7aSDan Murphy #define DP83822_PHY_ID	        0x2000a240
172ace13e1SDan Murphy #define DP83825S_PHY_ID		0x2000a140
1806acc17aSDan Murphy #define DP83825I_PHY_ID		0x2000a150
192ace13e1SDan Murphy #define DP83825CM_PHY_ID	0x2000a160
202ace13e1SDan Murphy #define DP83825CS_PHY_ID	0x2000a170
21783da36bSDan Murphy #define DP83826C_PHY_ID		0x2000a130
22783da36bSDan Murphy #define DP83826NC_PHY_ID	0x2000a110
2306acc17aSDan Murphy 
2487461f7aSDan Murphy #define DP83822_DEVADDR		0x1f
2587461f7aSDan Murphy 
265dc39fd5SDan Murphy #define MII_DP83822_CTRL_2	0x0a
275dc39fd5SDan Murphy #define MII_DP83822_PHYSTS	0x10
2887461f7aSDan Murphy #define MII_DP83822_PHYSCR	0x11
2987461f7aSDan Murphy #define MII_DP83822_MISR1	0x12
3087461f7aSDan Murphy #define MII_DP83822_MISR2	0x13
315dc39fd5SDan Murphy #define MII_DP83822_FCSCR	0x14
3280952952SDan Murphy #define MII_DP83822_RCSR	0x17
3387461f7aSDan Murphy #define MII_DP83822_RESET_CTRL	0x1f
3480952952SDan Murphy #define MII_DP83822_GENCFG	0x465
355dc39fd5SDan Murphy #define MII_DP83822_SOR1	0x467
365dc39fd5SDan Murphy 
375dc39fd5SDan Murphy /* GENCFG */
385dc39fd5SDan Murphy #define DP83822_SIG_DET_LOW	BIT(0)
395dc39fd5SDan Murphy 
405dc39fd5SDan Murphy /* Control Register 2 bits */
415dc39fd5SDan Murphy #define DP83822_FX_ENABLE	BIT(14)
4287461f7aSDan Murphy 
4387461f7aSDan Murphy #define DP83822_HW_RESET	BIT(15)
4487461f7aSDan Murphy #define DP83822_SW_RESET	BIT(14)
4587461f7aSDan Murphy 
465dc39fd5SDan Murphy /* PHY STS bits */
475dc39fd5SDan Murphy #define DP83822_PHYSTS_DUPLEX			BIT(2)
485dc39fd5SDan Murphy #define DP83822_PHYSTS_10			BIT(1)
495dc39fd5SDan Murphy #define DP83822_PHYSTS_LINK			BIT(0)
505dc39fd5SDan Murphy 
5187461f7aSDan Murphy /* PHYSCR Register Fields */
5287461f7aSDan Murphy #define DP83822_PHYSCR_INT_OE		BIT(0) /* Interrupt Output Enable */
5387461f7aSDan Murphy #define DP83822_PHYSCR_INTEN		BIT(1) /* Interrupt Enable */
5487461f7aSDan Murphy 
5587461f7aSDan Murphy /* MISR1 bits */
5687461f7aSDan Murphy #define DP83822_RX_ERR_HF_INT_EN	BIT(0)
5787461f7aSDan Murphy #define DP83822_FALSE_CARRIER_HF_INT_EN	BIT(1)
5887461f7aSDan Murphy #define DP83822_ANEG_COMPLETE_INT_EN	BIT(2)
5987461f7aSDan Murphy #define DP83822_DUP_MODE_CHANGE_INT_EN	BIT(3)
6087461f7aSDan Murphy #define DP83822_SPEED_CHANGED_INT_EN	BIT(4)
6187461f7aSDan Murphy #define DP83822_LINK_STAT_INT_EN	BIT(5)
6287461f7aSDan Murphy #define DP83822_ENERGY_DET_INT_EN	BIT(6)
6387461f7aSDan Murphy #define DP83822_LINK_QUAL_INT_EN	BIT(7)
6487461f7aSDan Murphy 
6587461f7aSDan Murphy /* MISR2 bits */
6687461f7aSDan Murphy #define DP83822_JABBER_DET_INT_EN	BIT(0)
6787461f7aSDan Murphy #define DP83822_WOL_PKT_INT_EN		BIT(1)
6887461f7aSDan Murphy #define DP83822_SLEEP_MODE_INT_EN	BIT(2)
6987461f7aSDan Murphy #define DP83822_MDI_XOVER_INT_EN	BIT(3)
7087461f7aSDan Murphy #define DP83822_LB_FIFO_INT_EN		BIT(4)
7187461f7aSDan Murphy #define DP83822_PAGE_RX_INT_EN		BIT(5)
7287461f7aSDan Murphy #define DP83822_ANEG_ERR_INT_EN		BIT(6)
7387461f7aSDan Murphy #define DP83822_EEE_ERROR_CHANGE_INT_EN	BIT(7)
7487461f7aSDan Murphy 
7587461f7aSDan Murphy /* INT_STAT1 bits */
7687461f7aSDan Murphy #define DP83822_WOL_INT_EN	BIT(4)
7787461f7aSDan Murphy #define DP83822_WOL_INT_STAT	BIT(12)
7887461f7aSDan Murphy 
7987461f7aSDan Murphy #define MII_DP83822_RXSOP1	0x04a5
8087461f7aSDan Murphy #define	MII_DP83822_RXSOP2	0x04a6
8187461f7aSDan Murphy #define	MII_DP83822_RXSOP3	0x04a7
8287461f7aSDan Murphy 
8387461f7aSDan Murphy /* WoL Registers */
8487461f7aSDan Murphy #define	MII_DP83822_WOL_CFG	0x04a0
8587461f7aSDan Murphy #define	MII_DP83822_WOL_STAT	0x04a1
8687461f7aSDan Murphy #define	MII_DP83822_WOL_DA1	0x04a2
8787461f7aSDan Murphy #define	MII_DP83822_WOL_DA2	0x04a3
8887461f7aSDan Murphy #define	MII_DP83822_WOL_DA3	0x04a4
8987461f7aSDan Murphy 
9087461f7aSDan Murphy /* WoL bits */
9187461f7aSDan Murphy #define DP83822_WOL_MAGIC_EN	BIT(0)
9287461f7aSDan Murphy #define DP83822_WOL_SECURE_ON	BIT(5)
9387461f7aSDan Murphy #define DP83822_WOL_EN		BIT(7)
9487461f7aSDan Murphy #define DP83822_WOL_INDICATION_SEL BIT(8)
9587461f7aSDan Murphy #define DP83822_WOL_CLR_INDICATION BIT(11)
9687461f7aSDan Murphy 
9780952952SDan Murphy /* RSCR bits */
9880952952SDan Murphy #define DP83822_RX_CLK_SHIFT	BIT(12)
9980952952SDan Murphy #define DP83822_TX_CLK_SHIFT	BIT(11)
10080952952SDan Murphy 
1015dc39fd5SDan Murphy /* SOR1 mode */
1025dc39fd5SDan Murphy #define DP83822_STRAP_MODE1	0
1035dc39fd5SDan Murphy #define DP83822_STRAP_MODE2	BIT(0)
1045dc39fd5SDan Murphy #define DP83822_STRAP_MODE3	BIT(1)
1055dc39fd5SDan Murphy #define DP83822_STRAP_MODE4	GENMASK(1, 0)
1065dc39fd5SDan Murphy 
1075dc39fd5SDan Murphy #define DP83822_COL_STRAP_MASK	GENMASK(11, 10)
1085dc39fd5SDan Murphy #define DP83822_COL_SHIFT	10
1095dc39fd5SDan Murphy #define DP83822_RX_ER_STR_MASK	GENMASK(9, 8)
1105dc39fd5SDan Murphy #define DP83822_RX_ER_SHIFT	8
1115dc39fd5SDan Murphy 
1125dc39fd5SDan Murphy #define MII_DP83822_FIBER_ADVERTISE    (ADVERTISED_TP | ADVERTISED_MII | \
1139ef7e18bSDan Murphy 					ADVERTISED_FIBRE | \
1149ef7e18bSDan Murphy 					ADVERTISED_Pause | ADVERTISED_Asym_Pause)
1155dc39fd5SDan Murphy 
1165dc39fd5SDan Murphy struct dp83822_private {
1175dc39fd5SDan Murphy 	bool fx_signal_det_low;
1185dc39fd5SDan Murphy 	int fx_enabled;
1195dc39fd5SDan Murphy 	u16 fx_sd_enable;
1205dc39fd5SDan Murphy };
1215dc39fd5SDan Murphy 
12287461f7aSDan Murphy static int dp83822_set_wol(struct phy_device *phydev,
12387461f7aSDan Murphy 			   struct ethtool_wolinfo *wol)
12487461f7aSDan Murphy {
12587461f7aSDan Murphy 	struct net_device *ndev = phydev->attached_dev;
12687461f7aSDan Murphy 	u16 value;
12787461f7aSDan Murphy 	const u8 *mac;
12887461f7aSDan Murphy 
12987461f7aSDan Murphy 	if (wol->wolopts & (WAKE_MAGIC | WAKE_MAGICSECURE)) {
13087461f7aSDan Murphy 		mac = (const u8 *)ndev->dev_addr;
13187461f7aSDan Murphy 
13287461f7aSDan Murphy 		if (!is_valid_ether_addr(mac))
13387461f7aSDan Murphy 			return -EINVAL;
13487461f7aSDan Murphy 
13587461f7aSDan Murphy 		/* MAC addresses start with byte 5, but stored in mac[0].
13687461f7aSDan Murphy 		 * 822 PHYs store bytes 4|5, 2|3, 0|1
13787461f7aSDan Murphy 		 */
13887461f7aSDan Murphy 		phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA1,
13987461f7aSDan Murphy 			      (mac[1] << 8) | mac[0]);
14087461f7aSDan Murphy 		phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA2,
14187461f7aSDan Murphy 			      (mac[3] << 8) | mac[2]);
14287461f7aSDan Murphy 		phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA3,
14387461f7aSDan Murphy 			      (mac[5] << 8) | mac[4]);
14487461f7aSDan Murphy 
14587461f7aSDan Murphy 		value = phy_read_mmd(phydev, DP83822_DEVADDR,
14687461f7aSDan Murphy 				     MII_DP83822_WOL_CFG);
14787461f7aSDan Murphy 		if (wol->wolopts & WAKE_MAGIC)
14887461f7aSDan Murphy 			value |= DP83822_WOL_MAGIC_EN;
14987461f7aSDan Murphy 		else
15087461f7aSDan Murphy 			value &= ~DP83822_WOL_MAGIC_EN;
15187461f7aSDan Murphy 
15287461f7aSDan Murphy 		if (wol->wolopts & WAKE_MAGICSECURE) {
15387461f7aSDan Murphy 			phy_write_mmd(phydev, DP83822_DEVADDR,
15487461f7aSDan Murphy 				      MII_DP83822_RXSOP1,
15587461f7aSDan Murphy 				      (wol->sopass[1] << 8) | wol->sopass[0]);
15687461f7aSDan Murphy 			phy_write_mmd(phydev, DP83822_DEVADDR,
15787461f7aSDan Murphy 				      MII_DP83822_RXSOP2,
15887461f7aSDan Murphy 				      (wol->sopass[3] << 8) | wol->sopass[2]);
15987461f7aSDan Murphy 			phy_write_mmd(phydev, DP83822_DEVADDR,
16087461f7aSDan Murphy 				      MII_DP83822_RXSOP3,
16187461f7aSDan Murphy 				      (wol->sopass[5] << 8) | wol->sopass[4]);
16287461f7aSDan Murphy 			value |= DP83822_WOL_SECURE_ON;
16387461f7aSDan Murphy 		} else {
16487461f7aSDan Murphy 			value &= ~DP83822_WOL_SECURE_ON;
16587461f7aSDan Murphy 		}
16687461f7aSDan Murphy 
167600ac36bSDan Murphy 		/* Clear any pending WoL interrupt */
168600ac36bSDan Murphy 		phy_read(phydev, MII_DP83822_MISR2);
16987461f7aSDan Murphy 
170600ac36bSDan Murphy 		value |= DP83822_WOL_EN | DP83822_WOL_INDICATION_SEL |
171600ac36bSDan Murphy 			 DP83822_WOL_CLR_INDICATION;
172600ac36bSDan Murphy 
173600ac36bSDan Murphy 		return phy_write_mmd(phydev, DP83822_DEVADDR,
174600ac36bSDan Murphy 				     MII_DP83822_WOL_CFG, value);
175600ac36bSDan Murphy 	} else {
176600ac36bSDan Murphy 		return phy_clear_bits_mmd(phydev, DP83822_DEVADDR,
177600ac36bSDan Murphy 					  MII_DP83822_WOL_CFG, DP83822_WOL_EN);
178600ac36bSDan Murphy 	}
17987461f7aSDan Murphy }
18087461f7aSDan Murphy 
18187461f7aSDan Murphy static void dp83822_get_wol(struct phy_device *phydev,
18287461f7aSDan Murphy 			    struct ethtool_wolinfo *wol)
18387461f7aSDan Murphy {
18487461f7aSDan Murphy 	int value;
18587461f7aSDan Murphy 	u16 sopass_val;
18687461f7aSDan Murphy 
18787461f7aSDan Murphy 	wol->supported = (WAKE_MAGIC | WAKE_MAGICSECURE);
18887461f7aSDan Murphy 	wol->wolopts = 0;
18987461f7aSDan Murphy 
19087461f7aSDan Murphy 	value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG);
19187461f7aSDan Murphy 
19287461f7aSDan Murphy 	if (value & DP83822_WOL_MAGIC_EN)
19387461f7aSDan Murphy 		wol->wolopts |= WAKE_MAGIC;
19487461f7aSDan Murphy 
19587461f7aSDan Murphy 	if (value & DP83822_WOL_SECURE_ON) {
19687461f7aSDan Murphy 		sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR,
19787461f7aSDan Murphy 					  MII_DP83822_RXSOP1);
19887461f7aSDan Murphy 		wol->sopass[0] = (sopass_val & 0xff);
19987461f7aSDan Murphy 		wol->sopass[1] = (sopass_val >> 8);
20087461f7aSDan Murphy 
20187461f7aSDan Murphy 		sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR,
20287461f7aSDan Murphy 					  MII_DP83822_RXSOP2);
20387461f7aSDan Murphy 		wol->sopass[2] = (sopass_val & 0xff);
20487461f7aSDan Murphy 		wol->sopass[3] = (sopass_val >> 8);
20587461f7aSDan Murphy 
20687461f7aSDan Murphy 		sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR,
20787461f7aSDan Murphy 					  MII_DP83822_RXSOP3);
20887461f7aSDan Murphy 		wol->sopass[4] = (sopass_val & 0xff);
20987461f7aSDan Murphy 		wol->sopass[5] = (sopass_val >> 8);
21087461f7aSDan Murphy 
21187461f7aSDan Murphy 		wol->wolopts |= WAKE_MAGICSECURE;
21287461f7aSDan Murphy 	}
21387461f7aSDan Murphy 
21487461f7aSDan Murphy 	/* WoL is not enabled so set wolopts to 0 */
21587461f7aSDan Murphy 	if (!(value & DP83822_WOL_EN))
21687461f7aSDan Murphy 		wol->wolopts = 0;
21787461f7aSDan Murphy }
21887461f7aSDan Murphy 
21987461f7aSDan Murphy static int dp83822_config_intr(struct phy_device *phydev)
22087461f7aSDan Murphy {
2215dc39fd5SDan Murphy 	struct dp83822_private *dp83822 = phydev->priv;
22287461f7aSDan Murphy 	int misr_status;
22387461f7aSDan Murphy 	int physcr_status;
22487461f7aSDan Murphy 	int err;
22587461f7aSDan Murphy 
22687461f7aSDan Murphy 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
22787461f7aSDan Murphy 		misr_status = phy_read(phydev, MII_DP83822_MISR1);
22887461f7aSDan Murphy 		if (misr_status < 0)
22987461f7aSDan Murphy 			return misr_status;
23087461f7aSDan Murphy 
23187461f7aSDan Murphy 		misr_status |= (DP83822_RX_ERR_HF_INT_EN |
23287461f7aSDan Murphy 				DP83822_FALSE_CARRIER_HF_INT_EN |
23387461f7aSDan Murphy 				DP83822_LINK_STAT_INT_EN |
23487461f7aSDan Murphy 				DP83822_ENERGY_DET_INT_EN |
23587461f7aSDan Murphy 				DP83822_LINK_QUAL_INT_EN);
23687461f7aSDan Murphy 
2375dc39fd5SDan Murphy 		if (!dp83822->fx_enabled)
2385dc39fd5SDan Murphy 			misr_status |= DP83822_ANEG_COMPLETE_INT_EN |
2395dc39fd5SDan Murphy 				       DP83822_DUP_MODE_CHANGE_INT_EN |
2405dc39fd5SDan Murphy 				       DP83822_SPEED_CHANGED_INT_EN;
2415dc39fd5SDan Murphy 
2425dc39fd5SDan Murphy 
24387461f7aSDan Murphy 		err = phy_write(phydev, MII_DP83822_MISR1, misr_status);
24487461f7aSDan Murphy 		if (err < 0)
24587461f7aSDan Murphy 			return err;
24687461f7aSDan Murphy 
24787461f7aSDan Murphy 		misr_status = phy_read(phydev, MII_DP83822_MISR2);
24887461f7aSDan Murphy 		if (misr_status < 0)
24987461f7aSDan Murphy 			return misr_status;
25087461f7aSDan Murphy 
25187461f7aSDan Murphy 		misr_status |= (DP83822_JABBER_DET_INT_EN |
25287461f7aSDan Murphy 				DP83822_SLEEP_MODE_INT_EN |
25387461f7aSDan Murphy 				DP83822_LB_FIFO_INT_EN |
25487461f7aSDan Murphy 				DP83822_PAGE_RX_INT_EN |
25587461f7aSDan Murphy 				DP83822_EEE_ERROR_CHANGE_INT_EN);
25687461f7aSDan Murphy 
2575dc39fd5SDan Murphy 		if (!dp83822->fx_enabled)
2585dc39fd5SDan Murphy 			misr_status |= DP83822_MDI_XOVER_INT_EN |
2595dc39fd5SDan Murphy 				       DP83822_ANEG_ERR_INT_EN |
2605dc39fd5SDan Murphy 				       DP83822_WOL_PKT_INT_EN;
2615dc39fd5SDan Murphy 
26287461f7aSDan Murphy 		err = phy_write(phydev, MII_DP83822_MISR2, misr_status);
26387461f7aSDan Murphy 		if (err < 0)
26487461f7aSDan Murphy 			return err;
26587461f7aSDan Murphy 
26687461f7aSDan Murphy 		physcr_status = phy_read(phydev, MII_DP83822_PHYSCR);
26787461f7aSDan Murphy 		if (physcr_status < 0)
26887461f7aSDan Murphy 			return physcr_status;
26987461f7aSDan Murphy 
27087461f7aSDan Murphy 		physcr_status |= DP83822_PHYSCR_INT_OE | DP83822_PHYSCR_INTEN;
27187461f7aSDan Murphy 
27287461f7aSDan Murphy 	} else {
27387461f7aSDan Murphy 		err = phy_write(phydev, MII_DP83822_MISR1, 0);
27487461f7aSDan Murphy 		if (err < 0)
27587461f7aSDan Murphy 			return err;
27687461f7aSDan Murphy 
27787461f7aSDan Murphy 		err = phy_write(phydev, MII_DP83822_MISR1, 0);
27887461f7aSDan Murphy 		if (err < 0)
27987461f7aSDan Murphy 			return err;
28087461f7aSDan Murphy 
28187461f7aSDan Murphy 		physcr_status = phy_read(phydev, MII_DP83822_PHYSCR);
28287461f7aSDan Murphy 		if (physcr_status < 0)
28387461f7aSDan Murphy 			return physcr_status;
28487461f7aSDan Murphy 
28587461f7aSDan Murphy 		physcr_status &= ~DP83822_PHYSCR_INTEN;
28687461f7aSDan Murphy 	}
28787461f7aSDan Murphy 
28887461f7aSDan Murphy 	return phy_write(phydev, MII_DP83822_PHYSCR, physcr_status);
28987461f7aSDan Murphy }
29087461f7aSDan Murphy 
2911d1ae3c6SIoana Ciornei static irqreturn_t dp83822_handle_interrupt(struct phy_device *phydev)
2921d1ae3c6SIoana Ciornei {
293*73f476aaSIoana Ciornei 	bool trigger_machine = false;
2941d1ae3c6SIoana Ciornei 	int irq_status;
2951d1ae3c6SIoana Ciornei 
2961d1ae3c6SIoana Ciornei 	/* The MISR1 and MISR2 registers are holding the interrupt status in
2971d1ae3c6SIoana Ciornei 	 * the upper half (15:8), while the lower half (7:0) is used for
2981d1ae3c6SIoana Ciornei 	 * controlling the interrupt enable state of those individual interrupt
2991d1ae3c6SIoana Ciornei 	 * sources. To determine the possible interrupt sources, just read the
3001d1ae3c6SIoana Ciornei 	 * MISR* register and use it directly to know which interrupts have
3011d1ae3c6SIoana Ciornei 	 * been enabled previously or not.
3021d1ae3c6SIoana Ciornei 	 */
3031d1ae3c6SIoana Ciornei 	irq_status = phy_read(phydev, MII_DP83822_MISR1);
3041d1ae3c6SIoana Ciornei 	if (irq_status < 0) {
3051d1ae3c6SIoana Ciornei 		phy_error(phydev);
3061d1ae3c6SIoana Ciornei 		return IRQ_NONE;
3071d1ae3c6SIoana Ciornei 	}
3081d1ae3c6SIoana Ciornei 	if (irq_status & ((irq_status & GENMASK(7, 0)) << 8))
309*73f476aaSIoana Ciornei 		trigger_machine = true;
3101d1ae3c6SIoana Ciornei 
3111d1ae3c6SIoana Ciornei 	irq_status = phy_read(phydev, MII_DP83822_MISR2);
3121d1ae3c6SIoana Ciornei 	if (irq_status < 0) {
3131d1ae3c6SIoana Ciornei 		phy_error(phydev);
3141d1ae3c6SIoana Ciornei 		return IRQ_NONE;
3151d1ae3c6SIoana Ciornei 	}
3161d1ae3c6SIoana Ciornei 	if (irq_status & ((irq_status & GENMASK(7, 0)) << 8))
317*73f476aaSIoana Ciornei 		trigger_machine = true;
3181d1ae3c6SIoana Ciornei 
319*73f476aaSIoana Ciornei 	if (!trigger_machine)
3201d1ae3c6SIoana Ciornei 		return IRQ_NONE;
3211d1ae3c6SIoana Ciornei 
3221d1ae3c6SIoana Ciornei 	phy_trigger_machine(phydev);
3231d1ae3c6SIoana Ciornei 
3241d1ae3c6SIoana Ciornei 	return IRQ_HANDLED;
3251d1ae3c6SIoana Ciornei }
3261d1ae3c6SIoana Ciornei 
32780952952SDan Murphy static int dp8382x_disable_wol(struct phy_device *phydev)
32887461f7aSDan Murphy {
329600ac36bSDan Murphy 	int value = DP83822_WOL_EN | DP83822_WOL_MAGIC_EN |
330600ac36bSDan Murphy 		    DP83822_WOL_SECURE_ON;
33187461f7aSDan Murphy 
332600ac36bSDan Murphy 	return phy_clear_bits_mmd(phydev, DP83822_DEVADDR,
333600ac36bSDan Murphy 				  MII_DP83822_WOL_CFG, value);
33487461f7aSDan Murphy }
33587461f7aSDan Murphy 
3365dc39fd5SDan Murphy static int dp83822_read_status(struct phy_device *phydev)
3375dc39fd5SDan Murphy {
3385dc39fd5SDan Murphy 	struct dp83822_private *dp83822 = phydev->priv;
3395dc39fd5SDan Murphy 	int status = phy_read(phydev, MII_DP83822_PHYSTS);
3405dc39fd5SDan Murphy 	int ctrl2;
3415dc39fd5SDan Murphy 	int ret;
3425dc39fd5SDan Murphy 
3435dc39fd5SDan Murphy 	if (dp83822->fx_enabled) {
3445dc39fd5SDan Murphy 		if (status & DP83822_PHYSTS_LINK) {
3455dc39fd5SDan Murphy 			phydev->speed = SPEED_UNKNOWN;
3465dc39fd5SDan Murphy 			phydev->duplex = DUPLEX_UNKNOWN;
3475dc39fd5SDan Murphy 		} else {
3485dc39fd5SDan Murphy 			ctrl2 = phy_read(phydev, MII_DP83822_CTRL_2);
3495dc39fd5SDan Murphy 			if (ctrl2 < 0)
3505dc39fd5SDan Murphy 				return ctrl2;
3515dc39fd5SDan Murphy 
3525dc39fd5SDan Murphy 			if (!(ctrl2 & DP83822_FX_ENABLE)) {
3535dc39fd5SDan Murphy 				ret = phy_write(phydev, MII_DP83822_CTRL_2,
3545dc39fd5SDan Murphy 						DP83822_FX_ENABLE | ctrl2);
3555dc39fd5SDan Murphy 				if (ret < 0)
3565dc39fd5SDan Murphy 					return ret;
3575dc39fd5SDan Murphy 			}
3585dc39fd5SDan Murphy 		}
3595dc39fd5SDan Murphy 	}
3605dc39fd5SDan Murphy 
3615dc39fd5SDan Murphy 	ret = genphy_read_status(phydev);
3625dc39fd5SDan Murphy 	if (ret)
3635dc39fd5SDan Murphy 		return ret;
3645dc39fd5SDan Murphy 
3655dc39fd5SDan Murphy 	if (status < 0)
3665dc39fd5SDan Murphy 		return status;
3675dc39fd5SDan Murphy 
3685dc39fd5SDan Murphy 	if (status & DP83822_PHYSTS_DUPLEX)
3695dc39fd5SDan Murphy 		phydev->duplex = DUPLEX_FULL;
3705dc39fd5SDan Murphy 	else
3715dc39fd5SDan Murphy 		phydev->duplex = DUPLEX_HALF;
3725dc39fd5SDan Murphy 
3735dc39fd5SDan Murphy 	if (status & DP83822_PHYSTS_10)
3745dc39fd5SDan Murphy 		phydev->speed = SPEED_10;
3755dc39fd5SDan Murphy 	else
3765dc39fd5SDan Murphy 		phydev->speed = SPEED_100;
3775dc39fd5SDan Murphy 
3785dc39fd5SDan Murphy 	return 0;
3795dc39fd5SDan Murphy }
3805dc39fd5SDan Murphy 
38180952952SDan Murphy static int dp83822_config_init(struct phy_device *phydev)
38280952952SDan Murphy {
3835dc39fd5SDan Murphy 	struct dp83822_private *dp83822 = phydev->priv;
38480952952SDan Murphy 	struct device *dev = &phydev->mdio.dev;
38580952952SDan Murphy 	int rgmii_delay;
38680952952SDan Murphy 	s32 rx_int_delay;
38780952952SDan Murphy 	s32 tx_int_delay;
38880952952SDan Murphy 	int err = 0;
3895dc39fd5SDan Murphy 	int bmcr;
39080952952SDan Murphy 
39180952952SDan Murphy 	if (phy_interface_is_rgmii(phydev)) {
39280952952SDan Murphy 		rx_int_delay = phy_get_internal_delay(phydev, dev, NULL, 0,
39380952952SDan Murphy 						      true);
39480952952SDan Murphy 
39580952952SDan Murphy 		if (rx_int_delay <= 0)
39680952952SDan Murphy 			rgmii_delay = 0;
39780952952SDan Murphy 		else
39880952952SDan Murphy 			rgmii_delay = DP83822_RX_CLK_SHIFT;
39980952952SDan Murphy 
40080952952SDan Murphy 		tx_int_delay = phy_get_internal_delay(phydev, dev, NULL, 0,
40180952952SDan Murphy 						      false);
40280952952SDan Murphy 		if (tx_int_delay <= 0)
40380952952SDan Murphy 			rgmii_delay &= ~DP83822_TX_CLK_SHIFT;
40480952952SDan Murphy 		else
40580952952SDan Murphy 			rgmii_delay |= DP83822_TX_CLK_SHIFT;
40680952952SDan Murphy 
40780952952SDan Murphy 		if (rgmii_delay) {
40880952952SDan Murphy 			err = phy_set_bits_mmd(phydev, DP83822_DEVADDR,
40980952952SDan Murphy 					       MII_DP83822_RCSR, rgmii_delay);
41080952952SDan Murphy 			if (err)
41180952952SDan Murphy 				return err;
41280952952SDan Murphy 		}
41380952952SDan Murphy 	}
41480952952SDan Murphy 
4155dc39fd5SDan Murphy 	if (dp83822->fx_enabled) {
4165dc39fd5SDan Murphy 		err = phy_modify(phydev, MII_DP83822_CTRL_2,
4175dc39fd5SDan Murphy 				 DP83822_FX_ENABLE, 1);
4185dc39fd5SDan Murphy 		if (err < 0)
4195dc39fd5SDan Murphy 			return err;
4205dc39fd5SDan Murphy 
4215dc39fd5SDan Murphy 		/* Only allow advertising what this PHY supports */
4225dc39fd5SDan Murphy 		linkmode_and(phydev->advertising, phydev->advertising,
4235dc39fd5SDan Murphy 			     phydev->supported);
4245dc39fd5SDan Murphy 
4255dc39fd5SDan Murphy 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
4265dc39fd5SDan Murphy 				 phydev->supported);
4275dc39fd5SDan Murphy 		linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
4285dc39fd5SDan Murphy 				 phydev->advertising);
4299ef7e18bSDan Murphy 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Full_BIT,
4309ef7e18bSDan Murphy 				 phydev->supported);
4319ef7e18bSDan Murphy 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Half_BIT,
4329ef7e18bSDan Murphy 				 phydev->supported);
4339ef7e18bSDan Murphy 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Full_BIT,
4349ef7e18bSDan Murphy 				 phydev->advertising);
4359ef7e18bSDan Murphy 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Half_BIT,
4369ef7e18bSDan Murphy 				 phydev->advertising);
4375dc39fd5SDan Murphy 
4385dc39fd5SDan Murphy 		/* Auto neg is not supported in fiber mode */
4395dc39fd5SDan Murphy 		bmcr = phy_read(phydev, MII_BMCR);
4405dc39fd5SDan Murphy 		if (bmcr < 0)
4415dc39fd5SDan Murphy 			return bmcr;
4425dc39fd5SDan Murphy 
4435dc39fd5SDan Murphy 		if (bmcr & BMCR_ANENABLE) {
4445dc39fd5SDan Murphy 			err =  phy_modify(phydev, MII_BMCR, BMCR_ANENABLE, 0);
4455dc39fd5SDan Murphy 			if (err < 0)
4465dc39fd5SDan Murphy 				return err;
4475dc39fd5SDan Murphy 		}
4485dc39fd5SDan Murphy 		phydev->autoneg = AUTONEG_DISABLE;
4495dc39fd5SDan Murphy 		linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT,
4505dc39fd5SDan Murphy 				   phydev->supported);
4515dc39fd5SDan Murphy 		linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT,
4525dc39fd5SDan Murphy 				   phydev->advertising);
4535dc39fd5SDan Murphy 
4545dc39fd5SDan Murphy 		/* Setup fiber advertisement */
4555dc39fd5SDan Murphy 		err = phy_modify_changed(phydev, MII_ADVERTISE,
4565dc39fd5SDan Murphy 					 MII_DP83822_FIBER_ADVERTISE,
4575dc39fd5SDan Murphy 					 MII_DP83822_FIBER_ADVERTISE);
4585dc39fd5SDan Murphy 
4595dc39fd5SDan Murphy 		if (err < 0)
4605dc39fd5SDan Murphy 			return err;
4615dc39fd5SDan Murphy 
4625dc39fd5SDan Murphy 		if (dp83822->fx_signal_det_low) {
4635dc39fd5SDan Murphy 			err = phy_set_bits_mmd(phydev, DP83822_DEVADDR,
4645dc39fd5SDan Murphy 					       MII_DP83822_GENCFG,
4655dc39fd5SDan Murphy 					       DP83822_SIG_DET_LOW);
4665dc39fd5SDan Murphy 			if (err)
4675dc39fd5SDan Murphy 				return err;
4685dc39fd5SDan Murphy 		}
4695dc39fd5SDan Murphy 	}
47080952952SDan Murphy 	return dp8382x_disable_wol(phydev);
47180952952SDan Murphy }
47280952952SDan Murphy 
47380952952SDan Murphy static int dp8382x_config_init(struct phy_device *phydev)
47480952952SDan Murphy {
47580952952SDan Murphy 	return dp8382x_disable_wol(phydev);
47680952952SDan Murphy }
47780952952SDan Murphy 
47887461f7aSDan Murphy static int dp83822_phy_reset(struct phy_device *phydev)
47987461f7aSDan Murphy {
48087461f7aSDan Murphy 	int err;
48187461f7aSDan Murphy 
4825dc39fd5SDan Murphy 	err = phy_write(phydev, MII_DP83822_RESET_CTRL, DP83822_SW_RESET);
48387461f7aSDan Murphy 	if (err < 0)
48487461f7aSDan Murphy 		return err;
48587461f7aSDan Murphy 
48680952952SDan Murphy 	return phydev->drv->config_init(phydev);
48787461f7aSDan Murphy }
48887461f7aSDan Murphy 
4895dc39fd5SDan Murphy #ifdef CONFIG_OF_MDIO
4905dc39fd5SDan Murphy static int dp83822_of_init(struct phy_device *phydev)
4915dc39fd5SDan Murphy {
4925dc39fd5SDan Murphy 	struct dp83822_private *dp83822 = phydev->priv;
4935dc39fd5SDan Murphy 	struct device *dev = &phydev->mdio.dev;
4945dc39fd5SDan Murphy 
4955dc39fd5SDan Murphy 	/* Signal detection for the PHY is only enabled if the FX_EN and the
4965dc39fd5SDan Murphy 	 * SD_EN pins are strapped. Signal detection can only enabled if FX_EN
4975dc39fd5SDan Murphy 	 * is strapped otherwise signal detection is disabled for the PHY.
4985dc39fd5SDan Murphy 	 */
4995dc39fd5SDan Murphy 	if (dp83822->fx_enabled && dp83822->fx_sd_enable)
5005dc39fd5SDan Murphy 		dp83822->fx_signal_det_low = device_property_present(dev,
5015dc39fd5SDan Murphy 								     "ti,link-loss-low");
5025dc39fd5SDan Murphy 	if (!dp83822->fx_enabled)
5035dc39fd5SDan Murphy 		dp83822->fx_enabled = device_property_present(dev,
5045dc39fd5SDan Murphy 							      "ti,fiber-mode");
5055dc39fd5SDan Murphy 
5065dc39fd5SDan Murphy 	return 0;
5075dc39fd5SDan Murphy }
5085dc39fd5SDan Murphy #else
5095dc39fd5SDan Murphy static int dp83822_of_init(struct phy_device *phydev)
5105dc39fd5SDan Murphy {
5115dc39fd5SDan Murphy 	return 0;
5125dc39fd5SDan Murphy }
5135dc39fd5SDan Murphy #endif /* CONFIG_OF_MDIO */
5145dc39fd5SDan Murphy 
5155dc39fd5SDan Murphy static int dp83822_read_straps(struct phy_device *phydev)
5165dc39fd5SDan Murphy {
5175dc39fd5SDan Murphy 	struct dp83822_private *dp83822 = phydev->priv;
5185dc39fd5SDan Murphy 	int fx_enabled, fx_sd_enable;
5195dc39fd5SDan Murphy 	int val;
5205dc39fd5SDan Murphy 
5215dc39fd5SDan Murphy 	val = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_SOR1);
5225dc39fd5SDan Murphy 	if (val < 0)
5235dc39fd5SDan Murphy 		return val;
5245dc39fd5SDan Murphy 
5255dc39fd5SDan Murphy 	fx_enabled = (val & DP83822_COL_STRAP_MASK) >> DP83822_COL_SHIFT;
5265dc39fd5SDan Murphy 	if (fx_enabled == DP83822_STRAP_MODE2 ||
5275dc39fd5SDan Murphy 	    fx_enabled == DP83822_STRAP_MODE3)
5285dc39fd5SDan Murphy 		dp83822->fx_enabled = 1;
5295dc39fd5SDan Murphy 
5305dc39fd5SDan Murphy 	if (dp83822->fx_enabled) {
5315dc39fd5SDan Murphy 		fx_sd_enable = (val & DP83822_RX_ER_STR_MASK) >> DP83822_RX_ER_SHIFT;
5325dc39fd5SDan Murphy 		if (fx_sd_enable == DP83822_STRAP_MODE3 ||
5335dc39fd5SDan Murphy 		    fx_sd_enable == DP83822_STRAP_MODE4)
5345dc39fd5SDan Murphy 			dp83822->fx_sd_enable = 1;
5355dc39fd5SDan Murphy 	}
5365dc39fd5SDan Murphy 
5375dc39fd5SDan Murphy 	return 0;
5385dc39fd5SDan Murphy }
5395dc39fd5SDan Murphy 
5405dc39fd5SDan Murphy static int dp83822_probe(struct phy_device *phydev)
5415dc39fd5SDan Murphy {
5425dc39fd5SDan Murphy 	struct dp83822_private *dp83822;
5435dc39fd5SDan Murphy 	int ret;
5445dc39fd5SDan Murphy 
5455dc39fd5SDan Murphy 	dp83822 = devm_kzalloc(&phydev->mdio.dev, sizeof(*dp83822),
5465dc39fd5SDan Murphy 			       GFP_KERNEL);
5475dc39fd5SDan Murphy 	if (!dp83822)
5485dc39fd5SDan Murphy 		return -ENOMEM;
5495dc39fd5SDan Murphy 
5505dc39fd5SDan Murphy 	phydev->priv = dp83822;
5515dc39fd5SDan Murphy 
5525dc39fd5SDan Murphy 	ret = dp83822_read_straps(phydev);
5535dc39fd5SDan Murphy 	if (ret)
5545dc39fd5SDan Murphy 		return ret;
5555dc39fd5SDan Murphy 
5565dc39fd5SDan Murphy 	dp83822_of_init(phydev);
5575dc39fd5SDan Murphy 
5584217a64eSMichael Walle 	if (dp83822->fx_enabled)
5594217a64eSMichael Walle 		phydev->port = PORT_FIBRE;
5604217a64eSMichael Walle 
5615dc39fd5SDan Murphy 	return 0;
5625dc39fd5SDan Murphy }
5635dc39fd5SDan Murphy 
56487461f7aSDan Murphy static int dp83822_suspend(struct phy_device *phydev)
56587461f7aSDan Murphy {
56687461f7aSDan Murphy 	int value;
56787461f7aSDan Murphy 
56887461f7aSDan Murphy 	value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG);
56987461f7aSDan Murphy 
57087461f7aSDan Murphy 	if (!(value & DP83822_WOL_EN))
57187461f7aSDan Murphy 		genphy_suspend(phydev);
57287461f7aSDan Murphy 
57387461f7aSDan Murphy 	return 0;
57487461f7aSDan Murphy }
57587461f7aSDan Murphy 
57687461f7aSDan Murphy static int dp83822_resume(struct phy_device *phydev)
57787461f7aSDan Murphy {
57887461f7aSDan Murphy 	int value;
57987461f7aSDan Murphy 
58087461f7aSDan Murphy 	genphy_resume(phydev);
58187461f7aSDan Murphy 
58287461f7aSDan Murphy 	value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG);
58387461f7aSDan Murphy 
58487461f7aSDan Murphy 	phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG, value |
58587461f7aSDan Murphy 		      DP83822_WOL_CLR_INDICATION);
58687461f7aSDan Murphy 
58787461f7aSDan Murphy 	return 0;
58887461f7aSDan Murphy }
58987461f7aSDan Murphy 
59006acc17aSDan Murphy #define DP83822_PHY_DRIVER(_id, _name)				\
59106acc17aSDan Murphy 	{							\
59206acc17aSDan Murphy 		PHY_ID_MATCH_MODEL(_id),			\
59306acc17aSDan Murphy 		.name		= (_name),			\
594dcdecdcfSHeiner Kallweit 		/* PHY_BASIC_FEATURES */			\
5955dc39fd5SDan Murphy 		.probe          = dp83822_probe,		\
59606acc17aSDan Murphy 		.soft_reset	= dp83822_phy_reset,		\
59706acc17aSDan Murphy 		.config_init	= dp83822_config_init,		\
5985dc39fd5SDan Murphy 		.read_status	= dp83822_read_status,		\
59906acc17aSDan Murphy 		.get_wol = dp83822_get_wol,			\
60006acc17aSDan Murphy 		.set_wol = dp83822_set_wol,			\
60106acc17aSDan Murphy 		.config_intr = dp83822_config_intr,		\
6021d1ae3c6SIoana Ciornei 		.handle_interrupt = dp83822_handle_interrupt,	\
60306acc17aSDan Murphy 		.suspend = dp83822_suspend,			\
60406acc17aSDan Murphy 		.resume = dp83822_resume,			\
60506acc17aSDan Murphy 	}
60606acc17aSDan Murphy 
60780952952SDan Murphy #define DP8382X_PHY_DRIVER(_id, _name)				\
60880952952SDan Murphy 	{							\
60980952952SDan Murphy 		PHY_ID_MATCH_MODEL(_id),			\
61080952952SDan Murphy 		.name		= (_name),			\
61180952952SDan Murphy 		/* PHY_BASIC_FEATURES */			\
61280952952SDan Murphy 		.soft_reset	= dp83822_phy_reset,		\
61380952952SDan Murphy 		.config_init	= dp8382x_config_init,		\
61480952952SDan Murphy 		.get_wol = dp83822_get_wol,			\
61580952952SDan Murphy 		.set_wol = dp83822_set_wol,			\
61680952952SDan Murphy 		.config_intr = dp83822_config_intr,		\
6171d1ae3c6SIoana Ciornei 		.handle_interrupt = dp83822_handle_interrupt,	\
61880952952SDan Murphy 		.suspend = dp83822_suspend,			\
61980952952SDan Murphy 		.resume = dp83822_resume,			\
62080952952SDan Murphy 	}
62180952952SDan Murphy 
62287461f7aSDan Murphy static struct phy_driver dp83822_driver[] = {
62306acc17aSDan Murphy 	DP83822_PHY_DRIVER(DP83822_PHY_ID, "TI DP83822"),
62480952952SDan Murphy 	DP8382X_PHY_DRIVER(DP83825I_PHY_ID, "TI DP83825I"),
62580952952SDan Murphy 	DP8382X_PHY_DRIVER(DP83826C_PHY_ID, "TI DP83826C"),
62680952952SDan Murphy 	DP8382X_PHY_DRIVER(DP83826NC_PHY_ID, "TI DP83826NC"),
62780952952SDan Murphy 	DP8382X_PHY_DRIVER(DP83825S_PHY_ID, "TI DP83825S"),
62880952952SDan Murphy 	DP8382X_PHY_DRIVER(DP83825CM_PHY_ID, "TI DP83825M"),
62980952952SDan Murphy 	DP8382X_PHY_DRIVER(DP83825CS_PHY_ID, "TI DP83825CS"),
63087461f7aSDan Murphy };
63187461f7aSDan Murphy module_phy_driver(dp83822_driver);
63287461f7aSDan Murphy 
63387461f7aSDan Murphy static struct mdio_device_id __maybe_unused dp83822_tbl[] = {
63487461f7aSDan Murphy 	{ DP83822_PHY_ID, 0xfffffff0 },
63506acc17aSDan Murphy 	{ DP83825I_PHY_ID, 0xfffffff0 },
636783da36bSDan Murphy 	{ DP83826C_PHY_ID, 0xfffffff0 },
637783da36bSDan Murphy 	{ DP83826NC_PHY_ID, 0xfffffff0 },
6382ace13e1SDan Murphy 	{ DP83825S_PHY_ID, 0xfffffff0 },
6392ace13e1SDan Murphy 	{ DP83825CM_PHY_ID, 0xfffffff0 },
6402ace13e1SDan Murphy 	{ DP83825CS_PHY_ID, 0xfffffff0 },
64187461f7aSDan Murphy 	{ },
64287461f7aSDan Murphy };
64387461f7aSDan Murphy MODULE_DEVICE_TABLE(mdio, dp83822_tbl);
64487461f7aSDan Murphy 
64587461f7aSDan Murphy MODULE_DESCRIPTION("Texas Instruments DP83822 PHY driver");
64687461f7aSDan Murphy MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com");
6475f857575SAndrew Lunn MODULE_LICENSE("GPL v2");
648