xref: /openbmc/linux/drivers/net/phy/dp83822.c (revision 5f85757572e17f11b956e77405289babf1f234e3)
1*5f857575SAndrew Lunn // SPDX-License-Identifier: GPL-2.0
287461f7aSDan Murphy /*
387461f7aSDan Murphy  * Driver for the Texas Instruments DP83822 PHY
487461f7aSDan Murphy  *
587461f7aSDan Murphy  * Copyright (C) 2017 Texas Instruments Inc.
687461f7aSDan Murphy  */
787461f7aSDan Murphy 
887461f7aSDan Murphy #include <linux/ethtool.h>
987461f7aSDan Murphy #include <linux/etherdevice.h>
1087461f7aSDan Murphy #include <linux/kernel.h>
1187461f7aSDan Murphy #include <linux/mii.h>
1287461f7aSDan Murphy #include <linux/module.h>
1387461f7aSDan Murphy #include <linux/of.h>
1487461f7aSDan Murphy #include <linux/phy.h>
1587461f7aSDan Murphy #include <linux/netdevice.h>
1687461f7aSDan Murphy 
1787461f7aSDan Murphy #define DP83822_PHY_ID	        0x2000a240
1887461f7aSDan Murphy #define DP83822_DEVADDR		0x1f
1987461f7aSDan Murphy 
2087461f7aSDan Murphy #define MII_DP83822_PHYSCR	0x11
2187461f7aSDan Murphy #define MII_DP83822_MISR1	0x12
2287461f7aSDan Murphy #define MII_DP83822_MISR2	0x13
2387461f7aSDan Murphy #define MII_DP83822_RESET_CTRL	0x1f
2487461f7aSDan Murphy 
2587461f7aSDan Murphy #define DP83822_HW_RESET	BIT(15)
2687461f7aSDan Murphy #define DP83822_SW_RESET	BIT(14)
2787461f7aSDan Murphy 
2887461f7aSDan Murphy /* PHYSCR Register Fields */
2987461f7aSDan Murphy #define DP83822_PHYSCR_INT_OE		BIT(0) /* Interrupt Output Enable */
3087461f7aSDan Murphy #define DP83822_PHYSCR_INTEN		BIT(1) /* Interrupt Enable */
3187461f7aSDan Murphy 
3287461f7aSDan Murphy /* MISR1 bits */
3387461f7aSDan Murphy #define DP83822_RX_ERR_HF_INT_EN	BIT(0)
3487461f7aSDan Murphy #define DP83822_FALSE_CARRIER_HF_INT_EN	BIT(1)
3587461f7aSDan Murphy #define DP83822_ANEG_COMPLETE_INT_EN	BIT(2)
3687461f7aSDan Murphy #define DP83822_DUP_MODE_CHANGE_INT_EN	BIT(3)
3787461f7aSDan Murphy #define DP83822_SPEED_CHANGED_INT_EN	BIT(4)
3887461f7aSDan Murphy #define DP83822_LINK_STAT_INT_EN	BIT(5)
3987461f7aSDan Murphy #define DP83822_ENERGY_DET_INT_EN	BIT(6)
4087461f7aSDan Murphy #define DP83822_LINK_QUAL_INT_EN	BIT(7)
4187461f7aSDan Murphy 
4287461f7aSDan Murphy /* MISR2 bits */
4387461f7aSDan Murphy #define DP83822_JABBER_DET_INT_EN	BIT(0)
4487461f7aSDan Murphy #define DP83822_WOL_PKT_INT_EN		BIT(1)
4587461f7aSDan Murphy #define DP83822_SLEEP_MODE_INT_EN	BIT(2)
4687461f7aSDan Murphy #define DP83822_MDI_XOVER_INT_EN	BIT(3)
4787461f7aSDan Murphy #define DP83822_LB_FIFO_INT_EN		BIT(4)
4887461f7aSDan Murphy #define DP83822_PAGE_RX_INT_EN		BIT(5)
4987461f7aSDan Murphy #define DP83822_ANEG_ERR_INT_EN		BIT(6)
5087461f7aSDan Murphy #define DP83822_EEE_ERROR_CHANGE_INT_EN	BIT(7)
5187461f7aSDan Murphy 
5287461f7aSDan Murphy /* INT_STAT1 bits */
5387461f7aSDan Murphy #define DP83822_WOL_INT_EN	BIT(4)
5487461f7aSDan Murphy #define DP83822_WOL_INT_STAT	BIT(12)
5587461f7aSDan Murphy 
5687461f7aSDan Murphy #define MII_DP83822_RXSOP1	0x04a5
5787461f7aSDan Murphy #define	MII_DP83822_RXSOP2	0x04a6
5887461f7aSDan Murphy #define	MII_DP83822_RXSOP3	0x04a7
5987461f7aSDan Murphy 
6087461f7aSDan Murphy /* WoL Registers */
6187461f7aSDan Murphy #define	MII_DP83822_WOL_CFG	0x04a0
6287461f7aSDan Murphy #define	MII_DP83822_WOL_STAT	0x04a1
6387461f7aSDan Murphy #define	MII_DP83822_WOL_DA1	0x04a2
6487461f7aSDan Murphy #define	MII_DP83822_WOL_DA2	0x04a3
6587461f7aSDan Murphy #define	MII_DP83822_WOL_DA3	0x04a4
6687461f7aSDan Murphy 
6787461f7aSDan Murphy /* WoL bits */
6887461f7aSDan Murphy #define DP83822_WOL_MAGIC_EN	BIT(0)
6987461f7aSDan Murphy #define DP83822_WOL_SECURE_ON	BIT(5)
7087461f7aSDan Murphy #define DP83822_WOL_EN		BIT(7)
7187461f7aSDan Murphy #define DP83822_WOL_INDICATION_SEL BIT(8)
7287461f7aSDan Murphy #define DP83822_WOL_CLR_INDICATION BIT(11)
7387461f7aSDan Murphy 
7487461f7aSDan Murphy static int dp83822_ack_interrupt(struct phy_device *phydev)
7587461f7aSDan Murphy {
7687461f7aSDan Murphy 	int err;
7787461f7aSDan Murphy 
7887461f7aSDan Murphy 	err = phy_read(phydev, MII_DP83822_MISR1);
7987461f7aSDan Murphy 	if (err < 0)
8087461f7aSDan Murphy 		return err;
8187461f7aSDan Murphy 
8287461f7aSDan Murphy 	err = phy_read(phydev, MII_DP83822_MISR2);
8387461f7aSDan Murphy 	if (err < 0)
8487461f7aSDan Murphy 		return err;
8587461f7aSDan Murphy 
8687461f7aSDan Murphy 	return 0;
8787461f7aSDan Murphy }
8887461f7aSDan Murphy 
8987461f7aSDan Murphy static int dp83822_set_wol(struct phy_device *phydev,
9087461f7aSDan Murphy 			   struct ethtool_wolinfo *wol)
9187461f7aSDan Murphy {
9287461f7aSDan Murphy 	struct net_device *ndev = phydev->attached_dev;
9387461f7aSDan Murphy 	u16 value;
9487461f7aSDan Murphy 	const u8 *mac;
9587461f7aSDan Murphy 
9687461f7aSDan Murphy 	if (wol->wolopts & (WAKE_MAGIC | WAKE_MAGICSECURE)) {
9787461f7aSDan Murphy 		mac = (const u8 *)ndev->dev_addr;
9887461f7aSDan Murphy 
9987461f7aSDan Murphy 		if (!is_valid_ether_addr(mac))
10087461f7aSDan Murphy 			return -EINVAL;
10187461f7aSDan Murphy 
10287461f7aSDan Murphy 		/* MAC addresses start with byte 5, but stored in mac[0].
10387461f7aSDan Murphy 		 * 822 PHYs store bytes 4|5, 2|3, 0|1
10487461f7aSDan Murphy 		 */
10587461f7aSDan Murphy 		phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA1,
10687461f7aSDan Murphy 			      (mac[1] << 8) | mac[0]);
10787461f7aSDan Murphy 		phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA2,
10887461f7aSDan Murphy 			      (mac[3] << 8) | mac[2]);
10987461f7aSDan Murphy 		phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA3,
11087461f7aSDan Murphy 			      (mac[5] << 8) | mac[4]);
11187461f7aSDan Murphy 
11287461f7aSDan Murphy 		value = phy_read_mmd(phydev, DP83822_DEVADDR,
11387461f7aSDan Murphy 				     MII_DP83822_WOL_CFG);
11487461f7aSDan Murphy 		if (wol->wolopts & WAKE_MAGIC)
11587461f7aSDan Murphy 			value |= DP83822_WOL_MAGIC_EN;
11687461f7aSDan Murphy 		else
11787461f7aSDan Murphy 			value &= ~DP83822_WOL_MAGIC_EN;
11887461f7aSDan Murphy 
11987461f7aSDan Murphy 		if (wol->wolopts & WAKE_MAGICSECURE) {
12087461f7aSDan Murphy 			phy_write_mmd(phydev, DP83822_DEVADDR,
12187461f7aSDan Murphy 				      MII_DP83822_RXSOP1,
12287461f7aSDan Murphy 				      (wol->sopass[1] << 8) | wol->sopass[0]);
12387461f7aSDan Murphy 			phy_write_mmd(phydev, DP83822_DEVADDR,
12487461f7aSDan Murphy 				      MII_DP83822_RXSOP2,
12587461f7aSDan Murphy 				      (wol->sopass[3] << 8) | wol->sopass[2]);
12687461f7aSDan Murphy 			phy_write_mmd(phydev, DP83822_DEVADDR,
12787461f7aSDan Murphy 				      MII_DP83822_RXSOP3,
12887461f7aSDan Murphy 				      (wol->sopass[5] << 8) | wol->sopass[4]);
12987461f7aSDan Murphy 			value |= DP83822_WOL_SECURE_ON;
13087461f7aSDan Murphy 		} else {
13187461f7aSDan Murphy 			value &= ~DP83822_WOL_SECURE_ON;
13287461f7aSDan Murphy 		}
13387461f7aSDan Murphy 
13487461f7aSDan Murphy 		value |= (DP83822_WOL_EN | DP83822_WOL_INDICATION_SEL |
13587461f7aSDan Murphy 			  DP83822_WOL_CLR_INDICATION);
13687461f7aSDan Murphy 		phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG,
13787461f7aSDan Murphy 			      value);
13887461f7aSDan Murphy 	} else {
13987461f7aSDan Murphy 		value = phy_read_mmd(phydev, DP83822_DEVADDR,
14087461f7aSDan Murphy 				     MII_DP83822_WOL_CFG);
14187461f7aSDan Murphy 		value &= ~DP83822_WOL_EN;
14287461f7aSDan Murphy 		phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG,
14387461f7aSDan Murphy 			      value);
14487461f7aSDan Murphy 	}
14587461f7aSDan Murphy 
14687461f7aSDan Murphy 	return 0;
14787461f7aSDan Murphy }
14887461f7aSDan Murphy 
14987461f7aSDan Murphy static void dp83822_get_wol(struct phy_device *phydev,
15087461f7aSDan Murphy 			    struct ethtool_wolinfo *wol)
15187461f7aSDan Murphy {
15287461f7aSDan Murphy 	int value;
15387461f7aSDan Murphy 	u16 sopass_val;
15487461f7aSDan Murphy 
15587461f7aSDan Murphy 	wol->supported = (WAKE_MAGIC | WAKE_MAGICSECURE);
15687461f7aSDan Murphy 	wol->wolopts = 0;
15787461f7aSDan Murphy 
15887461f7aSDan Murphy 	value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG);
15987461f7aSDan Murphy 
16087461f7aSDan Murphy 	if (value & DP83822_WOL_MAGIC_EN)
16187461f7aSDan Murphy 		wol->wolopts |= WAKE_MAGIC;
16287461f7aSDan Murphy 
16387461f7aSDan Murphy 	if (value & DP83822_WOL_SECURE_ON) {
16487461f7aSDan Murphy 		sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR,
16587461f7aSDan Murphy 					  MII_DP83822_RXSOP1);
16687461f7aSDan Murphy 		wol->sopass[0] = (sopass_val & 0xff);
16787461f7aSDan Murphy 		wol->sopass[1] = (sopass_val >> 8);
16887461f7aSDan Murphy 
16987461f7aSDan Murphy 		sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR,
17087461f7aSDan Murphy 					  MII_DP83822_RXSOP2);
17187461f7aSDan Murphy 		wol->sopass[2] = (sopass_val & 0xff);
17287461f7aSDan Murphy 		wol->sopass[3] = (sopass_val >> 8);
17387461f7aSDan Murphy 
17487461f7aSDan Murphy 		sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR,
17587461f7aSDan Murphy 					  MII_DP83822_RXSOP3);
17687461f7aSDan Murphy 		wol->sopass[4] = (sopass_val & 0xff);
17787461f7aSDan Murphy 		wol->sopass[5] = (sopass_val >> 8);
17887461f7aSDan Murphy 
17987461f7aSDan Murphy 		wol->wolopts |= WAKE_MAGICSECURE;
18087461f7aSDan Murphy 	}
18187461f7aSDan Murphy 
18287461f7aSDan Murphy 	/* WoL is not enabled so set wolopts to 0 */
18387461f7aSDan Murphy 	if (!(value & DP83822_WOL_EN))
18487461f7aSDan Murphy 		wol->wolopts = 0;
18587461f7aSDan Murphy }
18687461f7aSDan Murphy 
18787461f7aSDan Murphy static int dp83822_config_intr(struct phy_device *phydev)
18887461f7aSDan Murphy {
18987461f7aSDan Murphy 	int misr_status;
19087461f7aSDan Murphy 	int physcr_status;
19187461f7aSDan Murphy 	int err;
19287461f7aSDan Murphy 
19387461f7aSDan Murphy 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
19487461f7aSDan Murphy 		misr_status = phy_read(phydev, MII_DP83822_MISR1);
19587461f7aSDan Murphy 		if (misr_status < 0)
19687461f7aSDan Murphy 			return misr_status;
19787461f7aSDan Murphy 
19887461f7aSDan Murphy 		misr_status |= (DP83822_RX_ERR_HF_INT_EN |
19987461f7aSDan Murphy 				DP83822_FALSE_CARRIER_HF_INT_EN |
20087461f7aSDan Murphy 				DP83822_ANEG_COMPLETE_INT_EN |
20187461f7aSDan Murphy 				DP83822_DUP_MODE_CHANGE_INT_EN |
20287461f7aSDan Murphy 				DP83822_SPEED_CHANGED_INT_EN |
20387461f7aSDan Murphy 				DP83822_LINK_STAT_INT_EN |
20487461f7aSDan Murphy 				DP83822_ENERGY_DET_INT_EN |
20587461f7aSDan Murphy 				DP83822_LINK_QUAL_INT_EN);
20687461f7aSDan Murphy 
20787461f7aSDan Murphy 		err = phy_write(phydev, MII_DP83822_MISR1, misr_status);
20887461f7aSDan Murphy 		if (err < 0)
20987461f7aSDan Murphy 			return err;
21087461f7aSDan Murphy 
21187461f7aSDan Murphy 		misr_status = phy_read(phydev, MII_DP83822_MISR2);
21287461f7aSDan Murphy 		if (misr_status < 0)
21387461f7aSDan Murphy 			return misr_status;
21487461f7aSDan Murphy 
21587461f7aSDan Murphy 		misr_status |= (DP83822_JABBER_DET_INT_EN |
21687461f7aSDan Murphy 				DP83822_WOL_PKT_INT_EN |
21787461f7aSDan Murphy 				DP83822_SLEEP_MODE_INT_EN |
21887461f7aSDan Murphy 				DP83822_MDI_XOVER_INT_EN |
21987461f7aSDan Murphy 				DP83822_LB_FIFO_INT_EN |
22087461f7aSDan Murphy 				DP83822_PAGE_RX_INT_EN |
22187461f7aSDan Murphy 				DP83822_ANEG_ERR_INT_EN |
22287461f7aSDan Murphy 				DP83822_EEE_ERROR_CHANGE_INT_EN);
22387461f7aSDan Murphy 
22487461f7aSDan Murphy 		err = phy_write(phydev, MII_DP83822_MISR2, misr_status);
22587461f7aSDan Murphy 		if (err < 0)
22687461f7aSDan Murphy 			return err;
22787461f7aSDan Murphy 
22887461f7aSDan Murphy 		physcr_status = phy_read(phydev, MII_DP83822_PHYSCR);
22987461f7aSDan Murphy 		if (physcr_status < 0)
23087461f7aSDan Murphy 			return physcr_status;
23187461f7aSDan Murphy 
23287461f7aSDan Murphy 		physcr_status |= DP83822_PHYSCR_INT_OE | DP83822_PHYSCR_INTEN;
23387461f7aSDan Murphy 
23487461f7aSDan Murphy 	} else {
23587461f7aSDan Murphy 		err = phy_write(phydev, MII_DP83822_MISR1, 0);
23687461f7aSDan Murphy 		if (err < 0)
23787461f7aSDan Murphy 			return err;
23887461f7aSDan Murphy 
23987461f7aSDan Murphy 		err = phy_write(phydev, MII_DP83822_MISR1, 0);
24087461f7aSDan Murphy 		if (err < 0)
24187461f7aSDan Murphy 			return err;
24287461f7aSDan Murphy 
24387461f7aSDan Murphy 		physcr_status = phy_read(phydev, MII_DP83822_PHYSCR);
24487461f7aSDan Murphy 		if (physcr_status < 0)
24587461f7aSDan Murphy 			return physcr_status;
24687461f7aSDan Murphy 
24787461f7aSDan Murphy 		physcr_status &= ~DP83822_PHYSCR_INTEN;
24887461f7aSDan Murphy 	}
24987461f7aSDan Murphy 
25087461f7aSDan Murphy 	return phy_write(phydev, MII_DP83822_PHYSCR, physcr_status);
25187461f7aSDan Murphy }
25287461f7aSDan Murphy 
25387461f7aSDan Murphy static int dp83822_config_init(struct phy_device *phydev)
25487461f7aSDan Murphy {
25587461f7aSDan Murphy 	int err;
25687461f7aSDan Murphy 	int value;
25787461f7aSDan Murphy 
25887461f7aSDan Murphy 	err = genphy_config_init(phydev);
25987461f7aSDan Murphy 	if (err < 0)
26087461f7aSDan Murphy 		return err;
26187461f7aSDan Murphy 
26287461f7aSDan Murphy 	value = DP83822_WOL_MAGIC_EN | DP83822_WOL_SECURE_ON | DP83822_WOL_EN;
26387461f7aSDan Murphy 
26487461f7aSDan Murphy 	return phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG,
26587461f7aSDan Murphy 	      value);
26687461f7aSDan Murphy }
26787461f7aSDan Murphy 
26887461f7aSDan Murphy static int dp83822_phy_reset(struct phy_device *phydev)
26987461f7aSDan Murphy {
27087461f7aSDan Murphy 	int err;
27187461f7aSDan Murphy 
27287461f7aSDan Murphy 	err = phy_write(phydev, MII_DP83822_RESET_CTRL, DP83822_HW_RESET);
27387461f7aSDan Murphy 	if (err < 0)
27487461f7aSDan Murphy 		return err;
27587461f7aSDan Murphy 
27687461f7aSDan Murphy 	dp83822_config_init(phydev);
27787461f7aSDan Murphy 
27887461f7aSDan Murphy 	return 0;
27987461f7aSDan Murphy }
28087461f7aSDan Murphy 
28187461f7aSDan Murphy static int dp83822_suspend(struct phy_device *phydev)
28287461f7aSDan Murphy {
28387461f7aSDan Murphy 	int value;
28487461f7aSDan Murphy 
28587461f7aSDan Murphy 	value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG);
28687461f7aSDan Murphy 
28787461f7aSDan Murphy 	if (!(value & DP83822_WOL_EN))
28887461f7aSDan Murphy 		genphy_suspend(phydev);
28987461f7aSDan Murphy 
29087461f7aSDan Murphy 	return 0;
29187461f7aSDan Murphy }
29287461f7aSDan Murphy 
29387461f7aSDan Murphy static int dp83822_resume(struct phy_device *phydev)
29487461f7aSDan Murphy {
29587461f7aSDan Murphy 	int value;
29687461f7aSDan Murphy 
29787461f7aSDan Murphy 	genphy_resume(phydev);
29887461f7aSDan Murphy 
29987461f7aSDan Murphy 	value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG);
30087461f7aSDan Murphy 
30187461f7aSDan Murphy 	phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG, value |
30287461f7aSDan Murphy 		      DP83822_WOL_CLR_INDICATION);
30387461f7aSDan Murphy 
30487461f7aSDan Murphy 	return 0;
30587461f7aSDan Murphy }
30687461f7aSDan Murphy 
30787461f7aSDan Murphy static struct phy_driver dp83822_driver[] = {
30887461f7aSDan Murphy 	{
30987461f7aSDan Murphy 		.phy_id = DP83822_PHY_ID,
31087461f7aSDan Murphy 		.phy_id_mask = 0xfffffff0,
31187461f7aSDan Murphy 		.name = "TI DP83822",
31287461f7aSDan Murphy 		.features = PHY_BASIC_FEATURES,
31387461f7aSDan Murphy 		.config_init = dp83822_config_init,
31487461f7aSDan Murphy 		.soft_reset = dp83822_phy_reset,
31587461f7aSDan Murphy 		.get_wol = dp83822_get_wol,
31687461f7aSDan Murphy 		.set_wol = dp83822_set_wol,
31787461f7aSDan Murphy 		.ack_interrupt = dp83822_ack_interrupt,
31887461f7aSDan Murphy 		.config_intr = dp83822_config_intr,
31987461f7aSDan Murphy 		.suspend = dp83822_suspend,
32087461f7aSDan Murphy 		.resume = dp83822_resume,
32187461f7aSDan Murphy 	 },
32287461f7aSDan Murphy };
32387461f7aSDan Murphy module_phy_driver(dp83822_driver);
32487461f7aSDan Murphy 
32587461f7aSDan Murphy static struct mdio_device_id __maybe_unused dp83822_tbl[] = {
32687461f7aSDan Murphy 	{ DP83822_PHY_ID, 0xfffffff0 },
32787461f7aSDan Murphy 	{ },
32887461f7aSDan Murphy };
32987461f7aSDan Murphy MODULE_DEVICE_TABLE(mdio, dp83822_tbl);
33087461f7aSDan Murphy 
33187461f7aSDan Murphy MODULE_DESCRIPTION("Texas Instruments DP83822 PHY driver");
33287461f7aSDan Murphy MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com");
333*5f857575SAndrew Lunn MODULE_LICENSE("GPL v2");
334