15f857575SAndrew Lunn // SPDX-License-Identifier: GPL-2.0 22ace13e1SDan Murphy /* Driver for the Texas Instruments DP83822, DP83825 and DP83826 PHYs. 387461f7aSDan Murphy * 487461f7aSDan Murphy * Copyright (C) 2017 Texas Instruments Inc. 587461f7aSDan Murphy */ 687461f7aSDan Murphy 787461f7aSDan Murphy #include <linux/ethtool.h> 887461f7aSDan Murphy #include <linux/etherdevice.h> 987461f7aSDan Murphy #include <linux/kernel.h> 1087461f7aSDan Murphy #include <linux/mii.h> 1187461f7aSDan Murphy #include <linux/module.h> 1287461f7aSDan Murphy #include <linux/of.h> 1387461f7aSDan Murphy #include <linux/phy.h> 1487461f7aSDan Murphy #include <linux/netdevice.h> 1587461f7aSDan Murphy 1687461f7aSDan Murphy #define DP83822_PHY_ID 0x2000a240 172ace13e1SDan Murphy #define DP83825S_PHY_ID 0x2000a140 1806acc17aSDan Murphy #define DP83825I_PHY_ID 0x2000a150 192ace13e1SDan Murphy #define DP83825CM_PHY_ID 0x2000a160 202ace13e1SDan Murphy #define DP83825CS_PHY_ID 0x2000a170 21783da36bSDan Murphy #define DP83826C_PHY_ID 0x2000a130 22783da36bSDan Murphy #define DP83826NC_PHY_ID 0x2000a110 2306acc17aSDan Murphy 2487461f7aSDan Murphy #define DP83822_DEVADDR 0x1f 2587461f7aSDan Murphy 26*5dc39fd5SDan Murphy #define MII_DP83822_CTRL_2 0x0a 27*5dc39fd5SDan Murphy #define MII_DP83822_PHYSTS 0x10 2887461f7aSDan Murphy #define MII_DP83822_PHYSCR 0x11 2987461f7aSDan Murphy #define MII_DP83822_MISR1 0x12 3087461f7aSDan Murphy #define MII_DP83822_MISR2 0x13 31*5dc39fd5SDan Murphy #define MII_DP83822_FCSCR 0x14 3280952952SDan Murphy #define MII_DP83822_RCSR 0x17 3387461f7aSDan Murphy #define MII_DP83822_RESET_CTRL 0x1f 3480952952SDan Murphy #define MII_DP83822_GENCFG 0x465 35*5dc39fd5SDan Murphy #define MII_DP83822_SOR1 0x467 36*5dc39fd5SDan Murphy 37*5dc39fd5SDan Murphy /* GENCFG */ 38*5dc39fd5SDan Murphy #define DP83822_SIG_DET_LOW BIT(0) 39*5dc39fd5SDan Murphy 40*5dc39fd5SDan Murphy /* Control Register 2 bits */ 41*5dc39fd5SDan Murphy #define DP83822_FX_ENABLE BIT(14) 4287461f7aSDan Murphy 4387461f7aSDan Murphy #define DP83822_HW_RESET BIT(15) 4487461f7aSDan Murphy #define DP83822_SW_RESET BIT(14) 4587461f7aSDan Murphy 46*5dc39fd5SDan Murphy /* PHY STS bits */ 47*5dc39fd5SDan Murphy #define DP83822_PHYSTS_DUPLEX BIT(2) 48*5dc39fd5SDan Murphy #define DP83822_PHYSTS_10 BIT(1) 49*5dc39fd5SDan Murphy #define DP83822_PHYSTS_LINK BIT(0) 50*5dc39fd5SDan Murphy 5187461f7aSDan Murphy /* PHYSCR Register Fields */ 5287461f7aSDan Murphy #define DP83822_PHYSCR_INT_OE BIT(0) /* Interrupt Output Enable */ 5387461f7aSDan Murphy #define DP83822_PHYSCR_INTEN BIT(1) /* Interrupt Enable */ 5487461f7aSDan Murphy 5587461f7aSDan Murphy /* MISR1 bits */ 5687461f7aSDan Murphy #define DP83822_RX_ERR_HF_INT_EN BIT(0) 5787461f7aSDan Murphy #define DP83822_FALSE_CARRIER_HF_INT_EN BIT(1) 5887461f7aSDan Murphy #define DP83822_ANEG_COMPLETE_INT_EN BIT(2) 5987461f7aSDan Murphy #define DP83822_DUP_MODE_CHANGE_INT_EN BIT(3) 6087461f7aSDan Murphy #define DP83822_SPEED_CHANGED_INT_EN BIT(4) 6187461f7aSDan Murphy #define DP83822_LINK_STAT_INT_EN BIT(5) 6287461f7aSDan Murphy #define DP83822_ENERGY_DET_INT_EN BIT(6) 6387461f7aSDan Murphy #define DP83822_LINK_QUAL_INT_EN BIT(7) 6487461f7aSDan Murphy 6587461f7aSDan Murphy /* MISR2 bits */ 6687461f7aSDan Murphy #define DP83822_JABBER_DET_INT_EN BIT(0) 6787461f7aSDan Murphy #define DP83822_WOL_PKT_INT_EN BIT(1) 6887461f7aSDan Murphy #define DP83822_SLEEP_MODE_INT_EN BIT(2) 6987461f7aSDan Murphy #define DP83822_MDI_XOVER_INT_EN BIT(3) 7087461f7aSDan Murphy #define DP83822_LB_FIFO_INT_EN BIT(4) 7187461f7aSDan Murphy #define DP83822_PAGE_RX_INT_EN BIT(5) 7287461f7aSDan Murphy #define DP83822_ANEG_ERR_INT_EN BIT(6) 7387461f7aSDan Murphy #define DP83822_EEE_ERROR_CHANGE_INT_EN BIT(7) 7487461f7aSDan Murphy 7587461f7aSDan Murphy /* INT_STAT1 bits */ 7687461f7aSDan Murphy #define DP83822_WOL_INT_EN BIT(4) 7787461f7aSDan Murphy #define DP83822_WOL_INT_STAT BIT(12) 7887461f7aSDan Murphy 7987461f7aSDan Murphy #define MII_DP83822_RXSOP1 0x04a5 8087461f7aSDan Murphy #define MII_DP83822_RXSOP2 0x04a6 8187461f7aSDan Murphy #define MII_DP83822_RXSOP3 0x04a7 8287461f7aSDan Murphy 8387461f7aSDan Murphy /* WoL Registers */ 8487461f7aSDan Murphy #define MII_DP83822_WOL_CFG 0x04a0 8587461f7aSDan Murphy #define MII_DP83822_WOL_STAT 0x04a1 8687461f7aSDan Murphy #define MII_DP83822_WOL_DA1 0x04a2 8787461f7aSDan Murphy #define MII_DP83822_WOL_DA2 0x04a3 8887461f7aSDan Murphy #define MII_DP83822_WOL_DA3 0x04a4 8987461f7aSDan Murphy 9087461f7aSDan Murphy /* WoL bits */ 9187461f7aSDan Murphy #define DP83822_WOL_MAGIC_EN BIT(0) 9287461f7aSDan Murphy #define DP83822_WOL_SECURE_ON BIT(5) 9387461f7aSDan Murphy #define DP83822_WOL_EN BIT(7) 9487461f7aSDan Murphy #define DP83822_WOL_INDICATION_SEL BIT(8) 9587461f7aSDan Murphy #define DP83822_WOL_CLR_INDICATION BIT(11) 9687461f7aSDan Murphy 9780952952SDan Murphy /* RSCR bits */ 9880952952SDan Murphy #define DP83822_RX_CLK_SHIFT BIT(12) 9980952952SDan Murphy #define DP83822_TX_CLK_SHIFT BIT(11) 10080952952SDan Murphy 101*5dc39fd5SDan Murphy /* SOR1 mode */ 102*5dc39fd5SDan Murphy #define DP83822_STRAP_MODE1 0 103*5dc39fd5SDan Murphy #define DP83822_STRAP_MODE2 BIT(0) 104*5dc39fd5SDan Murphy #define DP83822_STRAP_MODE3 BIT(1) 105*5dc39fd5SDan Murphy #define DP83822_STRAP_MODE4 GENMASK(1, 0) 106*5dc39fd5SDan Murphy 107*5dc39fd5SDan Murphy #define DP83822_COL_STRAP_MASK GENMASK(11, 10) 108*5dc39fd5SDan Murphy #define DP83822_COL_SHIFT 10 109*5dc39fd5SDan Murphy #define DP83822_RX_ER_STR_MASK GENMASK(9, 8) 110*5dc39fd5SDan Murphy #define DP83822_RX_ER_SHIFT 8 111*5dc39fd5SDan Murphy 112*5dc39fd5SDan Murphy #define MII_DP83822_FIBER_ADVERTISE (ADVERTISED_TP | ADVERTISED_MII | \ 113*5dc39fd5SDan Murphy ADVERTISED_FIBRE | ADVERTISED_BNC | \ 114*5dc39fd5SDan Murphy ADVERTISED_Pause | ADVERTISED_Asym_Pause | \ 115*5dc39fd5SDan Murphy ADVERTISED_100baseT_Full) 116*5dc39fd5SDan Murphy 117*5dc39fd5SDan Murphy struct dp83822_private { 118*5dc39fd5SDan Murphy bool fx_signal_det_low; 119*5dc39fd5SDan Murphy int fx_enabled; 120*5dc39fd5SDan Murphy u16 fx_sd_enable; 121*5dc39fd5SDan Murphy }; 122*5dc39fd5SDan Murphy 12387461f7aSDan Murphy static int dp83822_ack_interrupt(struct phy_device *phydev) 12487461f7aSDan Murphy { 12587461f7aSDan Murphy int err; 12687461f7aSDan Murphy 12787461f7aSDan Murphy err = phy_read(phydev, MII_DP83822_MISR1); 12887461f7aSDan Murphy if (err < 0) 12987461f7aSDan Murphy return err; 13087461f7aSDan Murphy 13187461f7aSDan Murphy err = phy_read(phydev, MII_DP83822_MISR2); 13287461f7aSDan Murphy if (err < 0) 13387461f7aSDan Murphy return err; 13487461f7aSDan Murphy 13587461f7aSDan Murphy return 0; 13687461f7aSDan Murphy } 13787461f7aSDan Murphy 13887461f7aSDan Murphy static int dp83822_set_wol(struct phy_device *phydev, 13987461f7aSDan Murphy struct ethtool_wolinfo *wol) 14087461f7aSDan Murphy { 14187461f7aSDan Murphy struct net_device *ndev = phydev->attached_dev; 14287461f7aSDan Murphy u16 value; 14387461f7aSDan Murphy const u8 *mac; 14487461f7aSDan Murphy 14587461f7aSDan Murphy if (wol->wolopts & (WAKE_MAGIC | WAKE_MAGICSECURE)) { 14687461f7aSDan Murphy mac = (const u8 *)ndev->dev_addr; 14787461f7aSDan Murphy 14887461f7aSDan Murphy if (!is_valid_ether_addr(mac)) 14987461f7aSDan Murphy return -EINVAL; 15087461f7aSDan Murphy 15187461f7aSDan Murphy /* MAC addresses start with byte 5, but stored in mac[0]. 15287461f7aSDan Murphy * 822 PHYs store bytes 4|5, 2|3, 0|1 15387461f7aSDan Murphy */ 15487461f7aSDan Murphy phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA1, 15587461f7aSDan Murphy (mac[1] << 8) | mac[0]); 15687461f7aSDan Murphy phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA2, 15787461f7aSDan Murphy (mac[3] << 8) | mac[2]); 15887461f7aSDan Murphy phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA3, 15987461f7aSDan Murphy (mac[5] << 8) | mac[4]); 16087461f7aSDan Murphy 16187461f7aSDan Murphy value = phy_read_mmd(phydev, DP83822_DEVADDR, 16287461f7aSDan Murphy MII_DP83822_WOL_CFG); 16387461f7aSDan Murphy if (wol->wolopts & WAKE_MAGIC) 16487461f7aSDan Murphy value |= DP83822_WOL_MAGIC_EN; 16587461f7aSDan Murphy else 16687461f7aSDan Murphy value &= ~DP83822_WOL_MAGIC_EN; 16787461f7aSDan Murphy 16887461f7aSDan Murphy if (wol->wolopts & WAKE_MAGICSECURE) { 16987461f7aSDan Murphy phy_write_mmd(phydev, DP83822_DEVADDR, 17087461f7aSDan Murphy MII_DP83822_RXSOP1, 17187461f7aSDan Murphy (wol->sopass[1] << 8) | wol->sopass[0]); 17287461f7aSDan Murphy phy_write_mmd(phydev, DP83822_DEVADDR, 17387461f7aSDan Murphy MII_DP83822_RXSOP2, 17487461f7aSDan Murphy (wol->sopass[3] << 8) | wol->sopass[2]); 17587461f7aSDan Murphy phy_write_mmd(phydev, DP83822_DEVADDR, 17687461f7aSDan Murphy MII_DP83822_RXSOP3, 17787461f7aSDan Murphy (wol->sopass[5] << 8) | wol->sopass[4]); 17887461f7aSDan Murphy value |= DP83822_WOL_SECURE_ON; 17987461f7aSDan Murphy } else { 18087461f7aSDan Murphy value &= ~DP83822_WOL_SECURE_ON; 18187461f7aSDan Murphy } 18287461f7aSDan Murphy 183600ac36bSDan Murphy /* Clear any pending WoL interrupt */ 184600ac36bSDan Murphy phy_read(phydev, MII_DP83822_MISR2); 18587461f7aSDan Murphy 186600ac36bSDan Murphy value |= DP83822_WOL_EN | DP83822_WOL_INDICATION_SEL | 187600ac36bSDan Murphy DP83822_WOL_CLR_INDICATION; 188600ac36bSDan Murphy 189600ac36bSDan Murphy return phy_write_mmd(phydev, DP83822_DEVADDR, 190600ac36bSDan Murphy MII_DP83822_WOL_CFG, value); 191600ac36bSDan Murphy } else { 192600ac36bSDan Murphy return phy_clear_bits_mmd(phydev, DP83822_DEVADDR, 193600ac36bSDan Murphy MII_DP83822_WOL_CFG, DP83822_WOL_EN); 194600ac36bSDan Murphy } 19587461f7aSDan Murphy } 19687461f7aSDan Murphy 19787461f7aSDan Murphy static void dp83822_get_wol(struct phy_device *phydev, 19887461f7aSDan Murphy struct ethtool_wolinfo *wol) 19987461f7aSDan Murphy { 20087461f7aSDan Murphy int value; 20187461f7aSDan Murphy u16 sopass_val; 20287461f7aSDan Murphy 20387461f7aSDan Murphy wol->supported = (WAKE_MAGIC | WAKE_MAGICSECURE); 20487461f7aSDan Murphy wol->wolopts = 0; 20587461f7aSDan Murphy 20687461f7aSDan Murphy value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG); 20787461f7aSDan Murphy 20887461f7aSDan Murphy if (value & DP83822_WOL_MAGIC_EN) 20987461f7aSDan Murphy wol->wolopts |= WAKE_MAGIC; 21087461f7aSDan Murphy 21187461f7aSDan Murphy if (value & DP83822_WOL_SECURE_ON) { 21287461f7aSDan Murphy sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR, 21387461f7aSDan Murphy MII_DP83822_RXSOP1); 21487461f7aSDan Murphy wol->sopass[0] = (sopass_val & 0xff); 21587461f7aSDan Murphy wol->sopass[1] = (sopass_val >> 8); 21687461f7aSDan Murphy 21787461f7aSDan Murphy sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR, 21887461f7aSDan Murphy MII_DP83822_RXSOP2); 21987461f7aSDan Murphy wol->sopass[2] = (sopass_val & 0xff); 22087461f7aSDan Murphy wol->sopass[3] = (sopass_val >> 8); 22187461f7aSDan Murphy 22287461f7aSDan Murphy sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR, 22387461f7aSDan Murphy MII_DP83822_RXSOP3); 22487461f7aSDan Murphy wol->sopass[4] = (sopass_val & 0xff); 22587461f7aSDan Murphy wol->sopass[5] = (sopass_val >> 8); 22687461f7aSDan Murphy 22787461f7aSDan Murphy wol->wolopts |= WAKE_MAGICSECURE; 22887461f7aSDan Murphy } 22987461f7aSDan Murphy 23087461f7aSDan Murphy /* WoL is not enabled so set wolopts to 0 */ 23187461f7aSDan Murphy if (!(value & DP83822_WOL_EN)) 23287461f7aSDan Murphy wol->wolopts = 0; 23387461f7aSDan Murphy } 23487461f7aSDan Murphy 23587461f7aSDan Murphy static int dp83822_config_intr(struct phy_device *phydev) 23687461f7aSDan Murphy { 237*5dc39fd5SDan Murphy struct dp83822_private *dp83822 = phydev->priv; 23887461f7aSDan Murphy int misr_status; 23987461f7aSDan Murphy int physcr_status; 24087461f7aSDan Murphy int err; 24187461f7aSDan Murphy 24287461f7aSDan Murphy if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { 24387461f7aSDan Murphy misr_status = phy_read(phydev, MII_DP83822_MISR1); 24487461f7aSDan Murphy if (misr_status < 0) 24587461f7aSDan Murphy return misr_status; 24687461f7aSDan Murphy 24787461f7aSDan Murphy misr_status |= (DP83822_RX_ERR_HF_INT_EN | 24887461f7aSDan Murphy DP83822_FALSE_CARRIER_HF_INT_EN | 24987461f7aSDan Murphy DP83822_LINK_STAT_INT_EN | 25087461f7aSDan Murphy DP83822_ENERGY_DET_INT_EN | 25187461f7aSDan Murphy DP83822_LINK_QUAL_INT_EN); 25287461f7aSDan Murphy 253*5dc39fd5SDan Murphy if (!dp83822->fx_enabled) 254*5dc39fd5SDan Murphy misr_status |= DP83822_ANEG_COMPLETE_INT_EN | 255*5dc39fd5SDan Murphy DP83822_DUP_MODE_CHANGE_INT_EN | 256*5dc39fd5SDan Murphy DP83822_SPEED_CHANGED_INT_EN; 257*5dc39fd5SDan Murphy 258*5dc39fd5SDan Murphy 25987461f7aSDan Murphy err = phy_write(phydev, MII_DP83822_MISR1, misr_status); 26087461f7aSDan Murphy if (err < 0) 26187461f7aSDan Murphy return err; 26287461f7aSDan Murphy 26387461f7aSDan Murphy misr_status = phy_read(phydev, MII_DP83822_MISR2); 26487461f7aSDan Murphy if (misr_status < 0) 26587461f7aSDan Murphy return misr_status; 26687461f7aSDan Murphy 26787461f7aSDan Murphy misr_status |= (DP83822_JABBER_DET_INT_EN | 26887461f7aSDan Murphy DP83822_SLEEP_MODE_INT_EN | 26987461f7aSDan Murphy DP83822_LB_FIFO_INT_EN | 27087461f7aSDan Murphy DP83822_PAGE_RX_INT_EN | 27187461f7aSDan Murphy DP83822_EEE_ERROR_CHANGE_INT_EN); 27287461f7aSDan Murphy 273*5dc39fd5SDan Murphy if (!dp83822->fx_enabled) 274*5dc39fd5SDan Murphy misr_status |= DP83822_MDI_XOVER_INT_EN | 275*5dc39fd5SDan Murphy DP83822_ANEG_ERR_INT_EN | 276*5dc39fd5SDan Murphy DP83822_WOL_PKT_INT_EN; 277*5dc39fd5SDan Murphy 27887461f7aSDan Murphy err = phy_write(phydev, MII_DP83822_MISR2, misr_status); 27987461f7aSDan Murphy if (err < 0) 28087461f7aSDan Murphy return err; 28187461f7aSDan Murphy 28287461f7aSDan Murphy physcr_status = phy_read(phydev, MII_DP83822_PHYSCR); 28387461f7aSDan Murphy if (physcr_status < 0) 28487461f7aSDan Murphy return physcr_status; 28587461f7aSDan Murphy 28687461f7aSDan Murphy physcr_status |= DP83822_PHYSCR_INT_OE | DP83822_PHYSCR_INTEN; 28787461f7aSDan Murphy 28887461f7aSDan Murphy } else { 28987461f7aSDan Murphy err = phy_write(phydev, MII_DP83822_MISR1, 0); 29087461f7aSDan Murphy if (err < 0) 29187461f7aSDan Murphy return err; 29287461f7aSDan Murphy 29387461f7aSDan Murphy err = phy_write(phydev, MII_DP83822_MISR1, 0); 29487461f7aSDan Murphy if (err < 0) 29587461f7aSDan Murphy return err; 29687461f7aSDan Murphy 29787461f7aSDan Murphy physcr_status = phy_read(phydev, MII_DP83822_PHYSCR); 29887461f7aSDan Murphy if (physcr_status < 0) 29987461f7aSDan Murphy return physcr_status; 30087461f7aSDan Murphy 30187461f7aSDan Murphy physcr_status &= ~DP83822_PHYSCR_INTEN; 30287461f7aSDan Murphy } 30387461f7aSDan Murphy 30487461f7aSDan Murphy return phy_write(phydev, MII_DP83822_PHYSCR, physcr_status); 30587461f7aSDan Murphy } 30687461f7aSDan Murphy 30780952952SDan Murphy static int dp8382x_disable_wol(struct phy_device *phydev) 30887461f7aSDan Murphy { 309600ac36bSDan Murphy int value = DP83822_WOL_EN | DP83822_WOL_MAGIC_EN | 310600ac36bSDan Murphy DP83822_WOL_SECURE_ON; 31187461f7aSDan Murphy 312600ac36bSDan Murphy return phy_clear_bits_mmd(phydev, DP83822_DEVADDR, 313600ac36bSDan Murphy MII_DP83822_WOL_CFG, value); 31487461f7aSDan Murphy } 31587461f7aSDan Murphy 316*5dc39fd5SDan Murphy static int dp83822_read_status(struct phy_device *phydev) 317*5dc39fd5SDan Murphy { 318*5dc39fd5SDan Murphy struct dp83822_private *dp83822 = phydev->priv; 319*5dc39fd5SDan Murphy int status = phy_read(phydev, MII_DP83822_PHYSTS); 320*5dc39fd5SDan Murphy int ctrl2; 321*5dc39fd5SDan Murphy int ret; 322*5dc39fd5SDan Murphy 323*5dc39fd5SDan Murphy if (dp83822->fx_enabled) { 324*5dc39fd5SDan Murphy if (status & DP83822_PHYSTS_LINK) { 325*5dc39fd5SDan Murphy phydev->speed = SPEED_UNKNOWN; 326*5dc39fd5SDan Murphy phydev->duplex = DUPLEX_UNKNOWN; 327*5dc39fd5SDan Murphy } else { 328*5dc39fd5SDan Murphy ctrl2 = phy_read(phydev, MII_DP83822_CTRL_2); 329*5dc39fd5SDan Murphy if (ctrl2 < 0) 330*5dc39fd5SDan Murphy return ctrl2; 331*5dc39fd5SDan Murphy 332*5dc39fd5SDan Murphy if (!(ctrl2 & DP83822_FX_ENABLE)) { 333*5dc39fd5SDan Murphy ret = phy_write(phydev, MII_DP83822_CTRL_2, 334*5dc39fd5SDan Murphy DP83822_FX_ENABLE | ctrl2); 335*5dc39fd5SDan Murphy if (ret < 0) 336*5dc39fd5SDan Murphy return ret; 337*5dc39fd5SDan Murphy } 338*5dc39fd5SDan Murphy } 339*5dc39fd5SDan Murphy } 340*5dc39fd5SDan Murphy 341*5dc39fd5SDan Murphy ret = genphy_read_status(phydev); 342*5dc39fd5SDan Murphy if (ret) 343*5dc39fd5SDan Murphy return ret; 344*5dc39fd5SDan Murphy 345*5dc39fd5SDan Murphy if (status < 0) 346*5dc39fd5SDan Murphy return status; 347*5dc39fd5SDan Murphy 348*5dc39fd5SDan Murphy if (status & DP83822_PHYSTS_DUPLEX) 349*5dc39fd5SDan Murphy phydev->duplex = DUPLEX_FULL; 350*5dc39fd5SDan Murphy else 351*5dc39fd5SDan Murphy phydev->duplex = DUPLEX_HALF; 352*5dc39fd5SDan Murphy 353*5dc39fd5SDan Murphy if (status & DP83822_PHYSTS_10) 354*5dc39fd5SDan Murphy phydev->speed = SPEED_10; 355*5dc39fd5SDan Murphy else 356*5dc39fd5SDan Murphy phydev->speed = SPEED_100; 357*5dc39fd5SDan Murphy 358*5dc39fd5SDan Murphy return 0; 359*5dc39fd5SDan Murphy } 360*5dc39fd5SDan Murphy 36180952952SDan Murphy static int dp83822_config_init(struct phy_device *phydev) 36280952952SDan Murphy { 363*5dc39fd5SDan Murphy struct dp83822_private *dp83822 = phydev->priv; 36480952952SDan Murphy struct device *dev = &phydev->mdio.dev; 36580952952SDan Murphy int rgmii_delay; 36680952952SDan Murphy s32 rx_int_delay; 36780952952SDan Murphy s32 tx_int_delay; 36880952952SDan Murphy int err = 0; 369*5dc39fd5SDan Murphy int bmcr; 37080952952SDan Murphy 37180952952SDan Murphy if (phy_interface_is_rgmii(phydev)) { 37280952952SDan Murphy rx_int_delay = phy_get_internal_delay(phydev, dev, NULL, 0, 37380952952SDan Murphy true); 37480952952SDan Murphy 37580952952SDan Murphy if (rx_int_delay <= 0) 37680952952SDan Murphy rgmii_delay = 0; 37780952952SDan Murphy else 37880952952SDan Murphy rgmii_delay = DP83822_RX_CLK_SHIFT; 37980952952SDan Murphy 38080952952SDan Murphy tx_int_delay = phy_get_internal_delay(phydev, dev, NULL, 0, 38180952952SDan Murphy false); 38280952952SDan Murphy if (tx_int_delay <= 0) 38380952952SDan Murphy rgmii_delay &= ~DP83822_TX_CLK_SHIFT; 38480952952SDan Murphy else 38580952952SDan Murphy rgmii_delay |= DP83822_TX_CLK_SHIFT; 38680952952SDan Murphy 38780952952SDan Murphy if (rgmii_delay) { 38880952952SDan Murphy err = phy_set_bits_mmd(phydev, DP83822_DEVADDR, 38980952952SDan Murphy MII_DP83822_RCSR, rgmii_delay); 39080952952SDan Murphy if (err) 39180952952SDan Murphy return err; 39280952952SDan Murphy } 39380952952SDan Murphy } 39480952952SDan Murphy 395*5dc39fd5SDan Murphy if (dp83822->fx_enabled) { 396*5dc39fd5SDan Murphy err = phy_modify(phydev, MII_DP83822_CTRL_2, 397*5dc39fd5SDan Murphy DP83822_FX_ENABLE, 1); 398*5dc39fd5SDan Murphy if (err < 0) 399*5dc39fd5SDan Murphy return err; 400*5dc39fd5SDan Murphy 401*5dc39fd5SDan Murphy /* Only allow advertising what this PHY supports */ 402*5dc39fd5SDan Murphy linkmode_and(phydev->advertising, phydev->advertising, 403*5dc39fd5SDan Murphy phydev->supported); 404*5dc39fd5SDan Murphy 405*5dc39fd5SDan Murphy linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, 406*5dc39fd5SDan Murphy phydev->supported); 407*5dc39fd5SDan Murphy linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, 408*5dc39fd5SDan Murphy phydev->advertising); 409*5dc39fd5SDan Murphy 410*5dc39fd5SDan Murphy /* Auto neg is not supported in fiber mode */ 411*5dc39fd5SDan Murphy bmcr = phy_read(phydev, MII_BMCR); 412*5dc39fd5SDan Murphy if (bmcr < 0) 413*5dc39fd5SDan Murphy return bmcr; 414*5dc39fd5SDan Murphy 415*5dc39fd5SDan Murphy if (bmcr & BMCR_ANENABLE) { 416*5dc39fd5SDan Murphy err = phy_modify(phydev, MII_BMCR, BMCR_ANENABLE, 0); 417*5dc39fd5SDan Murphy if (err < 0) 418*5dc39fd5SDan Murphy return err; 419*5dc39fd5SDan Murphy } 420*5dc39fd5SDan Murphy phydev->autoneg = AUTONEG_DISABLE; 421*5dc39fd5SDan Murphy linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, 422*5dc39fd5SDan Murphy phydev->supported); 423*5dc39fd5SDan Murphy linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, 424*5dc39fd5SDan Murphy phydev->advertising); 425*5dc39fd5SDan Murphy 426*5dc39fd5SDan Murphy /* Setup fiber advertisement */ 427*5dc39fd5SDan Murphy err = phy_modify_changed(phydev, MII_ADVERTISE, 428*5dc39fd5SDan Murphy MII_DP83822_FIBER_ADVERTISE, 429*5dc39fd5SDan Murphy MII_DP83822_FIBER_ADVERTISE); 430*5dc39fd5SDan Murphy 431*5dc39fd5SDan Murphy if (err < 0) 432*5dc39fd5SDan Murphy return err; 433*5dc39fd5SDan Murphy 434*5dc39fd5SDan Murphy if (dp83822->fx_signal_det_low) { 435*5dc39fd5SDan Murphy err = phy_set_bits_mmd(phydev, DP83822_DEVADDR, 436*5dc39fd5SDan Murphy MII_DP83822_GENCFG, 437*5dc39fd5SDan Murphy DP83822_SIG_DET_LOW); 438*5dc39fd5SDan Murphy if (err) 439*5dc39fd5SDan Murphy return err; 440*5dc39fd5SDan Murphy } 441*5dc39fd5SDan Murphy } 44280952952SDan Murphy return dp8382x_disable_wol(phydev); 44380952952SDan Murphy } 44480952952SDan Murphy 44580952952SDan Murphy static int dp8382x_config_init(struct phy_device *phydev) 44680952952SDan Murphy { 44780952952SDan Murphy return dp8382x_disable_wol(phydev); 44880952952SDan Murphy } 44980952952SDan Murphy 45087461f7aSDan Murphy static int dp83822_phy_reset(struct phy_device *phydev) 45187461f7aSDan Murphy { 45287461f7aSDan Murphy int err; 45387461f7aSDan Murphy 454*5dc39fd5SDan Murphy err = phy_write(phydev, MII_DP83822_RESET_CTRL, DP83822_SW_RESET); 45587461f7aSDan Murphy if (err < 0) 45687461f7aSDan Murphy return err; 45787461f7aSDan Murphy 45880952952SDan Murphy return phydev->drv->config_init(phydev); 45987461f7aSDan Murphy } 46087461f7aSDan Murphy 461*5dc39fd5SDan Murphy #ifdef CONFIG_OF_MDIO 462*5dc39fd5SDan Murphy static int dp83822_of_init(struct phy_device *phydev) 463*5dc39fd5SDan Murphy { 464*5dc39fd5SDan Murphy struct dp83822_private *dp83822 = phydev->priv; 465*5dc39fd5SDan Murphy struct device *dev = &phydev->mdio.dev; 466*5dc39fd5SDan Murphy 467*5dc39fd5SDan Murphy /* Signal detection for the PHY is only enabled if the FX_EN and the 468*5dc39fd5SDan Murphy * SD_EN pins are strapped. Signal detection can only enabled if FX_EN 469*5dc39fd5SDan Murphy * is strapped otherwise signal detection is disabled for the PHY. 470*5dc39fd5SDan Murphy */ 471*5dc39fd5SDan Murphy if (dp83822->fx_enabled && dp83822->fx_sd_enable) 472*5dc39fd5SDan Murphy dp83822->fx_signal_det_low = device_property_present(dev, 473*5dc39fd5SDan Murphy "ti,link-loss-low"); 474*5dc39fd5SDan Murphy if (!dp83822->fx_enabled) 475*5dc39fd5SDan Murphy dp83822->fx_enabled = device_property_present(dev, 476*5dc39fd5SDan Murphy "ti,fiber-mode"); 477*5dc39fd5SDan Murphy 478*5dc39fd5SDan Murphy return 0; 479*5dc39fd5SDan Murphy } 480*5dc39fd5SDan Murphy #else 481*5dc39fd5SDan Murphy static int dp83822_of_init(struct phy_device *phydev) 482*5dc39fd5SDan Murphy { 483*5dc39fd5SDan Murphy return 0; 484*5dc39fd5SDan Murphy } 485*5dc39fd5SDan Murphy #endif /* CONFIG_OF_MDIO */ 486*5dc39fd5SDan Murphy 487*5dc39fd5SDan Murphy static int dp83822_read_straps(struct phy_device *phydev) 488*5dc39fd5SDan Murphy { 489*5dc39fd5SDan Murphy struct dp83822_private *dp83822 = phydev->priv; 490*5dc39fd5SDan Murphy int fx_enabled, fx_sd_enable; 491*5dc39fd5SDan Murphy int val; 492*5dc39fd5SDan Murphy 493*5dc39fd5SDan Murphy val = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_SOR1); 494*5dc39fd5SDan Murphy if (val < 0) 495*5dc39fd5SDan Murphy return val; 496*5dc39fd5SDan Murphy 497*5dc39fd5SDan Murphy fx_enabled = (val & DP83822_COL_STRAP_MASK) >> DP83822_COL_SHIFT; 498*5dc39fd5SDan Murphy if (fx_enabled == DP83822_STRAP_MODE2 || 499*5dc39fd5SDan Murphy fx_enabled == DP83822_STRAP_MODE3) 500*5dc39fd5SDan Murphy dp83822->fx_enabled = 1; 501*5dc39fd5SDan Murphy 502*5dc39fd5SDan Murphy if (dp83822->fx_enabled) { 503*5dc39fd5SDan Murphy fx_sd_enable = (val & DP83822_RX_ER_STR_MASK) >> DP83822_RX_ER_SHIFT; 504*5dc39fd5SDan Murphy if (fx_sd_enable == DP83822_STRAP_MODE3 || 505*5dc39fd5SDan Murphy fx_sd_enable == DP83822_STRAP_MODE4) 506*5dc39fd5SDan Murphy dp83822->fx_sd_enable = 1; 507*5dc39fd5SDan Murphy } 508*5dc39fd5SDan Murphy 509*5dc39fd5SDan Murphy return 0; 510*5dc39fd5SDan Murphy } 511*5dc39fd5SDan Murphy 512*5dc39fd5SDan Murphy static int dp83822_probe(struct phy_device *phydev) 513*5dc39fd5SDan Murphy { 514*5dc39fd5SDan Murphy struct dp83822_private *dp83822; 515*5dc39fd5SDan Murphy int ret; 516*5dc39fd5SDan Murphy 517*5dc39fd5SDan Murphy dp83822 = devm_kzalloc(&phydev->mdio.dev, sizeof(*dp83822), 518*5dc39fd5SDan Murphy GFP_KERNEL); 519*5dc39fd5SDan Murphy if (!dp83822) 520*5dc39fd5SDan Murphy return -ENOMEM; 521*5dc39fd5SDan Murphy 522*5dc39fd5SDan Murphy phydev->priv = dp83822; 523*5dc39fd5SDan Murphy 524*5dc39fd5SDan Murphy ret = dp83822_read_straps(phydev); 525*5dc39fd5SDan Murphy if (ret) 526*5dc39fd5SDan Murphy return ret; 527*5dc39fd5SDan Murphy 528*5dc39fd5SDan Murphy dp83822_of_init(phydev); 529*5dc39fd5SDan Murphy 530*5dc39fd5SDan Murphy return 0; 531*5dc39fd5SDan Murphy } 532*5dc39fd5SDan Murphy 53387461f7aSDan Murphy static int dp83822_suspend(struct phy_device *phydev) 53487461f7aSDan Murphy { 53587461f7aSDan Murphy int value; 53687461f7aSDan Murphy 53787461f7aSDan Murphy value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG); 53887461f7aSDan Murphy 53987461f7aSDan Murphy if (!(value & DP83822_WOL_EN)) 54087461f7aSDan Murphy genphy_suspend(phydev); 54187461f7aSDan Murphy 54287461f7aSDan Murphy return 0; 54387461f7aSDan Murphy } 54487461f7aSDan Murphy 54587461f7aSDan Murphy static int dp83822_resume(struct phy_device *phydev) 54687461f7aSDan Murphy { 54787461f7aSDan Murphy int value; 54887461f7aSDan Murphy 54987461f7aSDan Murphy genphy_resume(phydev); 55087461f7aSDan Murphy 55187461f7aSDan Murphy value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG); 55287461f7aSDan Murphy 55387461f7aSDan Murphy phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG, value | 55487461f7aSDan Murphy DP83822_WOL_CLR_INDICATION); 55587461f7aSDan Murphy 55687461f7aSDan Murphy return 0; 55787461f7aSDan Murphy } 55887461f7aSDan Murphy 55906acc17aSDan Murphy #define DP83822_PHY_DRIVER(_id, _name) \ 56006acc17aSDan Murphy { \ 56106acc17aSDan Murphy PHY_ID_MATCH_MODEL(_id), \ 56206acc17aSDan Murphy .name = (_name), \ 563dcdecdcfSHeiner Kallweit /* PHY_BASIC_FEATURES */ \ 564*5dc39fd5SDan Murphy .probe = dp83822_probe, \ 56506acc17aSDan Murphy .soft_reset = dp83822_phy_reset, \ 56606acc17aSDan Murphy .config_init = dp83822_config_init, \ 567*5dc39fd5SDan Murphy .read_status = dp83822_read_status, \ 56806acc17aSDan Murphy .get_wol = dp83822_get_wol, \ 56906acc17aSDan Murphy .set_wol = dp83822_set_wol, \ 57006acc17aSDan Murphy .ack_interrupt = dp83822_ack_interrupt, \ 57106acc17aSDan Murphy .config_intr = dp83822_config_intr, \ 57206acc17aSDan Murphy .suspend = dp83822_suspend, \ 57306acc17aSDan Murphy .resume = dp83822_resume, \ 57406acc17aSDan Murphy } 57506acc17aSDan Murphy 57680952952SDan Murphy #define DP8382X_PHY_DRIVER(_id, _name) \ 57780952952SDan Murphy { \ 57880952952SDan Murphy PHY_ID_MATCH_MODEL(_id), \ 57980952952SDan Murphy .name = (_name), \ 58080952952SDan Murphy /* PHY_BASIC_FEATURES */ \ 58180952952SDan Murphy .soft_reset = dp83822_phy_reset, \ 58280952952SDan Murphy .config_init = dp8382x_config_init, \ 58380952952SDan Murphy .get_wol = dp83822_get_wol, \ 58480952952SDan Murphy .set_wol = dp83822_set_wol, \ 58580952952SDan Murphy .ack_interrupt = dp83822_ack_interrupt, \ 58680952952SDan Murphy .config_intr = dp83822_config_intr, \ 58780952952SDan Murphy .suspend = dp83822_suspend, \ 58880952952SDan Murphy .resume = dp83822_resume, \ 58980952952SDan Murphy } 59080952952SDan Murphy 59187461f7aSDan Murphy static struct phy_driver dp83822_driver[] = { 59206acc17aSDan Murphy DP83822_PHY_DRIVER(DP83822_PHY_ID, "TI DP83822"), 59380952952SDan Murphy DP8382X_PHY_DRIVER(DP83825I_PHY_ID, "TI DP83825I"), 59480952952SDan Murphy DP8382X_PHY_DRIVER(DP83826C_PHY_ID, "TI DP83826C"), 59580952952SDan Murphy DP8382X_PHY_DRIVER(DP83826NC_PHY_ID, "TI DP83826NC"), 59680952952SDan Murphy DP8382X_PHY_DRIVER(DP83825S_PHY_ID, "TI DP83825S"), 59780952952SDan Murphy DP8382X_PHY_DRIVER(DP83825CM_PHY_ID, "TI DP83825M"), 59880952952SDan Murphy DP8382X_PHY_DRIVER(DP83825CS_PHY_ID, "TI DP83825CS"), 59987461f7aSDan Murphy }; 60087461f7aSDan Murphy module_phy_driver(dp83822_driver); 60187461f7aSDan Murphy 60287461f7aSDan Murphy static struct mdio_device_id __maybe_unused dp83822_tbl[] = { 60387461f7aSDan Murphy { DP83822_PHY_ID, 0xfffffff0 }, 60406acc17aSDan Murphy { DP83825I_PHY_ID, 0xfffffff0 }, 605783da36bSDan Murphy { DP83826C_PHY_ID, 0xfffffff0 }, 606783da36bSDan Murphy { DP83826NC_PHY_ID, 0xfffffff0 }, 6072ace13e1SDan Murphy { DP83825S_PHY_ID, 0xfffffff0 }, 6082ace13e1SDan Murphy { DP83825CM_PHY_ID, 0xfffffff0 }, 6092ace13e1SDan Murphy { DP83825CS_PHY_ID, 0xfffffff0 }, 61087461f7aSDan Murphy { }, 61187461f7aSDan Murphy }; 61287461f7aSDan Murphy MODULE_DEVICE_TABLE(mdio, dp83822_tbl); 61387461f7aSDan Murphy 61487461f7aSDan Murphy MODULE_DESCRIPTION("Texas Instruments DP83822 PHY driver"); 61587461f7aSDan Murphy MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com"); 6165f857575SAndrew Lunn MODULE_LICENSE("GPL v2"); 617