xref: /openbmc/linux/drivers/net/phy/adin1100.c (revision 4f2c0a4acffbec01079c28f839422e64ddeff004)
17eaf9132SAlexandru Ardelean // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
27eaf9132SAlexandru Ardelean /*
37eaf9132SAlexandru Ardelean  *  Driver for Analog Devices Industrial Ethernet T1L PHYs
47eaf9132SAlexandru Ardelean  *
57eaf9132SAlexandru Ardelean  * Copyright 2020 Analog Devices Inc.
67eaf9132SAlexandru Ardelean  */
77eaf9132SAlexandru Ardelean #include <linux/kernel.h>
87eaf9132SAlexandru Ardelean #include <linux/bitfield.h>
97eaf9132SAlexandru Ardelean #include <linux/delay.h>
107eaf9132SAlexandru Ardelean #include <linux/errno.h>
117eaf9132SAlexandru Ardelean #include <linux/init.h>
127eaf9132SAlexandru Ardelean #include <linux/module.h>
137eaf9132SAlexandru Ardelean #include <linux/mii.h>
147eaf9132SAlexandru Ardelean #include <linux/phy.h>
157eaf9132SAlexandru Ardelean #include <linux/property.h>
167eaf9132SAlexandru Ardelean 
177eaf9132SAlexandru Ardelean #define PHY_ID_ADIN1100				0x0283bc81
18*875b718aSAlexandru Tachici #define PHY_ID_ADIN1110				0x0283bc91
19*875b718aSAlexandru Tachici #define PHY_ID_ADIN2111				0x0283bca1
207eaf9132SAlexandru Ardelean 
217eaf9132SAlexandru Ardelean #define ADIN_FORCED_MODE			0x8000
227eaf9132SAlexandru Ardelean #define   ADIN_FORCED_MODE_EN			BIT(0)
237eaf9132SAlexandru Ardelean 
247eaf9132SAlexandru Ardelean #define ADIN_CRSM_SFT_RST			0x8810
257eaf9132SAlexandru Ardelean #define   ADIN_CRSM_SFT_RST_EN			BIT(0)
267eaf9132SAlexandru Ardelean 
277eaf9132SAlexandru Ardelean #define ADIN_CRSM_SFT_PD_CNTRL			0x8812
287eaf9132SAlexandru Ardelean #define   ADIN_CRSM_SFT_PD_CNTRL_EN		BIT(0)
297eaf9132SAlexandru Ardelean 
307eaf9132SAlexandru Ardelean #define ADIN_AN_PHY_INST_STATUS			0x8030
317eaf9132SAlexandru Ardelean #define   ADIN_IS_CFG_SLV			BIT(2)
327eaf9132SAlexandru Ardelean #define   ADIN_IS_CFG_MST			BIT(3)
337eaf9132SAlexandru Ardelean 
347eaf9132SAlexandru Ardelean #define ADIN_CRSM_STAT				0x8818
357eaf9132SAlexandru Ardelean #define   ADIN_CRSM_SFT_PD_RDY			BIT(1)
367eaf9132SAlexandru Ardelean #define   ADIN_CRSM_SYS_RDY			BIT(0)
377eaf9132SAlexandru Ardelean 
3848f20f90SAlexandru Tachici #define ADIN_MSE_VAL				0x830B
3948f20f90SAlexandru Tachici 
4048f20f90SAlexandru Tachici #define ADIN_SQI_MAX	7
4148f20f90SAlexandru Tachici 
4248f20f90SAlexandru Tachici struct adin_mse_sqi_range {
4348f20f90SAlexandru Tachici 	u16 start;
4448f20f90SAlexandru Tachici 	u16 end;
4548f20f90SAlexandru Tachici };
4648f20f90SAlexandru Tachici 
4748f20f90SAlexandru Tachici static const struct adin_mse_sqi_range adin_mse_sqi_map[] = {
4848f20f90SAlexandru Tachici 	{ 0x0A74, 0xFFFF },
4948f20f90SAlexandru Tachici 	{ 0x084E, 0x0A74 },
5048f20f90SAlexandru Tachici 	{ 0x0698, 0x084E },
5148f20f90SAlexandru Tachici 	{ 0x053D, 0x0698 },
5248f20f90SAlexandru Tachici 	{ 0x0429, 0x053D },
5348f20f90SAlexandru Tachici 	{ 0x034E, 0x0429 },
5448f20f90SAlexandru Tachici 	{ 0x02A0, 0x034E },
5548f20f90SAlexandru Tachici 	{ 0x0000, 0x02A0 },
5648f20f90SAlexandru Tachici };
5748f20f90SAlexandru Tachici 
587eaf9132SAlexandru Ardelean /**
597eaf9132SAlexandru Ardelean  * struct adin_priv - ADIN PHY driver private data
607eaf9132SAlexandru Ardelean  * @tx_level_2v4_able:		set if the PHY supports 2.4V TX levels (10BASE-T1L)
617eaf9132SAlexandru Ardelean  * @tx_level_2v4:		set if the PHY requests 2.4V TX levels (10BASE-T1L)
627eaf9132SAlexandru Ardelean  * @tx_level_prop_present:	set if the TX level is specified in DT
637eaf9132SAlexandru Ardelean  */
647eaf9132SAlexandru Ardelean struct adin_priv {
657eaf9132SAlexandru Ardelean 	unsigned int		tx_level_2v4_able:1;
667eaf9132SAlexandru Ardelean 	unsigned int		tx_level_2v4:1;
677eaf9132SAlexandru Ardelean 	unsigned int		tx_level_prop_present:1;
687eaf9132SAlexandru Ardelean };
697eaf9132SAlexandru Ardelean 
adin_read_status(struct phy_device * phydev)707eaf9132SAlexandru Ardelean static int adin_read_status(struct phy_device *phydev)
717eaf9132SAlexandru Ardelean {
727eaf9132SAlexandru Ardelean 	int ret;
737eaf9132SAlexandru Ardelean 
747eaf9132SAlexandru Ardelean 	ret = genphy_c45_read_status(phydev);
757eaf9132SAlexandru Ardelean 	if (ret)
767eaf9132SAlexandru Ardelean 		return ret;
777eaf9132SAlexandru Ardelean 
787eaf9132SAlexandru Ardelean 	ret = phy_read_mmd(phydev, MDIO_MMD_AN, ADIN_AN_PHY_INST_STATUS);
797eaf9132SAlexandru Ardelean 	if (ret < 0)
807eaf9132SAlexandru Ardelean 		return ret;
817eaf9132SAlexandru Ardelean 
827eaf9132SAlexandru Ardelean 	if (ret & ADIN_IS_CFG_SLV)
837eaf9132SAlexandru Ardelean 		phydev->master_slave_state = MASTER_SLAVE_STATE_SLAVE;
847eaf9132SAlexandru Ardelean 
857eaf9132SAlexandru Ardelean 	if (ret & ADIN_IS_CFG_MST)
867eaf9132SAlexandru Ardelean 		phydev->master_slave_state = MASTER_SLAVE_STATE_MASTER;
877eaf9132SAlexandru Ardelean 
887eaf9132SAlexandru Ardelean 	return 0;
897eaf9132SAlexandru Ardelean }
907eaf9132SAlexandru Ardelean 
adin_config_aneg(struct phy_device * phydev)917eaf9132SAlexandru Ardelean static int adin_config_aneg(struct phy_device *phydev)
927eaf9132SAlexandru Ardelean {
937eaf9132SAlexandru Ardelean 	struct adin_priv *priv = phydev->priv;
947eaf9132SAlexandru Ardelean 	int ret;
957eaf9132SAlexandru Ardelean 
967eaf9132SAlexandru Ardelean 	if (phydev->autoneg == AUTONEG_DISABLE) {
977eaf9132SAlexandru Ardelean 		ret = genphy_c45_pma_setup_forced(phydev);
987eaf9132SAlexandru Ardelean 		if (ret < 0)
997eaf9132SAlexandru Ardelean 			return ret;
1007eaf9132SAlexandru Ardelean 
1017eaf9132SAlexandru Ardelean 		if (priv->tx_level_prop_present && priv->tx_level_2v4)
1027eaf9132SAlexandru Ardelean 			ret = phy_set_bits_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_B10L_PMA_CTRL,
1037eaf9132SAlexandru Ardelean 					       MDIO_PMA_10T1L_CTRL_2V4_EN);
1047eaf9132SAlexandru Ardelean 		else
1057eaf9132SAlexandru Ardelean 			ret = phy_clear_bits_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_B10L_PMA_CTRL,
1067eaf9132SAlexandru Ardelean 						 MDIO_PMA_10T1L_CTRL_2V4_EN);
1077eaf9132SAlexandru Ardelean 		if (ret < 0)
1087eaf9132SAlexandru Ardelean 			return ret;
1097eaf9132SAlexandru Ardelean 
1107eaf9132SAlexandru Ardelean 		/* Force PHY to use above configurations */
1117eaf9132SAlexandru Ardelean 		return phy_set_bits_mmd(phydev, MDIO_MMD_AN, ADIN_FORCED_MODE, ADIN_FORCED_MODE_EN);
1127eaf9132SAlexandru Ardelean 	}
1137eaf9132SAlexandru Ardelean 
1147eaf9132SAlexandru Ardelean 	ret = phy_clear_bits_mmd(phydev, MDIO_MMD_AN, ADIN_FORCED_MODE, ADIN_FORCED_MODE_EN);
1157eaf9132SAlexandru Ardelean 	if (ret < 0)
1167eaf9132SAlexandru Ardelean 		return ret;
1177eaf9132SAlexandru Ardelean 
1187eaf9132SAlexandru Ardelean 	/* Request increased transmit level from LP. */
1197eaf9132SAlexandru Ardelean 	if (priv->tx_level_prop_present && priv->tx_level_2v4) {
1207eaf9132SAlexandru Ardelean 		ret = phy_set_bits_mmd(phydev, MDIO_MMD_AN, MDIO_AN_T1_ADV_H,
1217eaf9132SAlexandru Ardelean 				       MDIO_AN_T1_ADV_H_10L_TX_HI |
1227eaf9132SAlexandru Ardelean 				       MDIO_AN_T1_ADV_H_10L_TX_HI_REQ);
1237eaf9132SAlexandru Ardelean 		if (ret < 0)
1247eaf9132SAlexandru Ardelean 			return ret;
1257eaf9132SAlexandru Ardelean 	}
1267eaf9132SAlexandru Ardelean 
1277eaf9132SAlexandru Ardelean 	/* Disable 2.4 Vpp transmit level. */
1287eaf9132SAlexandru Ardelean 	if ((priv->tx_level_prop_present && !priv->tx_level_2v4) || !priv->tx_level_2v4_able) {
1297eaf9132SAlexandru Ardelean 		ret = phy_clear_bits_mmd(phydev, MDIO_MMD_AN, MDIO_AN_T1_ADV_H,
1307eaf9132SAlexandru Ardelean 					 MDIO_AN_T1_ADV_H_10L_TX_HI |
1317eaf9132SAlexandru Ardelean 					 MDIO_AN_T1_ADV_H_10L_TX_HI_REQ);
1327eaf9132SAlexandru Ardelean 		if (ret < 0)
1337eaf9132SAlexandru Ardelean 			return ret;
1347eaf9132SAlexandru Ardelean 	}
1357eaf9132SAlexandru Ardelean 
1367eaf9132SAlexandru Ardelean 	return genphy_c45_config_aneg(phydev);
1377eaf9132SAlexandru Ardelean }
1387eaf9132SAlexandru Ardelean 
adin_set_powerdown_mode(struct phy_device * phydev,bool en)1397eaf9132SAlexandru Ardelean static int adin_set_powerdown_mode(struct phy_device *phydev, bool en)
1407eaf9132SAlexandru Ardelean {
1417eaf9132SAlexandru Ardelean 	int ret;
1427eaf9132SAlexandru Ardelean 	int val;
1437eaf9132SAlexandru Ardelean 
1447eaf9132SAlexandru Ardelean 	val = en ? ADIN_CRSM_SFT_PD_CNTRL_EN : 0;
1457eaf9132SAlexandru Ardelean 	ret = phy_write_mmd(phydev, MDIO_MMD_VEND1,
1467eaf9132SAlexandru Ardelean 			    ADIN_CRSM_SFT_PD_CNTRL, val);
1477eaf9132SAlexandru Ardelean 	if (ret < 0)
1487eaf9132SAlexandru Ardelean 		return ret;
1497eaf9132SAlexandru Ardelean 
1507eaf9132SAlexandru Ardelean 	return phy_read_mmd_poll_timeout(phydev, MDIO_MMD_VEND1, ADIN_CRSM_STAT, ret,
1517eaf9132SAlexandru Ardelean 					 (ret & ADIN_CRSM_SFT_PD_RDY) == val,
1527eaf9132SAlexandru Ardelean 					 1000, 30000, true);
1537eaf9132SAlexandru Ardelean }
1547eaf9132SAlexandru Ardelean 
adin_suspend(struct phy_device * phydev)1557eaf9132SAlexandru Ardelean static int adin_suspend(struct phy_device *phydev)
1567eaf9132SAlexandru Ardelean {
1577eaf9132SAlexandru Ardelean 	return adin_set_powerdown_mode(phydev, true);
1587eaf9132SAlexandru Ardelean }
1597eaf9132SAlexandru Ardelean 
adin_resume(struct phy_device * phydev)1607eaf9132SAlexandru Ardelean static int adin_resume(struct phy_device *phydev)
1617eaf9132SAlexandru Ardelean {
1627eaf9132SAlexandru Ardelean 	return adin_set_powerdown_mode(phydev, false);
1637eaf9132SAlexandru Ardelean }
1647eaf9132SAlexandru Ardelean 
adin_set_loopback(struct phy_device * phydev,bool enable)1657eaf9132SAlexandru Ardelean static int adin_set_loopback(struct phy_device *phydev, bool enable)
1667eaf9132SAlexandru Ardelean {
1677eaf9132SAlexandru Ardelean 	if (enable)
1687eaf9132SAlexandru Ardelean 		return phy_set_bits_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_10T1L_CTRL,
1697eaf9132SAlexandru Ardelean 					BMCR_LOOPBACK);
1707eaf9132SAlexandru Ardelean 
1717eaf9132SAlexandru Ardelean 	/* PCS loopback (according to 10BASE-T1L spec) */
1727eaf9132SAlexandru Ardelean 	return phy_clear_bits_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_10T1L_CTRL,
1737eaf9132SAlexandru Ardelean 				 BMCR_LOOPBACK);
1747eaf9132SAlexandru Ardelean }
1757eaf9132SAlexandru Ardelean 
adin_soft_reset(struct phy_device * phydev)1767eaf9132SAlexandru Ardelean static int adin_soft_reset(struct phy_device *phydev)
1777eaf9132SAlexandru Ardelean {
1787eaf9132SAlexandru Ardelean 	int ret;
1797eaf9132SAlexandru Ardelean 
1807eaf9132SAlexandru Ardelean 	ret = phy_set_bits_mmd(phydev, MDIO_MMD_VEND1, ADIN_CRSM_SFT_RST, ADIN_CRSM_SFT_RST_EN);
1817eaf9132SAlexandru Ardelean 	if (ret < 0)
1827eaf9132SAlexandru Ardelean 		return ret;
1837eaf9132SAlexandru Ardelean 
1847eaf9132SAlexandru Ardelean 	return phy_read_mmd_poll_timeout(phydev, MDIO_MMD_VEND1, ADIN_CRSM_STAT, ret,
1857eaf9132SAlexandru Ardelean 					 (ret & ADIN_CRSM_SYS_RDY),
1867eaf9132SAlexandru Ardelean 					 10000, 30000, true);
1877eaf9132SAlexandru Ardelean }
1887eaf9132SAlexandru Ardelean 
adin_get_features(struct phy_device * phydev)1897eaf9132SAlexandru Ardelean static int adin_get_features(struct phy_device *phydev)
1907eaf9132SAlexandru Ardelean {
1917eaf9132SAlexandru Ardelean 	struct adin_priv *priv = phydev->priv;
1927eaf9132SAlexandru Ardelean 	struct device *dev = &phydev->mdio.dev;
1937eaf9132SAlexandru Ardelean 	int ret;
1947eaf9132SAlexandru Ardelean 	u8 val;
1957eaf9132SAlexandru Ardelean 
1967eaf9132SAlexandru Ardelean 	ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10T1L_STAT);
1977eaf9132SAlexandru Ardelean 	if (ret < 0)
1987eaf9132SAlexandru Ardelean 		return ret;
1997eaf9132SAlexandru Ardelean 
2007eaf9132SAlexandru Ardelean 	/* This depends on the voltage level from the power source */
2017eaf9132SAlexandru Ardelean 	priv->tx_level_2v4_able = !!(ret & MDIO_PMA_10T1L_STAT_2V4_ABLE);
2027eaf9132SAlexandru Ardelean 
2037eaf9132SAlexandru Ardelean 	phydev_dbg(phydev, "PHY supports 2.4V TX level: %s\n",
2047eaf9132SAlexandru Ardelean 		   priv->tx_level_2v4_able ? "yes" : "no");
2057eaf9132SAlexandru Ardelean 
2067eaf9132SAlexandru Ardelean 	priv->tx_level_prop_present = device_property_present(dev, "phy-10base-t1l-2.4vpp");
2077eaf9132SAlexandru Ardelean 	if (priv->tx_level_prop_present) {
2087eaf9132SAlexandru Ardelean 		ret = device_property_read_u8(dev, "phy-10base-t1l-2.4vpp", &val);
2097eaf9132SAlexandru Ardelean 		if (ret < 0)
2107eaf9132SAlexandru Ardelean 			return ret;
2117eaf9132SAlexandru Ardelean 
2127eaf9132SAlexandru Ardelean 		priv->tx_level_2v4 = val;
2137eaf9132SAlexandru Ardelean 		if (!priv->tx_level_2v4 && priv->tx_level_2v4_able)
2147eaf9132SAlexandru Ardelean 			phydev_info(phydev,
2157eaf9132SAlexandru Ardelean 				    "PHY supports 2.4V TX level, but disabled via config\n");
2167eaf9132SAlexandru Ardelean 	}
2177eaf9132SAlexandru Ardelean 
2187eaf9132SAlexandru Ardelean 	linkmode_set_bit_array(phy_basic_ports_array, ARRAY_SIZE(phy_basic_ports_array),
2197eaf9132SAlexandru Ardelean 			       phydev->supported);
2207eaf9132SAlexandru Ardelean 
2217eaf9132SAlexandru Ardelean 	return genphy_c45_pma_read_abilities(phydev);
2227eaf9132SAlexandru Ardelean }
2237eaf9132SAlexandru Ardelean 
adin_get_sqi(struct phy_device * phydev)22448f20f90SAlexandru Tachici static int adin_get_sqi(struct phy_device *phydev)
22548f20f90SAlexandru Tachici {
22648f20f90SAlexandru Tachici 	u16 mse_val;
22748f20f90SAlexandru Tachici 	int sqi;
22848f20f90SAlexandru Tachici 	int ret;
22948f20f90SAlexandru Tachici 
23048f20f90SAlexandru Tachici 	ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_STAT1);
23148f20f90SAlexandru Tachici 	if (ret < 0)
23248f20f90SAlexandru Tachici 		return ret;
23348f20f90SAlexandru Tachici 	else if (!(ret & MDIO_STAT1_LSTATUS))
23448f20f90SAlexandru Tachici 		return 0;
23548f20f90SAlexandru Tachici 
23648f20f90SAlexandru Tachici 	ret = phy_read_mmd(phydev, MDIO_STAT1, ADIN_MSE_VAL);
23748f20f90SAlexandru Tachici 	if (ret < 0)
23848f20f90SAlexandru Tachici 		return ret;
23948f20f90SAlexandru Tachici 
24048f20f90SAlexandru Tachici 	mse_val = 0xFFFF & ret;
24148f20f90SAlexandru Tachici 	for (sqi = 0; sqi < ARRAY_SIZE(adin_mse_sqi_map); sqi++) {
24248f20f90SAlexandru Tachici 		if (mse_val >= adin_mse_sqi_map[sqi].start && mse_val <= adin_mse_sqi_map[sqi].end)
24348f20f90SAlexandru Tachici 			return sqi;
24448f20f90SAlexandru Tachici 	}
24548f20f90SAlexandru Tachici 
24648f20f90SAlexandru Tachici 	return -EINVAL;
24748f20f90SAlexandru Tachici }
24848f20f90SAlexandru Tachici 
adin_get_sqi_max(struct phy_device * phydev)24948f20f90SAlexandru Tachici static int adin_get_sqi_max(struct phy_device *phydev)
25048f20f90SAlexandru Tachici {
25148f20f90SAlexandru Tachici 	return ADIN_SQI_MAX;
25248f20f90SAlexandru Tachici }
25348f20f90SAlexandru Tachici 
adin_probe(struct phy_device * phydev)2547eaf9132SAlexandru Ardelean static int adin_probe(struct phy_device *phydev)
2557eaf9132SAlexandru Ardelean {
2567eaf9132SAlexandru Ardelean 	struct device *dev = &phydev->mdio.dev;
2577eaf9132SAlexandru Ardelean 	struct adin_priv *priv;
2587eaf9132SAlexandru Ardelean 
2597eaf9132SAlexandru Ardelean 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
2607eaf9132SAlexandru Ardelean 	if (!priv)
2617eaf9132SAlexandru Ardelean 		return -ENOMEM;
2627eaf9132SAlexandru Ardelean 
2637eaf9132SAlexandru Ardelean 	phydev->priv = priv;
2647eaf9132SAlexandru Ardelean 
2657eaf9132SAlexandru Ardelean 	return 0;
2667eaf9132SAlexandru Ardelean }
2677eaf9132SAlexandru Ardelean 
2687eaf9132SAlexandru Ardelean static struct phy_driver adin_driver[] = {
2697eaf9132SAlexandru Ardelean 	{
270*875b718aSAlexandru Tachici 		.phy_id			= PHY_ID_ADIN1100,
271*875b718aSAlexandru Tachici 		.phy_id_mask		= 0xffffffcf,
2727eaf9132SAlexandru Ardelean 		.name			= "ADIN1100",
2737eaf9132SAlexandru Ardelean 		.get_features		= adin_get_features,
2747eaf9132SAlexandru Ardelean 		.soft_reset		= adin_soft_reset,
2757eaf9132SAlexandru Ardelean 		.probe			= adin_probe,
2767eaf9132SAlexandru Ardelean 		.config_aneg		= adin_config_aneg,
2777eaf9132SAlexandru Ardelean 		.read_status		= adin_read_status,
2787eaf9132SAlexandru Ardelean 		.set_loopback		= adin_set_loopback,
2797eaf9132SAlexandru Ardelean 		.suspend		= adin_suspend,
2807eaf9132SAlexandru Ardelean 		.resume			= adin_resume,
28148f20f90SAlexandru Tachici 		.get_sqi		= adin_get_sqi,
28248f20f90SAlexandru Tachici 		.get_sqi_max		= adin_get_sqi_max,
2837eaf9132SAlexandru Ardelean 	},
2847eaf9132SAlexandru Ardelean };
2857eaf9132SAlexandru Ardelean 
2867eaf9132SAlexandru Ardelean module_phy_driver(adin_driver);
2877eaf9132SAlexandru Ardelean 
2887eaf9132SAlexandru Ardelean static struct mdio_device_id __maybe_unused adin_tbl[] = {
2897eaf9132SAlexandru Ardelean 	{ PHY_ID_MATCH_MODEL(PHY_ID_ADIN1100) },
290*875b718aSAlexandru Tachici 	{ PHY_ID_MATCH_MODEL(PHY_ID_ADIN1110) },
291*875b718aSAlexandru Tachici 	{ PHY_ID_MATCH_MODEL(PHY_ID_ADIN2111) },
2927eaf9132SAlexandru Ardelean 	{ }
2937eaf9132SAlexandru Ardelean };
2947eaf9132SAlexandru Ardelean 
2957eaf9132SAlexandru Ardelean MODULE_DEVICE_TABLE(mdio, adin_tbl);
2967eaf9132SAlexandru Ardelean MODULE_DESCRIPTION("Analog Devices Industrial Ethernet T1L PHY driver");
2977eaf9132SAlexandru Ardelean MODULE_LICENSE("Dual BSD/GPL");
298