xref: /openbmc/linux/drivers/net/pcs/pcs-xpcs.h (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1d4433d5bSVladimir Oltean /* SPDX-License-Identifier: GPL-2.0 */
2d4433d5bSVladimir Oltean /*
3d4433d5bSVladimir Oltean  * Copyright (c) 2020 Synopsys, Inc. and/or its affiliates.
4d4433d5bSVladimir Oltean  * Synopsys DesignWare XPCS helpers
5d4433d5bSVladimir Oltean  *
6d4433d5bSVladimir Oltean  * Author: Jose Abreu <Jose.Abreu@synopsys.com>
7d4433d5bSVladimir Oltean  */
8d4433d5bSVladimir Oltean 
9d4433d5bSVladimir Oltean #define SYNOPSYS_XPCS_ID		0x7996ced0
10d4433d5bSVladimir Oltean #define SYNOPSYS_XPCS_MASK		0xffffffff
11d4433d5bSVladimir Oltean 
12d4433d5bSVladimir Oltean /* Vendor regs access */
13d4433d5bSVladimir Oltean #define DW_VENDOR			BIT(15)
14d4433d5bSVladimir Oltean 
15d4433d5bSVladimir Oltean /* VR_XS_PCS */
16d4433d5bSVladimir Oltean #define DW_USXGMII_RST			BIT(10)
17d4433d5bSVladimir Oltean #define DW_USXGMII_EN			BIT(9)
18f629acc6SJiawen Wu #define DW_VR_XS_PCS_DIG_CTRL1		0x0000
19f629acc6SJiawen Wu #define DW_VR_RST			BIT(15)
20f629acc6SJiawen Wu #define DW_EN_VSMMD1			BIT(13)
212deea43fSJiawen Wu #define DW_CL37_BP			BIT(12)
22d4433d5bSVladimir Oltean #define DW_VR_XS_PCS_DIG_STS		0x0010
23d4433d5bSVladimir Oltean #define DW_RXFIFO_ERR			GENMASK(6, 5)
24f629acc6SJiawen Wu #define DW_PSEQ_ST			GENMASK(4, 2)
25f629acc6SJiawen Wu #define DW_PSEQ_ST_GOOD			FIELD_PREP(GENMASK(4, 2), 0x4)
26d4433d5bSVladimir Oltean 
27d4433d5bSVladimir Oltean /* SR_MII */
28d4433d5bSVladimir Oltean #define DW_USXGMII_FULL			BIT(8)
29d4433d5bSVladimir Oltean #define DW_USXGMII_SS_MASK		(BIT(13) | BIT(6) | BIT(5))
30d4433d5bSVladimir Oltean #define DW_USXGMII_10000		(BIT(13) | BIT(6))
31d4433d5bSVladimir Oltean #define DW_USXGMII_5000			(BIT(13) | BIT(5))
32d4433d5bSVladimir Oltean #define DW_USXGMII_2500			(BIT(5))
33d4433d5bSVladimir Oltean #define DW_USXGMII_1000			(BIT(6))
34d4433d5bSVladimir Oltean #define DW_USXGMII_100			(BIT(13))
35d4433d5bSVladimir Oltean #define DW_USXGMII_10			(0)
36d4433d5bSVladimir Oltean 
37d4433d5bSVladimir Oltean /* SR_AN */
38d4433d5bSVladimir Oltean #define DW_SR_AN_ADV1			0x10
39d4433d5bSVladimir Oltean #define DW_SR_AN_ADV2			0x11
40d4433d5bSVladimir Oltean #define DW_SR_AN_ADV3			0x12
41d4433d5bSVladimir Oltean 
42d4433d5bSVladimir Oltean /* Clause 73 Defines */
43d4433d5bSVladimir Oltean /* AN_LP_ABL1 */
44d4433d5bSVladimir Oltean #define DW_C73_PAUSE			BIT(10)
45d4433d5bSVladimir Oltean #define DW_C73_ASYM_PAUSE		BIT(11)
46d4433d5bSVladimir Oltean #define DW_C73_AN_ADV_SF		0x1
47d4433d5bSVladimir Oltean /* AN_LP_ABL2 */
48d4433d5bSVladimir Oltean #define DW_C73_1000KX			BIT(5)
49d4433d5bSVladimir Oltean #define DW_C73_10000KX4			BIT(6)
50d4433d5bSVladimir Oltean #define DW_C73_10000KR			BIT(7)
51d4433d5bSVladimir Oltean /* AN_LP_ABL3 */
52d4433d5bSVladimir Oltean #define DW_C73_2500KX			BIT(0)
53d4433d5bSVladimir Oltean #define DW_C73_5000KR			BIT(1)
54d4433d5bSVladimir Oltean 
55d4433d5bSVladimir Oltean /* Clause 37 Defines */
56d4433d5bSVladimir Oltean /* VR MII MMD registers offsets */
57d4433d5bSVladimir Oltean #define DW_VR_MII_MMD_CTRL		0x0000
58d4433d5bSVladimir Oltean #define DW_VR_MII_DIG_CTRL1		0x8000
59d4433d5bSVladimir Oltean #define DW_VR_MII_AN_CTRL		0x8001
60d4433d5bSVladimir Oltean #define DW_VR_MII_AN_INTR_STS		0x8002
61d4433d5bSVladimir Oltean /* Enable 2.5G Mode */
62d4433d5bSVladimir Oltean #define DW_VR_MII_DIG_CTRL1_2G5_EN	BIT(2)
63d4433d5bSVladimir Oltean /* EEE Mode Control Register */
64d4433d5bSVladimir Oltean #define DW_VR_MII_EEE_MCTRL0		0x8006
65d4433d5bSVladimir Oltean #define DW_VR_MII_EEE_MCTRL1		0x800b
66dd0721eaSVladimir Oltean #define DW_VR_MII_DIG_CTRL2		0x80e1
67d4433d5bSVladimir Oltean 
68d4433d5bSVladimir Oltean /* VR_MII_DIG_CTRL1 */
69d4433d5bSVladimir Oltean #define DW_VR_MII_DIG_CTRL1_MAC_AUTO_SW		BIT(9)
70*2a22b7aeSJiawen Wu #define DW_VR_MII_DIG_CTRL1_PHY_MODE_CTRL	BIT(0)
71d4433d5bSVladimir Oltean 
72dd0721eaSVladimir Oltean /* VR_MII_DIG_CTRL2 */
73dd0721eaSVladimir Oltean #define DW_VR_MII_DIG_CTRL2_TX_POL_INV		BIT(4)
74dd0721eaSVladimir Oltean #define DW_VR_MII_DIG_CTRL2_RX_POL_INV		BIT(0)
75dd0721eaSVladimir Oltean 
76d4433d5bSVladimir Oltean /* VR_MII_AN_CTRL */
77*2a22b7aeSJiawen Wu #define DW_VR_MII_AN_CTRL_8BIT			BIT(8)
78d4433d5bSVladimir Oltean #define DW_VR_MII_AN_CTRL_TX_CONFIG_SHIFT	3
79d4433d5bSVladimir Oltean #define DW_VR_MII_TX_CONFIG_MASK		BIT(3)
80d4433d5bSVladimir Oltean #define DW_VR_MII_TX_CONFIG_PHY_SIDE_SGMII	0x1
81d4433d5bSVladimir Oltean #define DW_VR_MII_TX_CONFIG_MAC_SIDE_SGMII	0x0
82d4433d5bSVladimir Oltean #define DW_VR_MII_AN_CTRL_PCS_MODE_SHIFT	1
83d4433d5bSVladimir Oltean #define DW_VR_MII_PCS_MODE_MASK			GENMASK(2, 1)
84d4433d5bSVladimir Oltean #define DW_VR_MII_PCS_MODE_C37_1000BASEX	0x0
85d4433d5bSVladimir Oltean #define DW_VR_MII_PCS_MODE_C37_SGMII		0x2
862deea43fSJiawen Wu #define DW_VR_MII_AN_INTR_EN			BIT(0)
87d4433d5bSVladimir Oltean 
88d4433d5bSVladimir Oltean /* VR_MII_AN_INTR_STS */
892deea43fSJiawen Wu #define DW_VR_MII_AN_STS_C37_ANCMPLT_INTR	BIT(0)
90d4433d5bSVladimir Oltean #define DW_VR_MII_AN_STS_C37_ANSGM_FD		BIT(1)
91d4433d5bSVladimir Oltean #define DW_VR_MII_AN_STS_C37_ANSGM_SP_SHIFT	2
92d4433d5bSVladimir Oltean #define DW_VR_MII_AN_STS_C37_ANSGM_SP		GENMASK(3, 2)
93d4433d5bSVladimir Oltean #define DW_VR_MII_C37_ANSGM_SP_10		0x0
94d4433d5bSVladimir Oltean #define DW_VR_MII_C37_ANSGM_SP_100		0x1
95d4433d5bSVladimir Oltean #define DW_VR_MII_C37_ANSGM_SP_1000		0x2
96d4433d5bSVladimir Oltean #define DW_VR_MII_C37_ANSGM_SP_LNKSTS		BIT(4)
97d4433d5bSVladimir Oltean 
98d4433d5bSVladimir Oltean /* SR MII MMD Control defines */
99d4433d5bSVladimir Oltean #define AN_CL37_EN			BIT(12)	/* Enable Clause 37 auto-nego */
100d4433d5bSVladimir Oltean #define SGMII_SPEED_SS13		BIT(13)	/* SGMII speed along with SS6 */
101d4433d5bSVladimir Oltean #define SGMII_SPEED_SS6			BIT(6)	/* SGMII speed along with SS13 */
102d4433d5bSVladimir Oltean 
103*2a22b7aeSJiawen Wu /* SR MII MMD AN Advertisement defines */
104*2a22b7aeSJiawen Wu #define DW_HALF_DUPLEX			BIT(6)
105*2a22b7aeSJiawen Wu #define DW_FULL_DUPLEX			BIT(5)
106*2a22b7aeSJiawen Wu 
107d4433d5bSVladimir Oltean /* VR MII EEE Control 0 defines */
108d4433d5bSVladimir Oltean #define DW_VR_MII_EEE_LTX_EN			BIT(0)  /* LPI Tx Enable */
109d4433d5bSVladimir Oltean #define DW_VR_MII_EEE_LRX_EN			BIT(1)  /* LPI Rx Enable */
110d4433d5bSVladimir Oltean #define DW_VR_MII_EEE_TX_QUIET_EN		BIT(2)  /* Tx Quiet Enable */
111d4433d5bSVladimir Oltean #define DW_VR_MII_EEE_RX_QUIET_EN		BIT(3)  /* Rx Quiet Enable */
112d4433d5bSVladimir Oltean #define DW_VR_MII_EEE_TX_EN_CTRL		BIT(4)  /* Tx Control Enable */
113d4433d5bSVladimir Oltean #define DW_VR_MII_EEE_RX_EN_CTRL		BIT(7)  /* Rx Control Enable */
114d4433d5bSVladimir Oltean 
115d4433d5bSVladimir Oltean #define DW_VR_MII_EEE_MULT_FACT_100NS_SHIFT	8
116d4433d5bSVladimir Oltean #define DW_VR_MII_EEE_MULT_FACT_100NS		GENMASK(11, 8)
117d4433d5bSVladimir Oltean 
118d4433d5bSVladimir Oltean /* VR MII EEE Control 1 defines */
119d4433d5bSVladimir Oltean #define DW_VR_MII_EEE_TRN_LPI		BIT(0)	/* Transparent Mode Enable */
120dd0721eaSVladimir Oltean 
121dd0721eaSVladimir Oltean int xpcs_read(struct dw_xpcs *xpcs, int dev, u32 reg);
122dd0721eaSVladimir Oltean int xpcs_write(struct dw_xpcs *xpcs, int dev, u32 reg, u16 val);
123f629acc6SJiawen Wu int xpcs_read_vpcs(struct dw_xpcs *xpcs, int reg);
124f629acc6SJiawen Wu int xpcs_write_vpcs(struct dw_xpcs *xpcs, int reg, u16 val);
125dd0721eaSVladimir Oltean int nxp_sja1105_sgmii_pma_config(struct dw_xpcs *xpcs);
126f7380bbaSVladimir Oltean int nxp_sja1110_sgmii_pma_config(struct dw_xpcs *xpcs);
127f7380bbaSVladimir Oltean int nxp_sja1110_2500basex_pma_config(struct dw_xpcs *xpcs);
128f629acc6SJiawen Wu int txgbe_xpcs_switch_mode(struct dw_xpcs *xpcs, phy_interface_t interface);
129