xref: /openbmc/linux/drivers/net/mdio/mdio-ipq4019.c (revision ecc23d0a422a3118fcf6e4f0a46e17a6c2047b02)
1a9770eacSAndrew Lunn // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2a9770eacSAndrew Lunn /* Copyright (c) 2015, The Linux Foundation. All rights reserved. */
3a9770eacSAndrew Lunn /* Copyright (c) 2020 Sartura Ltd. */
4a9770eacSAndrew Lunn 
5a9770eacSAndrew Lunn #include <linux/delay.h>
6a9770eacSAndrew Lunn #include <linux/io.h>
7a9770eacSAndrew Lunn #include <linux/iopoll.h>
81bf34366SCalvin Johnson #include <linux/kernel.h>
91bf34366SCalvin Johnson #include <linux/module.h>
10a9770eacSAndrew Lunn #include <linux/of_address.h>
11a9770eacSAndrew Lunn #include <linux/of_mdio.h>
12a9770eacSAndrew Lunn #include <linux/phy.h>
13a9770eacSAndrew Lunn #include <linux/platform_device.h>
1423a890d4SLuo Jie #include <linux/clk.h>
15a9770eacSAndrew Lunn 
1606fb5606SRobert Marko #define MDIO_MODE_REG				0x40
17a9770eacSAndrew Lunn #define MDIO_ADDR_REG				0x44
18a9770eacSAndrew Lunn #define MDIO_DATA_WRITE_REG			0x48
19a9770eacSAndrew Lunn #define MDIO_DATA_READ_REG			0x4c
20a9770eacSAndrew Lunn #define MDIO_CMD_REG				0x50
21a9770eacSAndrew Lunn #define MDIO_CMD_ACCESS_BUSY		BIT(16)
22a9770eacSAndrew Lunn #define MDIO_CMD_ACCESS_START		BIT(8)
23a9770eacSAndrew Lunn #define MDIO_CMD_ACCESS_CODE_READ	0
24a9770eacSAndrew Lunn #define MDIO_CMD_ACCESS_CODE_WRITE	1
2506fb5606SRobert Marko #define MDIO_CMD_ACCESS_CODE_C45_ADDR	0
2606fb5606SRobert Marko #define MDIO_CMD_ACCESS_CODE_C45_WRITE	1
2706fb5606SRobert Marko #define MDIO_CMD_ACCESS_CODE_C45_READ	2
2806fb5606SRobert Marko 
2906fb5606SRobert Marko /* 0 = Clause 22, 1 = Clause 45 */
3006fb5606SRobert Marko #define MDIO_MODE_C45				BIT(8)
31a9770eacSAndrew Lunn 
32b840ec1eSRobert Marko #define IPQ4019_MDIO_TIMEOUT	10000
33b840ec1eSRobert Marko #define IPQ4019_MDIO_SLEEP		10
34a9770eacSAndrew Lunn 
3523a890d4SLuo Jie /* MDIO clock source frequency is fixed to 100M */
3623a890d4SLuo Jie #define IPQ_MDIO_CLK_RATE	100000000
3723a890d4SLuo Jie 
3823a890d4SLuo Jie #define IPQ_PHY_SET_DELAY_US	100000
3923a890d4SLuo Jie 
40a9770eacSAndrew Lunn struct ipq4019_mdio_data {
41a9770eacSAndrew Lunn 	void __iomem	*membase;
4223a890d4SLuo Jie 	void __iomem *eth_ldo_rdy;
4323a890d4SLuo Jie 	struct clk *mdio_clk;
44a9770eacSAndrew Lunn };
45a9770eacSAndrew Lunn 
ipq4019_mdio_wait_busy(struct mii_bus * bus)46a9770eacSAndrew Lunn static int ipq4019_mdio_wait_busy(struct mii_bus *bus)
47a9770eacSAndrew Lunn {
48a9770eacSAndrew Lunn 	struct ipq4019_mdio_data *priv = bus->priv;
49a9770eacSAndrew Lunn 	unsigned int busy;
50a9770eacSAndrew Lunn 
51a9770eacSAndrew Lunn 	return readl_poll_timeout(priv->membase + MDIO_CMD_REG, busy,
52a9770eacSAndrew Lunn 				  (busy & MDIO_CMD_ACCESS_BUSY) == 0,
53b840ec1eSRobert Marko 				  IPQ4019_MDIO_SLEEP, IPQ4019_MDIO_TIMEOUT);
54a9770eacSAndrew Lunn }
55a9770eacSAndrew Lunn 
ipq4019_mdio_read_c45(struct mii_bus * bus,int mii_id,int mmd,int reg)56c58e3994SAndrew Lunn static int ipq4019_mdio_read_c45(struct mii_bus *bus, int mii_id, int mmd,
57c58e3994SAndrew Lunn 				 int reg)
58a9770eacSAndrew Lunn {
59a9770eacSAndrew Lunn 	struct ipq4019_mdio_data *priv = bus->priv;
6006fb5606SRobert Marko 	unsigned int data;
61a9770eacSAndrew Lunn 	unsigned int cmd;
62a9770eacSAndrew Lunn 
63a9770eacSAndrew Lunn 	if (ipq4019_mdio_wait_busy(bus))
64a9770eacSAndrew Lunn 		return -ETIMEDOUT;
65a9770eacSAndrew Lunn 
6606fb5606SRobert Marko 	data = readl(priv->membase + MDIO_MODE_REG);
6706fb5606SRobert Marko 
6806fb5606SRobert Marko 	data |= MDIO_MODE_C45;
6906fb5606SRobert Marko 
7006fb5606SRobert Marko 	writel(data, priv->membase + MDIO_MODE_REG);
7106fb5606SRobert Marko 
7206fb5606SRobert Marko 	/* issue the phy address and mmd */
7306fb5606SRobert Marko 	writel((mii_id << 8) | mmd, priv->membase + MDIO_ADDR_REG);
7406fb5606SRobert Marko 
7506fb5606SRobert Marko 	/* issue reg */
7606fb5606SRobert Marko 	writel(reg, priv->membase + MDIO_DATA_WRITE_REG);
7706fb5606SRobert Marko 
7806fb5606SRobert Marko 	cmd = MDIO_CMD_ACCESS_START | MDIO_CMD_ACCESS_CODE_C45_ADDR;
79c58e3994SAndrew Lunn 
80c58e3994SAndrew Lunn 	/* issue read command */
81c58e3994SAndrew Lunn 	writel(cmd, priv->membase + MDIO_CMD_REG);
82c58e3994SAndrew Lunn 
83c58e3994SAndrew Lunn 	/* Wait read complete */
84c58e3994SAndrew Lunn 	if (ipq4019_mdio_wait_busy(bus))
85c58e3994SAndrew Lunn 		return -ETIMEDOUT;
86c58e3994SAndrew Lunn 
87c58e3994SAndrew Lunn 	cmd = MDIO_CMD_ACCESS_START | MDIO_CMD_ACCESS_CODE_C45_READ;
88c58e3994SAndrew Lunn 
89c58e3994SAndrew Lunn 	writel(cmd, priv->membase + MDIO_CMD_REG);
90c58e3994SAndrew Lunn 
91c58e3994SAndrew Lunn 	if (ipq4019_mdio_wait_busy(bus))
92c58e3994SAndrew Lunn 		return -ETIMEDOUT;
93c58e3994SAndrew Lunn 
94c58e3994SAndrew Lunn 	/* Read and return data */
95c58e3994SAndrew Lunn 	return readl(priv->membase + MDIO_DATA_READ_REG);
96c58e3994SAndrew Lunn }
97c58e3994SAndrew Lunn 
ipq4019_mdio_read_c22(struct mii_bus * bus,int mii_id,int regnum)98c58e3994SAndrew Lunn static int ipq4019_mdio_read_c22(struct mii_bus *bus, int mii_id, int regnum)
99c58e3994SAndrew Lunn {
100c58e3994SAndrew Lunn 	struct ipq4019_mdio_data *priv = bus->priv;
101c58e3994SAndrew Lunn 	unsigned int data;
102c58e3994SAndrew Lunn 	unsigned int cmd;
103c58e3994SAndrew Lunn 
104c58e3994SAndrew Lunn 	if (ipq4019_mdio_wait_busy(bus))
105c58e3994SAndrew Lunn 		return -ETIMEDOUT;
106c58e3994SAndrew Lunn 
10706fb5606SRobert Marko 	data = readl(priv->membase + MDIO_MODE_REG);
10806fb5606SRobert Marko 
10906fb5606SRobert Marko 	data &= ~MDIO_MODE_C45;
11006fb5606SRobert Marko 
11106fb5606SRobert Marko 	writel(data, priv->membase + MDIO_MODE_REG);
11206fb5606SRobert Marko 
113a9770eacSAndrew Lunn 	/* issue the phy address and reg */
114a9770eacSAndrew Lunn 	writel((mii_id << 8) | regnum, priv->membase + MDIO_ADDR_REG);
115a9770eacSAndrew Lunn 
116a9770eacSAndrew Lunn 	cmd = MDIO_CMD_ACCESS_START | MDIO_CMD_ACCESS_CODE_READ;
117a9770eacSAndrew Lunn 
118a9770eacSAndrew Lunn 	/* issue read command */
119a9770eacSAndrew Lunn 	writel(cmd, priv->membase + MDIO_CMD_REG);
120a9770eacSAndrew Lunn 
121a9770eacSAndrew Lunn 	/* Wait read complete */
122a9770eacSAndrew Lunn 	if (ipq4019_mdio_wait_busy(bus))
123a9770eacSAndrew Lunn 		return -ETIMEDOUT;
124a9770eacSAndrew Lunn 
125a9770eacSAndrew Lunn 	/* Read and return data */
126a9770eacSAndrew Lunn 	return readl(priv->membase + MDIO_DATA_READ_REG);
127a9770eacSAndrew Lunn }
128a9770eacSAndrew Lunn 
ipq4019_mdio_write_c45(struct mii_bus * bus,int mii_id,int mmd,int reg,u16 value)129c58e3994SAndrew Lunn static int ipq4019_mdio_write_c45(struct mii_bus *bus, int mii_id, int mmd,
130c58e3994SAndrew Lunn 				  int reg, u16 value)
131a9770eacSAndrew Lunn {
132a9770eacSAndrew Lunn 	struct ipq4019_mdio_data *priv = bus->priv;
13306fb5606SRobert Marko 	unsigned int data;
134a9770eacSAndrew Lunn 	unsigned int cmd;
135a9770eacSAndrew Lunn 
136a9770eacSAndrew Lunn 	if (ipq4019_mdio_wait_busy(bus))
137a9770eacSAndrew Lunn 		return -ETIMEDOUT;
138a9770eacSAndrew Lunn 
13906fb5606SRobert Marko 	data = readl(priv->membase + MDIO_MODE_REG);
14006fb5606SRobert Marko 
14106fb5606SRobert Marko 	data |= MDIO_MODE_C45;
14206fb5606SRobert Marko 
14306fb5606SRobert Marko 	writel(data, priv->membase + MDIO_MODE_REG);
14406fb5606SRobert Marko 
14506fb5606SRobert Marko 	/* issue the phy address and mmd */
14606fb5606SRobert Marko 	writel((mii_id << 8) | mmd, priv->membase + MDIO_ADDR_REG);
14706fb5606SRobert Marko 
14806fb5606SRobert Marko 	/* issue reg */
14906fb5606SRobert Marko 	writel(reg, priv->membase + MDIO_DATA_WRITE_REG);
15006fb5606SRobert Marko 
15106fb5606SRobert Marko 	cmd = MDIO_CMD_ACCESS_START | MDIO_CMD_ACCESS_CODE_C45_ADDR;
15206fb5606SRobert Marko 
15306fb5606SRobert Marko 	writel(cmd, priv->membase + MDIO_CMD_REG);
15406fb5606SRobert Marko 
15506fb5606SRobert Marko 	if (ipq4019_mdio_wait_busy(bus))
15606fb5606SRobert Marko 		return -ETIMEDOUT;
157c58e3994SAndrew Lunn 
158c58e3994SAndrew Lunn 	/* issue write data */
159c58e3994SAndrew Lunn 	writel(value, priv->membase + MDIO_DATA_WRITE_REG);
160c58e3994SAndrew Lunn 
161c58e3994SAndrew Lunn 	cmd = MDIO_CMD_ACCESS_START | MDIO_CMD_ACCESS_CODE_C45_WRITE;
162c58e3994SAndrew Lunn 	writel(cmd, priv->membase + MDIO_CMD_REG);
163c58e3994SAndrew Lunn 
164c58e3994SAndrew Lunn 	/* Wait write complete */
165c58e3994SAndrew Lunn 	if (ipq4019_mdio_wait_busy(bus))
166c58e3994SAndrew Lunn 		return -ETIMEDOUT;
167c58e3994SAndrew Lunn 
168c58e3994SAndrew Lunn 	return 0;
169c58e3994SAndrew Lunn }
170c58e3994SAndrew Lunn 
ipq4019_mdio_write_c22(struct mii_bus * bus,int mii_id,int regnum,u16 value)171c58e3994SAndrew Lunn static int ipq4019_mdio_write_c22(struct mii_bus *bus, int mii_id, int regnum,
172c58e3994SAndrew Lunn 				  u16 value)
173c58e3994SAndrew Lunn {
174c58e3994SAndrew Lunn 	struct ipq4019_mdio_data *priv = bus->priv;
175c58e3994SAndrew Lunn 	unsigned int data;
176c58e3994SAndrew Lunn 	unsigned int cmd;
177c58e3994SAndrew Lunn 
178c58e3994SAndrew Lunn 	if (ipq4019_mdio_wait_busy(bus))
179c58e3994SAndrew Lunn 		return -ETIMEDOUT;
180c58e3994SAndrew Lunn 
18106fb5606SRobert Marko 	/* Enter Clause 22 mode */
18206fb5606SRobert Marko 	data = readl(priv->membase + MDIO_MODE_REG);
18306fb5606SRobert Marko 
18406fb5606SRobert Marko 	data &= ~MDIO_MODE_C45;
18506fb5606SRobert Marko 
18606fb5606SRobert Marko 	writel(data, priv->membase + MDIO_MODE_REG);
18706fb5606SRobert Marko 
188a9770eacSAndrew Lunn 	/* issue the phy address and reg */
189a9770eacSAndrew Lunn 	writel((mii_id << 8) | regnum, priv->membase + MDIO_ADDR_REG);
190a9770eacSAndrew Lunn 
191a9770eacSAndrew Lunn 	/* issue write data */
192a9770eacSAndrew Lunn 	writel(value, priv->membase + MDIO_DATA_WRITE_REG);
193a9770eacSAndrew Lunn 
194a9770eacSAndrew Lunn 	/* issue write command */
19506fb5606SRobert Marko 	cmd = MDIO_CMD_ACCESS_START | MDIO_CMD_ACCESS_CODE_WRITE;
19606fb5606SRobert Marko 
197a9770eacSAndrew Lunn 	writel(cmd, priv->membase + MDIO_CMD_REG);
198a9770eacSAndrew Lunn 
199a9770eacSAndrew Lunn 	/* Wait write complete */
200a9770eacSAndrew Lunn 	if (ipq4019_mdio_wait_busy(bus))
201a9770eacSAndrew Lunn 		return -ETIMEDOUT;
202a9770eacSAndrew Lunn 
203a9770eacSAndrew Lunn 	return 0;
204a9770eacSAndrew Lunn }
205a9770eacSAndrew Lunn 
ipq_mdio_reset(struct mii_bus * bus)20623a890d4SLuo Jie static int ipq_mdio_reset(struct mii_bus *bus)
20723a890d4SLuo Jie {
20823a890d4SLuo Jie 	struct ipq4019_mdio_data *priv = bus->priv;
20923a890d4SLuo Jie 	u32 val;
21023a890d4SLuo Jie 	int ret;
21123a890d4SLuo Jie 
21223a890d4SLuo Jie 	/* To indicate CMN_PLL that ethernet_ldo has been ready if platform resource 1
21323a890d4SLuo Jie 	 * is specified in the device tree.
21423a890d4SLuo Jie 	 */
21523a890d4SLuo Jie 	if (priv->eth_ldo_rdy) {
21623a890d4SLuo Jie 		val = readl(priv->eth_ldo_rdy);
21723a890d4SLuo Jie 		val |= BIT(0);
21823a890d4SLuo Jie 		writel(val, priv->eth_ldo_rdy);
21923a890d4SLuo Jie 		fsleep(IPQ_PHY_SET_DELAY_US);
22023a890d4SLuo Jie 	}
22123a890d4SLuo Jie 
22223a890d4SLuo Jie 	/* Configure MDIO clock source frequency if clock is specified in the device tree */
22323a890d4SLuo Jie 	ret = clk_set_rate(priv->mdio_clk, IPQ_MDIO_CLK_RATE);
22423a890d4SLuo Jie 	if (ret)
22523a890d4SLuo Jie 		return ret;
22623a890d4SLuo Jie 
227b6ad6261SBaruch Siach 	ret = clk_prepare_enable(priv->mdio_clk);
228b6ad6261SBaruch Siach 	if (ret == 0)
229b6ad6261SBaruch Siach 		mdelay(10);
230b6ad6261SBaruch Siach 
231b6ad6261SBaruch Siach 	return ret;
23223a890d4SLuo Jie }
23323a890d4SLuo Jie 
ipq4019_mdio_probe(struct platform_device * pdev)234a9770eacSAndrew Lunn static int ipq4019_mdio_probe(struct platform_device *pdev)
235a9770eacSAndrew Lunn {
236a9770eacSAndrew Lunn 	struct ipq4019_mdio_data *priv;
237a9770eacSAndrew Lunn 	struct mii_bus *bus;
2389e28cfeaSCai Huoqing 	struct resource *res;
239a9770eacSAndrew Lunn 	int ret;
240a9770eacSAndrew Lunn 
241a9770eacSAndrew Lunn 	bus = devm_mdiobus_alloc_size(&pdev->dev, sizeof(*priv));
242a9770eacSAndrew Lunn 	if (!bus)
243a9770eacSAndrew Lunn 		return -ENOMEM;
244a9770eacSAndrew Lunn 
245a9770eacSAndrew Lunn 	priv = bus->priv;
246a9770eacSAndrew Lunn 
247a9770eacSAndrew Lunn 	priv->membase = devm_platform_ioremap_resource(pdev, 0);
248a9770eacSAndrew Lunn 	if (IS_ERR(priv->membase))
249a9770eacSAndrew Lunn 		return PTR_ERR(priv->membase);
250a9770eacSAndrew Lunn 
25123a890d4SLuo Jie 	priv->mdio_clk = devm_clk_get_optional(&pdev->dev, "gcc_mdio_ahb_clk");
25223a890d4SLuo Jie 	if (IS_ERR(priv->mdio_clk))
25323a890d4SLuo Jie 		return PTR_ERR(priv->mdio_clk);
25423a890d4SLuo Jie 
25523a890d4SLuo Jie 	/* The platform resource is provided on the chipset IPQ5018 */
2569e28cfeaSCai Huoqing 	/* This resource is optional */
2579e28cfeaSCai Huoqing 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
258*6aa2ede6SRosen Penev 	if (res) {
2599e28cfeaSCai Huoqing 		priv->eth_ldo_rdy = devm_ioremap_resource(&pdev->dev, res);
260*6aa2ede6SRosen Penev 		if (IS_ERR(priv->eth_ldo_rdy))
261*6aa2ede6SRosen Penev 			return PTR_ERR(priv->eth_ldo_rdy);
262*6aa2ede6SRosen Penev 	}
26323a890d4SLuo Jie 
264a9770eacSAndrew Lunn 	bus->name = "ipq4019_mdio";
265c58e3994SAndrew Lunn 	bus->read = ipq4019_mdio_read_c22;
266c58e3994SAndrew Lunn 	bus->write = ipq4019_mdio_write_c22;
267c58e3994SAndrew Lunn 	bus->read_c45 = ipq4019_mdio_read_c45;
268c58e3994SAndrew Lunn 	bus->write_c45 = ipq4019_mdio_write_c45;
26923a890d4SLuo Jie 	bus->reset = ipq_mdio_reset;
270a9770eacSAndrew Lunn 	bus->parent = &pdev->dev;
271a9770eacSAndrew Lunn 	snprintf(bus->id, MII_BUS_ID_SIZE, "%s%d", pdev->name, pdev->id);
272a9770eacSAndrew Lunn 
273a9770eacSAndrew Lunn 	ret = of_mdiobus_register(bus, pdev->dev.of_node);
274a9770eacSAndrew Lunn 	if (ret) {
275a9770eacSAndrew Lunn 		dev_err(&pdev->dev, "Cannot register MDIO bus!\n");
276a9770eacSAndrew Lunn 		return ret;
277a9770eacSAndrew Lunn 	}
278a9770eacSAndrew Lunn 
279a9770eacSAndrew Lunn 	platform_set_drvdata(pdev, bus);
280a9770eacSAndrew Lunn 
281a9770eacSAndrew Lunn 	return 0;
282a9770eacSAndrew Lunn }
283a9770eacSAndrew Lunn 
ipq4019_mdio_remove(struct platform_device * pdev)284a9770eacSAndrew Lunn static int ipq4019_mdio_remove(struct platform_device *pdev)
285a9770eacSAndrew Lunn {
286a9770eacSAndrew Lunn 	struct mii_bus *bus = platform_get_drvdata(pdev);
287a9770eacSAndrew Lunn 
288a9770eacSAndrew Lunn 	mdiobus_unregister(bus);
289a9770eacSAndrew Lunn 
290a9770eacSAndrew Lunn 	return 0;
291a9770eacSAndrew Lunn }
292a9770eacSAndrew Lunn 
293a9770eacSAndrew Lunn static const struct of_device_id ipq4019_mdio_dt_ids[] = {
294a9770eacSAndrew Lunn 	{ .compatible = "qcom,ipq4019-mdio" },
295c76ee263SLuo Jie 	{ .compatible = "qcom,ipq5018-mdio" },
296a9770eacSAndrew Lunn 	{ }
297a9770eacSAndrew Lunn };
298a9770eacSAndrew Lunn MODULE_DEVICE_TABLE(of, ipq4019_mdio_dt_ids);
299a9770eacSAndrew Lunn 
300a9770eacSAndrew Lunn static struct platform_driver ipq4019_mdio_driver = {
301a9770eacSAndrew Lunn 	.probe = ipq4019_mdio_probe,
302a9770eacSAndrew Lunn 	.remove = ipq4019_mdio_remove,
303a9770eacSAndrew Lunn 	.driver = {
304a9770eacSAndrew Lunn 		.name = "ipq4019-mdio",
305a9770eacSAndrew Lunn 		.of_match_table = ipq4019_mdio_dt_ids,
306a9770eacSAndrew Lunn 	},
307a9770eacSAndrew Lunn };
308a9770eacSAndrew Lunn 
309a9770eacSAndrew Lunn module_platform_driver(ipq4019_mdio_driver);
310a9770eacSAndrew Lunn 
311a9770eacSAndrew Lunn MODULE_DESCRIPTION("ipq4019 MDIO interface driver");
312a9770eacSAndrew Lunn MODULE_AUTHOR("Qualcomm Atheros");
313a9770eacSAndrew Lunn MODULE_LICENSE("Dual BSD/GPL");
314