1a9770eacSAndrew Lunn // SPDX-License-Identifier: GPL-2.0-or-later
2a9770eacSAndrew Lunn /* Copyright (C) 2019 IBM Corp. */
3a9770eacSAndrew Lunn
4a9770eacSAndrew Lunn #include <linux/bitfield.h>
5a9770eacSAndrew Lunn #include <linux/delay.h>
615853622SDylan Hung #include <linux/reset.h>
7a9770eacSAndrew Lunn #include <linux/iopoll.h>
8a9770eacSAndrew Lunn #include <linux/mdio.h>
9a9770eacSAndrew Lunn #include <linux/module.h>
10a9770eacSAndrew Lunn #include <linux/of.h>
11a9770eacSAndrew Lunn #include <linux/of_mdio.h>
12a9770eacSAndrew Lunn #include <linux/phy.h>
13a9770eacSAndrew Lunn #include <linux/platform_device.h>
14a9770eacSAndrew Lunn
15a9770eacSAndrew Lunn #define DRV_NAME "mdio-aspeed"
16a9770eacSAndrew Lunn
17a9770eacSAndrew Lunn #define ASPEED_MDIO_CTRL 0x0
18a9770eacSAndrew Lunn #define ASPEED_MDIO_CTRL_FIRE BIT(31)
19a9770eacSAndrew Lunn #define ASPEED_MDIO_CTRL_ST BIT(28)
20a9770eacSAndrew Lunn #define ASPEED_MDIO_CTRL_ST_C45 0
21a9770eacSAndrew Lunn #define ASPEED_MDIO_CTRL_ST_C22 1
22a9770eacSAndrew Lunn #define ASPEED_MDIO_CTRL_OP GENMASK(27, 26)
23a9770eacSAndrew Lunn #define MDIO_C22_OP_WRITE 0b01
24a9770eacSAndrew Lunn #define MDIO_C22_OP_READ 0b10
25e6df1b4aSPotin Lai #define MDIO_C45_OP_ADDR 0b00
26e6df1b4aSPotin Lai #define MDIO_C45_OP_WRITE 0b01
27e6df1b4aSPotin Lai #define MDIO_C45_OP_PREAD 0b10
28e6df1b4aSPotin Lai #define MDIO_C45_OP_READ 0b11
29a9770eacSAndrew Lunn #define ASPEED_MDIO_CTRL_PHYAD GENMASK(25, 21)
30a9770eacSAndrew Lunn #define ASPEED_MDIO_CTRL_REGAD GENMASK(20, 16)
31a9770eacSAndrew Lunn #define ASPEED_MDIO_CTRL_MIIWDATA GENMASK(15, 0)
32a9770eacSAndrew Lunn
33a9770eacSAndrew Lunn #define ASPEED_MDIO_DATA 0x4
34a9770eacSAndrew Lunn #define ASPEED_MDIO_DATA_MDC_THRES GENMASK(31, 24)
35a9770eacSAndrew Lunn #define ASPEED_MDIO_DATA_MDIO_EDGE BIT(23)
36a9770eacSAndrew Lunn #define ASPEED_MDIO_DATA_MDIO_LATCH GENMASK(22, 20)
37a9770eacSAndrew Lunn #define ASPEED_MDIO_DATA_IDLE BIT(16)
38a9770eacSAndrew Lunn #define ASPEED_MDIO_DATA_MIIRDATA GENMASK(15, 0)
39a9770eacSAndrew Lunn
40a9770eacSAndrew Lunn #define ASPEED_MDIO_INTERVAL_US 100
41a9770eacSAndrew Lunn #define ASPEED_MDIO_TIMEOUT_US (ASPEED_MDIO_INTERVAL_US * 10)
42a9770eacSAndrew Lunn
43a9770eacSAndrew Lunn struct aspeed_mdio {
44a9770eacSAndrew Lunn void __iomem *base;
4515853622SDylan Hung struct reset_control *reset;
46a9770eacSAndrew Lunn };
47a9770eacSAndrew Lunn
aspeed_mdio_op(struct mii_bus * bus,u8 st,u8 op,u8 phyad,u8 regad,u16 data)48737ca352SPotin Lai static int aspeed_mdio_op(struct mii_bus *bus, u8 st, u8 op, u8 phyad, u8 regad,
49737ca352SPotin Lai u16 data)
50a9770eacSAndrew Lunn {
51a9770eacSAndrew Lunn struct aspeed_mdio *ctx = bus->priv;
52a9770eacSAndrew Lunn u32 ctrl;
53a9770eacSAndrew Lunn
54737ca352SPotin Lai dev_dbg(&bus->dev, "%s: st: %u op: %u, phyad: %u, regad: %u, data: %u\n",
55737ca352SPotin Lai __func__, st, op, phyad, regad, data);
56a9770eacSAndrew Lunn
57a9770eacSAndrew Lunn ctrl = ASPEED_MDIO_CTRL_FIRE
58737ca352SPotin Lai | FIELD_PREP(ASPEED_MDIO_CTRL_ST, st)
59737ca352SPotin Lai | FIELD_PREP(ASPEED_MDIO_CTRL_OP, op)
60737ca352SPotin Lai | FIELD_PREP(ASPEED_MDIO_CTRL_PHYAD, phyad)
61737ca352SPotin Lai | FIELD_PREP(ASPEED_MDIO_CTRL_REGAD, regad)
62737ca352SPotin Lai | FIELD_PREP(ASPEED_MDIO_DATA_MIIRDATA, data);
63a9770eacSAndrew Lunn
64a9770eacSAndrew Lunn iowrite32(ctrl, ctx->base + ASPEED_MDIO_CTRL);
65a9770eacSAndrew Lunn
66737ca352SPotin Lai return readl_poll_timeout(ctx->base + ASPEED_MDIO_CTRL, ctrl,
679dbe33cfSDylan Hung !(ctrl & ASPEED_MDIO_CTRL_FIRE),
689dbe33cfSDylan Hung ASPEED_MDIO_INTERVAL_US,
699dbe33cfSDylan Hung ASPEED_MDIO_TIMEOUT_US);
70737ca352SPotin Lai }
71737ca352SPotin Lai
aspeed_mdio_get_data(struct mii_bus * bus)72737ca352SPotin Lai static int aspeed_mdio_get_data(struct mii_bus *bus)
73737ca352SPotin Lai {
74737ca352SPotin Lai struct aspeed_mdio *ctx = bus->priv;
75737ca352SPotin Lai u32 data;
76e6df1b4aSPotin Lai int rc;
779dbe33cfSDylan Hung
78a9770eacSAndrew Lunn rc = readl_poll_timeout(ctx->base + ASPEED_MDIO_DATA, data,
79a9770eacSAndrew Lunn data & ASPEED_MDIO_DATA_IDLE,
80a9770eacSAndrew Lunn ASPEED_MDIO_INTERVAL_US,
81a9770eacSAndrew Lunn ASPEED_MDIO_TIMEOUT_US);
82a9770eacSAndrew Lunn if (rc < 0)
83a9770eacSAndrew Lunn return rc;
84a9770eacSAndrew Lunn
85a9770eacSAndrew Lunn return FIELD_GET(ASPEED_MDIO_DATA_MIIRDATA, data);
86a9770eacSAndrew Lunn }
87a9770eacSAndrew Lunn
aspeed_mdio_read_c22(struct mii_bus * bus,int addr,int regnum)88eb057193SPotin Lai static int aspeed_mdio_read_c22(struct mii_bus *bus, int addr, int regnum)
89737ca352SPotin Lai {
90737ca352SPotin Lai int rc;
91737ca352SPotin Lai
92737ca352SPotin Lai rc = aspeed_mdio_op(bus, ASPEED_MDIO_CTRL_ST_C22, MDIO_C22_OP_READ,
93737ca352SPotin Lai addr, regnum, 0);
94737ca352SPotin Lai if (rc < 0)
95737ca352SPotin Lai return rc;
96737ca352SPotin Lai
97737ca352SPotin Lai return aspeed_mdio_get_data(bus);
98737ca352SPotin Lai }
99737ca352SPotin Lai
aspeed_mdio_write_c22(struct mii_bus * bus,int addr,int regnum,u16 val)100eb057193SPotin Lai static int aspeed_mdio_write_c22(struct mii_bus *bus, int addr, int regnum,
101eb057193SPotin Lai u16 val)
102eb057193SPotin Lai {
103eb057193SPotin Lai return aspeed_mdio_op(bus, ASPEED_MDIO_CTRL_ST_C22, MDIO_C22_OP_WRITE,
104eb057193SPotin Lai addr, regnum, val);
105eb057193SPotin Lai }
106eb057193SPotin Lai
aspeed_mdio_read_c45(struct mii_bus * bus,int addr,int devad,int regnum)107*c3c497ebSAndrew Lunn static int aspeed_mdio_read_c45(struct mii_bus *bus, int addr, int devad,
108*c3c497ebSAndrew Lunn int regnum)
109eb057193SPotin Lai {
110e6df1b4aSPotin Lai int rc;
111e6df1b4aSPotin Lai
112e6df1b4aSPotin Lai rc = aspeed_mdio_op(bus, ASPEED_MDIO_CTRL_ST_C45, MDIO_C45_OP_ADDR,
113*c3c497ebSAndrew Lunn addr, devad, regnum);
114e6df1b4aSPotin Lai if (rc < 0)
115e6df1b4aSPotin Lai return rc;
116e6df1b4aSPotin Lai
117e6df1b4aSPotin Lai rc = aspeed_mdio_op(bus, ASPEED_MDIO_CTRL_ST_C45, MDIO_C45_OP_READ,
118*c3c497ebSAndrew Lunn addr, devad, 0);
119e6df1b4aSPotin Lai if (rc < 0)
120e6df1b4aSPotin Lai return rc;
121e6df1b4aSPotin Lai
122e6df1b4aSPotin Lai return aspeed_mdio_get_data(bus);
123eb057193SPotin Lai }
124eb057193SPotin Lai
aspeed_mdio_write_c45(struct mii_bus * bus,int addr,int devad,int regnum,u16 val)125*c3c497ebSAndrew Lunn static int aspeed_mdio_write_c45(struct mii_bus *bus, int addr, int devad,
126*c3c497ebSAndrew Lunn int regnum, u16 val)
127eb057193SPotin Lai {
128e6df1b4aSPotin Lai int rc;
129e6df1b4aSPotin Lai
130e6df1b4aSPotin Lai rc = aspeed_mdio_op(bus, ASPEED_MDIO_CTRL_ST_C45, MDIO_C45_OP_ADDR,
131*c3c497ebSAndrew Lunn addr, devad, regnum);
132e6df1b4aSPotin Lai if (rc < 0)
133e6df1b4aSPotin Lai return rc;
134e6df1b4aSPotin Lai
135e6df1b4aSPotin Lai return aspeed_mdio_op(bus, ASPEED_MDIO_CTRL_ST_C45, MDIO_C45_OP_WRITE,
136*c3c497ebSAndrew Lunn addr, devad, val);
137a9770eacSAndrew Lunn }
138a9770eacSAndrew Lunn
aspeed_mdio_probe(struct platform_device * pdev)139a9770eacSAndrew Lunn static int aspeed_mdio_probe(struct platform_device *pdev)
140a9770eacSAndrew Lunn {
141a9770eacSAndrew Lunn struct aspeed_mdio *ctx;
142a9770eacSAndrew Lunn struct mii_bus *bus;
143a9770eacSAndrew Lunn int rc;
144a9770eacSAndrew Lunn
145a9770eacSAndrew Lunn bus = devm_mdiobus_alloc_size(&pdev->dev, sizeof(*ctx));
146a9770eacSAndrew Lunn if (!bus)
147a9770eacSAndrew Lunn return -ENOMEM;
148a9770eacSAndrew Lunn
149a9770eacSAndrew Lunn ctx = bus->priv;
150a9770eacSAndrew Lunn ctx->base = devm_platform_ioremap_resource(pdev, 0);
151a9770eacSAndrew Lunn if (IS_ERR(ctx->base))
152a9770eacSAndrew Lunn return PTR_ERR(ctx->base);
153a9770eacSAndrew Lunn
15415853622SDylan Hung ctx->reset = devm_reset_control_get_optional_shared(&pdev->dev, NULL);
15515853622SDylan Hung if (IS_ERR(ctx->reset))
15615853622SDylan Hung return PTR_ERR(ctx->reset);
15715853622SDylan Hung
15815853622SDylan Hung reset_control_deassert(ctx->reset);
15915853622SDylan Hung
160a9770eacSAndrew Lunn bus->name = DRV_NAME;
161a9770eacSAndrew Lunn snprintf(bus->id, MII_BUS_ID_SIZE, "%s%d", pdev->name, pdev->id);
162a9770eacSAndrew Lunn bus->parent = &pdev->dev;
163*c3c497ebSAndrew Lunn bus->read = aspeed_mdio_read_c22;
164*c3c497ebSAndrew Lunn bus->write = aspeed_mdio_write_c22;
165*c3c497ebSAndrew Lunn bus->read_c45 = aspeed_mdio_read_c45;
166*c3c497ebSAndrew Lunn bus->write_c45 = aspeed_mdio_write_c45;
167a9770eacSAndrew Lunn
168a9770eacSAndrew Lunn rc = of_mdiobus_register(bus, pdev->dev.of_node);
169a9770eacSAndrew Lunn if (rc) {
170a9770eacSAndrew Lunn dev_err(&pdev->dev, "Cannot register MDIO bus!\n");
17115853622SDylan Hung reset_control_assert(ctx->reset);
172a9770eacSAndrew Lunn return rc;
173a9770eacSAndrew Lunn }
174a9770eacSAndrew Lunn
175a9770eacSAndrew Lunn platform_set_drvdata(pdev, bus);
176a9770eacSAndrew Lunn
177a9770eacSAndrew Lunn return 0;
178a9770eacSAndrew Lunn }
179a9770eacSAndrew Lunn
aspeed_mdio_remove(struct platform_device * pdev)180a9770eacSAndrew Lunn static int aspeed_mdio_remove(struct platform_device *pdev)
181a9770eacSAndrew Lunn {
18215853622SDylan Hung struct mii_bus *bus = (struct mii_bus *)platform_get_drvdata(pdev);
18315853622SDylan Hung struct aspeed_mdio *ctx = bus->priv;
18415853622SDylan Hung
18515853622SDylan Hung reset_control_assert(ctx->reset);
18615853622SDylan Hung mdiobus_unregister(bus);
187a9770eacSAndrew Lunn
188a9770eacSAndrew Lunn return 0;
189a9770eacSAndrew Lunn }
190a9770eacSAndrew Lunn
191a9770eacSAndrew Lunn static const struct of_device_id aspeed_mdio_of_match[] = {
192a9770eacSAndrew Lunn { .compatible = "aspeed,ast2600-mdio", },
193a9770eacSAndrew Lunn { },
194a9770eacSAndrew Lunn };
195bc1c3c3bSJoel Stanley MODULE_DEVICE_TABLE(of, aspeed_mdio_of_match);
196a9770eacSAndrew Lunn
197a9770eacSAndrew Lunn static struct platform_driver aspeed_mdio_driver = {
198a9770eacSAndrew Lunn .driver = {
199a9770eacSAndrew Lunn .name = DRV_NAME,
200a9770eacSAndrew Lunn .of_match_table = aspeed_mdio_of_match,
201a9770eacSAndrew Lunn },
202a9770eacSAndrew Lunn .probe = aspeed_mdio_probe,
203a9770eacSAndrew Lunn .remove = aspeed_mdio_remove,
204a9770eacSAndrew Lunn };
205a9770eacSAndrew Lunn
206a9770eacSAndrew Lunn module_platform_driver(aspeed_mdio_driver);
207a9770eacSAndrew Lunn
208a9770eacSAndrew Lunn MODULE_AUTHOR("Andrew Jeffery <andrew@aj.id.au>");
209a9770eacSAndrew Lunn MODULE_LICENSE("GPL");
210