107f120bcSAlex Elder // SPDX-License-Identifier: GPL-2.0 207f120bcSAlex Elder 307f120bcSAlex Elder /* Copyright (C) 2022 Linaro Ltd. */ 407f120bcSAlex Elder 507f120bcSAlex Elder #include <linux/types.h> 607f120bcSAlex Elder 707f120bcSAlex Elder #include "../ipa.h" 807f120bcSAlex Elder #include "../ipa_reg.h" 907f120bcSAlex Elder 1012c7ea7dSAlex Elder static const u32 ipa_reg_comp_cfg_fmask[] = { 1112c7ea7dSAlex Elder /* Bit 0 reserved */ 1212c7ea7dSAlex Elder [GSI_SNOC_BYPASS_DIS] = BIT(1), 1312c7ea7dSAlex Elder [GEN_QMB_0_SNOC_BYPASS_DIS] = BIT(2), 1412c7ea7dSAlex Elder [GEN_QMB_1_SNOC_BYPASS_DIS] = BIT(3), 1512c7ea7dSAlex Elder /* Bit 4 reserved */ 1612c7ea7dSAlex Elder [IPA_QMB_SELECT_CONS_EN] = BIT(5), 1712c7ea7dSAlex Elder [IPA_QMB_SELECT_PROD_EN] = BIT(6), 1812c7ea7dSAlex Elder [GSI_MULTI_INORDER_RD_DIS] = BIT(7), 1912c7ea7dSAlex Elder [GSI_MULTI_INORDER_WR_DIS] = BIT(8), 2012c7ea7dSAlex Elder [GEN_QMB_0_MULTI_INORDER_RD_DIS] = BIT(9), 2112c7ea7dSAlex Elder [GEN_QMB_1_MULTI_INORDER_RD_DIS] = BIT(10), 2212c7ea7dSAlex Elder [GEN_QMB_0_MULTI_INORDER_WR_DIS] = BIT(11), 2312c7ea7dSAlex Elder [GEN_QMB_1_MULTI_INORDER_WR_DIS] = BIT(12), 2412c7ea7dSAlex Elder [GEN_QMB_0_SNOC_CNOC_LOOP_PROT_DIS] = BIT(13), 2512c7ea7dSAlex Elder [GSI_SNOC_CNOC_LOOP_PROT_DISABLE] = BIT(14), 2612c7ea7dSAlex Elder [GSI_MULTI_AXI_MASTERS_DIS] = BIT(15), 2712c7ea7dSAlex Elder [IPA_QMB_SELECT_GLOBAL_EN] = BIT(16), 2812c7ea7dSAlex Elder [ATOMIC_FETCHER_ARB_LOCK_DIS] = GENMASK(20, 17), 2912c7ea7dSAlex Elder [FULL_FLUSH_WAIT_RS_CLOSURE_EN] = BIT(21), 3012c7ea7dSAlex Elder /* Bits 22-31 reserved */ 3112c7ea7dSAlex Elder }; 3212c7ea7dSAlex Elder 3312c7ea7dSAlex Elder IPA_REG_FIELDS(COMP_CFG, comp_cfg, 0x0000003c); 3407f120bcSAlex Elder 35*479deb32SAlex Elder static const u32 ipa_reg_clkon_cfg_fmask[] = { 36*479deb32SAlex Elder [CLKON_RX] = BIT(0), 37*479deb32SAlex Elder [CLKON_PROC] = BIT(1), 38*479deb32SAlex Elder [TX_WRAPPER] = BIT(2), 39*479deb32SAlex Elder [CLKON_MISC] = BIT(3), 40*479deb32SAlex Elder [RAM_ARB] = BIT(4), 41*479deb32SAlex Elder [FTCH_HPS] = BIT(5), 42*479deb32SAlex Elder [FTCH_DPS] = BIT(6), 43*479deb32SAlex Elder [CLKON_HPS] = BIT(7), 44*479deb32SAlex Elder [CLKON_DPS] = BIT(8), 45*479deb32SAlex Elder [RX_HPS_CMDQS] = BIT(9), 46*479deb32SAlex Elder [HPS_DPS_CMDQS] = BIT(10), 47*479deb32SAlex Elder [DPS_TX_CMDQS] = BIT(11), 48*479deb32SAlex Elder [RSRC_MNGR] = BIT(12), 49*479deb32SAlex Elder [CTX_HANDLER] = BIT(13), 50*479deb32SAlex Elder [ACK_MNGR] = BIT(14), 51*479deb32SAlex Elder [D_DCPH] = BIT(15), 52*479deb32SAlex Elder [H_DCPH] = BIT(16), 53*479deb32SAlex Elder [CLKON_DCMP] = BIT(17), 54*479deb32SAlex Elder [NTF_TX_CMDQS] = BIT(18), 55*479deb32SAlex Elder [CLKON_TX_0] = BIT(19), 56*479deb32SAlex Elder [CLKON_TX_1] = BIT(20), 57*479deb32SAlex Elder [CLKON_FNR] = BIT(21), 58*479deb32SAlex Elder [QSB2AXI_CMDQ_L] = BIT(22), 59*479deb32SAlex Elder [AGGR_WRAPPER] = BIT(23), 60*479deb32SAlex Elder [RAM_SLAVEWAY] = BIT(24), 61*479deb32SAlex Elder [CLKON_QMB] = BIT(25), 62*479deb32SAlex Elder [WEIGHT_ARB] = BIT(26), 63*479deb32SAlex Elder [GSI_IF] = BIT(27), 64*479deb32SAlex Elder [CLKON_GLOBAL] = BIT(28), 65*479deb32SAlex Elder [GLOBAL_2X_CLK] = BIT(29), 66*479deb32SAlex Elder [DPL_FIFO] = BIT(30), 67*479deb32SAlex Elder /* Bit 31 reserved */ 68*479deb32SAlex Elder }; 6907f120bcSAlex Elder 70*479deb32SAlex Elder IPA_REG_FIELDS(CLKON_CFG, clkon_cfg, 0x00000044); 71*479deb32SAlex Elder 72*479deb32SAlex Elder static const u32 ipa_reg_route_fmask[] = { 73*479deb32SAlex Elder [ROUTE_DIS] = BIT(0), 74*479deb32SAlex Elder [ROUTE_DEF_PIPE] = GENMASK(5, 1), 75*479deb32SAlex Elder [ROUTE_DEF_HDR_TABLE] = BIT(6), 76*479deb32SAlex Elder [ROUTE_DEF_HDR_OFST] = GENMASK(16, 7), 77*479deb32SAlex Elder [ROUTE_FRAG_DEF_PIPE] = GENMASK(21, 17), 78*479deb32SAlex Elder /* Bits 22-23 reserved */ 79*479deb32SAlex Elder [ROUTE_DEF_RETAIN_HDR] = BIT(24), 80*479deb32SAlex Elder /* Bits 25-31 reserved */ 81*479deb32SAlex Elder }; 82*479deb32SAlex Elder 83*479deb32SAlex Elder IPA_REG_FIELDS(ROUTE, route, 0x00000048); 8407f120bcSAlex Elder 8507f120bcSAlex Elder IPA_REG(SHARED_MEM_SIZE, shared_mem_size, 0x00000054); 8607f120bcSAlex Elder 8707f120bcSAlex Elder IPA_REG(QSB_MAX_WRITES, qsb_max_writes, 0x00000074); 8807f120bcSAlex Elder 8907f120bcSAlex Elder IPA_REG(QSB_MAX_READS, qsb_max_reads, 0x00000078); 9007f120bcSAlex Elder 9107f120bcSAlex Elder IPA_REG(FILT_ROUT_HASH_EN, filt_rout_hash_en, 0x0000148); 9207f120bcSAlex Elder 9307f120bcSAlex Elder IPA_REG(FILT_ROUT_HASH_FLUSH, filt_rout_hash_flush, 0x000014c); 9407f120bcSAlex Elder 9507f120bcSAlex Elder /* Valid bits defined by ipa->available */ 9607f120bcSAlex Elder IPA_REG(STATE_AGGR_ACTIVE, state_aggr_active, 0x000000b4); 9707f120bcSAlex Elder 9807f120bcSAlex Elder /* Offset must be a multiple of 8 */ 9907f120bcSAlex Elder IPA_REG(LOCAL_PKT_PROC_CNTXT, local_pkt_proc_cntxt, 0x000001e8); 10007f120bcSAlex Elder 10107f120bcSAlex Elder /* Valid bits defined by ipa->available */ 10207f120bcSAlex Elder IPA_REG(AGGR_FORCE_CLOSE, aggr_force_close, 0x000001ec); 10307f120bcSAlex Elder 10407f120bcSAlex Elder IPA_REG(IPA_TX_CFG, ipa_tx_cfg, 0x000001fc); 10507f120bcSAlex Elder 10607f120bcSAlex Elder IPA_REG(FLAVOR_0, flavor_0, 0x00000210); 10707f120bcSAlex Elder 10807f120bcSAlex Elder IPA_REG(IDLE_INDICATION_CFG, idle_indication_cfg, 0x00000240); 10907f120bcSAlex Elder 11007f120bcSAlex Elder IPA_REG(QTIME_TIMESTAMP_CFG, qtime_timestamp_cfg, 0x0000024c); 11107f120bcSAlex Elder 11207f120bcSAlex Elder IPA_REG(TIMERS_XO_CLK_DIV_CFG, timers_xo_clk_div_cfg, 0x00000250); 11307f120bcSAlex Elder 11407f120bcSAlex Elder IPA_REG(TIMERS_PULSE_GRAN_CFG, timers_pulse_gran_cfg, 0x00000254); 11507f120bcSAlex Elder 11607f120bcSAlex Elder IPA_REG_STRIDE(SRC_RSRC_GRP_01_RSRC_TYPE, src_rsrc_grp_01_rsrc_type, 11707f120bcSAlex Elder 0x00000400, 0x0020); 11807f120bcSAlex Elder 11907f120bcSAlex Elder IPA_REG_STRIDE(SRC_RSRC_GRP_23_RSRC_TYPE, src_rsrc_grp_23_rsrc_type, 12007f120bcSAlex Elder 0x00000404, 0x0020); 12107f120bcSAlex Elder 12207f120bcSAlex Elder IPA_REG_STRIDE(SRC_RSRC_GRP_45_RSRC_TYPE, src_rsrc_grp_45_rsrc_type, 12307f120bcSAlex Elder 0x00000408, 0x0020); 12407f120bcSAlex Elder 12507f120bcSAlex Elder IPA_REG_STRIDE(DST_RSRC_GRP_01_RSRC_TYPE, dst_rsrc_grp_01_rsrc_type, 12607f120bcSAlex Elder 0x00000500, 0x0020); 12707f120bcSAlex Elder 12807f120bcSAlex Elder IPA_REG_STRIDE(DST_RSRC_GRP_23_RSRC_TYPE, dst_rsrc_grp_23_rsrc_type, 12907f120bcSAlex Elder 0x00000504, 0x0020); 13007f120bcSAlex Elder 13107f120bcSAlex Elder IPA_REG_STRIDE(DST_RSRC_GRP_45_RSRC_TYPE, dst_rsrc_grp_45_rsrc_type, 13207f120bcSAlex Elder 0x00000508, 0x0020); 13307f120bcSAlex Elder 13407f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_CFG, endp_init_cfg, 0x00000808, 0x0070); 13507f120bcSAlex Elder 13607f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_NAT, endp_init_nat, 0x0000080c, 0x0070); 13707f120bcSAlex Elder 13807f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HDR, endp_init_hdr, 0x00000810, 0x0070); 13907f120bcSAlex Elder 14007f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HDR_EXT, endp_init_hdr_ext, 0x00000814, 0x0070); 14107f120bcSAlex Elder 14207f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HDR_METADATA_MASK, endp_init_hdr_metadata_mask, 14307f120bcSAlex Elder 0x00000818, 0x0070); 14407f120bcSAlex Elder 14507f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_MODE, endp_init_mode, 0x00000820, 0x0070); 14607f120bcSAlex Elder 14707f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_AGGR, endp_init_aggr, 0x00000824, 0x0070); 14807f120bcSAlex Elder 14907f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HOL_BLOCK_EN, endp_init_hol_block_en, 15007f120bcSAlex Elder 0x0000082c, 0x0070); 15107f120bcSAlex Elder 15207f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HOL_BLOCK_TIMER, endp_init_hol_block_timer, 15307f120bcSAlex Elder 0x00000830, 0x0070); 15407f120bcSAlex Elder 15507f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_DEAGGR, endp_init_deaggr, 0x00000834, 0x0070); 15607f120bcSAlex Elder 15707f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_RSRC_GRP, endp_init_rsrc_grp, 0x00000838, 0x0070); 15807f120bcSAlex Elder 15907f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_SEQ, endp_init_seq, 0x0000083c, 0x0070); 16007f120bcSAlex Elder 16107f120bcSAlex Elder IPA_REG_STRIDE(ENDP_STATUS, endp_status, 0x00000840, 0x0070); 16207f120bcSAlex Elder 16307f120bcSAlex Elder IPA_REG_STRIDE(ENDP_FILTER_ROUTER_HSH_CFG, endp_filter_router_hsh_cfg, 16407f120bcSAlex Elder 0x0000085c, 0x0070); 16507f120bcSAlex Elder 16607f120bcSAlex Elder /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */ 16707f120bcSAlex Elder IPA_REG(IPA_IRQ_STTS, ipa_irq_stts, 0x00003008 + 0x1000 * GSI_EE_AP); 16807f120bcSAlex Elder 16907f120bcSAlex Elder /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */ 17007f120bcSAlex Elder IPA_REG(IPA_IRQ_EN, ipa_irq_en, 0x0000300c + 0x1000 * GSI_EE_AP); 17107f120bcSAlex Elder 17207f120bcSAlex Elder /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */ 17307f120bcSAlex Elder IPA_REG(IPA_IRQ_CLR, ipa_irq_clr, 0x00003010 + 0x1000 * GSI_EE_AP); 17407f120bcSAlex Elder 17507f120bcSAlex Elder IPA_REG(IPA_IRQ_UC, ipa_irq_uc, 0x0000301c + 0x1000 * GSI_EE_AP); 17607f120bcSAlex Elder 17707f120bcSAlex Elder /* Valid bits defined by ipa->available */ 17807f120bcSAlex Elder IPA_REG(IRQ_SUSPEND_INFO, irq_suspend_info, 0x00003030 + 0x1000 * GSI_EE_AP); 17907f120bcSAlex Elder 18007f120bcSAlex Elder /* Valid bits defined by ipa->available */ 18107f120bcSAlex Elder IPA_REG(IRQ_SUSPEND_EN, irq_suspend_en, 0x00003034 + 0x1000 * GSI_EE_AP); 18207f120bcSAlex Elder 18307f120bcSAlex Elder /* Valid bits defined by ipa->available */ 18407f120bcSAlex Elder IPA_REG(IRQ_SUSPEND_CLR, irq_suspend_clr, 0x00003038 + 0x1000 * GSI_EE_AP); 18507f120bcSAlex Elder 18607f120bcSAlex Elder static const struct ipa_reg *ipa_reg_array[] = { 18707f120bcSAlex Elder [COMP_CFG] = &ipa_reg_comp_cfg, 18807f120bcSAlex Elder [CLKON_CFG] = &ipa_reg_clkon_cfg, 18907f120bcSAlex Elder [ROUTE] = &ipa_reg_route, 19007f120bcSAlex Elder [SHARED_MEM_SIZE] = &ipa_reg_shared_mem_size, 19107f120bcSAlex Elder [QSB_MAX_WRITES] = &ipa_reg_qsb_max_writes, 19207f120bcSAlex Elder [QSB_MAX_READS] = &ipa_reg_qsb_max_reads, 19307f120bcSAlex Elder [FILT_ROUT_HASH_EN] = &ipa_reg_filt_rout_hash_en, 19407f120bcSAlex Elder [FILT_ROUT_HASH_FLUSH] = &ipa_reg_filt_rout_hash_flush, 19507f120bcSAlex Elder [STATE_AGGR_ACTIVE] = &ipa_reg_state_aggr_active, 19607f120bcSAlex Elder [LOCAL_PKT_PROC_CNTXT] = &ipa_reg_local_pkt_proc_cntxt, 19707f120bcSAlex Elder [AGGR_FORCE_CLOSE] = &ipa_reg_aggr_force_close, 19807f120bcSAlex Elder [IPA_TX_CFG] = &ipa_reg_ipa_tx_cfg, 19907f120bcSAlex Elder [FLAVOR_0] = &ipa_reg_flavor_0, 20007f120bcSAlex Elder [IDLE_INDICATION_CFG] = &ipa_reg_idle_indication_cfg, 20107f120bcSAlex Elder [QTIME_TIMESTAMP_CFG] = &ipa_reg_qtime_timestamp_cfg, 20207f120bcSAlex Elder [TIMERS_XO_CLK_DIV_CFG] = &ipa_reg_timers_xo_clk_div_cfg, 20307f120bcSAlex Elder [TIMERS_PULSE_GRAN_CFG] = &ipa_reg_timers_pulse_gran_cfg, 20407f120bcSAlex Elder [SRC_RSRC_GRP_01_RSRC_TYPE] = &ipa_reg_src_rsrc_grp_01_rsrc_type, 20507f120bcSAlex Elder [SRC_RSRC_GRP_23_RSRC_TYPE] = &ipa_reg_src_rsrc_grp_23_rsrc_type, 20607f120bcSAlex Elder [SRC_RSRC_GRP_45_RSRC_TYPE] = &ipa_reg_src_rsrc_grp_45_rsrc_type, 20707f120bcSAlex Elder [DST_RSRC_GRP_01_RSRC_TYPE] = &ipa_reg_dst_rsrc_grp_01_rsrc_type, 20807f120bcSAlex Elder [DST_RSRC_GRP_23_RSRC_TYPE] = &ipa_reg_dst_rsrc_grp_23_rsrc_type, 20907f120bcSAlex Elder [DST_RSRC_GRP_45_RSRC_TYPE] = &ipa_reg_dst_rsrc_grp_45_rsrc_type, 21007f120bcSAlex Elder [ENDP_INIT_CFG] = &ipa_reg_endp_init_cfg, 21107f120bcSAlex Elder [ENDP_INIT_NAT] = &ipa_reg_endp_init_nat, 21207f120bcSAlex Elder [ENDP_INIT_HDR] = &ipa_reg_endp_init_hdr, 21307f120bcSAlex Elder [ENDP_INIT_HDR_EXT] = &ipa_reg_endp_init_hdr_ext, 21407f120bcSAlex Elder [ENDP_INIT_HDR_METADATA_MASK] = &ipa_reg_endp_init_hdr_metadata_mask, 21507f120bcSAlex Elder [ENDP_INIT_MODE] = &ipa_reg_endp_init_mode, 21607f120bcSAlex Elder [ENDP_INIT_AGGR] = &ipa_reg_endp_init_aggr, 21707f120bcSAlex Elder [ENDP_INIT_HOL_BLOCK_EN] = &ipa_reg_endp_init_hol_block_en, 21807f120bcSAlex Elder [ENDP_INIT_HOL_BLOCK_TIMER] = &ipa_reg_endp_init_hol_block_timer, 21907f120bcSAlex Elder [ENDP_INIT_DEAGGR] = &ipa_reg_endp_init_deaggr, 22007f120bcSAlex Elder [ENDP_INIT_RSRC_GRP] = &ipa_reg_endp_init_rsrc_grp, 22107f120bcSAlex Elder [ENDP_INIT_SEQ] = &ipa_reg_endp_init_seq, 22207f120bcSAlex Elder [ENDP_STATUS] = &ipa_reg_endp_status, 22307f120bcSAlex Elder [ENDP_FILTER_ROUTER_HSH_CFG] = &ipa_reg_endp_filter_router_hsh_cfg, 22407f120bcSAlex Elder [IPA_IRQ_STTS] = &ipa_reg_ipa_irq_stts, 22507f120bcSAlex Elder [IPA_IRQ_EN] = &ipa_reg_ipa_irq_en, 22607f120bcSAlex Elder [IPA_IRQ_CLR] = &ipa_reg_ipa_irq_clr, 22707f120bcSAlex Elder [IPA_IRQ_UC] = &ipa_reg_ipa_irq_uc, 22807f120bcSAlex Elder [IRQ_SUSPEND_INFO] = &ipa_reg_irq_suspend_info, 22907f120bcSAlex Elder [IRQ_SUSPEND_EN] = &ipa_reg_irq_suspend_en, 23007f120bcSAlex Elder [IRQ_SUSPEND_CLR] = &ipa_reg_irq_suspend_clr, 23107f120bcSAlex Elder }; 23207f120bcSAlex Elder 23307f120bcSAlex Elder const struct ipa_regs ipa_regs_v4_5 = { 23407f120bcSAlex Elder .reg_count = ARRAY_SIZE(ipa_reg_array), 23507f120bcSAlex Elder .reg = ipa_reg_array, 23607f120bcSAlex Elder }; 237