107f120bcSAlex Elder // SPDX-License-Identifier: GPL-2.0 207f120bcSAlex Elder 307f120bcSAlex Elder /* Copyright (C) 2022 Linaro Ltd. */ 407f120bcSAlex Elder 507f120bcSAlex Elder #include <linux/types.h> 607f120bcSAlex Elder 707f120bcSAlex Elder #include "../ipa.h" 807f120bcSAlex Elder #include "../ipa_reg.h" 907f120bcSAlex Elder 10*12c7ea7dSAlex Elder static const u32 ipa_reg_comp_cfg_fmask[] = { 11*12c7ea7dSAlex Elder /* Bit 0 reserved */ 12*12c7ea7dSAlex Elder [GSI_SNOC_BYPASS_DIS] = BIT(1), 13*12c7ea7dSAlex Elder [GEN_QMB_0_SNOC_BYPASS_DIS] = BIT(2), 14*12c7ea7dSAlex Elder [GEN_QMB_1_SNOC_BYPASS_DIS] = BIT(3), 15*12c7ea7dSAlex Elder /* Bit 4 reserved */ 16*12c7ea7dSAlex Elder [IPA_QMB_SELECT_CONS_EN] = BIT(5), 17*12c7ea7dSAlex Elder [IPA_QMB_SELECT_PROD_EN] = BIT(6), 18*12c7ea7dSAlex Elder [GSI_MULTI_INORDER_RD_DIS] = BIT(7), 19*12c7ea7dSAlex Elder [GSI_MULTI_INORDER_WR_DIS] = BIT(8), 20*12c7ea7dSAlex Elder [GEN_QMB_0_MULTI_INORDER_RD_DIS] = BIT(9), 21*12c7ea7dSAlex Elder [GEN_QMB_1_MULTI_INORDER_RD_DIS] = BIT(10), 22*12c7ea7dSAlex Elder [GEN_QMB_0_MULTI_INORDER_WR_DIS] = BIT(11), 23*12c7ea7dSAlex Elder [GEN_QMB_1_MULTI_INORDER_WR_DIS] = BIT(12), 24*12c7ea7dSAlex Elder [GEN_QMB_0_SNOC_CNOC_LOOP_PROT_DIS] = BIT(13), 25*12c7ea7dSAlex Elder [GSI_SNOC_CNOC_LOOP_PROT_DISABLE] = BIT(14), 26*12c7ea7dSAlex Elder [GSI_MULTI_AXI_MASTERS_DIS] = BIT(15), 27*12c7ea7dSAlex Elder [IPA_QMB_SELECT_GLOBAL_EN] = BIT(16), 28*12c7ea7dSAlex Elder [ATOMIC_FETCHER_ARB_LOCK_DIS] = GENMASK(20, 17), 29*12c7ea7dSAlex Elder [FULL_FLUSH_WAIT_RS_CLOSURE_EN] = BIT(21), 30*12c7ea7dSAlex Elder /* Bits 22-31 reserved */ 31*12c7ea7dSAlex Elder }; 32*12c7ea7dSAlex Elder 33*12c7ea7dSAlex Elder IPA_REG_FIELDS(COMP_CFG, comp_cfg, 0x0000003c); 3407f120bcSAlex Elder 3507f120bcSAlex Elder IPA_REG(CLKON_CFG, clkon_cfg, 0x00000044); 3607f120bcSAlex Elder 3707f120bcSAlex Elder IPA_REG(ROUTE, route, 0x00000048); 3807f120bcSAlex Elder 3907f120bcSAlex Elder IPA_REG(SHARED_MEM_SIZE, shared_mem_size, 0x00000054); 4007f120bcSAlex Elder 4107f120bcSAlex Elder IPA_REG(QSB_MAX_WRITES, qsb_max_writes, 0x00000074); 4207f120bcSAlex Elder 4307f120bcSAlex Elder IPA_REG(QSB_MAX_READS, qsb_max_reads, 0x00000078); 4407f120bcSAlex Elder 4507f120bcSAlex Elder IPA_REG(FILT_ROUT_HASH_EN, filt_rout_hash_en, 0x0000148); 4607f120bcSAlex Elder 4707f120bcSAlex Elder IPA_REG(FILT_ROUT_HASH_FLUSH, filt_rout_hash_flush, 0x000014c); 4807f120bcSAlex Elder 4907f120bcSAlex Elder /* Valid bits defined by ipa->available */ 5007f120bcSAlex Elder IPA_REG(STATE_AGGR_ACTIVE, state_aggr_active, 0x000000b4); 5107f120bcSAlex Elder 5207f120bcSAlex Elder /* Offset must be a multiple of 8 */ 5307f120bcSAlex Elder IPA_REG(LOCAL_PKT_PROC_CNTXT, local_pkt_proc_cntxt, 0x000001e8); 5407f120bcSAlex Elder 5507f120bcSAlex Elder /* Valid bits defined by ipa->available */ 5607f120bcSAlex Elder IPA_REG(AGGR_FORCE_CLOSE, aggr_force_close, 0x000001ec); 5707f120bcSAlex Elder 5807f120bcSAlex Elder IPA_REG(IPA_TX_CFG, ipa_tx_cfg, 0x000001fc); 5907f120bcSAlex Elder 6007f120bcSAlex Elder IPA_REG(FLAVOR_0, flavor_0, 0x00000210); 6107f120bcSAlex Elder 6207f120bcSAlex Elder IPA_REG(IDLE_INDICATION_CFG, idle_indication_cfg, 0x00000240); 6307f120bcSAlex Elder 6407f120bcSAlex Elder IPA_REG(QTIME_TIMESTAMP_CFG, qtime_timestamp_cfg, 0x0000024c); 6507f120bcSAlex Elder 6607f120bcSAlex Elder IPA_REG(TIMERS_XO_CLK_DIV_CFG, timers_xo_clk_div_cfg, 0x00000250); 6707f120bcSAlex Elder 6807f120bcSAlex Elder IPA_REG(TIMERS_PULSE_GRAN_CFG, timers_pulse_gran_cfg, 0x00000254); 6907f120bcSAlex Elder 7007f120bcSAlex Elder IPA_REG_STRIDE(SRC_RSRC_GRP_01_RSRC_TYPE, src_rsrc_grp_01_rsrc_type, 7107f120bcSAlex Elder 0x00000400, 0x0020); 7207f120bcSAlex Elder 7307f120bcSAlex Elder IPA_REG_STRIDE(SRC_RSRC_GRP_23_RSRC_TYPE, src_rsrc_grp_23_rsrc_type, 7407f120bcSAlex Elder 0x00000404, 0x0020); 7507f120bcSAlex Elder 7607f120bcSAlex Elder IPA_REG_STRIDE(SRC_RSRC_GRP_45_RSRC_TYPE, src_rsrc_grp_45_rsrc_type, 7707f120bcSAlex Elder 0x00000408, 0x0020); 7807f120bcSAlex Elder 7907f120bcSAlex Elder IPA_REG_STRIDE(DST_RSRC_GRP_01_RSRC_TYPE, dst_rsrc_grp_01_rsrc_type, 8007f120bcSAlex Elder 0x00000500, 0x0020); 8107f120bcSAlex Elder 8207f120bcSAlex Elder IPA_REG_STRIDE(DST_RSRC_GRP_23_RSRC_TYPE, dst_rsrc_grp_23_rsrc_type, 8307f120bcSAlex Elder 0x00000504, 0x0020); 8407f120bcSAlex Elder 8507f120bcSAlex Elder IPA_REG_STRIDE(DST_RSRC_GRP_45_RSRC_TYPE, dst_rsrc_grp_45_rsrc_type, 8607f120bcSAlex Elder 0x00000508, 0x0020); 8707f120bcSAlex Elder 8807f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_CFG, endp_init_cfg, 0x00000808, 0x0070); 8907f120bcSAlex Elder 9007f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_NAT, endp_init_nat, 0x0000080c, 0x0070); 9107f120bcSAlex Elder 9207f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HDR, endp_init_hdr, 0x00000810, 0x0070); 9307f120bcSAlex Elder 9407f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HDR_EXT, endp_init_hdr_ext, 0x00000814, 0x0070); 9507f120bcSAlex Elder 9607f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HDR_METADATA_MASK, endp_init_hdr_metadata_mask, 9707f120bcSAlex Elder 0x00000818, 0x0070); 9807f120bcSAlex Elder 9907f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_MODE, endp_init_mode, 0x00000820, 0x0070); 10007f120bcSAlex Elder 10107f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_AGGR, endp_init_aggr, 0x00000824, 0x0070); 10207f120bcSAlex Elder 10307f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HOL_BLOCK_EN, endp_init_hol_block_en, 10407f120bcSAlex Elder 0x0000082c, 0x0070); 10507f120bcSAlex Elder 10607f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_HOL_BLOCK_TIMER, endp_init_hol_block_timer, 10707f120bcSAlex Elder 0x00000830, 0x0070); 10807f120bcSAlex Elder 10907f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_DEAGGR, endp_init_deaggr, 0x00000834, 0x0070); 11007f120bcSAlex Elder 11107f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_RSRC_GRP, endp_init_rsrc_grp, 0x00000838, 0x0070); 11207f120bcSAlex Elder 11307f120bcSAlex Elder IPA_REG_STRIDE(ENDP_INIT_SEQ, endp_init_seq, 0x0000083c, 0x0070); 11407f120bcSAlex Elder 11507f120bcSAlex Elder IPA_REG_STRIDE(ENDP_STATUS, endp_status, 0x00000840, 0x0070); 11607f120bcSAlex Elder 11707f120bcSAlex Elder IPA_REG_STRIDE(ENDP_FILTER_ROUTER_HSH_CFG, endp_filter_router_hsh_cfg, 11807f120bcSAlex Elder 0x0000085c, 0x0070); 11907f120bcSAlex Elder 12007f120bcSAlex Elder /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */ 12107f120bcSAlex Elder IPA_REG(IPA_IRQ_STTS, ipa_irq_stts, 0x00003008 + 0x1000 * GSI_EE_AP); 12207f120bcSAlex Elder 12307f120bcSAlex Elder /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */ 12407f120bcSAlex Elder IPA_REG(IPA_IRQ_EN, ipa_irq_en, 0x0000300c + 0x1000 * GSI_EE_AP); 12507f120bcSAlex Elder 12607f120bcSAlex Elder /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */ 12707f120bcSAlex Elder IPA_REG(IPA_IRQ_CLR, ipa_irq_clr, 0x00003010 + 0x1000 * GSI_EE_AP); 12807f120bcSAlex Elder 12907f120bcSAlex Elder IPA_REG(IPA_IRQ_UC, ipa_irq_uc, 0x0000301c + 0x1000 * GSI_EE_AP); 13007f120bcSAlex Elder 13107f120bcSAlex Elder /* Valid bits defined by ipa->available */ 13207f120bcSAlex Elder IPA_REG(IRQ_SUSPEND_INFO, irq_suspend_info, 0x00003030 + 0x1000 * GSI_EE_AP); 13307f120bcSAlex Elder 13407f120bcSAlex Elder /* Valid bits defined by ipa->available */ 13507f120bcSAlex Elder IPA_REG(IRQ_SUSPEND_EN, irq_suspend_en, 0x00003034 + 0x1000 * GSI_EE_AP); 13607f120bcSAlex Elder 13707f120bcSAlex Elder /* Valid bits defined by ipa->available */ 13807f120bcSAlex Elder IPA_REG(IRQ_SUSPEND_CLR, irq_suspend_clr, 0x00003038 + 0x1000 * GSI_EE_AP); 13907f120bcSAlex Elder 14007f120bcSAlex Elder static const struct ipa_reg *ipa_reg_array[] = { 14107f120bcSAlex Elder [COMP_CFG] = &ipa_reg_comp_cfg, 14207f120bcSAlex Elder [CLKON_CFG] = &ipa_reg_clkon_cfg, 14307f120bcSAlex Elder [ROUTE] = &ipa_reg_route, 14407f120bcSAlex Elder [SHARED_MEM_SIZE] = &ipa_reg_shared_mem_size, 14507f120bcSAlex Elder [QSB_MAX_WRITES] = &ipa_reg_qsb_max_writes, 14607f120bcSAlex Elder [QSB_MAX_READS] = &ipa_reg_qsb_max_reads, 14707f120bcSAlex Elder [FILT_ROUT_HASH_EN] = &ipa_reg_filt_rout_hash_en, 14807f120bcSAlex Elder [FILT_ROUT_HASH_FLUSH] = &ipa_reg_filt_rout_hash_flush, 14907f120bcSAlex Elder [STATE_AGGR_ACTIVE] = &ipa_reg_state_aggr_active, 15007f120bcSAlex Elder [LOCAL_PKT_PROC_CNTXT] = &ipa_reg_local_pkt_proc_cntxt, 15107f120bcSAlex Elder [AGGR_FORCE_CLOSE] = &ipa_reg_aggr_force_close, 15207f120bcSAlex Elder [IPA_TX_CFG] = &ipa_reg_ipa_tx_cfg, 15307f120bcSAlex Elder [FLAVOR_0] = &ipa_reg_flavor_0, 15407f120bcSAlex Elder [IDLE_INDICATION_CFG] = &ipa_reg_idle_indication_cfg, 15507f120bcSAlex Elder [QTIME_TIMESTAMP_CFG] = &ipa_reg_qtime_timestamp_cfg, 15607f120bcSAlex Elder [TIMERS_XO_CLK_DIV_CFG] = &ipa_reg_timers_xo_clk_div_cfg, 15707f120bcSAlex Elder [TIMERS_PULSE_GRAN_CFG] = &ipa_reg_timers_pulse_gran_cfg, 15807f120bcSAlex Elder [SRC_RSRC_GRP_01_RSRC_TYPE] = &ipa_reg_src_rsrc_grp_01_rsrc_type, 15907f120bcSAlex Elder [SRC_RSRC_GRP_23_RSRC_TYPE] = &ipa_reg_src_rsrc_grp_23_rsrc_type, 16007f120bcSAlex Elder [SRC_RSRC_GRP_45_RSRC_TYPE] = &ipa_reg_src_rsrc_grp_45_rsrc_type, 16107f120bcSAlex Elder [DST_RSRC_GRP_01_RSRC_TYPE] = &ipa_reg_dst_rsrc_grp_01_rsrc_type, 16207f120bcSAlex Elder [DST_RSRC_GRP_23_RSRC_TYPE] = &ipa_reg_dst_rsrc_grp_23_rsrc_type, 16307f120bcSAlex Elder [DST_RSRC_GRP_45_RSRC_TYPE] = &ipa_reg_dst_rsrc_grp_45_rsrc_type, 16407f120bcSAlex Elder [ENDP_INIT_CFG] = &ipa_reg_endp_init_cfg, 16507f120bcSAlex Elder [ENDP_INIT_NAT] = &ipa_reg_endp_init_nat, 16607f120bcSAlex Elder [ENDP_INIT_HDR] = &ipa_reg_endp_init_hdr, 16707f120bcSAlex Elder [ENDP_INIT_HDR_EXT] = &ipa_reg_endp_init_hdr_ext, 16807f120bcSAlex Elder [ENDP_INIT_HDR_METADATA_MASK] = &ipa_reg_endp_init_hdr_metadata_mask, 16907f120bcSAlex Elder [ENDP_INIT_MODE] = &ipa_reg_endp_init_mode, 17007f120bcSAlex Elder [ENDP_INIT_AGGR] = &ipa_reg_endp_init_aggr, 17107f120bcSAlex Elder [ENDP_INIT_HOL_BLOCK_EN] = &ipa_reg_endp_init_hol_block_en, 17207f120bcSAlex Elder [ENDP_INIT_HOL_BLOCK_TIMER] = &ipa_reg_endp_init_hol_block_timer, 17307f120bcSAlex Elder [ENDP_INIT_DEAGGR] = &ipa_reg_endp_init_deaggr, 17407f120bcSAlex Elder [ENDP_INIT_RSRC_GRP] = &ipa_reg_endp_init_rsrc_grp, 17507f120bcSAlex Elder [ENDP_INIT_SEQ] = &ipa_reg_endp_init_seq, 17607f120bcSAlex Elder [ENDP_STATUS] = &ipa_reg_endp_status, 17707f120bcSAlex Elder [ENDP_FILTER_ROUTER_HSH_CFG] = &ipa_reg_endp_filter_router_hsh_cfg, 17807f120bcSAlex Elder [IPA_IRQ_STTS] = &ipa_reg_ipa_irq_stts, 17907f120bcSAlex Elder [IPA_IRQ_EN] = &ipa_reg_ipa_irq_en, 18007f120bcSAlex Elder [IPA_IRQ_CLR] = &ipa_reg_ipa_irq_clr, 18107f120bcSAlex Elder [IPA_IRQ_UC] = &ipa_reg_ipa_irq_uc, 18207f120bcSAlex Elder [IRQ_SUSPEND_INFO] = &ipa_reg_irq_suspend_info, 18307f120bcSAlex Elder [IRQ_SUSPEND_EN] = &ipa_reg_irq_suspend_en, 18407f120bcSAlex Elder [IRQ_SUSPEND_CLR] = &ipa_reg_irq_suspend_clr, 18507f120bcSAlex Elder }; 18607f120bcSAlex Elder 18707f120bcSAlex Elder const struct ipa_regs ipa_regs_v4_5 = { 18807f120bcSAlex Elder .reg_count = ARRAY_SIZE(ipa_reg_array), 18907f120bcSAlex Elder .reg = ipa_reg_array, 19007f120bcSAlex Elder }; 191