1731c46edSAlex Elder // SPDX-License-Identifier: GPL-2.0 2731c46edSAlex Elder 3731c46edSAlex Elder /* Copyright (c) 2012-2018, The Linux Foundation. All rights reserved. 4731c46edSAlex Elder * Copyright (C) 2019-2020 Linaro Ltd. 5731c46edSAlex Elder */ 6731c46edSAlex Elder 7731c46edSAlex Elder #include <linux/types.h> 8731c46edSAlex Elder #include <linux/device.h> 9731c46edSAlex Elder #include <linux/slab.h> 10731c46edSAlex Elder #include <linux/bitfield.h> 11731c46edSAlex Elder #include <linux/dma-direction.h> 12731c46edSAlex Elder 13731c46edSAlex Elder #include "gsi.h" 14731c46edSAlex Elder #include "gsi_trans.h" 15731c46edSAlex Elder #include "ipa.h" 16731c46edSAlex Elder #include "ipa_endpoint.h" 17731c46edSAlex Elder #include "ipa_table.h" 18731c46edSAlex Elder #include "ipa_cmd.h" 19731c46edSAlex Elder #include "ipa_mem.h" 20731c46edSAlex Elder 21731c46edSAlex Elder /** 22731c46edSAlex Elder * DOC: IPA Immediate Commands 23731c46edSAlex Elder * 24731c46edSAlex Elder * The AP command TX endpoint is used to issue immediate commands to the IPA. 25731c46edSAlex Elder * An immediate command is generally used to request the IPA do something 26731c46edSAlex Elder * other than data transfer to another endpoint. 27731c46edSAlex Elder * 28731c46edSAlex Elder * Immediate commands are represented by GSI transactions just like other 29731c46edSAlex Elder * transfer requests, represented by a single GSI TRE. Each immediate 30731c46edSAlex Elder * command has a well-defined format, having a payload of a known length. 31731c46edSAlex Elder * This allows the transfer element's length field to be used to hold an 32731c46edSAlex Elder * immediate command's opcode. The payload for a command resides in DRAM 33731c46edSAlex Elder * and is described by a single scatterlist entry in its transaction. 34731c46edSAlex Elder * Commands do not require a transaction completion callback. To commit 35731c46edSAlex Elder * an immediate command transaction, either gsi_trans_commit_wait() or 36731c46edSAlex Elder * gsi_trans_commit_wait_timeout() is used. 37731c46edSAlex Elder */ 38731c46edSAlex Elder 39731c46edSAlex Elder /* Some commands can wait until indicated pipeline stages are clear */ 40731c46edSAlex Elder enum pipeline_clear_options { 41731c46edSAlex Elder pipeline_clear_hps = 0, 42731c46edSAlex Elder pipeline_clear_src_grp = 1, 43731c46edSAlex Elder pipeline_clear_full = 2, 44731c46edSAlex Elder }; 45731c46edSAlex Elder 46731c46edSAlex Elder /* IPA_CMD_IP_V{4,6}_{FILTER,ROUTING}_INIT */ 47731c46edSAlex Elder 48731c46edSAlex Elder struct ipa_cmd_hw_ip_fltrt_init { 49731c46edSAlex Elder __le64 hash_rules_addr; 50731c46edSAlex Elder __le64 flags; 51731c46edSAlex Elder __le64 nhash_rules_addr; 52731c46edSAlex Elder }; 53731c46edSAlex Elder 54731c46edSAlex Elder /* Field masks for ipa_cmd_hw_ip_fltrt_init structure fields */ 55731c46edSAlex Elder #define IP_FLTRT_FLAGS_HASH_SIZE_FMASK GENMASK_ULL(11, 0) 56731c46edSAlex Elder #define IP_FLTRT_FLAGS_HASH_ADDR_FMASK GENMASK_ULL(27, 12) 57731c46edSAlex Elder #define IP_FLTRT_FLAGS_NHASH_SIZE_FMASK GENMASK_ULL(39, 28) 58731c46edSAlex Elder #define IP_FLTRT_FLAGS_NHASH_ADDR_FMASK GENMASK_ULL(55, 40) 59731c46edSAlex Elder 60731c46edSAlex Elder /* IPA_CMD_HDR_INIT_LOCAL */ 61731c46edSAlex Elder 62731c46edSAlex Elder struct ipa_cmd_hw_hdr_init_local { 63731c46edSAlex Elder __le64 hdr_table_addr; 64731c46edSAlex Elder __le32 flags; 65731c46edSAlex Elder __le32 reserved; 66731c46edSAlex Elder }; 67731c46edSAlex Elder 68731c46edSAlex Elder /* Field masks for ipa_cmd_hw_hdr_init_local structure fields */ 69731c46edSAlex Elder #define HDR_INIT_LOCAL_FLAGS_TABLE_SIZE_FMASK GENMASK(11, 0) 70731c46edSAlex Elder #define HDR_INIT_LOCAL_FLAGS_HDR_ADDR_FMASK GENMASK(27, 12) 71731c46edSAlex Elder 72731c46edSAlex Elder /* IPA_CMD_REGISTER_WRITE */ 73731c46edSAlex Elder 74731c46edSAlex Elder /* For IPA v4.0+, this opcode gets modified with pipeline clear options */ 75731c46edSAlex Elder 76731c46edSAlex Elder #define REGISTER_WRITE_OPCODE_SKIP_CLEAR_FMASK GENMASK(8, 8) 77731c46edSAlex Elder #define REGISTER_WRITE_OPCODE_CLEAR_OPTION_FMASK GENMASK(10, 9) 78731c46edSAlex Elder 79731c46edSAlex Elder struct ipa_cmd_register_write { 80731c46edSAlex Elder __le16 flags; /* Unused/reserved for IPA v3.5.1 */ 81731c46edSAlex Elder __le16 offset; 82731c46edSAlex Elder __le32 value; 83731c46edSAlex Elder __le32 value_mask; 84731c46edSAlex Elder __le32 clear_options; /* Unused/reserved for IPA v4.0+ */ 85731c46edSAlex Elder }; 86731c46edSAlex Elder 87731c46edSAlex Elder /* Field masks for ipa_cmd_register_write structure fields */ 88731c46edSAlex Elder /* The next field is present for IPA v4.0 and above */ 89731c46edSAlex Elder #define REGISTER_WRITE_FLAGS_OFFSET_HIGH_FMASK GENMASK(14, 11) 90731c46edSAlex Elder /* The next field is present for IPA v3.5.1 only */ 91731c46edSAlex Elder #define REGISTER_WRITE_FLAGS_SKIP_CLEAR_FMASK GENMASK(15, 15) 92731c46edSAlex Elder 93731c46edSAlex Elder /* The next field and its values are present for IPA v3.5.1 only */ 94731c46edSAlex Elder #define REGISTER_WRITE_CLEAR_OPTIONS_FMASK GENMASK(1, 0) 95731c46edSAlex Elder 96731c46edSAlex Elder /* IPA_CMD_IP_PACKET_INIT */ 97731c46edSAlex Elder 98731c46edSAlex Elder struct ipa_cmd_ip_packet_init { 99731c46edSAlex Elder u8 dest_endpoint; 100731c46edSAlex Elder u8 reserved[7]; 101731c46edSAlex Elder }; 102731c46edSAlex Elder 103731c46edSAlex Elder /* Field masks for ipa_cmd_ip_packet_init dest_endpoint field */ 104731c46edSAlex Elder #define IPA_PACKET_INIT_DEST_ENDPOINT_FMASK GENMASK(4, 0) 105731c46edSAlex Elder 106731c46edSAlex Elder /* IPA_CMD_DMA_TASK_32B_ADDR */ 107731c46edSAlex Elder 108731c46edSAlex Elder /* This opcode gets modified with a DMA operation count */ 109731c46edSAlex Elder 110731c46edSAlex Elder #define DMA_TASK_32B_ADDR_OPCODE_COUNT_FMASK GENMASK(15, 8) 111731c46edSAlex Elder 112731c46edSAlex Elder struct ipa_cmd_hw_dma_task_32b_addr { 113731c46edSAlex Elder __le16 flags; 114731c46edSAlex Elder __le16 size; 115731c46edSAlex Elder __le32 addr; 116731c46edSAlex Elder __le16 packet_size; 117731c46edSAlex Elder u8 reserved[6]; 118731c46edSAlex Elder }; 119731c46edSAlex Elder 120731c46edSAlex Elder /* Field masks for ipa_cmd_hw_dma_task_32b_addr flags field */ 121731c46edSAlex Elder #define DMA_TASK_32B_ADDR_FLAGS_SW_RSVD_FMASK GENMASK(10, 0) 122731c46edSAlex Elder #define DMA_TASK_32B_ADDR_FLAGS_CMPLT_FMASK GENMASK(11, 11) 123731c46edSAlex Elder #define DMA_TASK_32B_ADDR_FLAGS_EOF_FMASK GENMASK(12, 12) 124731c46edSAlex Elder #define DMA_TASK_32B_ADDR_FLAGS_FLSH_FMASK GENMASK(13, 13) 125731c46edSAlex Elder #define DMA_TASK_32B_ADDR_FLAGS_LOCK_FMASK GENMASK(14, 14) 126731c46edSAlex Elder #define DMA_TASK_32B_ADDR_FLAGS_UNLOCK_FMASK GENMASK(15, 15) 127731c46edSAlex Elder 128731c46edSAlex Elder /* IPA_CMD_DMA_SHARED_MEM */ 129731c46edSAlex Elder 130731c46edSAlex Elder /* For IPA v4.0+, this opcode gets modified with pipeline clear options */ 131731c46edSAlex Elder 132731c46edSAlex Elder #define DMA_SHARED_MEM_OPCODE_SKIP_CLEAR_FMASK GENMASK(8, 8) 133731c46edSAlex Elder #define DMA_SHARED_MEM_OPCODE_CLEAR_OPTION_FMASK GENMASK(10, 9) 134731c46edSAlex Elder 135731c46edSAlex Elder struct ipa_cmd_hw_dma_mem_mem { 136731c46edSAlex Elder __le16 clear_after_read; /* 0 or DMA_SHARED_MEM_CLEAR_AFTER_READ */ 137731c46edSAlex Elder __le16 size; 138731c46edSAlex Elder __le16 local_addr; 139731c46edSAlex Elder __le16 flags; 140731c46edSAlex Elder __le64 system_addr; 141731c46edSAlex Elder }; 142731c46edSAlex Elder 143731c46edSAlex Elder /* Flag allowing atomic clear of target region after reading data (v4.0+)*/ 144731c46edSAlex Elder #define DMA_SHARED_MEM_CLEAR_AFTER_READ GENMASK(15, 15) 145731c46edSAlex Elder 146731c46edSAlex Elder /* Field masks for ipa_cmd_hw_dma_mem_mem structure fields */ 147731c46edSAlex Elder #define DMA_SHARED_MEM_FLAGS_DIRECTION_FMASK GENMASK(0, 0) 148731c46edSAlex Elder /* The next two fields are present for IPA v3.5.1 only. */ 149731c46edSAlex Elder #define DMA_SHARED_MEM_FLAGS_SKIP_CLEAR_FMASK GENMASK(1, 1) 150731c46edSAlex Elder #define DMA_SHARED_MEM_FLAGS_CLEAR_OPTIONS_FMASK GENMASK(3, 2) 151731c46edSAlex Elder 152731c46edSAlex Elder /* IPA_CMD_IP_PACKET_TAG_STATUS */ 153731c46edSAlex Elder 154731c46edSAlex Elder struct ipa_cmd_ip_packet_tag_status { 155731c46edSAlex Elder __le64 tag; 156731c46edSAlex Elder }; 157731c46edSAlex Elder 158731c46edSAlex Elder #define IP_PACKET_TAG_STATUS_TAG_FMASK GENMASK_ULL(63, 16) 159731c46edSAlex Elder 160731c46edSAlex Elder /* Immediate command payload */ 161731c46edSAlex Elder union ipa_cmd_payload { 162731c46edSAlex Elder struct ipa_cmd_hw_ip_fltrt_init table_init; 163731c46edSAlex Elder struct ipa_cmd_hw_hdr_init_local hdr_init_local; 164731c46edSAlex Elder struct ipa_cmd_register_write register_write; 165731c46edSAlex Elder struct ipa_cmd_ip_packet_init ip_packet_init; 166731c46edSAlex Elder struct ipa_cmd_hw_dma_task_32b_addr dma_task_32b_addr; 167731c46edSAlex Elder struct ipa_cmd_hw_dma_mem_mem dma_shared_mem; 168731c46edSAlex Elder struct ipa_cmd_ip_packet_tag_status ip_packet_tag_status; 169731c46edSAlex Elder }; 170731c46edSAlex Elder 171731c46edSAlex Elder static void ipa_cmd_validate_build(void) 172731c46edSAlex Elder { 173731c46edSAlex Elder /* The sizes of a filter and route tables need to fit into fields 174731c46edSAlex Elder * in the ipa_cmd_hw_ip_fltrt_init structure. Although hashed tables 175731c46edSAlex Elder * might not be used, non-hashed and hashed tables have the same 176731c46edSAlex Elder * maximum size. IPv4 and IPv6 filter tables have the same number 177731c46edSAlex Elder * of entries, as and IPv4 and IPv6 route tables have the same number 178731c46edSAlex Elder * of entries. 179731c46edSAlex Elder */ 180731c46edSAlex Elder #define TABLE_SIZE (TABLE_COUNT_MAX * IPA_TABLE_ENTRY_SIZE) 181731c46edSAlex Elder #define TABLE_COUNT_MAX max_t(u32, IPA_ROUTE_COUNT_MAX, IPA_FILTER_COUNT_MAX) 182731c46edSAlex Elder BUILD_BUG_ON(TABLE_SIZE > field_max(IP_FLTRT_FLAGS_HASH_SIZE_FMASK)); 183731c46edSAlex Elder BUILD_BUG_ON(TABLE_SIZE > field_max(IP_FLTRT_FLAGS_NHASH_SIZE_FMASK)); 184731c46edSAlex Elder #undef TABLE_COUNT_MAX 185731c46edSAlex Elder #undef TABLE_SIZE 186731c46edSAlex Elder } 187731c46edSAlex Elder 188731c46edSAlex Elder #ifdef IPA_VALIDATE 189731c46edSAlex Elder 190731c46edSAlex Elder /* Validate a memory region holding a table */ 191731c46edSAlex Elder bool ipa_cmd_table_valid(struct ipa *ipa, const struct ipa_mem *mem, 192731c46edSAlex Elder bool route, bool ipv6, bool hashed) 193731c46edSAlex Elder { 194731c46edSAlex Elder struct device *dev = &ipa->pdev->dev; 195731c46edSAlex Elder u32 offset_max; 196731c46edSAlex Elder 197731c46edSAlex Elder offset_max = hashed ? field_max(IP_FLTRT_FLAGS_HASH_ADDR_FMASK) 198731c46edSAlex Elder : field_max(IP_FLTRT_FLAGS_NHASH_ADDR_FMASK); 199731c46edSAlex Elder if (mem->offset > offset_max || 200731c46edSAlex Elder ipa->mem_offset > offset_max - mem->offset) { 201731c46edSAlex Elder dev_err(dev, "IPv%c %s%s table region offset too large " 202731c46edSAlex Elder "(0x%04x + 0x%04x > 0x%04x)\n", 203731c46edSAlex Elder ipv6 ? '6' : '4', hashed ? "hashed " : "", 204731c46edSAlex Elder route ? "route" : "filter", 205731c46edSAlex Elder ipa->mem_offset, mem->offset, offset_max); 206731c46edSAlex Elder return false; 207731c46edSAlex Elder } 208731c46edSAlex Elder 209731c46edSAlex Elder if (mem->offset > ipa->mem_size || 210731c46edSAlex Elder mem->size > ipa->mem_size - mem->offset) { 211731c46edSAlex Elder dev_err(dev, "IPv%c %s%s table region out of range " 212731c46edSAlex Elder "(0x%04x + 0x%04x > 0x%04x)\n", 213731c46edSAlex Elder ipv6 ? '6' : '4', hashed ? "hashed " : "", 214731c46edSAlex Elder route ? "route" : "filter", 215731c46edSAlex Elder mem->offset, mem->size, ipa->mem_size); 216731c46edSAlex Elder return false; 217731c46edSAlex Elder } 218731c46edSAlex Elder 219731c46edSAlex Elder return true; 220731c46edSAlex Elder } 221731c46edSAlex Elder 222731c46edSAlex Elder /* Validate the memory region that holds headers */ 223731c46edSAlex Elder static bool ipa_cmd_header_valid(struct ipa *ipa) 224731c46edSAlex Elder { 225731c46edSAlex Elder const struct ipa_mem *mem = &ipa->mem[IPA_MEM_MODEM_HEADER]; 226731c46edSAlex Elder struct device *dev = &ipa->pdev->dev; 227731c46edSAlex Elder u32 offset_max; 228731c46edSAlex Elder u32 size_max; 229731c46edSAlex Elder u32 size; 230731c46edSAlex Elder 231731c46edSAlex Elder offset_max = field_max(HDR_INIT_LOCAL_FLAGS_HDR_ADDR_FMASK); 232731c46edSAlex Elder if (mem->offset > offset_max || 233731c46edSAlex Elder ipa->mem_offset > offset_max - mem->offset) { 234731c46edSAlex Elder dev_err(dev, "header table region offset too large " 235731c46edSAlex Elder "(0x%04x + 0x%04x > 0x%04x)\n", 236731c46edSAlex Elder ipa->mem_offset + mem->offset, offset_max); 237731c46edSAlex Elder return false; 238731c46edSAlex Elder } 239731c46edSAlex Elder 240731c46edSAlex Elder size_max = field_max(HDR_INIT_LOCAL_FLAGS_TABLE_SIZE_FMASK); 241731c46edSAlex Elder size = ipa->mem[IPA_MEM_MODEM_HEADER].size; 242731c46edSAlex Elder size += ipa->mem[IPA_MEM_AP_HEADER].size; 243731c46edSAlex Elder if (mem->offset > ipa->mem_size || size > ipa->mem_size - mem->offset) { 244731c46edSAlex Elder dev_err(dev, "header table region out of range " 245731c46edSAlex Elder "(0x%04x + 0x%04x > 0x%04x)\n", 246731c46edSAlex Elder mem->offset, size, ipa->mem_size); 247731c46edSAlex Elder return false; 248731c46edSAlex Elder } 249731c46edSAlex Elder 250731c46edSAlex Elder return true; 251731c46edSAlex Elder } 252731c46edSAlex Elder 253731c46edSAlex Elder /* Indicate whether an offset can be used with a register_write command */ 254731c46edSAlex Elder static bool ipa_cmd_register_write_offset_valid(struct ipa *ipa, 255731c46edSAlex Elder const char *name, u32 offset) 256731c46edSAlex Elder { 257731c46edSAlex Elder struct ipa_cmd_register_write *payload; 258731c46edSAlex Elder struct device *dev = &ipa->pdev->dev; 259731c46edSAlex Elder u32 offset_max; 260731c46edSAlex Elder u32 bit_count; 261731c46edSAlex Elder 262731c46edSAlex Elder /* The maximum offset in a register_write immediate command depends 263731c46edSAlex Elder * on the version of IPA. IPA v3.5.1 supports a 16 bit offset, but 264731c46edSAlex Elder * newer versions allow some additional high-order bits. 265731c46edSAlex Elder */ 266731c46edSAlex Elder bit_count = BITS_PER_BYTE * sizeof(payload->offset); 267731c46edSAlex Elder if (ipa->version != IPA_VERSION_3_5_1) 268731c46edSAlex Elder bit_count += hweight32(REGISTER_WRITE_FLAGS_OFFSET_HIGH_FMASK); 269731c46edSAlex Elder BUILD_BUG_ON(bit_count > 32); 270731c46edSAlex Elder offset_max = ~0 >> (32 - bit_count); 271731c46edSAlex Elder 272731c46edSAlex Elder if (offset > offset_max || ipa->mem_offset > offset_max - offset) { 273731c46edSAlex Elder dev_err(dev, "%s offset too large 0x%04x + 0x%04x > 0x%04x)\n", 274731c46edSAlex Elder ipa->mem_offset + offset, offset_max); 275731c46edSAlex Elder return false; 276731c46edSAlex Elder } 277731c46edSAlex Elder 278731c46edSAlex Elder return true; 279731c46edSAlex Elder } 280731c46edSAlex Elder 281731c46edSAlex Elder /* Check whether offsets passed to register_write are valid */ 282731c46edSAlex Elder static bool ipa_cmd_register_write_valid(struct ipa *ipa) 283731c46edSAlex Elder { 284731c46edSAlex Elder const char *name; 285731c46edSAlex Elder u32 offset; 286731c46edSAlex Elder 287731c46edSAlex Elder offset = ipa_reg_filt_rout_hash_flush_offset(ipa->version); 288731c46edSAlex Elder name = "filter/route hash flush"; 289731c46edSAlex Elder if (!ipa_cmd_register_write_offset_valid(ipa, name, offset)) 290731c46edSAlex Elder return false; 291731c46edSAlex Elder 292731c46edSAlex Elder offset = IPA_REG_ENDP_STATUS_N_OFFSET(IPA_ENDPOINT_COUNT); 293731c46edSAlex Elder name = "maximal endpoint status"; 294731c46edSAlex Elder if (!ipa_cmd_register_write_offset_valid(ipa, name, offset)) 295731c46edSAlex Elder return false; 296731c46edSAlex Elder 297731c46edSAlex Elder return true; 298731c46edSAlex Elder } 299731c46edSAlex Elder 300731c46edSAlex Elder bool ipa_cmd_data_valid(struct ipa *ipa) 301731c46edSAlex Elder { 302731c46edSAlex Elder if (!ipa_cmd_header_valid(ipa)) 303731c46edSAlex Elder return false; 304731c46edSAlex Elder 305731c46edSAlex Elder if (!ipa_cmd_register_write_valid(ipa)) 306731c46edSAlex Elder return false; 307731c46edSAlex Elder 308731c46edSAlex Elder return true; 309731c46edSAlex Elder } 310731c46edSAlex Elder 311731c46edSAlex Elder #endif /* IPA_VALIDATE */ 312731c46edSAlex Elder 313731c46edSAlex Elder int ipa_cmd_pool_init(struct gsi_channel *channel, u32 tre_max) 314731c46edSAlex Elder { 315731c46edSAlex Elder struct gsi_trans_info *trans_info = &channel->trans_info; 316731c46edSAlex Elder struct device *dev = channel->gsi->dev; 317731c46edSAlex Elder int ret; 318731c46edSAlex Elder 319731c46edSAlex Elder /* This is as good a place as any to validate build constants */ 320731c46edSAlex Elder ipa_cmd_validate_build(); 321731c46edSAlex Elder 322731c46edSAlex Elder /* Even though command payloads are allocated one at a time, 323731c46edSAlex Elder * a single transaction can require up to tlv_count of them, 324731c46edSAlex Elder * so we treat them as if that many can be allocated at once. 325731c46edSAlex Elder */ 326731c46edSAlex Elder ret = gsi_trans_pool_init_dma(dev, &trans_info->cmd_pool, 327731c46edSAlex Elder sizeof(union ipa_cmd_payload), 328731c46edSAlex Elder tre_max, channel->tlv_count); 329731c46edSAlex Elder if (ret) 330731c46edSAlex Elder return ret; 331731c46edSAlex Elder 332731c46edSAlex Elder /* Each TRE needs a command info structure */ 333731c46edSAlex Elder ret = gsi_trans_pool_init(&trans_info->info_pool, 334731c46edSAlex Elder sizeof(struct ipa_cmd_info), 335731c46edSAlex Elder tre_max, channel->tlv_count); 336731c46edSAlex Elder if (ret) 337731c46edSAlex Elder gsi_trans_pool_exit_dma(dev, &trans_info->cmd_pool); 338731c46edSAlex Elder 339731c46edSAlex Elder return ret; 340731c46edSAlex Elder } 341731c46edSAlex Elder 342731c46edSAlex Elder void ipa_cmd_pool_exit(struct gsi_channel *channel) 343731c46edSAlex Elder { 344731c46edSAlex Elder struct gsi_trans_info *trans_info = &channel->trans_info; 345731c46edSAlex Elder struct device *dev = channel->gsi->dev; 346731c46edSAlex Elder 347731c46edSAlex Elder gsi_trans_pool_exit(&trans_info->info_pool); 348731c46edSAlex Elder gsi_trans_pool_exit_dma(dev, &trans_info->cmd_pool); 349731c46edSAlex Elder } 350731c46edSAlex Elder 351731c46edSAlex Elder static union ipa_cmd_payload * 352731c46edSAlex Elder ipa_cmd_payload_alloc(struct ipa *ipa, dma_addr_t *addr) 353731c46edSAlex Elder { 354731c46edSAlex Elder struct gsi_trans_info *trans_info; 355731c46edSAlex Elder struct ipa_endpoint *endpoint; 356731c46edSAlex Elder 357731c46edSAlex Elder endpoint = ipa->name_map[IPA_ENDPOINT_AP_COMMAND_TX]; 358731c46edSAlex Elder trans_info = &ipa->gsi.channel[endpoint->channel_id].trans_info; 359731c46edSAlex Elder 360731c46edSAlex Elder return gsi_trans_pool_alloc_dma(&trans_info->cmd_pool, addr); 361731c46edSAlex Elder } 362731c46edSAlex Elder 363731c46edSAlex Elder /* If hash_size is 0, hash_offset and hash_addr ignored. */ 364731c46edSAlex Elder void ipa_cmd_table_init_add(struct gsi_trans *trans, 365731c46edSAlex Elder enum ipa_cmd_opcode opcode, u16 size, u32 offset, 366731c46edSAlex Elder dma_addr_t addr, u16 hash_size, u32 hash_offset, 367731c46edSAlex Elder dma_addr_t hash_addr) 368731c46edSAlex Elder { 369731c46edSAlex Elder struct ipa *ipa = container_of(trans->gsi, struct ipa, gsi); 370731c46edSAlex Elder enum dma_data_direction direction = DMA_TO_DEVICE; 371731c46edSAlex Elder struct ipa_cmd_hw_ip_fltrt_init *payload; 372731c46edSAlex Elder union ipa_cmd_payload *cmd_payload; 373731c46edSAlex Elder dma_addr_t payload_addr; 374731c46edSAlex Elder u64 val; 375731c46edSAlex Elder 376731c46edSAlex Elder /* Record the non-hash table offset and size */ 377731c46edSAlex Elder offset += ipa->mem_offset; 378731c46edSAlex Elder val = u64_encode_bits(offset, IP_FLTRT_FLAGS_NHASH_ADDR_FMASK); 379731c46edSAlex Elder val |= u64_encode_bits(size, IP_FLTRT_FLAGS_NHASH_SIZE_FMASK); 380731c46edSAlex Elder 381731c46edSAlex Elder /* The hash table offset and address are zero if its size is 0 */ 382731c46edSAlex Elder if (hash_size) { 383731c46edSAlex Elder /* Record the hash table offset and size */ 384731c46edSAlex Elder hash_offset += ipa->mem_offset; 385731c46edSAlex Elder val |= u64_encode_bits(hash_offset, 386731c46edSAlex Elder IP_FLTRT_FLAGS_HASH_ADDR_FMASK); 387731c46edSAlex Elder val |= u64_encode_bits(hash_size, 388731c46edSAlex Elder IP_FLTRT_FLAGS_HASH_SIZE_FMASK); 389731c46edSAlex Elder } 390731c46edSAlex Elder 391731c46edSAlex Elder cmd_payload = ipa_cmd_payload_alloc(ipa, &payload_addr); 392731c46edSAlex Elder payload = &cmd_payload->table_init; 393731c46edSAlex Elder 394731c46edSAlex Elder /* Fill in all offsets and sizes and the non-hash table address */ 395731c46edSAlex Elder if (hash_size) 396731c46edSAlex Elder payload->hash_rules_addr = cpu_to_le64(hash_addr); 397731c46edSAlex Elder payload->flags = cpu_to_le64(val); 398731c46edSAlex Elder payload->nhash_rules_addr = cpu_to_le64(addr); 399731c46edSAlex Elder 400731c46edSAlex Elder gsi_trans_cmd_add(trans, payload, sizeof(*payload), payload_addr, 401731c46edSAlex Elder direction, opcode); 402731c46edSAlex Elder } 403731c46edSAlex Elder 404731c46edSAlex Elder /* Initialize header space in IPA-local memory */ 405731c46edSAlex Elder void ipa_cmd_hdr_init_local_add(struct gsi_trans *trans, u32 offset, u16 size, 406731c46edSAlex Elder dma_addr_t addr) 407731c46edSAlex Elder { 408731c46edSAlex Elder struct ipa *ipa = container_of(trans->gsi, struct ipa, gsi); 409731c46edSAlex Elder enum ipa_cmd_opcode opcode = IPA_CMD_HDR_INIT_LOCAL; 410731c46edSAlex Elder enum dma_data_direction direction = DMA_TO_DEVICE; 411731c46edSAlex Elder struct ipa_cmd_hw_hdr_init_local *payload; 412731c46edSAlex Elder union ipa_cmd_payload *cmd_payload; 413731c46edSAlex Elder dma_addr_t payload_addr; 414731c46edSAlex Elder u32 flags; 415731c46edSAlex Elder 416731c46edSAlex Elder offset += ipa->mem_offset; 417731c46edSAlex Elder 418731c46edSAlex Elder /* With this command we tell the IPA where in its local memory the 419731c46edSAlex Elder * header tables reside. The content of the buffer provided is 420731c46edSAlex Elder * also written via DMA into that space. The IPA hardware owns 421731c46edSAlex Elder * the table, but the AP must initialize it. 422731c46edSAlex Elder */ 423731c46edSAlex Elder cmd_payload = ipa_cmd_payload_alloc(ipa, &payload_addr); 424731c46edSAlex Elder payload = &cmd_payload->hdr_init_local; 425731c46edSAlex Elder 426731c46edSAlex Elder payload->hdr_table_addr = cpu_to_le64(addr); 427731c46edSAlex Elder flags = u32_encode_bits(size, HDR_INIT_LOCAL_FLAGS_TABLE_SIZE_FMASK); 428731c46edSAlex Elder flags |= u32_encode_bits(offset, HDR_INIT_LOCAL_FLAGS_HDR_ADDR_FMASK); 429731c46edSAlex Elder payload->flags = cpu_to_le32(flags); 430731c46edSAlex Elder 431731c46edSAlex Elder gsi_trans_cmd_add(trans, payload, sizeof(*payload), payload_addr, 432731c46edSAlex Elder direction, opcode); 433731c46edSAlex Elder } 434731c46edSAlex Elder 435731c46edSAlex Elder void ipa_cmd_register_write_add(struct gsi_trans *trans, u32 offset, u32 value, 436731c46edSAlex Elder u32 mask, bool clear_full) 437731c46edSAlex Elder { 438731c46edSAlex Elder struct ipa *ipa = container_of(trans->gsi, struct ipa, gsi); 439731c46edSAlex Elder struct ipa_cmd_register_write *payload; 440731c46edSAlex Elder union ipa_cmd_payload *cmd_payload; 441731c46edSAlex Elder u32 opcode = IPA_CMD_REGISTER_WRITE; 442731c46edSAlex Elder dma_addr_t payload_addr; 443731c46edSAlex Elder u32 clear_option; 444731c46edSAlex Elder u32 options; 445731c46edSAlex Elder u16 flags; 446731c46edSAlex Elder 447731c46edSAlex Elder /* pipeline_clear_src_grp is not used */ 448731c46edSAlex Elder clear_option = clear_full ? pipeline_clear_full : pipeline_clear_hps; 449731c46edSAlex Elder 450731c46edSAlex Elder if (ipa->version != IPA_VERSION_3_5_1) { 451731c46edSAlex Elder u16 offset_high; 452731c46edSAlex Elder u32 val; 453731c46edSAlex Elder 454731c46edSAlex Elder /* Opcode encodes pipeline clear options */ 455731c46edSAlex Elder /* SKIP_CLEAR is always 0 (don't skip pipeline clear) */ 456731c46edSAlex Elder val = u16_encode_bits(clear_option, 457731c46edSAlex Elder REGISTER_WRITE_OPCODE_CLEAR_OPTION_FMASK); 458731c46edSAlex Elder opcode |= val; 459731c46edSAlex Elder 460731c46edSAlex Elder /* Extract the high 4 bits from the offset */ 461731c46edSAlex Elder offset_high = (u16)u32_get_bits(offset, GENMASK(19, 16)); 462731c46edSAlex Elder offset &= (1 << 16) - 1; 463731c46edSAlex Elder 464731c46edSAlex Elder /* Extract the top 4 bits and encode it into the flags field */ 465731c46edSAlex Elder flags = u16_encode_bits(offset_high, 466731c46edSAlex Elder REGISTER_WRITE_FLAGS_OFFSET_HIGH_FMASK); 467731c46edSAlex Elder options = 0; /* reserved */ 468731c46edSAlex Elder 469731c46edSAlex Elder } else { 470731c46edSAlex Elder flags = 0; /* SKIP_CLEAR flag is always 0 */ 471731c46edSAlex Elder options = u16_encode_bits(clear_option, 472731c46edSAlex Elder REGISTER_WRITE_CLEAR_OPTIONS_FMASK); 473731c46edSAlex Elder } 474731c46edSAlex Elder 475731c46edSAlex Elder cmd_payload = ipa_cmd_payload_alloc(ipa, &payload_addr); 476731c46edSAlex Elder payload = &cmd_payload->register_write; 477731c46edSAlex Elder 478731c46edSAlex Elder payload->flags = cpu_to_le16(flags); 479731c46edSAlex Elder payload->offset = cpu_to_le16((u16)offset); 480731c46edSAlex Elder payload->value = cpu_to_le32(value); 481731c46edSAlex Elder payload->value_mask = cpu_to_le32(mask); 482731c46edSAlex Elder payload->clear_options = cpu_to_le32(options); 483731c46edSAlex Elder 484731c46edSAlex Elder gsi_trans_cmd_add(trans, payload, sizeof(*payload), payload_addr, 485731c46edSAlex Elder DMA_NONE, opcode); 486731c46edSAlex Elder } 487731c46edSAlex Elder 488731c46edSAlex Elder /* Skip IP packet processing on the next data transfer on a TX channel */ 489731c46edSAlex Elder static void ipa_cmd_ip_packet_init_add(struct gsi_trans *trans, u8 endpoint_id) 490731c46edSAlex Elder { 491731c46edSAlex Elder struct ipa *ipa = container_of(trans->gsi, struct ipa, gsi); 492731c46edSAlex Elder enum ipa_cmd_opcode opcode = IPA_CMD_IP_PACKET_INIT; 493731c46edSAlex Elder enum dma_data_direction direction = DMA_TO_DEVICE; 494731c46edSAlex Elder struct ipa_cmd_ip_packet_init *payload; 495731c46edSAlex Elder union ipa_cmd_payload *cmd_payload; 496731c46edSAlex Elder dma_addr_t payload_addr; 497731c46edSAlex Elder 498731c46edSAlex Elder /* assert(endpoint_id < 499731c46edSAlex Elder field_max(IPA_PACKET_INIT_DEST_ENDPOINT_FMASK)); */ 500731c46edSAlex Elder 501731c46edSAlex Elder cmd_payload = ipa_cmd_payload_alloc(ipa, &payload_addr); 502731c46edSAlex Elder payload = &cmd_payload->ip_packet_init; 503731c46edSAlex Elder 504731c46edSAlex Elder payload->dest_endpoint = u8_encode_bits(endpoint_id, 505731c46edSAlex Elder IPA_PACKET_INIT_DEST_ENDPOINT_FMASK); 506731c46edSAlex Elder 507731c46edSAlex Elder gsi_trans_cmd_add(trans, payload, sizeof(*payload), payload_addr, 508731c46edSAlex Elder direction, opcode); 509731c46edSAlex Elder } 510731c46edSAlex Elder 511731c46edSAlex Elder /* Use a 32-bit DMA command to zero a block of memory */ 512731c46edSAlex Elder void ipa_cmd_dma_task_32b_addr_add(struct gsi_trans *trans, u16 size, 513731c46edSAlex Elder dma_addr_t addr, bool toward_ipa) 514731c46edSAlex Elder { 515731c46edSAlex Elder struct ipa *ipa = container_of(trans->gsi, struct ipa, gsi); 516731c46edSAlex Elder enum ipa_cmd_opcode opcode = IPA_CMD_DMA_TASK_32B_ADDR; 517731c46edSAlex Elder struct ipa_cmd_hw_dma_task_32b_addr *payload; 518731c46edSAlex Elder union ipa_cmd_payload *cmd_payload; 519731c46edSAlex Elder enum dma_data_direction direction; 520731c46edSAlex Elder dma_addr_t payload_addr; 521731c46edSAlex Elder u16 flags; 522731c46edSAlex Elder 523731c46edSAlex Elder /* assert(addr <= U32_MAX); */ 524731c46edSAlex Elder addr &= GENMASK_ULL(31, 0); 525731c46edSAlex Elder 526731c46edSAlex Elder /* The opcode encodes the number of DMA operations in the high byte */ 527731c46edSAlex Elder opcode |= u16_encode_bits(1, DMA_TASK_32B_ADDR_OPCODE_COUNT_FMASK); 528731c46edSAlex Elder 529731c46edSAlex Elder direction = toward_ipa ? DMA_TO_DEVICE : DMA_FROM_DEVICE; 530731c46edSAlex Elder 531731c46edSAlex Elder /* complete: 0 = don't interrupt; eof: 0 = don't assert eot */ 532731c46edSAlex Elder flags = DMA_TASK_32B_ADDR_FLAGS_FLSH_FMASK; 533731c46edSAlex Elder /* lock: 0 = don't lock endpoint; unlock: 0 = don't unlock */ 534731c46edSAlex Elder 535731c46edSAlex Elder cmd_payload = ipa_cmd_payload_alloc(ipa, &payload_addr); 536731c46edSAlex Elder payload = &cmd_payload->dma_task_32b_addr; 537731c46edSAlex Elder 538731c46edSAlex Elder payload->flags = cpu_to_le16(flags); 539731c46edSAlex Elder payload->size = cpu_to_le16(size); 540731c46edSAlex Elder payload->addr = cpu_to_le32((u32)addr); 541731c46edSAlex Elder payload->packet_size = cpu_to_le16(size); 542731c46edSAlex Elder 543731c46edSAlex Elder gsi_trans_cmd_add(trans, payload, sizeof(*payload), payload_addr, 544731c46edSAlex Elder direction, opcode); 545731c46edSAlex Elder } 546731c46edSAlex Elder 547731c46edSAlex Elder /* Use a DMA command to read or write a block of IPA-resident memory */ 548731c46edSAlex Elder void ipa_cmd_dma_shared_mem_add(struct gsi_trans *trans, u32 offset, u16 size, 549731c46edSAlex Elder dma_addr_t addr, bool toward_ipa) 550731c46edSAlex Elder { 551731c46edSAlex Elder struct ipa *ipa = container_of(trans->gsi, struct ipa, gsi); 552731c46edSAlex Elder enum ipa_cmd_opcode opcode = IPA_CMD_DMA_SHARED_MEM; 553731c46edSAlex Elder struct ipa_cmd_hw_dma_mem_mem *payload; 554731c46edSAlex Elder union ipa_cmd_payload *cmd_payload; 555731c46edSAlex Elder enum dma_data_direction direction; 556731c46edSAlex Elder dma_addr_t payload_addr; 557731c46edSAlex Elder u16 flags; 558731c46edSAlex Elder 559731c46edSAlex Elder /* size and offset must fit in 16 bit fields */ 560731c46edSAlex Elder /* assert(size > 0 && size <= U16_MAX); */ 561731c46edSAlex Elder /* assert(offset <= U16_MAX && ipa->mem_offset <= U16_MAX - offset); */ 562731c46edSAlex Elder 563731c46edSAlex Elder offset += ipa->mem_offset; 564731c46edSAlex Elder 565731c46edSAlex Elder cmd_payload = ipa_cmd_payload_alloc(ipa, &payload_addr); 566731c46edSAlex Elder payload = &cmd_payload->dma_shared_mem; 567731c46edSAlex Elder 568731c46edSAlex Elder /* payload->clear_after_read was reserved prior to IPA v4.0. It's 569731c46edSAlex Elder * never needed for current code, so it's 0 regardless of version. 570731c46edSAlex Elder */ 571731c46edSAlex Elder payload->size = cpu_to_le16(size); 572731c46edSAlex Elder payload->local_addr = cpu_to_le16(offset); 573731c46edSAlex Elder /* payload->flags: 574731c46edSAlex Elder * direction: 0 = write to IPA, 1 read from IPA 575731c46edSAlex Elder * Starting at v4.0 these are reserved; either way, all zero: 576731c46edSAlex Elder * pipeline clear: 0 = wait for pipeline clear (don't skip) 577731c46edSAlex Elder * clear_options: 0 = pipeline_clear_hps 578731c46edSAlex Elder * Instead, for v4.0+ these are encoded in the opcode. But again 579731c46edSAlex Elder * since both values are 0 we won't bother OR'ing them in. 580731c46edSAlex Elder */ 581731c46edSAlex Elder flags = toward_ipa ? 0 : DMA_SHARED_MEM_FLAGS_DIRECTION_FMASK; 582731c46edSAlex Elder payload->flags = cpu_to_le16(flags); 583731c46edSAlex Elder payload->system_addr = cpu_to_le64(addr); 584731c46edSAlex Elder 585731c46edSAlex Elder direction = toward_ipa ? DMA_TO_DEVICE : DMA_FROM_DEVICE; 586731c46edSAlex Elder 587731c46edSAlex Elder gsi_trans_cmd_add(trans, payload, sizeof(*payload), payload_addr, 588731c46edSAlex Elder direction, opcode); 589731c46edSAlex Elder } 590731c46edSAlex Elder 591731c46edSAlex Elder static void ipa_cmd_ip_tag_status_add(struct gsi_trans *trans, u64 tag) 592731c46edSAlex Elder { 593731c46edSAlex Elder struct ipa *ipa = container_of(trans->gsi, struct ipa, gsi); 594731c46edSAlex Elder enum ipa_cmd_opcode opcode = IPA_CMD_IP_PACKET_TAG_STATUS; 595731c46edSAlex Elder enum dma_data_direction direction = DMA_TO_DEVICE; 596731c46edSAlex Elder struct ipa_cmd_ip_packet_tag_status *payload; 597731c46edSAlex Elder union ipa_cmd_payload *cmd_payload; 598731c46edSAlex Elder dma_addr_t payload_addr; 599731c46edSAlex Elder 600731c46edSAlex Elder /* assert(tag <= field_max(IP_PACKET_TAG_STATUS_TAG_FMASK)); */ 601731c46edSAlex Elder 602731c46edSAlex Elder cmd_payload = ipa_cmd_payload_alloc(ipa, &payload_addr); 603731c46edSAlex Elder payload = &cmd_payload->ip_packet_tag_status; 604731c46edSAlex Elder 605731c46edSAlex Elder payload->tag = u64_encode_bits(tag, IP_PACKET_TAG_STATUS_TAG_FMASK); 606731c46edSAlex Elder 607731c46edSAlex Elder gsi_trans_cmd_add(trans, payload, sizeof(*payload), payload_addr, 608731c46edSAlex Elder direction, opcode); 609731c46edSAlex Elder } 610731c46edSAlex Elder 611731c46edSAlex Elder /* Issue a small command TX data transfer */ 612731c46edSAlex Elder static void ipa_cmd_transfer_add(struct gsi_trans *trans, u16 size) 613731c46edSAlex Elder { 614731c46edSAlex Elder struct ipa *ipa = container_of(trans->gsi, struct ipa, gsi); 615731c46edSAlex Elder enum dma_data_direction direction = DMA_TO_DEVICE; 616731c46edSAlex Elder enum ipa_cmd_opcode opcode = IPA_CMD_NONE; 617731c46edSAlex Elder union ipa_cmd_payload *payload; 618731c46edSAlex Elder dma_addr_t payload_addr; 619731c46edSAlex Elder 620731c46edSAlex Elder /* assert(size <= sizeof(*payload)); */ 621731c46edSAlex Elder 622731c46edSAlex Elder /* Just transfer a zero-filled payload structure */ 623731c46edSAlex Elder payload = ipa_cmd_payload_alloc(ipa, &payload_addr); 624731c46edSAlex Elder 625731c46edSAlex Elder gsi_trans_cmd_add(trans, payload, sizeof(*payload), payload_addr, 626731c46edSAlex Elder direction, opcode); 627731c46edSAlex Elder } 628731c46edSAlex Elder 629731c46edSAlex Elder void ipa_cmd_tag_process_add(struct gsi_trans *trans) 630731c46edSAlex Elder { 631731c46edSAlex Elder struct ipa *ipa = container_of(trans->gsi, struct ipa, gsi); 632*2c4bb809SAlex Elder struct ipa_endpoint *endpoint; 633731c46edSAlex Elder 634731c46edSAlex Elder endpoint = ipa->name_map[IPA_ENDPOINT_AP_LAN_RX]; 635*2c4bb809SAlex Elder 636*2c4bb809SAlex Elder ipa_cmd_register_write_add(trans, 0, 0, 0, true); 637731c46edSAlex Elder ipa_cmd_ip_packet_init_add(trans, endpoint->endpoint_id); 638731c46edSAlex Elder ipa_cmd_ip_tag_status_add(trans, 0xcba987654321); 639731c46edSAlex Elder ipa_cmd_transfer_add(trans, 4); 640731c46edSAlex Elder } 641731c46edSAlex Elder 642731c46edSAlex Elder /* Returns the number of commands required for the tag process */ 643731c46edSAlex Elder u32 ipa_cmd_tag_process_count(void) 644731c46edSAlex Elder { 645731c46edSAlex Elder return 4; 646731c46edSAlex Elder } 647731c46edSAlex Elder 648731c46edSAlex Elder static struct ipa_cmd_info * 649731c46edSAlex Elder ipa_cmd_info_alloc(struct ipa_endpoint *endpoint, u32 tre_count) 650731c46edSAlex Elder { 651731c46edSAlex Elder struct gsi_channel *channel; 652731c46edSAlex Elder 653731c46edSAlex Elder channel = &endpoint->ipa->gsi.channel[endpoint->channel_id]; 654731c46edSAlex Elder 655731c46edSAlex Elder return gsi_trans_pool_alloc(&channel->trans_info.info_pool, tre_count); 656731c46edSAlex Elder } 657731c46edSAlex Elder 658731c46edSAlex Elder /* Allocate a transaction for the command TX endpoint */ 659731c46edSAlex Elder struct gsi_trans *ipa_cmd_trans_alloc(struct ipa *ipa, u32 tre_count) 660731c46edSAlex Elder { 661731c46edSAlex Elder struct ipa_endpoint *endpoint; 662731c46edSAlex Elder struct gsi_trans *trans; 663731c46edSAlex Elder 664731c46edSAlex Elder endpoint = ipa->name_map[IPA_ENDPOINT_AP_COMMAND_TX]; 665731c46edSAlex Elder 666731c46edSAlex Elder trans = gsi_channel_trans_alloc(&ipa->gsi, endpoint->channel_id, 667731c46edSAlex Elder tre_count, DMA_NONE); 668731c46edSAlex Elder if (trans) 669731c46edSAlex Elder trans->info = ipa_cmd_info_alloc(endpoint, tre_count); 670731c46edSAlex Elder 671731c46edSAlex Elder return trans; 672731c46edSAlex Elder } 673