1650d1603SAlex Elder // SPDX-License-Identifier: GPL-2.0 2650d1603SAlex Elder 3650d1603SAlex Elder /* Copyright (c) 2015-2018, The Linux Foundation. All rights reserved. 43c506addSAlex Elder * Copyright (C) 2018-2023 Linaro Ltd. 5650d1603SAlex Elder */ 6650d1603SAlex Elder 7650d1603SAlex Elder #include <linux/types.h> 8650d1603SAlex Elder #include <linux/bits.h> 9650d1603SAlex Elder #include <linux/bitfield.h> 10650d1603SAlex Elder #include <linux/mutex.h> 11650d1603SAlex Elder #include <linux/completion.h> 12650d1603SAlex Elder #include <linux/io.h> 13650d1603SAlex Elder #include <linux/bug.h> 14650d1603SAlex Elder #include <linux/interrupt.h> 15650d1603SAlex Elder #include <linux/platform_device.h> 16650d1603SAlex Elder #include <linux/netdevice.h> 17650d1603SAlex Elder 18650d1603SAlex Elder #include "gsi.h" 19d2bb6e65SAlex Elder #include "reg.h" 20650d1603SAlex Elder #include "gsi_reg.h" 21650d1603SAlex Elder #include "gsi_private.h" 22650d1603SAlex Elder #include "gsi_trans.h" 23650d1603SAlex Elder #include "ipa_gsi.h" 24650d1603SAlex Elder #include "ipa_data.h" 251d0c09deSAlex Elder #include "ipa_version.h" 26650d1603SAlex Elder 27650d1603SAlex Elder /** 28650d1603SAlex Elder * DOC: The IPA Generic Software Interface 29650d1603SAlex Elder * 30650d1603SAlex Elder * The generic software interface (GSI) is an integral component of the IPA, 31650d1603SAlex Elder * providing a well-defined communication layer between the AP subsystem 32650d1603SAlex Elder * and the IPA core. The modem uses the GSI layer as well. 33650d1603SAlex Elder * 34650d1603SAlex Elder * -------- --------- 35650d1603SAlex Elder * | | | | 36650d1603SAlex Elder * | AP +<---. .----+ Modem | 37650d1603SAlex Elder * | +--. | | .->+ | 38650d1603SAlex Elder * | | | | | | | | 39650d1603SAlex Elder * -------- | | | | --------- 40650d1603SAlex Elder * v | v | 41650d1603SAlex Elder * --+-+---+-+-- 42650d1603SAlex Elder * | GSI | 43650d1603SAlex Elder * |-----------| 44650d1603SAlex Elder * | | 45650d1603SAlex Elder * | IPA | 46650d1603SAlex Elder * | | 47650d1603SAlex Elder * ------------- 48650d1603SAlex Elder * 49650d1603SAlex Elder * In the above diagram, the AP and Modem represent "execution environments" 50650d1603SAlex Elder * (EEs), which are independent operating environments that use the IPA for 51650d1603SAlex Elder * data transfer. 52650d1603SAlex Elder * 53650d1603SAlex Elder * Each EE uses a set of unidirectional GSI "channels," which allow transfer 54650d1603SAlex Elder * of data to or from the IPA. A channel is implemented as a ring buffer, 55650d1603SAlex Elder * with a DRAM-resident array of "transfer elements" (TREs) available to 56650d1603SAlex Elder * describe transfers to or from other EEs through the IPA. A transfer 57650d1603SAlex Elder * element can also contain an immediate command, requesting the IPA perform 58650d1603SAlex Elder * actions other than data transfer. 59650d1603SAlex Elder * 60ace5dc61SAlex Elder * Each TRE refers to a block of data--also located in DRAM. After writing 61ace5dc61SAlex Elder * one or more TREs to a channel, the writer (either the IPA or an EE) writes 62ace5dc61SAlex Elder * a doorbell register to inform the receiving side how many elements have 63650d1603SAlex Elder * been written. 64650d1603SAlex Elder * 65650d1603SAlex Elder * Each channel has a GSI "event ring" associated with it. An event ring 66650d1603SAlex Elder * is implemented very much like a channel ring, but is always directed from 67650d1603SAlex Elder * the IPA to an EE. The IPA notifies an EE (such as the AP) about channel 68650d1603SAlex Elder * events by adding an entry to the event ring associated with the channel. 69650d1603SAlex Elder * The GSI then writes its doorbell for the event ring, causing the target 70650d1603SAlex Elder * EE to be interrupted. Each entry in an event ring contains a pointer 71650d1603SAlex Elder * to the channel TRE whose completion the event represents. 72650d1603SAlex Elder * 73650d1603SAlex Elder * Each TRE in a channel ring has a set of flags. One flag indicates whether 74650d1603SAlex Elder * the completion of the transfer operation generates an entry (and possibly 75650d1603SAlex Elder * an interrupt) in the channel's event ring. Other flags allow transfer 76650d1603SAlex Elder * elements to be chained together, forming a single logical transaction. 77650d1603SAlex Elder * TRE flags are used to control whether and when interrupts are generated 78650d1603SAlex Elder * to signal completion of channel transfers. 79650d1603SAlex Elder * 80650d1603SAlex Elder * Elements in channel and event rings are completed (or consumed) strictly 81650d1603SAlex Elder * in order. Completion of one entry implies the completion of all preceding 82650d1603SAlex Elder * entries. A single completion interrupt can therefore communicate the 83650d1603SAlex Elder * completion of many transfers. 84650d1603SAlex Elder * 85650d1603SAlex Elder * Note that all GSI registers are little-endian, which is the assumed 86650d1603SAlex Elder * endianness of I/O space accesses. The accessor functions perform byte 87650d1603SAlex Elder * swapping if needed (i.e., for a big endian CPU). 88650d1603SAlex Elder */ 89650d1603SAlex Elder 90650d1603SAlex Elder /* Delay period for interrupt moderation (in 32KHz IPA internal timer ticks) */ 91650d1603SAlex Elder #define GSI_EVT_RING_INT_MODT (32 * 1) /* 1ms under 32KHz clock */ 92650d1603SAlex Elder 9359b5f454SAlex Elder #define GSI_CMD_TIMEOUT 50 /* milliseconds */ 94650d1603SAlex Elder 95057ef63fSAlex Elder #define GSI_CHANNEL_STOP_RETRIES 10 9611361456SAlex Elder #define GSI_CHANNEL_MODEM_HALT_RETRIES 10 97fe68c43cSAlex Elder #define GSI_CHANNEL_MODEM_FLOW_RETRIES 5 /* disable flow control only */ 98650d1603SAlex Elder 99650d1603SAlex Elder #define GSI_MHI_EVENT_ID_START 10 /* 1st reserved event id */ 100650d1603SAlex Elder #define GSI_MHI_EVENT_ID_END 16 /* Last reserved event id */ 101650d1603SAlex Elder 102650d1603SAlex Elder #define GSI_ISR_MAX_ITER 50 /* Detect interrupt storms */ 103650d1603SAlex Elder 104650d1603SAlex Elder /* An entry in an event ring */ 105650d1603SAlex Elder struct gsi_event { 106650d1603SAlex Elder __le64 xfer_ptr; 107650d1603SAlex Elder __le16 len; 108650d1603SAlex Elder u8 reserved1; 109650d1603SAlex Elder u8 code; 110650d1603SAlex Elder __le16 reserved2; 111650d1603SAlex Elder u8 type; 112650d1603SAlex Elder u8 chid; 113650d1603SAlex Elder }; 114650d1603SAlex Elder 115650d1603SAlex Elder /** gsi_channel_scratch_gpi - GPI protocol scratch register 116650d1603SAlex Elder * @max_outstanding_tre: 117650d1603SAlex Elder * Defines the maximum number of TREs allowed in a single transaction 118650d1603SAlex Elder * on a channel (in bytes). This determines the amount of prefetch 119650d1603SAlex Elder * performed by the hardware. We configure this to equal the size of 120650d1603SAlex Elder * the TLV FIFO for the channel. 121650d1603SAlex Elder * @outstanding_threshold: 122650d1603SAlex Elder * Defines the threshold (in bytes) determining when the sequencer 123650d1603SAlex Elder * should update the channel doorbell. We configure this to equal 124650d1603SAlex Elder * the size of two TREs. 125650d1603SAlex Elder */ 126650d1603SAlex Elder struct gsi_channel_scratch_gpi { 127650d1603SAlex Elder u64 reserved1; 128650d1603SAlex Elder u16 reserved2; 129650d1603SAlex Elder u16 max_outstanding_tre; 130650d1603SAlex Elder u16 reserved3; 131650d1603SAlex Elder u16 outstanding_threshold; 132650d1603SAlex Elder }; 133650d1603SAlex Elder 134650d1603SAlex Elder /** gsi_channel_scratch - channel scratch configuration area 135650d1603SAlex Elder * 136650d1603SAlex Elder * The exact interpretation of this register is protocol-specific. 137650d1603SAlex Elder * We only use GPI channels; see struct gsi_channel_scratch_gpi, above. 138650d1603SAlex Elder */ 139650d1603SAlex Elder union gsi_channel_scratch { 140650d1603SAlex Elder struct gsi_channel_scratch_gpi gpi; 141650d1603SAlex Elder struct { 142650d1603SAlex Elder u32 word1; 143650d1603SAlex Elder u32 word2; 144650d1603SAlex Elder u32 word3; 145650d1603SAlex Elder u32 word4; 146650d1603SAlex Elder } data; 147650d1603SAlex Elder }; 148650d1603SAlex Elder 149650d1603SAlex Elder /* Check things that can be validated at build time. */ 150650d1603SAlex Elder static void gsi_validate_build(void) 151650d1603SAlex Elder { 152650d1603SAlex Elder /* This is used as a divisor */ 153650d1603SAlex Elder BUILD_BUG_ON(!GSI_RING_ELEMENT_SIZE); 154650d1603SAlex Elder 155650d1603SAlex Elder /* Code assumes the size of channel and event ring element are 156650d1603SAlex Elder * the same (and fixed). Make sure the size of an event ring 157650d1603SAlex Elder * element is what's expected. 158650d1603SAlex Elder */ 159650d1603SAlex Elder BUILD_BUG_ON(sizeof(struct gsi_event) != GSI_RING_ELEMENT_SIZE); 160650d1603SAlex Elder 161650d1603SAlex Elder /* Hardware requires a 2^n ring size. We ensure the number of 162650d1603SAlex Elder * elements in an event ring is a power of 2 elsewhere; this 163650d1603SAlex Elder * ensure the elements themselves meet the requirement. 164650d1603SAlex Elder */ 165650d1603SAlex Elder BUILD_BUG_ON(!is_power_of_2(GSI_RING_ELEMENT_SIZE)); 166650d1603SAlex Elder 167650d1603SAlex Elder /* The channel element size must fit in this field */ 168650d1603SAlex Elder BUILD_BUG_ON(GSI_RING_ELEMENT_SIZE > field_max(ELEMENT_SIZE_FMASK)); 169650d1603SAlex Elder 170650d1603SAlex Elder /* The event ring element size must fit in this field */ 171650d1603SAlex Elder BUILD_BUG_ON(GSI_RING_ELEMENT_SIZE > field_max(EV_ELEMENT_SIZE_FMASK)); 172650d1603SAlex Elder } 173650d1603SAlex Elder 174650d1603SAlex Elder /* Return the channel id associated with a given channel */ 175650d1603SAlex Elder static u32 gsi_channel_id(struct gsi_channel *channel) 176650d1603SAlex Elder { 177650d1603SAlex Elder return channel - &channel->gsi->channel[0]; 178650d1603SAlex Elder } 179650d1603SAlex Elder 1806170b6daSAlex Elder /* An initialized channel has a non-null GSI pointer */ 1816170b6daSAlex Elder static bool gsi_channel_initialized(struct gsi_channel *channel) 1826170b6daSAlex Elder { 1836170b6daSAlex Elder return !!channel->gsi; 1846170b6daSAlex Elder } 1856170b6daSAlex Elder 1860ec573efSAlex Elder /* Encode the channel protocol for the CH_C_CNTXT_0 register */ 1870ec573efSAlex Elder static u32 ch_c_cntxt_0_type_encode(enum ipa_version version, 1880ec573efSAlex Elder enum gsi_channel_type type) 1890ec573efSAlex Elder { 1900ec573efSAlex Elder u32 val; 1910ec573efSAlex Elder 1920ec573efSAlex Elder val = u32_encode_bits(type, CHTYPE_PROTOCOL_FMASK); 1930ec573efSAlex Elder if (version < IPA_VERSION_4_5) 1940ec573efSAlex Elder return val; 1950ec573efSAlex Elder 1960ec573efSAlex Elder type >>= hweight32(CHTYPE_PROTOCOL_FMASK); 1970ec573efSAlex Elder 1980ec573efSAlex Elder return val | u32_encode_bits(type, CHTYPE_PROTOCOL_MSB_FMASK); 1990ec573efSAlex Elder } 2000ec573efSAlex Elder 2010ec573efSAlex Elder /* Encode a channel ring buffer length for the CH_C_CNTXT_1 register */ 2020ec573efSAlex Elder static u32 ch_c_cntxt_1_length_encode(enum ipa_version version, u32 length) 2030ec573efSAlex Elder { 2040ec573efSAlex Elder if (version < IPA_VERSION_4_9) 2050ec573efSAlex Elder return u32_encode_bits(length, GENMASK(15, 0)); 2060ec573efSAlex Elder 2070ec573efSAlex Elder return u32_encode_bits(length, GENMASK(19, 0)); 2080ec573efSAlex Elder } 2090ec573efSAlex Elder 2100ec573efSAlex Elder /* Encode the length of the event channel ring buffer for the 2110ec573efSAlex Elder * EV_CH_E_CNTXT_1 register. 2120ec573efSAlex Elder */ 2130ec573efSAlex Elder static u32 ev_ch_e_cntxt_1_length_encode(enum ipa_version version, u32 length) 2140ec573efSAlex Elder { 2150ec573efSAlex Elder if (version < IPA_VERSION_4_9) 2160ec573efSAlex Elder return u32_encode_bits(length, GENMASK(15, 0)); 2170ec573efSAlex Elder 2180ec573efSAlex Elder return u32_encode_bits(length, GENMASK(19, 0)); 2190ec573efSAlex Elder } 2200ec573efSAlex Elder 2213ca97ffdSAlex Elder /* Update the GSI IRQ type register with the cached value */ 2228194be79SAlex Elder static void gsi_irq_type_update(struct gsi *gsi, u32 val) 2233ca97ffdSAlex Elder { 2247ba51aa2SAlex Elder const struct reg *reg = gsi_reg(gsi, CNTXT_TYPE_IRQ_MSK); 2257ba51aa2SAlex Elder 2268194be79SAlex Elder gsi->type_enabled_bitmap = val; 2277ba51aa2SAlex Elder iowrite32(val, gsi->virt + reg_offset(reg)); 2283ca97ffdSAlex Elder } 2293ca97ffdSAlex Elder 230b054d4f9SAlex Elder static void gsi_irq_type_enable(struct gsi *gsi, enum gsi_irq_type_id type_id) 231b054d4f9SAlex Elder { 232c5ebba75SAlex Elder gsi_irq_type_update(gsi, gsi->type_enabled_bitmap | type_id); 233b054d4f9SAlex Elder } 234b054d4f9SAlex Elder 235b054d4f9SAlex Elder static void gsi_irq_type_disable(struct gsi *gsi, enum gsi_irq_type_id type_id) 236b054d4f9SAlex Elder { 237c5ebba75SAlex Elder gsi_irq_type_update(gsi, gsi->type_enabled_bitmap & ~type_id); 238b054d4f9SAlex Elder } 239b054d4f9SAlex Elder 240a60d0632SAlex Elder /* Event ring commands are performed one at a time. Their completion 241a60d0632SAlex Elder * is signaled by the event ring control GSI interrupt type, which is 242a60d0632SAlex Elder * only enabled when we issue an event ring command. Only the event 243a60d0632SAlex Elder * ring being operated on has this interrupt enabled. 244a60d0632SAlex Elder */ 245a60d0632SAlex Elder static void gsi_irq_ev_ctrl_enable(struct gsi *gsi, u32 evt_ring_id) 246a60d0632SAlex Elder { 247a60d0632SAlex Elder u32 val = BIT(evt_ring_id); 2487ba51aa2SAlex Elder const struct reg *reg; 249a60d0632SAlex Elder 250a60d0632SAlex Elder /* There's a small chance that a previous command completed 251a60d0632SAlex Elder * after the interrupt was disabled, so make sure we have no 252a60d0632SAlex Elder * pending interrupts before we enable them. 253a60d0632SAlex Elder */ 2547ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SRC_EV_CH_IRQ_CLR); 2557ba51aa2SAlex Elder iowrite32(~0, gsi->virt + reg_offset(reg)); 256a60d0632SAlex Elder 2577ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SRC_EV_CH_IRQ_MSK); 2587ba51aa2SAlex Elder iowrite32(val, gsi->virt + reg_offset(reg)); 259a60d0632SAlex Elder gsi_irq_type_enable(gsi, GSI_EV_CTRL); 260a60d0632SAlex Elder } 261a60d0632SAlex Elder 262a60d0632SAlex Elder /* Disable event ring control interrupts */ 263a60d0632SAlex Elder static void gsi_irq_ev_ctrl_disable(struct gsi *gsi) 264a60d0632SAlex Elder { 2657ba51aa2SAlex Elder const struct reg *reg; 2667ba51aa2SAlex Elder 267a60d0632SAlex Elder gsi_irq_type_disable(gsi, GSI_EV_CTRL); 2687ba51aa2SAlex Elder 2697ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SRC_EV_CH_IRQ_MSK); 2707ba51aa2SAlex Elder iowrite32(0, gsi->virt + reg_offset(reg)); 271a60d0632SAlex Elder } 272a60d0632SAlex Elder 273a60d0632SAlex Elder /* Channel commands are performed one at a time. Their completion is 274a60d0632SAlex Elder * signaled by the channel control GSI interrupt type, which is only 275a60d0632SAlex Elder * enabled when we issue a channel command. Only the channel being 276a60d0632SAlex Elder * operated on has this interrupt enabled. 277a60d0632SAlex Elder */ 278a60d0632SAlex Elder static void gsi_irq_ch_ctrl_enable(struct gsi *gsi, u32 channel_id) 279a60d0632SAlex Elder { 280a60d0632SAlex Elder u32 val = BIT(channel_id); 2817ba51aa2SAlex Elder const struct reg *reg; 282a60d0632SAlex Elder 283a60d0632SAlex Elder /* There's a small chance that a previous command completed 284a60d0632SAlex Elder * after the interrupt was disabled, so make sure we have no 285a60d0632SAlex Elder * pending interrupts before we enable them. 286a60d0632SAlex Elder */ 2877ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SRC_CH_IRQ_CLR); 2887ba51aa2SAlex Elder iowrite32(~0, gsi->virt + reg_offset(reg)); 289a60d0632SAlex Elder 2907ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SRC_CH_IRQ_MSK); 2917ba51aa2SAlex Elder iowrite32(val, gsi->virt + reg_offset(reg)); 2927ba51aa2SAlex Elder 293a60d0632SAlex Elder gsi_irq_type_enable(gsi, GSI_CH_CTRL); 294a60d0632SAlex Elder } 295a60d0632SAlex Elder 296a60d0632SAlex Elder /* Disable channel control interrupts */ 297a60d0632SAlex Elder static void gsi_irq_ch_ctrl_disable(struct gsi *gsi) 298a60d0632SAlex Elder { 2997ba51aa2SAlex Elder const struct reg *reg; 3007ba51aa2SAlex Elder 301a60d0632SAlex Elder gsi_irq_type_disable(gsi, GSI_CH_CTRL); 3027ba51aa2SAlex Elder 3037ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SRC_CH_IRQ_MSK); 3047ba51aa2SAlex Elder iowrite32(0, gsi->virt + reg_offset(reg)); 305a60d0632SAlex Elder } 306a60d0632SAlex Elder 3075725593eSAlex Elder static void gsi_irq_ieob_enable_one(struct gsi *gsi, u32 evt_ring_id) 308650d1603SAlex Elder { 30906c86328SAlex Elder bool enable_ieob = !gsi->ieob_enabled_bitmap; 3107ba51aa2SAlex Elder const struct reg *reg; 311650d1603SAlex Elder u32 val; 312650d1603SAlex Elder 313a054539dSAlex Elder gsi->ieob_enabled_bitmap |= BIT(evt_ring_id); 3147ba51aa2SAlex Elder 3157ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SRC_IEOB_IRQ_MSK); 316a054539dSAlex Elder val = gsi->ieob_enabled_bitmap; 3177ba51aa2SAlex Elder iowrite32(val, gsi->virt + reg_offset(reg)); 31806c86328SAlex Elder 31906c86328SAlex Elder /* Enable the interrupt type if this is the first channel enabled */ 32006c86328SAlex Elder if (enable_ieob) 32106c86328SAlex Elder gsi_irq_type_enable(gsi, GSI_IEOB); 322650d1603SAlex Elder } 323650d1603SAlex Elder 3245725593eSAlex Elder static void gsi_irq_ieob_disable(struct gsi *gsi, u32 event_mask) 325650d1603SAlex Elder { 3267ba51aa2SAlex Elder const struct reg *reg; 327650d1603SAlex Elder u32 val; 328650d1603SAlex Elder 3295725593eSAlex Elder gsi->ieob_enabled_bitmap &= ~event_mask; 33006c86328SAlex Elder 33106c86328SAlex Elder /* Disable the interrupt type if this was the last enabled channel */ 33206c86328SAlex Elder if (!gsi->ieob_enabled_bitmap) 33306c86328SAlex Elder gsi_irq_type_disable(gsi, GSI_IEOB); 33406c86328SAlex Elder 3357ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SRC_IEOB_IRQ_MSK); 336a054539dSAlex Elder val = gsi->ieob_enabled_bitmap; 3377ba51aa2SAlex Elder iowrite32(val, gsi->virt + reg_offset(reg)); 338650d1603SAlex Elder } 339650d1603SAlex Elder 3405725593eSAlex Elder static void gsi_irq_ieob_disable_one(struct gsi *gsi, u32 evt_ring_id) 3415725593eSAlex Elder { 3425725593eSAlex Elder gsi_irq_ieob_disable(gsi, BIT(evt_ring_id)); 3435725593eSAlex Elder } 3445725593eSAlex Elder 345650d1603SAlex Elder /* Enable all GSI_interrupt types */ 346650d1603SAlex Elder static void gsi_irq_enable(struct gsi *gsi) 347650d1603SAlex Elder { 3487ba51aa2SAlex Elder const struct reg *reg; 349650d1603SAlex Elder u32 val; 350650d1603SAlex Elder 351d6c9e3f5SAlex Elder /* Global interrupts include hardware error reports. Enable 352d6c9e3f5SAlex Elder * that so we can at least report the error should it occur. 353d6c9e3f5SAlex Elder */ 3547ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_GLOB_IRQ_EN); 3557ba51aa2SAlex Elder iowrite32(ERROR_INT, gsi->virt + reg_offset(reg)); 3567ba51aa2SAlex Elder 357c5ebba75SAlex Elder gsi_irq_type_update(gsi, gsi->type_enabled_bitmap | GSI_GLOB_EE); 358d6c9e3f5SAlex Elder 359352f26a8SAlex Elder /* General GSI interrupts are reported to all EEs; if they occur 360352f26a8SAlex Elder * they are unrecoverable (without reset). A breakpoint interrupt 361352f26a8SAlex Elder * also exists, but we don't support that. We want to be notified 362352f26a8SAlex Elder * of errors so we can report them, even if they can't be handled. 363352f26a8SAlex Elder */ 3647ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_GSI_IRQ_EN); 365c5ebba75SAlex Elder val = BUS_ERROR; 366c5ebba75SAlex Elder val |= CMD_FIFO_OVRFLOW; 367c5ebba75SAlex Elder val |= MCS_STACK_OVRFLOW; 3687ba51aa2SAlex Elder iowrite32(val, gsi->virt + reg_offset(reg)); 3697ba51aa2SAlex Elder 370c5ebba75SAlex Elder gsi_irq_type_update(gsi, gsi->type_enabled_bitmap | GSI_GENERAL); 371650d1603SAlex Elder } 372650d1603SAlex Elder 3733ca97ffdSAlex Elder /* Disable all GSI interrupt types */ 374650d1603SAlex Elder static void gsi_irq_disable(struct gsi *gsi) 375650d1603SAlex Elder { 3767ba51aa2SAlex Elder const struct reg *reg; 3777ba51aa2SAlex Elder 3788194be79SAlex Elder gsi_irq_type_update(gsi, 0); 37997eb94c8SAlex Elder 3808194be79SAlex Elder /* Clear the type-specific interrupt masks set by gsi_irq_enable() */ 3817ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_GSI_IRQ_EN); 3827ba51aa2SAlex Elder iowrite32(0, gsi->virt + reg_offset(reg)); 3837ba51aa2SAlex Elder 3847ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_GLOB_IRQ_EN); 3857ba51aa2SAlex Elder iowrite32(0, gsi->virt + reg_offset(reg)); 386650d1603SAlex Elder } 387650d1603SAlex Elder 388650d1603SAlex Elder /* Return the virtual address associated with a ring index */ 389650d1603SAlex Elder void *gsi_ring_virt(struct gsi_ring *ring, u32 index) 390650d1603SAlex Elder { 391650d1603SAlex Elder /* Note: index *must* be used modulo the ring count here */ 392650d1603SAlex Elder return ring->virt + (index % ring->count) * GSI_RING_ELEMENT_SIZE; 393650d1603SAlex Elder } 394650d1603SAlex Elder 395650d1603SAlex Elder /* Return the 32-bit DMA address associated with a ring index */ 396650d1603SAlex Elder static u32 gsi_ring_addr(struct gsi_ring *ring, u32 index) 397650d1603SAlex Elder { 3983c54b7beSAlex Elder return lower_32_bits(ring->addr) + index * GSI_RING_ELEMENT_SIZE; 399650d1603SAlex Elder } 400650d1603SAlex Elder 401650d1603SAlex Elder /* Return the ring index of a 32-bit ring offset */ 402650d1603SAlex Elder static u32 gsi_ring_index(struct gsi_ring *ring, u32 offset) 403650d1603SAlex Elder { 404650d1603SAlex Elder return (offset - gsi_ring_addr(ring, 0)) / GSI_RING_ELEMENT_SIZE; 405650d1603SAlex Elder } 406650d1603SAlex Elder 407650d1603SAlex Elder /* Issue a GSI command by writing a value to a register, then wait for 408650d1603SAlex Elder * completion to be signaled. Returns true if the command completes 409650d1603SAlex Elder * or false if it times out. 410650d1603SAlex Elder */ 4117ece9eaaSAlex Elder static bool gsi_command(struct gsi *gsi, u32 reg, u32 val) 412650d1603SAlex Elder { 41359b5f454SAlex Elder unsigned long timeout = msecs_to_jiffies(GSI_CMD_TIMEOUT); 4147ece9eaaSAlex Elder struct completion *completion = &gsi->completion; 41559b5f454SAlex Elder 416650d1603SAlex Elder reinit_completion(completion); 417650d1603SAlex Elder 418650d1603SAlex Elder iowrite32(val, gsi->virt + reg); 419650d1603SAlex Elder 42059b5f454SAlex Elder return !!wait_for_completion_timeout(completion, timeout); 421650d1603SAlex Elder } 422650d1603SAlex Elder 423650d1603SAlex Elder /* Return the hardware's notion of the current state of an event ring */ 424650d1603SAlex Elder static enum gsi_evt_ring_state 425650d1603SAlex Elder gsi_evt_ring_state(struct gsi *gsi, u32 evt_ring_id) 426650d1603SAlex Elder { 427d1ce6395SAlex Elder const struct reg *reg = gsi_reg(gsi, EV_CH_E_CNTXT_0); 428650d1603SAlex Elder u32 val; 429650d1603SAlex Elder 430d1ce6395SAlex Elder val = ioread32(gsi->virt + reg_n_offset(reg, evt_ring_id)); 431650d1603SAlex Elder 432650d1603SAlex Elder return u32_get_bits(val, EV_CHSTATE_FMASK); 433650d1603SAlex Elder } 434650d1603SAlex Elder 435650d1603SAlex Elder /* Issue an event ring command and wait for it to complete */ 436d9cbe818SAlex Elder static void gsi_evt_ring_command(struct gsi *gsi, u32 evt_ring_id, 437650d1603SAlex Elder enum gsi_evt_cmd_opcode opcode) 438650d1603SAlex Elder { 4398463488aSAlex Elder struct device *dev = gsi->dev; 4405791a73cSAlex Elder const struct reg *reg; 441d9cbe818SAlex Elder bool timeout; 442650d1603SAlex Elder u32 val; 443650d1603SAlex Elder 444a60d0632SAlex Elder /* Enable the completion interrupt for the command */ 445a60d0632SAlex Elder gsi_irq_ev_ctrl_enable(gsi, evt_ring_id); 446b4175f87SAlex Elder 4475791a73cSAlex Elder reg = gsi_reg(gsi, EV_CH_CMD); 448650d1603SAlex Elder val = u32_encode_bits(evt_ring_id, EV_CHID_FMASK); 449650d1603SAlex Elder val |= u32_encode_bits(opcode, EV_OPCODE_FMASK); 450650d1603SAlex Elder 4515791a73cSAlex Elder timeout = !gsi_command(gsi, reg_offset(reg), val); 452b4175f87SAlex Elder 453a60d0632SAlex Elder gsi_irq_ev_ctrl_disable(gsi); 454b4175f87SAlex Elder 455d9cbe818SAlex Elder if (!timeout) 4561ddf776bSAlex Elder return; 457650d1603SAlex Elder 4588463488aSAlex Elder dev_err(dev, "GSI command %u for event ring %u timed out, state %u\n", 4593f77c926SAlex Elder opcode, evt_ring_id, gsi_evt_ring_state(gsi, evt_ring_id)); 460650d1603SAlex Elder } 461650d1603SAlex Elder 462650d1603SAlex Elder /* Allocate an event ring in NOT_ALLOCATED state */ 463650d1603SAlex Elder static int gsi_evt_ring_alloc_command(struct gsi *gsi, u32 evt_ring_id) 464650d1603SAlex Elder { 4653f77c926SAlex Elder enum gsi_evt_ring_state state; 466650d1603SAlex Elder 467650d1603SAlex Elder /* Get initial event ring state */ 4683f77c926SAlex Elder state = gsi_evt_ring_state(gsi, evt_ring_id); 4693f77c926SAlex Elder if (state != GSI_EVT_RING_STATE_NOT_ALLOCATED) { 470f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u bad state %u before alloc\n", 4713f77c926SAlex Elder evt_ring_id, state); 472650d1603SAlex Elder return -EINVAL; 473a442b3c7SAlex Elder } 474650d1603SAlex Elder 475d9cbe818SAlex Elder gsi_evt_ring_command(gsi, evt_ring_id, GSI_EVT_ALLOCATE); 476428b448eSAlex Elder 477428b448eSAlex Elder /* If successful the event ring state will have changed */ 4783f77c926SAlex Elder state = gsi_evt_ring_state(gsi, evt_ring_id); 4793f77c926SAlex Elder if (state == GSI_EVT_RING_STATE_ALLOCATED) 480428b448eSAlex Elder return 0; 481428b448eSAlex Elder 482f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u bad state %u after alloc\n", 4833f77c926SAlex Elder evt_ring_id, state); 484650d1603SAlex Elder 485428b448eSAlex Elder return -EIO; 486650d1603SAlex Elder } 487650d1603SAlex Elder 488650d1603SAlex Elder /* Reset a GSI event ring in ALLOCATED or ERROR state. */ 489650d1603SAlex Elder static void gsi_evt_ring_reset_command(struct gsi *gsi, u32 evt_ring_id) 490650d1603SAlex Elder { 4913f77c926SAlex Elder enum gsi_evt_ring_state state; 492650d1603SAlex Elder 4933f77c926SAlex Elder state = gsi_evt_ring_state(gsi, evt_ring_id); 494650d1603SAlex Elder if (state != GSI_EVT_RING_STATE_ALLOCATED && 495650d1603SAlex Elder state != GSI_EVT_RING_STATE_ERROR) { 496f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u bad state %u before reset\n", 4973f77c926SAlex Elder evt_ring_id, state); 498650d1603SAlex Elder return; 499650d1603SAlex Elder } 500650d1603SAlex Elder 501d9cbe818SAlex Elder gsi_evt_ring_command(gsi, evt_ring_id, GSI_EVT_RESET); 502428b448eSAlex Elder 503428b448eSAlex Elder /* If successful the event ring state will have changed */ 5043f77c926SAlex Elder state = gsi_evt_ring_state(gsi, evt_ring_id); 5053f77c926SAlex Elder if (state == GSI_EVT_RING_STATE_ALLOCATED) 506428b448eSAlex Elder return; 507428b448eSAlex Elder 508f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u bad state %u after reset\n", 5093f77c926SAlex Elder evt_ring_id, state); 510650d1603SAlex Elder } 511650d1603SAlex Elder 512650d1603SAlex Elder /* Issue a hardware de-allocation request for an allocated event ring */ 513650d1603SAlex Elder static void gsi_evt_ring_de_alloc_command(struct gsi *gsi, u32 evt_ring_id) 514650d1603SAlex Elder { 5153f77c926SAlex Elder enum gsi_evt_ring_state state; 516650d1603SAlex Elder 5173f77c926SAlex Elder state = gsi_evt_ring_state(gsi, evt_ring_id); 5183f77c926SAlex Elder if (state != GSI_EVT_RING_STATE_ALLOCATED) { 519f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u state %u before dealloc\n", 5203f77c926SAlex Elder evt_ring_id, state); 521650d1603SAlex Elder return; 522650d1603SAlex Elder } 523650d1603SAlex Elder 524d9cbe818SAlex Elder gsi_evt_ring_command(gsi, evt_ring_id, GSI_EVT_DE_ALLOC); 525428b448eSAlex Elder 526428b448eSAlex Elder /* If successful the event ring state will have changed */ 5273f77c926SAlex Elder state = gsi_evt_ring_state(gsi, evt_ring_id); 5283f77c926SAlex Elder if (state == GSI_EVT_RING_STATE_NOT_ALLOCATED) 529428b448eSAlex Elder return; 530428b448eSAlex Elder 531f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u bad state %u after dealloc\n", 5323f77c926SAlex Elder evt_ring_id, state); 533650d1603SAlex Elder } 534650d1603SAlex Elder 535a2003b30SAlex Elder /* Fetch the current state of a channel from hardware */ 536aba7924fSAlex Elder static enum gsi_channel_state gsi_channel_state(struct gsi_channel *channel) 537650d1603SAlex Elder { 53876924eb9SAlex Elder const struct reg *reg = gsi_reg(channel->gsi, CH_C_CNTXT_0); 539aba7924fSAlex Elder u32 channel_id = gsi_channel_id(channel); 54076924eb9SAlex Elder struct gsi *gsi = channel->gsi; 54176924eb9SAlex Elder void __iomem *virt = gsi->virt; 542650d1603SAlex Elder u32 val; 543650d1603SAlex Elder 54476924eb9SAlex Elder reg = gsi_reg(gsi, CH_C_CNTXT_0); 54576924eb9SAlex Elder val = ioread32(virt + reg_n_offset(reg, channel_id)); 546650d1603SAlex Elder 547650d1603SAlex Elder return u32_get_bits(val, CHSTATE_FMASK); 548650d1603SAlex Elder } 549650d1603SAlex Elder 550650d1603SAlex Elder /* Issue a channel command and wait for it to complete */ 5511169318bSAlex Elder static void 552650d1603SAlex Elder gsi_channel_command(struct gsi_channel *channel, enum gsi_ch_cmd_opcode opcode) 553650d1603SAlex Elder { 554650d1603SAlex Elder u32 channel_id = gsi_channel_id(channel); 555a2003b30SAlex Elder struct gsi *gsi = channel->gsi; 5568463488aSAlex Elder struct device *dev = gsi->dev; 5575791a73cSAlex Elder const struct reg *reg; 558d9cbe818SAlex Elder bool timeout; 559650d1603SAlex Elder u32 val; 560650d1603SAlex Elder 561a60d0632SAlex Elder /* Enable the completion interrupt for the command */ 562a60d0632SAlex Elder gsi_irq_ch_ctrl_enable(gsi, channel_id); 563b054d4f9SAlex Elder 5645791a73cSAlex Elder reg = gsi_reg(gsi, CH_CMD); 565650d1603SAlex Elder val = u32_encode_bits(channel_id, CH_CHID_FMASK); 566650d1603SAlex Elder val |= u32_encode_bits(opcode, CH_OPCODE_FMASK); 5675791a73cSAlex Elder 5685791a73cSAlex Elder timeout = !gsi_command(gsi, reg_offset(reg), val); 569650d1603SAlex Elder 570a60d0632SAlex Elder gsi_irq_ch_ctrl_disable(gsi); 571b054d4f9SAlex Elder 572d9cbe818SAlex Elder if (!timeout) 5731169318bSAlex Elder return; 574650d1603SAlex Elder 5758463488aSAlex Elder dev_err(dev, "GSI command %u for channel %u timed out, state %u\n", 576a2003b30SAlex Elder opcode, channel_id, gsi_channel_state(channel)); 577650d1603SAlex Elder } 578650d1603SAlex Elder 579650d1603SAlex Elder /* Allocate GSI channel in NOT_ALLOCATED state */ 580650d1603SAlex Elder static int gsi_channel_alloc_command(struct gsi *gsi, u32 channel_id) 581650d1603SAlex Elder { 582650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 583a442b3c7SAlex Elder struct device *dev = gsi->dev; 584a2003b30SAlex Elder enum gsi_channel_state state; 585650d1603SAlex Elder 586650d1603SAlex Elder /* Get initial channel state */ 587a2003b30SAlex Elder state = gsi_channel_state(channel); 588a442b3c7SAlex Elder if (state != GSI_CHANNEL_STATE_NOT_ALLOCATED) { 589f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u before alloc\n", 590f8d3bdd5SAlex Elder channel_id, state); 591650d1603SAlex Elder return -EINVAL; 592a442b3c7SAlex Elder } 593650d1603SAlex Elder 5941169318bSAlex Elder gsi_channel_command(channel, GSI_CH_ALLOCATE); 595a2003b30SAlex Elder 5966ffddf3bSAlex Elder /* If successful the channel state will have changed */ 597a2003b30SAlex Elder state = gsi_channel_state(channel); 5986ffddf3bSAlex Elder if (state == GSI_CHANNEL_STATE_ALLOCATED) 5996ffddf3bSAlex Elder return 0; 6006ffddf3bSAlex Elder 601f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u after alloc\n", 602f8d3bdd5SAlex Elder channel_id, state); 603650d1603SAlex Elder 6046ffddf3bSAlex Elder return -EIO; 605650d1603SAlex Elder } 606650d1603SAlex Elder 607650d1603SAlex Elder /* Start an ALLOCATED channel */ 608650d1603SAlex Elder static int gsi_channel_start_command(struct gsi_channel *channel) 609650d1603SAlex Elder { 610a442b3c7SAlex Elder struct device *dev = channel->gsi->dev; 611a2003b30SAlex Elder enum gsi_channel_state state; 612650d1603SAlex Elder 613a2003b30SAlex Elder state = gsi_channel_state(channel); 614650d1603SAlex Elder if (state != GSI_CHANNEL_STATE_ALLOCATED && 615a442b3c7SAlex Elder state != GSI_CHANNEL_STATE_STOPPED) { 616f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u before start\n", 617f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 618650d1603SAlex Elder return -EINVAL; 619a442b3c7SAlex Elder } 620650d1603SAlex Elder 6211169318bSAlex Elder gsi_channel_command(channel, GSI_CH_START); 622a2003b30SAlex Elder 6236ffddf3bSAlex Elder /* If successful the channel state will have changed */ 624a2003b30SAlex Elder state = gsi_channel_state(channel); 6256ffddf3bSAlex Elder if (state == GSI_CHANNEL_STATE_STARTED) 6266ffddf3bSAlex Elder return 0; 6276ffddf3bSAlex Elder 628f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u after start\n", 629f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 630650d1603SAlex Elder 6316ffddf3bSAlex Elder return -EIO; 632650d1603SAlex Elder } 633650d1603SAlex Elder 634650d1603SAlex Elder /* Stop a GSI channel in STARTED state */ 635650d1603SAlex Elder static int gsi_channel_stop_command(struct gsi_channel *channel) 636650d1603SAlex Elder { 637a442b3c7SAlex Elder struct device *dev = channel->gsi->dev; 638a2003b30SAlex Elder enum gsi_channel_state state; 639650d1603SAlex Elder 640a2003b30SAlex Elder state = gsi_channel_state(channel); 6415468cbcdSAlex Elder 6425468cbcdSAlex Elder /* Channel could have entered STOPPED state since last call 6435468cbcdSAlex Elder * if it timed out. If so, we're done. 6445468cbcdSAlex Elder */ 6455468cbcdSAlex Elder if (state == GSI_CHANNEL_STATE_STOPPED) 6465468cbcdSAlex Elder return 0; 6475468cbcdSAlex Elder 648650d1603SAlex Elder if (state != GSI_CHANNEL_STATE_STARTED && 649a442b3c7SAlex Elder state != GSI_CHANNEL_STATE_STOP_IN_PROC) { 650f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u before stop\n", 651f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 652650d1603SAlex Elder return -EINVAL; 653a442b3c7SAlex Elder } 654650d1603SAlex Elder 6551169318bSAlex Elder gsi_channel_command(channel, GSI_CH_STOP); 656a2003b30SAlex Elder 6576ffddf3bSAlex Elder /* If successful the channel state will have changed */ 658a2003b30SAlex Elder state = gsi_channel_state(channel); 6596ffddf3bSAlex Elder if (state == GSI_CHANNEL_STATE_STOPPED) 6606ffddf3bSAlex Elder return 0; 661650d1603SAlex Elder 662650d1603SAlex Elder /* We may have to try again if stop is in progress */ 663a2003b30SAlex Elder if (state == GSI_CHANNEL_STATE_STOP_IN_PROC) 664650d1603SAlex Elder return -EAGAIN; 665650d1603SAlex Elder 666f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u after stop\n", 667f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 668650d1603SAlex Elder 669650d1603SAlex Elder return -EIO; 670650d1603SAlex Elder } 671650d1603SAlex Elder 672650d1603SAlex Elder /* Reset a GSI channel in ALLOCATED or ERROR state. */ 673650d1603SAlex Elder static void gsi_channel_reset_command(struct gsi_channel *channel) 674650d1603SAlex Elder { 675a442b3c7SAlex Elder struct device *dev = channel->gsi->dev; 676a2003b30SAlex Elder enum gsi_channel_state state; 677650d1603SAlex Elder 67874401946SAlex Elder /* A short delay is required before a RESET command */ 67974401946SAlex Elder usleep_range(USEC_PER_MSEC, 2 * USEC_PER_MSEC); 680650d1603SAlex Elder 681a2003b30SAlex Elder state = gsi_channel_state(channel); 682a2003b30SAlex Elder if (state != GSI_CHANNEL_STATE_STOPPED && 683a2003b30SAlex Elder state != GSI_CHANNEL_STATE_ERROR) { 6845d28913dSAlex Elder /* No need to reset a channel already in ALLOCATED state */ 6855d28913dSAlex Elder if (state != GSI_CHANNEL_STATE_ALLOCATED) 686f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u before reset\n", 687f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 688650d1603SAlex Elder return; 689650d1603SAlex Elder } 690650d1603SAlex Elder 6911169318bSAlex Elder gsi_channel_command(channel, GSI_CH_RESET); 692a2003b30SAlex Elder 6936ffddf3bSAlex Elder /* If successful the channel state will have changed */ 694a2003b30SAlex Elder state = gsi_channel_state(channel); 6956ffddf3bSAlex Elder if (state != GSI_CHANNEL_STATE_ALLOCATED) 696f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u after reset\n", 697f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 698650d1603SAlex Elder } 699650d1603SAlex Elder 700650d1603SAlex Elder /* Deallocate an ALLOCATED GSI channel */ 701650d1603SAlex Elder static void gsi_channel_de_alloc_command(struct gsi *gsi, u32 channel_id) 702650d1603SAlex Elder { 703650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 704a442b3c7SAlex Elder struct device *dev = gsi->dev; 705a2003b30SAlex Elder enum gsi_channel_state state; 706650d1603SAlex Elder 707a2003b30SAlex Elder state = gsi_channel_state(channel); 708a2003b30SAlex Elder if (state != GSI_CHANNEL_STATE_ALLOCATED) { 709f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u before dealloc\n", 710f8d3bdd5SAlex Elder channel_id, state); 711650d1603SAlex Elder return; 712650d1603SAlex Elder } 713650d1603SAlex Elder 7141169318bSAlex Elder gsi_channel_command(channel, GSI_CH_DE_ALLOC); 715a2003b30SAlex Elder 7166ffddf3bSAlex Elder /* If successful the channel state will have changed */ 717a2003b30SAlex Elder state = gsi_channel_state(channel); 7186ffddf3bSAlex Elder 7196ffddf3bSAlex Elder if (state != GSI_CHANNEL_STATE_NOT_ALLOCATED) 720f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u after dealloc\n", 721f8d3bdd5SAlex Elder channel_id, state); 722650d1603SAlex Elder } 723650d1603SAlex Elder 724650d1603SAlex Elder /* Ring an event ring doorbell, reporting the last entry processed by the AP. 725650d1603SAlex Elder * The index argument (modulo the ring count) is the first unfilled entry, so 726650d1603SAlex Elder * we supply one less than that with the doorbell. Update the event ring 727650d1603SAlex Elder * index field with the value provided. 728650d1603SAlex Elder */ 729650d1603SAlex Elder static void gsi_evt_ring_doorbell(struct gsi *gsi, u32 evt_ring_id, u32 index) 730650d1603SAlex Elder { 731d1ce6395SAlex Elder const struct reg *reg = gsi_reg(gsi, EV_CH_E_DOORBELL_0); 732650d1603SAlex Elder struct gsi_ring *ring = &gsi->evt_ring[evt_ring_id].ring; 733650d1603SAlex Elder u32 val; 734650d1603SAlex Elder 735650d1603SAlex Elder ring->index = index; /* Next unused entry */ 736650d1603SAlex Elder 737650d1603SAlex Elder /* Note: index *must* be used modulo the ring count here */ 738650d1603SAlex Elder val = gsi_ring_addr(ring, (index - 1) % ring->count); 739d1ce6395SAlex Elder iowrite32(val, gsi->virt + reg_n_offset(reg, evt_ring_id)); 740650d1603SAlex Elder } 741650d1603SAlex Elder 742650d1603SAlex Elder /* Program an event ring for use */ 743650d1603SAlex Elder static void gsi_evt_ring_program(struct gsi *gsi, u32 evt_ring_id) 744650d1603SAlex Elder { 745650d1603SAlex Elder struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id]; 7465fb859f7SAlex Elder struct gsi_ring *ring = &evt_ring->ring; 747d1ce6395SAlex Elder const struct reg *reg; 7485fb859f7SAlex Elder size_t size; 749650d1603SAlex Elder u32 val; 750650d1603SAlex Elder 751d1ce6395SAlex Elder reg = gsi_reg(gsi, EV_CH_E_CNTXT_0); 75246dda53eSAlex Elder /* We program all event rings as GPI type/protocol */ 75346dda53eSAlex Elder val = u32_encode_bits(GSI_CHANNEL_TYPE_GPI, EV_CHTYPE_FMASK); 754650d1603SAlex Elder val |= EV_INTYPE_FMASK; 755650d1603SAlex Elder val |= u32_encode_bits(GSI_RING_ELEMENT_SIZE, EV_ELEMENT_SIZE_FMASK); 756d1ce6395SAlex Elder iowrite32(val, gsi->virt + reg_n_offset(reg, evt_ring_id)); 757650d1603SAlex Elder 758d1ce6395SAlex Elder reg = gsi_reg(gsi, EV_CH_E_CNTXT_1); 7595fb859f7SAlex Elder size = ring->count * GSI_RING_ELEMENT_SIZE; 7600ec573efSAlex Elder val = ev_ch_e_cntxt_1_length_encode(gsi->version, size); 761d1ce6395SAlex Elder iowrite32(val, gsi->virt + reg_n_offset(reg, evt_ring_id)); 762650d1603SAlex Elder 763650d1603SAlex Elder /* The context 2 and 3 registers store the low-order and 764650d1603SAlex Elder * high-order 32 bits of the address of the event ring, 765650d1603SAlex Elder * respectively. 766650d1603SAlex Elder */ 767d1ce6395SAlex Elder reg = gsi_reg(gsi, EV_CH_E_CNTXT_2); 7685fb859f7SAlex Elder val = lower_32_bits(ring->addr); 769d1ce6395SAlex Elder iowrite32(val, gsi->virt + reg_n_offset(reg, evt_ring_id)); 770d1ce6395SAlex Elder 771d1ce6395SAlex Elder reg = gsi_reg(gsi, EV_CH_E_CNTXT_3); 7725fb859f7SAlex Elder val = upper_32_bits(ring->addr); 773d1ce6395SAlex Elder iowrite32(val, gsi->virt + reg_n_offset(reg, evt_ring_id)); 774650d1603SAlex Elder 775650d1603SAlex Elder /* Enable interrupt moderation by setting the moderation delay */ 776d1ce6395SAlex Elder reg = gsi_reg(gsi, EV_CH_E_CNTXT_8); 777650d1603SAlex Elder val = u32_encode_bits(GSI_EVT_RING_INT_MODT, MODT_FMASK); 778650d1603SAlex Elder val |= u32_encode_bits(1, MODC_FMASK); /* comes from channel */ 779d1ce6395SAlex Elder iowrite32(val, gsi->virt + reg_n_offset(reg, evt_ring_id)); 780650d1603SAlex Elder 781650d1603SAlex Elder /* No MSI write data, and MSI address high and low address is 0 */ 782d1ce6395SAlex Elder reg = gsi_reg(gsi, EV_CH_E_CNTXT_9); 783d1ce6395SAlex Elder iowrite32(0, gsi->virt + reg_n_offset(reg, evt_ring_id)); 784d1ce6395SAlex Elder 785d1ce6395SAlex Elder reg = gsi_reg(gsi, EV_CH_E_CNTXT_10); 786d1ce6395SAlex Elder iowrite32(0, gsi->virt + reg_n_offset(reg, evt_ring_id)); 787d1ce6395SAlex Elder 788d1ce6395SAlex Elder reg = gsi_reg(gsi, EV_CH_E_CNTXT_11); 789d1ce6395SAlex Elder iowrite32(0, gsi->virt + reg_n_offset(reg, evt_ring_id)); 790650d1603SAlex Elder 791650d1603SAlex Elder /* We don't need to get event read pointer updates */ 792d1ce6395SAlex Elder reg = gsi_reg(gsi, EV_CH_E_CNTXT_12); 793d1ce6395SAlex Elder iowrite32(0, gsi->virt + reg_n_offset(reg, evt_ring_id)); 794d1ce6395SAlex Elder 795d1ce6395SAlex Elder reg = gsi_reg(gsi, EV_CH_E_CNTXT_13); 796d1ce6395SAlex Elder iowrite32(0, gsi->virt + reg_n_offset(reg, evt_ring_id)); 797650d1603SAlex Elder 7985fb859f7SAlex Elder /* Finally, tell the hardware our "last processed" event (arbitrary) */ 7995fb859f7SAlex Elder gsi_evt_ring_doorbell(gsi, evt_ring_id, ring->index); 800650d1603SAlex Elder } 801650d1603SAlex Elder 802e6316920SAlex Elder /* Find the transaction whose completion indicates a channel is quiesced */ 803650d1603SAlex Elder static struct gsi_trans *gsi_channel_trans_last(struct gsi_channel *channel) 804650d1603SAlex Elder { 805650d1603SAlex Elder struct gsi_trans_info *trans_info = &channel->trans_info; 8064601e755SAlex Elder u32 pending_id = trans_info->pending_id; 807650d1603SAlex Elder struct gsi_trans *trans; 808c30623eaSAlex Elder u16 trans_id; 809650d1603SAlex Elder 8104601e755SAlex Elder if (channel->toward_ipa && pending_id != trans_info->free_id) { 8114601e755SAlex Elder /* There is a small chance a TX transaction got allocated 8124601e755SAlex Elder * just before we disabled transmits, so check for that. 8134601e755SAlex Elder * The last allocated, committed, or pending transaction 814e68d1d15SAlex Elder * precedes the first free transaction. 815e68d1d15SAlex Elder */ 816c30623eaSAlex Elder trans_id = trans_info->free_id - 1; 8174601e755SAlex Elder } else if (trans_info->polled_id != pending_id) { 818e6316920SAlex Elder /* Otherwise (TX or RX) we want to wait for anything that 819e6316920SAlex Elder * has completed, or has been polled but not released yet. 820897c0ce6SAlex Elder * 821e68d1d15SAlex Elder * The last completed or polled transaction precedes the 822e68d1d15SAlex Elder * first pending transaction. 823e6316920SAlex Elder */ 8244601e755SAlex Elder trans_id = pending_id - 1; 825897c0ce6SAlex Elder } else { 8264601e755SAlex Elder return NULL; 827897c0ce6SAlex Elder } 8284601e755SAlex Elder 829650d1603SAlex Elder /* Caller will wait for this, so take a reference */ 8304601e755SAlex Elder trans = &trans_info->trans[trans_id % channel->tre_count]; 831650d1603SAlex Elder refcount_inc(&trans->refcount); 832650d1603SAlex Elder 833650d1603SAlex Elder return trans; 834650d1603SAlex Elder } 835650d1603SAlex Elder 836650d1603SAlex Elder /* Wait for transaction activity on a channel to complete */ 837650d1603SAlex Elder static void gsi_channel_trans_quiesce(struct gsi_channel *channel) 838650d1603SAlex Elder { 839650d1603SAlex Elder struct gsi_trans *trans; 840650d1603SAlex Elder 841650d1603SAlex Elder /* Get the last transaction, and wait for it to complete */ 842650d1603SAlex Elder trans = gsi_channel_trans_last(channel); 843650d1603SAlex Elder if (trans) { 844650d1603SAlex Elder wait_for_completion(&trans->completion); 845650d1603SAlex Elder gsi_trans_free(trans); 846650d1603SAlex Elder } 847650d1603SAlex Elder } 848650d1603SAlex Elder 84957ab8ca4SAlex Elder /* Program a channel for use; there is no gsi_channel_deprogram() */ 850650d1603SAlex Elder static void gsi_channel_program(struct gsi_channel *channel, bool doorbell) 851650d1603SAlex Elder { 852650d1603SAlex Elder size_t size = channel->tre_ring.count * GSI_RING_ELEMENT_SIZE; 853650d1603SAlex Elder u32 channel_id = gsi_channel_id(channel); 854650d1603SAlex Elder union gsi_channel_scratch scr = { }; 855650d1603SAlex Elder struct gsi_channel_scratch_gpi *gpi; 856650d1603SAlex Elder struct gsi *gsi = channel->gsi; 857d2bb6e65SAlex Elder const struct reg *reg; 858650d1603SAlex Elder u32 wrr_weight = 0; 85976924eb9SAlex Elder u32 offset; 860650d1603SAlex Elder u32 val; 861650d1603SAlex Elder 86276924eb9SAlex Elder reg = gsi_reg(gsi, CH_C_CNTXT_0); 86376924eb9SAlex Elder 86446dda53eSAlex Elder /* We program all channels as GPI type/protocol */ 8650ec573efSAlex Elder val = ch_c_cntxt_0_type_encode(gsi->version, GSI_CHANNEL_TYPE_GPI); 866650d1603SAlex Elder if (channel->toward_ipa) 867650d1603SAlex Elder val |= CHTYPE_DIR_FMASK; 868650d1603SAlex Elder val |= u32_encode_bits(channel->evt_ring_id, ERINDEX_FMASK); 869650d1603SAlex Elder val |= u32_encode_bits(GSI_RING_ELEMENT_SIZE, ELEMENT_SIZE_FMASK); 87076924eb9SAlex Elder iowrite32(val, gsi->virt + reg_n_offset(reg, channel_id)); 871650d1603SAlex Elder 87276924eb9SAlex Elder reg = gsi_reg(gsi, CH_C_CNTXT_1); 8730ec573efSAlex Elder val = ch_c_cntxt_1_length_encode(gsi->version, size); 87476924eb9SAlex Elder iowrite32(val, gsi->virt + reg_n_offset(reg, channel_id)); 875650d1603SAlex Elder 876650d1603SAlex Elder /* The context 2 and 3 registers store the low-order and 877650d1603SAlex Elder * high-order 32 bits of the address of the channel ring, 878650d1603SAlex Elder * respectively. 879650d1603SAlex Elder */ 88076924eb9SAlex Elder reg = gsi_reg(gsi, CH_C_CNTXT_2); 8813c54b7beSAlex Elder val = lower_32_bits(channel->tre_ring.addr); 88276924eb9SAlex Elder iowrite32(val, gsi->virt + reg_n_offset(reg, channel_id)); 88376924eb9SAlex Elder 88476924eb9SAlex Elder reg = gsi_reg(gsi, CH_C_CNTXT_3); 8853c54b7beSAlex Elder val = upper_32_bits(channel->tre_ring.addr); 88676924eb9SAlex Elder iowrite32(val, gsi->virt + reg_n_offset(reg, channel_id)); 887650d1603SAlex Elder 888d2bb6e65SAlex Elder reg = gsi_reg(gsi, CH_C_QOS); 889d2bb6e65SAlex Elder 890650d1603SAlex Elder /* Command channel gets low weighted round-robin priority */ 891650d1603SAlex Elder if (channel->command) 892*f50ca7ceSAlex Elder wrr_weight = reg_field_max(reg, WRR_WEIGHT); 893*f50ca7ceSAlex Elder val = reg_encode(reg, WRR_WEIGHT, wrr_weight); 894650d1603SAlex Elder 895650d1603SAlex Elder /* Max prefetch is 1 segment (do not set MAX_PREFETCH_FMASK) */ 896650d1603SAlex Elder 897d7f3087bSAlex Elder /* No need to use the doorbell engine starting at IPA v4.0 */ 898d7f3087bSAlex Elder if (gsi->version < IPA_VERSION_4_0 && doorbell) 899*f50ca7ceSAlex Elder val |= reg_bit(reg, USE_DB_ENG); 900650d1603SAlex Elder 9019f848198SAlex Elder /* v4.0 introduces an escape buffer for prefetch. We use it 9029f848198SAlex Elder * on all but the AP command channel. 9039f848198SAlex Elder */ 904d7f3087bSAlex Elder if (gsi->version >= IPA_VERSION_4_0 && !channel->command) { 905b0b6f0ddSAlex Elder /* If not otherwise set, prefetch buffers are used */ 906b0b6f0ddSAlex Elder if (gsi->version < IPA_VERSION_4_5) 907*f50ca7ceSAlex Elder val |= reg_bit(reg, USE_ESCAPE_BUF_ONLY); 908b0b6f0ddSAlex Elder else 909*f50ca7ceSAlex Elder val |= reg_encode(reg, PREFETCH_MODE, ESCAPE_BUF_ONLY); 910b0b6f0ddSAlex Elder } 91142839f95SAlex Elder /* All channels set DB_IN_BYTES */ 91242839f95SAlex Elder if (gsi->version >= IPA_VERSION_4_9) 913*f50ca7ceSAlex Elder val |= reg_bit(reg, DB_IN_BYTES); 914650d1603SAlex Elder 915d2bb6e65SAlex Elder iowrite32(val, gsi->virt + reg_n_offset(reg, channel_id)); 916650d1603SAlex Elder 917650d1603SAlex Elder /* Now update the scratch registers for GPI protocol */ 918650d1603SAlex Elder gpi = &scr.gpi; 91988e03057SAlex Elder gpi->max_outstanding_tre = channel->trans_tre_max * 920650d1603SAlex Elder GSI_RING_ELEMENT_SIZE; 921650d1603SAlex Elder gpi->outstanding_threshold = 2 * GSI_RING_ELEMENT_SIZE; 922650d1603SAlex Elder 92376924eb9SAlex Elder reg = gsi_reg(gsi, CH_C_SCRATCH_0); 924650d1603SAlex Elder val = scr.data.word1; 92576924eb9SAlex Elder iowrite32(val, gsi->virt + reg_n_offset(reg, channel_id)); 926650d1603SAlex Elder 92776924eb9SAlex Elder reg = gsi_reg(gsi, CH_C_SCRATCH_1); 928650d1603SAlex Elder val = scr.data.word2; 92976924eb9SAlex Elder iowrite32(val, gsi->virt + reg_n_offset(reg, channel_id)); 930650d1603SAlex Elder 93176924eb9SAlex Elder reg = gsi_reg(gsi, CH_C_SCRATCH_2); 932650d1603SAlex Elder val = scr.data.word3; 93376924eb9SAlex Elder iowrite32(val, gsi->virt + reg_n_offset(reg, channel_id)); 934650d1603SAlex Elder 935650d1603SAlex Elder /* We must preserve the upper 16 bits of the last scratch register. 936650d1603SAlex Elder * The next sequence assumes those bits remain unchanged between the 937650d1603SAlex Elder * read and the write. 938650d1603SAlex Elder */ 93976924eb9SAlex Elder reg = gsi_reg(gsi, CH_C_SCRATCH_3); 94076924eb9SAlex Elder offset = reg_n_offset(reg, channel_id); 94176924eb9SAlex Elder val = ioread32(gsi->virt + offset); 942650d1603SAlex Elder val = (scr.data.word4 & GENMASK(31, 16)) | (val & GENMASK(15, 0)); 94376924eb9SAlex Elder iowrite32(val, gsi->virt + offset); 944650d1603SAlex Elder 945650d1603SAlex Elder /* All done! */ 946650d1603SAlex Elder } 947650d1603SAlex Elder 9484a4ba483SAlex Elder static int __gsi_channel_start(struct gsi_channel *channel, bool resume) 949650d1603SAlex Elder { 950893b838eSAlex Elder struct gsi *gsi = channel->gsi; 951650d1603SAlex Elder int ret; 952650d1603SAlex Elder 9534a4ba483SAlex Elder /* Prior to IPA v4.0 suspend/resume is not implemented by GSI */ 9544a4ba483SAlex Elder if (resume && gsi->version < IPA_VERSION_4_0) 955a65c0288SAlex Elder return 0; 9564fef691cSAlex Elder 957650d1603SAlex Elder mutex_lock(&gsi->mutex); 958650d1603SAlex Elder 959a65c0288SAlex Elder ret = gsi_channel_start_command(channel); 960650d1603SAlex Elder 961650d1603SAlex Elder mutex_unlock(&gsi->mutex); 962650d1603SAlex Elder 963650d1603SAlex Elder return ret; 964650d1603SAlex Elder } 965650d1603SAlex Elder 966893b838eSAlex Elder /* Start an allocated GSI channel */ 967893b838eSAlex Elder int gsi_channel_start(struct gsi *gsi, u32 channel_id) 968893b838eSAlex Elder { 969893b838eSAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 970a65c0288SAlex Elder int ret; 971893b838eSAlex Elder 972a65c0288SAlex Elder /* Enable NAPI and the completion interrupt */ 973a65c0288SAlex Elder napi_enable(&channel->napi); 974a65c0288SAlex Elder gsi_irq_ieob_enable_one(gsi, channel->evt_ring_id); 975a65c0288SAlex Elder 9764a4ba483SAlex Elder ret = __gsi_channel_start(channel, false); 977a65c0288SAlex Elder if (ret) { 978a65c0288SAlex Elder gsi_irq_ieob_disable_one(gsi, channel->evt_ring_id); 979a65c0288SAlex Elder napi_disable(&channel->napi); 980a65c0288SAlex Elder } 981a65c0288SAlex Elder 982a65c0288SAlex Elder return ret; 983893b838eSAlex Elder } 984893b838eSAlex Elder 985697e834eSAlex Elder static int gsi_channel_stop_retry(struct gsi_channel *channel) 986650d1603SAlex Elder { 987057ef63fSAlex Elder u32 retries = GSI_CHANNEL_STOP_RETRIES; 988650d1603SAlex Elder int ret; 989650d1603SAlex Elder 990650d1603SAlex Elder do { 991650d1603SAlex Elder ret = gsi_channel_stop_command(channel); 992650d1603SAlex Elder if (ret != -EAGAIN) 993650d1603SAlex Elder break; 9943d60e15fSAlex Elder usleep_range(3 * USEC_PER_MSEC, 5 * USEC_PER_MSEC); 995650d1603SAlex Elder } while (retries--); 996650d1603SAlex Elder 997697e834eSAlex Elder return ret; 998697e834eSAlex Elder } 999697e834eSAlex Elder 10004a4ba483SAlex Elder static int __gsi_channel_stop(struct gsi_channel *channel, bool suspend) 1001697e834eSAlex Elder { 100263ec9be1SAlex Elder struct gsi *gsi = channel->gsi; 1003697e834eSAlex Elder int ret; 1004697e834eSAlex Elder 1005a65c0288SAlex Elder /* Wait for any underway transactions to complete before stopping. */ 1006bd1ea1e4SAlex Elder gsi_channel_trans_quiesce(channel); 1007697e834eSAlex Elder 10084a4ba483SAlex Elder /* Prior to IPA v4.0 suspend/resume is not implemented by GSI */ 10094a4ba483SAlex Elder if (suspend && gsi->version < IPA_VERSION_4_0) 101063ec9be1SAlex Elder return 0; 101163ec9be1SAlex Elder 101263ec9be1SAlex Elder mutex_lock(&gsi->mutex); 101363ec9be1SAlex Elder 101463ec9be1SAlex Elder ret = gsi_channel_stop_retry(channel); 101563ec9be1SAlex Elder 101663ec9be1SAlex Elder mutex_unlock(&gsi->mutex); 101763ec9be1SAlex Elder 101863ec9be1SAlex Elder return ret; 1019650d1603SAlex Elder } 1020650d1603SAlex Elder 1021893b838eSAlex Elder /* Stop a started channel */ 1022893b838eSAlex Elder int gsi_channel_stop(struct gsi *gsi, u32 channel_id) 1023893b838eSAlex Elder { 1024893b838eSAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 1025a65c0288SAlex Elder int ret; 1026893b838eSAlex Elder 10274a4ba483SAlex Elder ret = __gsi_channel_stop(channel, false); 1028a65c0288SAlex Elder if (ret) 1029a65c0288SAlex Elder return ret; 1030a65c0288SAlex Elder 103163ec9be1SAlex Elder /* Disable the completion interrupt and NAPI if successful */ 1032a65c0288SAlex Elder gsi_irq_ieob_disable_one(gsi, channel->evt_ring_id); 1033a65c0288SAlex Elder napi_disable(&channel->napi); 1034a65c0288SAlex Elder 1035a65c0288SAlex Elder return 0; 1036893b838eSAlex Elder } 1037893b838eSAlex Elder 1038ce54993dSAlex Elder /* Reset and reconfigure a channel, (possibly) enabling the doorbell engine */ 1039ce54993dSAlex Elder void gsi_channel_reset(struct gsi *gsi, u32 channel_id, bool doorbell) 1040650d1603SAlex Elder { 1041650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 1042650d1603SAlex Elder 1043650d1603SAlex Elder mutex_lock(&gsi->mutex); 1044650d1603SAlex Elder 1045650d1603SAlex Elder gsi_channel_reset_command(channel); 1046a3f2405bSAlex Elder /* Due to a hardware quirk we may need to reset RX channels twice. */ 1047d7f3087bSAlex Elder if (gsi->version < IPA_VERSION_4_0 && !channel->toward_ipa) 1048650d1603SAlex Elder gsi_channel_reset_command(channel); 1049650d1603SAlex Elder 10505fb859f7SAlex Elder /* Hardware assumes this is 0 following reset */ 10515fb859f7SAlex Elder channel->tre_ring.index = 0; 1052ce54993dSAlex Elder gsi_channel_program(channel, doorbell); 1053650d1603SAlex Elder gsi_channel_trans_cancel_pending(channel); 1054650d1603SAlex Elder 1055650d1603SAlex Elder mutex_unlock(&gsi->mutex); 1056650d1603SAlex Elder } 1057650d1603SAlex Elder 1058decfef0fSAlex Elder /* Stop a started channel for suspend */ 1059decfef0fSAlex Elder int gsi_channel_suspend(struct gsi *gsi, u32 channel_id) 1060650d1603SAlex Elder { 1061650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 1062b1750723SAlex Elder int ret; 1063650d1603SAlex Elder 10644a4ba483SAlex Elder ret = __gsi_channel_stop(channel, true); 1065b1750723SAlex Elder if (ret) 1066b1750723SAlex Elder return ret; 1067b1750723SAlex Elder 1068b1750723SAlex Elder /* Ensure NAPI polling has finished. */ 1069b1750723SAlex Elder napi_synchronize(&channel->napi); 1070b1750723SAlex Elder 1071b1750723SAlex Elder return 0; 1072650d1603SAlex Elder } 1073650d1603SAlex Elder 1074decfef0fSAlex Elder /* Resume a suspended channel (starting if stopped) */ 1075decfef0fSAlex Elder int gsi_channel_resume(struct gsi *gsi, u32 channel_id) 1076650d1603SAlex Elder { 1077650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 1078650d1603SAlex Elder 10794a4ba483SAlex Elder return __gsi_channel_start(channel, true); 1080650d1603SAlex Elder } 1081650d1603SAlex Elder 108245a42a3cSAlex Elder /* Prevent all GSI interrupts while suspended */ 108345a42a3cSAlex Elder void gsi_suspend(struct gsi *gsi) 108445a42a3cSAlex Elder { 108545a42a3cSAlex Elder disable_irq(gsi->irq); 108645a42a3cSAlex Elder } 108745a42a3cSAlex Elder 108845a42a3cSAlex Elder /* Allow all GSI interrupts again when resuming */ 108945a42a3cSAlex Elder void gsi_resume(struct gsi *gsi) 109045a42a3cSAlex Elder { 109145a42a3cSAlex Elder enable_irq(gsi->irq); 109245a42a3cSAlex Elder } 109345a42a3cSAlex Elder 10944e0f28e9SAlex Elder void gsi_trans_tx_committed(struct gsi_trans *trans) 10954e0f28e9SAlex Elder { 10964e0f28e9SAlex Elder struct gsi_channel *channel = &trans->gsi->channel[trans->channel_id]; 10974e0f28e9SAlex Elder 10984e0f28e9SAlex Elder channel->trans_count++; 10994e0f28e9SAlex Elder channel->byte_count += trans->len; 110065d39497SAlex Elder 110165d39497SAlex Elder trans->trans_count = channel->trans_count; 110265d39497SAlex Elder trans->byte_count = channel->byte_count; 11034e0f28e9SAlex Elder } 11044e0f28e9SAlex Elder 1105bcec9ecbSAlex Elder void gsi_trans_tx_queued(struct gsi_trans *trans) 1106650d1603SAlex Elder { 1107bcec9ecbSAlex Elder u32 channel_id = trans->channel_id; 1108bcec9ecbSAlex Elder struct gsi *gsi = trans->gsi; 1109bcec9ecbSAlex Elder struct gsi_channel *channel; 1110650d1603SAlex Elder u32 trans_count; 1111650d1603SAlex Elder u32 byte_count; 1112650d1603SAlex Elder 1113bcec9ecbSAlex Elder channel = &gsi->channel[channel_id]; 1114bcec9ecbSAlex Elder 1115650d1603SAlex Elder byte_count = channel->byte_count - channel->queued_byte_count; 1116650d1603SAlex Elder trans_count = channel->trans_count - channel->queued_trans_count; 1117650d1603SAlex Elder channel->queued_byte_count = channel->byte_count; 1118650d1603SAlex Elder channel->queued_trans_count = channel->trans_count; 1119650d1603SAlex Elder 1120bcec9ecbSAlex Elder ipa_gsi_channel_tx_queued(gsi, channel_id, trans_count, byte_count); 1121650d1603SAlex Elder } 1122650d1603SAlex Elder 1123650d1603SAlex Elder /** 1124c5bddecbSAlex Elder * gsi_trans_tx_completed() - Report completed TX transactions 1125c5bddecbSAlex Elder * @trans: TX channel transaction that has completed 1126650d1603SAlex Elder * 1127c5bddecbSAlex Elder * Report that a transaction on a TX channel has completed. At the time a 1128c5bddecbSAlex Elder * transaction is committed, we record *in the transaction* its channel's 1129c5bddecbSAlex Elder * committed transaction and byte counts. Transactions are completed in 1130c5bddecbSAlex Elder * order, and the difference between the channel's byte/transaction count 1131c5bddecbSAlex Elder * when the transaction was committed and when it completes tells us 1132c5bddecbSAlex Elder * exactly how much data has been transferred while the transaction was 1133c5bddecbSAlex Elder * pending. 1134650d1603SAlex Elder * 1135c5bddecbSAlex Elder * We report this information to the network stack, which uses it to manage 1136c5bddecbSAlex Elder * the rate at which data is sent to hardware. 1137650d1603SAlex Elder */ 1138c5bddecbSAlex Elder static void gsi_trans_tx_completed(struct gsi_trans *trans) 1139650d1603SAlex Elder { 1140c5bddecbSAlex Elder u32 channel_id = trans->channel_id; 1141c5bddecbSAlex Elder struct gsi *gsi = trans->gsi; 1142c5bddecbSAlex Elder struct gsi_channel *channel; 1143c5bddecbSAlex Elder u32 trans_count; 1144c5bddecbSAlex Elder u32 byte_count; 1145c5bddecbSAlex Elder 1146c5bddecbSAlex Elder channel = &gsi->channel[channel_id]; 1147c5bddecbSAlex Elder trans_count = trans->trans_count - channel->compl_trans_count; 1148c5bddecbSAlex Elder byte_count = trans->byte_count - channel->compl_byte_count; 1149650d1603SAlex Elder 1150650d1603SAlex Elder channel->compl_trans_count += trans_count; 115165d39497SAlex Elder channel->compl_byte_count += byte_count; 1152650d1603SAlex Elder 1153c5bddecbSAlex Elder ipa_gsi_channel_tx_completed(gsi, channel_id, trans_count, byte_count); 1154650d1603SAlex Elder } 1155650d1603SAlex Elder 1156650d1603SAlex Elder /* Channel control interrupt handler */ 1157650d1603SAlex Elder static void gsi_isr_chan_ctrl(struct gsi *gsi) 1158650d1603SAlex Elder { 11597ba51aa2SAlex Elder const struct reg *reg; 1160650d1603SAlex Elder u32 channel_mask; 1161650d1603SAlex Elder 11627ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SRC_CH_IRQ); 11637ba51aa2SAlex Elder channel_mask = ioread32(gsi->virt + reg_offset(reg)); 11647ba51aa2SAlex Elder 11657ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SRC_CH_IRQ_CLR); 11667ba51aa2SAlex Elder iowrite32(channel_mask, gsi->virt + reg_offset(reg)); 1167650d1603SAlex Elder 1168650d1603SAlex Elder while (channel_mask) { 1169650d1603SAlex Elder u32 channel_id = __ffs(channel_mask); 1170650d1603SAlex Elder 1171650d1603SAlex Elder channel_mask ^= BIT(channel_id); 1172650d1603SAlex Elder 11737ece9eaaSAlex Elder complete(&gsi->completion); 1174650d1603SAlex Elder } 1175650d1603SAlex Elder } 1176650d1603SAlex Elder 1177650d1603SAlex Elder /* Event ring control interrupt handler */ 1178650d1603SAlex Elder static void gsi_isr_evt_ctrl(struct gsi *gsi) 1179650d1603SAlex Elder { 11807ba51aa2SAlex Elder const struct reg *reg; 1181650d1603SAlex Elder u32 event_mask; 1182650d1603SAlex Elder 11837ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SRC_EV_CH_IRQ); 11847ba51aa2SAlex Elder event_mask = ioread32(gsi->virt + reg_offset(reg)); 11857ba51aa2SAlex Elder 11867ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SRC_EV_CH_IRQ_CLR); 11877ba51aa2SAlex Elder iowrite32(event_mask, gsi->virt + reg_offset(reg)); 1188650d1603SAlex Elder 1189650d1603SAlex Elder while (event_mask) { 1190650d1603SAlex Elder u32 evt_ring_id = __ffs(event_mask); 1191650d1603SAlex Elder 1192650d1603SAlex Elder event_mask ^= BIT(evt_ring_id); 1193650d1603SAlex Elder 11947ece9eaaSAlex Elder complete(&gsi->completion); 1195650d1603SAlex Elder } 1196650d1603SAlex Elder } 1197650d1603SAlex Elder 1198650d1603SAlex Elder /* Global channel error interrupt handler */ 1199650d1603SAlex Elder static void 1200650d1603SAlex Elder gsi_isr_glob_chan_err(struct gsi *gsi, u32 err_ee, u32 channel_id, u32 code) 1201650d1603SAlex Elder { 12027b0ac8f6SAlex Elder if (code == GSI_OUT_OF_RESOURCES) { 1203650d1603SAlex Elder dev_err(gsi->dev, "channel %u out of resources\n", channel_id); 12047ece9eaaSAlex Elder complete(&gsi->completion); 1205650d1603SAlex Elder return; 1206650d1603SAlex Elder } 1207650d1603SAlex Elder 1208650d1603SAlex Elder /* Report, but otherwise ignore all other error codes */ 1209650d1603SAlex Elder dev_err(gsi->dev, "channel %u global error ee 0x%08x code 0x%08x\n", 1210650d1603SAlex Elder channel_id, err_ee, code); 1211650d1603SAlex Elder } 1212650d1603SAlex Elder 1213650d1603SAlex Elder /* Global event error interrupt handler */ 1214650d1603SAlex Elder static void 1215650d1603SAlex Elder gsi_isr_glob_evt_err(struct gsi *gsi, u32 err_ee, u32 evt_ring_id, u32 code) 1216650d1603SAlex Elder { 12177b0ac8f6SAlex Elder if (code == GSI_OUT_OF_RESOURCES) { 1218650d1603SAlex Elder struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id]; 1219650d1603SAlex Elder u32 channel_id = gsi_channel_id(evt_ring->channel); 1220650d1603SAlex Elder 12217ece9eaaSAlex Elder complete(&gsi->completion); 1222650d1603SAlex Elder dev_err(gsi->dev, "evt_ring for channel %u out of resources\n", 1223650d1603SAlex Elder channel_id); 1224650d1603SAlex Elder return; 1225650d1603SAlex Elder } 1226650d1603SAlex Elder 1227650d1603SAlex Elder /* Report, but otherwise ignore all other error codes */ 1228650d1603SAlex Elder dev_err(gsi->dev, "event ring %u global error ee %u code 0x%08x\n", 1229650d1603SAlex Elder evt_ring_id, err_ee, code); 1230650d1603SAlex Elder } 1231650d1603SAlex Elder 1232650d1603SAlex Elder /* Global error interrupt handler */ 1233650d1603SAlex Elder static void gsi_isr_glob_err(struct gsi *gsi) 1234650d1603SAlex Elder { 1235650d1603SAlex Elder enum gsi_err_type type; 1236650d1603SAlex Elder enum gsi_err_code code; 12375791a73cSAlex Elder const struct reg *reg; 12385791a73cSAlex Elder u32 offset; 1239650d1603SAlex Elder u32 which; 1240650d1603SAlex Elder u32 val; 1241650d1603SAlex Elder u32 ee; 1242650d1603SAlex Elder 1243650d1603SAlex Elder /* Get the logged error, then reinitialize the log */ 12445791a73cSAlex Elder reg = gsi_reg(gsi, ERROR_LOG); 12455791a73cSAlex Elder offset = reg_offset(reg); 12465791a73cSAlex Elder val = ioread32(gsi->virt + offset); 12475791a73cSAlex Elder iowrite32(0, gsi->virt + offset); 1248650d1603SAlex Elder 12495791a73cSAlex Elder reg = gsi_reg(gsi, ERROR_LOG_CLR); 12505791a73cSAlex Elder iowrite32(~0, gsi->virt + reg_offset(reg)); 12515791a73cSAlex Elder 12525791a73cSAlex Elder /* Parse the error value */ 1253650d1603SAlex Elder ee = u32_get_bits(val, ERR_EE_FMASK); 1254650d1603SAlex Elder type = u32_get_bits(val, ERR_TYPE_FMASK); 1255d6c9e3f5SAlex Elder which = u32_get_bits(val, ERR_VIRT_IDX_FMASK); 1256650d1603SAlex Elder code = u32_get_bits(val, ERR_CODE_FMASK); 1257650d1603SAlex Elder 1258650d1603SAlex Elder if (type == GSI_ERR_TYPE_CHAN) 1259650d1603SAlex Elder gsi_isr_glob_chan_err(gsi, ee, which, code); 1260650d1603SAlex Elder else if (type == GSI_ERR_TYPE_EVT) 1261650d1603SAlex Elder gsi_isr_glob_evt_err(gsi, ee, which, code); 1262650d1603SAlex Elder else /* type GSI_ERR_TYPE_GLOB should be fatal */ 1263650d1603SAlex Elder dev_err(gsi->dev, "unexpected global error 0x%08x\n", type); 1264650d1603SAlex Elder } 1265650d1603SAlex Elder 1266650d1603SAlex Elder /* Generic EE interrupt handler */ 1267650d1603SAlex Elder static void gsi_isr_gp_int1(struct gsi *gsi) 1268650d1603SAlex Elder { 12697ba51aa2SAlex Elder const struct reg *reg; 1270650d1603SAlex Elder u32 result; 1271650d1603SAlex Elder u32 val; 1272650d1603SAlex Elder 12734c9d631aSAlex Elder /* This interrupt is used to handle completions of GENERIC GSI 12744c9d631aSAlex Elder * commands. We use these to allocate and halt channels on the 12754c9d631aSAlex Elder * modem's behalf due to a hardware quirk on IPA v4.2. The modem 12764c9d631aSAlex Elder * "owns" channels even when the AP allocates them, and have no 12774c9d631aSAlex Elder * way of knowing whether a modem channel's state has been changed. 12784c9d631aSAlex Elder * 12794c9d631aSAlex Elder * We also use GENERIC commands to enable/disable channel flow 12804c9d631aSAlex Elder * control for IPA v4.2+. 1281f849afccSAlex Elder * 1282f849afccSAlex Elder * It is recommended that we halt the modem channels we allocated 1283f849afccSAlex Elder * when shutting down, but it's possible the channel isn't running 1284f849afccSAlex Elder * at the time we issue the HALT command. We'll get an error in 1285f849afccSAlex Elder * that case, but it's harmless (the channel is already halted). 12864c9d631aSAlex Elder * Similarly, we could get an error back when updating flow control 12874c9d631aSAlex Elder * on a channel because it's not in the proper state. 1288f849afccSAlex Elder * 1289c9d92cf2SAlex Elder * In either case, we silently ignore a INCORRECT_CHANNEL_STATE 1290c9d92cf2SAlex Elder * error if we receive it. 1291f849afccSAlex Elder */ 12927ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SCRATCH_0); 12937ba51aa2SAlex Elder val = ioread32(gsi->virt + reg_offset(reg)); 1294650d1603SAlex Elder result = u32_get_bits(val, GENERIC_EE_RESULT_FMASK); 1295f849afccSAlex Elder 1296f849afccSAlex Elder switch (result) { 1297f849afccSAlex Elder case GENERIC_EE_SUCCESS: 1298c9d92cf2SAlex Elder case GENERIC_EE_INCORRECT_CHANNEL_STATE: 129911361456SAlex Elder gsi->result = 0; 130011361456SAlex Elder break; 130111361456SAlex Elder 130211361456SAlex Elder case GENERIC_EE_RETRY: 130311361456SAlex Elder gsi->result = -EAGAIN; 1304f849afccSAlex Elder break; 1305f849afccSAlex Elder 1306f849afccSAlex Elder default: 1307650d1603SAlex Elder dev_err(gsi->dev, "global INT1 generic result %u\n", result); 130811361456SAlex Elder gsi->result = -EIO; 1309f849afccSAlex Elder break; 1310f849afccSAlex Elder } 1311650d1603SAlex Elder 1312650d1603SAlex Elder complete(&gsi->completion); 1313650d1603SAlex Elder } 13140b1ba18aSAlex Elder 1315650d1603SAlex Elder /* Inter-EE interrupt handler */ 1316650d1603SAlex Elder static void gsi_isr_glob_ee(struct gsi *gsi) 1317650d1603SAlex Elder { 13187ba51aa2SAlex Elder const struct reg *reg; 1319650d1603SAlex Elder u32 val; 1320650d1603SAlex Elder 13217ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_GLOB_IRQ_STTS); 13227ba51aa2SAlex Elder val = ioread32(gsi->virt + reg_offset(reg)); 1323650d1603SAlex Elder 1324c5ebba75SAlex Elder if (val & ERROR_INT) 1325650d1603SAlex Elder gsi_isr_glob_err(gsi); 1326650d1603SAlex Elder 13277ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_GLOB_IRQ_CLR); 13287ba51aa2SAlex Elder iowrite32(val, gsi->virt + reg_offset(reg)); 1329650d1603SAlex Elder 1330c5ebba75SAlex Elder val &= ~ERROR_INT; 1331650d1603SAlex Elder 1332c5ebba75SAlex Elder if (val & GP_INT1) { 1333c5ebba75SAlex Elder val ^= GP_INT1; 1334650d1603SAlex Elder gsi_isr_gp_int1(gsi); 1335650d1603SAlex Elder } 1336650d1603SAlex Elder 1337650d1603SAlex Elder if (val) 1338650d1603SAlex Elder dev_err(gsi->dev, "unexpected global interrupt 0x%08x\n", val); 1339650d1603SAlex Elder } 1340650d1603SAlex Elder 1341650d1603SAlex Elder /* I/O completion interrupt event */ 1342650d1603SAlex Elder static void gsi_isr_ieob(struct gsi *gsi) 1343650d1603SAlex Elder { 13447ba51aa2SAlex Elder const struct reg *reg; 1345650d1603SAlex Elder u32 event_mask; 1346650d1603SAlex Elder 13477ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SRC_IEOB_IRQ); 13487ba51aa2SAlex Elder event_mask = ioread32(gsi->virt + reg_offset(reg)); 13497ba51aa2SAlex Elder 13507bd9785fSAlex Elder gsi_irq_ieob_disable(gsi, event_mask); 13517ba51aa2SAlex Elder 13527ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SRC_IEOB_IRQ_CLR); 13537ba51aa2SAlex Elder iowrite32(event_mask, gsi->virt + reg_offset(reg)); 1354650d1603SAlex Elder 1355650d1603SAlex Elder while (event_mask) { 1356650d1603SAlex Elder u32 evt_ring_id = __ffs(event_mask); 1357650d1603SAlex Elder 1358650d1603SAlex Elder event_mask ^= BIT(evt_ring_id); 1359650d1603SAlex Elder 1360650d1603SAlex Elder napi_schedule(&gsi->evt_ring[evt_ring_id].channel->napi); 1361650d1603SAlex Elder } 1362650d1603SAlex Elder } 1363650d1603SAlex Elder 1364650d1603SAlex Elder /* General event interrupts represent serious problems, so report them */ 1365650d1603SAlex Elder static void gsi_isr_general(struct gsi *gsi) 1366650d1603SAlex Elder { 1367650d1603SAlex Elder struct device *dev = gsi->dev; 13687ba51aa2SAlex Elder const struct reg *reg; 1369650d1603SAlex Elder u32 val; 1370650d1603SAlex Elder 13717ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_GSI_IRQ_STTS); 13727ba51aa2SAlex Elder val = ioread32(gsi->virt + reg_offset(reg)); 13737ba51aa2SAlex Elder 13747ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_GSI_IRQ_CLR); 13757ba51aa2SAlex Elder iowrite32(val, gsi->virt + reg_offset(reg)); 1376650d1603SAlex Elder 1377650d1603SAlex Elder dev_err(dev, "unexpected general interrupt 0x%08x\n", val); 1378650d1603SAlex Elder } 1379650d1603SAlex Elder 1380650d1603SAlex Elder /** 1381650d1603SAlex Elder * gsi_isr() - Top level GSI interrupt service routine 1382650d1603SAlex Elder * @irq: Interrupt number (ignored) 1383650d1603SAlex Elder * @dev_id: GSI pointer supplied to request_irq() 1384650d1603SAlex Elder * 1385650d1603SAlex Elder * This is the main handler function registered for the GSI IRQ. Each type 1386650d1603SAlex Elder * of interrupt has a separate handler function that is called from here. 1387650d1603SAlex Elder */ 1388650d1603SAlex Elder static irqreturn_t gsi_isr(int irq, void *dev_id) 1389650d1603SAlex Elder { 1390650d1603SAlex Elder struct gsi *gsi = dev_id; 13917ba51aa2SAlex Elder const struct reg *reg; 1392650d1603SAlex Elder u32 intr_mask; 1393650d1603SAlex Elder u32 cnt = 0; 13947ba51aa2SAlex Elder u32 offset; 13957ba51aa2SAlex Elder 13967ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_TYPE_IRQ); 13977ba51aa2SAlex Elder offset = reg_offset(reg); 1398650d1603SAlex Elder 1399f9b28804SAlex Elder /* enum gsi_irq_type_id defines GSI interrupt types */ 14007ba51aa2SAlex Elder while ((intr_mask = ioread32(gsi->virt + offset))) { 1401650d1603SAlex Elder /* intr_mask contains bitmask of pending GSI interrupts */ 1402650d1603SAlex Elder do { 1403650d1603SAlex Elder u32 gsi_intr = BIT(__ffs(intr_mask)); 1404650d1603SAlex Elder 1405650d1603SAlex Elder intr_mask ^= gsi_intr; 1406650d1603SAlex Elder 14077ba51aa2SAlex Elder /* Note: the IRQ condition for each type is cleared 14087ba51aa2SAlex Elder * when the type-specific register is updated. 14097ba51aa2SAlex Elder */ 1410650d1603SAlex Elder switch (gsi_intr) { 1411c5ebba75SAlex Elder case GSI_CH_CTRL: 1412650d1603SAlex Elder gsi_isr_chan_ctrl(gsi); 1413650d1603SAlex Elder break; 1414c5ebba75SAlex Elder case GSI_EV_CTRL: 1415650d1603SAlex Elder gsi_isr_evt_ctrl(gsi); 1416650d1603SAlex Elder break; 1417c5ebba75SAlex Elder case GSI_GLOB_EE: 1418650d1603SAlex Elder gsi_isr_glob_ee(gsi); 1419650d1603SAlex Elder break; 1420c5ebba75SAlex Elder case GSI_IEOB: 1421650d1603SAlex Elder gsi_isr_ieob(gsi); 1422650d1603SAlex Elder break; 1423c5ebba75SAlex Elder case GSI_GENERAL: 1424650d1603SAlex Elder gsi_isr_general(gsi); 1425650d1603SAlex Elder break; 1426650d1603SAlex Elder default: 1427650d1603SAlex Elder dev_err(gsi->dev, 14288463488aSAlex Elder "unrecognized interrupt type 0x%08x\n", 14298463488aSAlex Elder gsi_intr); 1430650d1603SAlex Elder break; 1431650d1603SAlex Elder } 1432650d1603SAlex Elder } while (intr_mask); 1433650d1603SAlex Elder 1434650d1603SAlex Elder if (++cnt > GSI_ISR_MAX_ITER) { 1435650d1603SAlex Elder dev_err(gsi->dev, "interrupt flood\n"); 1436650d1603SAlex Elder break; 1437650d1603SAlex Elder } 1438650d1603SAlex Elder } 1439650d1603SAlex Elder 1440650d1603SAlex Elder return IRQ_HANDLED; 1441650d1603SAlex Elder } 1442650d1603SAlex Elder 1443b176f95bSAlex Elder /* Init function for GSI IRQ lookup; there is no gsi_irq_exit() */ 14440b8d6761SAlex Elder static int gsi_irq_init(struct gsi *gsi, struct platform_device *pdev) 14450b8d6761SAlex Elder { 14460b8d6761SAlex Elder int ret; 14470b8d6761SAlex Elder 14480b8d6761SAlex Elder ret = platform_get_irq_byname(pdev, "gsi"); 144991306d1dSZihao Tang if (ret <= 0) 14500b8d6761SAlex Elder return ret ? : -EINVAL; 145191306d1dSZihao Tang 1452b176f95bSAlex Elder gsi->irq = ret; 14530b8d6761SAlex Elder 14540b8d6761SAlex Elder return 0; 14550b8d6761SAlex Elder } 14560b8d6761SAlex Elder 1457650d1603SAlex Elder /* Return the transaction associated with a transfer completion event */ 14587dd9558fSAlex Elder static struct gsi_trans * 14597dd9558fSAlex Elder gsi_event_trans(struct gsi *gsi, struct gsi_event *event) 1460650d1603SAlex Elder { 14617dd9558fSAlex Elder u32 channel_id = event->chid; 14627dd9558fSAlex Elder struct gsi_channel *channel; 14637dd9558fSAlex Elder struct gsi_trans *trans; 1464650d1603SAlex Elder u32 tre_offset; 1465650d1603SAlex Elder u32 tre_index; 1466650d1603SAlex Elder 14677dd9558fSAlex Elder channel = &gsi->channel[channel_id]; 14687dd9558fSAlex Elder if (WARN(!channel->gsi, "event has bad channel %u\n", channel_id)) 14697dd9558fSAlex Elder return NULL; 14707dd9558fSAlex Elder 1471650d1603SAlex Elder /* Event xfer_ptr records the TRE it's associated with */ 14723c54b7beSAlex Elder tre_offset = lower_32_bits(le64_to_cpu(event->xfer_ptr)); 1473650d1603SAlex Elder tre_index = gsi_ring_index(&channel->tre_ring, tre_offset); 1474650d1603SAlex Elder 14757dd9558fSAlex Elder trans = gsi_channel_trans_mapped(channel, tre_index); 14767dd9558fSAlex Elder 14777dd9558fSAlex Elder if (WARN(!trans, "channel %u event with no transaction\n", channel_id)) 14787dd9558fSAlex Elder return NULL; 14797dd9558fSAlex Elder 14807dd9558fSAlex Elder return trans; 1481650d1603SAlex Elder } 1482650d1603SAlex Elder 1483650d1603SAlex Elder /** 148481765eeaSAlex Elder * gsi_evt_ring_update() - Update transaction state from hardware 14852f48fb0eSAlex Elder * @gsi: GSI pointer 14862f48fb0eSAlex Elder * @evt_ring_id: Event ring ID 1487650d1603SAlex Elder * @index: Event index in ring reported by hardware 1488650d1603SAlex Elder * 1489650d1603SAlex Elder * Events for RX channels contain the actual number of bytes received into 1490650d1603SAlex Elder * the buffer. Every event has a transaction associated with it, and here 1491650d1603SAlex Elder * we update transactions to record their actual received lengths. 1492650d1603SAlex Elder * 149381765eeaSAlex Elder * When an event for a TX channel arrives we use information in the 1494ace5dc61SAlex Elder * transaction to report the number of requests and bytes that have 1495ace5dc61SAlex Elder * been transferred. 149681765eeaSAlex Elder * 1497650d1603SAlex Elder * This function is called whenever we learn that the GSI hardware has filled 1498650d1603SAlex Elder * new events since the last time we checked. The ring's index field tells 1499650d1603SAlex Elder * the first entry in need of processing. The index provided is the 1500650d1603SAlex Elder * first *unfilled* event in the ring (following the last filled one). 1501650d1603SAlex Elder * 1502650d1603SAlex Elder * Events are sequential within the event ring, and transactions are 1503b63f507cSAlex Elder * sequential within the transaction array. 1504650d1603SAlex Elder * 1505650d1603SAlex Elder * Note that @index always refers to an element *within* the event ring. 1506650d1603SAlex Elder */ 150781765eeaSAlex Elder static void gsi_evt_ring_update(struct gsi *gsi, u32 evt_ring_id, u32 index) 1508650d1603SAlex Elder { 15092f48fb0eSAlex Elder struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id]; 1510650d1603SAlex Elder struct gsi_ring *ring = &evt_ring->ring; 1511650d1603SAlex Elder struct gsi_event *event_done; 1512650d1603SAlex Elder struct gsi_event *event; 1513650d1603SAlex Elder u32 event_avail; 1514d8290cbeSAlex Elder u32 old_index; 1515650d1603SAlex Elder 151681765eeaSAlex Elder /* Starting with the oldest un-processed event, determine which 151781765eeaSAlex Elder * transaction (and which channel) is associated with the event. 151881765eeaSAlex Elder * For RX channels, update each completed transaction with the 151981765eeaSAlex Elder * number of bytes that were actually received. For TX channels 152081765eeaSAlex Elder * associated with a network device, report to the network stack 152181765eeaSAlex Elder * the number of transfers and bytes this completion represents. 1522650d1603SAlex Elder */ 1523650d1603SAlex Elder old_index = ring->index; 1524650d1603SAlex Elder event = gsi_ring_virt(ring, old_index); 1525650d1603SAlex Elder 1526650d1603SAlex Elder /* Compute the number of events to process before we wrap, 1527650d1603SAlex Elder * and determine when we'll be done processing events. 1528650d1603SAlex Elder */ 1529650d1603SAlex Elder event_avail = ring->count - old_index % ring->count; 1530650d1603SAlex Elder event_done = gsi_ring_virt(ring, index); 1531650d1603SAlex Elder do { 1532dd5a046cSAlex Elder struct gsi_trans *trans; 1533dd5a046cSAlex Elder 15342f48fb0eSAlex Elder trans = gsi_event_trans(gsi, event); 1535dd5a046cSAlex Elder if (!trans) 1536dd5a046cSAlex Elder return; 1537dd5a046cSAlex Elder 15389f1c3ad6SAlex Elder if (trans->direction == DMA_FROM_DEVICE) 1539650d1603SAlex Elder trans->len = __le16_to_cpu(event->len); 154081765eeaSAlex Elder else 154181765eeaSAlex Elder gsi_trans_tx_completed(trans); 154281765eeaSAlex Elder 154381765eeaSAlex Elder gsi_trans_move_complete(trans); 1544650d1603SAlex Elder 1545650d1603SAlex Elder /* Move on to the next event and transaction */ 1546650d1603SAlex Elder if (--event_avail) 1547650d1603SAlex Elder event++; 1548650d1603SAlex Elder else 1549650d1603SAlex Elder event = gsi_ring_virt(ring, 0); 1550650d1603SAlex Elder } while (event != event_done); 155181765eeaSAlex Elder 155281765eeaSAlex Elder /* Tell the hardware we've handled these events */ 155381765eeaSAlex Elder gsi_evt_ring_doorbell(gsi, evt_ring_id, index); 1554650d1603SAlex Elder } 1555650d1603SAlex Elder 1556650d1603SAlex Elder /* Initialize a ring, including allocating DMA memory for its entries */ 1557650d1603SAlex Elder static int gsi_ring_alloc(struct gsi *gsi, struct gsi_ring *ring, u32 count) 1558650d1603SAlex Elder { 1559437c78f9SAlex Elder u32 size = count * GSI_RING_ELEMENT_SIZE; 1560650d1603SAlex Elder struct device *dev = gsi->dev; 1561650d1603SAlex Elder dma_addr_t addr; 1562650d1603SAlex Elder 1563437c78f9SAlex Elder /* Hardware requires a 2^n ring size, with alignment equal to size. 156419aaf72cSAlex Elder * The DMA address returned by dma_alloc_coherent() is guaranteed to 156519aaf72cSAlex Elder * be a power-of-2 number of pages, which satisfies the requirement. 1566437c78f9SAlex Elder */ 1567650d1603SAlex Elder ring->virt = dma_alloc_coherent(dev, size, &addr, GFP_KERNEL); 156819aaf72cSAlex Elder if (!ring->virt) 1569650d1603SAlex Elder return -ENOMEM; 157019aaf72cSAlex Elder 1571650d1603SAlex Elder ring->addr = addr; 1572650d1603SAlex Elder ring->count = count; 15735fb859f7SAlex Elder ring->index = 0; 1574650d1603SAlex Elder 1575650d1603SAlex Elder return 0; 1576650d1603SAlex Elder } 1577650d1603SAlex Elder 1578650d1603SAlex Elder /* Free a previously-allocated ring */ 1579650d1603SAlex Elder static void gsi_ring_free(struct gsi *gsi, struct gsi_ring *ring) 1580650d1603SAlex Elder { 1581650d1603SAlex Elder size_t size = ring->count * GSI_RING_ELEMENT_SIZE; 1582650d1603SAlex Elder 1583650d1603SAlex Elder dma_free_coherent(gsi->dev, size, ring->virt, ring->addr); 1584650d1603SAlex Elder } 1585650d1603SAlex Elder 1586650d1603SAlex Elder /* Allocate an available event ring id */ 1587650d1603SAlex Elder static int gsi_evt_ring_id_alloc(struct gsi *gsi) 1588650d1603SAlex Elder { 1589650d1603SAlex Elder u32 evt_ring_id; 1590650d1603SAlex Elder 1591650d1603SAlex Elder if (gsi->event_bitmap == ~0U) { 1592650d1603SAlex Elder dev_err(gsi->dev, "event rings exhausted\n"); 1593650d1603SAlex Elder return -ENOSPC; 1594650d1603SAlex Elder } 1595650d1603SAlex Elder 1596650d1603SAlex Elder evt_ring_id = ffz(gsi->event_bitmap); 1597650d1603SAlex Elder gsi->event_bitmap |= BIT(evt_ring_id); 1598650d1603SAlex Elder 1599650d1603SAlex Elder return (int)evt_ring_id; 1600650d1603SAlex Elder } 1601650d1603SAlex Elder 1602650d1603SAlex Elder /* Free a previously-allocated event ring id */ 1603650d1603SAlex Elder static void gsi_evt_ring_id_free(struct gsi *gsi, u32 evt_ring_id) 1604650d1603SAlex Elder { 1605650d1603SAlex Elder gsi->event_bitmap &= ~BIT(evt_ring_id); 1606650d1603SAlex Elder } 1607650d1603SAlex Elder 1608650d1603SAlex Elder /* Ring a channel doorbell, reporting the first un-filled entry */ 1609650d1603SAlex Elder void gsi_channel_doorbell(struct gsi_channel *channel) 1610650d1603SAlex Elder { 1611650d1603SAlex Elder struct gsi_ring *tre_ring = &channel->tre_ring; 1612650d1603SAlex Elder u32 channel_id = gsi_channel_id(channel); 1613650d1603SAlex Elder struct gsi *gsi = channel->gsi; 161476924eb9SAlex Elder const struct reg *reg; 1615650d1603SAlex Elder u32 val; 1616650d1603SAlex Elder 161776924eb9SAlex Elder reg = gsi_reg(gsi, CH_C_DOORBELL_0); 1618650d1603SAlex Elder /* Note: index *must* be used modulo the ring count here */ 1619650d1603SAlex Elder val = gsi_ring_addr(tre_ring, tre_ring->index % tre_ring->count); 162076924eb9SAlex Elder iowrite32(val, gsi->virt + reg_n_offset(reg, channel_id)); 1621650d1603SAlex Elder } 1622650d1603SAlex Elder 1623ace5dc61SAlex Elder /* Consult hardware, move newly completed transactions to completed state */ 1624019e37eaSAlex Elder void gsi_channel_update(struct gsi_channel *channel) 1625650d1603SAlex Elder { 1626650d1603SAlex Elder u32 evt_ring_id = channel->evt_ring_id; 1627650d1603SAlex Elder struct gsi *gsi = channel->gsi; 1628650d1603SAlex Elder struct gsi_evt_ring *evt_ring; 1629650d1603SAlex Elder struct gsi_trans *trans; 1630650d1603SAlex Elder struct gsi_ring *ring; 1631d1ce6395SAlex Elder const struct reg *reg; 1632650d1603SAlex Elder u32 offset; 1633650d1603SAlex Elder u32 index; 1634650d1603SAlex Elder 1635650d1603SAlex Elder evt_ring = &gsi->evt_ring[evt_ring_id]; 1636650d1603SAlex Elder ring = &evt_ring->ring; 1637650d1603SAlex Elder 1638650d1603SAlex Elder /* See if there's anything new to process; if not, we're done. Note 1639650d1603SAlex Elder * that index always refers to an entry *within* the event ring. 1640650d1603SAlex Elder */ 1641d1ce6395SAlex Elder reg = gsi_reg(gsi, EV_CH_E_CNTXT_4); 1642d1ce6395SAlex Elder offset = reg_n_offset(reg, evt_ring_id); 1643650d1603SAlex Elder index = gsi_ring_index(ring, ioread32(gsi->virt + offset)); 1644650d1603SAlex Elder if (index == ring->index % ring->count) 1645019e37eaSAlex Elder return; 1646650d1603SAlex Elder 1647c15f950dSAlex Elder /* Get the transaction for the latest completed event. */ 16487dd9558fSAlex Elder trans = gsi_event_trans(gsi, gsi_ring_virt(ring, index - 1)); 16497dd9558fSAlex Elder if (!trans) 1650019e37eaSAlex Elder return; 1651650d1603SAlex Elder 1652650d1603SAlex Elder /* For RX channels, update each completed transaction with the number 1653650d1603SAlex Elder * of bytes that were actually received. For TX channels, report 1654650d1603SAlex Elder * the number of transactions and bytes this completion represents 1655650d1603SAlex Elder * up the network stack. 1656650d1603SAlex Elder */ 165781765eeaSAlex Elder gsi_evt_ring_update(gsi, evt_ring_id, index); 1658650d1603SAlex Elder } 1659650d1603SAlex Elder 1660650d1603SAlex Elder /** 1661650d1603SAlex Elder * gsi_channel_poll_one() - Return a single completed transaction on a channel 1662650d1603SAlex Elder * @channel: Channel to be polled 1663650d1603SAlex Elder * 1664e3eea08eSAlex Elder * Return: Transaction pointer, or null if none are available 1665650d1603SAlex Elder * 1666ace5dc61SAlex Elder * This function returns the first of a channel's completed transactions. 1667ace5dc61SAlex Elder * If no transactions are in completed state, the hardware is consulted to 1668ace5dc61SAlex Elder * determine whether any new transactions have completed. If so, they're 1669ace5dc61SAlex Elder * moved to completed state and the first such transaction is returned. 1670ace5dc61SAlex Elder * If there are no more completed transactions, a null pointer is returned. 1671650d1603SAlex Elder */ 1672650d1603SAlex Elder static struct gsi_trans *gsi_channel_poll_one(struct gsi_channel *channel) 1673650d1603SAlex Elder { 1674650d1603SAlex Elder struct gsi_trans *trans; 1675650d1603SAlex Elder 1676ace5dc61SAlex Elder /* Get the first completed transaction */ 1677650d1603SAlex Elder trans = gsi_channel_trans_complete(channel); 1678650d1603SAlex Elder if (trans) 1679650d1603SAlex Elder gsi_trans_move_polled(trans); 1680650d1603SAlex Elder 1681650d1603SAlex Elder return trans; 1682650d1603SAlex Elder } 1683650d1603SAlex Elder 1684650d1603SAlex Elder /** 1685650d1603SAlex Elder * gsi_channel_poll() - NAPI poll function for a channel 1686650d1603SAlex Elder * @napi: NAPI structure for the channel 1687650d1603SAlex Elder * @budget: Budget supplied by NAPI core 1688e3eea08eSAlex Elder * 1689e3eea08eSAlex Elder * Return: Number of items polled (<= budget) 1690650d1603SAlex Elder * 1691650d1603SAlex Elder * Single transactions completed by hardware are polled until either 1692650d1603SAlex Elder * the budget is exhausted, or there are no more. Each transaction 1693650d1603SAlex Elder * polled is passed to gsi_trans_complete(), to perform remaining 1694650d1603SAlex Elder * completion processing and retire/free the transaction. 1695650d1603SAlex Elder */ 1696650d1603SAlex Elder static int gsi_channel_poll(struct napi_struct *napi, int budget) 1697650d1603SAlex Elder { 1698650d1603SAlex Elder struct gsi_channel *channel; 1699c80c4a1eSAlex Elder int count; 1700650d1603SAlex Elder 1701650d1603SAlex Elder channel = container_of(napi, struct gsi_channel, napi); 1702c80c4a1eSAlex Elder for (count = 0; count < budget; count++) { 1703650d1603SAlex Elder struct gsi_trans *trans; 1704650d1603SAlex Elder 1705650d1603SAlex Elder trans = gsi_channel_poll_one(channel); 1706650d1603SAlex Elder if (!trans) 1707650d1603SAlex Elder break; 1708650d1603SAlex Elder gsi_trans_complete(trans); 1709650d1603SAlex Elder } 1710650d1603SAlex Elder 1711148604e7SAlex Elder if (count < budget && napi_complete(napi)) 17125725593eSAlex Elder gsi_irq_ieob_enable_one(channel->gsi, channel->evt_ring_id); 1713650d1603SAlex Elder 1714650d1603SAlex Elder return count; 1715650d1603SAlex Elder } 1716650d1603SAlex Elder 1717650d1603SAlex Elder /* The event bitmap represents which event ids are available for allocation. 1718650d1603SAlex Elder * Set bits are not available, clear bits can be used. This function 1719650d1603SAlex Elder * initializes the map so all events supported by the hardware are available, 1720650d1603SAlex Elder * then precludes any reserved events from being allocated. 1721650d1603SAlex Elder */ 1722650d1603SAlex Elder static u32 gsi_event_bitmap_init(u32 evt_ring_max) 1723650d1603SAlex Elder { 1724650d1603SAlex Elder u32 event_bitmap = GENMASK(BITS_PER_LONG - 1, evt_ring_max); 1725650d1603SAlex Elder 1726650d1603SAlex Elder event_bitmap |= GENMASK(GSI_MHI_EVENT_ID_END, GSI_MHI_EVENT_ID_START); 1727650d1603SAlex Elder 1728650d1603SAlex Elder return event_bitmap; 1729650d1603SAlex Elder } 1730650d1603SAlex Elder 1731650d1603SAlex Elder /* Setup function for a single channel */ 1732d387c761SAlex Elder static int gsi_channel_setup_one(struct gsi *gsi, u32 channel_id) 1733650d1603SAlex Elder { 1734650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 1735650d1603SAlex Elder u32 evt_ring_id = channel->evt_ring_id; 1736650d1603SAlex Elder int ret; 1737650d1603SAlex Elder 17386170b6daSAlex Elder if (!gsi_channel_initialized(channel)) 17396170b6daSAlex Elder return 0; 1740650d1603SAlex Elder 1741650d1603SAlex Elder ret = gsi_evt_ring_alloc_command(gsi, evt_ring_id); 1742650d1603SAlex Elder if (ret) 1743650d1603SAlex Elder return ret; 1744650d1603SAlex Elder 1745650d1603SAlex Elder gsi_evt_ring_program(gsi, evt_ring_id); 1746650d1603SAlex Elder 1747650d1603SAlex Elder ret = gsi_channel_alloc_command(gsi, channel_id); 1748650d1603SAlex Elder if (ret) 1749650d1603SAlex Elder goto err_evt_ring_de_alloc; 1750650d1603SAlex Elder 1751d387c761SAlex Elder gsi_channel_program(channel, true); 1752650d1603SAlex Elder 1753650d1603SAlex Elder if (channel->toward_ipa) 175416d083e2SJakub Kicinski netif_napi_add_tx(&gsi->dummy_dev, &channel->napi, 175516d083e2SJakub Kicinski gsi_channel_poll); 1756650d1603SAlex Elder else 1757650d1603SAlex Elder netif_napi_add(&gsi->dummy_dev, &channel->napi, 1758b48b89f9SJakub Kicinski gsi_channel_poll); 1759650d1603SAlex Elder 1760650d1603SAlex Elder return 0; 1761650d1603SAlex Elder 1762650d1603SAlex Elder err_evt_ring_de_alloc: 1763650d1603SAlex Elder /* We've done nothing with the event ring yet so don't reset */ 1764650d1603SAlex Elder gsi_evt_ring_de_alloc_command(gsi, evt_ring_id); 1765650d1603SAlex Elder 1766650d1603SAlex Elder return ret; 1767650d1603SAlex Elder } 1768650d1603SAlex Elder 1769650d1603SAlex Elder /* Inverse of gsi_channel_setup_one() */ 1770650d1603SAlex Elder static void gsi_channel_teardown_one(struct gsi *gsi, u32 channel_id) 1771650d1603SAlex Elder { 1772650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 1773650d1603SAlex Elder u32 evt_ring_id = channel->evt_ring_id; 1774650d1603SAlex Elder 17756170b6daSAlex Elder if (!gsi_channel_initialized(channel)) 17766170b6daSAlex Elder return; 1777650d1603SAlex Elder 1778650d1603SAlex Elder netif_napi_del(&channel->napi); 1779650d1603SAlex Elder 1780650d1603SAlex Elder gsi_channel_de_alloc_command(gsi, channel_id); 1781650d1603SAlex Elder gsi_evt_ring_reset_command(gsi, evt_ring_id); 1782650d1603SAlex Elder gsi_evt_ring_de_alloc_command(gsi, evt_ring_id); 1783650d1603SAlex Elder } 1784650d1603SAlex Elder 17854c9d631aSAlex Elder /* We use generic commands only to operate on modem channels. We don't have 17864c9d631aSAlex Elder * the ability to determine channel state for a modem channel, so we simply 17874c9d631aSAlex Elder * issue the command and wait for it to complete. 17884c9d631aSAlex Elder */ 1789650d1603SAlex Elder static int gsi_generic_command(struct gsi *gsi, u32 channel_id, 1790fe68c43cSAlex Elder enum gsi_generic_cmd_opcode opcode, 1791fe68c43cSAlex Elder u8 params) 1792650d1603SAlex Elder { 17937ba51aa2SAlex Elder const struct reg *reg; 1794d9cbe818SAlex Elder bool timeout; 17957ba51aa2SAlex Elder u32 offset; 1796650d1603SAlex Elder u32 val; 1797650d1603SAlex Elder 17984c9d631aSAlex Elder /* The error global interrupt type is always enabled (until we tear 17994c9d631aSAlex Elder * down), so we will keep it enabled. 18004c9d631aSAlex Elder * 18014c9d631aSAlex Elder * A generic EE command completes with a GSI global interrupt of 18024c9d631aSAlex Elder * type GP_INT1. We only perform one generic command at a time 18034c9d631aSAlex Elder * (to allocate, halt, or enable/disable flow control on a modem 18044c9d631aSAlex Elder * channel), and only from this function. So we enable the GP_INT1 18054c9d631aSAlex Elder * IRQ type here, and disable it again after the command completes. 1806d6c9e3f5SAlex Elder */ 18077ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_GLOB_IRQ_EN); 1808c5ebba75SAlex Elder val = ERROR_INT | GP_INT1; 18097ba51aa2SAlex Elder iowrite32(val, gsi->virt + reg_offset(reg)); 1810d6c9e3f5SAlex Elder 18110b1ba18aSAlex Elder /* First zero the result code field */ 18127ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SCRATCH_0); 18137ba51aa2SAlex Elder offset = reg_offset(reg); 18147ba51aa2SAlex Elder val = ioread32(gsi->virt + offset); 18157ba51aa2SAlex Elder 18160b1ba18aSAlex Elder val &= ~GENERIC_EE_RESULT_FMASK; 18177ba51aa2SAlex Elder iowrite32(val, gsi->virt + offset); 18180b1ba18aSAlex Elder 18190b1ba18aSAlex Elder /* Now issue the command */ 18205791a73cSAlex Elder reg = gsi_reg(gsi, GENERIC_CMD); 1821650d1603SAlex Elder val = u32_encode_bits(opcode, GENERIC_OPCODE_FMASK); 1822650d1603SAlex Elder val |= u32_encode_bits(channel_id, GENERIC_CHID_FMASK); 1823650d1603SAlex Elder val |= u32_encode_bits(GSI_EE_MODEM, GENERIC_EE_FMASK); 18242df181f0SAlex Elder if (gsi->version >= IPA_VERSION_4_11) 1825fe68c43cSAlex Elder val |= u32_encode_bits(params, GENERIC_PARAMS_FMASK); 1826650d1603SAlex Elder 18275791a73cSAlex Elder timeout = !gsi_command(gsi, reg_offset(reg), val); 1828d6c9e3f5SAlex Elder 1829d6c9e3f5SAlex Elder /* Disable the GP_INT1 IRQ type again */ 18307ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_GLOB_IRQ_EN); 18317ba51aa2SAlex Elder iowrite32(ERROR_INT, gsi->virt + reg_offset(reg)); 1832d6c9e3f5SAlex Elder 1833d9cbe818SAlex Elder if (!timeout) 183411361456SAlex Elder return gsi->result; 1835650d1603SAlex Elder 1836650d1603SAlex Elder dev_err(gsi->dev, "GSI generic command %u to channel %u timed out\n", 1837650d1603SAlex Elder opcode, channel_id); 1838650d1603SAlex Elder 1839650d1603SAlex Elder return -ETIMEDOUT; 1840650d1603SAlex Elder } 1841650d1603SAlex Elder 1842650d1603SAlex Elder static int gsi_modem_channel_alloc(struct gsi *gsi, u32 channel_id) 1843650d1603SAlex Elder { 1844650d1603SAlex Elder return gsi_generic_command(gsi, channel_id, 1845fe68c43cSAlex Elder GSI_GENERIC_ALLOCATE_CHANNEL, 0); 1846650d1603SAlex Elder } 1847650d1603SAlex Elder 1848650d1603SAlex Elder static void gsi_modem_channel_halt(struct gsi *gsi, u32 channel_id) 1849650d1603SAlex Elder { 185011361456SAlex Elder u32 retries = GSI_CHANNEL_MODEM_HALT_RETRIES; 185111361456SAlex Elder int ret; 185211361456SAlex Elder 185311361456SAlex Elder do 185411361456SAlex Elder ret = gsi_generic_command(gsi, channel_id, 1855fe68c43cSAlex Elder GSI_GENERIC_HALT_CHANNEL, 0); 185611361456SAlex Elder while (ret == -EAGAIN && retries--); 185711361456SAlex Elder 185811361456SAlex Elder if (ret) 185911361456SAlex Elder dev_err(gsi->dev, "error %d halting modem channel %u\n", 186011361456SAlex Elder ret, channel_id); 1861650d1603SAlex Elder } 1862650d1603SAlex Elder 18634c9d631aSAlex Elder /* Enable or disable flow control for a modem GSI TX channel (IPA v4.2+) */ 18644c9d631aSAlex Elder void 18654c9d631aSAlex Elder gsi_modem_channel_flow_control(struct gsi *gsi, u32 channel_id, bool enable) 18664c9d631aSAlex Elder { 1867fe68c43cSAlex Elder u32 retries = 0; 18684c9d631aSAlex Elder u32 command; 18694c9d631aSAlex Elder int ret; 18704c9d631aSAlex Elder 18714c9d631aSAlex Elder command = enable ? GSI_GENERIC_ENABLE_FLOW_CONTROL 18724c9d631aSAlex Elder : GSI_GENERIC_DISABLE_FLOW_CONTROL; 1873fe68c43cSAlex Elder /* Disabling flow control on IPA v4.11+ can return -EAGAIN if enable 1874fe68c43cSAlex Elder * is underway. In this case we need to retry the command. 1875fe68c43cSAlex Elder */ 1876fe68c43cSAlex Elder if (!enable && gsi->version >= IPA_VERSION_4_11) 1877fe68c43cSAlex Elder retries = GSI_CHANNEL_MODEM_FLOW_RETRIES; 18784c9d631aSAlex Elder 1879fe68c43cSAlex Elder do 1880fe68c43cSAlex Elder ret = gsi_generic_command(gsi, channel_id, command, 0); 1881fe68c43cSAlex Elder while (ret == -EAGAIN && retries--); 1882fe68c43cSAlex Elder 18834c9d631aSAlex Elder if (ret) 18844c9d631aSAlex Elder dev_err(gsi->dev, 18854c9d631aSAlex Elder "error %d %sabling mode channel %u flow control\n", 18864c9d631aSAlex Elder ret, enable ? "en" : "dis", channel_id); 18874c9d631aSAlex Elder } 18884c9d631aSAlex Elder 1889650d1603SAlex Elder /* Setup function for channels */ 1890d387c761SAlex Elder static int gsi_channel_setup(struct gsi *gsi) 1891650d1603SAlex Elder { 1892650d1603SAlex Elder u32 channel_id = 0; 1893650d1603SAlex Elder u32 mask; 1894650d1603SAlex Elder int ret; 1895650d1603SAlex Elder 1896650d1603SAlex Elder gsi_irq_enable(gsi); 1897650d1603SAlex Elder 1898650d1603SAlex Elder mutex_lock(&gsi->mutex); 1899650d1603SAlex Elder 1900650d1603SAlex Elder do { 1901d387c761SAlex Elder ret = gsi_channel_setup_one(gsi, channel_id); 1902650d1603SAlex Elder if (ret) 1903650d1603SAlex Elder goto err_unwind; 1904650d1603SAlex Elder } while (++channel_id < gsi->channel_count); 1905650d1603SAlex Elder 1906650d1603SAlex Elder /* Make sure no channels were defined that hardware does not support */ 1907650d1603SAlex Elder while (channel_id < GSI_CHANNEL_COUNT_MAX) { 1908650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id++]; 1909650d1603SAlex Elder 19106170b6daSAlex Elder if (!gsi_channel_initialized(channel)) 19116170b6daSAlex Elder continue; 1912650d1603SAlex Elder 19131d23a56bSAlex Elder ret = -EINVAL; 1914650d1603SAlex Elder dev_err(gsi->dev, "channel %u not supported by hardware\n", 1915650d1603SAlex Elder channel_id - 1); 1916650d1603SAlex Elder channel_id = gsi->channel_count; 1917650d1603SAlex Elder goto err_unwind; 1918650d1603SAlex Elder } 1919650d1603SAlex Elder 1920650d1603SAlex Elder /* Allocate modem channels if necessary */ 1921650d1603SAlex Elder mask = gsi->modem_channel_bitmap; 1922650d1603SAlex Elder while (mask) { 1923650d1603SAlex Elder u32 modem_channel_id = __ffs(mask); 1924650d1603SAlex Elder 1925650d1603SAlex Elder ret = gsi_modem_channel_alloc(gsi, modem_channel_id); 1926650d1603SAlex Elder if (ret) 1927650d1603SAlex Elder goto err_unwind_modem; 1928650d1603SAlex Elder 1929650d1603SAlex Elder /* Clear bit from mask only after success (for unwind) */ 1930650d1603SAlex Elder mask ^= BIT(modem_channel_id); 1931650d1603SAlex Elder } 1932650d1603SAlex Elder 1933650d1603SAlex Elder mutex_unlock(&gsi->mutex); 1934650d1603SAlex Elder 1935650d1603SAlex Elder return 0; 1936650d1603SAlex Elder 1937650d1603SAlex Elder err_unwind_modem: 1938650d1603SAlex Elder /* Compute which modem channels need to be deallocated */ 1939650d1603SAlex Elder mask ^= gsi->modem_channel_bitmap; 1940650d1603SAlex Elder while (mask) { 1941993cac15SAlex Elder channel_id = __fls(mask); 1942650d1603SAlex Elder 1943650d1603SAlex Elder mask ^= BIT(channel_id); 1944650d1603SAlex Elder 1945650d1603SAlex Elder gsi_modem_channel_halt(gsi, channel_id); 1946650d1603SAlex Elder } 1947650d1603SAlex Elder 1948650d1603SAlex Elder err_unwind: 1949650d1603SAlex Elder while (channel_id--) 1950650d1603SAlex Elder gsi_channel_teardown_one(gsi, channel_id); 1951650d1603SAlex Elder 1952650d1603SAlex Elder mutex_unlock(&gsi->mutex); 1953650d1603SAlex Elder 1954650d1603SAlex Elder gsi_irq_disable(gsi); 1955650d1603SAlex Elder 1956650d1603SAlex Elder return ret; 1957650d1603SAlex Elder } 1958650d1603SAlex Elder 1959650d1603SAlex Elder /* Inverse of gsi_channel_setup() */ 1960650d1603SAlex Elder static void gsi_channel_teardown(struct gsi *gsi) 1961650d1603SAlex Elder { 1962650d1603SAlex Elder u32 mask = gsi->modem_channel_bitmap; 1963650d1603SAlex Elder u32 channel_id; 1964650d1603SAlex Elder 1965650d1603SAlex Elder mutex_lock(&gsi->mutex); 1966650d1603SAlex Elder 1967650d1603SAlex Elder while (mask) { 1968993cac15SAlex Elder channel_id = __fls(mask); 1969650d1603SAlex Elder 1970650d1603SAlex Elder mask ^= BIT(channel_id); 1971650d1603SAlex Elder 1972650d1603SAlex Elder gsi_modem_channel_halt(gsi, channel_id); 1973650d1603SAlex Elder } 1974650d1603SAlex Elder 1975650d1603SAlex Elder channel_id = gsi->channel_count - 1; 1976650d1603SAlex Elder do 1977650d1603SAlex Elder gsi_channel_teardown_one(gsi, channel_id); 1978650d1603SAlex Elder while (channel_id--); 1979650d1603SAlex Elder 1980650d1603SAlex Elder mutex_unlock(&gsi->mutex); 1981650d1603SAlex Elder 1982650d1603SAlex Elder gsi_irq_disable(gsi); 1983650d1603SAlex Elder } 1984650d1603SAlex Elder 19851657d8a4SAlex Elder /* Turn off all GSI interrupts initially */ 19861657d8a4SAlex Elder static int gsi_irq_setup(struct gsi *gsi) 1987a7860a5fSAlex Elder { 19887ba51aa2SAlex Elder const struct reg *reg; 1989b176f95bSAlex Elder int ret; 1990b176f95bSAlex Elder 19911657d8a4SAlex Elder /* Writing 1 indicates IRQ interrupts; 0 would be MSI */ 19927ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_INTSET); 19937ba51aa2SAlex Elder iowrite32(1, gsi->virt + reg_offset(reg)); 19941657d8a4SAlex Elder 1995a7860a5fSAlex Elder /* Disable all interrupt types */ 1996a7860a5fSAlex Elder gsi_irq_type_update(gsi, 0); 1997a7860a5fSAlex Elder 1998a7860a5fSAlex Elder /* Clear all type-specific interrupt masks */ 19997ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SRC_CH_IRQ_MSK); 20007ba51aa2SAlex Elder iowrite32(0, gsi->virt + reg_offset(reg)); 20017ba51aa2SAlex Elder 20027ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SRC_EV_CH_IRQ_MSK); 20037ba51aa2SAlex Elder iowrite32(0, gsi->virt + reg_offset(reg)); 20047ba51aa2SAlex Elder 20057ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_GLOB_IRQ_EN); 20067ba51aa2SAlex Elder iowrite32(0, gsi->virt + reg_offset(reg)); 20077ba51aa2SAlex Elder 20087ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_SRC_IEOB_IRQ_MSK); 20097ba51aa2SAlex Elder iowrite32(0, gsi->virt + reg_offset(reg)); 2010a7860a5fSAlex Elder 2011a7860a5fSAlex Elder /* The inter-EE interrupts are not supported for IPA v3.0-v3.1 */ 2012a7860a5fSAlex Elder if (gsi->version > IPA_VERSION_3_1) { 2013a7860a5fSAlex Elder /* These registers are in the non-adjusted address range */ 20147ba51aa2SAlex Elder reg = gsi_reg(gsi, INTER_EE_SRC_CH_IRQ_MSK); 20157ba51aa2SAlex Elder iowrite32(0, gsi->virt_raw + reg_offset(reg)); 20167ba51aa2SAlex Elder 20177ba51aa2SAlex Elder reg = gsi_reg(gsi, INTER_EE_SRC_EV_CH_IRQ_MSK); 20187ba51aa2SAlex Elder iowrite32(0, gsi->virt_raw + reg_offset(reg)); 2019a7860a5fSAlex Elder } 2020a7860a5fSAlex Elder 20217ba51aa2SAlex Elder reg = gsi_reg(gsi, CNTXT_GSI_IRQ_EN); 20227ba51aa2SAlex Elder iowrite32(0, gsi->virt + reg_offset(reg)); 20231657d8a4SAlex Elder 2024b176f95bSAlex Elder ret = request_irq(gsi->irq, gsi_isr, 0, "gsi", gsi); 2025b176f95bSAlex Elder if (ret) 2026b176f95bSAlex Elder dev_err(gsi->dev, "error %d requesting \"gsi\" IRQ\n", ret); 2027b176f95bSAlex Elder 2028b176f95bSAlex Elder return ret; 20291657d8a4SAlex Elder } 20301657d8a4SAlex Elder 20311657d8a4SAlex Elder static void gsi_irq_teardown(struct gsi *gsi) 20321657d8a4SAlex Elder { 2033b176f95bSAlex Elder free_irq(gsi->irq, gsi); 2034a7860a5fSAlex Elder } 2035a7860a5fSAlex Elder 2036a7860a5fSAlex Elder /* Get # supported channel and event rings; there is no gsi_ring_teardown() */ 2037a7860a5fSAlex Elder static int gsi_ring_setup(struct gsi *gsi) 2038a7860a5fSAlex Elder { 2039a7860a5fSAlex Elder struct device *dev = gsi->dev; 20405791a73cSAlex Elder const struct reg *reg; 2041a7860a5fSAlex Elder u32 count; 2042a7860a5fSAlex Elder u32 val; 2043a7860a5fSAlex Elder 2044a7860a5fSAlex Elder if (gsi->version < IPA_VERSION_3_5_1) { 2045a7860a5fSAlex Elder /* No HW_PARAM_2 register prior to IPA v3.5.1, assume the max */ 2046a7860a5fSAlex Elder gsi->channel_count = GSI_CHANNEL_COUNT_MAX; 2047a7860a5fSAlex Elder gsi->evt_ring_count = GSI_EVT_RING_COUNT_MAX; 2048a7860a5fSAlex Elder 2049a7860a5fSAlex Elder return 0; 2050a7860a5fSAlex Elder } 2051a7860a5fSAlex Elder 20525791a73cSAlex Elder reg = gsi_reg(gsi, HW_PARAM_2); 20535791a73cSAlex Elder val = ioread32(gsi->virt + reg_offset(reg)); 2054a7860a5fSAlex Elder 2055a7860a5fSAlex Elder count = u32_get_bits(val, NUM_CH_PER_EE_FMASK); 2056a7860a5fSAlex Elder if (!count) { 2057a7860a5fSAlex Elder dev_err(dev, "GSI reports zero channels supported\n"); 2058a7860a5fSAlex Elder return -EINVAL; 2059a7860a5fSAlex Elder } 2060a7860a5fSAlex Elder if (count > GSI_CHANNEL_COUNT_MAX) { 2061a7860a5fSAlex Elder dev_warn(dev, "limiting to %u channels; hardware supports %u\n", 2062a7860a5fSAlex Elder GSI_CHANNEL_COUNT_MAX, count); 2063a7860a5fSAlex Elder count = GSI_CHANNEL_COUNT_MAX; 2064a7860a5fSAlex Elder } 2065a7860a5fSAlex Elder gsi->channel_count = count; 2066a7860a5fSAlex Elder 2067a7860a5fSAlex Elder count = u32_get_bits(val, NUM_EV_PER_EE_FMASK); 2068a7860a5fSAlex Elder if (!count) { 2069a7860a5fSAlex Elder dev_err(dev, "GSI reports zero event rings supported\n"); 2070a7860a5fSAlex Elder return -EINVAL; 2071a7860a5fSAlex Elder } 2072a7860a5fSAlex Elder if (count > GSI_EVT_RING_COUNT_MAX) { 2073a7860a5fSAlex Elder dev_warn(dev, 2074a7860a5fSAlex Elder "limiting to %u event rings; hardware supports %u\n", 2075a7860a5fSAlex Elder GSI_EVT_RING_COUNT_MAX, count); 2076a7860a5fSAlex Elder count = GSI_EVT_RING_COUNT_MAX; 2077a7860a5fSAlex Elder } 2078a7860a5fSAlex Elder gsi->evt_ring_count = count; 2079a7860a5fSAlex Elder 2080a7860a5fSAlex Elder return 0; 2081a7860a5fSAlex Elder } 2082a7860a5fSAlex Elder 2083650d1603SAlex Elder /* Setup function for GSI. GSI firmware must be loaded and initialized */ 2084d387c761SAlex Elder int gsi_setup(struct gsi *gsi) 2085650d1603SAlex Elder { 20865791a73cSAlex Elder const struct reg *reg; 2087650d1603SAlex Elder u32 val; 2088bae70a80SAlex Elder int ret; 2089650d1603SAlex Elder 2090650d1603SAlex Elder /* Here is where we first touch the GSI hardware */ 20915791a73cSAlex Elder reg = gsi_reg(gsi, GSI_STATUS); 20925791a73cSAlex Elder val = ioread32(gsi->virt + reg_offset(reg)); 2093650d1603SAlex Elder if (!(val & ENABLED_FMASK)) { 2094bae70a80SAlex Elder dev_err(gsi->dev, "GSI has not been enabled\n"); 2095650d1603SAlex Elder return -EIO; 2096650d1603SAlex Elder } 2097650d1603SAlex Elder 20981657d8a4SAlex Elder ret = gsi_irq_setup(gsi); 20991657d8a4SAlex Elder if (ret) 21001657d8a4SAlex Elder return ret; 210197eb94c8SAlex Elder 2102bae70a80SAlex Elder ret = gsi_ring_setup(gsi); /* No matching teardown required */ 2103bae70a80SAlex Elder if (ret) 21041657d8a4SAlex Elder goto err_irq_teardown; 2105650d1603SAlex Elder 2106650d1603SAlex Elder /* Initialize the error log */ 21075791a73cSAlex Elder reg = gsi_reg(gsi, ERROR_LOG); 21085791a73cSAlex Elder iowrite32(0, gsi->virt + reg_offset(reg)); 2109650d1603SAlex Elder 21101657d8a4SAlex Elder ret = gsi_channel_setup(gsi); 21111657d8a4SAlex Elder if (ret) 21121657d8a4SAlex Elder goto err_irq_teardown; 2113650d1603SAlex Elder 21141657d8a4SAlex Elder return 0; 21151657d8a4SAlex Elder 21161657d8a4SAlex Elder err_irq_teardown: 21171657d8a4SAlex Elder gsi_irq_teardown(gsi); 21181657d8a4SAlex Elder 21191657d8a4SAlex Elder return ret; 2120650d1603SAlex Elder } 2121650d1603SAlex Elder 2122650d1603SAlex Elder /* Inverse of gsi_setup() */ 2123650d1603SAlex Elder void gsi_teardown(struct gsi *gsi) 2124650d1603SAlex Elder { 2125650d1603SAlex Elder gsi_channel_teardown(gsi); 21261657d8a4SAlex Elder gsi_irq_teardown(gsi); 2127650d1603SAlex Elder } 2128650d1603SAlex Elder 2129650d1603SAlex Elder /* Initialize a channel's event ring */ 2130650d1603SAlex Elder static int gsi_channel_evt_ring_init(struct gsi_channel *channel) 2131650d1603SAlex Elder { 2132650d1603SAlex Elder struct gsi *gsi = channel->gsi; 2133650d1603SAlex Elder struct gsi_evt_ring *evt_ring; 2134650d1603SAlex Elder int ret; 2135650d1603SAlex Elder 2136650d1603SAlex Elder ret = gsi_evt_ring_id_alloc(gsi); 2137650d1603SAlex Elder if (ret < 0) 2138650d1603SAlex Elder return ret; 2139650d1603SAlex Elder channel->evt_ring_id = ret; 2140650d1603SAlex Elder 2141650d1603SAlex Elder evt_ring = &gsi->evt_ring[channel->evt_ring_id]; 2142650d1603SAlex Elder evt_ring->channel = channel; 2143650d1603SAlex Elder 2144650d1603SAlex Elder ret = gsi_ring_alloc(gsi, &evt_ring->ring, channel->event_count); 2145650d1603SAlex Elder if (!ret) 2146650d1603SAlex Elder return 0; /* Success! */ 2147650d1603SAlex Elder 2148650d1603SAlex Elder dev_err(gsi->dev, "error %d allocating channel %u event ring\n", 2149650d1603SAlex Elder ret, gsi_channel_id(channel)); 2150650d1603SAlex Elder 2151650d1603SAlex Elder gsi_evt_ring_id_free(gsi, channel->evt_ring_id); 2152650d1603SAlex Elder 2153650d1603SAlex Elder return ret; 2154650d1603SAlex Elder } 2155650d1603SAlex Elder 2156650d1603SAlex Elder /* Inverse of gsi_channel_evt_ring_init() */ 2157650d1603SAlex Elder static void gsi_channel_evt_ring_exit(struct gsi_channel *channel) 2158650d1603SAlex Elder { 2159650d1603SAlex Elder u32 evt_ring_id = channel->evt_ring_id; 2160650d1603SAlex Elder struct gsi *gsi = channel->gsi; 2161650d1603SAlex Elder struct gsi_evt_ring *evt_ring; 2162650d1603SAlex Elder 2163650d1603SAlex Elder evt_ring = &gsi->evt_ring[evt_ring_id]; 2164650d1603SAlex Elder gsi_ring_free(gsi, &evt_ring->ring); 2165650d1603SAlex Elder gsi_evt_ring_id_free(gsi, evt_ring_id); 2166650d1603SAlex Elder } 2167650d1603SAlex Elder 216892f78f81SAlex Elder static bool gsi_channel_data_valid(struct gsi *gsi, bool command, 2169650d1603SAlex Elder const struct ipa_gsi_endpoint_data *data) 2170650d1603SAlex Elder { 217192f78f81SAlex Elder const struct gsi_channel_data *channel_data; 2172650d1603SAlex Elder u32 channel_id = data->channel_id; 2173650d1603SAlex Elder struct device *dev = gsi->dev; 2174650d1603SAlex Elder 2175650d1603SAlex Elder /* Make sure channel ids are in the range driver supports */ 2176650d1603SAlex Elder if (channel_id >= GSI_CHANNEL_COUNT_MAX) { 21778463488aSAlex Elder dev_err(dev, "bad channel id %u; must be less than %u\n", 2178650d1603SAlex Elder channel_id, GSI_CHANNEL_COUNT_MAX); 2179650d1603SAlex Elder return false; 2180650d1603SAlex Elder } 2181650d1603SAlex Elder 2182650d1603SAlex Elder if (data->ee_id != GSI_EE_AP && data->ee_id != GSI_EE_MODEM) { 21838463488aSAlex Elder dev_err(dev, "bad EE id %u; not AP or modem\n", data->ee_id); 2184650d1603SAlex Elder return false; 2185650d1603SAlex Elder } 2186650d1603SAlex Elder 218792f78f81SAlex Elder if (command && !data->toward_ipa) { 218892f78f81SAlex Elder dev_err(dev, "command channel %u is not TX\n", channel_id); 218992f78f81SAlex Elder return false; 219092f78f81SAlex Elder } 219192f78f81SAlex Elder 219292f78f81SAlex Elder channel_data = &data->channel; 219392f78f81SAlex Elder 219492f78f81SAlex Elder if (!channel_data->tlv_count || 219592f78f81SAlex Elder channel_data->tlv_count > GSI_TLV_MAX) { 21968463488aSAlex Elder dev_err(dev, "channel %u bad tlv_count %u; must be 1..%u\n", 219792f78f81SAlex Elder channel_id, channel_data->tlv_count, GSI_TLV_MAX); 219892f78f81SAlex Elder return false; 219992f78f81SAlex Elder } 220092f78f81SAlex Elder 220192f78f81SAlex Elder if (command && IPA_COMMAND_TRANS_TRE_MAX > channel_data->tlv_count) { 220292f78f81SAlex Elder dev_err(dev, "command TRE max too big for channel %u (%u > %u)\n", 220392f78f81SAlex Elder channel_id, IPA_COMMAND_TRANS_TRE_MAX, 220492f78f81SAlex Elder channel_data->tlv_count); 2205650d1603SAlex Elder return false; 2206650d1603SAlex Elder } 2207650d1603SAlex Elder 2208650d1603SAlex Elder /* We have to allow at least one maximally-sized transaction to 2209650d1603SAlex Elder * be outstanding (which would use tlv_count TREs). Given how 2210650d1603SAlex Elder * gsi_channel_tre_max() is computed, tre_count has to be almost 2211650d1603SAlex Elder * twice the TLV FIFO size to satisfy this requirement. 2212650d1603SAlex Elder */ 221392f78f81SAlex Elder if (channel_data->tre_count < 2 * channel_data->tlv_count - 1) { 2214650d1603SAlex Elder dev_err(dev, "channel %u TLV count %u exceeds TRE count %u\n", 221592f78f81SAlex Elder channel_id, channel_data->tlv_count, 221692f78f81SAlex Elder channel_data->tre_count); 2217650d1603SAlex Elder return false; 2218650d1603SAlex Elder } 2219650d1603SAlex Elder 222092f78f81SAlex Elder if (!is_power_of_2(channel_data->tre_count)) { 22218463488aSAlex Elder dev_err(dev, "channel %u bad tre_count %u; not power of 2\n", 222292f78f81SAlex Elder channel_id, channel_data->tre_count); 2223650d1603SAlex Elder return false; 2224650d1603SAlex Elder } 2225650d1603SAlex Elder 222692f78f81SAlex Elder if (!is_power_of_2(channel_data->event_count)) { 22278463488aSAlex Elder dev_err(dev, "channel %u bad event_count %u; not power of 2\n", 222892f78f81SAlex Elder channel_id, channel_data->event_count); 2229650d1603SAlex Elder return false; 2230650d1603SAlex Elder } 2231650d1603SAlex Elder 2232650d1603SAlex Elder return true; 2233650d1603SAlex Elder } 2234650d1603SAlex Elder 2235650d1603SAlex Elder /* Init function for a single channel */ 2236650d1603SAlex Elder static int gsi_channel_init_one(struct gsi *gsi, 2237650d1603SAlex Elder const struct ipa_gsi_endpoint_data *data, 223814dbf977SAlex Elder bool command) 2239650d1603SAlex Elder { 2240650d1603SAlex Elder struct gsi_channel *channel; 2241650d1603SAlex Elder u32 tre_count; 2242650d1603SAlex Elder int ret; 2243650d1603SAlex Elder 224492f78f81SAlex Elder if (!gsi_channel_data_valid(gsi, command, data)) 2245650d1603SAlex Elder return -EINVAL; 2246650d1603SAlex Elder 2247650d1603SAlex Elder /* Worst case we need an event for every outstanding TRE */ 2248650d1603SAlex Elder if (data->channel.tre_count > data->channel.event_count) { 2249650d1603SAlex Elder tre_count = data->channel.event_count; 22500721999fSAlex Elder dev_warn(gsi->dev, "channel %u limited to %u TREs\n", 22510721999fSAlex Elder data->channel_id, tre_count); 2252650d1603SAlex Elder } else { 2253650d1603SAlex Elder tre_count = data->channel.tre_count; 2254650d1603SAlex Elder } 2255650d1603SAlex Elder 2256650d1603SAlex Elder channel = &gsi->channel[data->channel_id]; 2257650d1603SAlex Elder memset(channel, 0, sizeof(*channel)); 2258650d1603SAlex Elder 2259650d1603SAlex Elder channel->gsi = gsi; 2260650d1603SAlex Elder channel->toward_ipa = data->toward_ipa; 2261650d1603SAlex Elder channel->command = command; 226288e03057SAlex Elder channel->trans_tre_max = data->channel.tlv_count; 2263650d1603SAlex Elder channel->tre_count = tre_count; 2264650d1603SAlex Elder channel->event_count = data->channel.event_count; 2265650d1603SAlex Elder 2266650d1603SAlex Elder ret = gsi_channel_evt_ring_init(channel); 2267650d1603SAlex Elder if (ret) 2268650d1603SAlex Elder goto err_clear_gsi; 2269650d1603SAlex Elder 2270650d1603SAlex Elder ret = gsi_ring_alloc(gsi, &channel->tre_ring, data->channel.tre_count); 2271650d1603SAlex Elder if (ret) { 2272650d1603SAlex Elder dev_err(gsi->dev, "error %d allocating channel %u ring\n", 2273650d1603SAlex Elder ret, data->channel_id); 2274650d1603SAlex Elder goto err_channel_evt_ring_exit; 2275650d1603SAlex Elder } 2276650d1603SAlex Elder 2277650d1603SAlex Elder ret = gsi_channel_trans_init(gsi, data->channel_id); 2278650d1603SAlex Elder if (ret) 2279650d1603SAlex Elder goto err_ring_free; 2280650d1603SAlex Elder 2281650d1603SAlex Elder if (command) { 2282650d1603SAlex Elder u32 tre_max = gsi_channel_tre_max(gsi, data->channel_id); 2283650d1603SAlex Elder 2284650d1603SAlex Elder ret = ipa_cmd_pool_init(channel, tre_max); 2285650d1603SAlex Elder } 2286650d1603SAlex Elder if (!ret) 2287650d1603SAlex Elder return 0; /* Success! */ 2288650d1603SAlex Elder 2289650d1603SAlex Elder gsi_channel_trans_exit(channel); 2290650d1603SAlex Elder err_ring_free: 2291650d1603SAlex Elder gsi_ring_free(gsi, &channel->tre_ring); 2292650d1603SAlex Elder err_channel_evt_ring_exit: 2293650d1603SAlex Elder gsi_channel_evt_ring_exit(channel); 2294650d1603SAlex Elder err_clear_gsi: 2295650d1603SAlex Elder channel->gsi = NULL; /* Mark it not (fully) initialized */ 2296650d1603SAlex Elder 2297650d1603SAlex Elder return ret; 2298650d1603SAlex Elder } 2299650d1603SAlex Elder 2300650d1603SAlex Elder /* Inverse of gsi_channel_init_one() */ 2301650d1603SAlex Elder static void gsi_channel_exit_one(struct gsi_channel *channel) 2302650d1603SAlex Elder { 23036170b6daSAlex Elder if (!gsi_channel_initialized(channel)) 23046170b6daSAlex Elder return; 2305650d1603SAlex Elder 2306650d1603SAlex Elder if (channel->command) 2307650d1603SAlex Elder ipa_cmd_pool_exit(channel); 2308650d1603SAlex Elder gsi_channel_trans_exit(channel); 2309650d1603SAlex Elder gsi_ring_free(channel->gsi, &channel->tre_ring); 2310650d1603SAlex Elder gsi_channel_evt_ring_exit(channel); 2311650d1603SAlex Elder } 2312650d1603SAlex Elder 2313650d1603SAlex Elder /* Init function for channels */ 231414dbf977SAlex Elder static int gsi_channel_init(struct gsi *gsi, u32 count, 231556dfe8deSAlex Elder const struct ipa_gsi_endpoint_data *data) 2316650d1603SAlex Elder { 231756dfe8deSAlex Elder bool modem_alloc; 2318650d1603SAlex Elder int ret = 0; 2319650d1603SAlex Elder u32 i; 2320650d1603SAlex Elder 232156dfe8deSAlex Elder /* IPA v4.2 requires the AP to allocate channels for the modem */ 232256dfe8deSAlex Elder modem_alloc = gsi->version == IPA_VERSION_4_2; 232356dfe8deSAlex Elder 23247ece9eaaSAlex Elder gsi->event_bitmap = gsi_event_bitmap_init(GSI_EVT_RING_COUNT_MAX); 23257ece9eaaSAlex Elder gsi->ieob_enabled_bitmap = 0; 2326650d1603SAlex Elder 2327650d1603SAlex Elder /* The endpoint data array is indexed by endpoint name */ 2328650d1603SAlex Elder for (i = 0; i < count; i++) { 2329650d1603SAlex Elder bool command = i == IPA_ENDPOINT_AP_COMMAND_TX; 2330650d1603SAlex Elder 2331650d1603SAlex Elder if (ipa_gsi_endpoint_data_empty(&data[i])) 2332650d1603SAlex Elder continue; /* Skip over empty slots */ 2333650d1603SAlex Elder 2334650d1603SAlex Elder /* Mark modem channels to be allocated (hardware workaround) */ 2335650d1603SAlex Elder if (data[i].ee_id == GSI_EE_MODEM) { 2336650d1603SAlex Elder if (modem_alloc) 2337650d1603SAlex Elder gsi->modem_channel_bitmap |= 2338650d1603SAlex Elder BIT(data[i].channel_id); 2339650d1603SAlex Elder continue; 2340650d1603SAlex Elder } 2341650d1603SAlex Elder 234214dbf977SAlex Elder ret = gsi_channel_init_one(gsi, &data[i], command); 2343650d1603SAlex Elder if (ret) 2344650d1603SAlex Elder goto err_unwind; 2345650d1603SAlex Elder } 2346650d1603SAlex Elder 2347650d1603SAlex Elder return ret; 2348650d1603SAlex Elder 2349650d1603SAlex Elder err_unwind: 2350650d1603SAlex Elder while (i--) { 2351650d1603SAlex Elder if (ipa_gsi_endpoint_data_empty(&data[i])) 2352650d1603SAlex Elder continue; 2353650d1603SAlex Elder if (modem_alloc && data[i].ee_id == GSI_EE_MODEM) { 2354650d1603SAlex Elder gsi->modem_channel_bitmap &= ~BIT(data[i].channel_id); 2355650d1603SAlex Elder continue; 2356650d1603SAlex Elder } 2357650d1603SAlex Elder gsi_channel_exit_one(&gsi->channel[data->channel_id]); 2358650d1603SAlex Elder } 2359650d1603SAlex Elder 2360650d1603SAlex Elder return ret; 2361650d1603SAlex Elder } 2362650d1603SAlex Elder 2363650d1603SAlex Elder /* Inverse of gsi_channel_init() */ 2364650d1603SAlex Elder static void gsi_channel_exit(struct gsi *gsi) 2365650d1603SAlex Elder { 2366650d1603SAlex Elder u32 channel_id = GSI_CHANNEL_COUNT_MAX - 1; 2367650d1603SAlex Elder 2368650d1603SAlex Elder do 2369650d1603SAlex Elder gsi_channel_exit_one(&gsi->channel[channel_id]); 2370650d1603SAlex Elder while (channel_id--); 2371650d1603SAlex Elder gsi->modem_channel_bitmap = 0; 2372650d1603SAlex Elder } 2373650d1603SAlex Elder 2374650d1603SAlex Elder /* Init function for GSI. GSI hardware does not need to be "ready" */ 23751d0c09deSAlex Elder int gsi_init(struct gsi *gsi, struct platform_device *pdev, 23761d0c09deSAlex Elder enum ipa_version version, u32 count, 23771d0c09deSAlex Elder const struct ipa_gsi_endpoint_data *data) 2378650d1603SAlex Elder { 2379650d1603SAlex Elder int ret; 2380650d1603SAlex Elder 2381650d1603SAlex Elder gsi_validate_build(); 2382650d1603SAlex Elder 23833c506addSAlex Elder gsi->dev = &pdev->dev; 238414dbf977SAlex Elder gsi->version = version; 2385650d1603SAlex Elder 2386571b1e7eSAlex Elder /* GSI uses NAPI on all channels. Create a dummy network device 2387571b1e7eSAlex Elder * for the channel NAPI contexts to be associated with. 2388650d1603SAlex Elder */ 2389650d1603SAlex Elder init_dummy_netdev(&gsi->dummy_dev); 23900b8d6761SAlex Elder init_completion(&gsi->completion); 23910b8d6761SAlex Elder 23923c506addSAlex Elder ret = gsi_reg_init(gsi, pdev); 23933c506addSAlex Elder if (ret) 23943c506addSAlex Elder return ret; 23953c506addSAlex Elder 2396b176f95bSAlex Elder ret = gsi_irq_init(gsi, pdev); /* No matching exit required */ 2397650d1603SAlex Elder if (ret) 23983c506addSAlex Elder goto err_reg_exit; 2399650d1603SAlex Elder 24000b8d6761SAlex Elder ret = gsi_channel_init(gsi, count, data); 24010b8d6761SAlex Elder if (ret) 24023c506addSAlex Elder goto err_reg_exit; 24030b8d6761SAlex Elder 2404650d1603SAlex Elder mutex_init(&gsi->mutex); 2405650d1603SAlex Elder 2406650d1603SAlex Elder return 0; 2407650d1603SAlex Elder 24083c506addSAlex Elder err_reg_exit: 24093c506addSAlex Elder gsi_reg_exit(gsi); 2410650d1603SAlex Elder 2411650d1603SAlex Elder return ret; 2412650d1603SAlex Elder } 2413650d1603SAlex Elder 2414650d1603SAlex Elder /* Inverse of gsi_init() */ 2415650d1603SAlex Elder void gsi_exit(struct gsi *gsi) 2416650d1603SAlex Elder { 2417650d1603SAlex Elder mutex_destroy(&gsi->mutex); 2418650d1603SAlex Elder gsi_channel_exit(gsi); 24193c506addSAlex Elder gsi_reg_exit(gsi); 2420650d1603SAlex Elder } 2421650d1603SAlex Elder 2422650d1603SAlex Elder /* The maximum number of outstanding TREs on a channel. This limits 2423650d1603SAlex Elder * a channel's maximum number of transactions outstanding (worst case 2424650d1603SAlex Elder * is one TRE per transaction). 2425650d1603SAlex Elder * 2426650d1603SAlex Elder * The absolute limit is the number of TREs in the channel's TRE ring, 2427650d1603SAlex Elder * and in theory we should be able use all of them. But in practice, 2428650d1603SAlex Elder * doing that led to the hardware reporting exhaustion of event ring 2429650d1603SAlex Elder * slots for writing completion information. So the hardware limit 2430650d1603SAlex Elder * would be (tre_count - 1). 2431650d1603SAlex Elder * 2432650d1603SAlex Elder * We reduce it a bit further though. Transaction resource pools are 2433650d1603SAlex Elder * sized to be a little larger than this maximum, to allow resource 2434650d1603SAlex Elder * allocations to always be contiguous. The number of entries in a 2435650d1603SAlex Elder * TRE ring buffer is a power of 2, and the extra resources in a pool 2436650d1603SAlex Elder * tends to nearly double the memory allocated for it. Reducing the 2437650d1603SAlex Elder * maximum number of outstanding TREs allows the number of entries in 2438650d1603SAlex Elder * a pool to avoid crossing that power-of-2 boundary, and this can 2439650d1603SAlex Elder * substantially reduce pool memory requirements. The number we 2440650d1603SAlex Elder * reduce it by matches the number added in gsi_trans_pool_init(). 2441650d1603SAlex Elder */ 2442650d1603SAlex Elder u32 gsi_channel_tre_max(struct gsi *gsi, u32 channel_id) 2443650d1603SAlex Elder { 2444650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 2445650d1603SAlex Elder 2446650d1603SAlex Elder /* Hardware limit is channel->tre_count - 1 */ 244788e03057SAlex Elder return channel->tre_count - (channel->trans_tre_max - 1); 2448650d1603SAlex Elder } 2449