1650d1603SAlex Elder // SPDX-License-Identifier: GPL-2.0 2650d1603SAlex Elder 3650d1603SAlex Elder /* Copyright (c) 2015-2018, The Linux Foundation. All rights reserved. 4571b1e7eSAlex Elder * Copyright (C) 2018-2021 Linaro Ltd. 5650d1603SAlex Elder */ 6650d1603SAlex Elder 7650d1603SAlex Elder #include <linux/types.h> 8650d1603SAlex Elder #include <linux/bits.h> 9650d1603SAlex Elder #include <linux/bitfield.h> 10650d1603SAlex Elder #include <linux/mutex.h> 11650d1603SAlex Elder #include <linux/completion.h> 12650d1603SAlex Elder #include <linux/io.h> 13650d1603SAlex Elder #include <linux/bug.h> 14650d1603SAlex Elder #include <linux/interrupt.h> 15650d1603SAlex Elder #include <linux/platform_device.h> 16650d1603SAlex Elder #include <linux/netdevice.h> 17650d1603SAlex Elder 18650d1603SAlex Elder #include "gsi.h" 19650d1603SAlex Elder #include "gsi_reg.h" 20650d1603SAlex Elder #include "gsi_private.h" 21650d1603SAlex Elder #include "gsi_trans.h" 22650d1603SAlex Elder #include "ipa_gsi.h" 23650d1603SAlex Elder #include "ipa_data.h" 241d0c09deSAlex Elder #include "ipa_version.h" 25650d1603SAlex Elder 26650d1603SAlex Elder /** 27650d1603SAlex Elder * DOC: The IPA Generic Software Interface 28650d1603SAlex Elder * 29650d1603SAlex Elder * The generic software interface (GSI) is an integral component of the IPA, 30650d1603SAlex Elder * providing a well-defined communication layer between the AP subsystem 31650d1603SAlex Elder * and the IPA core. The modem uses the GSI layer as well. 32650d1603SAlex Elder * 33650d1603SAlex Elder * -------- --------- 34650d1603SAlex Elder * | | | | 35650d1603SAlex Elder * | AP +<---. .----+ Modem | 36650d1603SAlex Elder * | +--. | | .->+ | 37650d1603SAlex Elder * | | | | | | | | 38650d1603SAlex Elder * -------- | | | | --------- 39650d1603SAlex Elder * v | v | 40650d1603SAlex Elder * --+-+---+-+-- 41650d1603SAlex Elder * | GSI | 42650d1603SAlex Elder * |-----------| 43650d1603SAlex Elder * | | 44650d1603SAlex Elder * | IPA | 45650d1603SAlex Elder * | | 46650d1603SAlex Elder * ------------- 47650d1603SAlex Elder * 48650d1603SAlex Elder * In the above diagram, the AP and Modem represent "execution environments" 49650d1603SAlex Elder * (EEs), which are independent operating environments that use the IPA for 50650d1603SAlex Elder * data transfer. 51650d1603SAlex Elder * 52650d1603SAlex Elder * Each EE uses a set of unidirectional GSI "channels," which allow transfer 53650d1603SAlex Elder * of data to or from the IPA. A channel is implemented as a ring buffer, 54650d1603SAlex Elder * with a DRAM-resident array of "transfer elements" (TREs) available to 55650d1603SAlex Elder * describe transfers to or from other EEs through the IPA. A transfer 56650d1603SAlex Elder * element can also contain an immediate command, requesting the IPA perform 57650d1603SAlex Elder * actions other than data transfer. 58650d1603SAlex Elder * 59650d1603SAlex Elder * Each TRE refers to a block of data--also located DRAM. After writing one 60650d1603SAlex Elder * or more TREs to a channel, the writer (either the IPA or an EE) writes a 61650d1603SAlex Elder * doorbell register to inform the receiving side how many elements have 62650d1603SAlex Elder * been written. 63650d1603SAlex Elder * 64650d1603SAlex Elder * Each channel has a GSI "event ring" associated with it. An event ring 65650d1603SAlex Elder * is implemented very much like a channel ring, but is always directed from 66650d1603SAlex Elder * the IPA to an EE. The IPA notifies an EE (such as the AP) about channel 67650d1603SAlex Elder * events by adding an entry to the event ring associated with the channel. 68650d1603SAlex Elder * The GSI then writes its doorbell for the event ring, causing the target 69650d1603SAlex Elder * EE to be interrupted. Each entry in an event ring contains a pointer 70650d1603SAlex Elder * to the channel TRE whose completion the event represents. 71650d1603SAlex Elder * 72650d1603SAlex Elder * Each TRE in a channel ring has a set of flags. One flag indicates whether 73650d1603SAlex Elder * the completion of the transfer operation generates an entry (and possibly 74650d1603SAlex Elder * an interrupt) in the channel's event ring. Other flags allow transfer 75650d1603SAlex Elder * elements to be chained together, forming a single logical transaction. 76650d1603SAlex Elder * TRE flags are used to control whether and when interrupts are generated 77650d1603SAlex Elder * to signal completion of channel transfers. 78650d1603SAlex Elder * 79650d1603SAlex Elder * Elements in channel and event rings are completed (or consumed) strictly 80650d1603SAlex Elder * in order. Completion of one entry implies the completion of all preceding 81650d1603SAlex Elder * entries. A single completion interrupt can therefore communicate the 82650d1603SAlex Elder * completion of many transfers. 83650d1603SAlex Elder * 84650d1603SAlex Elder * Note that all GSI registers are little-endian, which is the assumed 85650d1603SAlex Elder * endianness of I/O space accesses. The accessor functions perform byte 86650d1603SAlex Elder * swapping if needed (i.e., for a big endian CPU). 87650d1603SAlex Elder */ 88650d1603SAlex Elder 89650d1603SAlex Elder /* Delay period for interrupt moderation (in 32KHz IPA internal timer ticks) */ 90650d1603SAlex Elder #define GSI_EVT_RING_INT_MODT (32 * 1) /* 1ms under 32KHz clock */ 91650d1603SAlex Elder 9259b5f454SAlex Elder #define GSI_CMD_TIMEOUT 50 /* milliseconds */ 93650d1603SAlex Elder 94057ef63fSAlex Elder #define GSI_CHANNEL_STOP_RETRIES 10 9511361456SAlex Elder #define GSI_CHANNEL_MODEM_HALT_RETRIES 10 96650d1603SAlex Elder 97650d1603SAlex Elder #define GSI_MHI_EVENT_ID_START 10 /* 1st reserved event id */ 98650d1603SAlex Elder #define GSI_MHI_EVENT_ID_END 16 /* Last reserved event id */ 99650d1603SAlex Elder 100650d1603SAlex Elder #define GSI_ISR_MAX_ITER 50 /* Detect interrupt storms */ 101650d1603SAlex Elder 102650d1603SAlex Elder /* An entry in an event ring */ 103650d1603SAlex Elder struct gsi_event { 104650d1603SAlex Elder __le64 xfer_ptr; 105650d1603SAlex Elder __le16 len; 106650d1603SAlex Elder u8 reserved1; 107650d1603SAlex Elder u8 code; 108650d1603SAlex Elder __le16 reserved2; 109650d1603SAlex Elder u8 type; 110650d1603SAlex Elder u8 chid; 111650d1603SAlex Elder }; 112650d1603SAlex Elder 113650d1603SAlex Elder /** gsi_channel_scratch_gpi - GPI protocol scratch register 114650d1603SAlex Elder * @max_outstanding_tre: 115650d1603SAlex Elder * Defines the maximum number of TREs allowed in a single transaction 116650d1603SAlex Elder * on a channel (in bytes). This determines the amount of prefetch 117650d1603SAlex Elder * performed by the hardware. We configure this to equal the size of 118650d1603SAlex Elder * the TLV FIFO for the channel. 119650d1603SAlex Elder * @outstanding_threshold: 120650d1603SAlex Elder * Defines the threshold (in bytes) determining when the sequencer 121650d1603SAlex Elder * should update the channel doorbell. We configure this to equal 122650d1603SAlex Elder * the size of two TREs. 123650d1603SAlex Elder */ 124650d1603SAlex Elder struct gsi_channel_scratch_gpi { 125650d1603SAlex Elder u64 reserved1; 126650d1603SAlex Elder u16 reserved2; 127650d1603SAlex Elder u16 max_outstanding_tre; 128650d1603SAlex Elder u16 reserved3; 129650d1603SAlex Elder u16 outstanding_threshold; 130650d1603SAlex Elder }; 131650d1603SAlex Elder 132650d1603SAlex Elder /** gsi_channel_scratch - channel scratch configuration area 133650d1603SAlex Elder * 134650d1603SAlex Elder * The exact interpretation of this register is protocol-specific. 135650d1603SAlex Elder * We only use GPI channels; see struct gsi_channel_scratch_gpi, above. 136650d1603SAlex Elder */ 137650d1603SAlex Elder union gsi_channel_scratch { 138650d1603SAlex Elder struct gsi_channel_scratch_gpi gpi; 139650d1603SAlex Elder struct { 140650d1603SAlex Elder u32 word1; 141650d1603SAlex Elder u32 word2; 142650d1603SAlex Elder u32 word3; 143650d1603SAlex Elder u32 word4; 144650d1603SAlex Elder } data; 145650d1603SAlex Elder }; 146650d1603SAlex Elder 147650d1603SAlex Elder /* Check things that can be validated at build time. */ 148650d1603SAlex Elder static void gsi_validate_build(void) 149650d1603SAlex Elder { 150650d1603SAlex Elder /* This is used as a divisor */ 151650d1603SAlex Elder BUILD_BUG_ON(!GSI_RING_ELEMENT_SIZE); 152650d1603SAlex Elder 153650d1603SAlex Elder /* Code assumes the size of channel and event ring element are 154650d1603SAlex Elder * the same (and fixed). Make sure the size of an event ring 155650d1603SAlex Elder * element is what's expected. 156650d1603SAlex Elder */ 157650d1603SAlex Elder BUILD_BUG_ON(sizeof(struct gsi_event) != GSI_RING_ELEMENT_SIZE); 158650d1603SAlex Elder 159650d1603SAlex Elder /* Hardware requires a 2^n ring size. We ensure the number of 160650d1603SAlex Elder * elements in an event ring is a power of 2 elsewhere; this 161650d1603SAlex Elder * ensure the elements themselves meet the requirement. 162650d1603SAlex Elder */ 163650d1603SAlex Elder BUILD_BUG_ON(!is_power_of_2(GSI_RING_ELEMENT_SIZE)); 164650d1603SAlex Elder 165650d1603SAlex Elder /* The channel element size must fit in this field */ 166650d1603SAlex Elder BUILD_BUG_ON(GSI_RING_ELEMENT_SIZE > field_max(ELEMENT_SIZE_FMASK)); 167650d1603SAlex Elder 168650d1603SAlex Elder /* The event ring element size must fit in this field */ 169650d1603SAlex Elder BUILD_BUG_ON(GSI_RING_ELEMENT_SIZE > field_max(EV_ELEMENT_SIZE_FMASK)); 170650d1603SAlex Elder } 171650d1603SAlex Elder 172650d1603SAlex Elder /* Return the channel id associated with a given channel */ 173650d1603SAlex Elder static u32 gsi_channel_id(struct gsi_channel *channel) 174650d1603SAlex Elder { 175650d1603SAlex Elder return channel - &channel->gsi->channel[0]; 176650d1603SAlex Elder } 177650d1603SAlex Elder 1786170b6daSAlex Elder /* An initialized channel has a non-null GSI pointer */ 1796170b6daSAlex Elder static bool gsi_channel_initialized(struct gsi_channel *channel) 1806170b6daSAlex Elder { 1816170b6daSAlex Elder return !!channel->gsi; 1826170b6daSAlex Elder } 1836170b6daSAlex Elder 1843ca97ffdSAlex Elder /* Update the GSI IRQ type register with the cached value */ 1858194be79SAlex Elder static void gsi_irq_type_update(struct gsi *gsi, u32 val) 1863ca97ffdSAlex Elder { 1878194be79SAlex Elder gsi->type_enabled_bitmap = val; 1888194be79SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_TYPE_IRQ_MSK_OFFSET); 1893ca97ffdSAlex Elder } 1903ca97ffdSAlex Elder 191b054d4f9SAlex Elder static void gsi_irq_type_enable(struct gsi *gsi, enum gsi_irq_type_id type_id) 192b054d4f9SAlex Elder { 1938194be79SAlex Elder gsi_irq_type_update(gsi, gsi->type_enabled_bitmap | BIT(type_id)); 194b054d4f9SAlex Elder } 195b054d4f9SAlex Elder 196b054d4f9SAlex Elder static void gsi_irq_type_disable(struct gsi *gsi, enum gsi_irq_type_id type_id) 197b054d4f9SAlex Elder { 1988194be79SAlex Elder gsi_irq_type_update(gsi, gsi->type_enabled_bitmap & ~BIT(type_id)); 199b054d4f9SAlex Elder } 200b054d4f9SAlex Elder 201a60d0632SAlex Elder /* Event ring commands are performed one at a time. Their completion 202a60d0632SAlex Elder * is signaled by the event ring control GSI interrupt type, which is 203a60d0632SAlex Elder * only enabled when we issue an event ring command. Only the event 204a60d0632SAlex Elder * ring being operated on has this interrupt enabled. 205a60d0632SAlex Elder */ 206a60d0632SAlex Elder static void gsi_irq_ev_ctrl_enable(struct gsi *gsi, u32 evt_ring_id) 207a60d0632SAlex Elder { 208a60d0632SAlex Elder u32 val = BIT(evt_ring_id); 209a60d0632SAlex Elder 210a60d0632SAlex Elder /* There's a small chance that a previous command completed 211a60d0632SAlex Elder * after the interrupt was disabled, so make sure we have no 212a60d0632SAlex Elder * pending interrupts before we enable them. 213a60d0632SAlex Elder */ 214a60d0632SAlex Elder iowrite32(~0, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_CLR_OFFSET); 215a60d0632SAlex Elder 216a60d0632SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_MSK_OFFSET); 217a60d0632SAlex Elder gsi_irq_type_enable(gsi, GSI_EV_CTRL); 218a60d0632SAlex Elder } 219a60d0632SAlex Elder 220a60d0632SAlex Elder /* Disable event ring control interrupts */ 221a60d0632SAlex Elder static void gsi_irq_ev_ctrl_disable(struct gsi *gsi) 222a60d0632SAlex Elder { 223a60d0632SAlex Elder gsi_irq_type_disable(gsi, GSI_EV_CTRL); 224a60d0632SAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_MSK_OFFSET); 225a60d0632SAlex Elder } 226a60d0632SAlex Elder 227a60d0632SAlex Elder /* Channel commands are performed one at a time. Their completion is 228a60d0632SAlex Elder * signaled by the channel control GSI interrupt type, which is only 229a60d0632SAlex Elder * enabled when we issue a channel command. Only the channel being 230a60d0632SAlex Elder * operated on has this interrupt enabled. 231a60d0632SAlex Elder */ 232a60d0632SAlex Elder static void gsi_irq_ch_ctrl_enable(struct gsi *gsi, u32 channel_id) 233a60d0632SAlex Elder { 234a60d0632SAlex Elder u32 val = BIT(channel_id); 235a60d0632SAlex Elder 236a60d0632SAlex Elder /* There's a small chance that a previous command completed 237a60d0632SAlex Elder * after the interrupt was disabled, so make sure we have no 238a60d0632SAlex Elder * pending interrupts before we enable them. 239a60d0632SAlex Elder */ 240a60d0632SAlex Elder iowrite32(~0, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_CLR_OFFSET); 241a60d0632SAlex Elder 242a60d0632SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_MSK_OFFSET); 243a60d0632SAlex Elder gsi_irq_type_enable(gsi, GSI_CH_CTRL); 244a60d0632SAlex Elder } 245a60d0632SAlex Elder 246a60d0632SAlex Elder /* Disable channel control interrupts */ 247a60d0632SAlex Elder static void gsi_irq_ch_ctrl_disable(struct gsi *gsi) 248a60d0632SAlex Elder { 249a60d0632SAlex Elder gsi_irq_type_disable(gsi, GSI_CH_CTRL); 250a60d0632SAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_MSK_OFFSET); 251a60d0632SAlex Elder } 252a60d0632SAlex Elder 2535725593eSAlex Elder static void gsi_irq_ieob_enable_one(struct gsi *gsi, u32 evt_ring_id) 254650d1603SAlex Elder { 25506c86328SAlex Elder bool enable_ieob = !gsi->ieob_enabled_bitmap; 256650d1603SAlex Elder u32 val; 257650d1603SAlex Elder 258a054539dSAlex Elder gsi->ieob_enabled_bitmap |= BIT(evt_ring_id); 259a054539dSAlex Elder val = gsi->ieob_enabled_bitmap; 260650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_MSK_OFFSET); 26106c86328SAlex Elder 26206c86328SAlex Elder /* Enable the interrupt type if this is the first channel enabled */ 26306c86328SAlex Elder if (enable_ieob) 26406c86328SAlex Elder gsi_irq_type_enable(gsi, GSI_IEOB); 265650d1603SAlex Elder } 266650d1603SAlex Elder 2675725593eSAlex Elder static void gsi_irq_ieob_disable(struct gsi *gsi, u32 event_mask) 268650d1603SAlex Elder { 269650d1603SAlex Elder u32 val; 270650d1603SAlex Elder 2715725593eSAlex Elder gsi->ieob_enabled_bitmap &= ~event_mask; 27206c86328SAlex Elder 27306c86328SAlex Elder /* Disable the interrupt type if this was the last enabled channel */ 27406c86328SAlex Elder if (!gsi->ieob_enabled_bitmap) 27506c86328SAlex Elder gsi_irq_type_disable(gsi, GSI_IEOB); 27606c86328SAlex Elder 277a054539dSAlex Elder val = gsi->ieob_enabled_bitmap; 278650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_MSK_OFFSET); 279650d1603SAlex Elder } 280650d1603SAlex Elder 2815725593eSAlex Elder static void gsi_irq_ieob_disable_one(struct gsi *gsi, u32 evt_ring_id) 2825725593eSAlex Elder { 2835725593eSAlex Elder gsi_irq_ieob_disable(gsi, BIT(evt_ring_id)); 2845725593eSAlex Elder } 2855725593eSAlex Elder 286650d1603SAlex Elder /* Enable all GSI_interrupt types */ 287650d1603SAlex Elder static void gsi_irq_enable(struct gsi *gsi) 288650d1603SAlex Elder { 289650d1603SAlex Elder u32 val; 290650d1603SAlex Elder 291d6c9e3f5SAlex Elder /* Global interrupts include hardware error reports. Enable 292d6c9e3f5SAlex Elder * that so we can at least report the error should it occur. 293d6c9e3f5SAlex Elder */ 2946c6358ccSAlex Elder iowrite32(BIT(ERROR_INT), gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET); 2958194be79SAlex Elder gsi_irq_type_update(gsi, gsi->type_enabled_bitmap | BIT(GSI_GLOB_EE)); 296d6c9e3f5SAlex Elder 297352f26a8SAlex Elder /* General GSI interrupts are reported to all EEs; if they occur 298352f26a8SAlex Elder * they are unrecoverable (without reset). A breakpoint interrupt 299352f26a8SAlex Elder * also exists, but we don't support that. We want to be notified 300352f26a8SAlex Elder * of errors so we can report them, even if they can't be handled. 301352f26a8SAlex Elder */ 3026c6358ccSAlex Elder val = BIT(BUS_ERROR); 3036c6358ccSAlex Elder val |= BIT(CMD_FIFO_OVRFLOW); 3046c6358ccSAlex Elder val |= BIT(MCS_STACK_OVRFLOW); 305650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_GSI_IRQ_EN_OFFSET); 3068194be79SAlex Elder gsi_irq_type_update(gsi, gsi->type_enabled_bitmap | BIT(GSI_GENERAL)); 307650d1603SAlex Elder } 308650d1603SAlex Elder 3093ca97ffdSAlex Elder /* Disable all GSI interrupt types */ 310650d1603SAlex Elder static void gsi_irq_disable(struct gsi *gsi) 311650d1603SAlex Elder { 3128194be79SAlex Elder gsi_irq_type_update(gsi, 0); 31397eb94c8SAlex Elder 3148194be79SAlex Elder /* Clear the type-specific interrupt masks set by gsi_irq_enable() */ 315650d1603SAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_GSI_IRQ_EN_OFFSET); 316d6c9e3f5SAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET); 317650d1603SAlex Elder } 318650d1603SAlex Elder 319650d1603SAlex Elder /* Return the virtual address associated with a ring index */ 320650d1603SAlex Elder void *gsi_ring_virt(struct gsi_ring *ring, u32 index) 321650d1603SAlex Elder { 322650d1603SAlex Elder /* Note: index *must* be used modulo the ring count here */ 323650d1603SAlex Elder return ring->virt + (index % ring->count) * GSI_RING_ELEMENT_SIZE; 324650d1603SAlex Elder } 325650d1603SAlex Elder 326650d1603SAlex Elder /* Return the 32-bit DMA address associated with a ring index */ 327650d1603SAlex Elder static u32 gsi_ring_addr(struct gsi_ring *ring, u32 index) 328650d1603SAlex Elder { 3293c54b7beSAlex Elder return lower_32_bits(ring->addr) + index * GSI_RING_ELEMENT_SIZE; 330650d1603SAlex Elder } 331650d1603SAlex Elder 332650d1603SAlex Elder /* Return the ring index of a 32-bit ring offset */ 333650d1603SAlex Elder static u32 gsi_ring_index(struct gsi_ring *ring, u32 offset) 334650d1603SAlex Elder { 335650d1603SAlex Elder return (offset - gsi_ring_addr(ring, 0)) / GSI_RING_ELEMENT_SIZE; 336650d1603SAlex Elder } 337650d1603SAlex Elder 338650d1603SAlex Elder /* Issue a GSI command by writing a value to a register, then wait for 339650d1603SAlex Elder * completion to be signaled. Returns true if the command completes 340650d1603SAlex Elder * or false if it times out. 341650d1603SAlex Elder */ 342650d1603SAlex Elder static bool 343650d1603SAlex Elder gsi_command(struct gsi *gsi, u32 reg, u32 val, struct completion *completion) 344650d1603SAlex Elder { 34559b5f454SAlex Elder unsigned long timeout = msecs_to_jiffies(GSI_CMD_TIMEOUT); 34659b5f454SAlex Elder 347650d1603SAlex Elder reinit_completion(completion); 348650d1603SAlex Elder 349650d1603SAlex Elder iowrite32(val, gsi->virt + reg); 350650d1603SAlex Elder 35159b5f454SAlex Elder return !!wait_for_completion_timeout(completion, timeout); 352650d1603SAlex Elder } 353650d1603SAlex Elder 354650d1603SAlex Elder /* Return the hardware's notion of the current state of an event ring */ 355650d1603SAlex Elder static enum gsi_evt_ring_state 356650d1603SAlex Elder gsi_evt_ring_state(struct gsi *gsi, u32 evt_ring_id) 357650d1603SAlex Elder { 358650d1603SAlex Elder u32 val; 359650d1603SAlex Elder 360650d1603SAlex Elder val = ioread32(gsi->virt + GSI_EV_CH_E_CNTXT_0_OFFSET(evt_ring_id)); 361650d1603SAlex Elder 362650d1603SAlex Elder return u32_get_bits(val, EV_CHSTATE_FMASK); 363650d1603SAlex Elder } 364650d1603SAlex Elder 365650d1603SAlex Elder /* Issue an event ring command and wait for it to complete */ 366d9cbe818SAlex Elder static void gsi_evt_ring_command(struct gsi *gsi, u32 evt_ring_id, 367650d1603SAlex Elder enum gsi_evt_cmd_opcode opcode) 368650d1603SAlex Elder { 369650d1603SAlex Elder struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id]; 370650d1603SAlex Elder struct completion *completion = &evt_ring->completion; 3718463488aSAlex Elder struct device *dev = gsi->dev; 372d9cbe818SAlex Elder bool timeout; 373650d1603SAlex Elder u32 val; 374650d1603SAlex Elder 375a60d0632SAlex Elder /* Enable the completion interrupt for the command */ 376a60d0632SAlex Elder gsi_irq_ev_ctrl_enable(gsi, evt_ring_id); 377b4175f87SAlex Elder 378650d1603SAlex Elder val = u32_encode_bits(evt_ring_id, EV_CHID_FMASK); 379650d1603SAlex Elder val |= u32_encode_bits(opcode, EV_OPCODE_FMASK); 380650d1603SAlex Elder 381d9cbe818SAlex Elder timeout = !gsi_command(gsi, GSI_EV_CH_CMD_OFFSET, val, completion); 382b4175f87SAlex Elder 383a60d0632SAlex Elder gsi_irq_ev_ctrl_disable(gsi); 384b4175f87SAlex Elder 385d9cbe818SAlex Elder if (!timeout) 3861ddf776bSAlex Elder return; 387650d1603SAlex Elder 3888463488aSAlex Elder dev_err(dev, "GSI command %u for event ring %u timed out, state %u\n", 3893f77c926SAlex Elder opcode, evt_ring_id, gsi_evt_ring_state(gsi, evt_ring_id)); 390650d1603SAlex Elder } 391650d1603SAlex Elder 392650d1603SAlex Elder /* Allocate an event ring in NOT_ALLOCATED state */ 393650d1603SAlex Elder static int gsi_evt_ring_alloc_command(struct gsi *gsi, u32 evt_ring_id) 394650d1603SAlex Elder { 3953f77c926SAlex Elder enum gsi_evt_ring_state state; 396650d1603SAlex Elder 397650d1603SAlex Elder /* Get initial event ring state */ 3983f77c926SAlex Elder state = gsi_evt_ring_state(gsi, evt_ring_id); 3993f77c926SAlex Elder if (state != GSI_EVT_RING_STATE_NOT_ALLOCATED) { 400f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u bad state %u before alloc\n", 4013f77c926SAlex Elder evt_ring_id, state); 402650d1603SAlex Elder return -EINVAL; 403a442b3c7SAlex Elder } 404650d1603SAlex Elder 405d9cbe818SAlex Elder gsi_evt_ring_command(gsi, evt_ring_id, GSI_EVT_ALLOCATE); 406428b448eSAlex Elder 407428b448eSAlex Elder /* If successful the event ring state will have changed */ 4083f77c926SAlex Elder state = gsi_evt_ring_state(gsi, evt_ring_id); 4093f77c926SAlex Elder if (state == GSI_EVT_RING_STATE_ALLOCATED) 410428b448eSAlex Elder return 0; 411428b448eSAlex Elder 412f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u bad state %u after alloc\n", 4133f77c926SAlex Elder evt_ring_id, state); 414650d1603SAlex Elder 415428b448eSAlex Elder return -EIO; 416650d1603SAlex Elder } 417650d1603SAlex Elder 418650d1603SAlex Elder /* Reset a GSI event ring in ALLOCATED or ERROR state. */ 419650d1603SAlex Elder static void gsi_evt_ring_reset_command(struct gsi *gsi, u32 evt_ring_id) 420650d1603SAlex Elder { 4213f77c926SAlex Elder enum gsi_evt_ring_state state; 422650d1603SAlex Elder 4233f77c926SAlex Elder state = gsi_evt_ring_state(gsi, evt_ring_id); 424650d1603SAlex Elder if (state != GSI_EVT_RING_STATE_ALLOCATED && 425650d1603SAlex Elder state != GSI_EVT_RING_STATE_ERROR) { 426f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u bad state %u before reset\n", 4273f77c926SAlex Elder evt_ring_id, state); 428650d1603SAlex Elder return; 429650d1603SAlex Elder } 430650d1603SAlex Elder 431d9cbe818SAlex Elder gsi_evt_ring_command(gsi, evt_ring_id, GSI_EVT_RESET); 432428b448eSAlex Elder 433428b448eSAlex Elder /* If successful the event ring state will have changed */ 4343f77c926SAlex Elder state = gsi_evt_ring_state(gsi, evt_ring_id); 4353f77c926SAlex Elder if (state == GSI_EVT_RING_STATE_ALLOCATED) 436428b448eSAlex Elder return; 437428b448eSAlex Elder 438f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u bad state %u after reset\n", 4393f77c926SAlex Elder evt_ring_id, state); 440650d1603SAlex Elder } 441650d1603SAlex Elder 442650d1603SAlex Elder /* Issue a hardware de-allocation request for an allocated event ring */ 443650d1603SAlex Elder static void gsi_evt_ring_de_alloc_command(struct gsi *gsi, u32 evt_ring_id) 444650d1603SAlex Elder { 4453f77c926SAlex Elder enum gsi_evt_ring_state state; 446650d1603SAlex Elder 4473f77c926SAlex Elder state = gsi_evt_ring_state(gsi, evt_ring_id); 4483f77c926SAlex Elder if (state != GSI_EVT_RING_STATE_ALLOCATED) { 449f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u state %u before dealloc\n", 4503f77c926SAlex Elder evt_ring_id, state); 451650d1603SAlex Elder return; 452650d1603SAlex Elder } 453650d1603SAlex Elder 454d9cbe818SAlex Elder gsi_evt_ring_command(gsi, evt_ring_id, GSI_EVT_DE_ALLOC); 455428b448eSAlex Elder 456428b448eSAlex Elder /* If successful the event ring state will have changed */ 4573f77c926SAlex Elder state = gsi_evt_ring_state(gsi, evt_ring_id); 4583f77c926SAlex Elder if (state == GSI_EVT_RING_STATE_NOT_ALLOCATED) 459428b448eSAlex Elder return; 460428b448eSAlex Elder 461f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u bad state %u after dealloc\n", 4623f77c926SAlex Elder evt_ring_id, state); 463650d1603SAlex Elder } 464650d1603SAlex Elder 465a2003b30SAlex Elder /* Fetch the current state of a channel from hardware */ 466aba7924fSAlex Elder static enum gsi_channel_state gsi_channel_state(struct gsi_channel *channel) 467650d1603SAlex Elder { 468aba7924fSAlex Elder u32 channel_id = gsi_channel_id(channel); 469e6cdd6d8SAlex Elder void __iomem *virt = channel->gsi->virt; 470650d1603SAlex Elder u32 val; 471650d1603SAlex Elder 472aba7924fSAlex Elder val = ioread32(virt + GSI_CH_C_CNTXT_0_OFFSET(channel_id)); 473650d1603SAlex Elder 474650d1603SAlex Elder return u32_get_bits(val, CHSTATE_FMASK); 475650d1603SAlex Elder } 476650d1603SAlex Elder 477650d1603SAlex Elder /* Issue a channel command and wait for it to complete */ 4781169318bSAlex Elder static void 479650d1603SAlex Elder gsi_channel_command(struct gsi_channel *channel, enum gsi_ch_cmd_opcode opcode) 480650d1603SAlex Elder { 481650d1603SAlex Elder struct completion *completion = &channel->completion; 482650d1603SAlex Elder u32 channel_id = gsi_channel_id(channel); 483a2003b30SAlex Elder struct gsi *gsi = channel->gsi; 4848463488aSAlex Elder struct device *dev = gsi->dev; 485d9cbe818SAlex Elder bool timeout; 486650d1603SAlex Elder u32 val; 487650d1603SAlex Elder 488a60d0632SAlex Elder /* Enable the completion interrupt for the command */ 489a60d0632SAlex Elder gsi_irq_ch_ctrl_enable(gsi, channel_id); 490b054d4f9SAlex Elder 491650d1603SAlex Elder val = u32_encode_bits(channel_id, CH_CHID_FMASK); 492650d1603SAlex Elder val |= u32_encode_bits(opcode, CH_OPCODE_FMASK); 493d9cbe818SAlex Elder timeout = !gsi_command(gsi, GSI_CH_CMD_OFFSET, val, completion); 494650d1603SAlex Elder 495a60d0632SAlex Elder gsi_irq_ch_ctrl_disable(gsi); 496b054d4f9SAlex Elder 497d9cbe818SAlex Elder if (!timeout) 4981169318bSAlex Elder return; 499650d1603SAlex Elder 5008463488aSAlex Elder dev_err(dev, "GSI command %u for channel %u timed out, state %u\n", 501a2003b30SAlex Elder opcode, channel_id, gsi_channel_state(channel)); 502650d1603SAlex Elder } 503650d1603SAlex Elder 504650d1603SAlex Elder /* Allocate GSI channel in NOT_ALLOCATED state */ 505650d1603SAlex Elder static int gsi_channel_alloc_command(struct gsi *gsi, u32 channel_id) 506650d1603SAlex Elder { 507650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 508a442b3c7SAlex Elder struct device *dev = gsi->dev; 509a2003b30SAlex Elder enum gsi_channel_state state; 510650d1603SAlex Elder 511650d1603SAlex Elder /* Get initial channel state */ 512a2003b30SAlex Elder state = gsi_channel_state(channel); 513a442b3c7SAlex Elder if (state != GSI_CHANNEL_STATE_NOT_ALLOCATED) { 514f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u before alloc\n", 515f8d3bdd5SAlex Elder channel_id, state); 516650d1603SAlex Elder return -EINVAL; 517a442b3c7SAlex Elder } 518650d1603SAlex Elder 5191169318bSAlex Elder gsi_channel_command(channel, GSI_CH_ALLOCATE); 520a2003b30SAlex Elder 5216ffddf3bSAlex Elder /* If successful the channel state will have changed */ 522a2003b30SAlex Elder state = gsi_channel_state(channel); 5236ffddf3bSAlex Elder if (state == GSI_CHANNEL_STATE_ALLOCATED) 5246ffddf3bSAlex Elder return 0; 5256ffddf3bSAlex Elder 526f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u after alloc\n", 527f8d3bdd5SAlex Elder channel_id, state); 528650d1603SAlex Elder 5296ffddf3bSAlex Elder return -EIO; 530650d1603SAlex Elder } 531650d1603SAlex Elder 532650d1603SAlex Elder /* Start an ALLOCATED channel */ 533650d1603SAlex Elder static int gsi_channel_start_command(struct gsi_channel *channel) 534650d1603SAlex Elder { 535a442b3c7SAlex Elder struct device *dev = channel->gsi->dev; 536a2003b30SAlex Elder enum gsi_channel_state state; 537650d1603SAlex Elder 538a2003b30SAlex Elder state = gsi_channel_state(channel); 539650d1603SAlex Elder if (state != GSI_CHANNEL_STATE_ALLOCATED && 540a442b3c7SAlex Elder state != GSI_CHANNEL_STATE_STOPPED) { 541f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u before start\n", 542f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 543650d1603SAlex Elder return -EINVAL; 544a442b3c7SAlex Elder } 545650d1603SAlex Elder 5461169318bSAlex Elder gsi_channel_command(channel, GSI_CH_START); 547a2003b30SAlex Elder 5486ffddf3bSAlex Elder /* If successful the channel state will have changed */ 549a2003b30SAlex Elder state = gsi_channel_state(channel); 5506ffddf3bSAlex Elder if (state == GSI_CHANNEL_STATE_STARTED) 5516ffddf3bSAlex Elder return 0; 5526ffddf3bSAlex Elder 553f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u after start\n", 554f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 555650d1603SAlex Elder 5566ffddf3bSAlex Elder return -EIO; 557650d1603SAlex Elder } 558650d1603SAlex Elder 559650d1603SAlex Elder /* Stop a GSI channel in STARTED state */ 560650d1603SAlex Elder static int gsi_channel_stop_command(struct gsi_channel *channel) 561650d1603SAlex Elder { 562a442b3c7SAlex Elder struct device *dev = channel->gsi->dev; 563a2003b30SAlex Elder enum gsi_channel_state state; 564650d1603SAlex Elder 565a2003b30SAlex Elder state = gsi_channel_state(channel); 5665468cbcdSAlex Elder 5675468cbcdSAlex Elder /* Channel could have entered STOPPED state since last call 5685468cbcdSAlex Elder * if it timed out. If so, we're done. 5695468cbcdSAlex Elder */ 5705468cbcdSAlex Elder if (state == GSI_CHANNEL_STATE_STOPPED) 5715468cbcdSAlex Elder return 0; 5725468cbcdSAlex Elder 573650d1603SAlex Elder if (state != GSI_CHANNEL_STATE_STARTED && 574a442b3c7SAlex Elder state != GSI_CHANNEL_STATE_STOP_IN_PROC) { 575f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u before stop\n", 576f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 577650d1603SAlex Elder return -EINVAL; 578a442b3c7SAlex Elder } 579650d1603SAlex Elder 5801169318bSAlex Elder gsi_channel_command(channel, GSI_CH_STOP); 581a2003b30SAlex Elder 5826ffddf3bSAlex Elder /* If successful the channel state will have changed */ 583a2003b30SAlex Elder state = gsi_channel_state(channel); 5846ffddf3bSAlex Elder if (state == GSI_CHANNEL_STATE_STOPPED) 5856ffddf3bSAlex Elder return 0; 586650d1603SAlex Elder 587650d1603SAlex Elder /* We may have to try again if stop is in progress */ 588a2003b30SAlex Elder if (state == GSI_CHANNEL_STATE_STOP_IN_PROC) 589650d1603SAlex Elder return -EAGAIN; 590650d1603SAlex Elder 591f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u after stop\n", 592f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 593650d1603SAlex Elder 594650d1603SAlex Elder return -EIO; 595650d1603SAlex Elder } 596650d1603SAlex Elder 597650d1603SAlex Elder /* Reset a GSI channel in ALLOCATED or ERROR state. */ 598650d1603SAlex Elder static void gsi_channel_reset_command(struct gsi_channel *channel) 599650d1603SAlex Elder { 600a442b3c7SAlex Elder struct device *dev = channel->gsi->dev; 601a2003b30SAlex Elder enum gsi_channel_state state; 602650d1603SAlex Elder 60374401946SAlex Elder /* A short delay is required before a RESET command */ 60474401946SAlex Elder usleep_range(USEC_PER_MSEC, 2 * USEC_PER_MSEC); 605650d1603SAlex Elder 606a2003b30SAlex Elder state = gsi_channel_state(channel); 607a2003b30SAlex Elder if (state != GSI_CHANNEL_STATE_STOPPED && 608a2003b30SAlex Elder state != GSI_CHANNEL_STATE_ERROR) { 6095d28913dSAlex Elder /* No need to reset a channel already in ALLOCATED state */ 6105d28913dSAlex Elder if (state != GSI_CHANNEL_STATE_ALLOCATED) 611f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u before reset\n", 612f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 613650d1603SAlex Elder return; 614650d1603SAlex Elder } 615650d1603SAlex Elder 6161169318bSAlex Elder gsi_channel_command(channel, GSI_CH_RESET); 617a2003b30SAlex Elder 6186ffddf3bSAlex Elder /* If successful the channel state will have changed */ 619a2003b30SAlex Elder state = gsi_channel_state(channel); 6206ffddf3bSAlex Elder if (state != GSI_CHANNEL_STATE_ALLOCATED) 621f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u after reset\n", 622f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 623650d1603SAlex Elder } 624650d1603SAlex Elder 625650d1603SAlex Elder /* Deallocate an ALLOCATED GSI channel */ 626650d1603SAlex Elder static void gsi_channel_de_alloc_command(struct gsi *gsi, u32 channel_id) 627650d1603SAlex Elder { 628650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 629a442b3c7SAlex Elder struct device *dev = gsi->dev; 630a2003b30SAlex Elder enum gsi_channel_state state; 631650d1603SAlex Elder 632a2003b30SAlex Elder state = gsi_channel_state(channel); 633a2003b30SAlex Elder if (state != GSI_CHANNEL_STATE_ALLOCATED) { 634f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u before dealloc\n", 635f8d3bdd5SAlex Elder channel_id, state); 636650d1603SAlex Elder return; 637650d1603SAlex Elder } 638650d1603SAlex Elder 6391169318bSAlex Elder gsi_channel_command(channel, GSI_CH_DE_ALLOC); 640a2003b30SAlex Elder 6416ffddf3bSAlex Elder /* If successful the channel state will have changed */ 642a2003b30SAlex Elder state = gsi_channel_state(channel); 6436ffddf3bSAlex Elder 6446ffddf3bSAlex Elder if (state != GSI_CHANNEL_STATE_NOT_ALLOCATED) 645f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u after dealloc\n", 646f8d3bdd5SAlex Elder channel_id, state); 647650d1603SAlex Elder } 648650d1603SAlex Elder 649650d1603SAlex Elder /* Ring an event ring doorbell, reporting the last entry processed by the AP. 650650d1603SAlex Elder * The index argument (modulo the ring count) is the first unfilled entry, so 651650d1603SAlex Elder * we supply one less than that with the doorbell. Update the event ring 652650d1603SAlex Elder * index field with the value provided. 653650d1603SAlex Elder */ 654650d1603SAlex Elder static void gsi_evt_ring_doorbell(struct gsi *gsi, u32 evt_ring_id, u32 index) 655650d1603SAlex Elder { 656650d1603SAlex Elder struct gsi_ring *ring = &gsi->evt_ring[evt_ring_id].ring; 657650d1603SAlex Elder u32 val; 658650d1603SAlex Elder 659650d1603SAlex Elder ring->index = index; /* Next unused entry */ 660650d1603SAlex Elder 661650d1603SAlex Elder /* Note: index *must* be used modulo the ring count here */ 662650d1603SAlex Elder val = gsi_ring_addr(ring, (index - 1) % ring->count); 663650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_EV_CH_E_DOORBELL_0_OFFSET(evt_ring_id)); 664650d1603SAlex Elder } 665650d1603SAlex Elder 666650d1603SAlex Elder /* Program an event ring for use */ 667650d1603SAlex Elder static void gsi_evt_ring_program(struct gsi *gsi, u32 evt_ring_id) 668650d1603SAlex Elder { 669650d1603SAlex Elder struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id]; 670650d1603SAlex Elder size_t size = evt_ring->ring.count * GSI_RING_ELEMENT_SIZE; 671650d1603SAlex Elder u32 val; 672650d1603SAlex Elder 67346dda53eSAlex Elder /* We program all event rings as GPI type/protocol */ 67446dda53eSAlex Elder val = u32_encode_bits(GSI_CHANNEL_TYPE_GPI, EV_CHTYPE_FMASK); 675650d1603SAlex Elder val |= EV_INTYPE_FMASK; 676650d1603SAlex Elder val |= u32_encode_bits(GSI_RING_ELEMENT_SIZE, EV_ELEMENT_SIZE_FMASK); 677650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_0_OFFSET(evt_ring_id)); 678650d1603SAlex Elder 67942839f95SAlex Elder val = ev_r_length_encoded(gsi->version, size); 680650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_1_OFFSET(evt_ring_id)); 681650d1603SAlex Elder 682650d1603SAlex Elder /* The context 2 and 3 registers store the low-order and 683650d1603SAlex Elder * high-order 32 bits of the address of the event ring, 684650d1603SAlex Elder * respectively. 685650d1603SAlex Elder */ 6863c54b7beSAlex Elder val = lower_32_bits(evt_ring->ring.addr); 687650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_2_OFFSET(evt_ring_id)); 6883c54b7beSAlex Elder val = upper_32_bits(evt_ring->ring.addr); 689650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_3_OFFSET(evt_ring_id)); 690650d1603SAlex Elder 691650d1603SAlex Elder /* Enable interrupt moderation by setting the moderation delay */ 692650d1603SAlex Elder val = u32_encode_bits(GSI_EVT_RING_INT_MODT, MODT_FMASK); 693650d1603SAlex Elder val |= u32_encode_bits(1, MODC_FMASK); /* comes from channel */ 694650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_8_OFFSET(evt_ring_id)); 695650d1603SAlex Elder 696650d1603SAlex Elder /* No MSI write data, and MSI address high and low address is 0 */ 697650d1603SAlex Elder iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_9_OFFSET(evt_ring_id)); 698650d1603SAlex Elder iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_10_OFFSET(evt_ring_id)); 699650d1603SAlex Elder iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_11_OFFSET(evt_ring_id)); 700650d1603SAlex Elder 701650d1603SAlex Elder /* We don't need to get event read pointer updates */ 702650d1603SAlex Elder iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_12_OFFSET(evt_ring_id)); 703650d1603SAlex Elder iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_13_OFFSET(evt_ring_id)); 704650d1603SAlex Elder 705650d1603SAlex Elder /* Finally, tell the hardware we've completed event 0 (arbitrary) */ 706650d1603SAlex Elder gsi_evt_ring_doorbell(gsi, evt_ring_id, 0); 707650d1603SAlex Elder } 708650d1603SAlex Elder 709e6316920SAlex Elder /* Find the transaction whose completion indicates a channel is quiesced */ 710650d1603SAlex Elder static struct gsi_trans *gsi_channel_trans_last(struct gsi_channel *channel) 711650d1603SAlex Elder { 712650d1603SAlex Elder struct gsi_trans_info *trans_info = &channel->trans_info; 713e6316920SAlex Elder const struct list_head *list; 714650d1603SAlex Elder struct gsi_trans *trans; 715650d1603SAlex Elder 716650d1603SAlex Elder spin_lock_bh(&trans_info->spinlock); 717650d1603SAlex Elder 718e6316920SAlex Elder /* There is a small chance a TX transaction got allocated just 719e6316920SAlex Elder * before we disabled transmits, so check for that. 720e6316920SAlex Elder */ 721e6316920SAlex Elder if (channel->toward_ipa) { 722e6316920SAlex Elder list = &trans_info->alloc; 723e6316920SAlex Elder if (!list_empty(list)) 724e6316920SAlex Elder goto done; 725e6316920SAlex Elder list = &trans_info->pending; 726e6316920SAlex Elder if (!list_empty(list)) 727e6316920SAlex Elder goto done; 728e6316920SAlex Elder } 729e6316920SAlex Elder 730e6316920SAlex Elder /* Otherwise (TX or RX) we want to wait for anything that 731e6316920SAlex Elder * has completed, or has been polled but not released yet. 732e6316920SAlex Elder */ 733e6316920SAlex Elder list = &trans_info->complete; 734e6316920SAlex Elder if (!list_empty(list)) 735e6316920SAlex Elder goto done; 736e6316920SAlex Elder list = &trans_info->polled; 737e6316920SAlex Elder if (list_empty(list)) 738e6316920SAlex Elder list = NULL; 739e6316920SAlex Elder done: 740e6316920SAlex Elder trans = list ? list_last_entry(list, struct gsi_trans, links) : NULL; 741650d1603SAlex Elder 742650d1603SAlex Elder /* Caller will wait for this, so take a reference */ 743650d1603SAlex Elder if (trans) 744650d1603SAlex Elder refcount_inc(&trans->refcount); 745650d1603SAlex Elder 746650d1603SAlex Elder spin_unlock_bh(&trans_info->spinlock); 747650d1603SAlex Elder 748650d1603SAlex Elder return trans; 749650d1603SAlex Elder } 750650d1603SAlex Elder 751650d1603SAlex Elder /* Wait for transaction activity on a channel to complete */ 752650d1603SAlex Elder static void gsi_channel_trans_quiesce(struct gsi_channel *channel) 753650d1603SAlex Elder { 754650d1603SAlex Elder struct gsi_trans *trans; 755650d1603SAlex Elder 756650d1603SAlex Elder /* Get the last transaction, and wait for it to complete */ 757650d1603SAlex Elder trans = gsi_channel_trans_last(channel); 758650d1603SAlex Elder if (trans) { 759650d1603SAlex Elder wait_for_completion(&trans->completion); 760650d1603SAlex Elder gsi_trans_free(trans); 761650d1603SAlex Elder } 762650d1603SAlex Elder } 763650d1603SAlex Elder 76457ab8ca4SAlex Elder /* Program a channel for use; there is no gsi_channel_deprogram() */ 765650d1603SAlex Elder static void gsi_channel_program(struct gsi_channel *channel, bool doorbell) 766650d1603SAlex Elder { 767650d1603SAlex Elder size_t size = channel->tre_ring.count * GSI_RING_ELEMENT_SIZE; 768650d1603SAlex Elder u32 channel_id = gsi_channel_id(channel); 769650d1603SAlex Elder union gsi_channel_scratch scr = { }; 770650d1603SAlex Elder struct gsi_channel_scratch_gpi *gpi; 771650d1603SAlex Elder struct gsi *gsi = channel->gsi; 772650d1603SAlex Elder u32 wrr_weight = 0; 773650d1603SAlex Elder u32 val; 774650d1603SAlex Elder 775650d1603SAlex Elder /* Arbitrarily pick TRE 0 as the first channel element to use */ 776650d1603SAlex Elder channel->tre_ring.index = 0; 777650d1603SAlex Elder 77846dda53eSAlex Elder /* We program all channels as GPI type/protocol */ 7792ad6f03bSAlex Elder val = chtype_protocol_encoded(gsi->version, GSI_CHANNEL_TYPE_GPI); 780650d1603SAlex Elder if (channel->toward_ipa) 781650d1603SAlex Elder val |= CHTYPE_DIR_FMASK; 782650d1603SAlex Elder val |= u32_encode_bits(channel->evt_ring_id, ERINDEX_FMASK); 783650d1603SAlex Elder val |= u32_encode_bits(GSI_RING_ELEMENT_SIZE, ELEMENT_SIZE_FMASK); 784650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_CNTXT_0_OFFSET(channel_id)); 785650d1603SAlex Elder 78642839f95SAlex Elder val = r_length_encoded(gsi->version, size); 787650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_CNTXT_1_OFFSET(channel_id)); 788650d1603SAlex Elder 789650d1603SAlex Elder /* The context 2 and 3 registers store the low-order and 790650d1603SAlex Elder * high-order 32 bits of the address of the channel ring, 791650d1603SAlex Elder * respectively. 792650d1603SAlex Elder */ 7933c54b7beSAlex Elder val = lower_32_bits(channel->tre_ring.addr); 794650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_CNTXT_2_OFFSET(channel_id)); 7953c54b7beSAlex Elder val = upper_32_bits(channel->tre_ring.addr); 796650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_CNTXT_3_OFFSET(channel_id)); 797650d1603SAlex Elder 798650d1603SAlex Elder /* Command channel gets low weighted round-robin priority */ 799650d1603SAlex Elder if (channel->command) 800650d1603SAlex Elder wrr_weight = field_max(WRR_WEIGHT_FMASK); 801650d1603SAlex Elder val = u32_encode_bits(wrr_weight, WRR_WEIGHT_FMASK); 802650d1603SAlex Elder 803650d1603SAlex Elder /* Max prefetch is 1 segment (do not set MAX_PREFETCH_FMASK) */ 804650d1603SAlex Elder 805d7f3087bSAlex Elder /* No need to use the doorbell engine starting at IPA v4.0 */ 806d7f3087bSAlex Elder if (gsi->version < IPA_VERSION_4_0 && doorbell) 807650d1603SAlex Elder val |= USE_DB_ENG_FMASK; 808650d1603SAlex Elder 8099f848198SAlex Elder /* v4.0 introduces an escape buffer for prefetch. We use it 8109f848198SAlex Elder * on all but the AP command channel. 8119f848198SAlex Elder */ 812d7f3087bSAlex Elder if (gsi->version >= IPA_VERSION_4_0 && !channel->command) { 813b0b6f0ddSAlex Elder /* If not otherwise set, prefetch buffers are used */ 814b0b6f0ddSAlex Elder if (gsi->version < IPA_VERSION_4_5) 815650d1603SAlex Elder val |= USE_ESCAPE_BUF_ONLY_FMASK; 816b0b6f0ddSAlex Elder else 817b0b6f0ddSAlex Elder val |= u32_encode_bits(GSI_ESCAPE_BUF_ONLY, 818b0b6f0ddSAlex Elder PREFETCH_MODE_FMASK); 819b0b6f0ddSAlex Elder } 82042839f95SAlex Elder /* All channels set DB_IN_BYTES */ 82142839f95SAlex Elder if (gsi->version >= IPA_VERSION_4_9) 82242839f95SAlex Elder val |= DB_IN_BYTES; 823650d1603SAlex Elder 824650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_QOS_OFFSET(channel_id)); 825650d1603SAlex Elder 826650d1603SAlex Elder /* Now update the scratch registers for GPI protocol */ 827650d1603SAlex Elder gpi = &scr.gpi; 828650d1603SAlex Elder gpi->max_outstanding_tre = gsi_channel_trans_tre_max(gsi, channel_id) * 829650d1603SAlex Elder GSI_RING_ELEMENT_SIZE; 830650d1603SAlex Elder gpi->outstanding_threshold = 2 * GSI_RING_ELEMENT_SIZE; 831650d1603SAlex Elder 832650d1603SAlex Elder val = scr.data.word1; 833650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_SCRATCH_0_OFFSET(channel_id)); 834650d1603SAlex Elder 835650d1603SAlex Elder val = scr.data.word2; 836650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_SCRATCH_1_OFFSET(channel_id)); 837650d1603SAlex Elder 838650d1603SAlex Elder val = scr.data.word3; 839650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_SCRATCH_2_OFFSET(channel_id)); 840650d1603SAlex Elder 841650d1603SAlex Elder /* We must preserve the upper 16 bits of the last scratch register. 842650d1603SAlex Elder * The next sequence assumes those bits remain unchanged between the 843650d1603SAlex Elder * read and the write. 844650d1603SAlex Elder */ 845650d1603SAlex Elder val = ioread32(gsi->virt + GSI_CH_C_SCRATCH_3_OFFSET(channel_id)); 846650d1603SAlex Elder val = (scr.data.word4 & GENMASK(31, 16)) | (val & GENMASK(15, 0)); 847650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_SCRATCH_3_OFFSET(channel_id)); 848650d1603SAlex Elder 849650d1603SAlex Elder /* All done! */ 850650d1603SAlex Elder } 851650d1603SAlex Elder 8524a4ba483SAlex Elder static int __gsi_channel_start(struct gsi_channel *channel, bool resume) 853650d1603SAlex Elder { 854893b838eSAlex Elder struct gsi *gsi = channel->gsi; 855650d1603SAlex Elder int ret; 856650d1603SAlex Elder 8574a4ba483SAlex Elder /* Prior to IPA v4.0 suspend/resume is not implemented by GSI */ 8584a4ba483SAlex Elder if (resume && gsi->version < IPA_VERSION_4_0) 859a65c0288SAlex Elder return 0; 8604fef691cSAlex Elder 861650d1603SAlex Elder mutex_lock(&gsi->mutex); 862650d1603SAlex Elder 863a65c0288SAlex Elder ret = gsi_channel_start_command(channel); 864650d1603SAlex Elder 865650d1603SAlex Elder mutex_unlock(&gsi->mutex); 866650d1603SAlex Elder 867650d1603SAlex Elder return ret; 868650d1603SAlex Elder } 869650d1603SAlex Elder 870893b838eSAlex Elder /* Start an allocated GSI channel */ 871893b838eSAlex Elder int gsi_channel_start(struct gsi *gsi, u32 channel_id) 872893b838eSAlex Elder { 873893b838eSAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 874a65c0288SAlex Elder int ret; 875893b838eSAlex Elder 876a65c0288SAlex Elder /* Enable NAPI and the completion interrupt */ 877a65c0288SAlex Elder napi_enable(&channel->napi); 878a65c0288SAlex Elder gsi_irq_ieob_enable_one(gsi, channel->evt_ring_id); 879a65c0288SAlex Elder 8804a4ba483SAlex Elder ret = __gsi_channel_start(channel, false); 881a65c0288SAlex Elder if (ret) { 882a65c0288SAlex Elder gsi_irq_ieob_disable_one(gsi, channel->evt_ring_id); 883a65c0288SAlex Elder napi_disable(&channel->napi); 884a65c0288SAlex Elder } 885a65c0288SAlex Elder 886a65c0288SAlex Elder return ret; 887893b838eSAlex Elder } 888893b838eSAlex Elder 889697e834eSAlex Elder static int gsi_channel_stop_retry(struct gsi_channel *channel) 890650d1603SAlex Elder { 891057ef63fSAlex Elder u32 retries = GSI_CHANNEL_STOP_RETRIES; 892650d1603SAlex Elder int ret; 893650d1603SAlex Elder 894650d1603SAlex Elder do { 895650d1603SAlex Elder ret = gsi_channel_stop_command(channel); 896650d1603SAlex Elder if (ret != -EAGAIN) 897650d1603SAlex Elder break; 8983d60e15fSAlex Elder usleep_range(3 * USEC_PER_MSEC, 5 * USEC_PER_MSEC); 899650d1603SAlex Elder } while (retries--); 900650d1603SAlex Elder 901697e834eSAlex Elder return ret; 902697e834eSAlex Elder } 903697e834eSAlex Elder 9044a4ba483SAlex Elder static int __gsi_channel_stop(struct gsi_channel *channel, bool suspend) 905697e834eSAlex Elder { 90663ec9be1SAlex Elder struct gsi *gsi = channel->gsi; 907697e834eSAlex Elder int ret; 908697e834eSAlex Elder 909a65c0288SAlex Elder /* Wait for any underway transactions to complete before stopping. */ 910bd1ea1e4SAlex Elder gsi_channel_trans_quiesce(channel); 911697e834eSAlex Elder 9124a4ba483SAlex Elder /* Prior to IPA v4.0 suspend/resume is not implemented by GSI */ 9134a4ba483SAlex Elder if (suspend && gsi->version < IPA_VERSION_4_0) 91463ec9be1SAlex Elder return 0; 91563ec9be1SAlex Elder 91663ec9be1SAlex Elder mutex_lock(&gsi->mutex); 91763ec9be1SAlex Elder 91863ec9be1SAlex Elder ret = gsi_channel_stop_retry(channel); 91963ec9be1SAlex Elder 92063ec9be1SAlex Elder mutex_unlock(&gsi->mutex); 92163ec9be1SAlex Elder 92263ec9be1SAlex Elder return ret; 923650d1603SAlex Elder } 924650d1603SAlex Elder 925893b838eSAlex Elder /* Stop a started channel */ 926893b838eSAlex Elder int gsi_channel_stop(struct gsi *gsi, u32 channel_id) 927893b838eSAlex Elder { 928893b838eSAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 929a65c0288SAlex Elder int ret; 930893b838eSAlex Elder 9314a4ba483SAlex Elder ret = __gsi_channel_stop(channel, false); 932a65c0288SAlex Elder if (ret) 933a65c0288SAlex Elder return ret; 934a65c0288SAlex Elder 93563ec9be1SAlex Elder /* Disable the completion interrupt and NAPI if successful */ 936a65c0288SAlex Elder gsi_irq_ieob_disable_one(gsi, channel->evt_ring_id); 937a65c0288SAlex Elder napi_disable(&channel->napi); 938a65c0288SAlex Elder 939a65c0288SAlex Elder return 0; 940893b838eSAlex Elder } 941893b838eSAlex Elder 942ce54993dSAlex Elder /* Reset and reconfigure a channel, (possibly) enabling the doorbell engine */ 943ce54993dSAlex Elder void gsi_channel_reset(struct gsi *gsi, u32 channel_id, bool doorbell) 944650d1603SAlex Elder { 945650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 946650d1603SAlex Elder 947650d1603SAlex Elder mutex_lock(&gsi->mutex); 948650d1603SAlex Elder 949650d1603SAlex Elder gsi_channel_reset_command(channel); 950a3f2405bSAlex Elder /* Due to a hardware quirk we may need to reset RX channels twice. */ 951d7f3087bSAlex Elder if (gsi->version < IPA_VERSION_4_0 && !channel->toward_ipa) 952650d1603SAlex Elder gsi_channel_reset_command(channel); 953650d1603SAlex Elder 954ce54993dSAlex Elder gsi_channel_program(channel, doorbell); 955650d1603SAlex Elder gsi_channel_trans_cancel_pending(channel); 956650d1603SAlex Elder 957650d1603SAlex Elder mutex_unlock(&gsi->mutex); 958650d1603SAlex Elder } 959650d1603SAlex Elder 960decfef0fSAlex Elder /* Stop a started channel for suspend */ 961decfef0fSAlex Elder int gsi_channel_suspend(struct gsi *gsi, u32 channel_id) 962650d1603SAlex Elder { 963650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 964b1750723SAlex Elder int ret; 965650d1603SAlex Elder 9664a4ba483SAlex Elder ret = __gsi_channel_stop(channel, true); 967b1750723SAlex Elder if (ret) 968b1750723SAlex Elder return ret; 969b1750723SAlex Elder 970b1750723SAlex Elder /* Ensure NAPI polling has finished. */ 971b1750723SAlex Elder napi_synchronize(&channel->napi); 972b1750723SAlex Elder 973b1750723SAlex Elder return 0; 974650d1603SAlex Elder } 975650d1603SAlex Elder 976decfef0fSAlex Elder /* Resume a suspended channel (starting if stopped) */ 977decfef0fSAlex Elder int gsi_channel_resume(struct gsi *gsi, u32 channel_id) 978650d1603SAlex Elder { 979650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 980650d1603SAlex Elder 9814a4ba483SAlex Elder return __gsi_channel_start(channel, true); 982650d1603SAlex Elder } 983650d1603SAlex Elder 984650d1603SAlex Elder /** 985650d1603SAlex Elder * gsi_channel_tx_queued() - Report queued TX transfers for a channel 986650d1603SAlex Elder * @channel: Channel for which to report 987650d1603SAlex Elder * 988650d1603SAlex Elder * Report to the network stack the number of bytes and transactions that 989650d1603SAlex Elder * have been queued to hardware since last call. This and the next function 990650d1603SAlex Elder * supply information used by the network stack for throttling. 991650d1603SAlex Elder * 992650d1603SAlex Elder * For each channel we track the number of transactions used and bytes of 993650d1603SAlex Elder * data those transactions represent. We also track what those values are 994650d1603SAlex Elder * each time this function is called. Subtracting the two tells us 995650d1603SAlex Elder * the number of bytes and transactions that have been added between 996650d1603SAlex Elder * successive calls. 997650d1603SAlex Elder * 998650d1603SAlex Elder * Calling this each time we ring the channel doorbell allows us to 999650d1603SAlex Elder * provide accurate information to the network stack about how much 1000650d1603SAlex Elder * work we've given the hardware at any point in time. 1001650d1603SAlex Elder */ 1002650d1603SAlex Elder void gsi_channel_tx_queued(struct gsi_channel *channel) 1003650d1603SAlex Elder { 1004650d1603SAlex Elder u32 trans_count; 1005650d1603SAlex Elder u32 byte_count; 1006650d1603SAlex Elder 1007650d1603SAlex Elder byte_count = channel->byte_count - channel->queued_byte_count; 1008650d1603SAlex Elder trans_count = channel->trans_count - channel->queued_trans_count; 1009650d1603SAlex Elder channel->queued_byte_count = channel->byte_count; 1010650d1603SAlex Elder channel->queued_trans_count = channel->trans_count; 1011650d1603SAlex Elder 1012650d1603SAlex Elder ipa_gsi_channel_tx_queued(channel->gsi, gsi_channel_id(channel), 1013650d1603SAlex Elder trans_count, byte_count); 1014650d1603SAlex Elder } 1015650d1603SAlex Elder 1016650d1603SAlex Elder /** 1017650d1603SAlex Elder * gsi_channel_tx_update() - Report completed TX transfers 1018650d1603SAlex Elder * @channel: Channel that has completed transmitting packets 1019650d1603SAlex Elder * @trans: Last transation known to be complete 1020650d1603SAlex Elder * 1021650d1603SAlex Elder * Compute the number of transactions and bytes that have been transferred 1022650d1603SAlex Elder * over a TX channel since the given transaction was committed. Report this 1023650d1603SAlex Elder * information to the network stack. 1024650d1603SAlex Elder * 1025650d1603SAlex Elder * At the time a transaction is committed, we record its channel's 1026650d1603SAlex Elder * committed transaction and byte counts *in the transaction*. 1027650d1603SAlex Elder * Completions are signaled by the hardware with an interrupt, and 1028650d1603SAlex Elder * we can determine the latest completed transaction at that time. 1029650d1603SAlex Elder * 1030650d1603SAlex Elder * The difference between the byte/transaction count recorded in 1031650d1603SAlex Elder * the transaction and the count last time we recorded a completion 1032650d1603SAlex Elder * tells us exactly how much data has been transferred between 1033650d1603SAlex Elder * completions. 1034650d1603SAlex Elder * 1035650d1603SAlex Elder * Calling this each time we learn of a newly-completed transaction 1036650d1603SAlex Elder * allows us to provide accurate information to the network stack 1037650d1603SAlex Elder * about how much work has been completed by the hardware at a given 1038650d1603SAlex Elder * point in time. 1039650d1603SAlex Elder */ 1040650d1603SAlex Elder static void 1041650d1603SAlex Elder gsi_channel_tx_update(struct gsi_channel *channel, struct gsi_trans *trans) 1042650d1603SAlex Elder { 1043650d1603SAlex Elder u64 byte_count = trans->byte_count + trans->len; 1044650d1603SAlex Elder u64 trans_count = trans->trans_count + 1; 1045650d1603SAlex Elder 1046650d1603SAlex Elder byte_count -= channel->compl_byte_count; 1047650d1603SAlex Elder channel->compl_byte_count += byte_count; 1048650d1603SAlex Elder trans_count -= channel->compl_trans_count; 1049650d1603SAlex Elder channel->compl_trans_count += trans_count; 1050650d1603SAlex Elder 1051650d1603SAlex Elder ipa_gsi_channel_tx_completed(channel->gsi, gsi_channel_id(channel), 1052650d1603SAlex Elder trans_count, byte_count); 1053650d1603SAlex Elder } 1054650d1603SAlex Elder 1055650d1603SAlex Elder /* Channel control interrupt handler */ 1056650d1603SAlex Elder static void gsi_isr_chan_ctrl(struct gsi *gsi) 1057650d1603SAlex Elder { 1058650d1603SAlex Elder u32 channel_mask; 1059650d1603SAlex Elder 1060650d1603SAlex Elder channel_mask = ioread32(gsi->virt + GSI_CNTXT_SRC_CH_IRQ_OFFSET); 1061650d1603SAlex Elder iowrite32(channel_mask, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_CLR_OFFSET); 1062650d1603SAlex Elder 1063650d1603SAlex Elder while (channel_mask) { 1064650d1603SAlex Elder u32 channel_id = __ffs(channel_mask); 1065650d1603SAlex Elder struct gsi_channel *channel; 1066650d1603SAlex Elder 1067650d1603SAlex Elder channel_mask ^= BIT(channel_id); 1068650d1603SAlex Elder 1069650d1603SAlex Elder channel = &gsi->channel[channel_id]; 1070650d1603SAlex Elder 1071650d1603SAlex Elder complete(&channel->completion); 1072650d1603SAlex Elder } 1073650d1603SAlex Elder } 1074650d1603SAlex Elder 1075650d1603SAlex Elder /* Event ring control interrupt handler */ 1076650d1603SAlex Elder static void gsi_isr_evt_ctrl(struct gsi *gsi) 1077650d1603SAlex Elder { 1078650d1603SAlex Elder u32 event_mask; 1079650d1603SAlex Elder 1080650d1603SAlex Elder event_mask = ioread32(gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_OFFSET); 1081650d1603SAlex Elder iowrite32(event_mask, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_CLR_OFFSET); 1082650d1603SAlex Elder 1083650d1603SAlex Elder while (event_mask) { 1084650d1603SAlex Elder u32 evt_ring_id = __ffs(event_mask); 1085650d1603SAlex Elder struct gsi_evt_ring *evt_ring; 1086650d1603SAlex Elder 1087650d1603SAlex Elder event_mask ^= BIT(evt_ring_id); 1088650d1603SAlex Elder 1089650d1603SAlex Elder evt_ring = &gsi->evt_ring[evt_ring_id]; 1090650d1603SAlex Elder 1091650d1603SAlex Elder complete(&evt_ring->completion); 1092650d1603SAlex Elder } 1093650d1603SAlex Elder } 1094650d1603SAlex Elder 1095650d1603SAlex Elder /* Global channel error interrupt handler */ 1096650d1603SAlex Elder static void 1097650d1603SAlex Elder gsi_isr_glob_chan_err(struct gsi *gsi, u32 err_ee, u32 channel_id, u32 code) 1098650d1603SAlex Elder { 10997b0ac8f6SAlex Elder if (code == GSI_OUT_OF_RESOURCES) { 1100650d1603SAlex Elder dev_err(gsi->dev, "channel %u out of resources\n", channel_id); 1101650d1603SAlex Elder complete(&gsi->channel[channel_id].completion); 1102650d1603SAlex Elder return; 1103650d1603SAlex Elder } 1104650d1603SAlex Elder 1105650d1603SAlex Elder /* Report, but otherwise ignore all other error codes */ 1106650d1603SAlex Elder dev_err(gsi->dev, "channel %u global error ee 0x%08x code 0x%08x\n", 1107650d1603SAlex Elder channel_id, err_ee, code); 1108650d1603SAlex Elder } 1109650d1603SAlex Elder 1110650d1603SAlex Elder /* Global event error interrupt handler */ 1111650d1603SAlex Elder static void 1112650d1603SAlex Elder gsi_isr_glob_evt_err(struct gsi *gsi, u32 err_ee, u32 evt_ring_id, u32 code) 1113650d1603SAlex Elder { 11147b0ac8f6SAlex Elder if (code == GSI_OUT_OF_RESOURCES) { 1115650d1603SAlex Elder struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id]; 1116650d1603SAlex Elder u32 channel_id = gsi_channel_id(evt_ring->channel); 1117650d1603SAlex Elder 1118650d1603SAlex Elder complete(&evt_ring->completion); 1119650d1603SAlex Elder dev_err(gsi->dev, "evt_ring for channel %u out of resources\n", 1120650d1603SAlex Elder channel_id); 1121650d1603SAlex Elder return; 1122650d1603SAlex Elder } 1123650d1603SAlex Elder 1124650d1603SAlex Elder /* Report, but otherwise ignore all other error codes */ 1125650d1603SAlex Elder dev_err(gsi->dev, "event ring %u global error ee %u code 0x%08x\n", 1126650d1603SAlex Elder evt_ring_id, err_ee, code); 1127650d1603SAlex Elder } 1128650d1603SAlex Elder 1129650d1603SAlex Elder /* Global error interrupt handler */ 1130650d1603SAlex Elder static void gsi_isr_glob_err(struct gsi *gsi) 1131650d1603SAlex Elder { 1132650d1603SAlex Elder enum gsi_err_type type; 1133650d1603SAlex Elder enum gsi_err_code code; 1134650d1603SAlex Elder u32 which; 1135650d1603SAlex Elder u32 val; 1136650d1603SAlex Elder u32 ee; 1137650d1603SAlex Elder 1138650d1603SAlex Elder /* Get the logged error, then reinitialize the log */ 1139650d1603SAlex Elder val = ioread32(gsi->virt + GSI_ERROR_LOG_OFFSET); 1140650d1603SAlex Elder iowrite32(0, gsi->virt + GSI_ERROR_LOG_OFFSET); 1141650d1603SAlex Elder iowrite32(~0, gsi->virt + GSI_ERROR_LOG_CLR_OFFSET); 1142650d1603SAlex Elder 1143650d1603SAlex Elder ee = u32_get_bits(val, ERR_EE_FMASK); 1144650d1603SAlex Elder type = u32_get_bits(val, ERR_TYPE_FMASK); 1145d6c9e3f5SAlex Elder which = u32_get_bits(val, ERR_VIRT_IDX_FMASK); 1146650d1603SAlex Elder code = u32_get_bits(val, ERR_CODE_FMASK); 1147650d1603SAlex Elder 1148650d1603SAlex Elder if (type == GSI_ERR_TYPE_CHAN) 1149650d1603SAlex Elder gsi_isr_glob_chan_err(gsi, ee, which, code); 1150650d1603SAlex Elder else if (type == GSI_ERR_TYPE_EVT) 1151650d1603SAlex Elder gsi_isr_glob_evt_err(gsi, ee, which, code); 1152650d1603SAlex Elder else /* type GSI_ERR_TYPE_GLOB should be fatal */ 1153650d1603SAlex Elder dev_err(gsi->dev, "unexpected global error 0x%08x\n", type); 1154650d1603SAlex Elder } 1155650d1603SAlex Elder 1156650d1603SAlex Elder /* Generic EE interrupt handler */ 1157650d1603SAlex Elder static void gsi_isr_gp_int1(struct gsi *gsi) 1158650d1603SAlex Elder { 1159650d1603SAlex Elder u32 result; 1160650d1603SAlex Elder u32 val; 1161650d1603SAlex Elder 1162f849afccSAlex Elder /* This interrupt is used to handle completions of the two GENERIC 1163f849afccSAlex Elder * GSI commands. We use these to allocate and halt channels on 1164f849afccSAlex Elder * the modem's behalf due to a hardware quirk on IPA v4.2. Once 1165f849afccSAlex Elder * allocated, the modem "owns" these channels, and as a result we 1166f849afccSAlex Elder * have no way of knowing the channel's state at any given time. 1167f849afccSAlex Elder * 1168f849afccSAlex Elder * It is recommended that we halt the modem channels we allocated 1169f849afccSAlex Elder * when shutting down, but it's possible the channel isn't running 1170f849afccSAlex Elder * at the time we issue the HALT command. We'll get an error in 1171f849afccSAlex Elder * that case, but it's harmless (the channel is already halted). 1172f849afccSAlex Elder * 1173f849afccSAlex Elder * For this reason, we silently ignore a CHANNEL_NOT_RUNNING error 1174f849afccSAlex Elder * if we receive it. 1175f849afccSAlex Elder */ 1176650d1603SAlex Elder val = ioread32(gsi->virt + GSI_CNTXT_SCRATCH_0_OFFSET); 1177650d1603SAlex Elder result = u32_get_bits(val, GENERIC_EE_RESULT_FMASK); 1178f849afccSAlex Elder 1179f849afccSAlex Elder switch (result) { 1180f849afccSAlex Elder case GENERIC_EE_SUCCESS: 1181f849afccSAlex Elder case GENERIC_EE_CHANNEL_NOT_RUNNING: 118211361456SAlex Elder gsi->result = 0; 118311361456SAlex Elder break; 118411361456SAlex Elder 118511361456SAlex Elder case GENERIC_EE_RETRY: 118611361456SAlex Elder gsi->result = -EAGAIN; 1187f849afccSAlex Elder break; 1188f849afccSAlex Elder 1189f849afccSAlex Elder default: 1190650d1603SAlex Elder dev_err(gsi->dev, "global INT1 generic result %u\n", result); 119111361456SAlex Elder gsi->result = -EIO; 1192f849afccSAlex Elder break; 1193f849afccSAlex Elder } 1194650d1603SAlex Elder 1195650d1603SAlex Elder complete(&gsi->completion); 1196650d1603SAlex Elder } 11970b1ba18aSAlex Elder 1198650d1603SAlex Elder /* Inter-EE interrupt handler */ 1199650d1603SAlex Elder static void gsi_isr_glob_ee(struct gsi *gsi) 1200650d1603SAlex Elder { 1201650d1603SAlex Elder u32 val; 1202650d1603SAlex Elder 1203650d1603SAlex Elder val = ioread32(gsi->virt + GSI_CNTXT_GLOB_IRQ_STTS_OFFSET); 1204650d1603SAlex Elder 12056c6358ccSAlex Elder if (val & BIT(ERROR_INT)) 1206650d1603SAlex Elder gsi_isr_glob_err(gsi); 1207650d1603SAlex Elder 1208650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_GLOB_IRQ_CLR_OFFSET); 1209650d1603SAlex Elder 12106c6358ccSAlex Elder val &= ~BIT(ERROR_INT); 1211650d1603SAlex Elder 12126c6358ccSAlex Elder if (val & BIT(GP_INT1)) { 12136c6358ccSAlex Elder val ^= BIT(GP_INT1); 1214650d1603SAlex Elder gsi_isr_gp_int1(gsi); 1215650d1603SAlex Elder } 1216650d1603SAlex Elder 1217650d1603SAlex Elder if (val) 1218650d1603SAlex Elder dev_err(gsi->dev, "unexpected global interrupt 0x%08x\n", val); 1219650d1603SAlex Elder } 1220650d1603SAlex Elder 1221650d1603SAlex Elder /* I/O completion interrupt event */ 1222650d1603SAlex Elder static void gsi_isr_ieob(struct gsi *gsi) 1223650d1603SAlex Elder { 1224650d1603SAlex Elder u32 event_mask; 1225650d1603SAlex Elder 1226650d1603SAlex Elder event_mask = ioread32(gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_OFFSET); 12277bd9785fSAlex Elder gsi_irq_ieob_disable(gsi, event_mask); 1228195ef57fSAlex Elder iowrite32(event_mask, gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_CLR_OFFSET); 1229650d1603SAlex Elder 1230650d1603SAlex Elder while (event_mask) { 1231650d1603SAlex Elder u32 evt_ring_id = __ffs(event_mask); 1232650d1603SAlex Elder 1233650d1603SAlex Elder event_mask ^= BIT(evt_ring_id); 1234650d1603SAlex Elder 1235650d1603SAlex Elder napi_schedule(&gsi->evt_ring[evt_ring_id].channel->napi); 1236650d1603SAlex Elder } 1237650d1603SAlex Elder } 1238650d1603SAlex Elder 1239650d1603SAlex Elder /* General event interrupts represent serious problems, so report them */ 1240650d1603SAlex Elder static void gsi_isr_general(struct gsi *gsi) 1241650d1603SAlex Elder { 1242650d1603SAlex Elder struct device *dev = gsi->dev; 1243650d1603SAlex Elder u32 val; 1244650d1603SAlex Elder 1245650d1603SAlex Elder val = ioread32(gsi->virt + GSI_CNTXT_GSI_IRQ_STTS_OFFSET); 1246650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_GSI_IRQ_CLR_OFFSET); 1247650d1603SAlex Elder 1248650d1603SAlex Elder dev_err(dev, "unexpected general interrupt 0x%08x\n", val); 1249650d1603SAlex Elder } 1250650d1603SAlex Elder 1251650d1603SAlex Elder /** 1252650d1603SAlex Elder * gsi_isr() - Top level GSI interrupt service routine 1253650d1603SAlex Elder * @irq: Interrupt number (ignored) 1254650d1603SAlex Elder * @dev_id: GSI pointer supplied to request_irq() 1255650d1603SAlex Elder * 1256650d1603SAlex Elder * This is the main handler function registered for the GSI IRQ. Each type 1257650d1603SAlex Elder * of interrupt has a separate handler function that is called from here. 1258650d1603SAlex Elder */ 1259650d1603SAlex Elder static irqreturn_t gsi_isr(int irq, void *dev_id) 1260650d1603SAlex Elder { 1261650d1603SAlex Elder struct gsi *gsi = dev_id; 1262650d1603SAlex Elder u32 intr_mask; 1263650d1603SAlex Elder u32 cnt = 0; 1264650d1603SAlex Elder 1265f9b28804SAlex Elder /* enum gsi_irq_type_id defines GSI interrupt types */ 1266650d1603SAlex Elder while ((intr_mask = ioread32(gsi->virt + GSI_CNTXT_TYPE_IRQ_OFFSET))) { 1267650d1603SAlex Elder /* intr_mask contains bitmask of pending GSI interrupts */ 1268650d1603SAlex Elder do { 1269650d1603SAlex Elder u32 gsi_intr = BIT(__ffs(intr_mask)); 1270650d1603SAlex Elder 1271650d1603SAlex Elder intr_mask ^= gsi_intr; 1272650d1603SAlex Elder 1273650d1603SAlex Elder switch (gsi_intr) { 1274f9b28804SAlex Elder case BIT(GSI_CH_CTRL): 1275650d1603SAlex Elder gsi_isr_chan_ctrl(gsi); 1276650d1603SAlex Elder break; 1277f9b28804SAlex Elder case BIT(GSI_EV_CTRL): 1278650d1603SAlex Elder gsi_isr_evt_ctrl(gsi); 1279650d1603SAlex Elder break; 1280f9b28804SAlex Elder case BIT(GSI_GLOB_EE): 1281650d1603SAlex Elder gsi_isr_glob_ee(gsi); 1282650d1603SAlex Elder break; 1283f9b28804SAlex Elder case BIT(GSI_IEOB): 1284650d1603SAlex Elder gsi_isr_ieob(gsi); 1285650d1603SAlex Elder break; 1286f9b28804SAlex Elder case BIT(GSI_GENERAL): 1287650d1603SAlex Elder gsi_isr_general(gsi); 1288650d1603SAlex Elder break; 1289650d1603SAlex Elder default: 1290650d1603SAlex Elder dev_err(gsi->dev, 12918463488aSAlex Elder "unrecognized interrupt type 0x%08x\n", 12928463488aSAlex Elder gsi_intr); 1293650d1603SAlex Elder break; 1294650d1603SAlex Elder } 1295650d1603SAlex Elder } while (intr_mask); 1296650d1603SAlex Elder 1297650d1603SAlex Elder if (++cnt > GSI_ISR_MAX_ITER) { 1298650d1603SAlex Elder dev_err(gsi->dev, "interrupt flood\n"); 1299650d1603SAlex Elder break; 1300650d1603SAlex Elder } 1301650d1603SAlex Elder } 1302650d1603SAlex Elder 1303650d1603SAlex Elder return IRQ_HANDLED; 1304650d1603SAlex Elder } 1305650d1603SAlex Elder 1306*b176f95bSAlex Elder /* Init function for GSI IRQ lookup; there is no gsi_irq_exit() */ 13070b8d6761SAlex Elder static int gsi_irq_init(struct gsi *gsi, struct platform_device *pdev) 13080b8d6761SAlex Elder { 13090b8d6761SAlex Elder int ret; 13100b8d6761SAlex Elder 13110b8d6761SAlex Elder ret = platform_get_irq_byname(pdev, "gsi"); 131291306d1dSZihao Tang if (ret <= 0) 13130b8d6761SAlex Elder return ret ? : -EINVAL; 131491306d1dSZihao Tang 1315*b176f95bSAlex Elder gsi->irq = ret; 13160b8d6761SAlex Elder 13170b8d6761SAlex Elder return 0; 13180b8d6761SAlex Elder } 13190b8d6761SAlex Elder 1320650d1603SAlex Elder /* Return the transaction associated with a transfer completion event */ 1321650d1603SAlex Elder static struct gsi_trans *gsi_event_trans(struct gsi_channel *channel, 1322650d1603SAlex Elder struct gsi_event *event) 1323650d1603SAlex Elder { 1324650d1603SAlex Elder u32 tre_offset; 1325650d1603SAlex Elder u32 tre_index; 1326650d1603SAlex Elder 1327650d1603SAlex Elder /* Event xfer_ptr records the TRE it's associated with */ 13283c54b7beSAlex Elder tre_offset = lower_32_bits(le64_to_cpu(event->xfer_ptr)); 1329650d1603SAlex Elder tre_index = gsi_ring_index(&channel->tre_ring, tre_offset); 1330650d1603SAlex Elder 1331650d1603SAlex Elder return gsi_channel_trans_mapped(channel, tre_index); 1332650d1603SAlex Elder } 1333650d1603SAlex Elder 1334650d1603SAlex Elder /** 1335650d1603SAlex Elder * gsi_evt_ring_rx_update() - Record lengths of received data 1336650d1603SAlex Elder * @evt_ring: Event ring associated with channel that received packets 1337650d1603SAlex Elder * @index: Event index in ring reported by hardware 1338650d1603SAlex Elder * 1339650d1603SAlex Elder * Events for RX channels contain the actual number of bytes received into 1340650d1603SAlex Elder * the buffer. Every event has a transaction associated with it, and here 1341650d1603SAlex Elder * we update transactions to record their actual received lengths. 1342650d1603SAlex Elder * 1343650d1603SAlex Elder * This function is called whenever we learn that the GSI hardware has filled 1344650d1603SAlex Elder * new events since the last time we checked. The ring's index field tells 1345650d1603SAlex Elder * the first entry in need of processing. The index provided is the 1346650d1603SAlex Elder * first *unfilled* event in the ring (following the last filled one). 1347650d1603SAlex Elder * 1348650d1603SAlex Elder * Events are sequential within the event ring, and transactions are 1349650d1603SAlex Elder * sequential within the transaction pool. 1350650d1603SAlex Elder * 1351650d1603SAlex Elder * Note that @index always refers to an element *within* the event ring. 1352650d1603SAlex Elder */ 1353650d1603SAlex Elder static void gsi_evt_ring_rx_update(struct gsi_evt_ring *evt_ring, u32 index) 1354650d1603SAlex Elder { 1355650d1603SAlex Elder struct gsi_channel *channel = evt_ring->channel; 1356650d1603SAlex Elder struct gsi_ring *ring = &evt_ring->ring; 1357650d1603SAlex Elder struct gsi_trans_info *trans_info; 1358650d1603SAlex Elder struct gsi_event *event_done; 1359650d1603SAlex Elder struct gsi_event *event; 1360650d1603SAlex Elder struct gsi_trans *trans; 1361650d1603SAlex Elder u32 byte_count = 0; 1362650d1603SAlex Elder u32 old_index; 1363650d1603SAlex Elder u32 event_avail; 1364650d1603SAlex Elder 1365650d1603SAlex Elder trans_info = &channel->trans_info; 1366650d1603SAlex Elder 1367650d1603SAlex Elder /* We'll start with the oldest un-processed event. RX channels 1368650d1603SAlex Elder * replenish receive buffers in single-TRE transactions, so we 1369650d1603SAlex Elder * can just map that event to its transaction. Transactions 1370650d1603SAlex Elder * associated with completion events are consecutive. 1371650d1603SAlex Elder */ 1372650d1603SAlex Elder old_index = ring->index; 1373650d1603SAlex Elder event = gsi_ring_virt(ring, old_index); 1374650d1603SAlex Elder trans = gsi_event_trans(channel, event); 1375650d1603SAlex Elder 1376650d1603SAlex Elder /* Compute the number of events to process before we wrap, 1377650d1603SAlex Elder * and determine when we'll be done processing events. 1378650d1603SAlex Elder */ 1379650d1603SAlex Elder event_avail = ring->count - old_index % ring->count; 1380650d1603SAlex Elder event_done = gsi_ring_virt(ring, index); 1381650d1603SAlex Elder do { 1382650d1603SAlex Elder trans->len = __le16_to_cpu(event->len); 1383650d1603SAlex Elder byte_count += trans->len; 1384650d1603SAlex Elder 1385650d1603SAlex Elder /* Move on to the next event and transaction */ 1386650d1603SAlex Elder if (--event_avail) 1387650d1603SAlex Elder event++; 1388650d1603SAlex Elder else 1389650d1603SAlex Elder event = gsi_ring_virt(ring, 0); 1390650d1603SAlex Elder trans = gsi_trans_pool_next(&trans_info->pool, trans); 1391650d1603SAlex Elder } while (event != event_done); 1392650d1603SAlex Elder 1393650d1603SAlex Elder /* We record RX bytes when they are received */ 1394650d1603SAlex Elder channel->byte_count += byte_count; 1395650d1603SAlex Elder channel->trans_count++; 1396650d1603SAlex Elder } 1397650d1603SAlex Elder 1398650d1603SAlex Elder /* Initialize a ring, including allocating DMA memory for its entries */ 1399650d1603SAlex Elder static int gsi_ring_alloc(struct gsi *gsi, struct gsi_ring *ring, u32 count) 1400650d1603SAlex Elder { 1401437c78f9SAlex Elder u32 size = count * GSI_RING_ELEMENT_SIZE; 1402650d1603SAlex Elder struct device *dev = gsi->dev; 1403650d1603SAlex Elder dma_addr_t addr; 1404650d1603SAlex Elder 1405437c78f9SAlex Elder /* Hardware requires a 2^n ring size, with alignment equal to size. 140619aaf72cSAlex Elder * The DMA address returned by dma_alloc_coherent() is guaranteed to 140719aaf72cSAlex Elder * be a power-of-2 number of pages, which satisfies the requirement. 1408437c78f9SAlex Elder */ 1409650d1603SAlex Elder ring->virt = dma_alloc_coherent(dev, size, &addr, GFP_KERNEL); 141019aaf72cSAlex Elder if (!ring->virt) 1411650d1603SAlex Elder return -ENOMEM; 141219aaf72cSAlex Elder 1413650d1603SAlex Elder ring->addr = addr; 1414650d1603SAlex Elder ring->count = count; 1415650d1603SAlex Elder 1416650d1603SAlex Elder return 0; 1417650d1603SAlex Elder } 1418650d1603SAlex Elder 1419650d1603SAlex Elder /* Free a previously-allocated ring */ 1420650d1603SAlex Elder static void gsi_ring_free(struct gsi *gsi, struct gsi_ring *ring) 1421650d1603SAlex Elder { 1422650d1603SAlex Elder size_t size = ring->count * GSI_RING_ELEMENT_SIZE; 1423650d1603SAlex Elder 1424650d1603SAlex Elder dma_free_coherent(gsi->dev, size, ring->virt, ring->addr); 1425650d1603SAlex Elder } 1426650d1603SAlex Elder 1427650d1603SAlex Elder /* Allocate an available event ring id */ 1428650d1603SAlex Elder static int gsi_evt_ring_id_alloc(struct gsi *gsi) 1429650d1603SAlex Elder { 1430650d1603SAlex Elder u32 evt_ring_id; 1431650d1603SAlex Elder 1432650d1603SAlex Elder if (gsi->event_bitmap == ~0U) { 1433650d1603SAlex Elder dev_err(gsi->dev, "event rings exhausted\n"); 1434650d1603SAlex Elder return -ENOSPC; 1435650d1603SAlex Elder } 1436650d1603SAlex Elder 1437650d1603SAlex Elder evt_ring_id = ffz(gsi->event_bitmap); 1438650d1603SAlex Elder gsi->event_bitmap |= BIT(evt_ring_id); 1439650d1603SAlex Elder 1440650d1603SAlex Elder return (int)evt_ring_id; 1441650d1603SAlex Elder } 1442650d1603SAlex Elder 1443650d1603SAlex Elder /* Free a previously-allocated event ring id */ 1444650d1603SAlex Elder static void gsi_evt_ring_id_free(struct gsi *gsi, u32 evt_ring_id) 1445650d1603SAlex Elder { 1446650d1603SAlex Elder gsi->event_bitmap &= ~BIT(evt_ring_id); 1447650d1603SAlex Elder } 1448650d1603SAlex Elder 1449650d1603SAlex Elder /* Ring a channel doorbell, reporting the first un-filled entry */ 1450650d1603SAlex Elder void gsi_channel_doorbell(struct gsi_channel *channel) 1451650d1603SAlex Elder { 1452650d1603SAlex Elder struct gsi_ring *tre_ring = &channel->tre_ring; 1453650d1603SAlex Elder u32 channel_id = gsi_channel_id(channel); 1454650d1603SAlex Elder struct gsi *gsi = channel->gsi; 1455650d1603SAlex Elder u32 val; 1456650d1603SAlex Elder 1457650d1603SAlex Elder /* Note: index *must* be used modulo the ring count here */ 1458650d1603SAlex Elder val = gsi_ring_addr(tre_ring, tre_ring->index % tre_ring->count); 1459650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_DOORBELL_0_OFFSET(channel_id)); 1460650d1603SAlex Elder } 1461650d1603SAlex Elder 1462650d1603SAlex Elder /* Consult hardware, move any newly completed transactions to completed list */ 1463223f5b34SAlex Elder static struct gsi_trans *gsi_channel_update(struct gsi_channel *channel) 1464650d1603SAlex Elder { 1465650d1603SAlex Elder u32 evt_ring_id = channel->evt_ring_id; 1466650d1603SAlex Elder struct gsi *gsi = channel->gsi; 1467650d1603SAlex Elder struct gsi_evt_ring *evt_ring; 1468650d1603SAlex Elder struct gsi_trans *trans; 1469650d1603SAlex Elder struct gsi_ring *ring; 1470650d1603SAlex Elder u32 offset; 1471650d1603SAlex Elder u32 index; 1472650d1603SAlex Elder 1473650d1603SAlex Elder evt_ring = &gsi->evt_ring[evt_ring_id]; 1474650d1603SAlex Elder ring = &evt_ring->ring; 1475650d1603SAlex Elder 1476650d1603SAlex Elder /* See if there's anything new to process; if not, we're done. Note 1477650d1603SAlex Elder * that index always refers to an entry *within* the event ring. 1478650d1603SAlex Elder */ 1479650d1603SAlex Elder offset = GSI_EV_CH_E_CNTXT_4_OFFSET(evt_ring_id); 1480650d1603SAlex Elder index = gsi_ring_index(ring, ioread32(gsi->virt + offset)); 1481650d1603SAlex Elder if (index == ring->index % ring->count) 1482223f5b34SAlex Elder return NULL; 1483650d1603SAlex Elder 1484650d1603SAlex Elder /* Get the transaction for the latest completed event. Take a 1485650d1603SAlex Elder * reference to keep it from completing before we give the events 1486650d1603SAlex Elder * for this and previous transactions back to the hardware. 1487650d1603SAlex Elder */ 1488650d1603SAlex Elder trans = gsi_event_trans(channel, gsi_ring_virt(ring, index - 1)); 1489650d1603SAlex Elder refcount_inc(&trans->refcount); 1490650d1603SAlex Elder 1491650d1603SAlex Elder /* For RX channels, update each completed transaction with the number 1492650d1603SAlex Elder * of bytes that were actually received. For TX channels, report 1493650d1603SAlex Elder * the number of transactions and bytes this completion represents 1494650d1603SAlex Elder * up the network stack. 1495650d1603SAlex Elder */ 1496650d1603SAlex Elder if (channel->toward_ipa) 1497650d1603SAlex Elder gsi_channel_tx_update(channel, trans); 1498650d1603SAlex Elder else 1499650d1603SAlex Elder gsi_evt_ring_rx_update(evt_ring, index); 1500650d1603SAlex Elder 1501650d1603SAlex Elder gsi_trans_move_complete(trans); 1502650d1603SAlex Elder 1503650d1603SAlex Elder /* Tell the hardware we've handled these events */ 1504650d1603SAlex Elder gsi_evt_ring_doorbell(channel->gsi, channel->evt_ring_id, index); 1505650d1603SAlex Elder 1506650d1603SAlex Elder gsi_trans_free(trans); 1507223f5b34SAlex Elder 1508223f5b34SAlex Elder return gsi_channel_trans_complete(channel); 1509650d1603SAlex Elder } 1510650d1603SAlex Elder 1511650d1603SAlex Elder /** 1512650d1603SAlex Elder * gsi_channel_poll_one() - Return a single completed transaction on a channel 1513650d1603SAlex Elder * @channel: Channel to be polled 1514650d1603SAlex Elder * 1515e3eea08eSAlex Elder * Return: Transaction pointer, or null if none are available 1516650d1603SAlex Elder * 1517650d1603SAlex Elder * This function returns the first entry on a channel's completed transaction 1518650d1603SAlex Elder * list. If that list is empty, the hardware is consulted to determine 1519650d1603SAlex Elder * whether any new transactions have completed. If so, they're moved to the 1520650d1603SAlex Elder * completed list and the new first entry is returned. If there are no more 1521650d1603SAlex Elder * completed transactions, a null pointer is returned. 1522650d1603SAlex Elder */ 1523650d1603SAlex Elder static struct gsi_trans *gsi_channel_poll_one(struct gsi_channel *channel) 1524650d1603SAlex Elder { 1525650d1603SAlex Elder struct gsi_trans *trans; 1526650d1603SAlex Elder 1527650d1603SAlex Elder /* Get the first transaction from the completed list */ 1528650d1603SAlex Elder trans = gsi_channel_trans_complete(channel); 1529223f5b34SAlex Elder if (!trans) /* List is empty; see if there's more to do */ 1530223f5b34SAlex Elder trans = gsi_channel_update(channel); 1531650d1603SAlex Elder 1532650d1603SAlex Elder if (trans) 1533650d1603SAlex Elder gsi_trans_move_polled(trans); 1534650d1603SAlex Elder 1535650d1603SAlex Elder return trans; 1536650d1603SAlex Elder } 1537650d1603SAlex Elder 1538650d1603SAlex Elder /** 1539650d1603SAlex Elder * gsi_channel_poll() - NAPI poll function for a channel 1540650d1603SAlex Elder * @napi: NAPI structure for the channel 1541650d1603SAlex Elder * @budget: Budget supplied by NAPI core 1542e3eea08eSAlex Elder * 1543e3eea08eSAlex Elder * Return: Number of items polled (<= budget) 1544650d1603SAlex Elder * 1545650d1603SAlex Elder * Single transactions completed by hardware are polled until either 1546650d1603SAlex Elder * the budget is exhausted, or there are no more. Each transaction 1547650d1603SAlex Elder * polled is passed to gsi_trans_complete(), to perform remaining 1548650d1603SAlex Elder * completion processing and retire/free the transaction. 1549650d1603SAlex Elder */ 1550650d1603SAlex Elder static int gsi_channel_poll(struct napi_struct *napi, int budget) 1551650d1603SAlex Elder { 1552650d1603SAlex Elder struct gsi_channel *channel; 1553c80c4a1eSAlex Elder int count; 1554650d1603SAlex Elder 1555650d1603SAlex Elder channel = container_of(napi, struct gsi_channel, napi); 1556c80c4a1eSAlex Elder for (count = 0; count < budget; count++) { 1557650d1603SAlex Elder struct gsi_trans *trans; 1558650d1603SAlex Elder 1559650d1603SAlex Elder trans = gsi_channel_poll_one(channel); 1560650d1603SAlex Elder if (!trans) 1561650d1603SAlex Elder break; 1562650d1603SAlex Elder gsi_trans_complete(trans); 1563650d1603SAlex Elder } 1564650d1603SAlex Elder 1565148604e7SAlex Elder if (count < budget && napi_complete(napi)) 15665725593eSAlex Elder gsi_irq_ieob_enable_one(channel->gsi, channel->evt_ring_id); 1567650d1603SAlex Elder 1568650d1603SAlex Elder return count; 1569650d1603SAlex Elder } 1570650d1603SAlex Elder 1571650d1603SAlex Elder /* The event bitmap represents which event ids are available for allocation. 1572650d1603SAlex Elder * Set bits are not available, clear bits can be used. This function 1573650d1603SAlex Elder * initializes the map so all events supported by the hardware are available, 1574650d1603SAlex Elder * then precludes any reserved events from being allocated. 1575650d1603SAlex Elder */ 1576650d1603SAlex Elder static u32 gsi_event_bitmap_init(u32 evt_ring_max) 1577650d1603SAlex Elder { 1578650d1603SAlex Elder u32 event_bitmap = GENMASK(BITS_PER_LONG - 1, evt_ring_max); 1579650d1603SAlex Elder 1580650d1603SAlex Elder event_bitmap |= GENMASK(GSI_MHI_EVENT_ID_END, GSI_MHI_EVENT_ID_START); 1581650d1603SAlex Elder 1582650d1603SAlex Elder return event_bitmap; 1583650d1603SAlex Elder } 1584650d1603SAlex Elder 1585650d1603SAlex Elder /* Setup function for a single channel */ 1586d387c761SAlex Elder static int gsi_channel_setup_one(struct gsi *gsi, u32 channel_id) 1587650d1603SAlex Elder { 1588650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 1589650d1603SAlex Elder u32 evt_ring_id = channel->evt_ring_id; 1590650d1603SAlex Elder int ret; 1591650d1603SAlex Elder 15926170b6daSAlex Elder if (!gsi_channel_initialized(channel)) 15936170b6daSAlex Elder return 0; 1594650d1603SAlex Elder 1595650d1603SAlex Elder ret = gsi_evt_ring_alloc_command(gsi, evt_ring_id); 1596650d1603SAlex Elder if (ret) 1597650d1603SAlex Elder return ret; 1598650d1603SAlex Elder 1599650d1603SAlex Elder gsi_evt_ring_program(gsi, evt_ring_id); 1600650d1603SAlex Elder 1601650d1603SAlex Elder ret = gsi_channel_alloc_command(gsi, channel_id); 1602650d1603SAlex Elder if (ret) 1603650d1603SAlex Elder goto err_evt_ring_de_alloc; 1604650d1603SAlex Elder 1605d387c761SAlex Elder gsi_channel_program(channel, true); 1606650d1603SAlex Elder 1607650d1603SAlex Elder if (channel->toward_ipa) 1608650d1603SAlex Elder netif_tx_napi_add(&gsi->dummy_dev, &channel->napi, 1609650d1603SAlex Elder gsi_channel_poll, NAPI_POLL_WEIGHT); 1610650d1603SAlex Elder else 1611650d1603SAlex Elder netif_napi_add(&gsi->dummy_dev, &channel->napi, 1612650d1603SAlex Elder gsi_channel_poll, NAPI_POLL_WEIGHT); 1613650d1603SAlex Elder 1614650d1603SAlex Elder return 0; 1615650d1603SAlex Elder 1616650d1603SAlex Elder err_evt_ring_de_alloc: 1617650d1603SAlex Elder /* We've done nothing with the event ring yet so don't reset */ 1618650d1603SAlex Elder gsi_evt_ring_de_alloc_command(gsi, evt_ring_id); 1619650d1603SAlex Elder 1620650d1603SAlex Elder return ret; 1621650d1603SAlex Elder } 1622650d1603SAlex Elder 1623650d1603SAlex Elder /* Inverse of gsi_channel_setup_one() */ 1624650d1603SAlex Elder static void gsi_channel_teardown_one(struct gsi *gsi, u32 channel_id) 1625650d1603SAlex Elder { 1626650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 1627650d1603SAlex Elder u32 evt_ring_id = channel->evt_ring_id; 1628650d1603SAlex Elder 16296170b6daSAlex Elder if (!gsi_channel_initialized(channel)) 16306170b6daSAlex Elder return; 1631650d1603SAlex Elder 1632650d1603SAlex Elder netif_napi_del(&channel->napi); 1633650d1603SAlex Elder 1634650d1603SAlex Elder gsi_channel_de_alloc_command(gsi, channel_id); 1635650d1603SAlex Elder gsi_evt_ring_reset_command(gsi, evt_ring_id); 1636650d1603SAlex Elder gsi_evt_ring_de_alloc_command(gsi, evt_ring_id); 1637650d1603SAlex Elder } 1638650d1603SAlex Elder 1639650d1603SAlex Elder static int gsi_generic_command(struct gsi *gsi, u32 channel_id, 1640650d1603SAlex Elder enum gsi_generic_cmd_opcode opcode) 1641650d1603SAlex Elder { 1642650d1603SAlex Elder struct completion *completion = &gsi->completion; 1643d9cbe818SAlex Elder bool timeout; 1644650d1603SAlex Elder u32 val; 1645650d1603SAlex Elder 1646d6c9e3f5SAlex Elder /* The error global interrupt type is always enabled (until we 1647d6c9e3f5SAlex Elder * teardown), so we won't change that. A generic EE command 1648d6c9e3f5SAlex Elder * completes with a GSI global interrupt of type GP_INT1. We 1649d6c9e3f5SAlex Elder * only perform one generic command at a time (to allocate or 1650d6c9e3f5SAlex Elder * halt a modem channel) and only from this function. So we 1651d6c9e3f5SAlex Elder * enable the GP_INT1 IRQ type here while we're expecting it. 1652d6c9e3f5SAlex Elder */ 16536c6358ccSAlex Elder val = BIT(ERROR_INT) | BIT(GP_INT1); 1654d6c9e3f5SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET); 1655d6c9e3f5SAlex Elder 16560b1ba18aSAlex Elder /* First zero the result code field */ 16570b1ba18aSAlex Elder val = ioread32(gsi->virt + GSI_CNTXT_SCRATCH_0_OFFSET); 16580b1ba18aSAlex Elder val &= ~GENERIC_EE_RESULT_FMASK; 16590b1ba18aSAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_SCRATCH_0_OFFSET); 16600b1ba18aSAlex Elder 16610b1ba18aSAlex Elder /* Now issue the command */ 1662650d1603SAlex Elder val = u32_encode_bits(opcode, GENERIC_OPCODE_FMASK); 1663650d1603SAlex Elder val |= u32_encode_bits(channel_id, GENERIC_CHID_FMASK); 1664650d1603SAlex Elder val |= u32_encode_bits(GSI_EE_MODEM, GENERIC_EE_FMASK); 1665650d1603SAlex Elder 1666d9cbe818SAlex Elder timeout = !gsi_command(gsi, GSI_GENERIC_CMD_OFFSET, val, completion); 1667d6c9e3f5SAlex Elder 1668d6c9e3f5SAlex Elder /* Disable the GP_INT1 IRQ type again */ 16696c6358ccSAlex Elder iowrite32(BIT(ERROR_INT), gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET); 1670d6c9e3f5SAlex Elder 1671d9cbe818SAlex Elder if (!timeout) 167211361456SAlex Elder return gsi->result; 1673650d1603SAlex Elder 1674650d1603SAlex Elder dev_err(gsi->dev, "GSI generic command %u to channel %u timed out\n", 1675650d1603SAlex Elder opcode, channel_id); 1676650d1603SAlex Elder 1677650d1603SAlex Elder return -ETIMEDOUT; 1678650d1603SAlex Elder } 1679650d1603SAlex Elder 1680650d1603SAlex Elder static int gsi_modem_channel_alloc(struct gsi *gsi, u32 channel_id) 1681650d1603SAlex Elder { 1682650d1603SAlex Elder return gsi_generic_command(gsi, channel_id, 1683650d1603SAlex Elder GSI_GENERIC_ALLOCATE_CHANNEL); 1684650d1603SAlex Elder } 1685650d1603SAlex Elder 1686650d1603SAlex Elder static void gsi_modem_channel_halt(struct gsi *gsi, u32 channel_id) 1687650d1603SAlex Elder { 168811361456SAlex Elder u32 retries = GSI_CHANNEL_MODEM_HALT_RETRIES; 168911361456SAlex Elder int ret; 169011361456SAlex Elder 169111361456SAlex Elder do 169211361456SAlex Elder ret = gsi_generic_command(gsi, channel_id, 169311361456SAlex Elder GSI_GENERIC_HALT_CHANNEL); 169411361456SAlex Elder while (ret == -EAGAIN && retries--); 169511361456SAlex Elder 169611361456SAlex Elder if (ret) 169711361456SAlex Elder dev_err(gsi->dev, "error %d halting modem channel %u\n", 169811361456SAlex Elder ret, channel_id); 1699650d1603SAlex Elder } 1700650d1603SAlex Elder 1701650d1603SAlex Elder /* Setup function for channels */ 1702d387c761SAlex Elder static int gsi_channel_setup(struct gsi *gsi) 1703650d1603SAlex Elder { 1704650d1603SAlex Elder u32 channel_id = 0; 1705650d1603SAlex Elder u32 mask; 1706650d1603SAlex Elder int ret; 1707650d1603SAlex Elder 1708650d1603SAlex Elder gsi_irq_enable(gsi); 1709650d1603SAlex Elder 1710650d1603SAlex Elder mutex_lock(&gsi->mutex); 1711650d1603SAlex Elder 1712650d1603SAlex Elder do { 1713d387c761SAlex Elder ret = gsi_channel_setup_one(gsi, channel_id); 1714650d1603SAlex Elder if (ret) 1715650d1603SAlex Elder goto err_unwind; 1716650d1603SAlex Elder } while (++channel_id < gsi->channel_count); 1717650d1603SAlex Elder 1718650d1603SAlex Elder /* Make sure no channels were defined that hardware does not support */ 1719650d1603SAlex Elder while (channel_id < GSI_CHANNEL_COUNT_MAX) { 1720650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id++]; 1721650d1603SAlex Elder 17226170b6daSAlex Elder if (!gsi_channel_initialized(channel)) 17236170b6daSAlex Elder continue; 1724650d1603SAlex Elder 17251d23a56bSAlex Elder ret = -EINVAL; 1726650d1603SAlex Elder dev_err(gsi->dev, "channel %u not supported by hardware\n", 1727650d1603SAlex Elder channel_id - 1); 1728650d1603SAlex Elder channel_id = gsi->channel_count; 1729650d1603SAlex Elder goto err_unwind; 1730650d1603SAlex Elder } 1731650d1603SAlex Elder 1732650d1603SAlex Elder /* Allocate modem channels if necessary */ 1733650d1603SAlex Elder mask = gsi->modem_channel_bitmap; 1734650d1603SAlex Elder while (mask) { 1735650d1603SAlex Elder u32 modem_channel_id = __ffs(mask); 1736650d1603SAlex Elder 1737650d1603SAlex Elder ret = gsi_modem_channel_alloc(gsi, modem_channel_id); 1738650d1603SAlex Elder if (ret) 1739650d1603SAlex Elder goto err_unwind_modem; 1740650d1603SAlex Elder 1741650d1603SAlex Elder /* Clear bit from mask only after success (for unwind) */ 1742650d1603SAlex Elder mask ^= BIT(modem_channel_id); 1743650d1603SAlex Elder } 1744650d1603SAlex Elder 1745650d1603SAlex Elder mutex_unlock(&gsi->mutex); 1746650d1603SAlex Elder 1747650d1603SAlex Elder return 0; 1748650d1603SAlex Elder 1749650d1603SAlex Elder err_unwind_modem: 1750650d1603SAlex Elder /* Compute which modem channels need to be deallocated */ 1751650d1603SAlex Elder mask ^= gsi->modem_channel_bitmap; 1752650d1603SAlex Elder while (mask) { 1753993cac15SAlex Elder channel_id = __fls(mask); 1754650d1603SAlex Elder 1755650d1603SAlex Elder mask ^= BIT(channel_id); 1756650d1603SAlex Elder 1757650d1603SAlex Elder gsi_modem_channel_halt(gsi, channel_id); 1758650d1603SAlex Elder } 1759650d1603SAlex Elder 1760650d1603SAlex Elder err_unwind: 1761650d1603SAlex Elder while (channel_id--) 1762650d1603SAlex Elder gsi_channel_teardown_one(gsi, channel_id); 1763650d1603SAlex Elder 1764650d1603SAlex Elder mutex_unlock(&gsi->mutex); 1765650d1603SAlex Elder 1766650d1603SAlex Elder gsi_irq_disable(gsi); 1767650d1603SAlex Elder 1768650d1603SAlex Elder return ret; 1769650d1603SAlex Elder } 1770650d1603SAlex Elder 1771650d1603SAlex Elder /* Inverse of gsi_channel_setup() */ 1772650d1603SAlex Elder static void gsi_channel_teardown(struct gsi *gsi) 1773650d1603SAlex Elder { 1774650d1603SAlex Elder u32 mask = gsi->modem_channel_bitmap; 1775650d1603SAlex Elder u32 channel_id; 1776650d1603SAlex Elder 1777650d1603SAlex Elder mutex_lock(&gsi->mutex); 1778650d1603SAlex Elder 1779650d1603SAlex Elder while (mask) { 1780993cac15SAlex Elder channel_id = __fls(mask); 1781650d1603SAlex Elder 1782650d1603SAlex Elder mask ^= BIT(channel_id); 1783650d1603SAlex Elder 1784650d1603SAlex Elder gsi_modem_channel_halt(gsi, channel_id); 1785650d1603SAlex Elder } 1786650d1603SAlex Elder 1787650d1603SAlex Elder channel_id = gsi->channel_count - 1; 1788650d1603SAlex Elder do 1789650d1603SAlex Elder gsi_channel_teardown_one(gsi, channel_id); 1790650d1603SAlex Elder while (channel_id--); 1791650d1603SAlex Elder 1792650d1603SAlex Elder mutex_unlock(&gsi->mutex); 1793650d1603SAlex Elder 1794650d1603SAlex Elder gsi_irq_disable(gsi); 1795650d1603SAlex Elder } 1796650d1603SAlex Elder 17971657d8a4SAlex Elder /* Turn off all GSI interrupts initially */ 17981657d8a4SAlex Elder static int gsi_irq_setup(struct gsi *gsi) 1799a7860a5fSAlex Elder { 1800*b176f95bSAlex Elder int ret; 1801*b176f95bSAlex Elder 18021657d8a4SAlex Elder /* Writing 1 indicates IRQ interrupts; 0 would be MSI */ 18031657d8a4SAlex Elder iowrite32(1, gsi->virt + GSI_CNTXT_INTSET_OFFSET); 18041657d8a4SAlex Elder 1805a7860a5fSAlex Elder /* Disable all interrupt types */ 1806a7860a5fSAlex Elder gsi_irq_type_update(gsi, 0); 1807a7860a5fSAlex Elder 1808a7860a5fSAlex Elder /* Clear all type-specific interrupt masks */ 1809a7860a5fSAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_MSK_OFFSET); 1810a7860a5fSAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_MSK_OFFSET); 1811a7860a5fSAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET); 1812a7860a5fSAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_MSK_OFFSET); 1813a7860a5fSAlex Elder 1814a7860a5fSAlex Elder /* The inter-EE interrupts are not supported for IPA v3.0-v3.1 */ 1815a7860a5fSAlex Elder if (gsi->version > IPA_VERSION_3_1) { 1816a7860a5fSAlex Elder u32 offset; 1817a7860a5fSAlex Elder 1818a7860a5fSAlex Elder /* These registers are in the non-adjusted address range */ 1819a7860a5fSAlex Elder offset = GSI_INTER_EE_SRC_CH_IRQ_MSK_OFFSET; 1820a7860a5fSAlex Elder iowrite32(0, gsi->virt_raw + offset); 1821a7860a5fSAlex Elder offset = GSI_INTER_EE_SRC_EV_CH_IRQ_MSK_OFFSET; 1822a7860a5fSAlex Elder iowrite32(0, gsi->virt_raw + offset); 1823a7860a5fSAlex Elder } 1824a7860a5fSAlex Elder 1825a7860a5fSAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_GSI_IRQ_EN_OFFSET); 18261657d8a4SAlex Elder 1827*b176f95bSAlex Elder ret = request_irq(gsi->irq, gsi_isr, 0, "gsi", gsi); 1828*b176f95bSAlex Elder if (ret) 1829*b176f95bSAlex Elder dev_err(gsi->dev, "error %d requesting \"gsi\" IRQ\n", ret); 1830*b176f95bSAlex Elder 1831*b176f95bSAlex Elder return ret; 18321657d8a4SAlex Elder } 18331657d8a4SAlex Elder 18341657d8a4SAlex Elder static void gsi_irq_teardown(struct gsi *gsi) 18351657d8a4SAlex Elder { 1836*b176f95bSAlex Elder free_irq(gsi->irq, gsi); 1837a7860a5fSAlex Elder } 1838a7860a5fSAlex Elder 1839a7860a5fSAlex Elder /* Get # supported channel and event rings; there is no gsi_ring_teardown() */ 1840a7860a5fSAlex Elder static int gsi_ring_setup(struct gsi *gsi) 1841a7860a5fSAlex Elder { 1842a7860a5fSAlex Elder struct device *dev = gsi->dev; 1843a7860a5fSAlex Elder u32 count; 1844a7860a5fSAlex Elder u32 val; 1845a7860a5fSAlex Elder 1846a7860a5fSAlex Elder if (gsi->version < IPA_VERSION_3_5_1) { 1847a7860a5fSAlex Elder /* No HW_PARAM_2 register prior to IPA v3.5.1, assume the max */ 1848a7860a5fSAlex Elder gsi->channel_count = GSI_CHANNEL_COUNT_MAX; 1849a7860a5fSAlex Elder gsi->evt_ring_count = GSI_EVT_RING_COUNT_MAX; 1850a7860a5fSAlex Elder 1851a7860a5fSAlex Elder return 0; 1852a7860a5fSAlex Elder } 1853a7860a5fSAlex Elder 1854a7860a5fSAlex Elder val = ioread32(gsi->virt + GSI_GSI_HW_PARAM_2_OFFSET); 1855a7860a5fSAlex Elder 1856a7860a5fSAlex Elder count = u32_get_bits(val, NUM_CH_PER_EE_FMASK); 1857a7860a5fSAlex Elder if (!count) { 1858a7860a5fSAlex Elder dev_err(dev, "GSI reports zero channels supported\n"); 1859a7860a5fSAlex Elder return -EINVAL; 1860a7860a5fSAlex Elder } 1861a7860a5fSAlex Elder if (count > GSI_CHANNEL_COUNT_MAX) { 1862a7860a5fSAlex Elder dev_warn(dev, "limiting to %u channels; hardware supports %u\n", 1863a7860a5fSAlex Elder GSI_CHANNEL_COUNT_MAX, count); 1864a7860a5fSAlex Elder count = GSI_CHANNEL_COUNT_MAX; 1865a7860a5fSAlex Elder } 1866a7860a5fSAlex Elder gsi->channel_count = count; 1867a7860a5fSAlex Elder 1868a7860a5fSAlex Elder count = u32_get_bits(val, NUM_EV_PER_EE_FMASK); 1869a7860a5fSAlex Elder if (!count) { 1870a7860a5fSAlex Elder dev_err(dev, "GSI reports zero event rings supported\n"); 1871a7860a5fSAlex Elder return -EINVAL; 1872a7860a5fSAlex Elder } 1873a7860a5fSAlex Elder if (count > GSI_EVT_RING_COUNT_MAX) { 1874a7860a5fSAlex Elder dev_warn(dev, 1875a7860a5fSAlex Elder "limiting to %u event rings; hardware supports %u\n", 1876a7860a5fSAlex Elder GSI_EVT_RING_COUNT_MAX, count); 1877a7860a5fSAlex Elder count = GSI_EVT_RING_COUNT_MAX; 1878a7860a5fSAlex Elder } 1879a7860a5fSAlex Elder gsi->evt_ring_count = count; 1880a7860a5fSAlex Elder 1881a7860a5fSAlex Elder return 0; 1882a7860a5fSAlex Elder } 1883a7860a5fSAlex Elder 1884650d1603SAlex Elder /* Setup function for GSI. GSI firmware must be loaded and initialized */ 1885d387c761SAlex Elder int gsi_setup(struct gsi *gsi) 1886650d1603SAlex Elder { 1887650d1603SAlex Elder u32 val; 1888bae70a80SAlex Elder int ret; 1889650d1603SAlex Elder 1890650d1603SAlex Elder /* Here is where we first touch the GSI hardware */ 1891650d1603SAlex Elder val = ioread32(gsi->virt + GSI_GSI_STATUS_OFFSET); 1892650d1603SAlex Elder if (!(val & ENABLED_FMASK)) { 1893bae70a80SAlex Elder dev_err(gsi->dev, "GSI has not been enabled\n"); 1894650d1603SAlex Elder return -EIO; 1895650d1603SAlex Elder } 1896650d1603SAlex Elder 18971657d8a4SAlex Elder ret = gsi_irq_setup(gsi); 18981657d8a4SAlex Elder if (ret) 18991657d8a4SAlex Elder return ret; 190097eb94c8SAlex Elder 1901bae70a80SAlex Elder ret = gsi_ring_setup(gsi); /* No matching teardown required */ 1902bae70a80SAlex Elder if (ret) 19031657d8a4SAlex Elder goto err_irq_teardown; 1904650d1603SAlex Elder 1905650d1603SAlex Elder /* Initialize the error log */ 1906650d1603SAlex Elder iowrite32(0, gsi->virt + GSI_ERROR_LOG_OFFSET); 1907650d1603SAlex Elder 19081657d8a4SAlex Elder ret = gsi_channel_setup(gsi); 19091657d8a4SAlex Elder if (ret) 19101657d8a4SAlex Elder goto err_irq_teardown; 1911650d1603SAlex Elder 19121657d8a4SAlex Elder return 0; 19131657d8a4SAlex Elder 19141657d8a4SAlex Elder err_irq_teardown: 19151657d8a4SAlex Elder gsi_irq_teardown(gsi); 19161657d8a4SAlex Elder 19171657d8a4SAlex Elder return ret; 1918650d1603SAlex Elder } 1919650d1603SAlex Elder 1920650d1603SAlex Elder /* Inverse of gsi_setup() */ 1921650d1603SAlex Elder void gsi_teardown(struct gsi *gsi) 1922650d1603SAlex Elder { 1923650d1603SAlex Elder gsi_channel_teardown(gsi); 19241657d8a4SAlex Elder gsi_irq_teardown(gsi); 1925650d1603SAlex Elder } 1926650d1603SAlex Elder 1927650d1603SAlex Elder /* Initialize a channel's event ring */ 1928650d1603SAlex Elder static int gsi_channel_evt_ring_init(struct gsi_channel *channel) 1929650d1603SAlex Elder { 1930650d1603SAlex Elder struct gsi *gsi = channel->gsi; 1931650d1603SAlex Elder struct gsi_evt_ring *evt_ring; 1932650d1603SAlex Elder int ret; 1933650d1603SAlex Elder 1934650d1603SAlex Elder ret = gsi_evt_ring_id_alloc(gsi); 1935650d1603SAlex Elder if (ret < 0) 1936650d1603SAlex Elder return ret; 1937650d1603SAlex Elder channel->evt_ring_id = ret; 1938650d1603SAlex Elder 1939650d1603SAlex Elder evt_ring = &gsi->evt_ring[channel->evt_ring_id]; 1940650d1603SAlex Elder evt_ring->channel = channel; 1941650d1603SAlex Elder 1942650d1603SAlex Elder ret = gsi_ring_alloc(gsi, &evt_ring->ring, channel->event_count); 1943650d1603SAlex Elder if (!ret) 1944650d1603SAlex Elder return 0; /* Success! */ 1945650d1603SAlex Elder 1946650d1603SAlex Elder dev_err(gsi->dev, "error %d allocating channel %u event ring\n", 1947650d1603SAlex Elder ret, gsi_channel_id(channel)); 1948650d1603SAlex Elder 1949650d1603SAlex Elder gsi_evt_ring_id_free(gsi, channel->evt_ring_id); 1950650d1603SAlex Elder 1951650d1603SAlex Elder return ret; 1952650d1603SAlex Elder } 1953650d1603SAlex Elder 1954650d1603SAlex Elder /* Inverse of gsi_channel_evt_ring_init() */ 1955650d1603SAlex Elder static void gsi_channel_evt_ring_exit(struct gsi_channel *channel) 1956650d1603SAlex Elder { 1957650d1603SAlex Elder u32 evt_ring_id = channel->evt_ring_id; 1958650d1603SAlex Elder struct gsi *gsi = channel->gsi; 1959650d1603SAlex Elder struct gsi_evt_ring *evt_ring; 1960650d1603SAlex Elder 1961650d1603SAlex Elder evt_ring = &gsi->evt_ring[evt_ring_id]; 1962650d1603SAlex Elder gsi_ring_free(gsi, &evt_ring->ring); 1963650d1603SAlex Elder gsi_evt_ring_id_free(gsi, evt_ring_id); 1964650d1603SAlex Elder } 1965650d1603SAlex Elder 196657ab8ca4SAlex Elder /* Init function for event rings; there is no gsi_evt_ring_exit() */ 1967650d1603SAlex Elder static void gsi_evt_ring_init(struct gsi *gsi) 1968650d1603SAlex Elder { 1969650d1603SAlex Elder u32 evt_ring_id = 0; 1970650d1603SAlex Elder 1971650d1603SAlex Elder gsi->event_bitmap = gsi_event_bitmap_init(GSI_EVT_RING_COUNT_MAX); 1972a054539dSAlex Elder gsi->ieob_enabled_bitmap = 0; 1973650d1603SAlex Elder do 1974650d1603SAlex Elder init_completion(&gsi->evt_ring[evt_ring_id].completion); 1975650d1603SAlex Elder while (++evt_ring_id < GSI_EVT_RING_COUNT_MAX); 1976650d1603SAlex Elder } 1977650d1603SAlex Elder 1978650d1603SAlex Elder static bool gsi_channel_data_valid(struct gsi *gsi, 1979650d1603SAlex Elder const struct ipa_gsi_endpoint_data *data) 1980650d1603SAlex Elder { 1981650d1603SAlex Elder u32 channel_id = data->channel_id; 1982650d1603SAlex Elder struct device *dev = gsi->dev; 1983650d1603SAlex Elder 1984650d1603SAlex Elder /* Make sure channel ids are in the range driver supports */ 1985650d1603SAlex Elder if (channel_id >= GSI_CHANNEL_COUNT_MAX) { 19868463488aSAlex Elder dev_err(dev, "bad channel id %u; must be less than %u\n", 1987650d1603SAlex Elder channel_id, GSI_CHANNEL_COUNT_MAX); 1988650d1603SAlex Elder return false; 1989650d1603SAlex Elder } 1990650d1603SAlex Elder 1991650d1603SAlex Elder if (data->ee_id != GSI_EE_AP && data->ee_id != GSI_EE_MODEM) { 19928463488aSAlex Elder dev_err(dev, "bad EE id %u; not AP or modem\n", data->ee_id); 1993650d1603SAlex Elder return false; 1994650d1603SAlex Elder } 1995650d1603SAlex Elder 1996650d1603SAlex Elder if (!data->channel.tlv_count || 1997650d1603SAlex Elder data->channel.tlv_count > GSI_TLV_MAX) { 19988463488aSAlex Elder dev_err(dev, "channel %u bad tlv_count %u; must be 1..%u\n", 1999650d1603SAlex Elder channel_id, data->channel.tlv_count, GSI_TLV_MAX); 2000650d1603SAlex Elder return false; 2001650d1603SAlex Elder } 2002650d1603SAlex Elder 2003650d1603SAlex Elder /* We have to allow at least one maximally-sized transaction to 2004650d1603SAlex Elder * be outstanding (which would use tlv_count TREs). Given how 2005650d1603SAlex Elder * gsi_channel_tre_max() is computed, tre_count has to be almost 2006650d1603SAlex Elder * twice the TLV FIFO size to satisfy this requirement. 2007650d1603SAlex Elder */ 2008650d1603SAlex Elder if (data->channel.tre_count < 2 * data->channel.tlv_count - 1) { 2009650d1603SAlex Elder dev_err(dev, "channel %u TLV count %u exceeds TRE count %u\n", 2010650d1603SAlex Elder channel_id, data->channel.tlv_count, 2011650d1603SAlex Elder data->channel.tre_count); 2012650d1603SAlex Elder return false; 2013650d1603SAlex Elder } 2014650d1603SAlex Elder 2015650d1603SAlex Elder if (!is_power_of_2(data->channel.tre_count)) { 20168463488aSAlex Elder dev_err(dev, "channel %u bad tre_count %u; not power of 2\n", 2017650d1603SAlex Elder channel_id, data->channel.tre_count); 2018650d1603SAlex Elder return false; 2019650d1603SAlex Elder } 2020650d1603SAlex Elder 2021650d1603SAlex Elder if (!is_power_of_2(data->channel.event_count)) { 20228463488aSAlex Elder dev_err(dev, "channel %u bad event_count %u; not power of 2\n", 2023650d1603SAlex Elder channel_id, data->channel.event_count); 2024650d1603SAlex Elder return false; 2025650d1603SAlex Elder } 2026650d1603SAlex Elder 2027650d1603SAlex Elder return true; 2028650d1603SAlex Elder } 2029650d1603SAlex Elder 2030650d1603SAlex Elder /* Init function for a single channel */ 2031650d1603SAlex Elder static int gsi_channel_init_one(struct gsi *gsi, 2032650d1603SAlex Elder const struct ipa_gsi_endpoint_data *data, 203314dbf977SAlex Elder bool command) 2034650d1603SAlex Elder { 2035650d1603SAlex Elder struct gsi_channel *channel; 2036650d1603SAlex Elder u32 tre_count; 2037650d1603SAlex Elder int ret; 2038650d1603SAlex Elder 2039650d1603SAlex Elder if (!gsi_channel_data_valid(gsi, data)) 2040650d1603SAlex Elder return -EINVAL; 2041650d1603SAlex Elder 2042650d1603SAlex Elder /* Worst case we need an event for every outstanding TRE */ 2043650d1603SAlex Elder if (data->channel.tre_count > data->channel.event_count) { 2044650d1603SAlex Elder tre_count = data->channel.event_count; 20450721999fSAlex Elder dev_warn(gsi->dev, "channel %u limited to %u TREs\n", 20460721999fSAlex Elder data->channel_id, tre_count); 2047650d1603SAlex Elder } else { 2048650d1603SAlex Elder tre_count = data->channel.tre_count; 2049650d1603SAlex Elder } 2050650d1603SAlex Elder 2051650d1603SAlex Elder channel = &gsi->channel[data->channel_id]; 2052650d1603SAlex Elder memset(channel, 0, sizeof(*channel)); 2053650d1603SAlex Elder 2054650d1603SAlex Elder channel->gsi = gsi; 2055650d1603SAlex Elder channel->toward_ipa = data->toward_ipa; 2056650d1603SAlex Elder channel->command = command; 2057650d1603SAlex Elder channel->tlv_count = data->channel.tlv_count; 2058650d1603SAlex Elder channel->tre_count = tre_count; 2059650d1603SAlex Elder channel->event_count = data->channel.event_count; 2060650d1603SAlex Elder init_completion(&channel->completion); 2061650d1603SAlex Elder 2062650d1603SAlex Elder ret = gsi_channel_evt_ring_init(channel); 2063650d1603SAlex Elder if (ret) 2064650d1603SAlex Elder goto err_clear_gsi; 2065650d1603SAlex Elder 2066650d1603SAlex Elder ret = gsi_ring_alloc(gsi, &channel->tre_ring, data->channel.tre_count); 2067650d1603SAlex Elder if (ret) { 2068650d1603SAlex Elder dev_err(gsi->dev, "error %d allocating channel %u ring\n", 2069650d1603SAlex Elder ret, data->channel_id); 2070650d1603SAlex Elder goto err_channel_evt_ring_exit; 2071650d1603SAlex Elder } 2072650d1603SAlex Elder 2073650d1603SAlex Elder ret = gsi_channel_trans_init(gsi, data->channel_id); 2074650d1603SAlex Elder if (ret) 2075650d1603SAlex Elder goto err_ring_free; 2076650d1603SAlex Elder 2077650d1603SAlex Elder if (command) { 2078650d1603SAlex Elder u32 tre_max = gsi_channel_tre_max(gsi, data->channel_id); 2079650d1603SAlex Elder 2080650d1603SAlex Elder ret = ipa_cmd_pool_init(channel, tre_max); 2081650d1603SAlex Elder } 2082650d1603SAlex Elder if (!ret) 2083650d1603SAlex Elder return 0; /* Success! */ 2084650d1603SAlex Elder 2085650d1603SAlex Elder gsi_channel_trans_exit(channel); 2086650d1603SAlex Elder err_ring_free: 2087650d1603SAlex Elder gsi_ring_free(gsi, &channel->tre_ring); 2088650d1603SAlex Elder err_channel_evt_ring_exit: 2089650d1603SAlex Elder gsi_channel_evt_ring_exit(channel); 2090650d1603SAlex Elder err_clear_gsi: 2091650d1603SAlex Elder channel->gsi = NULL; /* Mark it not (fully) initialized */ 2092650d1603SAlex Elder 2093650d1603SAlex Elder return ret; 2094650d1603SAlex Elder } 2095650d1603SAlex Elder 2096650d1603SAlex Elder /* Inverse of gsi_channel_init_one() */ 2097650d1603SAlex Elder static void gsi_channel_exit_one(struct gsi_channel *channel) 2098650d1603SAlex Elder { 20996170b6daSAlex Elder if (!gsi_channel_initialized(channel)) 21006170b6daSAlex Elder return; 2101650d1603SAlex Elder 2102650d1603SAlex Elder if (channel->command) 2103650d1603SAlex Elder ipa_cmd_pool_exit(channel); 2104650d1603SAlex Elder gsi_channel_trans_exit(channel); 2105650d1603SAlex Elder gsi_ring_free(channel->gsi, &channel->tre_ring); 2106650d1603SAlex Elder gsi_channel_evt_ring_exit(channel); 2107650d1603SAlex Elder } 2108650d1603SAlex Elder 2109650d1603SAlex Elder /* Init function for channels */ 211014dbf977SAlex Elder static int gsi_channel_init(struct gsi *gsi, u32 count, 211156dfe8deSAlex Elder const struct ipa_gsi_endpoint_data *data) 2112650d1603SAlex Elder { 211356dfe8deSAlex Elder bool modem_alloc; 2114650d1603SAlex Elder int ret = 0; 2115650d1603SAlex Elder u32 i; 2116650d1603SAlex Elder 211756dfe8deSAlex Elder /* IPA v4.2 requires the AP to allocate channels for the modem */ 211856dfe8deSAlex Elder modem_alloc = gsi->version == IPA_VERSION_4_2; 211956dfe8deSAlex Elder 212057ab8ca4SAlex Elder gsi_evt_ring_init(gsi); /* No matching exit required */ 2121650d1603SAlex Elder 2122650d1603SAlex Elder /* The endpoint data array is indexed by endpoint name */ 2123650d1603SAlex Elder for (i = 0; i < count; i++) { 2124650d1603SAlex Elder bool command = i == IPA_ENDPOINT_AP_COMMAND_TX; 2125650d1603SAlex Elder 2126650d1603SAlex Elder if (ipa_gsi_endpoint_data_empty(&data[i])) 2127650d1603SAlex Elder continue; /* Skip over empty slots */ 2128650d1603SAlex Elder 2129650d1603SAlex Elder /* Mark modem channels to be allocated (hardware workaround) */ 2130650d1603SAlex Elder if (data[i].ee_id == GSI_EE_MODEM) { 2131650d1603SAlex Elder if (modem_alloc) 2132650d1603SAlex Elder gsi->modem_channel_bitmap |= 2133650d1603SAlex Elder BIT(data[i].channel_id); 2134650d1603SAlex Elder continue; 2135650d1603SAlex Elder } 2136650d1603SAlex Elder 213714dbf977SAlex Elder ret = gsi_channel_init_one(gsi, &data[i], command); 2138650d1603SAlex Elder if (ret) 2139650d1603SAlex Elder goto err_unwind; 2140650d1603SAlex Elder } 2141650d1603SAlex Elder 2142650d1603SAlex Elder return ret; 2143650d1603SAlex Elder 2144650d1603SAlex Elder err_unwind: 2145650d1603SAlex Elder while (i--) { 2146650d1603SAlex Elder if (ipa_gsi_endpoint_data_empty(&data[i])) 2147650d1603SAlex Elder continue; 2148650d1603SAlex Elder if (modem_alloc && data[i].ee_id == GSI_EE_MODEM) { 2149650d1603SAlex Elder gsi->modem_channel_bitmap &= ~BIT(data[i].channel_id); 2150650d1603SAlex Elder continue; 2151650d1603SAlex Elder } 2152650d1603SAlex Elder gsi_channel_exit_one(&gsi->channel[data->channel_id]); 2153650d1603SAlex Elder } 2154650d1603SAlex Elder 2155650d1603SAlex Elder return ret; 2156650d1603SAlex Elder } 2157650d1603SAlex Elder 2158650d1603SAlex Elder /* Inverse of gsi_channel_init() */ 2159650d1603SAlex Elder static void gsi_channel_exit(struct gsi *gsi) 2160650d1603SAlex Elder { 2161650d1603SAlex Elder u32 channel_id = GSI_CHANNEL_COUNT_MAX - 1; 2162650d1603SAlex Elder 2163650d1603SAlex Elder do 2164650d1603SAlex Elder gsi_channel_exit_one(&gsi->channel[channel_id]); 2165650d1603SAlex Elder while (channel_id--); 2166650d1603SAlex Elder gsi->modem_channel_bitmap = 0; 2167650d1603SAlex Elder } 2168650d1603SAlex Elder 2169650d1603SAlex Elder /* Init function for GSI. GSI hardware does not need to be "ready" */ 21701d0c09deSAlex Elder int gsi_init(struct gsi *gsi, struct platform_device *pdev, 21711d0c09deSAlex Elder enum ipa_version version, u32 count, 21721d0c09deSAlex Elder const struct ipa_gsi_endpoint_data *data) 2173650d1603SAlex Elder { 21748463488aSAlex Elder struct device *dev = &pdev->dev; 2175650d1603SAlex Elder struct resource *res; 2176650d1603SAlex Elder resource_size_t size; 2177cdeee49fSAlex Elder u32 adjust; 2178650d1603SAlex Elder int ret; 2179650d1603SAlex Elder 2180650d1603SAlex Elder gsi_validate_build(); 2181650d1603SAlex Elder 21828463488aSAlex Elder gsi->dev = dev; 218314dbf977SAlex Elder gsi->version = version; 2184650d1603SAlex Elder 2185571b1e7eSAlex Elder /* GSI uses NAPI on all channels. Create a dummy network device 2186571b1e7eSAlex Elder * for the channel NAPI contexts to be associated with. 2187650d1603SAlex Elder */ 2188650d1603SAlex Elder init_dummy_netdev(&gsi->dummy_dev); 2189650d1603SAlex Elder 2190650d1603SAlex Elder /* Get GSI memory range and map it */ 2191650d1603SAlex Elder res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "gsi"); 2192650d1603SAlex Elder if (!res) { 21938463488aSAlex Elder dev_err(dev, "DT error getting \"gsi\" memory property\n"); 21940b8d6761SAlex Elder return -ENODEV; 2195650d1603SAlex Elder } 2196650d1603SAlex Elder 2197650d1603SAlex Elder size = resource_size(res); 2198650d1603SAlex Elder if (res->start > U32_MAX || size > U32_MAX - res->start) { 21998463488aSAlex Elder dev_err(dev, "DT memory resource \"gsi\" out of range\n"); 22000b8d6761SAlex Elder return -EINVAL; 2201650d1603SAlex Elder } 2202650d1603SAlex Elder 2203cdeee49fSAlex Elder /* Make sure we can make our pointer adjustment if necessary */ 2204cdeee49fSAlex Elder adjust = gsi->version < IPA_VERSION_4_5 ? 0 : GSI_EE_REG_ADJUST; 2205cdeee49fSAlex Elder if (res->start < adjust) { 2206cdeee49fSAlex Elder dev_err(dev, "DT memory resource \"gsi\" too low (< %u)\n", 2207cdeee49fSAlex Elder adjust); 2208cdeee49fSAlex Elder return -EINVAL; 2209cdeee49fSAlex Elder } 2210cdeee49fSAlex Elder 2211571b1e7eSAlex Elder gsi->virt_raw = ioremap(res->start, size); 2212571b1e7eSAlex Elder if (!gsi->virt_raw) { 22138463488aSAlex Elder dev_err(dev, "unable to remap \"gsi\" memory\n"); 22140b8d6761SAlex Elder return -ENOMEM; 2215650d1603SAlex Elder } 2216571b1e7eSAlex Elder /* Most registers are accessed using an adjusted register range */ 2217571b1e7eSAlex Elder gsi->virt = gsi->virt_raw - adjust; 2218650d1603SAlex Elder 22190b8d6761SAlex Elder init_completion(&gsi->completion); 22200b8d6761SAlex Elder 2221*b176f95bSAlex Elder ret = gsi_irq_init(gsi, pdev); /* No matching exit required */ 2222650d1603SAlex Elder if (ret) 2223650d1603SAlex Elder goto err_iounmap; 2224650d1603SAlex Elder 22250b8d6761SAlex Elder ret = gsi_channel_init(gsi, count, data); 22260b8d6761SAlex Elder if (ret) 2227*b176f95bSAlex Elder goto err_iounmap; 22280b8d6761SAlex Elder 2229650d1603SAlex Elder mutex_init(&gsi->mutex); 2230650d1603SAlex Elder 2231650d1603SAlex Elder return 0; 2232650d1603SAlex Elder 2233650d1603SAlex Elder err_iounmap: 2234571b1e7eSAlex Elder iounmap(gsi->virt_raw); 2235650d1603SAlex Elder 2236650d1603SAlex Elder return ret; 2237650d1603SAlex Elder } 2238650d1603SAlex Elder 2239650d1603SAlex Elder /* Inverse of gsi_init() */ 2240650d1603SAlex Elder void gsi_exit(struct gsi *gsi) 2241650d1603SAlex Elder { 2242650d1603SAlex Elder mutex_destroy(&gsi->mutex); 2243650d1603SAlex Elder gsi_channel_exit(gsi); 2244571b1e7eSAlex Elder iounmap(gsi->virt_raw); 2245650d1603SAlex Elder } 2246650d1603SAlex Elder 2247650d1603SAlex Elder /* The maximum number of outstanding TREs on a channel. This limits 2248650d1603SAlex Elder * a channel's maximum number of transactions outstanding (worst case 2249650d1603SAlex Elder * is one TRE per transaction). 2250650d1603SAlex Elder * 2251650d1603SAlex Elder * The absolute limit is the number of TREs in the channel's TRE ring, 2252650d1603SAlex Elder * and in theory we should be able use all of them. But in practice, 2253650d1603SAlex Elder * doing that led to the hardware reporting exhaustion of event ring 2254650d1603SAlex Elder * slots for writing completion information. So the hardware limit 2255650d1603SAlex Elder * would be (tre_count - 1). 2256650d1603SAlex Elder * 2257650d1603SAlex Elder * We reduce it a bit further though. Transaction resource pools are 2258650d1603SAlex Elder * sized to be a little larger than this maximum, to allow resource 2259650d1603SAlex Elder * allocations to always be contiguous. The number of entries in a 2260650d1603SAlex Elder * TRE ring buffer is a power of 2, and the extra resources in a pool 2261650d1603SAlex Elder * tends to nearly double the memory allocated for it. Reducing the 2262650d1603SAlex Elder * maximum number of outstanding TREs allows the number of entries in 2263650d1603SAlex Elder * a pool to avoid crossing that power-of-2 boundary, and this can 2264650d1603SAlex Elder * substantially reduce pool memory requirements. The number we 2265650d1603SAlex Elder * reduce it by matches the number added in gsi_trans_pool_init(). 2266650d1603SAlex Elder */ 2267650d1603SAlex Elder u32 gsi_channel_tre_max(struct gsi *gsi, u32 channel_id) 2268650d1603SAlex Elder { 2269650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 2270650d1603SAlex Elder 2271650d1603SAlex Elder /* Hardware limit is channel->tre_count - 1 */ 2272650d1603SAlex Elder return channel->tre_count - (channel->tlv_count - 1); 2273650d1603SAlex Elder } 2274650d1603SAlex Elder 2275650d1603SAlex Elder /* Returns the maximum number of TREs in a single transaction for a channel */ 2276650d1603SAlex Elder u32 gsi_channel_trans_tre_max(struct gsi *gsi, u32 channel_id) 2277650d1603SAlex Elder { 2278650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 2279650d1603SAlex Elder 2280650d1603SAlex Elder return channel->tlv_count; 2281650d1603SAlex Elder } 2282