xref: /openbmc/linux/drivers/net/ipa/gsi.c (revision 8194be79fbbc36dae391b7d747ba58459687792a)
1650d1603SAlex Elder // SPDX-License-Identifier: GPL-2.0
2650d1603SAlex Elder 
3650d1603SAlex Elder /* Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
4650d1603SAlex Elder  * Copyright (C) 2018-2020 Linaro Ltd.
5650d1603SAlex Elder  */
6650d1603SAlex Elder 
7650d1603SAlex Elder #include <linux/types.h>
8650d1603SAlex Elder #include <linux/bits.h>
9650d1603SAlex Elder #include <linux/bitfield.h>
10650d1603SAlex Elder #include <linux/mutex.h>
11650d1603SAlex Elder #include <linux/completion.h>
12650d1603SAlex Elder #include <linux/io.h>
13650d1603SAlex Elder #include <linux/bug.h>
14650d1603SAlex Elder #include <linux/interrupt.h>
15650d1603SAlex Elder #include <linux/platform_device.h>
16650d1603SAlex Elder #include <linux/netdevice.h>
17650d1603SAlex Elder 
18650d1603SAlex Elder #include "gsi.h"
19650d1603SAlex Elder #include "gsi_reg.h"
20650d1603SAlex Elder #include "gsi_private.h"
21650d1603SAlex Elder #include "gsi_trans.h"
22650d1603SAlex Elder #include "ipa_gsi.h"
23650d1603SAlex Elder #include "ipa_data.h"
241d0c09deSAlex Elder #include "ipa_version.h"
25650d1603SAlex Elder 
26650d1603SAlex Elder /**
27650d1603SAlex Elder  * DOC: The IPA Generic Software Interface
28650d1603SAlex Elder  *
29650d1603SAlex Elder  * The generic software interface (GSI) is an integral component of the IPA,
30650d1603SAlex Elder  * providing a well-defined communication layer between the AP subsystem
31650d1603SAlex Elder  * and the IPA core.  The modem uses the GSI layer as well.
32650d1603SAlex Elder  *
33650d1603SAlex Elder  *	--------	     ---------
34650d1603SAlex Elder  *	|      |	     |	     |
35650d1603SAlex Elder  *	|  AP  +<---.	.----+ Modem |
36650d1603SAlex Elder  *	|      +--. |	| .->+	     |
37650d1603SAlex Elder  *	|      |  | |	| |  |	     |
38650d1603SAlex Elder  *	--------  | |	| |  ---------
39650d1603SAlex Elder  *		  v |	v |
40650d1603SAlex Elder  *		--+-+---+-+--
41650d1603SAlex Elder  *		|    GSI    |
42650d1603SAlex Elder  *		|-----------|
43650d1603SAlex Elder  *		|	    |
44650d1603SAlex Elder  *		|    IPA    |
45650d1603SAlex Elder  *		|	    |
46650d1603SAlex Elder  *		-------------
47650d1603SAlex Elder  *
48650d1603SAlex Elder  * In the above diagram, the AP and Modem represent "execution environments"
49650d1603SAlex Elder  * (EEs), which are independent operating environments that use the IPA for
50650d1603SAlex Elder  * data transfer.
51650d1603SAlex Elder  *
52650d1603SAlex Elder  * Each EE uses a set of unidirectional GSI "channels," which allow transfer
53650d1603SAlex Elder  * of data to or from the IPA.  A channel is implemented as a ring buffer,
54650d1603SAlex Elder  * with a DRAM-resident array of "transfer elements" (TREs) available to
55650d1603SAlex Elder  * describe transfers to or from other EEs through the IPA.  A transfer
56650d1603SAlex Elder  * element can also contain an immediate command, requesting the IPA perform
57650d1603SAlex Elder  * actions other than data transfer.
58650d1603SAlex Elder  *
59650d1603SAlex Elder  * Each TRE refers to a block of data--also located DRAM.  After writing one
60650d1603SAlex Elder  * or more TREs to a channel, the writer (either the IPA or an EE) writes a
61650d1603SAlex Elder  * doorbell register to inform the receiving side how many elements have
62650d1603SAlex Elder  * been written.
63650d1603SAlex Elder  *
64650d1603SAlex Elder  * Each channel has a GSI "event ring" associated with it.  An event ring
65650d1603SAlex Elder  * is implemented very much like a channel ring, but is always directed from
66650d1603SAlex Elder  * the IPA to an EE.  The IPA notifies an EE (such as the AP) about channel
67650d1603SAlex Elder  * events by adding an entry to the event ring associated with the channel.
68650d1603SAlex Elder  * The GSI then writes its doorbell for the event ring, causing the target
69650d1603SAlex Elder  * EE to be interrupted.  Each entry in an event ring contains a pointer
70650d1603SAlex Elder  * to the channel TRE whose completion the event represents.
71650d1603SAlex Elder  *
72650d1603SAlex Elder  * Each TRE in a channel ring has a set of flags.  One flag indicates whether
73650d1603SAlex Elder  * the completion of the transfer operation generates an entry (and possibly
74650d1603SAlex Elder  * an interrupt) in the channel's event ring.  Other flags allow transfer
75650d1603SAlex Elder  * elements to be chained together, forming a single logical transaction.
76650d1603SAlex Elder  * TRE flags are used to control whether and when interrupts are generated
77650d1603SAlex Elder  * to signal completion of channel transfers.
78650d1603SAlex Elder  *
79650d1603SAlex Elder  * Elements in channel and event rings are completed (or consumed) strictly
80650d1603SAlex Elder  * in order.  Completion of one entry implies the completion of all preceding
81650d1603SAlex Elder  * entries.  A single completion interrupt can therefore communicate the
82650d1603SAlex Elder  * completion of many transfers.
83650d1603SAlex Elder  *
84650d1603SAlex Elder  * Note that all GSI registers are little-endian, which is the assumed
85650d1603SAlex Elder  * endianness of I/O space accesses.  The accessor functions perform byte
86650d1603SAlex Elder  * swapping if needed (i.e., for a big endian CPU).
87650d1603SAlex Elder  */
88650d1603SAlex Elder 
89650d1603SAlex Elder /* Delay period for interrupt moderation (in 32KHz IPA internal timer ticks) */
90650d1603SAlex Elder #define GSI_EVT_RING_INT_MODT		(32 * 1) /* 1ms under 32KHz clock */
91650d1603SAlex Elder 
92650d1603SAlex Elder #define GSI_CMD_TIMEOUT			5	/* seconds */
93650d1603SAlex Elder 
94650d1603SAlex Elder #define GSI_CHANNEL_STOP_RX_RETRIES	10
95650d1603SAlex Elder 
96650d1603SAlex Elder #define GSI_MHI_EVENT_ID_START		10	/* 1st reserved event id */
97650d1603SAlex Elder #define GSI_MHI_EVENT_ID_END		16	/* Last reserved event id */
98650d1603SAlex Elder 
99650d1603SAlex Elder #define GSI_ISR_MAX_ITER		50	/* Detect interrupt storms */
100650d1603SAlex Elder 
101650d1603SAlex Elder /* An entry in an event ring */
102650d1603SAlex Elder struct gsi_event {
103650d1603SAlex Elder 	__le64 xfer_ptr;
104650d1603SAlex Elder 	__le16 len;
105650d1603SAlex Elder 	u8 reserved1;
106650d1603SAlex Elder 	u8 code;
107650d1603SAlex Elder 	__le16 reserved2;
108650d1603SAlex Elder 	u8 type;
109650d1603SAlex Elder 	u8 chid;
110650d1603SAlex Elder };
111650d1603SAlex Elder 
112650d1603SAlex Elder /* Hardware values from the error log register error code field */
113650d1603SAlex Elder enum gsi_err_code {
114650d1603SAlex Elder 	GSI_INVALID_TRE_ERR			= 0x1,
115650d1603SAlex Elder 	GSI_OUT_OF_BUFFERS_ERR			= 0x2,
116650d1603SAlex Elder 	GSI_OUT_OF_RESOURCES_ERR		= 0x3,
117650d1603SAlex Elder 	GSI_UNSUPPORTED_INTER_EE_OP_ERR		= 0x4,
118650d1603SAlex Elder 	GSI_EVT_RING_EMPTY_ERR			= 0x5,
119650d1603SAlex Elder 	GSI_NON_ALLOCATED_EVT_ACCESS_ERR	= 0x6,
120650d1603SAlex Elder 	GSI_HWO_1_ERR				= 0x8,
121650d1603SAlex Elder };
122650d1603SAlex Elder 
123650d1603SAlex Elder /* Hardware values from the error log register error type field */
124650d1603SAlex Elder enum gsi_err_type {
125650d1603SAlex Elder 	GSI_ERR_TYPE_GLOB	= 0x1,
126650d1603SAlex Elder 	GSI_ERR_TYPE_CHAN	= 0x2,
127650d1603SAlex Elder 	GSI_ERR_TYPE_EVT	= 0x3,
128650d1603SAlex Elder };
129650d1603SAlex Elder 
130650d1603SAlex Elder /* Hardware values used when programming an event ring */
131650d1603SAlex Elder enum gsi_evt_chtype {
132650d1603SAlex Elder 	GSI_EVT_CHTYPE_MHI_EV	= 0x0,
133650d1603SAlex Elder 	GSI_EVT_CHTYPE_XHCI_EV	= 0x1,
134650d1603SAlex Elder 	GSI_EVT_CHTYPE_GPI_EV	= 0x2,
135650d1603SAlex Elder 	GSI_EVT_CHTYPE_XDCI_EV	= 0x3,
136650d1603SAlex Elder };
137650d1603SAlex Elder 
138650d1603SAlex Elder /* Hardware values used when programming a channel */
139650d1603SAlex Elder enum gsi_channel_protocol {
140650d1603SAlex Elder 	GSI_CHANNEL_PROTOCOL_MHI	= 0x0,
141650d1603SAlex Elder 	GSI_CHANNEL_PROTOCOL_XHCI	= 0x1,
142650d1603SAlex Elder 	GSI_CHANNEL_PROTOCOL_GPI	= 0x2,
143650d1603SAlex Elder 	GSI_CHANNEL_PROTOCOL_XDCI	= 0x3,
144650d1603SAlex Elder };
145650d1603SAlex Elder 
146650d1603SAlex Elder /* Hardware values representing an event ring immediate command opcode */
147650d1603SAlex Elder enum gsi_evt_cmd_opcode {
148650d1603SAlex Elder 	GSI_EVT_ALLOCATE	= 0x0,
149650d1603SAlex Elder 	GSI_EVT_RESET		= 0x9,
150650d1603SAlex Elder 	GSI_EVT_DE_ALLOC	= 0xa,
151650d1603SAlex Elder };
152650d1603SAlex Elder 
153650d1603SAlex Elder /* Hardware values representing a generic immediate command opcode */
154650d1603SAlex Elder enum gsi_generic_cmd_opcode {
155650d1603SAlex Elder 	GSI_GENERIC_HALT_CHANNEL	= 0x1,
156650d1603SAlex Elder 	GSI_GENERIC_ALLOCATE_CHANNEL	= 0x2,
157650d1603SAlex Elder };
158650d1603SAlex Elder 
159650d1603SAlex Elder /* Hardware values representing a channel immediate command opcode */
160650d1603SAlex Elder enum gsi_ch_cmd_opcode {
161650d1603SAlex Elder 	GSI_CH_ALLOCATE	= 0x0,
162650d1603SAlex Elder 	GSI_CH_START	= 0x1,
163650d1603SAlex Elder 	GSI_CH_STOP	= 0x2,
164650d1603SAlex Elder 	GSI_CH_RESET	= 0x9,
165650d1603SAlex Elder 	GSI_CH_DE_ALLOC	= 0xa,
166650d1603SAlex Elder };
167650d1603SAlex Elder 
168650d1603SAlex Elder /** gsi_channel_scratch_gpi - GPI protocol scratch register
169650d1603SAlex Elder  * @max_outstanding_tre:
170650d1603SAlex Elder  *	Defines the maximum number of TREs allowed in a single transaction
171650d1603SAlex Elder  *	on a channel (in bytes).  This determines the amount of prefetch
172650d1603SAlex Elder  *	performed by the hardware.  We configure this to equal the size of
173650d1603SAlex Elder  *	the TLV FIFO for the channel.
174650d1603SAlex Elder  * @outstanding_threshold:
175650d1603SAlex Elder  *	Defines the threshold (in bytes) determining when the sequencer
176650d1603SAlex Elder  *	should update the channel doorbell.  We configure this to equal
177650d1603SAlex Elder  *	the size of two TREs.
178650d1603SAlex Elder  */
179650d1603SAlex Elder struct gsi_channel_scratch_gpi {
180650d1603SAlex Elder 	u64 reserved1;
181650d1603SAlex Elder 	u16 reserved2;
182650d1603SAlex Elder 	u16 max_outstanding_tre;
183650d1603SAlex Elder 	u16 reserved3;
184650d1603SAlex Elder 	u16 outstanding_threshold;
185650d1603SAlex Elder };
186650d1603SAlex Elder 
187650d1603SAlex Elder /** gsi_channel_scratch - channel scratch configuration area
188650d1603SAlex Elder  *
189650d1603SAlex Elder  * The exact interpretation of this register is protocol-specific.
190650d1603SAlex Elder  * We only use GPI channels; see struct gsi_channel_scratch_gpi, above.
191650d1603SAlex Elder  */
192650d1603SAlex Elder union gsi_channel_scratch {
193650d1603SAlex Elder 	struct gsi_channel_scratch_gpi gpi;
194650d1603SAlex Elder 	struct {
195650d1603SAlex Elder 		u32 word1;
196650d1603SAlex Elder 		u32 word2;
197650d1603SAlex Elder 		u32 word3;
198650d1603SAlex Elder 		u32 word4;
199650d1603SAlex Elder 	} data;
200650d1603SAlex Elder };
201650d1603SAlex Elder 
202650d1603SAlex Elder /* Check things that can be validated at build time. */
203650d1603SAlex Elder static void gsi_validate_build(void)
204650d1603SAlex Elder {
205650d1603SAlex Elder 	/* This is used as a divisor */
206650d1603SAlex Elder 	BUILD_BUG_ON(!GSI_RING_ELEMENT_SIZE);
207650d1603SAlex Elder 
208650d1603SAlex Elder 	/* Code assumes the size of channel and event ring element are
209650d1603SAlex Elder 	 * the same (and fixed).  Make sure the size of an event ring
210650d1603SAlex Elder 	 * element is what's expected.
211650d1603SAlex Elder 	 */
212650d1603SAlex Elder 	BUILD_BUG_ON(sizeof(struct gsi_event) != GSI_RING_ELEMENT_SIZE);
213650d1603SAlex Elder 
214650d1603SAlex Elder 	/* Hardware requires a 2^n ring size.  We ensure the number of
215650d1603SAlex Elder 	 * elements in an event ring is a power of 2 elsewhere; this
216650d1603SAlex Elder 	 * ensure the elements themselves meet the requirement.
217650d1603SAlex Elder 	 */
218650d1603SAlex Elder 	BUILD_BUG_ON(!is_power_of_2(GSI_RING_ELEMENT_SIZE));
219650d1603SAlex Elder 
220650d1603SAlex Elder 	/* The channel element size must fit in this field */
221650d1603SAlex Elder 	BUILD_BUG_ON(GSI_RING_ELEMENT_SIZE > field_max(ELEMENT_SIZE_FMASK));
222650d1603SAlex Elder 
223650d1603SAlex Elder 	/* The event ring element size must fit in this field */
224650d1603SAlex Elder 	BUILD_BUG_ON(GSI_RING_ELEMENT_SIZE > field_max(EV_ELEMENT_SIZE_FMASK));
225650d1603SAlex Elder }
226650d1603SAlex Elder 
227650d1603SAlex Elder /* Return the channel id associated with a given channel */
228650d1603SAlex Elder static u32 gsi_channel_id(struct gsi_channel *channel)
229650d1603SAlex Elder {
230650d1603SAlex Elder 	return channel - &channel->gsi->channel[0];
231650d1603SAlex Elder }
232650d1603SAlex Elder 
2333ca97ffdSAlex Elder /* Update the GSI IRQ type register with the cached value */
234*8194be79SAlex Elder static void gsi_irq_type_update(struct gsi *gsi, u32 val)
2353ca97ffdSAlex Elder {
236*8194be79SAlex Elder 	gsi->type_enabled_bitmap = val;
237*8194be79SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_TYPE_IRQ_MSK_OFFSET);
2383ca97ffdSAlex Elder }
2393ca97ffdSAlex Elder 
240b054d4f9SAlex Elder static void gsi_irq_type_enable(struct gsi *gsi, enum gsi_irq_type_id type_id)
241b054d4f9SAlex Elder {
242*8194be79SAlex Elder 	gsi_irq_type_update(gsi, gsi->type_enabled_bitmap | BIT(type_id));
243b054d4f9SAlex Elder }
244b054d4f9SAlex Elder 
245b054d4f9SAlex Elder static void gsi_irq_type_disable(struct gsi *gsi, enum gsi_irq_type_id type_id)
246b054d4f9SAlex Elder {
247*8194be79SAlex Elder 	gsi_irq_type_update(gsi, gsi->type_enabled_bitmap & ~BIT(type_id));
248b054d4f9SAlex Elder }
249b054d4f9SAlex Elder 
25097eb94c8SAlex Elder /* Turn off all GSI interrupts initially */
25197eb94c8SAlex Elder static void gsi_irq_setup(struct gsi *gsi)
25297eb94c8SAlex Elder {
253*8194be79SAlex Elder 	/* Disable all interrupt types */
254*8194be79SAlex Elder 	gsi_irq_type_update(gsi, 0);
255b054d4f9SAlex Elder 
256*8194be79SAlex Elder 	/* Clear all type-specific interrupt masks */
257b054d4f9SAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_MSK_OFFSET);
258b4175f87SAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_MSK_OFFSET);
259d6c9e3f5SAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET);
26006c86328SAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_MSK_OFFSET);
26146f748ccSAlex Elder 	iowrite32(0, gsi->virt + GSI_INTER_EE_SRC_CH_IRQ_OFFSET);
26246f748ccSAlex Elder 	iowrite32(0, gsi->virt + GSI_INTER_EE_SRC_EV_CH_IRQ_OFFSET);
263352f26a8SAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_GSI_IRQ_EN_OFFSET);
26497eb94c8SAlex Elder }
26597eb94c8SAlex Elder 
26697eb94c8SAlex Elder /* Turn off all GSI interrupts when we're all done */
26797eb94c8SAlex Elder static void gsi_irq_teardown(struct gsi *gsi)
26897eb94c8SAlex Elder {
269*8194be79SAlex Elder 	/* Nothing to do */
27097eb94c8SAlex Elder }
27197eb94c8SAlex Elder 
272650d1603SAlex Elder static void gsi_irq_ieob_enable(struct gsi *gsi, u32 evt_ring_id)
273650d1603SAlex Elder {
27406c86328SAlex Elder 	bool enable_ieob = !gsi->ieob_enabled_bitmap;
275650d1603SAlex Elder 	u32 val;
276650d1603SAlex Elder 
277a054539dSAlex Elder 	gsi->ieob_enabled_bitmap |= BIT(evt_ring_id);
278a054539dSAlex Elder 	val = gsi->ieob_enabled_bitmap;
279650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_MSK_OFFSET);
28006c86328SAlex Elder 
28106c86328SAlex Elder 	/* Enable the interrupt type if this is the first channel enabled */
28206c86328SAlex Elder 	if (enable_ieob)
28306c86328SAlex Elder 		gsi_irq_type_enable(gsi, GSI_IEOB);
284650d1603SAlex Elder }
285650d1603SAlex Elder 
286650d1603SAlex Elder static void gsi_irq_ieob_disable(struct gsi *gsi, u32 evt_ring_id)
287650d1603SAlex Elder {
288650d1603SAlex Elder 	u32 val;
289650d1603SAlex Elder 
290a054539dSAlex Elder 	gsi->ieob_enabled_bitmap &= ~BIT(evt_ring_id);
29106c86328SAlex Elder 
29206c86328SAlex Elder 	/* Disable the interrupt type if this was the last enabled channel */
29306c86328SAlex Elder 	if (!gsi->ieob_enabled_bitmap)
29406c86328SAlex Elder 		gsi_irq_type_disable(gsi, GSI_IEOB);
29506c86328SAlex Elder 
296a054539dSAlex Elder 	val = gsi->ieob_enabled_bitmap;
297650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_MSK_OFFSET);
298650d1603SAlex Elder }
299650d1603SAlex Elder 
300650d1603SAlex Elder /* Enable all GSI_interrupt types */
301650d1603SAlex Elder static void gsi_irq_enable(struct gsi *gsi)
302650d1603SAlex Elder {
303650d1603SAlex Elder 	u32 val;
304650d1603SAlex Elder 
305d6c9e3f5SAlex Elder 	/* Global interrupts include hardware error reports.  Enable
306d6c9e3f5SAlex Elder 	 * that so we can at least report the error should it occur.
307d6c9e3f5SAlex Elder 	 */
308d6c9e3f5SAlex Elder 	iowrite32(ERROR_INT_FMASK, gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET);
309*8194be79SAlex Elder 	gsi_irq_type_update(gsi, gsi->type_enabled_bitmap | BIT(GSI_GLOB_EE));
310d6c9e3f5SAlex Elder 
311352f26a8SAlex Elder 	/* General GSI interrupts are reported to all EEs; if they occur
312352f26a8SAlex Elder 	 * they are unrecoverable (without reset).  A breakpoint interrupt
313352f26a8SAlex Elder 	 * also exists, but we don't support that.  We want to be notified
314352f26a8SAlex Elder 	 * of errors so we can report them, even if they can't be handled.
315352f26a8SAlex Elder 	 */
316352f26a8SAlex Elder 	val = BUS_ERROR_FMASK;
317352f26a8SAlex Elder 	val |= CMD_FIFO_OVRFLOW_FMASK;
318352f26a8SAlex Elder 	val |= MCS_STACK_OVRFLOW_FMASK;
319650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_GSI_IRQ_EN_OFFSET);
320*8194be79SAlex Elder 	gsi_irq_type_update(gsi, gsi->type_enabled_bitmap | BIT(GSI_GENERAL));
321650d1603SAlex Elder }
322650d1603SAlex Elder 
3233ca97ffdSAlex Elder /* Disable all GSI interrupt types */
324650d1603SAlex Elder static void gsi_irq_disable(struct gsi *gsi)
325650d1603SAlex Elder {
326*8194be79SAlex Elder 	gsi_irq_type_update(gsi, 0);
32797eb94c8SAlex Elder 
328*8194be79SAlex Elder 	/* Clear the type-specific interrupt masks set by gsi_irq_enable() */
329650d1603SAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_GSI_IRQ_EN_OFFSET);
330d6c9e3f5SAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET);
331650d1603SAlex Elder }
332650d1603SAlex Elder 
333650d1603SAlex Elder /* Return the virtual address associated with a ring index */
334650d1603SAlex Elder void *gsi_ring_virt(struct gsi_ring *ring, u32 index)
335650d1603SAlex Elder {
336650d1603SAlex Elder 	/* Note: index *must* be used modulo the ring count here */
337650d1603SAlex Elder 	return ring->virt + (index % ring->count) * GSI_RING_ELEMENT_SIZE;
338650d1603SAlex Elder }
339650d1603SAlex Elder 
340650d1603SAlex Elder /* Return the 32-bit DMA address associated with a ring index */
341650d1603SAlex Elder static u32 gsi_ring_addr(struct gsi_ring *ring, u32 index)
342650d1603SAlex Elder {
343650d1603SAlex Elder 	return (ring->addr & GENMASK(31, 0)) + index * GSI_RING_ELEMENT_SIZE;
344650d1603SAlex Elder }
345650d1603SAlex Elder 
346650d1603SAlex Elder /* Return the ring index of a 32-bit ring offset */
347650d1603SAlex Elder static u32 gsi_ring_index(struct gsi_ring *ring, u32 offset)
348650d1603SAlex Elder {
349650d1603SAlex Elder 	return (offset - gsi_ring_addr(ring, 0)) / GSI_RING_ELEMENT_SIZE;
350650d1603SAlex Elder }
351650d1603SAlex Elder 
352650d1603SAlex Elder /* Issue a GSI command by writing a value to a register, then wait for
353650d1603SAlex Elder  * completion to be signaled.  Returns true if the command completes
354650d1603SAlex Elder  * or false if it times out.
355650d1603SAlex Elder  */
356650d1603SAlex Elder static bool
357650d1603SAlex Elder gsi_command(struct gsi *gsi, u32 reg, u32 val, struct completion *completion)
358650d1603SAlex Elder {
359650d1603SAlex Elder 	reinit_completion(completion);
360650d1603SAlex Elder 
361650d1603SAlex Elder 	iowrite32(val, gsi->virt + reg);
362650d1603SAlex Elder 
363650d1603SAlex Elder 	return !!wait_for_completion_timeout(completion, GSI_CMD_TIMEOUT * HZ);
364650d1603SAlex Elder }
365650d1603SAlex Elder 
366650d1603SAlex Elder /* Return the hardware's notion of the current state of an event ring */
367650d1603SAlex Elder static enum gsi_evt_ring_state
368650d1603SAlex Elder gsi_evt_ring_state(struct gsi *gsi, u32 evt_ring_id)
369650d1603SAlex Elder {
370650d1603SAlex Elder 	u32 val;
371650d1603SAlex Elder 
372650d1603SAlex Elder 	val = ioread32(gsi->virt + GSI_EV_CH_E_CNTXT_0_OFFSET(evt_ring_id));
373650d1603SAlex Elder 
374650d1603SAlex Elder 	return u32_get_bits(val, EV_CHSTATE_FMASK);
375650d1603SAlex Elder }
376650d1603SAlex Elder 
377650d1603SAlex Elder /* Issue an event ring command and wait for it to complete */
378650d1603SAlex Elder static int evt_ring_command(struct gsi *gsi, u32 evt_ring_id,
379650d1603SAlex Elder 			    enum gsi_evt_cmd_opcode opcode)
380650d1603SAlex Elder {
381650d1603SAlex Elder 	struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id];
382650d1603SAlex Elder 	struct completion *completion = &evt_ring->completion;
3838463488aSAlex Elder 	struct device *dev = gsi->dev;
384b4175f87SAlex Elder 	bool success;
385650d1603SAlex Elder 	u32 val;
386650d1603SAlex Elder 
387b4175f87SAlex Elder 	/* We only perform one event ring command at a time, and event
388b4175f87SAlex Elder 	 * control interrupts should only occur when such a command
389b4175f87SAlex Elder 	 * is issued here.  Only permit *this* event ring to trigger
390b4175f87SAlex Elder 	 * an interrupt, and only enable the event control IRQ type
391b4175f87SAlex Elder 	 * when we expect it to occur.
392b4175f87SAlex Elder 	 */
393b4175f87SAlex Elder 	val = BIT(evt_ring_id);
394b4175f87SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_MSK_OFFSET);
395b4175f87SAlex Elder 	gsi_irq_type_enable(gsi, GSI_EV_CTRL);
396b4175f87SAlex Elder 
397650d1603SAlex Elder 	val = u32_encode_bits(evt_ring_id, EV_CHID_FMASK);
398650d1603SAlex Elder 	val |= u32_encode_bits(opcode, EV_OPCODE_FMASK);
399650d1603SAlex Elder 
400b4175f87SAlex Elder 	success = gsi_command(gsi, GSI_EV_CH_CMD_OFFSET, val, completion);
401b4175f87SAlex Elder 
402b4175f87SAlex Elder 	/* Disable the interrupt again */
403b4175f87SAlex Elder 	gsi_irq_type_disable(gsi, GSI_EV_CTRL);
404b4175f87SAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_MSK_OFFSET);
405b4175f87SAlex Elder 
406b4175f87SAlex Elder 	if (success)
407b4175f87SAlex Elder 		return 0;
408650d1603SAlex Elder 
4098463488aSAlex Elder 	dev_err(dev, "GSI command %u for event ring %u timed out, state %u\n",
4108463488aSAlex Elder 		opcode, evt_ring_id, evt_ring->state);
411650d1603SAlex Elder 
412650d1603SAlex Elder 	return -ETIMEDOUT;
413650d1603SAlex Elder }
414650d1603SAlex Elder 
415650d1603SAlex Elder /* Allocate an event ring in NOT_ALLOCATED state */
416650d1603SAlex Elder static int gsi_evt_ring_alloc_command(struct gsi *gsi, u32 evt_ring_id)
417650d1603SAlex Elder {
418650d1603SAlex Elder 	struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id];
419650d1603SAlex Elder 	int ret;
420650d1603SAlex Elder 
421650d1603SAlex Elder 	/* Get initial event ring state */
422650d1603SAlex Elder 	evt_ring->state = gsi_evt_ring_state(gsi, evt_ring_id);
423a442b3c7SAlex Elder 	if (evt_ring->state != GSI_EVT_RING_STATE_NOT_ALLOCATED) {
424a442b3c7SAlex Elder 		dev_err(gsi->dev, "bad event ring state %u before alloc\n",
425a442b3c7SAlex Elder 			evt_ring->state);
426650d1603SAlex Elder 		return -EINVAL;
427a442b3c7SAlex Elder 	}
428650d1603SAlex Elder 
429650d1603SAlex Elder 	ret = evt_ring_command(gsi, evt_ring_id, GSI_EVT_ALLOCATE);
430650d1603SAlex Elder 	if (!ret && evt_ring->state != GSI_EVT_RING_STATE_ALLOCATED) {
431a442b3c7SAlex Elder 		dev_err(gsi->dev, "bad event ring state %u after alloc\n",
432650d1603SAlex Elder 			evt_ring->state);
433650d1603SAlex Elder 		ret = -EIO;
434650d1603SAlex Elder 	}
435650d1603SAlex Elder 
436650d1603SAlex Elder 	return ret;
437650d1603SAlex Elder }
438650d1603SAlex Elder 
439650d1603SAlex Elder /* Reset a GSI event ring in ALLOCATED or ERROR state. */
440650d1603SAlex Elder static void gsi_evt_ring_reset_command(struct gsi *gsi, u32 evt_ring_id)
441650d1603SAlex Elder {
442650d1603SAlex Elder 	struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id];
443650d1603SAlex Elder 	enum gsi_evt_ring_state state = evt_ring->state;
444650d1603SAlex Elder 	int ret;
445650d1603SAlex Elder 
446650d1603SAlex Elder 	if (state != GSI_EVT_RING_STATE_ALLOCATED &&
447650d1603SAlex Elder 	    state != GSI_EVT_RING_STATE_ERROR) {
448a442b3c7SAlex Elder 		dev_err(gsi->dev, "bad event ring state %u before reset\n",
449650d1603SAlex Elder 			evt_ring->state);
450650d1603SAlex Elder 		return;
451650d1603SAlex Elder 	}
452650d1603SAlex Elder 
453650d1603SAlex Elder 	ret = evt_ring_command(gsi, evt_ring_id, GSI_EVT_RESET);
454650d1603SAlex Elder 	if (!ret && evt_ring->state != GSI_EVT_RING_STATE_ALLOCATED)
455a442b3c7SAlex Elder 		dev_err(gsi->dev, "bad event ring state %u after reset\n",
456650d1603SAlex Elder 			evt_ring->state);
457650d1603SAlex Elder }
458650d1603SAlex Elder 
459650d1603SAlex Elder /* Issue a hardware de-allocation request for an allocated event ring */
460650d1603SAlex Elder static void gsi_evt_ring_de_alloc_command(struct gsi *gsi, u32 evt_ring_id)
461650d1603SAlex Elder {
462650d1603SAlex Elder 	struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id];
463650d1603SAlex Elder 	int ret;
464650d1603SAlex Elder 
465650d1603SAlex Elder 	if (evt_ring->state != GSI_EVT_RING_STATE_ALLOCATED) {
466a442b3c7SAlex Elder 		dev_err(gsi->dev, "bad event ring state %u before dealloc\n",
467650d1603SAlex Elder 			evt_ring->state);
468650d1603SAlex Elder 		return;
469650d1603SAlex Elder 	}
470650d1603SAlex Elder 
471650d1603SAlex Elder 	ret = evt_ring_command(gsi, evt_ring_id, GSI_EVT_DE_ALLOC);
472650d1603SAlex Elder 	if (!ret && evt_ring->state != GSI_EVT_RING_STATE_NOT_ALLOCATED)
473a442b3c7SAlex Elder 		dev_err(gsi->dev, "bad event ring state %u after dealloc\n",
474650d1603SAlex Elder 			evt_ring->state);
475650d1603SAlex Elder }
476650d1603SAlex Elder 
477a2003b30SAlex Elder /* Fetch the current state of a channel from hardware */
478aba7924fSAlex Elder static enum gsi_channel_state gsi_channel_state(struct gsi_channel *channel)
479650d1603SAlex Elder {
480aba7924fSAlex Elder 	u32 channel_id = gsi_channel_id(channel);
481aba7924fSAlex Elder 	void *virt = channel->gsi->virt;
482650d1603SAlex Elder 	u32 val;
483650d1603SAlex Elder 
484aba7924fSAlex Elder 	val = ioread32(virt + GSI_CH_C_CNTXT_0_OFFSET(channel_id));
485650d1603SAlex Elder 
486650d1603SAlex Elder 	return u32_get_bits(val, CHSTATE_FMASK);
487650d1603SAlex Elder }
488650d1603SAlex Elder 
489650d1603SAlex Elder /* Issue a channel command and wait for it to complete */
490650d1603SAlex Elder static int
491650d1603SAlex Elder gsi_channel_command(struct gsi_channel *channel, enum gsi_ch_cmd_opcode opcode)
492650d1603SAlex Elder {
493650d1603SAlex Elder 	struct completion *completion = &channel->completion;
494650d1603SAlex Elder 	u32 channel_id = gsi_channel_id(channel);
495a2003b30SAlex Elder 	struct gsi *gsi = channel->gsi;
4968463488aSAlex Elder 	struct device *dev = gsi->dev;
497b054d4f9SAlex Elder 	bool success;
498650d1603SAlex Elder 	u32 val;
499650d1603SAlex Elder 
500b054d4f9SAlex Elder 	/* We only perform one channel command at a time, and channel
501b054d4f9SAlex Elder 	 * control interrupts should only occur when such a command is
502b054d4f9SAlex Elder 	 * issued here.  So we only permit *this* channel to trigger
503b054d4f9SAlex Elder 	 * an interrupt and only enable the channel control IRQ type
504b054d4f9SAlex Elder 	 * when we expect it to occur.
505b054d4f9SAlex Elder 	 */
506b054d4f9SAlex Elder 	val = BIT(channel_id);
507b054d4f9SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_MSK_OFFSET);
508b054d4f9SAlex Elder 	gsi_irq_type_enable(gsi, GSI_CH_CTRL);
509b054d4f9SAlex Elder 
510650d1603SAlex Elder 	val = u32_encode_bits(channel_id, CH_CHID_FMASK);
511650d1603SAlex Elder 	val |= u32_encode_bits(opcode, CH_OPCODE_FMASK);
512b054d4f9SAlex Elder 	success = gsi_command(gsi, GSI_CH_CMD_OFFSET, val, completion);
513650d1603SAlex Elder 
514b054d4f9SAlex Elder 	/* Disable the interrupt again */
515b054d4f9SAlex Elder 	gsi_irq_type_disable(gsi, GSI_CH_CTRL);
516b054d4f9SAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_MSK_OFFSET);
517b054d4f9SAlex Elder 
518b054d4f9SAlex Elder 	if (success)
519b054d4f9SAlex Elder 		return 0;
520650d1603SAlex Elder 
5218463488aSAlex Elder 	dev_err(dev, "GSI command %u for channel %u timed out, state %u\n",
522a2003b30SAlex Elder 		opcode, channel_id, gsi_channel_state(channel));
523650d1603SAlex Elder 
524650d1603SAlex Elder 	return -ETIMEDOUT;
525650d1603SAlex Elder }
526650d1603SAlex Elder 
527650d1603SAlex Elder /* Allocate GSI channel in NOT_ALLOCATED state */
528650d1603SAlex Elder static int gsi_channel_alloc_command(struct gsi *gsi, u32 channel_id)
529650d1603SAlex Elder {
530650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
531a442b3c7SAlex Elder 	struct device *dev = gsi->dev;
532a2003b30SAlex Elder 	enum gsi_channel_state state;
533650d1603SAlex Elder 	int ret;
534650d1603SAlex Elder 
535650d1603SAlex Elder 	/* Get initial channel state */
536a2003b30SAlex Elder 	state = gsi_channel_state(channel);
537a442b3c7SAlex Elder 	if (state != GSI_CHANNEL_STATE_NOT_ALLOCATED) {
538a442b3c7SAlex Elder 		dev_err(dev, "bad channel state %u before alloc\n", state);
539650d1603SAlex Elder 		return -EINVAL;
540a442b3c7SAlex Elder 	}
541650d1603SAlex Elder 
542650d1603SAlex Elder 	ret = gsi_channel_command(channel, GSI_CH_ALLOCATE);
543a2003b30SAlex Elder 
544a2003b30SAlex Elder 	/* Channel state will normally have been updated */
545a2003b30SAlex Elder 	state = gsi_channel_state(channel);
546a2003b30SAlex Elder 	if (!ret && state != GSI_CHANNEL_STATE_ALLOCATED) {
547a442b3c7SAlex Elder 		dev_err(dev, "bad channel state %u after alloc\n", state);
548650d1603SAlex Elder 		ret = -EIO;
549650d1603SAlex Elder 	}
550650d1603SAlex Elder 
551650d1603SAlex Elder 	return ret;
552650d1603SAlex Elder }
553650d1603SAlex Elder 
554650d1603SAlex Elder /* Start an ALLOCATED channel */
555650d1603SAlex Elder static int gsi_channel_start_command(struct gsi_channel *channel)
556650d1603SAlex Elder {
557a442b3c7SAlex Elder 	struct device *dev = channel->gsi->dev;
558a2003b30SAlex Elder 	enum gsi_channel_state state;
559650d1603SAlex Elder 	int ret;
560650d1603SAlex Elder 
561a2003b30SAlex Elder 	state = gsi_channel_state(channel);
562650d1603SAlex Elder 	if (state != GSI_CHANNEL_STATE_ALLOCATED &&
563a442b3c7SAlex Elder 	    state != GSI_CHANNEL_STATE_STOPPED) {
564a442b3c7SAlex Elder 		dev_err(dev, "bad channel state %u before start\n", state);
565650d1603SAlex Elder 		return -EINVAL;
566a442b3c7SAlex Elder 	}
567650d1603SAlex Elder 
568650d1603SAlex Elder 	ret = gsi_channel_command(channel, GSI_CH_START);
569a2003b30SAlex Elder 
570a2003b30SAlex Elder 	/* Channel state will normally have been updated */
571a2003b30SAlex Elder 	state = gsi_channel_state(channel);
572a2003b30SAlex Elder 	if (!ret && state != GSI_CHANNEL_STATE_STARTED) {
573a442b3c7SAlex Elder 		dev_err(dev, "bad channel state %u after start\n", state);
574650d1603SAlex Elder 		ret = -EIO;
575650d1603SAlex Elder 	}
576650d1603SAlex Elder 
577650d1603SAlex Elder 	return ret;
578650d1603SAlex Elder }
579650d1603SAlex Elder 
580650d1603SAlex Elder /* Stop a GSI channel in STARTED state */
581650d1603SAlex Elder static int gsi_channel_stop_command(struct gsi_channel *channel)
582650d1603SAlex Elder {
583a442b3c7SAlex Elder 	struct device *dev = channel->gsi->dev;
584a2003b30SAlex Elder 	enum gsi_channel_state state;
585650d1603SAlex Elder 	int ret;
586650d1603SAlex Elder 
587a2003b30SAlex Elder 	state = gsi_channel_state(channel);
5885468cbcdSAlex Elder 
5895468cbcdSAlex Elder 	/* Channel could have entered STOPPED state since last call
5905468cbcdSAlex Elder 	 * if it timed out.  If so, we're done.
5915468cbcdSAlex Elder 	 */
5925468cbcdSAlex Elder 	if (state == GSI_CHANNEL_STATE_STOPPED)
5935468cbcdSAlex Elder 		return 0;
5945468cbcdSAlex Elder 
595650d1603SAlex Elder 	if (state != GSI_CHANNEL_STATE_STARTED &&
596a442b3c7SAlex Elder 	    state != GSI_CHANNEL_STATE_STOP_IN_PROC) {
597a442b3c7SAlex Elder 		dev_err(dev, "bad channel state %u before stop\n", state);
598650d1603SAlex Elder 		return -EINVAL;
599a442b3c7SAlex Elder 	}
600650d1603SAlex Elder 
601650d1603SAlex Elder 	ret = gsi_channel_command(channel, GSI_CH_STOP);
602a2003b30SAlex Elder 
603a2003b30SAlex Elder 	/* Channel state will normally have been updated */
604a2003b30SAlex Elder 	state = gsi_channel_state(channel);
605a2003b30SAlex Elder 	if (ret || state == GSI_CHANNEL_STATE_STOPPED)
606650d1603SAlex Elder 		return ret;
607650d1603SAlex Elder 
608650d1603SAlex Elder 	/* We may have to try again if stop is in progress */
609a2003b30SAlex Elder 	if (state == GSI_CHANNEL_STATE_STOP_IN_PROC)
610650d1603SAlex Elder 		return -EAGAIN;
611650d1603SAlex Elder 
612a442b3c7SAlex Elder 	dev_err(dev, "bad channel state %u after stop\n", state);
613650d1603SAlex Elder 
614650d1603SAlex Elder 	return -EIO;
615650d1603SAlex Elder }
616650d1603SAlex Elder 
617650d1603SAlex Elder /* Reset a GSI channel in ALLOCATED or ERROR state. */
618650d1603SAlex Elder static void gsi_channel_reset_command(struct gsi_channel *channel)
619650d1603SAlex Elder {
620a442b3c7SAlex Elder 	struct device *dev = channel->gsi->dev;
621a2003b30SAlex Elder 	enum gsi_channel_state state;
622650d1603SAlex Elder 	int ret;
623650d1603SAlex Elder 
624650d1603SAlex Elder 	msleep(1);	/* A short delay is required before a RESET command */
625650d1603SAlex Elder 
626a2003b30SAlex Elder 	state = gsi_channel_state(channel);
627a2003b30SAlex Elder 	if (state != GSI_CHANNEL_STATE_STOPPED &&
628a2003b30SAlex Elder 	    state != GSI_CHANNEL_STATE_ERROR) {
629a442b3c7SAlex Elder 		dev_err(dev, "bad channel state %u before reset\n", state);
630650d1603SAlex Elder 		return;
631650d1603SAlex Elder 	}
632650d1603SAlex Elder 
633650d1603SAlex Elder 	ret = gsi_channel_command(channel, GSI_CH_RESET);
634a2003b30SAlex Elder 
635a2003b30SAlex Elder 	/* Channel state will normally have been updated */
636a2003b30SAlex Elder 	state = gsi_channel_state(channel);
637a2003b30SAlex Elder 	if (!ret && state != GSI_CHANNEL_STATE_ALLOCATED)
638a442b3c7SAlex Elder 		dev_err(dev, "bad channel state %u after reset\n", state);
639650d1603SAlex Elder }
640650d1603SAlex Elder 
641650d1603SAlex Elder /* Deallocate an ALLOCATED GSI channel */
642650d1603SAlex Elder static void gsi_channel_de_alloc_command(struct gsi *gsi, u32 channel_id)
643650d1603SAlex Elder {
644650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
645a442b3c7SAlex Elder 	struct device *dev = gsi->dev;
646a2003b30SAlex Elder 	enum gsi_channel_state state;
647650d1603SAlex Elder 	int ret;
648650d1603SAlex Elder 
649a2003b30SAlex Elder 	state = gsi_channel_state(channel);
650a2003b30SAlex Elder 	if (state != GSI_CHANNEL_STATE_ALLOCATED) {
651a442b3c7SAlex Elder 		dev_err(dev, "bad channel state %u before dealloc\n", state);
652650d1603SAlex Elder 		return;
653650d1603SAlex Elder 	}
654650d1603SAlex Elder 
655650d1603SAlex Elder 	ret = gsi_channel_command(channel, GSI_CH_DE_ALLOC);
656a2003b30SAlex Elder 
657a2003b30SAlex Elder 	/* Channel state will normally have been updated */
658a2003b30SAlex Elder 	state = gsi_channel_state(channel);
659a2003b30SAlex Elder 	if (!ret && state != GSI_CHANNEL_STATE_NOT_ALLOCATED)
660a442b3c7SAlex Elder 		dev_err(dev, "bad channel state %u after dealloc\n", state);
661650d1603SAlex Elder }
662650d1603SAlex Elder 
663650d1603SAlex Elder /* Ring an event ring doorbell, reporting the last entry processed by the AP.
664650d1603SAlex Elder  * The index argument (modulo the ring count) is the first unfilled entry, so
665650d1603SAlex Elder  * we supply one less than that with the doorbell.  Update the event ring
666650d1603SAlex Elder  * index field with the value provided.
667650d1603SAlex Elder  */
668650d1603SAlex Elder static void gsi_evt_ring_doorbell(struct gsi *gsi, u32 evt_ring_id, u32 index)
669650d1603SAlex Elder {
670650d1603SAlex Elder 	struct gsi_ring *ring = &gsi->evt_ring[evt_ring_id].ring;
671650d1603SAlex Elder 	u32 val;
672650d1603SAlex Elder 
673650d1603SAlex Elder 	ring->index = index;	/* Next unused entry */
674650d1603SAlex Elder 
675650d1603SAlex Elder 	/* Note: index *must* be used modulo the ring count here */
676650d1603SAlex Elder 	val = gsi_ring_addr(ring, (index - 1) % ring->count);
677650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_EV_CH_E_DOORBELL_0_OFFSET(evt_ring_id));
678650d1603SAlex Elder }
679650d1603SAlex Elder 
680650d1603SAlex Elder /* Program an event ring for use */
681650d1603SAlex Elder static void gsi_evt_ring_program(struct gsi *gsi, u32 evt_ring_id)
682650d1603SAlex Elder {
683650d1603SAlex Elder 	struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id];
684650d1603SAlex Elder 	size_t size = evt_ring->ring.count * GSI_RING_ELEMENT_SIZE;
685650d1603SAlex Elder 	u32 val;
686650d1603SAlex Elder 
687650d1603SAlex Elder 	val = u32_encode_bits(GSI_EVT_CHTYPE_GPI_EV, EV_CHTYPE_FMASK);
688650d1603SAlex Elder 	val |= EV_INTYPE_FMASK;
689650d1603SAlex Elder 	val |= u32_encode_bits(GSI_RING_ELEMENT_SIZE, EV_ELEMENT_SIZE_FMASK);
690650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_0_OFFSET(evt_ring_id));
691650d1603SAlex Elder 
692650d1603SAlex Elder 	val = u32_encode_bits(size, EV_R_LENGTH_FMASK);
693650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_1_OFFSET(evt_ring_id));
694650d1603SAlex Elder 
695650d1603SAlex Elder 	/* The context 2 and 3 registers store the low-order and
696650d1603SAlex Elder 	 * high-order 32 bits of the address of the event ring,
697650d1603SAlex Elder 	 * respectively.
698650d1603SAlex Elder 	 */
699650d1603SAlex Elder 	val = evt_ring->ring.addr & GENMASK(31, 0);
700650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_2_OFFSET(evt_ring_id));
701650d1603SAlex Elder 
702650d1603SAlex Elder 	val = evt_ring->ring.addr >> 32;
703650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_3_OFFSET(evt_ring_id));
704650d1603SAlex Elder 
705650d1603SAlex Elder 	/* Enable interrupt moderation by setting the moderation delay */
706650d1603SAlex Elder 	val = u32_encode_bits(GSI_EVT_RING_INT_MODT, MODT_FMASK);
707650d1603SAlex Elder 	val |= u32_encode_bits(1, MODC_FMASK);	/* comes from channel */
708650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_8_OFFSET(evt_ring_id));
709650d1603SAlex Elder 
710650d1603SAlex Elder 	/* No MSI write data, and MSI address high and low address is 0 */
711650d1603SAlex Elder 	iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_9_OFFSET(evt_ring_id));
712650d1603SAlex Elder 	iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_10_OFFSET(evt_ring_id));
713650d1603SAlex Elder 	iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_11_OFFSET(evt_ring_id));
714650d1603SAlex Elder 
715650d1603SAlex Elder 	/* We don't need to get event read pointer updates */
716650d1603SAlex Elder 	iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_12_OFFSET(evt_ring_id));
717650d1603SAlex Elder 	iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_13_OFFSET(evt_ring_id));
718650d1603SAlex Elder 
719650d1603SAlex Elder 	/* Finally, tell the hardware we've completed event 0 (arbitrary) */
720650d1603SAlex Elder 	gsi_evt_ring_doorbell(gsi, evt_ring_id, 0);
721650d1603SAlex Elder }
722650d1603SAlex Elder 
723650d1603SAlex Elder /* Return the last (most recent) transaction completed on a channel. */
724650d1603SAlex Elder static struct gsi_trans *gsi_channel_trans_last(struct gsi_channel *channel)
725650d1603SAlex Elder {
726650d1603SAlex Elder 	struct gsi_trans_info *trans_info = &channel->trans_info;
727650d1603SAlex Elder 	struct gsi_trans *trans;
728650d1603SAlex Elder 
729650d1603SAlex Elder 	spin_lock_bh(&trans_info->spinlock);
730650d1603SAlex Elder 
731650d1603SAlex Elder 	if (!list_empty(&trans_info->complete))
732650d1603SAlex Elder 		trans = list_last_entry(&trans_info->complete,
733650d1603SAlex Elder 					struct gsi_trans, links);
734650d1603SAlex Elder 	else if (!list_empty(&trans_info->polled))
735650d1603SAlex Elder 		trans = list_last_entry(&trans_info->polled,
736650d1603SAlex Elder 					struct gsi_trans, links);
737650d1603SAlex Elder 	else
738650d1603SAlex Elder 		trans = NULL;
739650d1603SAlex Elder 
740650d1603SAlex Elder 	/* Caller will wait for this, so take a reference */
741650d1603SAlex Elder 	if (trans)
742650d1603SAlex Elder 		refcount_inc(&trans->refcount);
743650d1603SAlex Elder 
744650d1603SAlex Elder 	spin_unlock_bh(&trans_info->spinlock);
745650d1603SAlex Elder 
746650d1603SAlex Elder 	return trans;
747650d1603SAlex Elder }
748650d1603SAlex Elder 
749650d1603SAlex Elder /* Wait for transaction activity on a channel to complete */
750650d1603SAlex Elder static void gsi_channel_trans_quiesce(struct gsi_channel *channel)
751650d1603SAlex Elder {
752650d1603SAlex Elder 	struct gsi_trans *trans;
753650d1603SAlex Elder 
754650d1603SAlex Elder 	/* Get the last transaction, and wait for it to complete */
755650d1603SAlex Elder 	trans = gsi_channel_trans_last(channel);
756650d1603SAlex Elder 	if (trans) {
757650d1603SAlex Elder 		wait_for_completion(&trans->completion);
758650d1603SAlex Elder 		gsi_trans_free(trans);
759650d1603SAlex Elder 	}
760650d1603SAlex Elder }
761650d1603SAlex Elder 
762650d1603SAlex Elder /* Stop channel activity.  Transactions may not be allocated until thawed. */
763650d1603SAlex Elder static void gsi_channel_freeze(struct gsi_channel *channel)
764650d1603SAlex Elder {
765650d1603SAlex Elder 	gsi_channel_trans_quiesce(channel);
766650d1603SAlex Elder 
767650d1603SAlex Elder 	napi_disable(&channel->napi);
768650d1603SAlex Elder 
769650d1603SAlex Elder 	gsi_irq_ieob_disable(channel->gsi, channel->evt_ring_id);
770650d1603SAlex Elder }
771650d1603SAlex Elder 
772650d1603SAlex Elder /* Allow transactions to be used on the channel again. */
773650d1603SAlex Elder static void gsi_channel_thaw(struct gsi_channel *channel)
774650d1603SAlex Elder {
775650d1603SAlex Elder 	gsi_irq_ieob_enable(channel->gsi, channel->evt_ring_id);
776650d1603SAlex Elder 
777650d1603SAlex Elder 	napi_enable(&channel->napi);
778650d1603SAlex Elder }
779650d1603SAlex Elder 
780650d1603SAlex Elder /* Program a channel for use */
781650d1603SAlex Elder static void gsi_channel_program(struct gsi_channel *channel, bool doorbell)
782650d1603SAlex Elder {
783650d1603SAlex Elder 	size_t size = channel->tre_ring.count * GSI_RING_ELEMENT_SIZE;
784650d1603SAlex Elder 	u32 channel_id = gsi_channel_id(channel);
785650d1603SAlex Elder 	union gsi_channel_scratch scr = { };
786650d1603SAlex Elder 	struct gsi_channel_scratch_gpi *gpi;
787650d1603SAlex Elder 	struct gsi *gsi = channel->gsi;
788650d1603SAlex Elder 	u32 wrr_weight = 0;
789650d1603SAlex Elder 	u32 val;
790650d1603SAlex Elder 
791650d1603SAlex Elder 	/* Arbitrarily pick TRE 0 as the first channel element to use */
792650d1603SAlex Elder 	channel->tre_ring.index = 0;
793650d1603SAlex Elder 
794650d1603SAlex Elder 	/* We program all channels to use GPI protocol */
795650d1603SAlex Elder 	val = u32_encode_bits(GSI_CHANNEL_PROTOCOL_GPI, CHTYPE_PROTOCOL_FMASK);
796650d1603SAlex Elder 	if (channel->toward_ipa)
797650d1603SAlex Elder 		val |= CHTYPE_DIR_FMASK;
798650d1603SAlex Elder 	val |= u32_encode_bits(channel->evt_ring_id, ERINDEX_FMASK);
799650d1603SAlex Elder 	val |= u32_encode_bits(GSI_RING_ELEMENT_SIZE, ELEMENT_SIZE_FMASK);
800650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_CNTXT_0_OFFSET(channel_id));
801650d1603SAlex Elder 
802650d1603SAlex Elder 	val = u32_encode_bits(size, R_LENGTH_FMASK);
803650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_CNTXT_1_OFFSET(channel_id));
804650d1603SAlex Elder 
805650d1603SAlex Elder 	/* The context 2 and 3 registers store the low-order and
806650d1603SAlex Elder 	 * high-order 32 bits of the address of the channel ring,
807650d1603SAlex Elder 	 * respectively.
808650d1603SAlex Elder 	 */
809650d1603SAlex Elder 	val = channel->tre_ring.addr & GENMASK(31, 0);
810650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_CNTXT_2_OFFSET(channel_id));
811650d1603SAlex Elder 
812650d1603SAlex Elder 	val = channel->tre_ring.addr >> 32;
813650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_CNTXT_3_OFFSET(channel_id));
814650d1603SAlex Elder 
815650d1603SAlex Elder 	/* Command channel gets low weighted round-robin priority */
816650d1603SAlex Elder 	if (channel->command)
817650d1603SAlex Elder 		wrr_weight = field_max(WRR_WEIGHT_FMASK);
818650d1603SAlex Elder 	val = u32_encode_bits(wrr_weight, WRR_WEIGHT_FMASK);
819650d1603SAlex Elder 
820650d1603SAlex Elder 	/* Max prefetch is 1 segment (do not set MAX_PREFETCH_FMASK) */
821650d1603SAlex Elder 
822ce54993dSAlex Elder 	/* We enable the doorbell engine for IPA v3.5.1 */
823ce54993dSAlex Elder 	if (gsi->version == IPA_VERSION_3_5_1 && doorbell)
824650d1603SAlex Elder 		val |= USE_DB_ENG_FMASK;
825650d1603SAlex Elder 
82614dbf977SAlex Elder 	/* Starting with IPA v4.0 the command channel uses the escape buffer */
82714dbf977SAlex Elder 	if (gsi->version != IPA_VERSION_3_5_1 && channel->command)
828650d1603SAlex Elder 		val |= USE_ESCAPE_BUF_ONLY_FMASK;
829650d1603SAlex Elder 
830650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_QOS_OFFSET(channel_id));
831650d1603SAlex Elder 
832650d1603SAlex Elder 	/* Now update the scratch registers for GPI protocol */
833650d1603SAlex Elder 	gpi = &scr.gpi;
834650d1603SAlex Elder 	gpi->max_outstanding_tre = gsi_channel_trans_tre_max(gsi, channel_id) *
835650d1603SAlex Elder 					GSI_RING_ELEMENT_SIZE;
836650d1603SAlex Elder 	gpi->outstanding_threshold = 2 * GSI_RING_ELEMENT_SIZE;
837650d1603SAlex Elder 
838650d1603SAlex Elder 	val = scr.data.word1;
839650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_SCRATCH_0_OFFSET(channel_id));
840650d1603SAlex Elder 
841650d1603SAlex Elder 	val = scr.data.word2;
842650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_SCRATCH_1_OFFSET(channel_id));
843650d1603SAlex Elder 
844650d1603SAlex Elder 	val = scr.data.word3;
845650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_SCRATCH_2_OFFSET(channel_id));
846650d1603SAlex Elder 
847650d1603SAlex Elder 	/* We must preserve the upper 16 bits of the last scratch register.
848650d1603SAlex Elder 	 * The next sequence assumes those bits remain unchanged between the
849650d1603SAlex Elder 	 * read and the write.
850650d1603SAlex Elder 	 */
851650d1603SAlex Elder 	val = ioread32(gsi->virt + GSI_CH_C_SCRATCH_3_OFFSET(channel_id));
852650d1603SAlex Elder 	val = (scr.data.word4 & GENMASK(31, 16)) | (val & GENMASK(15, 0));
853650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_SCRATCH_3_OFFSET(channel_id));
854650d1603SAlex Elder 
855650d1603SAlex Elder 	/* All done! */
856650d1603SAlex Elder }
857650d1603SAlex Elder 
858650d1603SAlex Elder static void gsi_channel_deprogram(struct gsi_channel *channel)
859650d1603SAlex Elder {
860650d1603SAlex Elder 	/* Nothing to do */
861650d1603SAlex Elder }
862650d1603SAlex Elder 
863650d1603SAlex Elder /* Start an allocated GSI channel */
864650d1603SAlex Elder int gsi_channel_start(struct gsi *gsi, u32 channel_id)
865650d1603SAlex Elder {
866650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
867650d1603SAlex Elder 	int ret;
868650d1603SAlex Elder 
869650d1603SAlex Elder 	mutex_lock(&gsi->mutex);
870650d1603SAlex Elder 
871650d1603SAlex Elder 	ret = gsi_channel_start_command(channel);
872650d1603SAlex Elder 
873650d1603SAlex Elder 	mutex_unlock(&gsi->mutex);
874650d1603SAlex Elder 
875650d1603SAlex Elder 	gsi_channel_thaw(channel);
876650d1603SAlex Elder 
877650d1603SAlex Elder 	return ret;
878650d1603SAlex Elder }
879650d1603SAlex Elder 
880650d1603SAlex Elder /* Stop a started channel */
881650d1603SAlex Elder int gsi_channel_stop(struct gsi *gsi, u32 channel_id)
882650d1603SAlex Elder {
883650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
884650d1603SAlex Elder 	u32 retries;
885650d1603SAlex Elder 	int ret;
886650d1603SAlex Elder 
887650d1603SAlex Elder 	gsi_channel_freeze(channel);
888650d1603SAlex Elder 
889650d1603SAlex Elder 	/* RX channels might require a little time to enter STOPPED state */
890650d1603SAlex Elder 	retries = channel->toward_ipa ? 0 : GSI_CHANNEL_STOP_RX_RETRIES;
891650d1603SAlex Elder 
892650d1603SAlex Elder 	mutex_lock(&gsi->mutex);
893650d1603SAlex Elder 
894650d1603SAlex Elder 	do {
895650d1603SAlex Elder 		ret = gsi_channel_stop_command(channel);
896650d1603SAlex Elder 		if (ret != -EAGAIN)
897650d1603SAlex Elder 			break;
898650d1603SAlex Elder 		msleep(1);
899650d1603SAlex Elder 	} while (retries--);
900650d1603SAlex Elder 
901650d1603SAlex Elder 	mutex_unlock(&gsi->mutex);
902650d1603SAlex Elder 
903650d1603SAlex Elder 	/* Thaw the channel if we need to retry (or on error) */
904650d1603SAlex Elder 	if (ret)
905650d1603SAlex Elder 		gsi_channel_thaw(channel);
906650d1603SAlex Elder 
907650d1603SAlex Elder 	return ret;
908650d1603SAlex Elder }
909650d1603SAlex Elder 
910ce54993dSAlex Elder /* Reset and reconfigure a channel, (possibly) enabling the doorbell engine */
911ce54993dSAlex Elder void gsi_channel_reset(struct gsi *gsi, u32 channel_id, bool doorbell)
912650d1603SAlex Elder {
913650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
914650d1603SAlex Elder 
915650d1603SAlex Elder 	mutex_lock(&gsi->mutex);
916650d1603SAlex Elder 
917650d1603SAlex Elder 	gsi_channel_reset_command(channel);
918a3f2405bSAlex Elder 	/* Due to a hardware quirk we may need to reset RX channels twice. */
9199de4a4ccSAlex Elder 	if (gsi->version == IPA_VERSION_3_5_1 && !channel->toward_ipa)
920650d1603SAlex Elder 		gsi_channel_reset_command(channel);
921650d1603SAlex Elder 
922ce54993dSAlex Elder 	gsi_channel_program(channel, doorbell);
923650d1603SAlex Elder 	gsi_channel_trans_cancel_pending(channel);
924650d1603SAlex Elder 
925650d1603SAlex Elder 	mutex_unlock(&gsi->mutex);
926650d1603SAlex Elder }
927650d1603SAlex Elder 
928650d1603SAlex Elder /* Stop a STARTED channel for suspend (using stop if requested) */
929650d1603SAlex Elder int gsi_channel_suspend(struct gsi *gsi, u32 channel_id, bool stop)
930650d1603SAlex Elder {
931650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
932650d1603SAlex Elder 
933650d1603SAlex Elder 	if (stop)
934650d1603SAlex Elder 		return gsi_channel_stop(gsi, channel_id);
935650d1603SAlex Elder 
936650d1603SAlex Elder 	gsi_channel_freeze(channel);
937650d1603SAlex Elder 
938650d1603SAlex Elder 	return 0;
939650d1603SAlex Elder }
940650d1603SAlex Elder 
941650d1603SAlex Elder /* Resume a suspended channel (starting will be requested if STOPPED) */
942650d1603SAlex Elder int gsi_channel_resume(struct gsi *gsi, u32 channel_id, bool start)
943650d1603SAlex Elder {
944650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
945650d1603SAlex Elder 
946650d1603SAlex Elder 	if (start)
947650d1603SAlex Elder 		return gsi_channel_start(gsi, channel_id);
948650d1603SAlex Elder 
949650d1603SAlex Elder 	gsi_channel_thaw(channel);
950650d1603SAlex Elder 
951650d1603SAlex Elder 	return 0;
952650d1603SAlex Elder }
953650d1603SAlex Elder 
954650d1603SAlex Elder /**
955650d1603SAlex Elder  * gsi_channel_tx_queued() - Report queued TX transfers for a channel
956650d1603SAlex Elder  * @channel:	Channel for which to report
957650d1603SAlex Elder  *
958650d1603SAlex Elder  * Report to the network stack the number of bytes and transactions that
959650d1603SAlex Elder  * have been queued to hardware since last call.  This and the next function
960650d1603SAlex Elder  * supply information used by the network stack for throttling.
961650d1603SAlex Elder  *
962650d1603SAlex Elder  * For each channel we track the number of transactions used and bytes of
963650d1603SAlex Elder  * data those transactions represent.  We also track what those values are
964650d1603SAlex Elder  * each time this function is called.  Subtracting the two tells us
965650d1603SAlex Elder  * the number of bytes and transactions that have been added between
966650d1603SAlex Elder  * successive calls.
967650d1603SAlex Elder  *
968650d1603SAlex Elder  * Calling this each time we ring the channel doorbell allows us to
969650d1603SAlex Elder  * provide accurate information to the network stack about how much
970650d1603SAlex Elder  * work we've given the hardware at any point in time.
971650d1603SAlex Elder  */
972650d1603SAlex Elder void gsi_channel_tx_queued(struct gsi_channel *channel)
973650d1603SAlex Elder {
974650d1603SAlex Elder 	u32 trans_count;
975650d1603SAlex Elder 	u32 byte_count;
976650d1603SAlex Elder 
977650d1603SAlex Elder 	byte_count = channel->byte_count - channel->queued_byte_count;
978650d1603SAlex Elder 	trans_count = channel->trans_count - channel->queued_trans_count;
979650d1603SAlex Elder 	channel->queued_byte_count = channel->byte_count;
980650d1603SAlex Elder 	channel->queued_trans_count = channel->trans_count;
981650d1603SAlex Elder 
982650d1603SAlex Elder 	ipa_gsi_channel_tx_queued(channel->gsi, gsi_channel_id(channel),
983650d1603SAlex Elder 				  trans_count, byte_count);
984650d1603SAlex Elder }
985650d1603SAlex Elder 
986650d1603SAlex Elder /**
987650d1603SAlex Elder  * gsi_channel_tx_update() - Report completed TX transfers
988650d1603SAlex Elder  * @channel:	Channel that has completed transmitting packets
989650d1603SAlex Elder  * @trans:	Last transation known to be complete
990650d1603SAlex Elder  *
991650d1603SAlex Elder  * Compute the number of transactions and bytes that have been transferred
992650d1603SAlex Elder  * over a TX channel since the given transaction was committed.  Report this
993650d1603SAlex Elder  * information to the network stack.
994650d1603SAlex Elder  *
995650d1603SAlex Elder  * At the time a transaction is committed, we record its channel's
996650d1603SAlex Elder  * committed transaction and byte counts *in the transaction*.
997650d1603SAlex Elder  * Completions are signaled by the hardware with an interrupt, and
998650d1603SAlex Elder  * we can determine the latest completed transaction at that time.
999650d1603SAlex Elder  *
1000650d1603SAlex Elder  * The difference between the byte/transaction count recorded in
1001650d1603SAlex Elder  * the transaction and the count last time we recorded a completion
1002650d1603SAlex Elder  * tells us exactly how much data has been transferred between
1003650d1603SAlex Elder  * completions.
1004650d1603SAlex Elder  *
1005650d1603SAlex Elder  * Calling this each time we learn of a newly-completed transaction
1006650d1603SAlex Elder  * allows us to provide accurate information to the network stack
1007650d1603SAlex Elder  * about how much work has been completed by the hardware at a given
1008650d1603SAlex Elder  * point in time.
1009650d1603SAlex Elder  */
1010650d1603SAlex Elder static void
1011650d1603SAlex Elder gsi_channel_tx_update(struct gsi_channel *channel, struct gsi_trans *trans)
1012650d1603SAlex Elder {
1013650d1603SAlex Elder 	u64 byte_count = trans->byte_count + trans->len;
1014650d1603SAlex Elder 	u64 trans_count = trans->trans_count + 1;
1015650d1603SAlex Elder 
1016650d1603SAlex Elder 	byte_count -= channel->compl_byte_count;
1017650d1603SAlex Elder 	channel->compl_byte_count += byte_count;
1018650d1603SAlex Elder 	trans_count -= channel->compl_trans_count;
1019650d1603SAlex Elder 	channel->compl_trans_count += trans_count;
1020650d1603SAlex Elder 
1021650d1603SAlex Elder 	ipa_gsi_channel_tx_completed(channel->gsi, gsi_channel_id(channel),
1022650d1603SAlex Elder 				     trans_count, byte_count);
1023650d1603SAlex Elder }
1024650d1603SAlex Elder 
1025650d1603SAlex Elder /* Channel control interrupt handler */
1026650d1603SAlex Elder static void gsi_isr_chan_ctrl(struct gsi *gsi)
1027650d1603SAlex Elder {
1028650d1603SAlex Elder 	u32 channel_mask;
1029650d1603SAlex Elder 
1030650d1603SAlex Elder 	channel_mask = ioread32(gsi->virt + GSI_CNTXT_SRC_CH_IRQ_OFFSET);
1031650d1603SAlex Elder 	iowrite32(channel_mask, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_CLR_OFFSET);
1032650d1603SAlex Elder 
1033650d1603SAlex Elder 	while (channel_mask) {
1034650d1603SAlex Elder 		u32 channel_id = __ffs(channel_mask);
1035650d1603SAlex Elder 		struct gsi_channel *channel;
1036650d1603SAlex Elder 
1037650d1603SAlex Elder 		channel_mask ^= BIT(channel_id);
1038650d1603SAlex Elder 
1039650d1603SAlex Elder 		channel = &gsi->channel[channel_id];
1040650d1603SAlex Elder 
1041650d1603SAlex Elder 		complete(&channel->completion);
1042650d1603SAlex Elder 	}
1043650d1603SAlex Elder }
1044650d1603SAlex Elder 
1045650d1603SAlex Elder /* Event ring control interrupt handler */
1046650d1603SAlex Elder static void gsi_isr_evt_ctrl(struct gsi *gsi)
1047650d1603SAlex Elder {
1048650d1603SAlex Elder 	u32 event_mask;
1049650d1603SAlex Elder 
1050650d1603SAlex Elder 	event_mask = ioread32(gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_OFFSET);
1051650d1603SAlex Elder 	iowrite32(event_mask, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_CLR_OFFSET);
1052650d1603SAlex Elder 
1053650d1603SAlex Elder 	while (event_mask) {
1054650d1603SAlex Elder 		u32 evt_ring_id = __ffs(event_mask);
1055650d1603SAlex Elder 		struct gsi_evt_ring *evt_ring;
1056650d1603SAlex Elder 
1057650d1603SAlex Elder 		event_mask ^= BIT(evt_ring_id);
1058650d1603SAlex Elder 
1059650d1603SAlex Elder 		evt_ring = &gsi->evt_ring[evt_ring_id];
1060650d1603SAlex Elder 		evt_ring->state = gsi_evt_ring_state(gsi, evt_ring_id);
1061650d1603SAlex Elder 
1062650d1603SAlex Elder 		complete(&evt_ring->completion);
1063650d1603SAlex Elder 	}
1064650d1603SAlex Elder }
1065650d1603SAlex Elder 
1066650d1603SAlex Elder /* Global channel error interrupt handler */
1067650d1603SAlex Elder static void
1068650d1603SAlex Elder gsi_isr_glob_chan_err(struct gsi *gsi, u32 err_ee, u32 channel_id, u32 code)
1069650d1603SAlex Elder {
1070650d1603SAlex Elder 	if (code == GSI_OUT_OF_RESOURCES_ERR) {
1071650d1603SAlex Elder 		dev_err(gsi->dev, "channel %u out of resources\n", channel_id);
1072650d1603SAlex Elder 		complete(&gsi->channel[channel_id].completion);
1073650d1603SAlex Elder 		return;
1074650d1603SAlex Elder 	}
1075650d1603SAlex Elder 
1076650d1603SAlex Elder 	/* Report, but otherwise ignore all other error codes */
1077650d1603SAlex Elder 	dev_err(gsi->dev, "channel %u global error ee 0x%08x code 0x%08x\n",
1078650d1603SAlex Elder 		channel_id, err_ee, code);
1079650d1603SAlex Elder }
1080650d1603SAlex Elder 
1081650d1603SAlex Elder /* Global event error interrupt handler */
1082650d1603SAlex Elder static void
1083650d1603SAlex Elder gsi_isr_glob_evt_err(struct gsi *gsi, u32 err_ee, u32 evt_ring_id, u32 code)
1084650d1603SAlex Elder {
1085650d1603SAlex Elder 	if (code == GSI_OUT_OF_RESOURCES_ERR) {
1086650d1603SAlex Elder 		struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id];
1087650d1603SAlex Elder 		u32 channel_id = gsi_channel_id(evt_ring->channel);
1088650d1603SAlex Elder 
1089650d1603SAlex Elder 		complete(&evt_ring->completion);
1090650d1603SAlex Elder 		dev_err(gsi->dev, "evt_ring for channel %u out of resources\n",
1091650d1603SAlex Elder 			channel_id);
1092650d1603SAlex Elder 		return;
1093650d1603SAlex Elder 	}
1094650d1603SAlex Elder 
1095650d1603SAlex Elder 	/* Report, but otherwise ignore all other error codes */
1096650d1603SAlex Elder 	dev_err(gsi->dev, "event ring %u global error ee %u code 0x%08x\n",
1097650d1603SAlex Elder 		evt_ring_id, err_ee, code);
1098650d1603SAlex Elder }
1099650d1603SAlex Elder 
1100650d1603SAlex Elder /* Global error interrupt handler */
1101650d1603SAlex Elder static void gsi_isr_glob_err(struct gsi *gsi)
1102650d1603SAlex Elder {
1103650d1603SAlex Elder 	enum gsi_err_type type;
1104650d1603SAlex Elder 	enum gsi_err_code code;
1105650d1603SAlex Elder 	u32 which;
1106650d1603SAlex Elder 	u32 val;
1107650d1603SAlex Elder 	u32 ee;
1108650d1603SAlex Elder 
1109650d1603SAlex Elder 	/* Get the logged error, then reinitialize the log */
1110650d1603SAlex Elder 	val = ioread32(gsi->virt + GSI_ERROR_LOG_OFFSET);
1111650d1603SAlex Elder 	iowrite32(0, gsi->virt + GSI_ERROR_LOG_OFFSET);
1112650d1603SAlex Elder 	iowrite32(~0, gsi->virt + GSI_ERROR_LOG_CLR_OFFSET);
1113650d1603SAlex Elder 
1114650d1603SAlex Elder 	ee = u32_get_bits(val, ERR_EE_FMASK);
1115650d1603SAlex Elder 	type = u32_get_bits(val, ERR_TYPE_FMASK);
1116d6c9e3f5SAlex Elder 	which = u32_get_bits(val, ERR_VIRT_IDX_FMASK);
1117650d1603SAlex Elder 	code = u32_get_bits(val, ERR_CODE_FMASK);
1118650d1603SAlex Elder 
1119650d1603SAlex Elder 	if (type == GSI_ERR_TYPE_CHAN)
1120650d1603SAlex Elder 		gsi_isr_glob_chan_err(gsi, ee, which, code);
1121650d1603SAlex Elder 	else if (type == GSI_ERR_TYPE_EVT)
1122650d1603SAlex Elder 		gsi_isr_glob_evt_err(gsi, ee, which, code);
1123650d1603SAlex Elder 	else	/* type GSI_ERR_TYPE_GLOB should be fatal */
1124650d1603SAlex Elder 		dev_err(gsi->dev, "unexpected global error 0x%08x\n", type);
1125650d1603SAlex Elder }
1126650d1603SAlex Elder 
1127650d1603SAlex Elder /* Generic EE interrupt handler */
1128650d1603SAlex Elder static void gsi_isr_gp_int1(struct gsi *gsi)
1129650d1603SAlex Elder {
1130650d1603SAlex Elder 	u32 result;
1131650d1603SAlex Elder 	u32 val;
1132650d1603SAlex Elder 
1133650d1603SAlex Elder 	val = ioread32(gsi->virt + GSI_CNTXT_SCRATCH_0_OFFSET);
1134650d1603SAlex Elder 	result = u32_get_bits(val, GENERIC_EE_RESULT_FMASK);
1135650d1603SAlex Elder 	if (result != GENERIC_EE_SUCCESS_FVAL)
1136650d1603SAlex Elder 		dev_err(gsi->dev, "global INT1 generic result %u\n", result);
1137650d1603SAlex Elder 
1138650d1603SAlex Elder 	complete(&gsi->completion);
1139650d1603SAlex Elder }
11400b1ba18aSAlex Elder 
1141650d1603SAlex Elder /* Inter-EE interrupt handler */
1142650d1603SAlex Elder static void gsi_isr_glob_ee(struct gsi *gsi)
1143650d1603SAlex Elder {
1144650d1603SAlex Elder 	u32 val;
1145650d1603SAlex Elder 
1146650d1603SAlex Elder 	val = ioread32(gsi->virt + GSI_CNTXT_GLOB_IRQ_STTS_OFFSET);
1147650d1603SAlex Elder 
1148650d1603SAlex Elder 	if (val & ERROR_INT_FMASK)
1149650d1603SAlex Elder 		gsi_isr_glob_err(gsi);
1150650d1603SAlex Elder 
1151650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_GLOB_IRQ_CLR_OFFSET);
1152650d1603SAlex Elder 
1153650d1603SAlex Elder 	val &= ~ERROR_INT_FMASK;
1154650d1603SAlex Elder 
1155d61bb716SAlex Elder 	if (val & GP_INT1_FMASK) {
1156d61bb716SAlex Elder 		val ^= GP_INT1_FMASK;
1157650d1603SAlex Elder 		gsi_isr_gp_int1(gsi);
1158650d1603SAlex Elder 	}
1159650d1603SAlex Elder 
1160650d1603SAlex Elder 	if (val)
1161650d1603SAlex Elder 		dev_err(gsi->dev, "unexpected global interrupt 0x%08x\n", val);
1162650d1603SAlex Elder }
1163650d1603SAlex Elder 
1164650d1603SAlex Elder /* I/O completion interrupt event */
1165650d1603SAlex Elder static void gsi_isr_ieob(struct gsi *gsi)
1166650d1603SAlex Elder {
1167650d1603SAlex Elder 	u32 event_mask;
1168650d1603SAlex Elder 
1169650d1603SAlex Elder 	event_mask = ioread32(gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_OFFSET);
1170195ef57fSAlex Elder 	iowrite32(event_mask, gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_CLR_OFFSET);
1171650d1603SAlex Elder 
1172650d1603SAlex Elder 	while (event_mask) {
1173650d1603SAlex Elder 		u32 evt_ring_id = __ffs(event_mask);
1174650d1603SAlex Elder 
1175650d1603SAlex Elder 		event_mask ^= BIT(evt_ring_id);
1176650d1603SAlex Elder 
1177650d1603SAlex Elder 		gsi_irq_ieob_disable(gsi, evt_ring_id);
1178650d1603SAlex Elder 		napi_schedule(&gsi->evt_ring[evt_ring_id].channel->napi);
1179650d1603SAlex Elder 	}
1180650d1603SAlex Elder }
1181650d1603SAlex Elder 
1182650d1603SAlex Elder /* General event interrupts represent serious problems, so report them */
1183650d1603SAlex Elder static void gsi_isr_general(struct gsi *gsi)
1184650d1603SAlex Elder {
1185650d1603SAlex Elder 	struct device *dev = gsi->dev;
1186650d1603SAlex Elder 	u32 val;
1187650d1603SAlex Elder 
1188650d1603SAlex Elder 	val = ioread32(gsi->virt + GSI_CNTXT_GSI_IRQ_STTS_OFFSET);
1189650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_GSI_IRQ_CLR_OFFSET);
1190650d1603SAlex Elder 
1191650d1603SAlex Elder 	dev_err(dev, "unexpected general interrupt 0x%08x\n", val);
1192650d1603SAlex Elder }
1193650d1603SAlex Elder 
1194650d1603SAlex Elder /**
1195650d1603SAlex Elder  * gsi_isr() - Top level GSI interrupt service routine
1196650d1603SAlex Elder  * @irq:	Interrupt number (ignored)
1197650d1603SAlex Elder  * @dev_id:	GSI pointer supplied to request_irq()
1198650d1603SAlex Elder  *
1199650d1603SAlex Elder  * This is the main handler function registered for the GSI IRQ. Each type
1200650d1603SAlex Elder  * of interrupt has a separate handler function that is called from here.
1201650d1603SAlex Elder  */
1202650d1603SAlex Elder static irqreturn_t gsi_isr(int irq, void *dev_id)
1203650d1603SAlex Elder {
1204650d1603SAlex Elder 	struct gsi *gsi = dev_id;
1205650d1603SAlex Elder 	u32 intr_mask;
1206650d1603SAlex Elder 	u32 cnt = 0;
1207650d1603SAlex Elder 
1208f9b28804SAlex Elder 	/* enum gsi_irq_type_id defines GSI interrupt types */
1209650d1603SAlex Elder 	while ((intr_mask = ioread32(gsi->virt + GSI_CNTXT_TYPE_IRQ_OFFSET))) {
1210650d1603SAlex Elder 		/* intr_mask contains bitmask of pending GSI interrupts */
1211650d1603SAlex Elder 		do {
1212650d1603SAlex Elder 			u32 gsi_intr = BIT(__ffs(intr_mask));
1213650d1603SAlex Elder 
1214650d1603SAlex Elder 			intr_mask ^= gsi_intr;
1215650d1603SAlex Elder 
1216650d1603SAlex Elder 			switch (gsi_intr) {
1217f9b28804SAlex Elder 			case BIT(GSI_CH_CTRL):
1218650d1603SAlex Elder 				gsi_isr_chan_ctrl(gsi);
1219650d1603SAlex Elder 				break;
1220f9b28804SAlex Elder 			case BIT(GSI_EV_CTRL):
1221650d1603SAlex Elder 				gsi_isr_evt_ctrl(gsi);
1222650d1603SAlex Elder 				break;
1223f9b28804SAlex Elder 			case BIT(GSI_GLOB_EE):
1224650d1603SAlex Elder 				gsi_isr_glob_ee(gsi);
1225650d1603SAlex Elder 				break;
1226f9b28804SAlex Elder 			case BIT(GSI_IEOB):
1227650d1603SAlex Elder 				gsi_isr_ieob(gsi);
1228650d1603SAlex Elder 				break;
1229f9b28804SAlex Elder 			case BIT(GSI_GENERAL):
1230650d1603SAlex Elder 				gsi_isr_general(gsi);
1231650d1603SAlex Elder 				break;
1232650d1603SAlex Elder 			default:
1233650d1603SAlex Elder 				dev_err(gsi->dev,
12348463488aSAlex Elder 					"unrecognized interrupt type 0x%08x\n",
12358463488aSAlex Elder 					gsi_intr);
1236650d1603SAlex Elder 				break;
1237650d1603SAlex Elder 			}
1238650d1603SAlex Elder 		} while (intr_mask);
1239650d1603SAlex Elder 
1240650d1603SAlex Elder 		if (++cnt > GSI_ISR_MAX_ITER) {
1241650d1603SAlex Elder 			dev_err(gsi->dev, "interrupt flood\n");
1242650d1603SAlex Elder 			break;
1243650d1603SAlex Elder 		}
1244650d1603SAlex Elder 	}
1245650d1603SAlex Elder 
1246650d1603SAlex Elder 	return IRQ_HANDLED;
1247650d1603SAlex Elder }
1248650d1603SAlex Elder 
12490b8d6761SAlex Elder static int gsi_irq_init(struct gsi *gsi, struct platform_device *pdev)
12500b8d6761SAlex Elder {
12510b8d6761SAlex Elder 	struct device *dev = &pdev->dev;
12520b8d6761SAlex Elder 	unsigned int irq;
12530b8d6761SAlex Elder 	int ret;
12540b8d6761SAlex Elder 
12550b8d6761SAlex Elder 	ret = platform_get_irq_byname(pdev, "gsi");
12560b8d6761SAlex Elder 	if (ret <= 0) {
12570b8d6761SAlex Elder 		dev_err(dev, "DT error %d getting \"gsi\" IRQ property\n", ret);
12580b8d6761SAlex Elder 		return ret ? : -EINVAL;
12590b8d6761SAlex Elder 	}
12600b8d6761SAlex Elder 	irq = ret;
12610b8d6761SAlex Elder 
12620b8d6761SAlex Elder 	ret = request_irq(irq, gsi_isr, 0, "gsi", gsi);
12630b8d6761SAlex Elder 	if (ret) {
12640b8d6761SAlex Elder 		dev_err(dev, "error %d requesting \"gsi\" IRQ\n", ret);
12650b8d6761SAlex Elder 		return ret;
12660b8d6761SAlex Elder 	}
12670b8d6761SAlex Elder 	gsi->irq = irq;
12680b8d6761SAlex Elder 
12690b8d6761SAlex Elder 	return 0;
12700b8d6761SAlex Elder }
12710b8d6761SAlex Elder 
12720b8d6761SAlex Elder static void gsi_irq_exit(struct gsi *gsi)
12730b8d6761SAlex Elder {
12740b8d6761SAlex Elder 	free_irq(gsi->irq, gsi);
12750b8d6761SAlex Elder }
12760b8d6761SAlex Elder 
1277650d1603SAlex Elder /* Return the transaction associated with a transfer completion event */
1278650d1603SAlex Elder static struct gsi_trans *gsi_event_trans(struct gsi_channel *channel,
1279650d1603SAlex Elder 					 struct gsi_event *event)
1280650d1603SAlex Elder {
1281650d1603SAlex Elder 	u32 tre_offset;
1282650d1603SAlex Elder 	u32 tre_index;
1283650d1603SAlex Elder 
1284650d1603SAlex Elder 	/* Event xfer_ptr records the TRE it's associated with */
1285650d1603SAlex Elder 	tre_offset = le64_to_cpu(event->xfer_ptr) & GENMASK(31, 0);
1286650d1603SAlex Elder 	tre_index = gsi_ring_index(&channel->tre_ring, tre_offset);
1287650d1603SAlex Elder 
1288650d1603SAlex Elder 	return gsi_channel_trans_mapped(channel, tre_index);
1289650d1603SAlex Elder }
1290650d1603SAlex Elder 
1291650d1603SAlex Elder /**
1292650d1603SAlex Elder  * gsi_evt_ring_rx_update() - Record lengths of received data
1293650d1603SAlex Elder  * @evt_ring:	Event ring associated with channel that received packets
1294650d1603SAlex Elder  * @index:	Event index in ring reported by hardware
1295650d1603SAlex Elder  *
1296650d1603SAlex Elder  * Events for RX channels contain the actual number of bytes received into
1297650d1603SAlex Elder  * the buffer.  Every event has a transaction associated with it, and here
1298650d1603SAlex Elder  * we update transactions to record their actual received lengths.
1299650d1603SAlex Elder  *
1300650d1603SAlex Elder  * This function is called whenever we learn that the GSI hardware has filled
1301650d1603SAlex Elder  * new events since the last time we checked.  The ring's index field tells
1302650d1603SAlex Elder  * the first entry in need of processing.  The index provided is the
1303650d1603SAlex Elder  * first *unfilled* event in the ring (following the last filled one).
1304650d1603SAlex Elder  *
1305650d1603SAlex Elder  * Events are sequential within the event ring, and transactions are
1306650d1603SAlex Elder  * sequential within the transaction pool.
1307650d1603SAlex Elder  *
1308650d1603SAlex Elder  * Note that @index always refers to an element *within* the event ring.
1309650d1603SAlex Elder  */
1310650d1603SAlex Elder static void gsi_evt_ring_rx_update(struct gsi_evt_ring *evt_ring, u32 index)
1311650d1603SAlex Elder {
1312650d1603SAlex Elder 	struct gsi_channel *channel = evt_ring->channel;
1313650d1603SAlex Elder 	struct gsi_ring *ring = &evt_ring->ring;
1314650d1603SAlex Elder 	struct gsi_trans_info *trans_info;
1315650d1603SAlex Elder 	struct gsi_event *event_done;
1316650d1603SAlex Elder 	struct gsi_event *event;
1317650d1603SAlex Elder 	struct gsi_trans *trans;
1318650d1603SAlex Elder 	u32 byte_count = 0;
1319650d1603SAlex Elder 	u32 old_index;
1320650d1603SAlex Elder 	u32 event_avail;
1321650d1603SAlex Elder 
1322650d1603SAlex Elder 	trans_info = &channel->trans_info;
1323650d1603SAlex Elder 
1324650d1603SAlex Elder 	/* We'll start with the oldest un-processed event.  RX channels
1325650d1603SAlex Elder 	 * replenish receive buffers in single-TRE transactions, so we
1326650d1603SAlex Elder 	 * can just map that event to its transaction.  Transactions
1327650d1603SAlex Elder 	 * associated with completion events are consecutive.
1328650d1603SAlex Elder 	 */
1329650d1603SAlex Elder 	old_index = ring->index;
1330650d1603SAlex Elder 	event = gsi_ring_virt(ring, old_index);
1331650d1603SAlex Elder 	trans = gsi_event_trans(channel, event);
1332650d1603SAlex Elder 
1333650d1603SAlex Elder 	/* Compute the number of events to process before we wrap,
1334650d1603SAlex Elder 	 * and determine when we'll be done processing events.
1335650d1603SAlex Elder 	 */
1336650d1603SAlex Elder 	event_avail = ring->count - old_index % ring->count;
1337650d1603SAlex Elder 	event_done = gsi_ring_virt(ring, index);
1338650d1603SAlex Elder 	do {
1339650d1603SAlex Elder 		trans->len = __le16_to_cpu(event->len);
1340650d1603SAlex Elder 		byte_count += trans->len;
1341650d1603SAlex Elder 
1342650d1603SAlex Elder 		/* Move on to the next event and transaction */
1343650d1603SAlex Elder 		if (--event_avail)
1344650d1603SAlex Elder 			event++;
1345650d1603SAlex Elder 		else
1346650d1603SAlex Elder 			event = gsi_ring_virt(ring, 0);
1347650d1603SAlex Elder 		trans = gsi_trans_pool_next(&trans_info->pool, trans);
1348650d1603SAlex Elder 	} while (event != event_done);
1349650d1603SAlex Elder 
1350650d1603SAlex Elder 	/* We record RX bytes when they are received */
1351650d1603SAlex Elder 	channel->byte_count += byte_count;
1352650d1603SAlex Elder 	channel->trans_count++;
1353650d1603SAlex Elder }
1354650d1603SAlex Elder 
1355650d1603SAlex Elder /* Initialize a ring, including allocating DMA memory for its entries */
1356650d1603SAlex Elder static int gsi_ring_alloc(struct gsi *gsi, struct gsi_ring *ring, u32 count)
1357650d1603SAlex Elder {
1358650d1603SAlex Elder 	size_t size = count * GSI_RING_ELEMENT_SIZE;
1359650d1603SAlex Elder 	struct device *dev = gsi->dev;
1360650d1603SAlex Elder 	dma_addr_t addr;
1361650d1603SAlex Elder 
1362650d1603SAlex Elder 	/* Hardware requires a 2^n ring size, with alignment equal to size */
1363650d1603SAlex Elder 	ring->virt = dma_alloc_coherent(dev, size, &addr, GFP_KERNEL);
1364650d1603SAlex Elder 	if (ring->virt && addr % size) {
1365650d1603SAlex Elder 		dma_free_coherent(dev, size, ring->virt, ring->addr);
1366650d1603SAlex Elder 		dev_err(dev, "unable to alloc 0x%zx-aligned ring buffer\n",
1367650d1603SAlex Elder 			size);
1368650d1603SAlex Elder 		return -EINVAL;	/* Not a good error value, but distinct */
1369650d1603SAlex Elder 	} else if (!ring->virt) {
1370650d1603SAlex Elder 		return -ENOMEM;
1371650d1603SAlex Elder 	}
1372650d1603SAlex Elder 	ring->addr = addr;
1373650d1603SAlex Elder 	ring->count = count;
1374650d1603SAlex Elder 
1375650d1603SAlex Elder 	return 0;
1376650d1603SAlex Elder }
1377650d1603SAlex Elder 
1378650d1603SAlex Elder /* Free a previously-allocated ring */
1379650d1603SAlex Elder static void gsi_ring_free(struct gsi *gsi, struct gsi_ring *ring)
1380650d1603SAlex Elder {
1381650d1603SAlex Elder 	size_t size = ring->count * GSI_RING_ELEMENT_SIZE;
1382650d1603SAlex Elder 
1383650d1603SAlex Elder 	dma_free_coherent(gsi->dev, size, ring->virt, ring->addr);
1384650d1603SAlex Elder }
1385650d1603SAlex Elder 
1386650d1603SAlex Elder /* Allocate an available event ring id */
1387650d1603SAlex Elder static int gsi_evt_ring_id_alloc(struct gsi *gsi)
1388650d1603SAlex Elder {
1389650d1603SAlex Elder 	u32 evt_ring_id;
1390650d1603SAlex Elder 
1391650d1603SAlex Elder 	if (gsi->event_bitmap == ~0U) {
1392650d1603SAlex Elder 		dev_err(gsi->dev, "event rings exhausted\n");
1393650d1603SAlex Elder 		return -ENOSPC;
1394650d1603SAlex Elder 	}
1395650d1603SAlex Elder 
1396650d1603SAlex Elder 	evt_ring_id = ffz(gsi->event_bitmap);
1397650d1603SAlex Elder 	gsi->event_bitmap |= BIT(evt_ring_id);
1398650d1603SAlex Elder 
1399650d1603SAlex Elder 	return (int)evt_ring_id;
1400650d1603SAlex Elder }
1401650d1603SAlex Elder 
1402650d1603SAlex Elder /* Free a previously-allocated event ring id */
1403650d1603SAlex Elder static void gsi_evt_ring_id_free(struct gsi *gsi, u32 evt_ring_id)
1404650d1603SAlex Elder {
1405650d1603SAlex Elder 	gsi->event_bitmap &= ~BIT(evt_ring_id);
1406650d1603SAlex Elder }
1407650d1603SAlex Elder 
1408650d1603SAlex Elder /* Ring a channel doorbell, reporting the first un-filled entry */
1409650d1603SAlex Elder void gsi_channel_doorbell(struct gsi_channel *channel)
1410650d1603SAlex Elder {
1411650d1603SAlex Elder 	struct gsi_ring *tre_ring = &channel->tre_ring;
1412650d1603SAlex Elder 	u32 channel_id = gsi_channel_id(channel);
1413650d1603SAlex Elder 	struct gsi *gsi = channel->gsi;
1414650d1603SAlex Elder 	u32 val;
1415650d1603SAlex Elder 
1416650d1603SAlex Elder 	/* Note: index *must* be used modulo the ring count here */
1417650d1603SAlex Elder 	val = gsi_ring_addr(tre_ring, tre_ring->index % tre_ring->count);
1418650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_DOORBELL_0_OFFSET(channel_id));
1419650d1603SAlex Elder }
1420650d1603SAlex Elder 
1421650d1603SAlex Elder /* Consult hardware, move any newly completed transactions to completed list */
1422650d1603SAlex Elder static void gsi_channel_update(struct gsi_channel *channel)
1423650d1603SAlex Elder {
1424650d1603SAlex Elder 	u32 evt_ring_id = channel->evt_ring_id;
1425650d1603SAlex Elder 	struct gsi *gsi = channel->gsi;
1426650d1603SAlex Elder 	struct gsi_evt_ring *evt_ring;
1427650d1603SAlex Elder 	struct gsi_trans *trans;
1428650d1603SAlex Elder 	struct gsi_ring *ring;
1429650d1603SAlex Elder 	u32 offset;
1430650d1603SAlex Elder 	u32 index;
1431650d1603SAlex Elder 
1432650d1603SAlex Elder 	evt_ring = &gsi->evt_ring[evt_ring_id];
1433650d1603SAlex Elder 	ring = &evt_ring->ring;
1434650d1603SAlex Elder 
1435650d1603SAlex Elder 	/* See if there's anything new to process; if not, we're done.  Note
1436650d1603SAlex Elder 	 * that index always refers to an entry *within* the event ring.
1437650d1603SAlex Elder 	 */
1438650d1603SAlex Elder 	offset = GSI_EV_CH_E_CNTXT_4_OFFSET(evt_ring_id);
1439650d1603SAlex Elder 	index = gsi_ring_index(ring, ioread32(gsi->virt + offset));
1440650d1603SAlex Elder 	if (index == ring->index % ring->count)
1441650d1603SAlex Elder 		return;
1442650d1603SAlex Elder 
1443650d1603SAlex Elder 	/* Get the transaction for the latest completed event.  Take a
1444650d1603SAlex Elder 	 * reference to keep it from completing before we give the events
1445650d1603SAlex Elder 	 * for this and previous transactions back to the hardware.
1446650d1603SAlex Elder 	 */
1447650d1603SAlex Elder 	trans = gsi_event_trans(channel, gsi_ring_virt(ring, index - 1));
1448650d1603SAlex Elder 	refcount_inc(&trans->refcount);
1449650d1603SAlex Elder 
1450650d1603SAlex Elder 	/* For RX channels, update each completed transaction with the number
1451650d1603SAlex Elder 	 * of bytes that were actually received.  For TX channels, report
1452650d1603SAlex Elder 	 * the number of transactions and bytes this completion represents
1453650d1603SAlex Elder 	 * up the network stack.
1454650d1603SAlex Elder 	 */
1455650d1603SAlex Elder 	if (channel->toward_ipa)
1456650d1603SAlex Elder 		gsi_channel_tx_update(channel, trans);
1457650d1603SAlex Elder 	else
1458650d1603SAlex Elder 		gsi_evt_ring_rx_update(evt_ring, index);
1459650d1603SAlex Elder 
1460650d1603SAlex Elder 	gsi_trans_move_complete(trans);
1461650d1603SAlex Elder 
1462650d1603SAlex Elder 	/* Tell the hardware we've handled these events */
1463650d1603SAlex Elder 	gsi_evt_ring_doorbell(channel->gsi, channel->evt_ring_id, index);
1464650d1603SAlex Elder 
1465650d1603SAlex Elder 	gsi_trans_free(trans);
1466650d1603SAlex Elder }
1467650d1603SAlex Elder 
1468650d1603SAlex Elder /**
1469650d1603SAlex Elder  * gsi_channel_poll_one() - Return a single completed transaction on a channel
1470650d1603SAlex Elder  * @channel:	Channel to be polled
1471650d1603SAlex Elder  *
1472e3eea08eSAlex Elder  * Return:	Transaction pointer, or null if none are available
1473650d1603SAlex Elder  *
1474650d1603SAlex Elder  * This function returns the first entry on a channel's completed transaction
1475650d1603SAlex Elder  * list.  If that list is empty, the hardware is consulted to determine
1476650d1603SAlex Elder  * whether any new transactions have completed.  If so, they're moved to the
1477650d1603SAlex Elder  * completed list and the new first entry is returned.  If there are no more
1478650d1603SAlex Elder  * completed transactions, a null pointer is returned.
1479650d1603SAlex Elder  */
1480650d1603SAlex Elder static struct gsi_trans *gsi_channel_poll_one(struct gsi_channel *channel)
1481650d1603SAlex Elder {
1482650d1603SAlex Elder 	struct gsi_trans *trans;
1483650d1603SAlex Elder 
1484650d1603SAlex Elder 	/* Get the first transaction from the completed list */
1485650d1603SAlex Elder 	trans = gsi_channel_trans_complete(channel);
1486650d1603SAlex Elder 	if (!trans) {
1487650d1603SAlex Elder 		/* List is empty; see if there's more to do */
1488650d1603SAlex Elder 		gsi_channel_update(channel);
1489650d1603SAlex Elder 		trans = gsi_channel_trans_complete(channel);
1490650d1603SAlex Elder 	}
1491650d1603SAlex Elder 
1492650d1603SAlex Elder 	if (trans)
1493650d1603SAlex Elder 		gsi_trans_move_polled(trans);
1494650d1603SAlex Elder 
1495650d1603SAlex Elder 	return trans;
1496650d1603SAlex Elder }
1497650d1603SAlex Elder 
1498650d1603SAlex Elder /**
1499650d1603SAlex Elder  * gsi_channel_poll() - NAPI poll function for a channel
1500650d1603SAlex Elder  * @napi:	NAPI structure for the channel
1501650d1603SAlex Elder  * @budget:	Budget supplied by NAPI core
1502e3eea08eSAlex Elder  *
1503e3eea08eSAlex Elder  * Return:	Number of items polled (<= budget)
1504650d1603SAlex Elder  *
1505650d1603SAlex Elder  * Single transactions completed by hardware are polled until either
1506650d1603SAlex Elder  * the budget is exhausted, or there are no more.  Each transaction
1507650d1603SAlex Elder  * polled is passed to gsi_trans_complete(), to perform remaining
1508650d1603SAlex Elder  * completion processing and retire/free the transaction.
1509650d1603SAlex Elder  */
1510650d1603SAlex Elder static int gsi_channel_poll(struct napi_struct *napi, int budget)
1511650d1603SAlex Elder {
1512650d1603SAlex Elder 	struct gsi_channel *channel;
1513650d1603SAlex Elder 	int count = 0;
1514650d1603SAlex Elder 
1515650d1603SAlex Elder 	channel = container_of(napi, struct gsi_channel, napi);
1516650d1603SAlex Elder 	while (count < budget) {
1517650d1603SAlex Elder 		struct gsi_trans *trans;
1518650d1603SAlex Elder 
1519f45a7bccSAlex Elder 		count++;
1520650d1603SAlex Elder 		trans = gsi_channel_poll_one(channel);
1521650d1603SAlex Elder 		if (!trans)
1522650d1603SAlex Elder 			break;
1523650d1603SAlex Elder 		gsi_trans_complete(trans);
1524650d1603SAlex Elder 	}
1525650d1603SAlex Elder 
1526650d1603SAlex Elder 	if (count < budget) {
1527650d1603SAlex Elder 		napi_complete(&channel->napi);
1528650d1603SAlex Elder 		gsi_irq_ieob_enable(channel->gsi, channel->evt_ring_id);
1529650d1603SAlex Elder 	}
1530650d1603SAlex Elder 
1531650d1603SAlex Elder 	return count;
1532650d1603SAlex Elder }
1533650d1603SAlex Elder 
1534650d1603SAlex Elder /* The event bitmap represents which event ids are available for allocation.
1535650d1603SAlex Elder  * Set bits are not available, clear bits can be used.  This function
1536650d1603SAlex Elder  * initializes the map so all events supported by the hardware are available,
1537650d1603SAlex Elder  * then precludes any reserved events from being allocated.
1538650d1603SAlex Elder  */
1539650d1603SAlex Elder static u32 gsi_event_bitmap_init(u32 evt_ring_max)
1540650d1603SAlex Elder {
1541650d1603SAlex Elder 	u32 event_bitmap = GENMASK(BITS_PER_LONG - 1, evt_ring_max);
1542650d1603SAlex Elder 
1543650d1603SAlex Elder 	event_bitmap |= GENMASK(GSI_MHI_EVENT_ID_END, GSI_MHI_EVENT_ID_START);
1544650d1603SAlex Elder 
1545650d1603SAlex Elder 	return event_bitmap;
1546650d1603SAlex Elder }
1547650d1603SAlex Elder 
1548650d1603SAlex Elder /* Setup function for event rings */
1549650d1603SAlex Elder static void gsi_evt_ring_setup(struct gsi *gsi)
1550650d1603SAlex Elder {
1551650d1603SAlex Elder 	/* Nothing to do */
1552650d1603SAlex Elder }
1553650d1603SAlex Elder 
1554650d1603SAlex Elder /* Inverse of gsi_evt_ring_setup() */
1555650d1603SAlex Elder static void gsi_evt_ring_teardown(struct gsi *gsi)
1556650d1603SAlex Elder {
1557650d1603SAlex Elder 	/* Nothing to do */
1558650d1603SAlex Elder }
1559650d1603SAlex Elder 
1560650d1603SAlex Elder /* Setup function for a single channel */
1561d387c761SAlex Elder static int gsi_channel_setup_one(struct gsi *gsi, u32 channel_id)
1562650d1603SAlex Elder {
1563650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
1564650d1603SAlex Elder 	u32 evt_ring_id = channel->evt_ring_id;
1565650d1603SAlex Elder 	int ret;
1566650d1603SAlex Elder 
1567650d1603SAlex Elder 	if (!channel->gsi)
1568650d1603SAlex Elder 		return 0;	/* Ignore uninitialized channels */
1569650d1603SAlex Elder 
1570650d1603SAlex Elder 	ret = gsi_evt_ring_alloc_command(gsi, evt_ring_id);
1571650d1603SAlex Elder 	if (ret)
1572650d1603SAlex Elder 		return ret;
1573650d1603SAlex Elder 
1574650d1603SAlex Elder 	gsi_evt_ring_program(gsi, evt_ring_id);
1575650d1603SAlex Elder 
1576650d1603SAlex Elder 	ret = gsi_channel_alloc_command(gsi, channel_id);
1577650d1603SAlex Elder 	if (ret)
1578650d1603SAlex Elder 		goto err_evt_ring_de_alloc;
1579650d1603SAlex Elder 
1580d387c761SAlex Elder 	gsi_channel_program(channel, true);
1581650d1603SAlex Elder 
1582650d1603SAlex Elder 	if (channel->toward_ipa)
1583650d1603SAlex Elder 		netif_tx_napi_add(&gsi->dummy_dev, &channel->napi,
1584650d1603SAlex Elder 				  gsi_channel_poll, NAPI_POLL_WEIGHT);
1585650d1603SAlex Elder 	else
1586650d1603SAlex Elder 		netif_napi_add(&gsi->dummy_dev, &channel->napi,
1587650d1603SAlex Elder 			       gsi_channel_poll, NAPI_POLL_WEIGHT);
1588650d1603SAlex Elder 
1589650d1603SAlex Elder 	return 0;
1590650d1603SAlex Elder 
1591650d1603SAlex Elder err_evt_ring_de_alloc:
1592650d1603SAlex Elder 	/* We've done nothing with the event ring yet so don't reset */
1593650d1603SAlex Elder 	gsi_evt_ring_de_alloc_command(gsi, evt_ring_id);
1594650d1603SAlex Elder 
1595650d1603SAlex Elder 	return ret;
1596650d1603SAlex Elder }
1597650d1603SAlex Elder 
1598650d1603SAlex Elder /* Inverse of gsi_channel_setup_one() */
1599650d1603SAlex Elder static void gsi_channel_teardown_one(struct gsi *gsi, u32 channel_id)
1600650d1603SAlex Elder {
1601650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
1602650d1603SAlex Elder 	u32 evt_ring_id = channel->evt_ring_id;
1603650d1603SAlex Elder 
1604650d1603SAlex Elder 	if (!channel->gsi)
1605650d1603SAlex Elder 		return;		/* Ignore uninitialized channels */
1606650d1603SAlex Elder 
1607650d1603SAlex Elder 	netif_napi_del(&channel->napi);
1608650d1603SAlex Elder 
1609650d1603SAlex Elder 	gsi_channel_deprogram(channel);
1610650d1603SAlex Elder 	gsi_channel_de_alloc_command(gsi, channel_id);
1611650d1603SAlex Elder 	gsi_evt_ring_reset_command(gsi, evt_ring_id);
1612650d1603SAlex Elder 	gsi_evt_ring_de_alloc_command(gsi, evt_ring_id);
1613650d1603SAlex Elder }
1614650d1603SAlex Elder 
1615650d1603SAlex Elder static int gsi_generic_command(struct gsi *gsi, u32 channel_id,
1616650d1603SAlex Elder 			       enum gsi_generic_cmd_opcode opcode)
1617650d1603SAlex Elder {
1618650d1603SAlex Elder 	struct completion *completion = &gsi->completion;
1619d6c9e3f5SAlex Elder 	bool success;
1620650d1603SAlex Elder 	u32 val;
1621650d1603SAlex Elder 
1622d6c9e3f5SAlex Elder 	/* The error global interrupt type is always enabled (until we
1623d6c9e3f5SAlex Elder 	 * teardown), so we won't change that.  A generic EE command
1624d6c9e3f5SAlex Elder 	 * completes with a GSI global interrupt of type GP_INT1.  We
1625d6c9e3f5SAlex Elder 	 * only perform one generic command at a time (to allocate or
1626d6c9e3f5SAlex Elder 	 * halt a modem channel) and only from this function.  So we
1627d6c9e3f5SAlex Elder 	 * enable the GP_INT1 IRQ type here while we're expecting it.
1628d6c9e3f5SAlex Elder 	 */
1629d6c9e3f5SAlex Elder 	val = ERROR_INT_FMASK | GP_INT1_FMASK;
1630d6c9e3f5SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET);
1631d6c9e3f5SAlex Elder 
16320b1ba18aSAlex Elder 	/* First zero the result code field */
16330b1ba18aSAlex Elder 	val = ioread32(gsi->virt + GSI_CNTXT_SCRATCH_0_OFFSET);
16340b1ba18aSAlex Elder 	val &= ~GENERIC_EE_RESULT_FMASK;
16350b1ba18aSAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_SCRATCH_0_OFFSET);
16360b1ba18aSAlex Elder 
16370b1ba18aSAlex Elder 	/* Now issue the command */
1638650d1603SAlex Elder 	val = u32_encode_bits(opcode, GENERIC_OPCODE_FMASK);
1639650d1603SAlex Elder 	val |= u32_encode_bits(channel_id, GENERIC_CHID_FMASK);
1640650d1603SAlex Elder 	val |= u32_encode_bits(GSI_EE_MODEM, GENERIC_EE_FMASK);
1641650d1603SAlex Elder 
1642d6c9e3f5SAlex Elder 	success = gsi_command(gsi, GSI_GENERIC_CMD_OFFSET, val, completion);
1643d6c9e3f5SAlex Elder 
1644d6c9e3f5SAlex Elder 	/* Disable the GP_INT1 IRQ type again */
1645d6c9e3f5SAlex Elder 	iowrite32(ERROR_INT_FMASK, gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET);
1646d6c9e3f5SAlex Elder 
1647d6c9e3f5SAlex Elder 	if (success)
1648d6c9e3f5SAlex Elder 		return 0;
1649650d1603SAlex Elder 
1650650d1603SAlex Elder 	dev_err(gsi->dev, "GSI generic command %u to channel %u timed out\n",
1651650d1603SAlex Elder 		opcode, channel_id);
1652650d1603SAlex Elder 
1653650d1603SAlex Elder 	return -ETIMEDOUT;
1654650d1603SAlex Elder }
1655650d1603SAlex Elder 
1656650d1603SAlex Elder static int gsi_modem_channel_alloc(struct gsi *gsi, u32 channel_id)
1657650d1603SAlex Elder {
1658650d1603SAlex Elder 	return gsi_generic_command(gsi, channel_id,
1659650d1603SAlex Elder 				   GSI_GENERIC_ALLOCATE_CHANNEL);
1660650d1603SAlex Elder }
1661650d1603SAlex Elder 
1662650d1603SAlex Elder static void gsi_modem_channel_halt(struct gsi *gsi, u32 channel_id)
1663650d1603SAlex Elder {
1664650d1603SAlex Elder 	int ret;
1665650d1603SAlex Elder 
1666650d1603SAlex Elder 	ret = gsi_generic_command(gsi, channel_id, GSI_GENERIC_HALT_CHANNEL);
1667650d1603SAlex Elder 	if (ret)
1668650d1603SAlex Elder 		dev_err(gsi->dev, "error %d halting modem channel %u\n",
1669650d1603SAlex Elder 			ret, channel_id);
1670650d1603SAlex Elder }
1671650d1603SAlex Elder 
1672650d1603SAlex Elder /* Setup function for channels */
1673d387c761SAlex Elder static int gsi_channel_setup(struct gsi *gsi)
1674650d1603SAlex Elder {
1675650d1603SAlex Elder 	u32 channel_id = 0;
1676650d1603SAlex Elder 	u32 mask;
1677650d1603SAlex Elder 	int ret;
1678650d1603SAlex Elder 
1679650d1603SAlex Elder 	gsi_evt_ring_setup(gsi);
1680650d1603SAlex Elder 	gsi_irq_enable(gsi);
1681650d1603SAlex Elder 
1682650d1603SAlex Elder 	mutex_lock(&gsi->mutex);
1683650d1603SAlex Elder 
1684650d1603SAlex Elder 	do {
1685d387c761SAlex Elder 		ret = gsi_channel_setup_one(gsi, channel_id);
1686650d1603SAlex Elder 		if (ret)
1687650d1603SAlex Elder 			goto err_unwind;
1688650d1603SAlex Elder 	} while (++channel_id < gsi->channel_count);
1689650d1603SAlex Elder 
1690650d1603SAlex Elder 	/* Make sure no channels were defined that hardware does not support */
1691650d1603SAlex Elder 	while (channel_id < GSI_CHANNEL_COUNT_MAX) {
1692650d1603SAlex Elder 		struct gsi_channel *channel = &gsi->channel[channel_id++];
1693650d1603SAlex Elder 
1694650d1603SAlex Elder 		if (!channel->gsi)
1695650d1603SAlex Elder 			continue;	/* Ignore uninitialized channels */
1696650d1603SAlex Elder 
1697650d1603SAlex Elder 		dev_err(gsi->dev, "channel %u not supported by hardware\n",
1698650d1603SAlex Elder 			channel_id - 1);
1699650d1603SAlex Elder 		channel_id = gsi->channel_count;
1700650d1603SAlex Elder 		goto err_unwind;
1701650d1603SAlex Elder 	}
1702650d1603SAlex Elder 
1703650d1603SAlex Elder 	/* Allocate modem channels if necessary */
1704650d1603SAlex Elder 	mask = gsi->modem_channel_bitmap;
1705650d1603SAlex Elder 	while (mask) {
1706650d1603SAlex Elder 		u32 modem_channel_id = __ffs(mask);
1707650d1603SAlex Elder 
1708650d1603SAlex Elder 		ret = gsi_modem_channel_alloc(gsi, modem_channel_id);
1709650d1603SAlex Elder 		if (ret)
1710650d1603SAlex Elder 			goto err_unwind_modem;
1711650d1603SAlex Elder 
1712650d1603SAlex Elder 		/* Clear bit from mask only after success (for unwind) */
1713650d1603SAlex Elder 		mask ^= BIT(modem_channel_id);
1714650d1603SAlex Elder 	}
1715650d1603SAlex Elder 
1716650d1603SAlex Elder 	mutex_unlock(&gsi->mutex);
1717650d1603SAlex Elder 
1718650d1603SAlex Elder 	return 0;
1719650d1603SAlex Elder 
1720650d1603SAlex Elder err_unwind_modem:
1721650d1603SAlex Elder 	/* Compute which modem channels need to be deallocated */
1722650d1603SAlex Elder 	mask ^= gsi->modem_channel_bitmap;
1723650d1603SAlex Elder 	while (mask) {
1724993cac15SAlex Elder 		channel_id = __fls(mask);
1725650d1603SAlex Elder 
1726650d1603SAlex Elder 		mask ^= BIT(channel_id);
1727650d1603SAlex Elder 
1728650d1603SAlex Elder 		gsi_modem_channel_halt(gsi, channel_id);
1729650d1603SAlex Elder 	}
1730650d1603SAlex Elder 
1731650d1603SAlex Elder err_unwind:
1732650d1603SAlex Elder 	while (channel_id--)
1733650d1603SAlex Elder 		gsi_channel_teardown_one(gsi, channel_id);
1734650d1603SAlex Elder 
1735650d1603SAlex Elder 	mutex_unlock(&gsi->mutex);
1736650d1603SAlex Elder 
1737650d1603SAlex Elder 	gsi_irq_disable(gsi);
1738650d1603SAlex Elder 	gsi_evt_ring_teardown(gsi);
1739650d1603SAlex Elder 
1740650d1603SAlex Elder 	return ret;
1741650d1603SAlex Elder }
1742650d1603SAlex Elder 
1743650d1603SAlex Elder /* Inverse of gsi_channel_setup() */
1744650d1603SAlex Elder static void gsi_channel_teardown(struct gsi *gsi)
1745650d1603SAlex Elder {
1746650d1603SAlex Elder 	u32 mask = gsi->modem_channel_bitmap;
1747650d1603SAlex Elder 	u32 channel_id;
1748650d1603SAlex Elder 
1749650d1603SAlex Elder 	mutex_lock(&gsi->mutex);
1750650d1603SAlex Elder 
1751650d1603SAlex Elder 	while (mask) {
1752993cac15SAlex Elder 		channel_id = __fls(mask);
1753650d1603SAlex Elder 
1754650d1603SAlex Elder 		mask ^= BIT(channel_id);
1755650d1603SAlex Elder 
1756650d1603SAlex Elder 		gsi_modem_channel_halt(gsi, channel_id);
1757650d1603SAlex Elder 	}
1758650d1603SAlex Elder 
1759650d1603SAlex Elder 	channel_id = gsi->channel_count - 1;
1760650d1603SAlex Elder 	do
1761650d1603SAlex Elder 		gsi_channel_teardown_one(gsi, channel_id);
1762650d1603SAlex Elder 	while (channel_id--);
1763650d1603SAlex Elder 
1764650d1603SAlex Elder 	mutex_unlock(&gsi->mutex);
1765650d1603SAlex Elder 
1766650d1603SAlex Elder 	gsi_irq_disable(gsi);
1767650d1603SAlex Elder 	gsi_evt_ring_teardown(gsi);
1768650d1603SAlex Elder }
1769650d1603SAlex Elder 
1770650d1603SAlex Elder /* Setup function for GSI.  GSI firmware must be loaded and initialized */
1771d387c761SAlex Elder int gsi_setup(struct gsi *gsi)
1772650d1603SAlex Elder {
17738463488aSAlex Elder 	struct device *dev = gsi->dev;
1774650d1603SAlex Elder 	u32 val;
177597eb94c8SAlex Elder 	int ret;
1776650d1603SAlex Elder 
1777650d1603SAlex Elder 	/* Here is where we first touch the GSI hardware */
1778650d1603SAlex Elder 	val = ioread32(gsi->virt + GSI_GSI_STATUS_OFFSET);
1779650d1603SAlex Elder 	if (!(val & ENABLED_FMASK)) {
17808463488aSAlex Elder 		dev_err(dev, "GSI has not been enabled\n");
1781650d1603SAlex Elder 		return -EIO;
1782650d1603SAlex Elder 	}
1783650d1603SAlex Elder 
178497eb94c8SAlex Elder 	gsi_irq_setup(gsi);
178597eb94c8SAlex Elder 
1786650d1603SAlex Elder 	val = ioread32(gsi->virt + GSI_GSI_HW_PARAM_2_OFFSET);
1787650d1603SAlex Elder 
1788650d1603SAlex Elder 	gsi->channel_count = u32_get_bits(val, NUM_CH_PER_EE_FMASK);
1789650d1603SAlex Elder 	if (!gsi->channel_count) {
17908463488aSAlex Elder 		dev_err(dev, "GSI reports zero channels supported\n");
1791650d1603SAlex Elder 		return -EINVAL;
1792650d1603SAlex Elder 	}
1793650d1603SAlex Elder 	if (gsi->channel_count > GSI_CHANNEL_COUNT_MAX) {
17948463488aSAlex Elder 		dev_warn(dev,
17958463488aSAlex Elder 			 "limiting to %u channels; hardware supports %u\n",
1796650d1603SAlex Elder 			 GSI_CHANNEL_COUNT_MAX, gsi->channel_count);
1797650d1603SAlex Elder 		gsi->channel_count = GSI_CHANNEL_COUNT_MAX;
1798650d1603SAlex Elder 	}
1799650d1603SAlex Elder 
1800650d1603SAlex Elder 	gsi->evt_ring_count = u32_get_bits(val, NUM_EV_PER_EE_FMASK);
1801650d1603SAlex Elder 	if (!gsi->evt_ring_count) {
18028463488aSAlex Elder 		dev_err(dev, "GSI reports zero event rings supported\n");
1803650d1603SAlex Elder 		return -EINVAL;
1804650d1603SAlex Elder 	}
1805650d1603SAlex Elder 	if (gsi->evt_ring_count > GSI_EVT_RING_COUNT_MAX) {
18068463488aSAlex Elder 		dev_warn(dev,
18078463488aSAlex Elder 			 "limiting to %u event rings; hardware supports %u\n",
1808650d1603SAlex Elder 			 GSI_EVT_RING_COUNT_MAX, gsi->evt_ring_count);
1809650d1603SAlex Elder 		gsi->evt_ring_count = GSI_EVT_RING_COUNT_MAX;
1810650d1603SAlex Elder 	}
1811650d1603SAlex Elder 
1812650d1603SAlex Elder 	/* Initialize the error log */
1813650d1603SAlex Elder 	iowrite32(0, gsi->virt + GSI_ERROR_LOG_OFFSET);
1814650d1603SAlex Elder 
1815650d1603SAlex Elder 	/* Writing 1 indicates IRQ interrupts; 0 would be MSI */
1816650d1603SAlex Elder 	iowrite32(1, gsi->virt + GSI_CNTXT_INTSET_OFFSET);
1817650d1603SAlex Elder 
181897eb94c8SAlex Elder 	ret = gsi_channel_setup(gsi);
181997eb94c8SAlex Elder 	if (ret)
182097eb94c8SAlex Elder 		gsi_irq_teardown(gsi);
182197eb94c8SAlex Elder 
182297eb94c8SAlex Elder 	return ret;
1823650d1603SAlex Elder }
1824650d1603SAlex Elder 
1825650d1603SAlex Elder /* Inverse of gsi_setup() */
1826650d1603SAlex Elder void gsi_teardown(struct gsi *gsi)
1827650d1603SAlex Elder {
1828650d1603SAlex Elder 	gsi_channel_teardown(gsi);
182997eb94c8SAlex Elder 	gsi_irq_teardown(gsi);
1830650d1603SAlex Elder }
1831650d1603SAlex Elder 
1832650d1603SAlex Elder /* Initialize a channel's event ring */
1833650d1603SAlex Elder static int gsi_channel_evt_ring_init(struct gsi_channel *channel)
1834650d1603SAlex Elder {
1835650d1603SAlex Elder 	struct gsi *gsi = channel->gsi;
1836650d1603SAlex Elder 	struct gsi_evt_ring *evt_ring;
1837650d1603SAlex Elder 	int ret;
1838650d1603SAlex Elder 
1839650d1603SAlex Elder 	ret = gsi_evt_ring_id_alloc(gsi);
1840650d1603SAlex Elder 	if (ret < 0)
1841650d1603SAlex Elder 		return ret;
1842650d1603SAlex Elder 	channel->evt_ring_id = ret;
1843650d1603SAlex Elder 
1844650d1603SAlex Elder 	evt_ring = &gsi->evt_ring[channel->evt_ring_id];
1845650d1603SAlex Elder 	evt_ring->channel = channel;
1846650d1603SAlex Elder 
1847650d1603SAlex Elder 	ret = gsi_ring_alloc(gsi, &evt_ring->ring, channel->event_count);
1848650d1603SAlex Elder 	if (!ret)
1849650d1603SAlex Elder 		return 0;	/* Success! */
1850650d1603SAlex Elder 
1851650d1603SAlex Elder 	dev_err(gsi->dev, "error %d allocating channel %u event ring\n",
1852650d1603SAlex Elder 		ret, gsi_channel_id(channel));
1853650d1603SAlex Elder 
1854650d1603SAlex Elder 	gsi_evt_ring_id_free(gsi, channel->evt_ring_id);
1855650d1603SAlex Elder 
1856650d1603SAlex Elder 	return ret;
1857650d1603SAlex Elder }
1858650d1603SAlex Elder 
1859650d1603SAlex Elder /* Inverse of gsi_channel_evt_ring_init() */
1860650d1603SAlex Elder static void gsi_channel_evt_ring_exit(struct gsi_channel *channel)
1861650d1603SAlex Elder {
1862650d1603SAlex Elder 	u32 evt_ring_id = channel->evt_ring_id;
1863650d1603SAlex Elder 	struct gsi *gsi = channel->gsi;
1864650d1603SAlex Elder 	struct gsi_evt_ring *evt_ring;
1865650d1603SAlex Elder 
1866650d1603SAlex Elder 	evt_ring = &gsi->evt_ring[evt_ring_id];
1867650d1603SAlex Elder 	gsi_ring_free(gsi, &evt_ring->ring);
1868650d1603SAlex Elder 	gsi_evt_ring_id_free(gsi, evt_ring_id);
1869650d1603SAlex Elder }
1870650d1603SAlex Elder 
1871650d1603SAlex Elder /* Init function for event rings */
1872650d1603SAlex Elder static void gsi_evt_ring_init(struct gsi *gsi)
1873650d1603SAlex Elder {
1874650d1603SAlex Elder 	u32 evt_ring_id = 0;
1875650d1603SAlex Elder 
1876650d1603SAlex Elder 	gsi->event_bitmap = gsi_event_bitmap_init(GSI_EVT_RING_COUNT_MAX);
1877a054539dSAlex Elder 	gsi->ieob_enabled_bitmap = 0;
1878650d1603SAlex Elder 	do
1879650d1603SAlex Elder 		init_completion(&gsi->evt_ring[evt_ring_id].completion);
1880650d1603SAlex Elder 	while (++evt_ring_id < GSI_EVT_RING_COUNT_MAX);
1881650d1603SAlex Elder }
1882650d1603SAlex Elder 
1883650d1603SAlex Elder /* Inverse of gsi_evt_ring_init() */
1884650d1603SAlex Elder static void gsi_evt_ring_exit(struct gsi *gsi)
1885650d1603SAlex Elder {
1886650d1603SAlex Elder 	/* Nothing to do */
1887650d1603SAlex Elder }
1888650d1603SAlex Elder 
1889650d1603SAlex Elder static bool gsi_channel_data_valid(struct gsi *gsi,
1890650d1603SAlex Elder 				   const struct ipa_gsi_endpoint_data *data)
1891650d1603SAlex Elder {
1892650d1603SAlex Elder #ifdef IPA_VALIDATION
1893650d1603SAlex Elder 	u32 channel_id = data->channel_id;
1894650d1603SAlex Elder 	struct device *dev = gsi->dev;
1895650d1603SAlex Elder 
1896650d1603SAlex Elder 	/* Make sure channel ids are in the range driver supports */
1897650d1603SAlex Elder 	if (channel_id >= GSI_CHANNEL_COUNT_MAX) {
18988463488aSAlex Elder 		dev_err(dev, "bad channel id %u; must be less than %u\n",
1899650d1603SAlex Elder 			channel_id, GSI_CHANNEL_COUNT_MAX);
1900650d1603SAlex Elder 		return false;
1901650d1603SAlex Elder 	}
1902650d1603SAlex Elder 
1903650d1603SAlex Elder 	if (data->ee_id != GSI_EE_AP && data->ee_id != GSI_EE_MODEM) {
19048463488aSAlex Elder 		dev_err(dev, "bad EE id %u; not AP or modem\n", data->ee_id);
1905650d1603SAlex Elder 		return false;
1906650d1603SAlex Elder 	}
1907650d1603SAlex Elder 
1908650d1603SAlex Elder 	if (!data->channel.tlv_count ||
1909650d1603SAlex Elder 	    data->channel.tlv_count > GSI_TLV_MAX) {
19108463488aSAlex Elder 		dev_err(dev, "channel %u bad tlv_count %u; must be 1..%u\n",
1911650d1603SAlex Elder 			channel_id, data->channel.tlv_count, GSI_TLV_MAX);
1912650d1603SAlex Elder 		return false;
1913650d1603SAlex Elder 	}
1914650d1603SAlex Elder 
1915650d1603SAlex Elder 	/* We have to allow at least one maximally-sized transaction to
1916650d1603SAlex Elder 	 * be outstanding (which would use tlv_count TREs).  Given how
1917650d1603SAlex Elder 	 * gsi_channel_tre_max() is computed, tre_count has to be almost
1918650d1603SAlex Elder 	 * twice the TLV FIFO size to satisfy this requirement.
1919650d1603SAlex Elder 	 */
1920650d1603SAlex Elder 	if (data->channel.tre_count < 2 * data->channel.tlv_count - 1) {
1921650d1603SAlex Elder 		dev_err(dev, "channel %u TLV count %u exceeds TRE count %u\n",
1922650d1603SAlex Elder 			channel_id, data->channel.tlv_count,
1923650d1603SAlex Elder 			data->channel.tre_count);
1924650d1603SAlex Elder 		return false;
1925650d1603SAlex Elder 	}
1926650d1603SAlex Elder 
1927650d1603SAlex Elder 	if (!is_power_of_2(data->channel.tre_count)) {
19288463488aSAlex Elder 		dev_err(dev, "channel %u bad tre_count %u; not power of 2\n",
1929650d1603SAlex Elder 			channel_id, data->channel.tre_count);
1930650d1603SAlex Elder 		return false;
1931650d1603SAlex Elder 	}
1932650d1603SAlex Elder 
1933650d1603SAlex Elder 	if (!is_power_of_2(data->channel.event_count)) {
19348463488aSAlex Elder 		dev_err(dev, "channel %u bad event_count %u; not power of 2\n",
1935650d1603SAlex Elder 			channel_id, data->channel.event_count);
1936650d1603SAlex Elder 		return false;
1937650d1603SAlex Elder 	}
1938650d1603SAlex Elder #endif /* IPA_VALIDATION */
1939650d1603SAlex Elder 
1940650d1603SAlex Elder 	return true;
1941650d1603SAlex Elder }
1942650d1603SAlex Elder 
1943650d1603SAlex Elder /* Init function for a single channel */
1944650d1603SAlex Elder static int gsi_channel_init_one(struct gsi *gsi,
1945650d1603SAlex Elder 				const struct ipa_gsi_endpoint_data *data,
194614dbf977SAlex Elder 				bool command)
1947650d1603SAlex Elder {
1948650d1603SAlex Elder 	struct gsi_channel *channel;
1949650d1603SAlex Elder 	u32 tre_count;
1950650d1603SAlex Elder 	int ret;
1951650d1603SAlex Elder 
1952650d1603SAlex Elder 	if (!gsi_channel_data_valid(gsi, data))
1953650d1603SAlex Elder 		return -EINVAL;
1954650d1603SAlex Elder 
1955650d1603SAlex Elder 	/* Worst case we need an event for every outstanding TRE */
1956650d1603SAlex Elder 	if (data->channel.tre_count > data->channel.event_count) {
1957650d1603SAlex Elder 		tre_count = data->channel.event_count;
19580721999fSAlex Elder 		dev_warn(gsi->dev, "channel %u limited to %u TREs\n",
19590721999fSAlex Elder 			 data->channel_id, tre_count);
1960650d1603SAlex Elder 	} else {
1961650d1603SAlex Elder 		tre_count = data->channel.tre_count;
1962650d1603SAlex Elder 	}
1963650d1603SAlex Elder 
1964650d1603SAlex Elder 	channel = &gsi->channel[data->channel_id];
1965650d1603SAlex Elder 	memset(channel, 0, sizeof(*channel));
1966650d1603SAlex Elder 
1967650d1603SAlex Elder 	channel->gsi = gsi;
1968650d1603SAlex Elder 	channel->toward_ipa = data->toward_ipa;
1969650d1603SAlex Elder 	channel->command = command;
1970650d1603SAlex Elder 	channel->tlv_count = data->channel.tlv_count;
1971650d1603SAlex Elder 	channel->tre_count = tre_count;
1972650d1603SAlex Elder 	channel->event_count = data->channel.event_count;
1973650d1603SAlex Elder 	init_completion(&channel->completion);
1974650d1603SAlex Elder 
1975650d1603SAlex Elder 	ret = gsi_channel_evt_ring_init(channel);
1976650d1603SAlex Elder 	if (ret)
1977650d1603SAlex Elder 		goto err_clear_gsi;
1978650d1603SAlex Elder 
1979650d1603SAlex Elder 	ret = gsi_ring_alloc(gsi, &channel->tre_ring, data->channel.tre_count);
1980650d1603SAlex Elder 	if (ret) {
1981650d1603SAlex Elder 		dev_err(gsi->dev, "error %d allocating channel %u ring\n",
1982650d1603SAlex Elder 			ret, data->channel_id);
1983650d1603SAlex Elder 		goto err_channel_evt_ring_exit;
1984650d1603SAlex Elder 	}
1985650d1603SAlex Elder 
1986650d1603SAlex Elder 	ret = gsi_channel_trans_init(gsi, data->channel_id);
1987650d1603SAlex Elder 	if (ret)
1988650d1603SAlex Elder 		goto err_ring_free;
1989650d1603SAlex Elder 
1990650d1603SAlex Elder 	if (command) {
1991650d1603SAlex Elder 		u32 tre_max = gsi_channel_tre_max(gsi, data->channel_id);
1992650d1603SAlex Elder 
1993650d1603SAlex Elder 		ret = ipa_cmd_pool_init(channel, tre_max);
1994650d1603SAlex Elder 	}
1995650d1603SAlex Elder 	if (!ret)
1996650d1603SAlex Elder 		return 0;	/* Success! */
1997650d1603SAlex Elder 
1998650d1603SAlex Elder 	gsi_channel_trans_exit(channel);
1999650d1603SAlex Elder err_ring_free:
2000650d1603SAlex Elder 	gsi_ring_free(gsi, &channel->tre_ring);
2001650d1603SAlex Elder err_channel_evt_ring_exit:
2002650d1603SAlex Elder 	gsi_channel_evt_ring_exit(channel);
2003650d1603SAlex Elder err_clear_gsi:
2004650d1603SAlex Elder 	channel->gsi = NULL;	/* Mark it not (fully) initialized */
2005650d1603SAlex Elder 
2006650d1603SAlex Elder 	return ret;
2007650d1603SAlex Elder }
2008650d1603SAlex Elder 
2009650d1603SAlex Elder /* Inverse of gsi_channel_init_one() */
2010650d1603SAlex Elder static void gsi_channel_exit_one(struct gsi_channel *channel)
2011650d1603SAlex Elder {
2012650d1603SAlex Elder 	if (!channel->gsi)
2013650d1603SAlex Elder 		return;		/* Ignore uninitialized channels */
2014650d1603SAlex Elder 
2015650d1603SAlex Elder 	if (channel->command)
2016650d1603SAlex Elder 		ipa_cmd_pool_exit(channel);
2017650d1603SAlex Elder 	gsi_channel_trans_exit(channel);
2018650d1603SAlex Elder 	gsi_ring_free(channel->gsi, &channel->tre_ring);
2019650d1603SAlex Elder 	gsi_channel_evt_ring_exit(channel);
2020650d1603SAlex Elder }
2021650d1603SAlex Elder 
2022650d1603SAlex Elder /* Init function for channels */
202314dbf977SAlex Elder static int gsi_channel_init(struct gsi *gsi, u32 count,
202456dfe8deSAlex Elder 			    const struct ipa_gsi_endpoint_data *data)
2025650d1603SAlex Elder {
202656dfe8deSAlex Elder 	bool modem_alloc;
2027650d1603SAlex Elder 	int ret = 0;
2028650d1603SAlex Elder 	u32 i;
2029650d1603SAlex Elder 
203056dfe8deSAlex Elder 	/* IPA v4.2 requires the AP to allocate channels for the modem */
203156dfe8deSAlex Elder 	modem_alloc = gsi->version == IPA_VERSION_4_2;
203256dfe8deSAlex Elder 
2033650d1603SAlex Elder 	gsi_evt_ring_init(gsi);
2034650d1603SAlex Elder 
2035650d1603SAlex Elder 	/* The endpoint data array is indexed by endpoint name */
2036650d1603SAlex Elder 	for (i = 0; i < count; i++) {
2037650d1603SAlex Elder 		bool command = i == IPA_ENDPOINT_AP_COMMAND_TX;
2038650d1603SAlex Elder 
2039650d1603SAlex Elder 		if (ipa_gsi_endpoint_data_empty(&data[i]))
2040650d1603SAlex Elder 			continue;	/* Skip over empty slots */
2041650d1603SAlex Elder 
2042650d1603SAlex Elder 		/* Mark modem channels to be allocated (hardware workaround) */
2043650d1603SAlex Elder 		if (data[i].ee_id == GSI_EE_MODEM) {
2044650d1603SAlex Elder 			if (modem_alloc)
2045650d1603SAlex Elder 				gsi->modem_channel_bitmap |=
2046650d1603SAlex Elder 						BIT(data[i].channel_id);
2047650d1603SAlex Elder 			continue;
2048650d1603SAlex Elder 		}
2049650d1603SAlex Elder 
205014dbf977SAlex Elder 		ret = gsi_channel_init_one(gsi, &data[i], command);
2051650d1603SAlex Elder 		if (ret)
2052650d1603SAlex Elder 			goto err_unwind;
2053650d1603SAlex Elder 	}
2054650d1603SAlex Elder 
2055650d1603SAlex Elder 	return ret;
2056650d1603SAlex Elder 
2057650d1603SAlex Elder err_unwind:
2058650d1603SAlex Elder 	while (i--) {
2059650d1603SAlex Elder 		if (ipa_gsi_endpoint_data_empty(&data[i]))
2060650d1603SAlex Elder 			continue;
2061650d1603SAlex Elder 		if (modem_alloc && data[i].ee_id == GSI_EE_MODEM) {
2062650d1603SAlex Elder 			gsi->modem_channel_bitmap &= ~BIT(data[i].channel_id);
2063650d1603SAlex Elder 			continue;
2064650d1603SAlex Elder 		}
2065650d1603SAlex Elder 		gsi_channel_exit_one(&gsi->channel[data->channel_id]);
2066650d1603SAlex Elder 	}
2067650d1603SAlex Elder 	gsi_evt_ring_exit(gsi);
2068650d1603SAlex Elder 
2069650d1603SAlex Elder 	return ret;
2070650d1603SAlex Elder }
2071650d1603SAlex Elder 
2072650d1603SAlex Elder /* Inverse of gsi_channel_init() */
2073650d1603SAlex Elder static void gsi_channel_exit(struct gsi *gsi)
2074650d1603SAlex Elder {
2075650d1603SAlex Elder 	u32 channel_id = GSI_CHANNEL_COUNT_MAX - 1;
2076650d1603SAlex Elder 
2077650d1603SAlex Elder 	do
2078650d1603SAlex Elder 		gsi_channel_exit_one(&gsi->channel[channel_id]);
2079650d1603SAlex Elder 	while (channel_id--);
2080650d1603SAlex Elder 	gsi->modem_channel_bitmap = 0;
2081650d1603SAlex Elder 
2082650d1603SAlex Elder 	gsi_evt_ring_exit(gsi);
2083650d1603SAlex Elder }
2084650d1603SAlex Elder 
2085650d1603SAlex Elder /* Init function for GSI.  GSI hardware does not need to be "ready" */
20861d0c09deSAlex Elder int gsi_init(struct gsi *gsi, struct platform_device *pdev,
20871d0c09deSAlex Elder 	     enum ipa_version version, u32 count,
20881d0c09deSAlex Elder 	     const struct ipa_gsi_endpoint_data *data)
2089650d1603SAlex Elder {
20908463488aSAlex Elder 	struct device *dev = &pdev->dev;
2091650d1603SAlex Elder 	struct resource *res;
2092650d1603SAlex Elder 	resource_size_t size;
2093650d1603SAlex Elder 	int ret;
2094650d1603SAlex Elder 
2095650d1603SAlex Elder 	gsi_validate_build();
2096650d1603SAlex Elder 
20978463488aSAlex Elder 	gsi->dev = dev;
209814dbf977SAlex Elder 	gsi->version = version;
2099650d1603SAlex Elder 
2100650d1603SAlex Elder 	/* The GSI layer performs NAPI on all endpoints.  NAPI requires a
2101650d1603SAlex Elder 	 * network device structure, but the GSI layer does not have one,
2102650d1603SAlex Elder 	 * so we must create a dummy network device for this purpose.
2103650d1603SAlex Elder 	 */
2104650d1603SAlex Elder 	init_dummy_netdev(&gsi->dummy_dev);
2105650d1603SAlex Elder 
2106650d1603SAlex Elder 	/* Get GSI memory range and map it */
2107650d1603SAlex Elder 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "gsi");
2108650d1603SAlex Elder 	if (!res) {
21098463488aSAlex Elder 		dev_err(dev, "DT error getting \"gsi\" memory property\n");
21100b8d6761SAlex Elder 		return -ENODEV;
2111650d1603SAlex Elder 	}
2112650d1603SAlex Elder 
2113650d1603SAlex Elder 	size = resource_size(res);
2114650d1603SAlex Elder 	if (res->start > U32_MAX || size > U32_MAX - res->start) {
21158463488aSAlex Elder 		dev_err(dev, "DT memory resource \"gsi\" out of range\n");
21160b8d6761SAlex Elder 		return -EINVAL;
2117650d1603SAlex Elder 	}
2118650d1603SAlex Elder 
2119650d1603SAlex Elder 	gsi->virt = ioremap(res->start, size);
2120650d1603SAlex Elder 	if (!gsi->virt) {
21218463488aSAlex Elder 		dev_err(dev, "unable to remap \"gsi\" memory\n");
21220b8d6761SAlex Elder 		return -ENOMEM;
2123650d1603SAlex Elder 	}
2124650d1603SAlex Elder 
21250b8d6761SAlex Elder 	init_completion(&gsi->completion);
21260b8d6761SAlex Elder 
21270b8d6761SAlex Elder 	ret = gsi_irq_init(gsi, pdev);
2128650d1603SAlex Elder 	if (ret)
2129650d1603SAlex Elder 		goto err_iounmap;
2130650d1603SAlex Elder 
21310b8d6761SAlex Elder 	ret = gsi_channel_init(gsi, count, data);
21320b8d6761SAlex Elder 	if (ret)
21330b8d6761SAlex Elder 		goto err_irq_exit;
21340b8d6761SAlex Elder 
2135650d1603SAlex Elder 	mutex_init(&gsi->mutex);
2136650d1603SAlex Elder 
2137650d1603SAlex Elder 	return 0;
2138650d1603SAlex Elder 
21390b8d6761SAlex Elder err_irq_exit:
21400b8d6761SAlex Elder 	gsi_irq_exit(gsi);
2141650d1603SAlex Elder err_iounmap:
2142650d1603SAlex Elder 	iounmap(gsi->virt);
2143650d1603SAlex Elder 
2144650d1603SAlex Elder 	return ret;
2145650d1603SAlex Elder }
2146650d1603SAlex Elder 
2147650d1603SAlex Elder /* Inverse of gsi_init() */
2148650d1603SAlex Elder void gsi_exit(struct gsi *gsi)
2149650d1603SAlex Elder {
2150650d1603SAlex Elder 	mutex_destroy(&gsi->mutex);
2151650d1603SAlex Elder 	gsi_channel_exit(gsi);
21520b8d6761SAlex Elder 	gsi_irq_exit(gsi);
2153650d1603SAlex Elder 	iounmap(gsi->virt);
2154650d1603SAlex Elder }
2155650d1603SAlex Elder 
2156650d1603SAlex Elder /* The maximum number of outstanding TREs on a channel.  This limits
2157650d1603SAlex Elder  * a channel's maximum number of transactions outstanding (worst case
2158650d1603SAlex Elder  * is one TRE per transaction).
2159650d1603SAlex Elder  *
2160650d1603SAlex Elder  * The absolute limit is the number of TREs in the channel's TRE ring,
2161650d1603SAlex Elder  * and in theory we should be able use all of them.  But in practice,
2162650d1603SAlex Elder  * doing that led to the hardware reporting exhaustion of event ring
2163650d1603SAlex Elder  * slots for writing completion information.  So the hardware limit
2164650d1603SAlex Elder  * would be (tre_count - 1).
2165650d1603SAlex Elder  *
2166650d1603SAlex Elder  * We reduce it a bit further though.  Transaction resource pools are
2167650d1603SAlex Elder  * sized to be a little larger than this maximum, to allow resource
2168650d1603SAlex Elder  * allocations to always be contiguous.  The number of entries in a
2169650d1603SAlex Elder  * TRE ring buffer is a power of 2, and the extra resources in a pool
2170650d1603SAlex Elder  * tends to nearly double the memory allocated for it.  Reducing the
2171650d1603SAlex Elder  * maximum number of outstanding TREs allows the number of entries in
2172650d1603SAlex Elder  * a pool to avoid crossing that power-of-2 boundary, and this can
2173650d1603SAlex Elder  * substantially reduce pool memory requirements.  The number we
2174650d1603SAlex Elder  * reduce it by matches the number added in gsi_trans_pool_init().
2175650d1603SAlex Elder  */
2176650d1603SAlex Elder u32 gsi_channel_tre_max(struct gsi *gsi, u32 channel_id)
2177650d1603SAlex Elder {
2178650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
2179650d1603SAlex Elder 
2180650d1603SAlex Elder 	/* Hardware limit is channel->tre_count - 1 */
2181650d1603SAlex Elder 	return channel->tre_count - (channel->tlv_count - 1);
2182650d1603SAlex Elder }
2183650d1603SAlex Elder 
2184650d1603SAlex Elder /* Returns the maximum number of TREs in a single transaction for a channel */
2185650d1603SAlex Elder u32 gsi_channel_trans_tre_max(struct gsi *gsi, u32 channel_id)
2186650d1603SAlex Elder {
2187650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
2188650d1603SAlex Elder 
2189650d1603SAlex Elder 	return channel->tlv_count;
2190650d1603SAlex Elder }
2191