1650d1603SAlex Elder // SPDX-License-Identifier: GPL-2.0 2650d1603SAlex Elder 3650d1603SAlex Elder /* Copyright (c) 2015-2018, The Linux Foundation. All rights reserved. 4650d1603SAlex Elder * Copyright (C) 2018-2020 Linaro Ltd. 5650d1603SAlex Elder */ 6650d1603SAlex Elder 7650d1603SAlex Elder #include <linux/types.h> 8650d1603SAlex Elder #include <linux/bits.h> 9650d1603SAlex Elder #include <linux/bitfield.h> 10650d1603SAlex Elder #include <linux/mutex.h> 11650d1603SAlex Elder #include <linux/completion.h> 12650d1603SAlex Elder #include <linux/io.h> 13650d1603SAlex Elder #include <linux/bug.h> 14650d1603SAlex Elder #include <linux/interrupt.h> 15650d1603SAlex Elder #include <linux/platform_device.h> 16650d1603SAlex Elder #include <linux/netdevice.h> 17650d1603SAlex Elder 18650d1603SAlex Elder #include "gsi.h" 19650d1603SAlex Elder #include "gsi_reg.h" 20650d1603SAlex Elder #include "gsi_private.h" 21650d1603SAlex Elder #include "gsi_trans.h" 22650d1603SAlex Elder #include "ipa_gsi.h" 23650d1603SAlex Elder #include "ipa_data.h" 241d0c09deSAlex Elder #include "ipa_version.h" 25650d1603SAlex Elder 26650d1603SAlex Elder /** 27650d1603SAlex Elder * DOC: The IPA Generic Software Interface 28650d1603SAlex Elder * 29650d1603SAlex Elder * The generic software interface (GSI) is an integral component of the IPA, 30650d1603SAlex Elder * providing a well-defined communication layer between the AP subsystem 31650d1603SAlex Elder * and the IPA core. The modem uses the GSI layer as well. 32650d1603SAlex Elder * 33650d1603SAlex Elder * -------- --------- 34650d1603SAlex Elder * | | | | 35650d1603SAlex Elder * | AP +<---. .----+ Modem | 36650d1603SAlex Elder * | +--. | | .->+ | 37650d1603SAlex Elder * | | | | | | | | 38650d1603SAlex Elder * -------- | | | | --------- 39650d1603SAlex Elder * v | v | 40650d1603SAlex Elder * --+-+---+-+-- 41650d1603SAlex Elder * | GSI | 42650d1603SAlex Elder * |-----------| 43650d1603SAlex Elder * | | 44650d1603SAlex Elder * | IPA | 45650d1603SAlex Elder * | | 46650d1603SAlex Elder * ------------- 47650d1603SAlex Elder * 48650d1603SAlex Elder * In the above diagram, the AP and Modem represent "execution environments" 49650d1603SAlex Elder * (EEs), which are independent operating environments that use the IPA for 50650d1603SAlex Elder * data transfer. 51650d1603SAlex Elder * 52650d1603SAlex Elder * Each EE uses a set of unidirectional GSI "channels," which allow transfer 53650d1603SAlex Elder * of data to or from the IPA. A channel is implemented as a ring buffer, 54650d1603SAlex Elder * with a DRAM-resident array of "transfer elements" (TREs) available to 55650d1603SAlex Elder * describe transfers to or from other EEs through the IPA. A transfer 56650d1603SAlex Elder * element can also contain an immediate command, requesting the IPA perform 57650d1603SAlex Elder * actions other than data transfer. 58650d1603SAlex Elder * 59650d1603SAlex Elder * Each TRE refers to a block of data--also located DRAM. After writing one 60650d1603SAlex Elder * or more TREs to a channel, the writer (either the IPA or an EE) writes a 61650d1603SAlex Elder * doorbell register to inform the receiving side how many elements have 62650d1603SAlex Elder * been written. 63650d1603SAlex Elder * 64650d1603SAlex Elder * Each channel has a GSI "event ring" associated with it. An event ring 65650d1603SAlex Elder * is implemented very much like a channel ring, but is always directed from 66650d1603SAlex Elder * the IPA to an EE. The IPA notifies an EE (such as the AP) about channel 67650d1603SAlex Elder * events by adding an entry to the event ring associated with the channel. 68650d1603SAlex Elder * The GSI then writes its doorbell for the event ring, causing the target 69650d1603SAlex Elder * EE to be interrupted. Each entry in an event ring contains a pointer 70650d1603SAlex Elder * to the channel TRE whose completion the event represents. 71650d1603SAlex Elder * 72650d1603SAlex Elder * Each TRE in a channel ring has a set of flags. One flag indicates whether 73650d1603SAlex Elder * the completion of the transfer operation generates an entry (and possibly 74650d1603SAlex Elder * an interrupt) in the channel's event ring. Other flags allow transfer 75650d1603SAlex Elder * elements to be chained together, forming a single logical transaction. 76650d1603SAlex Elder * TRE flags are used to control whether and when interrupts are generated 77650d1603SAlex Elder * to signal completion of channel transfers. 78650d1603SAlex Elder * 79650d1603SAlex Elder * Elements in channel and event rings are completed (or consumed) strictly 80650d1603SAlex Elder * in order. Completion of one entry implies the completion of all preceding 81650d1603SAlex Elder * entries. A single completion interrupt can therefore communicate the 82650d1603SAlex Elder * completion of many transfers. 83650d1603SAlex Elder * 84650d1603SAlex Elder * Note that all GSI registers are little-endian, which is the assumed 85650d1603SAlex Elder * endianness of I/O space accesses. The accessor functions perform byte 86650d1603SAlex Elder * swapping if needed (i.e., for a big endian CPU). 87650d1603SAlex Elder */ 88650d1603SAlex Elder 89650d1603SAlex Elder /* Delay period for interrupt moderation (in 32KHz IPA internal timer ticks) */ 90650d1603SAlex Elder #define GSI_EVT_RING_INT_MODT (32 * 1) /* 1ms under 32KHz clock */ 91650d1603SAlex Elder 92650d1603SAlex Elder #define GSI_CMD_TIMEOUT 5 /* seconds */ 93650d1603SAlex Elder 94650d1603SAlex Elder #define GSI_CHANNEL_STOP_RX_RETRIES 10 9511361456SAlex Elder #define GSI_CHANNEL_MODEM_HALT_RETRIES 10 96650d1603SAlex Elder 97650d1603SAlex Elder #define GSI_MHI_EVENT_ID_START 10 /* 1st reserved event id */ 98650d1603SAlex Elder #define GSI_MHI_EVENT_ID_END 16 /* Last reserved event id */ 99650d1603SAlex Elder 100650d1603SAlex Elder #define GSI_ISR_MAX_ITER 50 /* Detect interrupt storms */ 101650d1603SAlex Elder 102650d1603SAlex Elder /* An entry in an event ring */ 103650d1603SAlex Elder struct gsi_event { 104650d1603SAlex Elder __le64 xfer_ptr; 105650d1603SAlex Elder __le16 len; 106650d1603SAlex Elder u8 reserved1; 107650d1603SAlex Elder u8 code; 108650d1603SAlex Elder __le16 reserved2; 109650d1603SAlex Elder u8 type; 110650d1603SAlex Elder u8 chid; 111650d1603SAlex Elder }; 112650d1603SAlex Elder 113650d1603SAlex Elder /** gsi_channel_scratch_gpi - GPI protocol scratch register 114650d1603SAlex Elder * @max_outstanding_tre: 115650d1603SAlex Elder * Defines the maximum number of TREs allowed in a single transaction 116650d1603SAlex Elder * on a channel (in bytes). This determines the amount of prefetch 117650d1603SAlex Elder * performed by the hardware. We configure this to equal the size of 118650d1603SAlex Elder * the TLV FIFO for the channel. 119650d1603SAlex Elder * @outstanding_threshold: 120650d1603SAlex Elder * Defines the threshold (in bytes) determining when the sequencer 121650d1603SAlex Elder * should update the channel doorbell. We configure this to equal 122650d1603SAlex Elder * the size of two TREs. 123650d1603SAlex Elder */ 124650d1603SAlex Elder struct gsi_channel_scratch_gpi { 125650d1603SAlex Elder u64 reserved1; 126650d1603SAlex Elder u16 reserved2; 127650d1603SAlex Elder u16 max_outstanding_tre; 128650d1603SAlex Elder u16 reserved3; 129650d1603SAlex Elder u16 outstanding_threshold; 130650d1603SAlex Elder }; 131650d1603SAlex Elder 132650d1603SAlex Elder /** gsi_channel_scratch - channel scratch configuration area 133650d1603SAlex Elder * 134650d1603SAlex Elder * The exact interpretation of this register is protocol-specific. 135650d1603SAlex Elder * We only use GPI channels; see struct gsi_channel_scratch_gpi, above. 136650d1603SAlex Elder */ 137650d1603SAlex Elder union gsi_channel_scratch { 138650d1603SAlex Elder struct gsi_channel_scratch_gpi gpi; 139650d1603SAlex Elder struct { 140650d1603SAlex Elder u32 word1; 141650d1603SAlex Elder u32 word2; 142650d1603SAlex Elder u32 word3; 143650d1603SAlex Elder u32 word4; 144650d1603SAlex Elder } data; 145650d1603SAlex Elder }; 146650d1603SAlex Elder 147650d1603SAlex Elder /* Check things that can be validated at build time. */ 148650d1603SAlex Elder static void gsi_validate_build(void) 149650d1603SAlex Elder { 150650d1603SAlex Elder /* This is used as a divisor */ 151650d1603SAlex Elder BUILD_BUG_ON(!GSI_RING_ELEMENT_SIZE); 152650d1603SAlex Elder 153650d1603SAlex Elder /* Code assumes the size of channel and event ring element are 154650d1603SAlex Elder * the same (and fixed). Make sure the size of an event ring 155650d1603SAlex Elder * element is what's expected. 156650d1603SAlex Elder */ 157650d1603SAlex Elder BUILD_BUG_ON(sizeof(struct gsi_event) != GSI_RING_ELEMENT_SIZE); 158650d1603SAlex Elder 159650d1603SAlex Elder /* Hardware requires a 2^n ring size. We ensure the number of 160650d1603SAlex Elder * elements in an event ring is a power of 2 elsewhere; this 161650d1603SAlex Elder * ensure the elements themselves meet the requirement. 162650d1603SAlex Elder */ 163650d1603SAlex Elder BUILD_BUG_ON(!is_power_of_2(GSI_RING_ELEMENT_SIZE)); 164650d1603SAlex Elder 165650d1603SAlex Elder /* The channel element size must fit in this field */ 166650d1603SAlex Elder BUILD_BUG_ON(GSI_RING_ELEMENT_SIZE > field_max(ELEMENT_SIZE_FMASK)); 167650d1603SAlex Elder 168650d1603SAlex Elder /* The event ring element size must fit in this field */ 169650d1603SAlex Elder BUILD_BUG_ON(GSI_RING_ELEMENT_SIZE > field_max(EV_ELEMENT_SIZE_FMASK)); 170650d1603SAlex Elder } 171650d1603SAlex Elder 172650d1603SAlex Elder /* Return the channel id associated with a given channel */ 173650d1603SAlex Elder static u32 gsi_channel_id(struct gsi_channel *channel) 174650d1603SAlex Elder { 175650d1603SAlex Elder return channel - &channel->gsi->channel[0]; 176650d1603SAlex Elder } 177650d1603SAlex Elder 1783ca97ffdSAlex Elder /* Update the GSI IRQ type register with the cached value */ 1798194be79SAlex Elder static void gsi_irq_type_update(struct gsi *gsi, u32 val) 1803ca97ffdSAlex Elder { 1818194be79SAlex Elder gsi->type_enabled_bitmap = val; 1828194be79SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_TYPE_IRQ_MSK_OFFSET); 1833ca97ffdSAlex Elder } 1843ca97ffdSAlex Elder 185b054d4f9SAlex Elder static void gsi_irq_type_enable(struct gsi *gsi, enum gsi_irq_type_id type_id) 186b054d4f9SAlex Elder { 1878194be79SAlex Elder gsi_irq_type_update(gsi, gsi->type_enabled_bitmap | BIT(type_id)); 188b054d4f9SAlex Elder } 189b054d4f9SAlex Elder 190b054d4f9SAlex Elder static void gsi_irq_type_disable(struct gsi *gsi, enum gsi_irq_type_id type_id) 191b054d4f9SAlex Elder { 1928194be79SAlex Elder gsi_irq_type_update(gsi, gsi->type_enabled_bitmap & ~BIT(type_id)); 193b054d4f9SAlex Elder } 194b054d4f9SAlex Elder 19597eb94c8SAlex Elder /* Turn off all GSI interrupts initially */ 19697eb94c8SAlex Elder static void gsi_irq_setup(struct gsi *gsi) 19797eb94c8SAlex Elder { 198cdeee49fSAlex Elder u32 adjust; 199cdeee49fSAlex Elder 2008194be79SAlex Elder /* Disable all interrupt types */ 2018194be79SAlex Elder gsi_irq_type_update(gsi, 0); 202b054d4f9SAlex Elder 2038194be79SAlex Elder /* Clear all type-specific interrupt masks */ 204b054d4f9SAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_MSK_OFFSET); 205b4175f87SAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_MSK_OFFSET); 206d6c9e3f5SAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET); 20706c86328SAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_MSK_OFFSET); 208cdeee49fSAlex Elder 209cdeee49fSAlex Elder /* Reverse the offset adjustment for inter-EE register offsets */ 210cdeee49fSAlex Elder adjust = gsi->version < IPA_VERSION_4_5 ? 0 : GSI_EE_REG_ADJUST; 211cdeee49fSAlex Elder iowrite32(0, gsi->virt + adjust + GSI_INTER_EE_SRC_CH_IRQ_OFFSET); 212cdeee49fSAlex Elder iowrite32(0, gsi->virt + adjust + GSI_INTER_EE_SRC_EV_CH_IRQ_OFFSET); 213cdeee49fSAlex Elder 214352f26a8SAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_GSI_IRQ_EN_OFFSET); 21597eb94c8SAlex Elder } 21697eb94c8SAlex Elder 21797eb94c8SAlex Elder /* Turn off all GSI interrupts when we're all done */ 21897eb94c8SAlex Elder static void gsi_irq_teardown(struct gsi *gsi) 21997eb94c8SAlex Elder { 2208194be79SAlex Elder /* Nothing to do */ 22197eb94c8SAlex Elder } 22297eb94c8SAlex Elder 223650d1603SAlex Elder static void gsi_irq_ieob_enable(struct gsi *gsi, u32 evt_ring_id) 224650d1603SAlex Elder { 22506c86328SAlex Elder bool enable_ieob = !gsi->ieob_enabled_bitmap; 226650d1603SAlex Elder u32 val; 227650d1603SAlex Elder 228a054539dSAlex Elder gsi->ieob_enabled_bitmap |= BIT(evt_ring_id); 229a054539dSAlex Elder val = gsi->ieob_enabled_bitmap; 230650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_MSK_OFFSET); 23106c86328SAlex Elder 23206c86328SAlex Elder /* Enable the interrupt type if this is the first channel enabled */ 23306c86328SAlex Elder if (enable_ieob) 23406c86328SAlex Elder gsi_irq_type_enable(gsi, GSI_IEOB); 235650d1603SAlex Elder } 236650d1603SAlex Elder 237650d1603SAlex Elder static void gsi_irq_ieob_disable(struct gsi *gsi, u32 evt_ring_id) 238650d1603SAlex Elder { 239650d1603SAlex Elder u32 val; 240650d1603SAlex Elder 241a054539dSAlex Elder gsi->ieob_enabled_bitmap &= ~BIT(evt_ring_id); 24206c86328SAlex Elder 24306c86328SAlex Elder /* Disable the interrupt type if this was the last enabled channel */ 24406c86328SAlex Elder if (!gsi->ieob_enabled_bitmap) 24506c86328SAlex Elder gsi_irq_type_disable(gsi, GSI_IEOB); 24606c86328SAlex Elder 247a054539dSAlex Elder val = gsi->ieob_enabled_bitmap; 248650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_MSK_OFFSET); 249650d1603SAlex Elder } 250650d1603SAlex Elder 251650d1603SAlex Elder /* Enable all GSI_interrupt types */ 252650d1603SAlex Elder static void gsi_irq_enable(struct gsi *gsi) 253650d1603SAlex Elder { 254650d1603SAlex Elder u32 val; 255650d1603SAlex Elder 256d6c9e3f5SAlex Elder /* Global interrupts include hardware error reports. Enable 257d6c9e3f5SAlex Elder * that so we can at least report the error should it occur. 258d6c9e3f5SAlex Elder */ 2596c6358ccSAlex Elder iowrite32(BIT(ERROR_INT), gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET); 2608194be79SAlex Elder gsi_irq_type_update(gsi, gsi->type_enabled_bitmap | BIT(GSI_GLOB_EE)); 261d6c9e3f5SAlex Elder 262352f26a8SAlex Elder /* General GSI interrupts are reported to all EEs; if they occur 263352f26a8SAlex Elder * they are unrecoverable (without reset). A breakpoint interrupt 264352f26a8SAlex Elder * also exists, but we don't support that. We want to be notified 265352f26a8SAlex Elder * of errors so we can report them, even if they can't be handled. 266352f26a8SAlex Elder */ 2676c6358ccSAlex Elder val = BIT(BUS_ERROR); 2686c6358ccSAlex Elder val |= BIT(CMD_FIFO_OVRFLOW); 2696c6358ccSAlex Elder val |= BIT(MCS_STACK_OVRFLOW); 270650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_GSI_IRQ_EN_OFFSET); 2718194be79SAlex Elder gsi_irq_type_update(gsi, gsi->type_enabled_bitmap | BIT(GSI_GENERAL)); 272650d1603SAlex Elder } 273650d1603SAlex Elder 2743ca97ffdSAlex Elder /* Disable all GSI interrupt types */ 275650d1603SAlex Elder static void gsi_irq_disable(struct gsi *gsi) 276650d1603SAlex Elder { 2778194be79SAlex Elder gsi_irq_type_update(gsi, 0); 27897eb94c8SAlex Elder 2798194be79SAlex Elder /* Clear the type-specific interrupt masks set by gsi_irq_enable() */ 280650d1603SAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_GSI_IRQ_EN_OFFSET); 281d6c9e3f5SAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET); 282650d1603SAlex Elder } 283650d1603SAlex Elder 284650d1603SAlex Elder /* Return the virtual address associated with a ring index */ 285650d1603SAlex Elder void *gsi_ring_virt(struct gsi_ring *ring, u32 index) 286650d1603SAlex Elder { 287650d1603SAlex Elder /* Note: index *must* be used modulo the ring count here */ 288650d1603SAlex Elder return ring->virt + (index % ring->count) * GSI_RING_ELEMENT_SIZE; 289650d1603SAlex Elder } 290650d1603SAlex Elder 291650d1603SAlex Elder /* Return the 32-bit DMA address associated with a ring index */ 292650d1603SAlex Elder static u32 gsi_ring_addr(struct gsi_ring *ring, u32 index) 293650d1603SAlex Elder { 294650d1603SAlex Elder return (ring->addr & GENMASK(31, 0)) + index * GSI_RING_ELEMENT_SIZE; 295650d1603SAlex Elder } 296650d1603SAlex Elder 297650d1603SAlex Elder /* Return the ring index of a 32-bit ring offset */ 298650d1603SAlex Elder static u32 gsi_ring_index(struct gsi_ring *ring, u32 offset) 299650d1603SAlex Elder { 300650d1603SAlex Elder return (offset - gsi_ring_addr(ring, 0)) / GSI_RING_ELEMENT_SIZE; 301650d1603SAlex Elder } 302650d1603SAlex Elder 303650d1603SAlex Elder /* Issue a GSI command by writing a value to a register, then wait for 304650d1603SAlex Elder * completion to be signaled. Returns true if the command completes 305650d1603SAlex Elder * or false if it times out. 306650d1603SAlex Elder */ 307650d1603SAlex Elder static bool 308650d1603SAlex Elder gsi_command(struct gsi *gsi, u32 reg, u32 val, struct completion *completion) 309650d1603SAlex Elder { 310650d1603SAlex Elder reinit_completion(completion); 311650d1603SAlex Elder 312650d1603SAlex Elder iowrite32(val, gsi->virt + reg); 313650d1603SAlex Elder 314650d1603SAlex Elder return !!wait_for_completion_timeout(completion, GSI_CMD_TIMEOUT * HZ); 315650d1603SAlex Elder } 316650d1603SAlex Elder 317650d1603SAlex Elder /* Return the hardware's notion of the current state of an event ring */ 318650d1603SAlex Elder static enum gsi_evt_ring_state 319650d1603SAlex Elder gsi_evt_ring_state(struct gsi *gsi, u32 evt_ring_id) 320650d1603SAlex Elder { 321650d1603SAlex Elder u32 val; 322650d1603SAlex Elder 323650d1603SAlex Elder val = ioread32(gsi->virt + GSI_EV_CH_E_CNTXT_0_OFFSET(evt_ring_id)); 324650d1603SAlex Elder 325650d1603SAlex Elder return u32_get_bits(val, EV_CHSTATE_FMASK); 326650d1603SAlex Elder } 327650d1603SAlex Elder 328650d1603SAlex Elder /* Issue an event ring command and wait for it to complete */ 3291ddf776bSAlex Elder static void evt_ring_command(struct gsi *gsi, u32 evt_ring_id, 330650d1603SAlex Elder enum gsi_evt_cmd_opcode opcode) 331650d1603SAlex Elder { 332650d1603SAlex Elder struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id]; 333650d1603SAlex Elder struct completion *completion = &evt_ring->completion; 3348463488aSAlex Elder struct device *dev = gsi->dev; 335b4175f87SAlex Elder bool success; 336650d1603SAlex Elder u32 val; 337650d1603SAlex Elder 338b4175f87SAlex Elder /* We only perform one event ring command at a time, and event 339b4175f87SAlex Elder * control interrupts should only occur when such a command 340b4175f87SAlex Elder * is issued here. Only permit *this* event ring to trigger 341b4175f87SAlex Elder * an interrupt, and only enable the event control IRQ type 342b4175f87SAlex Elder * when we expect it to occur. 34394ad8f3aSAlex Elder * 34494ad8f3aSAlex Elder * There's a small chance that a previous command completed 34594ad8f3aSAlex Elder * after the interrupt was disabled, so make sure we have no 34694ad8f3aSAlex Elder * pending interrupts before we enable them. 347b4175f87SAlex Elder */ 34894ad8f3aSAlex Elder iowrite32(~0, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_CLR_OFFSET); 34994ad8f3aSAlex Elder 350b4175f87SAlex Elder val = BIT(evt_ring_id); 351b4175f87SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_MSK_OFFSET); 352b4175f87SAlex Elder gsi_irq_type_enable(gsi, GSI_EV_CTRL); 353b4175f87SAlex Elder 354650d1603SAlex Elder val = u32_encode_bits(evt_ring_id, EV_CHID_FMASK); 355650d1603SAlex Elder val |= u32_encode_bits(opcode, EV_OPCODE_FMASK); 356650d1603SAlex Elder 357b4175f87SAlex Elder success = gsi_command(gsi, GSI_EV_CH_CMD_OFFSET, val, completion); 358b4175f87SAlex Elder 359b4175f87SAlex Elder /* Disable the interrupt again */ 360b4175f87SAlex Elder gsi_irq_type_disable(gsi, GSI_EV_CTRL); 361b4175f87SAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_MSK_OFFSET); 362b4175f87SAlex Elder 363b4175f87SAlex Elder if (success) 3641ddf776bSAlex Elder return; 365650d1603SAlex Elder 3668463488aSAlex Elder dev_err(dev, "GSI command %u for event ring %u timed out, state %u\n", 3678463488aSAlex Elder opcode, evt_ring_id, evt_ring->state); 368650d1603SAlex Elder } 369650d1603SAlex Elder 370650d1603SAlex Elder /* Allocate an event ring in NOT_ALLOCATED state */ 371650d1603SAlex Elder static int gsi_evt_ring_alloc_command(struct gsi *gsi, u32 evt_ring_id) 372650d1603SAlex Elder { 373650d1603SAlex Elder struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id]; 374650d1603SAlex Elder 375650d1603SAlex Elder /* Get initial event ring state */ 376650d1603SAlex Elder evt_ring->state = gsi_evt_ring_state(gsi, evt_ring_id); 377a442b3c7SAlex Elder if (evt_ring->state != GSI_EVT_RING_STATE_NOT_ALLOCATED) { 378f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u bad state %u before alloc\n", 379f8d3bdd5SAlex Elder evt_ring_id, evt_ring->state); 380650d1603SAlex Elder return -EINVAL; 381a442b3c7SAlex Elder } 382650d1603SAlex Elder 3831ddf776bSAlex Elder evt_ring_command(gsi, evt_ring_id, GSI_EVT_ALLOCATE); 384428b448eSAlex Elder 385428b448eSAlex Elder /* If successful the event ring state will have changed */ 386428b448eSAlex Elder if (evt_ring->state == GSI_EVT_RING_STATE_ALLOCATED) 387428b448eSAlex Elder return 0; 388428b448eSAlex Elder 389f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u bad state %u after alloc\n", 390f8d3bdd5SAlex Elder evt_ring_id, evt_ring->state); 391650d1603SAlex Elder 392428b448eSAlex Elder return -EIO; 393650d1603SAlex Elder } 394650d1603SAlex Elder 395650d1603SAlex Elder /* Reset a GSI event ring in ALLOCATED or ERROR state. */ 396650d1603SAlex Elder static void gsi_evt_ring_reset_command(struct gsi *gsi, u32 evt_ring_id) 397650d1603SAlex Elder { 398650d1603SAlex Elder struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id]; 399650d1603SAlex Elder enum gsi_evt_ring_state state = evt_ring->state; 400650d1603SAlex Elder 401650d1603SAlex Elder if (state != GSI_EVT_RING_STATE_ALLOCATED && 402650d1603SAlex Elder state != GSI_EVT_RING_STATE_ERROR) { 403f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u bad state %u before reset\n", 404f8d3bdd5SAlex Elder evt_ring_id, evt_ring->state); 405650d1603SAlex Elder return; 406650d1603SAlex Elder } 407650d1603SAlex Elder 4081ddf776bSAlex Elder evt_ring_command(gsi, evt_ring_id, GSI_EVT_RESET); 409428b448eSAlex Elder 410428b448eSAlex Elder /* If successful the event ring state will have changed */ 411428b448eSAlex Elder if (evt_ring->state == GSI_EVT_RING_STATE_ALLOCATED) 412428b448eSAlex Elder return; 413428b448eSAlex Elder 414f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u bad state %u after reset\n", 415f8d3bdd5SAlex Elder evt_ring_id, evt_ring->state); 416650d1603SAlex Elder } 417650d1603SAlex Elder 418650d1603SAlex Elder /* Issue a hardware de-allocation request for an allocated event ring */ 419650d1603SAlex Elder static void gsi_evt_ring_de_alloc_command(struct gsi *gsi, u32 evt_ring_id) 420650d1603SAlex Elder { 421650d1603SAlex Elder struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id]; 422650d1603SAlex Elder 423650d1603SAlex Elder if (evt_ring->state != GSI_EVT_RING_STATE_ALLOCATED) { 424f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u state %u before dealloc\n", 425f8d3bdd5SAlex Elder evt_ring_id, evt_ring->state); 426650d1603SAlex Elder return; 427650d1603SAlex Elder } 428650d1603SAlex Elder 4291ddf776bSAlex Elder evt_ring_command(gsi, evt_ring_id, GSI_EVT_DE_ALLOC); 430428b448eSAlex Elder 431428b448eSAlex Elder /* If successful the event ring state will have changed */ 432428b448eSAlex Elder if (evt_ring->state == GSI_EVT_RING_STATE_NOT_ALLOCATED) 433428b448eSAlex Elder return; 434428b448eSAlex Elder 435f8d3bdd5SAlex Elder dev_err(gsi->dev, "event ring %u bad state %u after dealloc\n", 436f8d3bdd5SAlex Elder evt_ring_id, evt_ring->state); 437650d1603SAlex Elder } 438650d1603SAlex Elder 439a2003b30SAlex Elder /* Fetch the current state of a channel from hardware */ 440aba7924fSAlex Elder static enum gsi_channel_state gsi_channel_state(struct gsi_channel *channel) 441650d1603SAlex Elder { 442aba7924fSAlex Elder u32 channel_id = gsi_channel_id(channel); 443aba7924fSAlex Elder void *virt = channel->gsi->virt; 444650d1603SAlex Elder u32 val; 445650d1603SAlex Elder 446aba7924fSAlex Elder val = ioread32(virt + GSI_CH_C_CNTXT_0_OFFSET(channel_id)); 447650d1603SAlex Elder 448650d1603SAlex Elder return u32_get_bits(val, CHSTATE_FMASK); 449650d1603SAlex Elder } 450650d1603SAlex Elder 451650d1603SAlex Elder /* Issue a channel command and wait for it to complete */ 4521169318bSAlex Elder static void 453650d1603SAlex Elder gsi_channel_command(struct gsi_channel *channel, enum gsi_ch_cmd_opcode opcode) 454650d1603SAlex Elder { 455650d1603SAlex Elder struct completion *completion = &channel->completion; 456650d1603SAlex Elder u32 channel_id = gsi_channel_id(channel); 457a2003b30SAlex Elder struct gsi *gsi = channel->gsi; 4588463488aSAlex Elder struct device *dev = gsi->dev; 459b054d4f9SAlex Elder bool success; 460650d1603SAlex Elder u32 val; 461650d1603SAlex Elder 462b054d4f9SAlex Elder /* We only perform one channel command at a time, and channel 463b054d4f9SAlex Elder * control interrupts should only occur when such a command is 464b054d4f9SAlex Elder * issued here. So we only permit *this* channel to trigger 465b054d4f9SAlex Elder * an interrupt and only enable the channel control IRQ type 466b054d4f9SAlex Elder * when we expect it to occur. 46794ad8f3aSAlex Elder * 46894ad8f3aSAlex Elder * There's a small chance that a previous command completed 46994ad8f3aSAlex Elder * after the interrupt was disabled, so make sure we have no 47094ad8f3aSAlex Elder * pending interrupts before we enable them. 471b054d4f9SAlex Elder */ 47294ad8f3aSAlex Elder iowrite32(~0, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_CLR_OFFSET); 47394ad8f3aSAlex Elder 474b054d4f9SAlex Elder val = BIT(channel_id); 475b054d4f9SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_MSK_OFFSET); 476b054d4f9SAlex Elder gsi_irq_type_enable(gsi, GSI_CH_CTRL); 477b054d4f9SAlex Elder 478650d1603SAlex Elder val = u32_encode_bits(channel_id, CH_CHID_FMASK); 479650d1603SAlex Elder val |= u32_encode_bits(opcode, CH_OPCODE_FMASK); 480b054d4f9SAlex Elder success = gsi_command(gsi, GSI_CH_CMD_OFFSET, val, completion); 481650d1603SAlex Elder 482b054d4f9SAlex Elder /* Disable the interrupt again */ 483b054d4f9SAlex Elder gsi_irq_type_disable(gsi, GSI_CH_CTRL); 484b054d4f9SAlex Elder iowrite32(0, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_MSK_OFFSET); 485b054d4f9SAlex Elder 486b054d4f9SAlex Elder if (success) 4871169318bSAlex Elder return; 488650d1603SAlex Elder 4898463488aSAlex Elder dev_err(dev, "GSI command %u for channel %u timed out, state %u\n", 490a2003b30SAlex Elder opcode, channel_id, gsi_channel_state(channel)); 491650d1603SAlex Elder } 492650d1603SAlex Elder 493650d1603SAlex Elder /* Allocate GSI channel in NOT_ALLOCATED state */ 494650d1603SAlex Elder static int gsi_channel_alloc_command(struct gsi *gsi, u32 channel_id) 495650d1603SAlex Elder { 496650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 497a442b3c7SAlex Elder struct device *dev = gsi->dev; 498a2003b30SAlex Elder enum gsi_channel_state state; 499650d1603SAlex Elder 500650d1603SAlex Elder /* Get initial channel state */ 501a2003b30SAlex Elder state = gsi_channel_state(channel); 502a442b3c7SAlex Elder if (state != GSI_CHANNEL_STATE_NOT_ALLOCATED) { 503f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u before alloc\n", 504f8d3bdd5SAlex Elder channel_id, state); 505650d1603SAlex Elder return -EINVAL; 506a442b3c7SAlex Elder } 507650d1603SAlex Elder 5081169318bSAlex Elder gsi_channel_command(channel, GSI_CH_ALLOCATE); 509a2003b30SAlex Elder 5106ffddf3bSAlex Elder /* If successful the channel state will have changed */ 511a2003b30SAlex Elder state = gsi_channel_state(channel); 5126ffddf3bSAlex Elder if (state == GSI_CHANNEL_STATE_ALLOCATED) 5136ffddf3bSAlex Elder return 0; 5146ffddf3bSAlex Elder 515f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u after alloc\n", 516f8d3bdd5SAlex Elder channel_id, state); 517650d1603SAlex Elder 5186ffddf3bSAlex Elder return -EIO; 519650d1603SAlex Elder } 520650d1603SAlex Elder 521650d1603SAlex Elder /* Start an ALLOCATED channel */ 522650d1603SAlex Elder static int gsi_channel_start_command(struct gsi_channel *channel) 523650d1603SAlex Elder { 524a442b3c7SAlex Elder struct device *dev = channel->gsi->dev; 525a2003b30SAlex Elder enum gsi_channel_state state; 526650d1603SAlex Elder 527a2003b30SAlex Elder state = gsi_channel_state(channel); 528650d1603SAlex Elder if (state != GSI_CHANNEL_STATE_ALLOCATED && 529a442b3c7SAlex Elder state != GSI_CHANNEL_STATE_STOPPED) { 530f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u before start\n", 531f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 532650d1603SAlex Elder return -EINVAL; 533a442b3c7SAlex Elder } 534650d1603SAlex Elder 5351169318bSAlex Elder gsi_channel_command(channel, GSI_CH_START); 536a2003b30SAlex Elder 5376ffddf3bSAlex Elder /* If successful the channel state will have changed */ 538a2003b30SAlex Elder state = gsi_channel_state(channel); 5396ffddf3bSAlex Elder if (state == GSI_CHANNEL_STATE_STARTED) 5406ffddf3bSAlex Elder return 0; 5416ffddf3bSAlex Elder 542f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u after start\n", 543f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 544650d1603SAlex Elder 5456ffddf3bSAlex Elder return -EIO; 546650d1603SAlex Elder } 547650d1603SAlex Elder 548650d1603SAlex Elder /* Stop a GSI channel in STARTED state */ 549650d1603SAlex Elder static int gsi_channel_stop_command(struct gsi_channel *channel) 550650d1603SAlex Elder { 551a442b3c7SAlex Elder struct device *dev = channel->gsi->dev; 552a2003b30SAlex Elder enum gsi_channel_state state; 553650d1603SAlex Elder 554a2003b30SAlex Elder state = gsi_channel_state(channel); 5555468cbcdSAlex Elder 5565468cbcdSAlex Elder /* Channel could have entered STOPPED state since last call 5575468cbcdSAlex Elder * if it timed out. If so, we're done. 5585468cbcdSAlex Elder */ 5595468cbcdSAlex Elder if (state == GSI_CHANNEL_STATE_STOPPED) 5605468cbcdSAlex Elder return 0; 5615468cbcdSAlex Elder 562650d1603SAlex Elder if (state != GSI_CHANNEL_STATE_STARTED && 563a442b3c7SAlex Elder state != GSI_CHANNEL_STATE_STOP_IN_PROC) { 564f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u before stop\n", 565f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 566650d1603SAlex Elder return -EINVAL; 567a442b3c7SAlex Elder } 568650d1603SAlex Elder 5691169318bSAlex Elder gsi_channel_command(channel, GSI_CH_STOP); 570a2003b30SAlex Elder 5716ffddf3bSAlex Elder /* If successful the channel state will have changed */ 572a2003b30SAlex Elder state = gsi_channel_state(channel); 5736ffddf3bSAlex Elder if (state == GSI_CHANNEL_STATE_STOPPED) 5746ffddf3bSAlex Elder return 0; 575650d1603SAlex Elder 576650d1603SAlex Elder /* We may have to try again if stop is in progress */ 577a2003b30SAlex Elder if (state == GSI_CHANNEL_STATE_STOP_IN_PROC) 578650d1603SAlex Elder return -EAGAIN; 579650d1603SAlex Elder 580f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u after stop\n", 581f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 582650d1603SAlex Elder 583650d1603SAlex Elder return -EIO; 584650d1603SAlex Elder } 585650d1603SAlex Elder 586650d1603SAlex Elder /* Reset a GSI channel in ALLOCATED or ERROR state. */ 587650d1603SAlex Elder static void gsi_channel_reset_command(struct gsi_channel *channel) 588650d1603SAlex Elder { 589a442b3c7SAlex Elder struct device *dev = channel->gsi->dev; 590a2003b30SAlex Elder enum gsi_channel_state state; 591650d1603SAlex Elder 592650d1603SAlex Elder msleep(1); /* A short delay is required before a RESET command */ 593650d1603SAlex Elder 594a2003b30SAlex Elder state = gsi_channel_state(channel); 595a2003b30SAlex Elder if (state != GSI_CHANNEL_STATE_STOPPED && 596a2003b30SAlex Elder state != GSI_CHANNEL_STATE_ERROR) { 5975d28913dSAlex Elder /* No need to reset a channel already in ALLOCATED state */ 5985d28913dSAlex Elder if (state != GSI_CHANNEL_STATE_ALLOCATED) 599f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u before reset\n", 600f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 601650d1603SAlex Elder return; 602650d1603SAlex Elder } 603650d1603SAlex Elder 6041169318bSAlex Elder gsi_channel_command(channel, GSI_CH_RESET); 605a2003b30SAlex Elder 6066ffddf3bSAlex Elder /* If successful the channel state will have changed */ 607a2003b30SAlex Elder state = gsi_channel_state(channel); 6086ffddf3bSAlex Elder if (state != GSI_CHANNEL_STATE_ALLOCATED) 609f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u after reset\n", 610f8d3bdd5SAlex Elder gsi_channel_id(channel), state); 611650d1603SAlex Elder } 612650d1603SAlex Elder 613650d1603SAlex Elder /* Deallocate an ALLOCATED GSI channel */ 614650d1603SAlex Elder static void gsi_channel_de_alloc_command(struct gsi *gsi, u32 channel_id) 615650d1603SAlex Elder { 616650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 617a442b3c7SAlex Elder struct device *dev = gsi->dev; 618a2003b30SAlex Elder enum gsi_channel_state state; 619650d1603SAlex Elder 620a2003b30SAlex Elder state = gsi_channel_state(channel); 621a2003b30SAlex Elder if (state != GSI_CHANNEL_STATE_ALLOCATED) { 622f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u before dealloc\n", 623f8d3bdd5SAlex Elder channel_id, state); 624650d1603SAlex Elder return; 625650d1603SAlex Elder } 626650d1603SAlex Elder 6271169318bSAlex Elder gsi_channel_command(channel, GSI_CH_DE_ALLOC); 628a2003b30SAlex Elder 6296ffddf3bSAlex Elder /* If successful the channel state will have changed */ 630a2003b30SAlex Elder state = gsi_channel_state(channel); 6316ffddf3bSAlex Elder 6326ffddf3bSAlex Elder if (state != GSI_CHANNEL_STATE_NOT_ALLOCATED) 633f8d3bdd5SAlex Elder dev_err(dev, "channel %u bad state %u after dealloc\n", 634f8d3bdd5SAlex Elder channel_id, state); 635650d1603SAlex Elder } 636650d1603SAlex Elder 637650d1603SAlex Elder /* Ring an event ring doorbell, reporting the last entry processed by the AP. 638650d1603SAlex Elder * The index argument (modulo the ring count) is the first unfilled entry, so 639650d1603SAlex Elder * we supply one less than that with the doorbell. Update the event ring 640650d1603SAlex Elder * index field with the value provided. 641650d1603SAlex Elder */ 642650d1603SAlex Elder static void gsi_evt_ring_doorbell(struct gsi *gsi, u32 evt_ring_id, u32 index) 643650d1603SAlex Elder { 644650d1603SAlex Elder struct gsi_ring *ring = &gsi->evt_ring[evt_ring_id].ring; 645650d1603SAlex Elder u32 val; 646650d1603SAlex Elder 647650d1603SAlex Elder ring->index = index; /* Next unused entry */ 648650d1603SAlex Elder 649650d1603SAlex Elder /* Note: index *must* be used modulo the ring count here */ 650650d1603SAlex Elder val = gsi_ring_addr(ring, (index - 1) % ring->count); 651650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_EV_CH_E_DOORBELL_0_OFFSET(evt_ring_id)); 652650d1603SAlex Elder } 653650d1603SAlex Elder 654650d1603SAlex Elder /* Program an event ring for use */ 655650d1603SAlex Elder static void gsi_evt_ring_program(struct gsi *gsi, u32 evt_ring_id) 656650d1603SAlex Elder { 657650d1603SAlex Elder struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id]; 658650d1603SAlex Elder size_t size = evt_ring->ring.count * GSI_RING_ELEMENT_SIZE; 659650d1603SAlex Elder u32 val; 660650d1603SAlex Elder 66146dda53eSAlex Elder /* We program all event rings as GPI type/protocol */ 66246dda53eSAlex Elder val = u32_encode_bits(GSI_CHANNEL_TYPE_GPI, EV_CHTYPE_FMASK); 663650d1603SAlex Elder val |= EV_INTYPE_FMASK; 664650d1603SAlex Elder val |= u32_encode_bits(GSI_RING_ELEMENT_SIZE, EV_ELEMENT_SIZE_FMASK); 665650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_0_OFFSET(evt_ring_id)); 666650d1603SAlex Elder 667650d1603SAlex Elder val = u32_encode_bits(size, EV_R_LENGTH_FMASK); 668650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_1_OFFSET(evt_ring_id)); 669650d1603SAlex Elder 670650d1603SAlex Elder /* The context 2 and 3 registers store the low-order and 671650d1603SAlex Elder * high-order 32 bits of the address of the event ring, 672650d1603SAlex Elder * respectively. 673650d1603SAlex Elder */ 674650d1603SAlex Elder val = evt_ring->ring.addr & GENMASK(31, 0); 675650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_2_OFFSET(evt_ring_id)); 676650d1603SAlex Elder 677650d1603SAlex Elder val = evt_ring->ring.addr >> 32; 678650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_3_OFFSET(evt_ring_id)); 679650d1603SAlex Elder 680650d1603SAlex Elder /* Enable interrupt moderation by setting the moderation delay */ 681650d1603SAlex Elder val = u32_encode_bits(GSI_EVT_RING_INT_MODT, MODT_FMASK); 682650d1603SAlex Elder val |= u32_encode_bits(1, MODC_FMASK); /* comes from channel */ 683650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_8_OFFSET(evt_ring_id)); 684650d1603SAlex Elder 685650d1603SAlex Elder /* No MSI write data, and MSI address high and low address is 0 */ 686650d1603SAlex Elder iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_9_OFFSET(evt_ring_id)); 687650d1603SAlex Elder iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_10_OFFSET(evt_ring_id)); 688650d1603SAlex Elder iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_11_OFFSET(evt_ring_id)); 689650d1603SAlex Elder 690650d1603SAlex Elder /* We don't need to get event read pointer updates */ 691650d1603SAlex Elder iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_12_OFFSET(evt_ring_id)); 692650d1603SAlex Elder iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_13_OFFSET(evt_ring_id)); 693650d1603SAlex Elder 694650d1603SAlex Elder /* Finally, tell the hardware we've completed event 0 (arbitrary) */ 695650d1603SAlex Elder gsi_evt_ring_doorbell(gsi, evt_ring_id, 0); 696650d1603SAlex Elder } 697650d1603SAlex Elder 698650d1603SAlex Elder /* Return the last (most recent) transaction completed on a channel. */ 699650d1603SAlex Elder static struct gsi_trans *gsi_channel_trans_last(struct gsi_channel *channel) 700650d1603SAlex Elder { 701650d1603SAlex Elder struct gsi_trans_info *trans_info = &channel->trans_info; 702650d1603SAlex Elder struct gsi_trans *trans; 703650d1603SAlex Elder 704650d1603SAlex Elder spin_lock_bh(&trans_info->spinlock); 705650d1603SAlex Elder 706650d1603SAlex Elder if (!list_empty(&trans_info->complete)) 707650d1603SAlex Elder trans = list_last_entry(&trans_info->complete, 708650d1603SAlex Elder struct gsi_trans, links); 709650d1603SAlex Elder else if (!list_empty(&trans_info->polled)) 710650d1603SAlex Elder trans = list_last_entry(&trans_info->polled, 711650d1603SAlex Elder struct gsi_trans, links); 712650d1603SAlex Elder else 713650d1603SAlex Elder trans = NULL; 714650d1603SAlex Elder 715650d1603SAlex Elder /* Caller will wait for this, so take a reference */ 716650d1603SAlex Elder if (trans) 717650d1603SAlex Elder refcount_inc(&trans->refcount); 718650d1603SAlex Elder 719650d1603SAlex Elder spin_unlock_bh(&trans_info->spinlock); 720650d1603SAlex Elder 721650d1603SAlex Elder return trans; 722650d1603SAlex Elder } 723650d1603SAlex Elder 724650d1603SAlex Elder /* Wait for transaction activity on a channel to complete */ 725650d1603SAlex Elder static void gsi_channel_trans_quiesce(struct gsi_channel *channel) 726650d1603SAlex Elder { 727650d1603SAlex Elder struct gsi_trans *trans; 728650d1603SAlex Elder 729650d1603SAlex Elder /* Get the last transaction, and wait for it to complete */ 730650d1603SAlex Elder trans = gsi_channel_trans_last(channel); 731650d1603SAlex Elder if (trans) { 732650d1603SAlex Elder wait_for_completion(&trans->completion); 733650d1603SAlex Elder gsi_trans_free(trans); 734650d1603SAlex Elder } 735650d1603SAlex Elder } 736650d1603SAlex Elder 737650d1603SAlex Elder /* Stop channel activity. Transactions may not be allocated until thawed. */ 738650d1603SAlex Elder static void gsi_channel_freeze(struct gsi_channel *channel) 739650d1603SAlex Elder { 740650d1603SAlex Elder gsi_channel_trans_quiesce(channel); 741650d1603SAlex Elder 742650d1603SAlex Elder napi_disable(&channel->napi); 743650d1603SAlex Elder 744650d1603SAlex Elder gsi_irq_ieob_disable(channel->gsi, channel->evt_ring_id); 745650d1603SAlex Elder } 746650d1603SAlex Elder 747650d1603SAlex Elder /* Allow transactions to be used on the channel again. */ 748650d1603SAlex Elder static void gsi_channel_thaw(struct gsi_channel *channel) 749650d1603SAlex Elder { 750650d1603SAlex Elder gsi_irq_ieob_enable(channel->gsi, channel->evt_ring_id); 751650d1603SAlex Elder 752650d1603SAlex Elder napi_enable(&channel->napi); 753650d1603SAlex Elder } 754650d1603SAlex Elder 755650d1603SAlex Elder /* Program a channel for use */ 756650d1603SAlex Elder static void gsi_channel_program(struct gsi_channel *channel, bool doorbell) 757650d1603SAlex Elder { 758650d1603SAlex Elder size_t size = channel->tre_ring.count * GSI_RING_ELEMENT_SIZE; 759650d1603SAlex Elder u32 channel_id = gsi_channel_id(channel); 760650d1603SAlex Elder union gsi_channel_scratch scr = { }; 761650d1603SAlex Elder struct gsi_channel_scratch_gpi *gpi; 762650d1603SAlex Elder struct gsi *gsi = channel->gsi; 763650d1603SAlex Elder u32 wrr_weight = 0; 764650d1603SAlex Elder u32 val; 765650d1603SAlex Elder 766650d1603SAlex Elder /* Arbitrarily pick TRE 0 as the first channel element to use */ 767650d1603SAlex Elder channel->tre_ring.index = 0; 768650d1603SAlex Elder 76946dda53eSAlex Elder /* We program all channels as GPI type/protocol */ 77046dda53eSAlex Elder val = u32_encode_bits(GSI_CHANNEL_TYPE_GPI, CHTYPE_PROTOCOL_FMASK); 771650d1603SAlex Elder if (channel->toward_ipa) 772650d1603SAlex Elder val |= CHTYPE_DIR_FMASK; 773650d1603SAlex Elder val |= u32_encode_bits(channel->evt_ring_id, ERINDEX_FMASK); 774650d1603SAlex Elder val |= u32_encode_bits(GSI_RING_ELEMENT_SIZE, ELEMENT_SIZE_FMASK); 775650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_CNTXT_0_OFFSET(channel_id)); 776650d1603SAlex Elder 777650d1603SAlex Elder val = u32_encode_bits(size, R_LENGTH_FMASK); 778650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_CNTXT_1_OFFSET(channel_id)); 779650d1603SAlex Elder 780650d1603SAlex Elder /* The context 2 and 3 registers store the low-order and 781650d1603SAlex Elder * high-order 32 bits of the address of the channel ring, 782650d1603SAlex Elder * respectively. 783650d1603SAlex Elder */ 784650d1603SAlex Elder val = channel->tre_ring.addr & GENMASK(31, 0); 785650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_CNTXT_2_OFFSET(channel_id)); 786650d1603SAlex Elder 787650d1603SAlex Elder val = channel->tre_ring.addr >> 32; 788650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_CNTXT_3_OFFSET(channel_id)); 789650d1603SAlex Elder 790650d1603SAlex Elder /* Command channel gets low weighted round-robin priority */ 791650d1603SAlex Elder if (channel->command) 792650d1603SAlex Elder wrr_weight = field_max(WRR_WEIGHT_FMASK); 793650d1603SAlex Elder val = u32_encode_bits(wrr_weight, WRR_WEIGHT_FMASK); 794650d1603SAlex Elder 795650d1603SAlex Elder /* Max prefetch is 1 segment (do not set MAX_PREFETCH_FMASK) */ 796650d1603SAlex Elder 797ce54993dSAlex Elder /* We enable the doorbell engine for IPA v3.5.1 */ 798ce54993dSAlex Elder if (gsi->version == IPA_VERSION_3_5_1 && doorbell) 799650d1603SAlex Elder val |= USE_DB_ENG_FMASK; 800650d1603SAlex Elder 8019f848198SAlex Elder /* v4.0 introduces an escape buffer for prefetch. We use it 8029f848198SAlex Elder * on all but the AP command channel. 8039f848198SAlex Elder */ 804b0b6f0ddSAlex Elder if (gsi->version != IPA_VERSION_3_5_1 && !channel->command) { 805b0b6f0ddSAlex Elder /* If not otherwise set, prefetch buffers are used */ 806b0b6f0ddSAlex Elder if (gsi->version < IPA_VERSION_4_5) 807650d1603SAlex Elder val |= USE_ESCAPE_BUF_ONLY_FMASK; 808b0b6f0ddSAlex Elder else 809b0b6f0ddSAlex Elder val |= u32_encode_bits(GSI_ESCAPE_BUF_ONLY, 810b0b6f0ddSAlex Elder PREFETCH_MODE_FMASK); 811b0b6f0ddSAlex Elder } 812650d1603SAlex Elder 813650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_QOS_OFFSET(channel_id)); 814650d1603SAlex Elder 815650d1603SAlex Elder /* Now update the scratch registers for GPI protocol */ 816650d1603SAlex Elder gpi = &scr.gpi; 817650d1603SAlex Elder gpi->max_outstanding_tre = gsi_channel_trans_tre_max(gsi, channel_id) * 818650d1603SAlex Elder GSI_RING_ELEMENT_SIZE; 819650d1603SAlex Elder gpi->outstanding_threshold = 2 * GSI_RING_ELEMENT_SIZE; 820650d1603SAlex Elder 821650d1603SAlex Elder val = scr.data.word1; 822650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_SCRATCH_0_OFFSET(channel_id)); 823650d1603SAlex Elder 824650d1603SAlex Elder val = scr.data.word2; 825650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_SCRATCH_1_OFFSET(channel_id)); 826650d1603SAlex Elder 827650d1603SAlex Elder val = scr.data.word3; 828650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_SCRATCH_2_OFFSET(channel_id)); 829650d1603SAlex Elder 830650d1603SAlex Elder /* We must preserve the upper 16 bits of the last scratch register. 831650d1603SAlex Elder * The next sequence assumes those bits remain unchanged between the 832650d1603SAlex Elder * read and the write. 833650d1603SAlex Elder */ 834650d1603SAlex Elder val = ioread32(gsi->virt + GSI_CH_C_SCRATCH_3_OFFSET(channel_id)); 835650d1603SAlex Elder val = (scr.data.word4 & GENMASK(31, 16)) | (val & GENMASK(15, 0)); 836650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_SCRATCH_3_OFFSET(channel_id)); 837650d1603SAlex Elder 838650d1603SAlex Elder /* All done! */ 839650d1603SAlex Elder } 840650d1603SAlex Elder 841650d1603SAlex Elder static void gsi_channel_deprogram(struct gsi_channel *channel) 842650d1603SAlex Elder { 843650d1603SAlex Elder /* Nothing to do */ 844650d1603SAlex Elder } 845650d1603SAlex Elder 846650d1603SAlex Elder /* Start an allocated GSI channel */ 847650d1603SAlex Elder int gsi_channel_start(struct gsi *gsi, u32 channel_id) 848650d1603SAlex Elder { 849650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 850650d1603SAlex Elder int ret; 851650d1603SAlex Elder 852650d1603SAlex Elder mutex_lock(&gsi->mutex); 853650d1603SAlex Elder 854650d1603SAlex Elder ret = gsi_channel_start_command(channel); 855650d1603SAlex Elder 856650d1603SAlex Elder mutex_unlock(&gsi->mutex); 857650d1603SAlex Elder 858650d1603SAlex Elder gsi_channel_thaw(channel); 859650d1603SAlex Elder 860650d1603SAlex Elder return ret; 861650d1603SAlex Elder } 862650d1603SAlex Elder 863650d1603SAlex Elder /* Stop a started channel */ 864650d1603SAlex Elder int gsi_channel_stop(struct gsi *gsi, u32 channel_id) 865650d1603SAlex Elder { 866650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 867650d1603SAlex Elder u32 retries; 868650d1603SAlex Elder int ret; 869650d1603SAlex Elder 870650d1603SAlex Elder gsi_channel_freeze(channel); 871650d1603SAlex Elder 872650d1603SAlex Elder /* RX channels might require a little time to enter STOPPED state */ 873650d1603SAlex Elder retries = channel->toward_ipa ? 0 : GSI_CHANNEL_STOP_RX_RETRIES; 874650d1603SAlex Elder 875650d1603SAlex Elder mutex_lock(&gsi->mutex); 876650d1603SAlex Elder 877650d1603SAlex Elder do { 878650d1603SAlex Elder ret = gsi_channel_stop_command(channel); 879650d1603SAlex Elder if (ret != -EAGAIN) 880650d1603SAlex Elder break; 881650d1603SAlex Elder msleep(1); 882650d1603SAlex Elder } while (retries--); 883650d1603SAlex Elder 884650d1603SAlex Elder mutex_unlock(&gsi->mutex); 885650d1603SAlex Elder 886650d1603SAlex Elder /* Thaw the channel if we need to retry (or on error) */ 887650d1603SAlex Elder if (ret) 888650d1603SAlex Elder gsi_channel_thaw(channel); 889650d1603SAlex Elder 890650d1603SAlex Elder return ret; 891650d1603SAlex Elder } 892650d1603SAlex Elder 893ce54993dSAlex Elder /* Reset and reconfigure a channel, (possibly) enabling the doorbell engine */ 894ce54993dSAlex Elder void gsi_channel_reset(struct gsi *gsi, u32 channel_id, bool doorbell) 895650d1603SAlex Elder { 896650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 897650d1603SAlex Elder 898650d1603SAlex Elder mutex_lock(&gsi->mutex); 899650d1603SAlex Elder 900650d1603SAlex Elder gsi_channel_reset_command(channel); 901a3f2405bSAlex Elder /* Due to a hardware quirk we may need to reset RX channels twice. */ 9029de4a4ccSAlex Elder if (gsi->version == IPA_VERSION_3_5_1 && !channel->toward_ipa) 903650d1603SAlex Elder gsi_channel_reset_command(channel); 904650d1603SAlex Elder 905ce54993dSAlex Elder gsi_channel_program(channel, doorbell); 906650d1603SAlex Elder gsi_channel_trans_cancel_pending(channel); 907650d1603SAlex Elder 908650d1603SAlex Elder mutex_unlock(&gsi->mutex); 909650d1603SAlex Elder } 910650d1603SAlex Elder 911650d1603SAlex Elder /* Stop a STARTED channel for suspend (using stop if requested) */ 912650d1603SAlex Elder int gsi_channel_suspend(struct gsi *gsi, u32 channel_id, bool stop) 913650d1603SAlex Elder { 914650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 915650d1603SAlex Elder 916650d1603SAlex Elder if (stop) 917650d1603SAlex Elder return gsi_channel_stop(gsi, channel_id); 918650d1603SAlex Elder 919650d1603SAlex Elder gsi_channel_freeze(channel); 920650d1603SAlex Elder 921650d1603SAlex Elder return 0; 922650d1603SAlex Elder } 923650d1603SAlex Elder 924650d1603SAlex Elder /* Resume a suspended channel (starting will be requested if STOPPED) */ 925650d1603SAlex Elder int gsi_channel_resume(struct gsi *gsi, u32 channel_id, bool start) 926650d1603SAlex Elder { 927650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 928650d1603SAlex Elder 929650d1603SAlex Elder if (start) 930650d1603SAlex Elder return gsi_channel_start(gsi, channel_id); 931650d1603SAlex Elder 932650d1603SAlex Elder gsi_channel_thaw(channel); 933650d1603SAlex Elder 934650d1603SAlex Elder return 0; 935650d1603SAlex Elder } 936650d1603SAlex Elder 937650d1603SAlex Elder /** 938650d1603SAlex Elder * gsi_channel_tx_queued() - Report queued TX transfers for a channel 939650d1603SAlex Elder * @channel: Channel for which to report 940650d1603SAlex Elder * 941650d1603SAlex Elder * Report to the network stack the number of bytes and transactions that 942650d1603SAlex Elder * have been queued to hardware since last call. This and the next function 943650d1603SAlex Elder * supply information used by the network stack for throttling. 944650d1603SAlex Elder * 945650d1603SAlex Elder * For each channel we track the number of transactions used and bytes of 946650d1603SAlex Elder * data those transactions represent. We also track what those values are 947650d1603SAlex Elder * each time this function is called. Subtracting the two tells us 948650d1603SAlex Elder * the number of bytes and transactions that have been added between 949650d1603SAlex Elder * successive calls. 950650d1603SAlex Elder * 951650d1603SAlex Elder * Calling this each time we ring the channel doorbell allows us to 952650d1603SAlex Elder * provide accurate information to the network stack about how much 953650d1603SAlex Elder * work we've given the hardware at any point in time. 954650d1603SAlex Elder */ 955650d1603SAlex Elder void gsi_channel_tx_queued(struct gsi_channel *channel) 956650d1603SAlex Elder { 957650d1603SAlex Elder u32 trans_count; 958650d1603SAlex Elder u32 byte_count; 959650d1603SAlex Elder 960650d1603SAlex Elder byte_count = channel->byte_count - channel->queued_byte_count; 961650d1603SAlex Elder trans_count = channel->trans_count - channel->queued_trans_count; 962650d1603SAlex Elder channel->queued_byte_count = channel->byte_count; 963650d1603SAlex Elder channel->queued_trans_count = channel->trans_count; 964650d1603SAlex Elder 965650d1603SAlex Elder ipa_gsi_channel_tx_queued(channel->gsi, gsi_channel_id(channel), 966650d1603SAlex Elder trans_count, byte_count); 967650d1603SAlex Elder } 968650d1603SAlex Elder 969650d1603SAlex Elder /** 970650d1603SAlex Elder * gsi_channel_tx_update() - Report completed TX transfers 971650d1603SAlex Elder * @channel: Channel that has completed transmitting packets 972650d1603SAlex Elder * @trans: Last transation known to be complete 973650d1603SAlex Elder * 974650d1603SAlex Elder * Compute the number of transactions and bytes that have been transferred 975650d1603SAlex Elder * over a TX channel since the given transaction was committed. Report this 976650d1603SAlex Elder * information to the network stack. 977650d1603SAlex Elder * 978650d1603SAlex Elder * At the time a transaction is committed, we record its channel's 979650d1603SAlex Elder * committed transaction and byte counts *in the transaction*. 980650d1603SAlex Elder * Completions are signaled by the hardware with an interrupt, and 981650d1603SAlex Elder * we can determine the latest completed transaction at that time. 982650d1603SAlex Elder * 983650d1603SAlex Elder * The difference between the byte/transaction count recorded in 984650d1603SAlex Elder * the transaction and the count last time we recorded a completion 985650d1603SAlex Elder * tells us exactly how much data has been transferred between 986650d1603SAlex Elder * completions. 987650d1603SAlex Elder * 988650d1603SAlex Elder * Calling this each time we learn of a newly-completed transaction 989650d1603SAlex Elder * allows us to provide accurate information to the network stack 990650d1603SAlex Elder * about how much work has been completed by the hardware at a given 991650d1603SAlex Elder * point in time. 992650d1603SAlex Elder */ 993650d1603SAlex Elder static void 994650d1603SAlex Elder gsi_channel_tx_update(struct gsi_channel *channel, struct gsi_trans *trans) 995650d1603SAlex Elder { 996650d1603SAlex Elder u64 byte_count = trans->byte_count + trans->len; 997650d1603SAlex Elder u64 trans_count = trans->trans_count + 1; 998650d1603SAlex Elder 999650d1603SAlex Elder byte_count -= channel->compl_byte_count; 1000650d1603SAlex Elder channel->compl_byte_count += byte_count; 1001650d1603SAlex Elder trans_count -= channel->compl_trans_count; 1002650d1603SAlex Elder channel->compl_trans_count += trans_count; 1003650d1603SAlex Elder 1004650d1603SAlex Elder ipa_gsi_channel_tx_completed(channel->gsi, gsi_channel_id(channel), 1005650d1603SAlex Elder trans_count, byte_count); 1006650d1603SAlex Elder } 1007650d1603SAlex Elder 1008650d1603SAlex Elder /* Channel control interrupt handler */ 1009650d1603SAlex Elder static void gsi_isr_chan_ctrl(struct gsi *gsi) 1010650d1603SAlex Elder { 1011650d1603SAlex Elder u32 channel_mask; 1012650d1603SAlex Elder 1013650d1603SAlex Elder channel_mask = ioread32(gsi->virt + GSI_CNTXT_SRC_CH_IRQ_OFFSET); 1014650d1603SAlex Elder iowrite32(channel_mask, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_CLR_OFFSET); 1015650d1603SAlex Elder 1016650d1603SAlex Elder while (channel_mask) { 1017650d1603SAlex Elder u32 channel_id = __ffs(channel_mask); 1018650d1603SAlex Elder struct gsi_channel *channel; 1019650d1603SAlex Elder 1020650d1603SAlex Elder channel_mask ^= BIT(channel_id); 1021650d1603SAlex Elder 1022650d1603SAlex Elder channel = &gsi->channel[channel_id]; 1023650d1603SAlex Elder 1024650d1603SAlex Elder complete(&channel->completion); 1025650d1603SAlex Elder } 1026650d1603SAlex Elder } 1027650d1603SAlex Elder 1028650d1603SAlex Elder /* Event ring control interrupt handler */ 1029650d1603SAlex Elder static void gsi_isr_evt_ctrl(struct gsi *gsi) 1030650d1603SAlex Elder { 1031650d1603SAlex Elder u32 event_mask; 1032650d1603SAlex Elder 1033650d1603SAlex Elder event_mask = ioread32(gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_OFFSET); 1034650d1603SAlex Elder iowrite32(event_mask, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_CLR_OFFSET); 1035650d1603SAlex Elder 1036650d1603SAlex Elder while (event_mask) { 1037650d1603SAlex Elder u32 evt_ring_id = __ffs(event_mask); 1038650d1603SAlex Elder struct gsi_evt_ring *evt_ring; 1039650d1603SAlex Elder 1040650d1603SAlex Elder event_mask ^= BIT(evt_ring_id); 1041650d1603SAlex Elder 1042650d1603SAlex Elder evt_ring = &gsi->evt_ring[evt_ring_id]; 1043650d1603SAlex Elder evt_ring->state = gsi_evt_ring_state(gsi, evt_ring_id); 1044650d1603SAlex Elder 1045650d1603SAlex Elder complete(&evt_ring->completion); 1046650d1603SAlex Elder } 1047650d1603SAlex Elder } 1048650d1603SAlex Elder 1049650d1603SAlex Elder /* Global channel error interrupt handler */ 1050650d1603SAlex Elder static void 1051650d1603SAlex Elder gsi_isr_glob_chan_err(struct gsi *gsi, u32 err_ee, u32 channel_id, u32 code) 1052650d1603SAlex Elder { 10537b0ac8f6SAlex Elder if (code == GSI_OUT_OF_RESOURCES) { 1054650d1603SAlex Elder dev_err(gsi->dev, "channel %u out of resources\n", channel_id); 1055650d1603SAlex Elder complete(&gsi->channel[channel_id].completion); 1056650d1603SAlex Elder return; 1057650d1603SAlex Elder } 1058650d1603SAlex Elder 1059650d1603SAlex Elder /* Report, but otherwise ignore all other error codes */ 1060650d1603SAlex Elder dev_err(gsi->dev, "channel %u global error ee 0x%08x code 0x%08x\n", 1061650d1603SAlex Elder channel_id, err_ee, code); 1062650d1603SAlex Elder } 1063650d1603SAlex Elder 1064650d1603SAlex Elder /* Global event error interrupt handler */ 1065650d1603SAlex Elder static void 1066650d1603SAlex Elder gsi_isr_glob_evt_err(struct gsi *gsi, u32 err_ee, u32 evt_ring_id, u32 code) 1067650d1603SAlex Elder { 10687b0ac8f6SAlex Elder if (code == GSI_OUT_OF_RESOURCES) { 1069650d1603SAlex Elder struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id]; 1070650d1603SAlex Elder u32 channel_id = gsi_channel_id(evt_ring->channel); 1071650d1603SAlex Elder 1072650d1603SAlex Elder complete(&evt_ring->completion); 1073650d1603SAlex Elder dev_err(gsi->dev, "evt_ring for channel %u out of resources\n", 1074650d1603SAlex Elder channel_id); 1075650d1603SAlex Elder return; 1076650d1603SAlex Elder } 1077650d1603SAlex Elder 1078650d1603SAlex Elder /* Report, but otherwise ignore all other error codes */ 1079650d1603SAlex Elder dev_err(gsi->dev, "event ring %u global error ee %u code 0x%08x\n", 1080650d1603SAlex Elder evt_ring_id, err_ee, code); 1081650d1603SAlex Elder } 1082650d1603SAlex Elder 1083650d1603SAlex Elder /* Global error interrupt handler */ 1084650d1603SAlex Elder static void gsi_isr_glob_err(struct gsi *gsi) 1085650d1603SAlex Elder { 1086650d1603SAlex Elder enum gsi_err_type type; 1087650d1603SAlex Elder enum gsi_err_code code; 1088650d1603SAlex Elder u32 which; 1089650d1603SAlex Elder u32 val; 1090650d1603SAlex Elder u32 ee; 1091650d1603SAlex Elder 1092650d1603SAlex Elder /* Get the logged error, then reinitialize the log */ 1093650d1603SAlex Elder val = ioread32(gsi->virt + GSI_ERROR_LOG_OFFSET); 1094650d1603SAlex Elder iowrite32(0, gsi->virt + GSI_ERROR_LOG_OFFSET); 1095650d1603SAlex Elder iowrite32(~0, gsi->virt + GSI_ERROR_LOG_CLR_OFFSET); 1096650d1603SAlex Elder 1097650d1603SAlex Elder ee = u32_get_bits(val, ERR_EE_FMASK); 1098650d1603SAlex Elder type = u32_get_bits(val, ERR_TYPE_FMASK); 1099d6c9e3f5SAlex Elder which = u32_get_bits(val, ERR_VIRT_IDX_FMASK); 1100650d1603SAlex Elder code = u32_get_bits(val, ERR_CODE_FMASK); 1101650d1603SAlex Elder 1102650d1603SAlex Elder if (type == GSI_ERR_TYPE_CHAN) 1103650d1603SAlex Elder gsi_isr_glob_chan_err(gsi, ee, which, code); 1104650d1603SAlex Elder else if (type == GSI_ERR_TYPE_EVT) 1105650d1603SAlex Elder gsi_isr_glob_evt_err(gsi, ee, which, code); 1106650d1603SAlex Elder else /* type GSI_ERR_TYPE_GLOB should be fatal */ 1107650d1603SAlex Elder dev_err(gsi->dev, "unexpected global error 0x%08x\n", type); 1108650d1603SAlex Elder } 1109650d1603SAlex Elder 1110650d1603SAlex Elder /* Generic EE interrupt handler */ 1111650d1603SAlex Elder static void gsi_isr_gp_int1(struct gsi *gsi) 1112650d1603SAlex Elder { 1113650d1603SAlex Elder u32 result; 1114650d1603SAlex Elder u32 val; 1115650d1603SAlex Elder 1116f849afccSAlex Elder /* This interrupt is used to handle completions of the two GENERIC 1117f849afccSAlex Elder * GSI commands. We use these to allocate and halt channels on 1118f849afccSAlex Elder * the modem's behalf due to a hardware quirk on IPA v4.2. Once 1119f849afccSAlex Elder * allocated, the modem "owns" these channels, and as a result we 1120f849afccSAlex Elder * have no way of knowing the channel's state at any given time. 1121f849afccSAlex Elder * 1122f849afccSAlex Elder * It is recommended that we halt the modem channels we allocated 1123f849afccSAlex Elder * when shutting down, but it's possible the channel isn't running 1124f849afccSAlex Elder * at the time we issue the HALT command. We'll get an error in 1125f849afccSAlex Elder * that case, but it's harmless (the channel is already halted). 1126f849afccSAlex Elder * 1127f849afccSAlex Elder * For this reason, we silently ignore a CHANNEL_NOT_RUNNING error 1128f849afccSAlex Elder * if we receive it. 1129f849afccSAlex Elder */ 1130650d1603SAlex Elder val = ioread32(gsi->virt + GSI_CNTXT_SCRATCH_0_OFFSET); 1131650d1603SAlex Elder result = u32_get_bits(val, GENERIC_EE_RESULT_FMASK); 1132f849afccSAlex Elder 1133f849afccSAlex Elder switch (result) { 1134f849afccSAlex Elder case GENERIC_EE_SUCCESS: 1135f849afccSAlex Elder case GENERIC_EE_CHANNEL_NOT_RUNNING: 113611361456SAlex Elder gsi->result = 0; 113711361456SAlex Elder break; 113811361456SAlex Elder 113911361456SAlex Elder case GENERIC_EE_RETRY: 114011361456SAlex Elder gsi->result = -EAGAIN; 1141f849afccSAlex Elder break; 1142f849afccSAlex Elder 1143f849afccSAlex Elder default: 1144650d1603SAlex Elder dev_err(gsi->dev, "global INT1 generic result %u\n", result); 114511361456SAlex Elder gsi->result = -EIO; 1146f849afccSAlex Elder break; 1147f849afccSAlex Elder } 1148650d1603SAlex Elder 1149650d1603SAlex Elder complete(&gsi->completion); 1150650d1603SAlex Elder } 11510b1ba18aSAlex Elder 1152650d1603SAlex Elder /* Inter-EE interrupt handler */ 1153650d1603SAlex Elder static void gsi_isr_glob_ee(struct gsi *gsi) 1154650d1603SAlex Elder { 1155650d1603SAlex Elder u32 val; 1156650d1603SAlex Elder 1157650d1603SAlex Elder val = ioread32(gsi->virt + GSI_CNTXT_GLOB_IRQ_STTS_OFFSET); 1158650d1603SAlex Elder 11596c6358ccSAlex Elder if (val & BIT(ERROR_INT)) 1160650d1603SAlex Elder gsi_isr_glob_err(gsi); 1161650d1603SAlex Elder 1162650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_GLOB_IRQ_CLR_OFFSET); 1163650d1603SAlex Elder 11646c6358ccSAlex Elder val &= ~BIT(ERROR_INT); 1165650d1603SAlex Elder 11666c6358ccSAlex Elder if (val & BIT(GP_INT1)) { 11676c6358ccSAlex Elder val ^= BIT(GP_INT1); 1168650d1603SAlex Elder gsi_isr_gp_int1(gsi); 1169650d1603SAlex Elder } 1170650d1603SAlex Elder 1171650d1603SAlex Elder if (val) 1172650d1603SAlex Elder dev_err(gsi->dev, "unexpected global interrupt 0x%08x\n", val); 1173650d1603SAlex Elder } 1174650d1603SAlex Elder 1175650d1603SAlex Elder /* I/O completion interrupt event */ 1176650d1603SAlex Elder static void gsi_isr_ieob(struct gsi *gsi) 1177650d1603SAlex Elder { 1178650d1603SAlex Elder u32 event_mask; 1179650d1603SAlex Elder 1180650d1603SAlex Elder event_mask = ioread32(gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_OFFSET); 1181195ef57fSAlex Elder iowrite32(event_mask, gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_CLR_OFFSET); 1182650d1603SAlex Elder 1183650d1603SAlex Elder while (event_mask) { 1184650d1603SAlex Elder u32 evt_ring_id = __ffs(event_mask); 1185650d1603SAlex Elder 1186650d1603SAlex Elder event_mask ^= BIT(evt_ring_id); 1187650d1603SAlex Elder 1188650d1603SAlex Elder gsi_irq_ieob_disable(gsi, evt_ring_id); 1189650d1603SAlex Elder napi_schedule(&gsi->evt_ring[evt_ring_id].channel->napi); 1190650d1603SAlex Elder } 1191650d1603SAlex Elder } 1192650d1603SAlex Elder 1193650d1603SAlex Elder /* General event interrupts represent serious problems, so report them */ 1194650d1603SAlex Elder static void gsi_isr_general(struct gsi *gsi) 1195650d1603SAlex Elder { 1196650d1603SAlex Elder struct device *dev = gsi->dev; 1197650d1603SAlex Elder u32 val; 1198650d1603SAlex Elder 1199650d1603SAlex Elder val = ioread32(gsi->virt + GSI_CNTXT_GSI_IRQ_STTS_OFFSET); 1200650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_GSI_IRQ_CLR_OFFSET); 1201650d1603SAlex Elder 1202650d1603SAlex Elder dev_err(dev, "unexpected general interrupt 0x%08x\n", val); 1203650d1603SAlex Elder } 1204650d1603SAlex Elder 1205650d1603SAlex Elder /** 1206650d1603SAlex Elder * gsi_isr() - Top level GSI interrupt service routine 1207650d1603SAlex Elder * @irq: Interrupt number (ignored) 1208650d1603SAlex Elder * @dev_id: GSI pointer supplied to request_irq() 1209650d1603SAlex Elder * 1210650d1603SAlex Elder * This is the main handler function registered for the GSI IRQ. Each type 1211650d1603SAlex Elder * of interrupt has a separate handler function that is called from here. 1212650d1603SAlex Elder */ 1213650d1603SAlex Elder static irqreturn_t gsi_isr(int irq, void *dev_id) 1214650d1603SAlex Elder { 1215650d1603SAlex Elder struct gsi *gsi = dev_id; 1216650d1603SAlex Elder u32 intr_mask; 1217650d1603SAlex Elder u32 cnt = 0; 1218650d1603SAlex Elder 1219f9b28804SAlex Elder /* enum gsi_irq_type_id defines GSI interrupt types */ 1220650d1603SAlex Elder while ((intr_mask = ioread32(gsi->virt + GSI_CNTXT_TYPE_IRQ_OFFSET))) { 1221650d1603SAlex Elder /* intr_mask contains bitmask of pending GSI interrupts */ 1222650d1603SAlex Elder do { 1223650d1603SAlex Elder u32 gsi_intr = BIT(__ffs(intr_mask)); 1224650d1603SAlex Elder 1225650d1603SAlex Elder intr_mask ^= gsi_intr; 1226650d1603SAlex Elder 1227650d1603SAlex Elder switch (gsi_intr) { 1228f9b28804SAlex Elder case BIT(GSI_CH_CTRL): 1229650d1603SAlex Elder gsi_isr_chan_ctrl(gsi); 1230650d1603SAlex Elder break; 1231f9b28804SAlex Elder case BIT(GSI_EV_CTRL): 1232650d1603SAlex Elder gsi_isr_evt_ctrl(gsi); 1233650d1603SAlex Elder break; 1234f9b28804SAlex Elder case BIT(GSI_GLOB_EE): 1235650d1603SAlex Elder gsi_isr_glob_ee(gsi); 1236650d1603SAlex Elder break; 1237f9b28804SAlex Elder case BIT(GSI_IEOB): 1238650d1603SAlex Elder gsi_isr_ieob(gsi); 1239650d1603SAlex Elder break; 1240f9b28804SAlex Elder case BIT(GSI_GENERAL): 1241650d1603SAlex Elder gsi_isr_general(gsi); 1242650d1603SAlex Elder break; 1243650d1603SAlex Elder default: 1244650d1603SAlex Elder dev_err(gsi->dev, 12458463488aSAlex Elder "unrecognized interrupt type 0x%08x\n", 12468463488aSAlex Elder gsi_intr); 1247650d1603SAlex Elder break; 1248650d1603SAlex Elder } 1249650d1603SAlex Elder } while (intr_mask); 1250650d1603SAlex Elder 1251650d1603SAlex Elder if (++cnt > GSI_ISR_MAX_ITER) { 1252650d1603SAlex Elder dev_err(gsi->dev, "interrupt flood\n"); 1253650d1603SAlex Elder break; 1254650d1603SAlex Elder } 1255650d1603SAlex Elder } 1256650d1603SAlex Elder 1257650d1603SAlex Elder return IRQ_HANDLED; 1258650d1603SAlex Elder } 1259650d1603SAlex Elder 12600b8d6761SAlex Elder static int gsi_irq_init(struct gsi *gsi, struct platform_device *pdev) 12610b8d6761SAlex Elder { 12620b8d6761SAlex Elder struct device *dev = &pdev->dev; 12630b8d6761SAlex Elder unsigned int irq; 12640b8d6761SAlex Elder int ret; 12650b8d6761SAlex Elder 12660b8d6761SAlex Elder ret = platform_get_irq_byname(pdev, "gsi"); 12670b8d6761SAlex Elder if (ret <= 0) { 12680b8d6761SAlex Elder dev_err(dev, "DT error %d getting \"gsi\" IRQ property\n", ret); 12690b8d6761SAlex Elder return ret ? : -EINVAL; 12700b8d6761SAlex Elder } 12710b8d6761SAlex Elder irq = ret; 12720b8d6761SAlex Elder 12730b8d6761SAlex Elder ret = request_irq(irq, gsi_isr, 0, "gsi", gsi); 12740b8d6761SAlex Elder if (ret) { 12750b8d6761SAlex Elder dev_err(dev, "error %d requesting \"gsi\" IRQ\n", ret); 12760b8d6761SAlex Elder return ret; 12770b8d6761SAlex Elder } 12780b8d6761SAlex Elder gsi->irq = irq; 12790b8d6761SAlex Elder 12800b8d6761SAlex Elder return 0; 12810b8d6761SAlex Elder } 12820b8d6761SAlex Elder 12830b8d6761SAlex Elder static void gsi_irq_exit(struct gsi *gsi) 12840b8d6761SAlex Elder { 12850b8d6761SAlex Elder free_irq(gsi->irq, gsi); 12860b8d6761SAlex Elder } 12870b8d6761SAlex Elder 1288650d1603SAlex Elder /* Return the transaction associated with a transfer completion event */ 1289650d1603SAlex Elder static struct gsi_trans *gsi_event_trans(struct gsi_channel *channel, 1290650d1603SAlex Elder struct gsi_event *event) 1291650d1603SAlex Elder { 1292650d1603SAlex Elder u32 tre_offset; 1293650d1603SAlex Elder u32 tre_index; 1294650d1603SAlex Elder 1295650d1603SAlex Elder /* Event xfer_ptr records the TRE it's associated with */ 1296650d1603SAlex Elder tre_offset = le64_to_cpu(event->xfer_ptr) & GENMASK(31, 0); 1297650d1603SAlex Elder tre_index = gsi_ring_index(&channel->tre_ring, tre_offset); 1298650d1603SAlex Elder 1299650d1603SAlex Elder return gsi_channel_trans_mapped(channel, tre_index); 1300650d1603SAlex Elder } 1301650d1603SAlex Elder 1302650d1603SAlex Elder /** 1303650d1603SAlex Elder * gsi_evt_ring_rx_update() - Record lengths of received data 1304650d1603SAlex Elder * @evt_ring: Event ring associated with channel that received packets 1305650d1603SAlex Elder * @index: Event index in ring reported by hardware 1306650d1603SAlex Elder * 1307650d1603SAlex Elder * Events for RX channels contain the actual number of bytes received into 1308650d1603SAlex Elder * the buffer. Every event has a transaction associated with it, and here 1309650d1603SAlex Elder * we update transactions to record their actual received lengths. 1310650d1603SAlex Elder * 1311650d1603SAlex Elder * This function is called whenever we learn that the GSI hardware has filled 1312650d1603SAlex Elder * new events since the last time we checked. The ring's index field tells 1313650d1603SAlex Elder * the first entry in need of processing. The index provided is the 1314650d1603SAlex Elder * first *unfilled* event in the ring (following the last filled one). 1315650d1603SAlex Elder * 1316650d1603SAlex Elder * Events are sequential within the event ring, and transactions are 1317650d1603SAlex Elder * sequential within the transaction pool. 1318650d1603SAlex Elder * 1319650d1603SAlex Elder * Note that @index always refers to an element *within* the event ring. 1320650d1603SAlex Elder */ 1321650d1603SAlex Elder static void gsi_evt_ring_rx_update(struct gsi_evt_ring *evt_ring, u32 index) 1322650d1603SAlex Elder { 1323650d1603SAlex Elder struct gsi_channel *channel = evt_ring->channel; 1324650d1603SAlex Elder struct gsi_ring *ring = &evt_ring->ring; 1325650d1603SAlex Elder struct gsi_trans_info *trans_info; 1326650d1603SAlex Elder struct gsi_event *event_done; 1327650d1603SAlex Elder struct gsi_event *event; 1328650d1603SAlex Elder struct gsi_trans *trans; 1329650d1603SAlex Elder u32 byte_count = 0; 1330650d1603SAlex Elder u32 old_index; 1331650d1603SAlex Elder u32 event_avail; 1332650d1603SAlex Elder 1333650d1603SAlex Elder trans_info = &channel->trans_info; 1334650d1603SAlex Elder 1335650d1603SAlex Elder /* We'll start with the oldest un-processed event. RX channels 1336650d1603SAlex Elder * replenish receive buffers in single-TRE transactions, so we 1337650d1603SAlex Elder * can just map that event to its transaction. Transactions 1338650d1603SAlex Elder * associated with completion events are consecutive. 1339650d1603SAlex Elder */ 1340650d1603SAlex Elder old_index = ring->index; 1341650d1603SAlex Elder event = gsi_ring_virt(ring, old_index); 1342650d1603SAlex Elder trans = gsi_event_trans(channel, event); 1343650d1603SAlex Elder 1344650d1603SAlex Elder /* Compute the number of events to process before we wrap, 1345650d1603SAlex Elder * and determine when we'll be done processing events. 1346650d1603SAlex Elder */ 1347650d1603SAlex Elder event_avail = ring->count - old_index % ring->count; 1348650d1603SAlex Elder event_done = gsi_ring_virt(ring, index); 1349650d1603SAlex Elder do { 1350650d1603SAlex Elder trans->len = __le16_to_cpu(event->len); 1351650d1603SAlex Elder byte_count += trans->len; 1352650d1603SAlex Elder 1353650d1603SAlex Elder /* Move on to the next event and transaction */ 1354650d1603SAlex Elder if (--event_avail) 1355650d1603SAlex Elder event++; 1356650d1603SAlex Elder else 1357650d1603SAlex Elder event = gsi_ring_virt(ring, 0); 1358650d1603SAlex Elder trans = gsi_trans_pool_next(&trans_info->pool, trans); 1359650d1603SAlex Elder } while (event != event_done); 1360650d1603SAlex Elder 1361650d1603SAlex Elder /* We record RX bytes when they are received */ 1362650d1603SAlex Elder channel->byte_count += byte_count; 1363650d1603SAlex Elder channel->trans_count++; 1364650d1603SAlex Elder } 1365650d1603SAlex Elder 1366650d1603SAlex Elder /* Initialize a ring, including allocating DMA memory for its entries */ 1367650d1603SAlex Elder static int gsi_ring_alloc(struct gsi *gsi, struct gsi_ring *ring, u32 count) 1368650d1603SAlex Elder { 1369650d1603SAlex Elder size_t size = count * GSI_RING_ELEMENT_SIZE; 1370650d1603SAlex Elder struct device *dev = gsi->dev; 1371650d1603SAlex Elder dma_addr_t addr; 1372650d1603SAlex Elder 1373650d1603SAlex Elder /* Hardware requires a 2^n ring size, with alignment equal to size */ 1374650d1603SAlex Elder ring->virt = dma_alloc_coherent(dev, size, &addr, GFP_KERNEL); 1375650d1603SAlex Elder if (ring->virt && addr % size) { 1376*4ace7a6eSDan Carpenter dma_free_coherent(dev, size, ring->virt, addr); 1377650d1603SAlex Elder dev_err(dev, "unable to alloc 0x%zx-aligned ring buffer\n", 1378650d1603SAlex Elder size); 1379650d1603SAlex Elder return -EINVAL; /* Not a good error value, but distinct */ 1380650d1603SAlex Elder } else if (!ring->virt) { 1381650d1603SAlex Elder return -ENOMEM; 1382650d1603SAlex Elder } 1383650d1603SAlex Elder ring->addr = addr; 1384650d1603SAlex Elder ring->count = count; 1385650d1603SAlex Elder 1386650d1603SAlex Elder return 0; 1387650d1603SAlex Elder } 1388650d1603SAlex Elder 1389650d1603SAlex Elder /* Free a previously-allocated ring */ 1390650d1603SAlex Elder static void gsi_ring_free(struct gsi *gsi, struct gsi_ring *ring) 1391650d1603SAlex Elder { 1392650d1603SAlex Elder size_t size = ring->count * GSI_RING_ELEMENT_SIZE; 1393650d1603SAlex Elder 1394650d1603SAlex Elder dma_free_coherent(gsi->dev, size, ring->virt, ring->addr); 1395650d1603SAlex Elder } 1396650d1603SAlex Elder 1397650d1603SAlex Elder /* Allocate an available event ring id */ 1398650d1603SAlex Elder static int gsi_evt_ring_id_alloc(struct gsi *gsi) 1399650d1603SAlex Elder { 1400650d1603SAlex Elder u32 evt_ring_id; 1401650d1603SAlex Elder 1402650d1603SAlex Elder if (gsi->event_bitmap == ~0U) { 1403650d1603SAlex Elder dev_err(gsi->dev, "event rings exhausted\n"); 1404650d1603SAlex Elder return -ENOSPC; 1405650d1603SAlex Elder } 1406650d1603SAlex Elder 1407650d1603SAlex Elder evt_ring_id = ffz(gsi->event_bitmap); 1408650d1603SAlex Elder gsi->event_bitmap |= BIT(evt_ring_id); 1409650d1603SAlex Elder 1410650d1603SAlex Elder return (int)evt_ring_id; 1411650d1603SAlex Elder } 1412650d1603SAlex Elder 1413650d1603SAlex Elder /* Free a previously-allocated event ring id */ 1414650d1603SAlex Elder static void gsi_evt_ring_id_free(struct gsi *gsi, u32 evt_ring_id) 1415650d1603SAlex Elder { 1416650d1603SAlex Elder gsi->event_bitmap &= ~BIT(evt_ring_id); 1417650d1603SAlex Elder } 1418650d1603SAlex Elder 1419650d1603SAlex Elder /* Ring a channel doorbell, reporting the first un-filled entry */ 1420650d1603SAlex Elder void gsi_channel_doorbell(struct gsi_channel *channel) 1421650d1603SAlex Elder { 1422650d1603SAlex Elder struct gsi_ring *tre_ring = &channel->tre_ring; 1423650d1603SAlex Elder u32 channel_id = gsi_channel_id(channel); 1424650d1603SAlex Elder struct gsi *gsi = channel->gsi; 1425650d1603SAlex Elder u32 val; 1426650d1603SAlex Elder 1427650d1603SAlex Elder /* Note: index *must* be used modulo the ring count here */ 1428650d1603SAlex Elder val = gsi_ring_addr(tre_ring, tre_ring->index % tre_ring->count); 1429650d1603SAlex Elder iowrite32(val, gsi->virt + GSI_CH_C_DOORBELL_0_OFFSET(channel_id)); 1430650d1603SAlex Elder } 1431650d1603SAlex Elder 1432650d1603SAlex Elder /* Consult hardware, move any newly completed transactions to completed list */ 1433650d1603SAlex Elder static void gsi_channel_update(struct gsi_channel *channel) 1434650d1603SAlex Elder { 1435650d1603SAlex Elder u32 evt_ring_id = channel->evt_ring_id; 1436650d1603SAlex Elder struct gsi *gsi = channel->gsi; 1437650d1603SAlex Elder struct gsi_evt_ring *evt_ring; 1438650d1603SAlex Elder struct gsi_trans *trans; 1439650d1603SAlex Elder struct gsi_ring *ring; 1440650d1603SAlex Elder u32 offset; 1441650d1603SAlex Elder u32 index; 1442650d1603SAlex Elder 1443650d1603SAlex Elder evt_ring = &gsi->evt_ring[evt_ring_id]; 1444650d1603SAlex Elder ring = &evt_ring->ring; 1445650d1603SAlex Elder 1446650d1603SAlex Elder /* See if there's anything new to process; if not, we're done. Note 1447650d1603SAlex Elder * that index always refers to an entry *within* the event ring. 1448650d1603SAlex Elder */ 1449650d1603SAlex Elder offset = GSI_EV_CH_E_CNTXT_4_OFFSET(evt_ring_id); 1450650d1603SAlex Elder index = gsi_ring_index(ring, ioread32(gsi->virt + offset)); 1451650d1603SAlex Elder if (index == ring->index % ring->count) 1452650d1603SAlex Elder return; 1453650d1603SAlex Elder 1454650d1603SAlex Elder /* Get the transaction for the latest completed event. Take a 1455650d1603SAlex Elder * reference to keep it from completing before we give the events 1456650d1603SAlex Elder * for this and previous transactions back to the hardware. 1457650d1603SAlex Elder */ 1458650d1603SAlex Elder trans = gsi_event_trans(channel, gsi_ring_virt(ring, index - 1)); 1459650d1603SAlex Elder refcount_inc(&trans->refcount); 1460650d1603SAlex Elder 1461650d1603SAlex Elder /* For RX channels, update each completed transaction with the number 1462650d1603SAlex Elder * of bytes that were actually received. For TX channels, report 1463650d1603SAlex Elder * the number of transactions and bytes this completion represents 1464650d1603SAlex Elder * up the network stack. 1465650d1603SAlex Elder */ 1466650d1603SAlex Elder if (channel->toward_ipa) 1467650d1603SAlex Elder gsi_channel_tx_update(channel, trans); 1468650d1603SAlex Elder else 1469650d1603SAlex Elder gsi_evt_ring_rx_update(evt_ring, index); 1470650d1603SAlex Elder 1471650d1603SAlex Elder gsi_trans_move_complete(trans); 1472650d1603SAlex Elder 1473650d1603SAlex Elder /* Tell the hardware we've handled these events */ 1474650d1603SAlex Elder gsi_evt_ring_doorbell(channel->gsi, channel->evt_ring_id, index); 1475650d1603SAlex Elder 1476650d1603SAlex Elder gsi_trans_free(trans); 1477650d1603SAlex Elder } 1478650d1603SAlex Elder 1479650d1603SAlex Elder /** 1480650d1603SAlex Elder * gsi_channel_poll_one() - Return a single completed transaction on a channel 1481650d1603SAlex Elder * @channel: Channel to be polled 1482650d1603SAlex Elder * 1483e3eea08eSAlex Elder * Return: Transaction pointer, or null if none are available 1484650d1603SAlex Elder * 1485650d1603SAlex Elder * This function returns the first entry on a channel's completed transaction 1486650d1603SAlex Elder * list. If that list is empty, the hardware is consulted to determine 1487650d1603SAlex Elder * whether any new transactions have completed. If so, they're moved to the 1488650d1603SAlex Elder * completed list and the new first entry is returned. If there are no more 1489650d1603SAlex Elder * completed transactions, a null pointer is returned. 1490650d1603SAlex Elder */ 1491650d1603SAlex Elder static struct gsi_trans *gsi_channel_poll_one(struct gsi_channel *channel) 1492650d1603SAlex Elder { 1493650d1603SAlex Elder struct gsi_trans *trans; 1494650d1603SAlex Elder 1495650d1603SAlex Elder /* Get the first transaction from the completed list */ 1496650d1603SAlex Elder trans = gsi_channel_trans_complete(channel); 1497650d1603SAlex Elder if (!trans) { 1498650d1603SAlex Elder /* List is empty; see if there's more to do */ 1499650d1603SAlex Elder gsi_channel_update(channel); 1500650d1603SAlex Elder trans = gsi_channel_trans_complete(channel); 1501650d1603SAlex Elder } 1502650d1603SAlex Elder 1503650d1603SAlex Elder if (trans) 1504650d1603SAlex Elder gsi_trans_move_polled(trans); 1505650d1603SAlex Elder 1506650d1603SAlex Elder return trans; 1507650d1603SAlex Elder } 1508650d1603SAlex Elder 1509650d1603SAlex Elder /** 1510650d1603SAlex Elder * gsi_channel_poll() - NAPI poll function for a channel 1511650d1603SAlex Elder * @napi: NAPI structure for the channel 1512650d1603SAlex Elder * @budget: Budget supplied by NAPI core 1513e3eea08eSAlex Elder * 1514e3eea08eSAlex Elder * Return: Number of items polled (<= budget) 1515650d1603SAlex Elder * 1516650d1603SAlex Elder * Single transactions completed by hardware are polled until either 1517650d1603SAlex Elder * the budget is exhausted, or there are no more. Each transaction 1518650d1603SAlex Elder * polled is passed to gsi_trans_complete(), to perform remaining 1519650d1603SAlex Elder * completion processing and retire/free the transaction. 1520650d1603SAlex Elder */ 1521650d1603SAlex Elder static int gsi_channel_poll(struct napi_struct *napi, int budget) 1522650d1603SAlex Elder { 1523650d1603SAlex Elder struct gsi_channel *channel; 1524650d1603SAlex Elder int count = 0; 1525650d1603SAlex Elder 1526650d1603SAlex Elder channel = container_of(napi, struct gsi_channel, napi); 1527650d1603SAlex Elder while (count < budget) { 1528650d1603SAlex Elder struct gsi_trans *trans; 1529650d1603SAlex Elder 1530f45a7bccSAlex Elder count++; 1531650d1603SAlex Elder trans = gsi_channel_poll_one(channel); 1532650d1603SAlex Elder if (!trans) 1533650d1603SAlex Elder break; 1534650d1603SAlex Elder gsi_trans_complete(trans); 1535650d1603SAlex Elder } 1536650d1603SAlex Elder 1537650d1603SAlex Elder if (count < budget) { 1538650d1603SAlex Elder napi_complete(&channel->napi); 1539650d1603SAlex Elder gsi_irq_ieob_enable(channel->gsi, channel->evt_ring_id); 1540650d1603SAlex Elder } 1541650d1603SAlex Elder 1542650d1603SAlex Elder return count; 1543650d1603SAlex Elder } 1544650d1603SAlex Elder 1545650d1603SAlex Elder /* The event bitmap represents which event ids are available for allocation. 1546650d1603SAlex Elder * Set bits are not available, clear bits can be used. This function 1547650d1603SAlex Elder * initializes the map so all events supported by the hardware are available, 1548650d1603SAlex Elder * then precludes any reserved events from being allocated. 1549650d1603SAlex Elder */ 1550650d1603SAlex Elder static u32 gsi_event_bitmap_init(u32 evt_ring_max) 1551650d1603SAlex Elder { 1552650d1603SAlex Elder u32 event_bitmap = GENMASK(BITS_PER_LONG - 1, evt_ring_max); 1553650d1603SAlex Elder 1554650d1603SAlex Elder event_bitmap |= GENMASK(GSI_MHI_EVENT_ID_END, GSI_MHI_EVENT_ID_START); 1555650d1603SAlex Elder 1556650d1603SAlex Elder return event_bitmap; 1557650d1603SAlex Elder } 1558650d1603SAlex Elder 1559650d1603SAlex Elder /* Setup function for event rings */ 1560650d1603SAlex Elder static void gsi_evt_ring_setup(struct gsi *gsi) 1561650d1603SAlex Elder { 1562650d1603SAlex Elder /* Nothing to do */ 1563650d1603SAlex Elder } 1564650d1603SAlex Elder 1565650d1603SAlex Elder /* Inverse of gsi_evt_ring_setup() */ 1566650d1603SAlex Elder static void gsi_evt_ring_teardown(struct gsi *gsi) 1567650d1603SAlex Elder { 1568650d1603SAlex Elder /* Nothing to do */ 1569650d1603SAlex Elder } 1570650d1603SAlex Elder 1571650d1603SAlex Elder /* Setup function for a single channel */ 1572d387c761SAlex Elder static int gsi_channel_setup_one(struct gsi *gsi, u32 channel_id) 1573650d1603SAlex Elder { 1574650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 1575650d1603SAlex Elder u32 evt_ring_id = channel->evt_ring_id; 1576650d1603SAlex Elder int ret; 1577650d1603SAlex Elder 1578650d1603SAlex Elder if (!channel->gsi) 1579650d1603SAlex Elder return 0; /* Ignore uninitialized channels */ 1580650d1603SAlex Elder 1581650d1603SAlex Elder ret = gsi_evt_ring_alloc_command(gsi, evt_ring_id); 1582650d1603SAlex Elder if (ret) 1583650d1603SAlex Elder return ret; 1584650d1603SAlex Elder 1585650d1603SAlex Elder gsi_evt_ring_program(gsi, evt_ring_id); 1586650d1603SAlex Elder 1587650d1603SAlex Elder ret = gsi_channel_alloc_command(gsi, channel_id); 1588650d1603SAlex Elder if (ret) 1589650d1603SAlex Elder goto err_evt_ring_de_alloc; 1590650d1603SAlex Elder 1591d387c761SAlex Elder gsi_channel_program(channel, true); 1592650d1603SAlex Elder 1593650d1603SAlex Elder if (channel->toward_ipa) 1594650d1603SAlex Elder netif_tx_napi_add(&gsi->dummy_dev, &channel->napi, 1595650d1603SAlex Elder gsi_channel_poll, NAPI_POLL_WEIGHT); 1596650d1603SAlex Elder else 1597650d1603SAlex Elder netif_napi_add(&gsi->dummy_dev, &channel->napi, 1598650d1603SAlex Elder gsi_channel_poll, NAPI_POLL_WEIGHT); 1599650d1603SAlex Elder 1600650d1603SAlex Elder return 0; 1601650d1603SAlex Elder 1602650d1603SAlex Elder err_evt_ring_de_alloc: 1603650d1603SAlex Elder /* We've done nothing with the event ring yet so don't reset */ 1604650d1603SAlex Elder gsi_evt_ring_de_alloc_command(gsi, evt_ring_id); 1605650d1603SAlex Elder 1606650d1603SAlex Elder return ret; 1607650d1603SAlex Elder } 1608650d1603SAlex Elder 1609650d1603SAlex Elder /* Inverse of gsi_channel_setup_one() */ 1610650d1603SAlex Elder static void gsi_channel_teardown_one(struct gsi *gsi, u32 channel_id) 1611650d1603SAlex Elder { 1612650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 1613650d1603SAlex Elder u32 evt_ring_id = channel->evt_ring_id; 1614650d1603SAlex Elder 1615650d1603SAlex Elder if (!channel->gsi) 1616650d1603SAlex Elder return; /* Ignore uninitialized channels */ 1617650d1603SAlex Elder 1618650d1603SAlex Elder netif_napi_del(&channel->napi); 1619650d1603SAlex Elder 1620650d1603SAlex Elder gsi_channel_deprogram(channel); 1621650d1603SAlex Elder gsi_channel_de_alloc_command(gsi, channel_id); 1622650d1603SAlex Elder gsi_evt_ring_reset_command(gsi, evt_ring_id); 1623650d1603SAlex Elder gsi_evt_ring_de_alloc_command(gsi, evt_ring_id); 1624650d1603SAlex Elder } 1625650d1603SAlex Elder 1626650d1603SAlex Elder static int gsi_generic_command(struct gsi *gsi, u32 channel_id, 1627650d1603SAlex Elder enum gsi_generic_cmd_opcode opcode) 1628650d1603SAlex Elder { 1629650d1603SAlex Elder struct completion *completion = &gsi->completion; 1630d6c9e3f5SAlex Elder bool success; 1631650d1603SAlex Elder u32 val; 1632650d1603SAlex Elder 1633d6c9e3f5SAlex Elder /* The error global interrupt type is always enabled (until we 1634d6c9e3f5SAlex Elder * teardown), so we won't change that. A generic EE command 1635d6c9e3f5SAlex Elder * completes with a GSI global interrupt of type GP_INT1. We 1636d6c9e3f5SAlex Elder * only perform one generic command at a time (to allocate or 1637d6c9e3f5SAlex Elder * halt a modem channel) and only from this function. So we 1638d6c9e3f5SAlex Elder * enable the GP_INT1 IRQ type here while we're expecting it. 1639d6c9e3f5SAlex Elder */ 16406c6358ccSAlex Elder val = BIT(ERROR_INT) | BIT(GP_INT1); 1641d6c9e3f5SAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET); 1642d6c9e3f5SAlex Elder 16430b1ba18aSAlex Elder /* First zero the result code field */ 16440b1ba18aSAlex Elder val = ioread32(gsi->virt + GSI_CNTXT_SCRATCH_0_OFFSET); 16450b1ba18aSAlex Elder val &= ~GENERIC_EE_RESULT_FMASK; 16460b1ba18aSAlex Elder iowrite32(val, gsi->virt + GSI_CNTXT_SCRATCH_0_OFFSET); 16470b1ba18aSAlex Elder 16480b1ba18aSAlex Elder /* Now issue the command */ 1649650d1603SAlex Elder val = u32_encode_bits(opcode, GENERIC_OPCODE_FMASK); 1650650d1603SAlex Elder val |= u32_encode_bits(channel_id, GENERIC_CHID_FMASK); 1651650d1603SAlex Elder val |= u32_encode_bits(GSI_EE_MODEM, GENERIC_EE_FMASK); 1652650d1603SAlex Elder 1653d6c9e3f5SAlex Elder success = gsi_command(gsi, GSI_GENERIC_CMD_OFFSET, val, completion); 1654d6c9e3f5SAlex Elder 1655d6c9e3f5SAlex Elder /* Disable the GP_INT1 IRQ type again */ 16566c6358ccSAlex Elder iowrite32(BIT(ERROR_INT), gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET); 1657d6c9e3f5SAlex Elder 1658d6c9e3f5SAlex Elder if (success) 165911361456SAlex Elder return gsi->result; 1660650d1603SAlex Elder 1661650d1603SAlex Elder dev_err(gsi->dev, "GSI generic command %u to channel %u timed out\n", 1662650d1603SAlex Elder opcode, channel_id); 1663650d1603SAlex Elder 1664650d1603SAlex Elder return -ETIMEDOUT; 1665650d1603SAlex Elder } 1666650d1603SAlex Elder 1667650d1603SAlex Elder static int gsi_modem_channel_alloc(struct gsi *gsi, u32 channel_id) 1668650d1603SAlex Elder { 1669650d1603SAlex Elder return gsi_generic_command(gsi, channel_id, 1670650d1603SAlex Elder GSI_GENERIC_ALLOCATE_CHANNEL); 1671650d1603SAlex Elder } 1672650d1603SAlex Elder 1673650d1603SAlex Elder static void gsi_modem_channel_halt(struct gsi *gsi, u32 channel_id) 1674650d1603SAlex Elder { 167511361456SAlex Elder u32 retries = GSI_CHANNEL_MODEM_HALT_RETRIES; 167611361456SAlex Elder int ret; 167711361456SAlex Elder 167811361456SAlex Elder do 167911361456SAlex Elder ret = gsi_generic_command(gsi, channel_id, 168011361456SAlex Elder GSI_GENERIC_HALT_CHANNEL); 168111361456SAlex Elder while (ret == -EAGAIN && retries--); 168211361456SAlex Elder 168311361456SAlex Elder if (ret) 168411361456SAlex Elder dev_err(gsi->dev, "error %d halting modem channel %u\n", 168511361456SAlex Elder ret, channel_id); 1686650d1603SAlex Elder } 1687650d1603SAlex Elder 1688650d1603SAlex Elder /* Setup function for channels */ 1689d387c761SAlex Elder static int gsi_channel_setup(struct gsi *gsi) 1690650d1603SAlex Elder { 1691650d1603SAlex Elder u32 channel_id = 0; 1692650d1603SAlex Elder u32 mask; 1693650d1603SAlex Elder int ret; 1694650d1603SAlex Elder 1695650d1603SAlex Elder gsi_evt_ring_setup(gsi); 1696650d1603SAlex Elder gsi_irq_enable(gsi); 1697650d1603SAlex Elder 1698650d1603SAlex Elder mutex_lock(&gsi->mutex); 1699650d1603SAlex Elder 1700650d1603SAlex Elder do { 1701d387c761SAlex Elder ret = gsi_channel_setup_one(gsi, channel_id); 1702650d1603SAlex Elder if (ret) 1703650d1603SAlex Elder goto err_unwind; 1704650d1603SAlex Elder } while (++channel_id < gsi->channel_count); 1705650d1603SAlex Elder 1706650d1603SAlex Elder /* Make sure no channels were defined that hardware does not support */ 1707650d1603SAlex Elder while (channel_id < GSI_CHANNEL_COUNT_MAX) { 1708650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id++]; 1709650d1603SAlex Elder 1710650d1603SAlex Elder if (!channel->gsi) 1711650d1603SAlex Elder continue; /* Ignore uninitialized channels */ 1712650d1603SAlex Elder 1713650d1603SAlex Elder dev_err(gsi->dev, "channel %u not supported by hardware\n", 1714650d1603SAlex Elder channel_id - 1); 1715650d1603SAlex Elder channel_id = gsi->channel_count; 1716650d1603SAlex Elder goto err_unwind; 1717650d1603SAlex Elder } 1718650d1603SAlex Elder 1719650d1603SAlex Elder /* Allocate modem channels if necessary */ 1720650d1603SAlex Elder mask = gsi->modem_channel_bitmap; 1721650d1603SAlex Elder while (mask) { 1722650d1603SAlex Elder u32 modem_channel_id = __ffs(mask); 1723650d1603SAlex Elder 1724650d1603SAlex Elder ret = gsi_modem_channel_alloc(gsi, modem_channel_id); 1725650d1603SAlex Elder if (ret) 1726650d1603SAlex Elder goto err_unwind_modem; 1727650d1603SAlex Elder 1728650d1603SAlex Elder /* Clear bit from mask only after success (for unwind) */ 1729650d1603SAlex Elder mask ^= BIT(modem_channel_id); 1730650d1603SAlex Elder } 1731650d1603SAlex Elder 1732650d1603SAlex Elder mutex_unlock(&gsi->mutex); 1733650d1603SAlex Elder 1734650d1603SAlex Elder return 0; 1735650d1603SAlex Elder 1736650d1603SAlex Elder err_unwind_modem: 1737650d1603SAlex Elder /* Compute which modem channels need to be deallocated */ 1738650d1603SAlex Elder mask ^= gsi->modem_channel_bitmap; 1739650d1603SAlex Elder while (mask) { 1740993cac15SAlex Elder channel_id = __fls(mask); 1741650d1603SAlex Elder 1742650d1603SAlex Elder mask ^= BIT(channel_id); 1743650d1603SAlex Elder 1744650d1603SAlex Elder gsi_modem_channel_halt(gsi, channel_id); 1745650d1603SAlex Elder } 1746650d1603SAlex Elder 1747650d1603SAlex Elder err_unwind: 1748650d1603SAlex Elder while (channel_id--) 1749650d1603SAlex Elder gsi_channel_teardown_one(gsi, channel_id); 1750650d1603SAlex Elder 1751650d1603SAlex Elder mutex_unlock(&gsi->mutex); 1752650d1603SAlex Elder 1753650d1603SAlex Elder gsi_irq_disable(gsi); 1754650d1603SAlex Elder gsi_evt_ring_teardown(gsi); 1755650d1603SAlex Elder 1756650d1603SAlex Elder return ret; 1757650d1603SAlex Elder } 1758650d1603SAlex Elder 1759650d1603SAlex Elder /* Inverse of gsi_channel_setup() */ 1760650d1603SAlex Elder static void gsi_channel_teardown(struct gsi *gsi) 1761650d1603SAlex Elder { 1762650d1603SAlex Elder u32 mask = gsi->modem_channel_bitmap; 1763650d1603SAlex Elder u32 channel_id; 1764650d1603SAlex Elder 1765650d1603SAlex Elder mutex_lock(&gsi->mutex); 1766650d1603SAlex Elder 1767650d1603SAlex Elder while (mask) { 1768993cac15SAlex Elder channel_id = __fls(mask); 1769650d1603SAlex Elder 1770650d1603SAlex Elder mask ^= BIT(channel_id); 1771650d1603SAlex Elder 1772650d1603SAlex Elder gsi_modem_channel_halt(gsi, channel_id); 1773650d1603SAlex Elder } 1774650d1603SAlex Elder 1775650d1603SAlex Elder channel_id = gsi->channel_count - 1; 1776650d1603SAlex Elder do 1777650d1603SAlex Elder gsi_channel_teardown_one(gsi, channel_id); 1778650d1603SAlex Elder while (channel_id--); 1779650d1603SAlex Elder 1780650d1603SAlex Elder mutex_unlock(&gsi->mutex); 1781650d1603SAlex Elder 1782650d1603SAlex Elder gsi_irq_disable(gsi); 1783650d1603SAlex Elder gsi_evt_ring_teardown(gsi); 1784650d1603SAlex Elder } 1785650d1603SAlex Elder 1786650d1603SAlex Elder /* Setup function for GSI. GSI firmware must be loaded and initialized */ 1787d387c761SAlex Elder int gsi_setup(struct gsi *gsi) 1788650d1603SAlex Elder { 17898463488aSAlex Elder struct device *dev = gsi->dev; 1790650d1603SAlex Elder u32 val; 179197eb94c8SAlex Elder int ret; 1792650d1603SAlex Elder 1793650d1603SAlex Elder /* Here is where we first touch the GSI hardware */ 1794650d1603SAlex Elder val = ioread32(gsi->virt + GSI_GSI_STATUS_OFFSET); 1795650d1603SAlex Elder if (!(val & ENABLED_FMASK)) { 17968463488aSAlex Elder dev_err(dev, "GSI has not been enabled\n"); 1797650d1603SAlex Elder return -EIO; 1798650d1603SAlex Elder } 1799650d1603SAlex Elder 180097eb94c8SAlex Elder gsi_irq_setup(gsi); 180197eb94c8SAlex Elder 1802650d1603SAlex Elder val = ioread32(gsi->virt + GSI_GSI_HW_PARAM_2_OFFSET); 1803650d1603SAlex Elder 1804650d1603SAlex Elder gsi->channel_count = u32_get_bits(val, NUM_CH_PER_EE_FMASK); 1805650d1603SAlex Elder if (!gsi->channel_count) { 18068463488aSAlex Elder dev_err(dev, "GSI reports zero channels supported\n"); 1807650d1603SAlex Elder return -EINVAL; 1808650d1603SAlex Elder } 1809650d1603SAlex Elder if (gsi->channel_count > GSI_CHANNEL_COUNT_MAX) { 18108463488aSAlex Elder dev_warn(dev, 18118463488aSAlex Elder "limiting to %u channels; hardware supports %u\n", 1812650d1603SAlex Elder GSI_CHANNEL_COUNT_MAX, gsi->channel_count); 1813650d1603SAlex Elder gsi->channel_count = GSI_CHANNEL_COUNT_MAX; 1814650d1603SAlex Elder } 1815650d1603SAlex Elder 1816650d1603SAlex Elder gsi->evt_ring_count = u32_get_bits(val, NUM_EV_PER_EE_FMASK); 1817650d1603SAlex Elder if (!gsi->evt_ring_count) { 18188463488aSAlex Elder dev_err(dev, "GSI reports zero event rings supported\n"); 1819650d1603SAlex Elder return -EINVAL; 1820650d1603SAlex Elder } 1821650d1603SAlex Elder if (gsi->evt_ring_count > GSI_EVT_RING_COUNT_MAX) { 18228463488aSAlex Elder dev_warn(dev, 18238463488aSAlex Elder "limiting to %u event rings; hardware supports %u\n", 1824650d1603SAlex Elder GSI_EVT_RING_COUNT_MAX, gsi->evt_ring_count); 1825650d1603SAlex Elder gsi->evt_ring_count = GSI_EVT_RING_COUNT_MAX; 1826650d1603SAlex Elder } 1827650d1603SAlex Elder 1828650d1603SAlex Elder /* Initialize the error log */ 1829650d1603SAlex Elder iowrite32(0, gsi->virt + GSI_ERROR_LOG_OFFSET); 1830650d1603SAlex Elder 1831650d1603SAlex Elder /* Writing 1 indicates IRQ interrupts; 0 would be MSI */ 1832650d1603SAlex Elder iowrite32(1, gsi->virt + GSI_CNTXT_INTSET_OFFSET); 1833650d1603SAlex Elder 183497eb94c8SAlex Elder ret = gsi_channel_setup(gsi); 183597eb94c8SAlex Elder if (ret) 183697eb94c8SAlex Elder gsi_irq_teardown(gsi); 183797eb94c8SAlex Elder 183897eb94c8SAlex Elder return ret; 1839650d1603SAlex Elder } 1840650d1603SAlex Elder 1841650d1603SAlex Elder /* Inverse of gsi_setup() */ 1842650d1603SAlex Elder void gsi_teardown(struct gsi *gsi) 1843650d1603SAlex Elder { 1844650d1603SAlex Elder gsi_channel_teardown(gsi); 184597eb94c8SAlex Elder gsi_irq_teardown(gsi); 1846650d1603SAlex Elder } 1847650d1603SAlex Elder 1848650d1603SAlex Elder /* Initialize a channel's event ring */ 1849650d1603SAlex Elder static int gsi_channel_evt_ring_init(struct gsi_channel *channel) 1850650d1603SAlex Elder { 1851650d1603SAlex Elder struct gsi *gsi = channel->gsi; 1852650d1603SAlex Elder struct gsi_evt_ring *evt_ring; 1853650d1603SAlex Elder int ret; 1854650d1603SAlex Elder 1855650d1603SAlex Elder ret = gsi_evt_ring_id_alloc(gsi); 1856650d1603SAlex Elder if (ret < 0) 1857650d1603SAlex Elder return ret; 1858650d1603SAlex Elder channel->evt_ring_id = ret; 1859650d1603SAlex Elder 1860650d1603SAlex Elder evt_ring = &gsi->evt_ring[channel->evt_ring_id]; 1861650d1603SAlex Elder evt_ring->channel = channel; 1862650d1603SAlex Elder 1863650d1603SAlex Elder ret = gsi_ring_alloc(gsi, &evt_ring->ring, channel->event_count); 1864650d1603SAlex Elder if (!ret) 1865650d1603SAlex Elder return 0; /* Success! */ 1866650d1603SAlex Elder 1867650d1603SAlex Elder dev_err(gsi->dev, "error %d allocating channel %u event ring\n", 1868650d1603SAlex Elder ret, gsi_channel_id(channel)); 1869650d1603SAlex Elder 1870650d1603SAlex Elder gsi_evt_ring_id_free(gsi, channel->evt_ring_id); 1871650d1603SAlex Elder 1872650d1603SAlex Elder return ret; 1873650d1603SAlex Elder } 1874650d1603SAlex Elder 1875650d1603SAlex Elder /* Inverse of gsi_channel_evt_ring_init() */ 1876650d1603SAlex Elder static void gsi_channel_evt_ring_exit(struct gsi_channel *channel) 1877650d1603SAlex Elder { 1878650d1603SAlex Elder u32 evt_ring_id = channel->evt_ring_id; 1879650d1603SAlex Elder struct gsi *gsi = channel->gsi; 1880650d1603SAlex Elder struct gsi_evt_ring *evt_ring; 1881650d1603SAlex Elder 1882650d1603SAlex Elder evt_ring = &gsi->evt_ring[evt_ring_id]; 1883650d1603SAlex Elder gsi_ring_free(gsi, &evt_ring->ring); 1884650d1603SAlex Elder gsi_evt_ring_id_free(gsi, evt_ring_id); 1885650d1603SAlex Elder } 1886650d1603SAlex Elder 1887650d1603SAlex Elder /* Init function for event rings */ 1888650d1603SAlex Elder static void gsi_evt_ring_init(struct gsi *gsi) 1889650d1603SAlex Elder { 1890650d1603SAlex Elder u32 evt_ring_id = 0; 1891650d1603SAlex Elder 1892650d1603SAlex Elder gsi->event_bitmap = gsi_event_bitmap_init(GSI_EVT_RING_COUNT_MAX); 1893a054539dSAlex Elder gsi->ieob_enabled_bitmap = 0; 1894650d1603SAlex Elder do 1895650d1603SAlex Elder init_completion(&gsi->evt_ring[evt_ring_id].completion); 1896650d1603SAlex Elder while (++evt_ring_id < GSI_EVT_RING_COUNT_MAX); 1897650d1603SAlex Elder } 1898650d1603SAlex Elder 1899650d1603SAlex Elder /* Inverse of gsi_evt_ring_init() */ 1900650d1603SAlex Elder static void gsi_evt_ring_exit(struct gsi *gsi) 1901650d1603SAlex Elder { 1902650d1603SAlex Elder /* Nothing to do */ 1903650d1603SAlex Elder } 1904650d1603SAlex Elder 1905650d1603SAlex Elder static bool gsi_channel_data_valid(struct gsi *gsi, 1906650d1603SAlex Elder const struct ipa_gsi_endpoint_data *data) 1907650d1603SAlex Elder { 1908650d1603SAlex Elder #ifdef IPA_VALIDATION 1909650d1603SAlex Elder u32 channel_id = data->channel_id; 1910650d1603SAlex Elder struct device *dev = gsi->dev; 1911650d1603SAlex Elder 1912650d1603SAlex Elder /* Make sure channel ids are in the range driver supports */ 1913650d1603SAlex Elder if (channel_id >= GSI_CHANNEL_COUNT_MAX) { 19148463488aSAlex Elder dev_err(dev, "bad channel id %u; must be less than %u\n", 1915650d1603SAlex Elder channel_id, GSI_CHANNEL_COUNT_MAX); 1916650d1603SAlex Elder return false; 1917650d1603SAlex Elder } 1918650d1603SAlex Elder 1919650d1603SAlex Elder if (data->ee_id != GSI_EE_AP && data->ee_id != GSI_EE_MODEM) { 19208463488aSAlex Elder dev_err(dev, "bad EE id %u; not AP or modem\n", data->ee_id); 1921650d1603SAlex Elder return false; 1922650d1603SAlex Elder } 1923650d1603SAlex Elder 1924650d1603SAlex Elder if (!data->channel.tlv_count || 1925650d1603SAlex Elder data->channel.tlv_count > GSI_TLV_MAX) { 19268463488aSAlex Elder dev_err(dev, "channel %u bad tlv_count %u; must be 1..%u\n", 1927650d1603SAlex Elder channel_id, data->channel.tlv_count, GSI_TLV_MAX); 1928650d1603SAlex Elder return false; 1929650d1603SAlex Elder } 1930650d1603SAlex Elder 1931650d1603SAlex Elder /* We have to allow at least one maximally-sized transaction to 1932650d1603SAlex Elder * be outstanding (which would use tlv_count TREs). Given how 1933650d1603SAlex Elder * gsi_channel_tre_max() is computed, tre_count has to be almost 1934650d1603SAlex Elder * twice the TLV FIFO size to satisfy this requirement. 1935650d1603SAlex Elder */ 1936650d1603SAlex Elder if (data->channel.tre_count < 2 * data->channel.tlv_count - 1) { 1937650d1603SAlex Elder dev_err(dev, "channel %u TLV count %u exceeds TRE count %u\n", 1938650d1603SAlex Elder channel_id, data->channel.tlv_count, 1939650d1603SAlex Elder data->channel.tre_count); 1940650d1603SAlex Elder return false; 1941650d1603SAlex Elder } 1942650d1603SAlex Elder 1943650d1603SAlex Elder if (!is_power_of_2(data->channel.tre_count)) { 19448463488aSAlex Elder dev_err(dev, "channel %u bad tre_count %u; not power of 2\n", 1945650d1603SAlex Elder channel_id, data->channel.tre_count); 1946650d1603SAlex Elder return false; 1947650d1603SAlex Elder } 1948650d1603SAlex Elder 1949650d1603SAlex Elder if (!is_power_of_2(data->channel.event_count)) { 19508463488aSAlex Elder dev_err(dev, "channel %u bad event_count %u; not power of 2\n", 1951650d1603SAlex Elder channel_id, data->channel.event_count); 1952650d1603SAlex Elder return false; 1953650d1603SAlex Elder } 1954650d1603SAlex Elder #endif /* IPA_VALIDATION */ 1955650d1603SAlex Elder 1956650d1603SAlex Elder return true; 1957650d1603SAlex Elder } 1958650d1603SAlex Elder 1959650d1603SAlex Elder /* Init function for a single channel */ 1960650d1603SAlex Elder static int gsi_channel_init_one(struct gsi *gsi, 1961650d1603SAlex Elder const struct ipa_gsi_endpoint_data *data, 196214dbf977SAlex Elder bool command) 1963650d1603SAlex Elder { 1964650d1603SAlex Elder struct gsi_channel *channel; 1965650d1603SAlex Elder u32 tre_count; 1966650d1603SAlex Elder int ret; 1967650d1603SAlex Elder 1968650d1603SAlex Elder if (!gsi_channel_data_valid(gsi, data)) 1969650d1603SAlex Elder return -EINVAL; 1970650d1603SAlex Elder 1971650d1603SAlex Elder /* Worst case we need an event for every outstanding TRE */ 1972650d1603SAlex Elder if (data->channel.tre_count > data->channel.event_count) { 1973650d1603SAlex Elder tre_count = data->channel.event_count; 19740721999fSAlex Elder dev_warn(gsi->dev, "channel %u limited to %u TREs\n", 19750721999fSAlex Elder data->channel_id, tre_count); 1976650d1603SAlex Elder } else { 1977650d1603SAlex Elder tre_count = data->channel.tre_count; 1978650d1603SAlex Elder } 1979650d1603SAlex Elder 1980650d1603SAlex Elder channel = &gsi->channel[data->channel_id]; 1981650d1603SAlex Elder memset(channel, 0, sizeof(*channel)); 1982650d1603SAlex Elder 1983650d1603SAlex Elder channel->gsi = gsi; 1984650d1603SAlex Elder channel->toward_ipa = data->toward_ipa; 1985650d1603SAlex Elder channel->command = command; 1986650d1603SAlex Elder channel->tlv_count = data->channel.tlv_count; 1987650d1603SAlex Elder channel->tre_count = tre_count; 1988650d1603SAlex Elder channel->event_count = data->channel.event_count; 1989650d1603SAlex Elder init_completion(&channel->completion); 1990650d1603SAlex Elder 1991650d1603SAlex Elder ret = gsi_channel_evt_ring_init(channel); 1992650d1603SAlex Elder if (ret) 1993650d1603SAlex Elder goto err_clear_gsi; 1994650d1603SAlex Elder 1995650d1603SAlex Elder ret = gsi_ring_alloc(gsi, &channel->tre_ring, data->channel.tre_count); 1996650d1603SAlex Elder if (ret) { 1997650d1603SAlex Elder dev_err(gsi->dev, "error %d allocating channel %u ring\n", 1998650d1603SAlex Elder ret, data->channel_id); 1999650d1603SAlex Elder goto err_channel_evt_ring_exit; 2000650d1603SAlex Elder } 2001650d1603SAlex Elder 2002650d1603SAlex Elder ret = gsi_channel_trans_init(gsi, data->channel_id); 2003650d1603SAlex Elder if (ret) 2004650d1603SAlex Elder goto err_ring_free; 2005650d1603SAlex Elder 2006650d1603SAlex Elder if (command) { 2007650d1603SAlex Elder u32 tre_max = gsi_channel_tre_max(gsi, data->channel_id); 2008650d1603SAlex Elder 2009650d1603SAlex Elder ret = ipa_cmd_pool_init(channel, tre_max); 2010650d1603SAlex Elder } 2011650d1603SAlex Elder if (!ret) 2012650d1603SAlex Elder return 0; /* Success! */ 2013650d1603SAlex Elder 2014650d1603SAlex Elder gsi_channel_trans_exit(channel); 2015650d1603SAlex Elder err_ring_free: 2016650d1603SAlex Elder gsi_ring_free(gsi, &channel->tre_ring); 2017650d1603SAlex Elder err_channel_evt_ring_exit: 2018650d1603SAlex Elder gsi_channel_evt_ring_exit(channel); 2019650d1603SAlex Elder err_clear_gsi: 2020650d1603SAlex Elder channel->gsi = NULL; /* Mark it not (fully) initialized */ 2021650d1603SAlex Elder 2022650d1603SAlex Elder return ret; 2023650d1603SAlex Elder } 2024650d1603SAlex Elder 2025650d1603SAlex Elder /* Inverse of gsi_channel_init_one() */ 2026650d1603SAlex Elder static void gsi_channel_exit_one(struct gsi_channel *channel) 2027650d1603SAlex Elder { 2028650d1603SAlex Elder if (!channel->gsi) 2029650d1603SAlex Elder return; /* Ignore uninitialized channels */ 2030650d1603SAlex Elder 2031650d1603SAlex Elder if (channel->command) 2032650d1603SAlex Elder ipa_cmd_pool_exit(channel); 2033650d1603SAlex Elder gsi_channel_trans_exit(channel); 2034650d1603SAlex Elder gsi_ring_free(channel->gsi, &channel->tre_ring); 2035650d1603SAlex Elder gsi_channel_evt_ring_exit(channel); 2036650d1603SAlex Elder } 2037650d1603SAlex Elder 2038650d1603SAlex Elder /* Init function for channels */ 203914dbf977SAlex Elder static int gsi_channel_init(struct gsi *gsi, u32 count, 204056dfe8deSAlex Elder const struct ipa_gsi_endpoint_data *data) 2041650d1603SAlex Elder { 204256dfe8deSAlex Elder bool modem_alloc; 2043650d1603SAlex Elder int ret = 0; 2044650d1603SAlex Elder u32 i; 2045650d1603SAlex Elder 204656dfe8deSAlex Elder /* IPA v4.2 requires the AP to allocate channels for the modem */ 204756dfe8deSAlex Elder modem_alloc = gsi->version == IPA_VERSION_4_2; 204856dfe8deSAlex Elder 2049650d1603SAlex Elder gsi_evt_ring_init(gsi); 2050650d1603SAlex Elder 2051650d1603SAlex Elder /* The endpoint data array is indexed by endpoint name */ 2052650d1603SAlex Elder for (i = 0; i < count; i++) { 2053650d1603SAlex Elder bool command = i == IPA_ENDPOINT_AP_COMMAND_TX; 2054650d1603SAlex Elder 2055650d1603SAlex Elder if (ipa_gsi_endpoint_data_empty(&data[i])) 2056650d1603SAlex Elder continue; /* Skip over empty slots */ 2057650d1603SAlex Elder 2058650d1603SAlex Elder /* Mark modem channels to be allocated (hardware workaround) */ 2059650d1603SAlex Elder if (data[i].ee_id == GSI_EE_MODEM) { 2060650d1603SAlex Elder if (modem_alloc) 2061650d1603SAlex Elder gsi->modem_channel_bitmap |= 2062650d1603SAlex Elder BIT(data[i].channel_id); 2063650d1603SAlex Elder continue; 2064650d1603SAlex Elder } 2065650d1603SAlex Elder 206614dbf977SAlex Elder ret = gsi_channel_init_one(gsi, &data[i], command); 2067650d1603SAlex Elder if (ret) 2068650d1603SAlex Elder goto err_unwind; 2069650d1603SAlex Elder } 2070650d1603SAlex Elder 2071650d1603SAlex Elder return ret; 2072650d1603SAlex Elder 2073650d1603SAlex Elder err_unwind: 2074650d1603SAlex Elder while (i--) { 2075650d1603SAlex Elder if (ipa_gsi_endpoint_data_empty(&data[i])) 2076650d1603SAlex Elder continue; 2077650d1603SAlex Elder if (modem_alloc && data[i].ee_id == GSI_EE_MODEM) { 2078650d1603SAlex Elder gsi->modem_channel_bitmap &= ~BIT(data[i].channel_id); 2079650d1603SAlex Elder continue; 2080650d1603SAlex Elder } 2081650d1603SAlex Elder gsi_channel_exit_one(&gsi->channel[data->channel_id]); 2082650d1603SAlex Elder } 2083650d1603SAlex Elder gsi_evt_ring_exit(gsi); 2084650d1603SAlex Elder 2085650d1603SAlex Elder return ret; 2086650d1603SAlex Elder } 2087650d1603SAlex Elder 2088650d1603SAlex Elder /* Inverse of gsi_channel_init() */ 2089650d1603SAlex Elder static void gsi_channel_exit(struct gsi *gsi) 2090650d1603SAlex Elder { 2091650d1603SAlex Elder u32 channel_id = GSI_CHANNEL_COUNT_MAX - 1; 2092650d1603SAlex Elder 2093650d1603SAlex Elder do 2094650d1603SAlex Elder gsi_channel_exit_one(&gsi->channel[channel_id]); 2095650d1603SAlex Elder while (channel_id--); 2096650d1603SAlex Elder gsi->modem_channel_bitmap = 0; 2097650d1603SAlex Elder 2098650d1603SAlex Elder gsi_evt_ring_exit(gsi); 2099650d1603SAlex Elder } 2100650d1603SAlex Elder 2101650d1603SAlex Elder /* Init function for GSI. GSI hardware does not need to be "ready" */ 21021d0c09deSAlex Elder int gsi_init(struct gsi *gsi, struct platform_device *pdev, 21031d0c09deSAlex Elder enum ipa_version version, u32 count, 21041d0c09deSAlex Elder const struct ipa_gsi_endpoint_data *data) 2105650d1603SAlex Elder { 21068463488aSAlex Elder struct device *dev = &pdev->dev; 2107650d1603SAlex Elder struct resource *res; 2108650d1603SAlex Elder resource_size_t size; 2109cdeee49fSAlex Elder u32 adjust; 2110650d1603SAlex Elder int ret; 2111650d1603SAlex Elder 2112650d1603SAlex Elder gsi_validate_build(); 2113650d1603SAlex Elder 21148463488aSAlex Elder gsi->dev = dev; 211514dbf977SAlex Elder gsi->version = version; 2116650d1603SAlex Elder 2117650d1603SAlex Elder /* The GSI layer performs NAPI on all endpoints. NAPI requires a 2118650d1603SAlex Elder * network device structure, but the GSI layer does not have one, 2119650d1603SAlex Elder * so we must create a dummy network device for this purpose. 2120650d1603SAlex Elder */ 2121650d1603SAlex Elder init_dummy_netdev(&gsi->dummy_dev); 2122650d1603SAlex Elder 2123650d1603SAlex Elder /* Get GSI memory range and map it */ 2124650d1603SAlex Elder res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "gsi"); 2125650d1603SAlex Elder if (!res) { 21268463488aSAlex Elder dev_err(dev, "DT error getting \"gsi\" memory property\n"); 21270b8d6761SAlex Elder return -ENODEV; 2128650d1603SAlex Elder } 2129650d1603SAlex Elder 2130650d1603SAlex Elder size = resource_size(res); 2131650d1603SAlex Elder if (res->start > U32_MAX || size > U32_MAX - res->start) { 21328463488aSAlex Elder dev_err(dev, "DT memory resource \"gsi\" out of range\n"); 21330b8d6761SAlex Elder return -EINVAL; 2134650d1603SAlex Elder } 2135650d1603SAlex Elder 2136cdeee49fSAlex Elder /* Make sure we can make our pointer adjustment if necessary */ 2137cdeee49fSAlex Elder adjust = gsi->version < IPA_VERSION_4_5 ? 0 : GSI_EE_REG_ADJUST; 2138cdeee49fSAlex Elder if (res->start < adjust) { 2139cdeee49fSAlex Elder dev_err(dev, "DT memory resource \"gsi\" too low (< %u)\n", 2140cdeee49fSAlex Elder adjust); 2141cdeee49fSAlex Elder return -EINVAL; 2142cdeee49fSAlex Elder } 2143cdeee49fSAlex Elder 2144650d1603SAlex Elder gsi->virt = ioremap(res->start, size); 2145650d1603SAlex Elder if (!gsi->virt) { 21468463488aSAlex Elder dev_err(dev, "unable to remap \"gsi\" memory\n"); 21470b8d6761SAlex Elder return -ENOMEM; 2148650d1603SAlex Elder } 2149cdeee49fSAlex Elder /* Adjust register range pointer downward for newer IPA versions */ 2150cdeee49fSAlex Elder gsi->virt -= adjust; 2151650d1603SAlex Elder 21520b8d6761SAlex Elder init_completion(&gsi->completion); 21530b8d6761SAlex Elder 21540b8d6761SAlex Elder ret = gsi_irq_init(gsi, pdev); 2155650d1603SAlex Elder if (ret) 2156650d1603SAlex Elder goto err_iounmap; 2157650d1603SAlex Elder 21580b8d6761SAlex Elder ret = gsi_channel_init(gsi, count, data); 21590b8d6761SAlex Elder if (ret) 21600b8d6761SAlex Elder goto err_irq_exit; 21610b8d6761SAlex Elder 2162650d1603SAlex Elder mutex_init(&gsi->mutex); 2163650d1603SAlex Elder 2164650d1603SAlex Elder return 0; 2165650d1603SAlex Elder 21660b8d6761SAlex Elder err_irq_exit: 21670b8d6761SAlex Elder gsi_irq_exit(gsi); 2168650d1603SAlex Elder err_iounmap: 2169650d1603SAlex Elder iounmap(gsi->virt); 2170650d1603SAlex Elder 2171650d1603SAlex Elder return ret; 2172650d1603SAlex Elder } 2173650d1603SAlex Elder 2174650d1603SAlex Elder /* Inverse of gsi_init() */ 2175650d1603SAlex Elder void gsi_exit(struct gsi *gsi) 2176650d1603SAlex Elder { 2177650d1603SAlex Elder mutex_destroy(&gsi->mutex); 2178650d1603SAlex Elder gsi_channel_exit(gsi); 21790b8d6761SAlex Elder gsi_irq_exit(gsi); 2180650d1603SAlex Elder iounmap(gsi->virt); 2181650d1603SAlex Elder } 2182650d1603SAlex Elder 2183650d1603SAlex Elder /* The maximum number of outstanding TREs on a channel. This limits 2184650d1603SAlex Elder * a channel's maximum number of transactions outstanding (worst case 2185650d1603SAlex Elder * is one TRE per transaction). 2186650d1603SAlex Elder * 2187650d1603SAlex Elder * The absolute limit is the number of TREs in the channel's TRE ring, 2188650d1603SAlex Elder * and in theory we should be able use all of them. But in practice, 2189650d1603SAlex Elder * doing that led to the hardware reporting exhaustion of event ring 2190650d1603SAlex Elder * slots for writing completion information. So the hardware limit 2191650d1603SAlex Elder * would be (tre_count - 1). 2192650d1603SAlex Elder * 2193650d1603SAlex Elder * We reduce it a bit further though. Transaction resource pools are 2194650d1603SAlex Elder * sized to be a little larger than this maximum, to allow resource 2195650d1603SAlex Elder * allocations to always be contiguous. The number of entries in a 2196650d1603SAlex Elder * TRE ring buffer is a power of 2, and the extra resources in a pool 2197650d1603SAlex Elder * tends to nearly double the memory allocated for it. Reducing the 2198650d1603SAlex Elder * maximum number of outstanding TREs allows the number of entries in 2199650d1603SAlex Elder * a pool to avoid crossing that power-of-2 boundary, and this can 2200650d1603SAlex Elder * substantially reduce pool memory requirements. The number we 2201650d1603SAlex Elder * reduce it by matches the number added in gsi_trans_pool_init(). 2202650d1603SAlex Elder */ 2203650d1603SAlex Elder u32 gsi_channel_tre_max(struct gsi *gsi, u32 channel_id) 2204650d1603SAlex Elder { 2205650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 2206650d1603SAlex Elder 2207650d1603SAlex Elder /* Hardware limit is channel->tre_count - 1 */ 2208650d1603SAlex Elder return channel->tre_count - (channel->tlv_count - 1); 2209650d1603SAlex Elder } 2210650d1603SAlex Elder 2211650d1603SAlex Elder /* Returns the maximum number of TREs in a single transaction for a channel */ 2212650d1603SAlex Elder u32 gsi_channel_trans_tre_max(struct gsi *gsi, u32 channel_id) 2213650d1603SAlex Elder { 2214650d1603SAlex Elder struct gsi_channel *channel = &gsi->channel[channel_id]; 2215650d1603SAlex Elder 2216650d1603SAlex Elder return channel->tlv_count; 2217650d1603SAlex Elder } 2218