xref: /openbmc/linux/drivers/net/ipa/gsi.c (revision 0ec573ef2a1be1437291aa9ce1f752de1b929549)
1650d1603SAlex Elder // SPDX-License-Identifier: GPL-2.0
2650d1603SAlex Elder 
3650d1603SAlex Elder /* Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
4a4388da5SAlex Elder  * Copyright (C) 2018-2022 Linaro Ltd.
5650d1603SAlex Elder  */
6650d1603SAlex Elder 
7650d1603SAlex Elder #include <linux/types.h>
8650d1603SAlex Elder #include <linux/bits.h>
9650d1603SAlex Elder #include <linux/bitfield.h>
10650d1603SAlex Elder #include <linux/mutex.h>
11650d1603SAlex Elder #include <linux/completion.h>
12650d1603SAlex Elder #include <linux/io.h>
13650d1603SAlex Elder #include <linux/bug.h>
14650d1603SAlex Elder #include <linux/interrupt.h>
15650d1603SAlex Elder #include <linux/platform_device.h>
16650d1603SAlex Elder #include <linux/netdevice.h>
17650d1603SAlex Elder 
18650d1603SAlex Elder #include "gsi.h"
19650d1603SAlex Elder #include "gsi_reg.h"
20650d1603SAlex Elder #include "gsi_private.h"
21650d1603SAlex Elder #include "gsi_trans.h"
22650d1603SAlex Elder #include "ipa_gsi.h"
23650d1603SAlex Elder #include "ipa_data.h"
241d0c09deSAlex Elder #include "ipa_version.h"
25650d1603SAlex Elder 
26650d1603SAlex Elder /**
27650d1603SAlex Elder  * DOC: The IPA Generic Software Interface
28650d1603SAlex Elder  *
29650d1603SAlex Elder  * The generic software interface (GSI) is an integral component of the IPA,
30650d1603SAlex Elder  * providing a well-defined communication layer between the AP subsystem
31650d1603SAlex Elder  * and the IPA core.  The modem uses the GSI layer as well.
32650d1603SAlex Elder  *
33650d1603SAlex Elder  *	--------	     ---------
34650d1603SAlex Elder  *	|      |	     |	     |
35650d1603SAlex Elder  *	|  AP  +<---.	.----+ Modem |
36650d1603SAlex Elder  *	|      +--. |	| .->+	     |
37650d1603SAlex Elder  *	|      |  | |	| |  |	     |
38650d1603SAlex Elder  *	--------  | |	| |  ---------
39650d1603SAlex Elder  *		  v |	v |
40650d1603SAlex Elder  *		--+-+---+-+--
41650d1603SAlex Elder  *		|    GSI    |
42650d1603SAlex Elder  *		|-----------|
43650d1603SAlex Elder  *		|	    |
44650d1603SAlex Elder  *		|    IPA    |
45650d1603SAlex Elder  *		|	    |
46650d1603SAlex Elder  *		-------------
47650d1603SAlex Elder  *
48650d1603SAlex Elder  * In the above diagram, the AP and Modem represent "execution environments"
49650d1603SAlex Elder  * (EEs), which are independent operating environments that use the IPA for
50650d1603SAlex Elder  * data transfer.
51650d1603SAlex Elder  *
52650d1603SAlex Elder  * Each EE uses a set of unidirectional GSI "channels," which allow transfer
53650d1603SAlex Elder  * of data to or from the IPA.  A channel is implemented as a ring buffer,
54650d1603SAlex Elder  * with a DRAM-resident array of "transfer elements" (TREs) available to
55650d1603SAlex Elder  * describe transfers to or from other EEs through the IPA.  A transfer
56650d1603SAlex Elder  * element can also contain an immediate command, requesting the IPA perform
57650d1603SAlex Elder  * actions other than data transfer.
58650d1603SAlex Elder  *
59ace5dc61SAlex Elder  * Each TRE refers to a block of data--also located in DRAM.  After writing
60ace5dc61SAlex Elder  * one or more TREs to a channel, the writer (either the IPA or an EE) writes
61ace5dc61SAlex Elder  * a doorbell register to inform the receiving side how many elements have
62650d1603SAlex Elder  * been written.
63650d1603SAlex Elder  *
64650d1603SAlex Elder  * Each channel has a GSI "event ring" associated with it.  An event ring
65650d1603SAlex Elder  * is implemented very much like a channel ring, but is always directed from
66650d1603SAlex Elder  * the IPA to an EE.  The IPA notifies an EE (such as the AP) about channel
67650d1603SAlex Elder  * events by adding an entry to the event ring associated with the channel.
68650d1603SAlex Elder  * The GSI then writes its doorbell for the event ring, causing the target
69650d1603SAlex Elder  * EE to be interrupted.  Each entry in an event ring contains a pointer
70650d1603SAlex Elder  * to the channel TRE whose completion the event represents.
71650d1603SAlex Elder  *
72650d1603SAlex Elder  * Each TRE in a channel ring has a set of flags.  One flag indicates whether
73650d1603SAlex Elder  * the completion of the transfer operation generates an entry (and possibly
74650d1603SAlex Elder  * an interrupt) in the channel's event ring.  Other flags allow transfer
75650d1603SAlex Elder  * elements to be chained together, forming a single logical transaction.
76650d1603SAlex Elder  * TRE flags are used to control whether and when interrupts are generated
77650d1603SAlex Elder  * to signal completion of channel transfers.
78650d1603SAlex Elder  *
79650d1603SAlex Elder  * Elements in channel and event rings are completed (or consumed) strictly
80650d1603SAlex Elder  * in order.  Completion of one entry implies the completion of all preceding
81650d1603SAlex Elder  * entries.  A single completion interrupt can therefore communicate the
82650d1603SAlex Elder  * completion of many transfers.
83650d1603SAlex Elder  *
84650d1603SAlex Elder  * Note that all GSI registers are little-endian, which is the assumed
85650d1603SAlex Elder  * endianness of I/O space accesses.  The accessor functions perform byte
86650d1603SAlex Elder  * swapping if needed (i.e., for a big endian CPU).
87650d1603SAlex Elder  */
88650d1603SAlex Elder 
89650d1603SAlex Elder /* Delay period for interrupt moderation (in 32KHz IPA internal timer ticks) */
90650d1603SAlex Elder #define GSI_EVT_RING_INT_MODT		(32 * 1) /* 1ms under 32KHz clock */
91650d1603SAlex Elder 
9259b5f454SAlex Elder #define GSI_CMD_TIMEOUT			50	/* milliseconds */
93650d1603SAlex Elder 
94057ef63fSAlex Elder #define GSI_CHANNEL_STOP_RETRIES	10
9511361456SAlex Elder #define GSI_CHANNEL_MODEM_HALT_RETRIES	10
96fe68c43cSAlex Elder #define GSI_CHANNEL_MODEM_FLOW_RETRIES	5	/* disable flow control only */
97650d1603SAlex Elder 
98650d1603SAlex Elder #define GSI_MHI_EVENT_ID_START		10	/* 1st reserved event id */
99650d1603SAlex Elder #define GSI_MHI_EVENT_ID_END		16	/* Last reserved event id */
100650d1603SAlex Elder 
101650d1603SAlex Elder #define GSI_ISR_MAX_ITER		50	/* Detect interrupt storms */
102650d1603SAlex Elder 
103650d1603SAlex Elder /* An entry in an event ring */
104650d1603SAlex Elder struct gsi_event {
105650d1603SAlex Elder 	__le64 xfer_ptr;
106650d1603SAlex Elder 	__le16 len;
107650d1603SAlex Elder 	u8 reserved1;
108650d1603SAlex Elder 	u8 code;
109650d1603SAlex Elder 	__le16 reserved2;
110650d1603SAlex Elder 	u8 type;
111650d1603SAlex Elder 	u8 chid;
112650d1603SAlex Elder };
113650d1603SAlex Elder 
114650d1603SAlex Elder /** gsi_channel_scratch_gpi - GPI protocol scratch register
115650d1603SAlex Elder  * @max_outstanding_tre:
116650d1603SAlex Elder  *	Defines the maximum number of TREs allowed in a single transaction
117650d1603SAlex Elder  *	on a channel (in bytes).  This determines the amount of prefetch
118650d1603SAlex Elder  *	performed by the hardware.  We configure this to equal the size of
119650d1603SAlex Elder  *	the TLV FIFO for the channel.
120650d1603SAlex Elder  * @outstanding_threshold:
121650d1603SAlex Elder  *	Defines the threshold (in bytes) determining when the sequencer
122650d1603SAlex Elder  *	should update the channel doorbell.  We configure this to equal
123650d1603SAlex Elder  *	the size of two TREs.
124650d1603SAlex Elder  */
125650d1603SAlex Elder struct gsi_channel_scratch_gpi {
126650d1603SAlex Elder 	u64 reserved1;
127650d1603SAlex Elder 	u16 reserved2;
128650d1603SAlex Elder 	u16 max_outstanding_tre;
129650d1603SAlex Elder 	u16 reserved3;
130650d1603SAlex Elder 	u16 outstanding_threshold;
131650d1603SAlex Elder };
132650d1603SAlex Elder 
133650d1603SAlex Elder /** gsi_channel_scratch - channel scratch configuration area
134650d1603SAlex Elder  *
135650d1603SAlex Elder  * The exact interpretation of this register is protocol-specific.
136650d1603SAlex Elder  * We only use GPI channels; see struct gsi_channel_scratch_gpi, above.
137650d1603SAlex Elder  */
138650d1603SAlex Elder union gsi_channel_scratch {
139650d1603SAlex Elder 	struct gsi_channel_scratch_gpi gpi;
140650d1603SAlex Elder 	struct {
141650d1603SAlex Elder 		u32 word1;
142650d1603SAlex Elder 		u32 word2;
143650d1603SAlex Elder 		u32 word3;
144650d1603SAlex Elder 		u32 word4;
145650d1603SAlex Elder 	} data;
146650d1603SAlex Elder };
147650d1603SAlex Elder 
148650d1603SAlex Elder /* Check things that can be validated at build time. */
149650d1603SAlex Elder static void gsi_validate_build(void)
150650d1603SAlex Elder {
151650d1603SAlex Elder 	/* This is used as a divisor */
152650d1603SAlex Elder 	BUILD_BUG_ON(!GSI_RING_ELEMENT_SIZE);
153650d1603SAlex Elder 
154650d1603SAlex Elder 	/* Code assumes the size of channel and event ring element are
155650d1603SAlex Elder 	 * the same (and fixed).  Make sure the size of an event ring
156650d1603SAlex Elder 	 * element is what's expected.
157650d1603SAlex Elder 	 */
158650d1603SAlex Elder 	BUILD_BUG_ON(sizeof(struct gsi_event) != GSI_RING_ELEMENT_SIZE);
159650d1603SAlex Elder 
160650d1603SAlex Elder 	/* Hardware requires a 2^n ring size.  We ensure the number of
161650d1603SAlex Elder 	 * elements in an event ring is a power of 2 elsewhere; this
162650d1603SAlex Elder 	 * ensure the elements themselves meet the requirement.
163650d1603SAlex Elder 	 */
164650d1603SAlex Elder 	BUILD_BUG_ON(!is_power_of_2(GSI_RING_ELEMENT_SIZE));
165650d1603SAlex Elder 
166650d1603SAlex Elder 	/* The channel element size must fit in this field */
167650d1603SAlex Elder 	BUILD_BUG_ON(GSI_RING_ELEMENT_SIZE > field_max(ELEMENT_SIZE_FMASK));
168650d1603SAlex Elder 
169650d1603SAlex Elder 	/* The event ring element size must fit in this field */
170650d1603SAlex Elder 	BUILD_BUG_ON(GSI_RING_ELEMENT_SIZE > field_max(EV_ELEMENT_SIZE_FMASK));
171650d1603SAlex Elder }
172650d1603SAlex Elder 
173650d1603SAlex Elder /* Return the channel id associated with a given channel */
174650d1603SAlex Elder static u32 gsi_channel_id(struct gsi_channel *channel)
175650d1603SAlex Elder {
176650d1603SAlex Elder 	return channel - &channel->gsi->channel[0];
177650d1603SAlex Elder }
178650d1603SAlex Elder 
1796170b6daSAlex Elder /* An initialized channel has a non-null GSI pointer */
1806170b6daSAlex Elder static bool gsi_channel_initialized(struct gsi_channel *channel)
1816170b6daSAlex Elder {
1826170b6daSAlex Elder 	return !!channel->gsi;
1836170b6daSAlex Elder }
1846170b6daSAlex Elder 
185*0ec573efSAlex Elder /* Encode the channel protocol for the CH_C_CNTXT_0 register */
186*0ec573efSAlex Elder static u32 ch_c_cntxt_0_type_encode(enum ipa_version version,
187*0ec573efSAlex Elder 				    enum gsi_channel_type type)
188*0ec573efSAlex Elder {
189*0ec573efSAlex Elder 	u32 val;
190*0ec573efSAlex Elder 
191*0ec573efSAlex Elder 	val = u32_encode_bits(type, CHTYPE_PROTOCOL_FMASK);
192*0ec573efSAlex Elder 	if (version < IPA_VERSION_4_5)
193*0ec573efSAlex Elder 		return val;
194*0ec573efSAlex Elder 
195*0ec573efSAlex Elder 	type >>= hweight32(CHTYPE_PROTOCOL_FMASK);
196*0ec573efSAlex Elder 
197*0ec573efSAlex Elder 	return val | u32_encode_bits(type, CHTYPE_PROTOCOL_MSB_FMASK);
198*0ec573efSAlex Elder }
199*0ec573efSAlex Elder 
200*0ec573efSAlex Elder /* Encode a channel ring buffer length for the CH_C_CNTXT_1 register */
201*0ec573efSAlex Elder static u32 ch_c_cntxt_1_length_encode(enum ipa_version version, u32 length)
202*0ec573efSAlex Elder {
203*0ec573efSAlex Elder 	if (version < IPA_VERSION_4_9)
204*0ec573efSAlex Elder 		return u32_encode_bits(length, GENMASK(15, 0));
205*0ec573efSAlex Elder 
206*0ec573efSAlex Elder 	return u32_encode_bits(length, GENMASK(19, 0));
207*0ec573efSAlex Elder }
208*0ec573efSAlex Elder 
209*0ec573efSAlex Elder /* Encode the length of the event channel ring buffer for the
210*0ec573efSAlex Elder  * EV_CH_E_CNTXT_1 register.
211*0ec573efSAlex Elder  */
212*0ec573efSAlex Elder static u32 ev_ch_e_cntxt_1_length_encode(enum ipa_version version, u32 length)
213*0ec573efSAlex Elder {
214*0ec573efSAlex Elder 	if (version < IPA_VERSION_4_9)
215*0ec573efSAlex Elder 		return u32_encode_bits(length, GENMASK(15, 0));
216*0ec573efSAlex Elder 
217*0ec573efSAlex Elder 	return u32_encode_bits(length, GENMASK(19, 0));
218*0ec573efSAlex Elder }
219*0ec573efSAlex Elder 
2203ca97ffdSAlex Elder /* Update the GSI IRQ type register with the cached value */
2218194be79SAlex Elder static void gsi_irq_type_update(struct gsi *gsi, u32 val)
2223ca97ffdSAlex Elder {
2238194be79SAlex Elder 	gsi->type_enabled_bitmap = val;
2248194be79SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_TYPE_IRQ_MSK_OFFSET);
2253ca97ffdSAlex Elder }
2263ca97ffdSAlex Elder 
227b054d4f9SAlex Elder static void gsi_irq_type_enable(struct gsi *gsi, enum gsi_irq_type_id type_id)
228b054d4f9SAlex Elder {
229c5ebba75SAlex Elder 	gsi_irq_type_update(gsi, gsi->type_enabled_bitmap | type_id);
230b054d4f9SAlex Elder }
231b054d4f9SAlex Elder 
232b054d4f9SAlex Elder static void gsi_irq_type_disable(struct gsi *gsi, enum gsi_irq_type_id type_id)
233b054d4f9SAlex Elder {
234c5ebba75SAlex Elder 	gsi_irq_type_update(gsi, gsi->type_enabled_bitmap & ~type_id);
235b054d4f9SAlex Elder }
236b054d4f9SAlex Elder 
237a60d0632SAlex Elder /* Event ring commands are performed one at a time.  Their completion
238a60d0632SAlex Elder  * is signaled by the event ring control GSI interrupt type, which is
239a60d0632SAlex Elder  * only enabled when we issue an event ring command.  Only the event
240a60d0632SAlex Elder  * ring being operated on has this interrupt enabled.
241a60d0632SAlex Elder  */
242a60d0632SAlex Elder static void gsi_irq_ev_ctrl_enable(struct gsi *gsi, u32 evt_ring_id)
243a60d0632SAlex Elder {
244a60d0632SAlex Elder 	u32 val = BIT(evt_ring_id);
245a60d0632SAlex Elder 
246a60d0632SAlex Elder 	/* There's a small chance that a previous command completed
247a60d0632SAlex Elder 	 * after the interrupt was disabled, so make sure we have no
248a60d0632SAlex Elder 	 * pending interrupts before we enable them.
249a60d0632SAlex Elder 	 */
250a60d0632SAlex Elder 	iowrite32(~0, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_CLR_OFFSET);
251a60d0632SAlex Elder 
252a60d0632SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_MSK_OFFSET);
253a60d0632SAlex Elder 	gsi_irq_type_enable(gsi, GSI_EV_CTRL);
254a60d0632SAlex Elder }
255a60d0632SAlex Elder 
256a60d0632SAlex Elder /* Disable event ring control interrupts */
257a60d0632SAlex Elder static void gsi_irq_ev_ctrl_disable(struct gsi *gsi)
258a60d0632SAlex Elder {
259a60d0632SAlex Elder 	gsi_irq_type_disable(gsi, GSI_EV_CTRL);
260a60d0632SAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_MSK_OFFSET);
261a60d0632SAlex Elder }
262a60d0632SAlex Elder 
263a60d0632SAlex Elder /* Channel commands are performed one at a time.  Their completion is
264a60d0632SAlex Elder  * signaled by the channel control GSI interrupt type, which is only
265a60d0632SAlex Elder  * enabled when we issue a channel command.  Only the channel being
266a60d0632SAlex Elder  * operated on has this interrupt enabled.
267a60d0632SAlex Elder  */
268a60d0632SAlex Elder static void gsi_irq_ch_ctrl_enable(struct gsi *gsi, u32 channel_id)
269a60d0632SAlex Elder {
270a60d0632SAlex Elder 	u32 val = BIT(channel_id);
271a60d0632SAlex Elder 
272a60d0632SAlex Elder 	/* There's a small chance that a previous command completed
273a60d0632SAlex Elder 	 * after the interrupt was disabled, so make sure we have no
274a60d0632SAlex Elder 	 * pending interrupts before we enable them.
275a60d0632SAlex Elder 	 */
276a60d0632SAlex Elder 	iowrite32(~0, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_CLR_OFFSET);
277a60d0632SAlex Elder 
278a60d0632SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_MSK_OFFSET);
279a60d0632SAlex Elder 	gsi_irq_type_enable(gsi, GSI_CH_CTRL);
280a60d0632SAlex Elder }
281a60d0632SAlex Elder 
282a60d0632SAlex Elder /* Disable channel control interrupts */
283a60d0632SAlex Elder static void gsi_irq_ch_ctrl_disable(struct gsi *gsi)
284a60d0632SAlex Elder {
285a60d0632SAlex Elder 	gsi_irq_type_disable(gsi, GSI_CH_CTRL);
286a60d0632SAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_MSK_OFFSET);
287a60d0632SAlex Elder }
288a60d0632SAlex Elder 
2895725593eSAlex Elder static void gsi_irq_ieob_enable_one(struct gsi *gsi, u32 evt_ring_id)
290650d1603SAlex Elder {
29106c86328SAlex Elder 	bool enable_ieob = !gsi->ieob_enabled_bitmap;
292650d1603SAlex Elder 	u32 val;
293650d1603SAlex Elder 
294a054539dSAlex Elder 	gsi->ieob_enabled_bitmap |= BIT(evt_ring_id);
295a054539dSAlex Elder 	val = gsi->ieob_enabled_bitmap;
296650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_MSK_OFFSET);
29706c86328SAlex Elder 
29806c86328SAlex Elder 	/* Enable the interrupt type if this is the first channel enabled */
29906c86328SAlex Elder 	if (enable_ieob)
30006c86328SAlex Elder 		gsi_irq_type_enable(gsi, GSI_IEOB);
301650d1603SAlex Elder }
302650d1603SAlex Elder 
3035725593eSAlex Elder static void gsi_irq_ieob_disable(struct gsi *gsi, u32 event_mask)
304650d1603SAlex Elder {
305650d1603SAlex Elder 	u32 val;
306650d1603SAlex Elder 
3075725593eSAlex Elder 	gsi->ieob_enabled_bitmap &= ~event_mask;
30806c86328SAlex Elder 
30906c86328SAlex Elder 	/* Disable the interrupt type if this was the last enabled channel */
31006c86328SAlex Elder 	if (!gsi->ieob_enabled_bitmap)
31106c86328SAlex Elder 		gsi_irq_type_disable(gsi, GSI_IEOB);
31206c86328SAlex Elder 
313a054539dSAlex Elder 	val = gsi->ieob_enabled_bitmap;
314650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_MSK_OFFSET);
315650d1603SAlex Elder }
316650d1603SAlex Elder 
3175725593eSAlex Elder static void gsi_irq_ieob_disable_one(struct gsi *gsi, u32 evt_ring_id)
3185725593eSAlex Elder {
3195725593eSAlex Elder 	gsi_irq_ieob_disable(gsi, BIT(evt_ring_id));
3205725593eSAlex Elder }
3215725593eSAlex Elder 
322650d1603SAlex Elder /* Enable all GSI_interrupt types */
323650d1603SAlex Elder static void gsi_irq_enable(struct gsi *gsi)
324650d1603SAlex Elder {
325650d1603SAlex Elder 	u32 val;
326650d1603SAlex Elder 
327d6c9e3f5SAlex Elder 	/* Global interrupts include hardware error reports.  Enable
328d6c9e3f5SAlex Elder 	 * that so we can at least report the error should it occur.
329d6c9e3f5SAlex Elder 	 */
330c5ebba75SAlex Elder 	iowrite32(ERROR_INT, gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET);
331c5ebba75SAlex Elder 	gsi_irq_type_update(gsi, gsi->type_enabled_bitmap | GSI_GLOB_EE);
332d6c9e3f5SAlex Elder 
333352f26a8SAlex Elder 	/* General GSI interrupts are reported to all EEs; if they occur
334352f26a8SAlex Elder 	 * they are unrecoverable (without reset).  A breakpoint interrupt
335352f26a8SAlex Elder 	 * also exists, but we don't support that.  We want to be notified
336352f26a8SAlex Elder 	 * of errors so we can report them, even if they can't be handled.
337352f26a8SAlex Elder 	 */
338c5ebba75SAlex Elder 	val = BUS_ERROR;
339c5ebba75SAlex Elder 	val |= CMD_FIFO_OVRFLOW;
340c5ebba75SAlex Elder 	val |= MCS_STACK_OVRFLOW;
341650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_GSI_IRQ_EN_OFFSET);
342c5ebba75SAlex Elder 	gsi_irq_type_update(gsi, gsi->type_enabled_bitmap | GSI_GENERAL);
343650d1603SAlex Elder }
344650d1603SAlex Elder 
3453ca97ffdSAlex Elder /* Disable all GSI interrupt types */
346650d1603SAlex Elder static void gsi_irq_disable(struct gsi *gsi)
347650d1603SAlex Elder {
3488194be79SAlex Elder 	gsi_irq_type_update(gsi, 0);
34997eb94c8SAlex Elder 
3508194be79SAlex Elder 	/* Clear the type-specific interrupt masks set by gsi_irq_enable() */
351650d1603SAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_GSI_IRQ_EN_OFFSET);
352d6c9e3f5SAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET);
353650d1603SAlex Elder }
354650d1603SAlex Elder 
355650d1603SAlex Elder /* Return the virtual address associated with a ring index */
356650d1603SAlex Elder void *gsi_ring_virt(struct gsi_ring *ring, u32 index)
357650d1603SAlex Elder {
358650d1603SAlex Elder 	/* Note: index *must* be used modulo the ring count here */
359650d1603SAlex Elder 	return ring->virt + (index % ring->count) * GSI_RING_ELEMENT_SIZE;
360650d1603SAlex Elder }
361650d1603SAlex Elder 
362650d1603SAlex Elder /* Return the 32-bit DMA address associated with a ring index */
363650d1603SAlex Elder static u32 gsi_ring_addr(struct gsi_ring *ring, u32 index)
364650d1603SAlex Elder {
3653c54b7beSAlex Elder 	return lower_32_bits(ring->addr) + index * GSI_RING_ELEMENT_SIZE;
366650d1603SAlex Elder }
367650d1603SAlex Elder 
368650d1603SAlex Elder /* Return the ring index of a 32-bit ring offset */
369650d1603SAlex Elder static u32 gsi_ring_index(struct gsi_ring *ring, u32 offset)
370650d1603SAlex Elder {
371650d1603SAlex Elder 	return (offset - gsi_ring_addr(ring, 0)) / GSI_RING_ELEMENT_SIZE;
372650d1603SAlex Elder }
373650d1603SAlex Elder 
374650d1603SAlex Elder /* Issue a GSI command by writing a value to a register, then wait for
375650d1603SAlex Elder  * completion to be signaled.  Returns true if the command completes
376650d1603SAlex Elder  * or false if it times out.
377650d1603SAlex Elder  */
3787ece9eaaSAlex Elder static bool gsi_command(struct gsi *gsi, u32 reg, u32 val)
379650d1603SAlex Elder {
38059b5f454SAlex Elder 	unsigned long timeout = msecs_to_jiffies(GSI_CMD_TIMEOUT);
3817ece9eaaSAlex Elder 	struct completion *completion = &gsi->completion;
38259b5f454SAlex Elder 
383650d1603SAlex Elder 	reinit_completion(completion);
384650d1603SAlex Elder 
385650d1603SAlex Elder 	iowrite32(val, gsi->virt + reg);
386650d1603SAlex Elder 
38759b5f454SAlex Elder 	return !!wait_for_completion_timeout(completion, timeout);
388650d1603SAlex Elder }
389650d1603SAlex Elder 
390650d1603SAlex Elder /* Return the hardware's notion of the current state of an event ring */
391650d1603SAlex Elder static enum gsi_evt_ring_state
392650d1603SAlex Elder gsi_evt_ring_state(struct gsi *gsi, u32 evt_ring_id)
393650d1603SAlex Elder {
394650d1603SAlex Elder 	u32 val;
395650d1603SAlex Elder 
396650d1603SAlex Elder 	val = ioread32(gsi->virt + GSI_EV_CH_E_CNTXT_0_OFFSET(evt_ring_id));
397650d1603SAlex Elder 
398650d1603SAlex Elder 	return u32_get_bits(val, EV_CHSTATE_FMASK);
399650d1603SAlex Elder }
400650d1603SAlex Elder 
401650d1603SAlex Elder /* Issue an event ring command and wait for it to complete */
402d9cbe818SAlex Elder static void gsi_evt_ring_command(struct gsi *gsi, u32 evt_ring_id,
403650d1603SAlex Elder 				 enum gsi_evt_cmd_opcode opcode)
404650d1603SAlex Elder {
4058463488aSAlex Elder 	struct device *dev = gsi->dev;
406d9cbe818SAlex Elder 	bool timeout;
407650d1603SAlex Elder 	u32 val;
408650d1603SAlex Elder 
409a60d0632SAlex Elder 	/* Enable the completion interrupt for the command */
410a60d0632SAlex Elder 	gsi_irq_ev_ctrl_enable(gsi, evt_ring_id);
411b4175f87SAlex Elder 
412650d1603SAlex Elder 	val = u32_encode_bits(evt_ring_id, EV_CHID_FMASK);
413650d1603SAlex Elder 	val |= u32_encode_bits(opcode, EV_OPCODE_FMASK);
414650d1603SAlex Elder 
4157ece9eaaSAlex Elder 	timeout = !gsi_command(gsi, GSI_EV_CH_CMD_OFFSET, val);
416b4175f87SAlex Elder 
417a60d0632SAlex Elder 	gsi_irq_ev_ctrl_disable(gsi);
418b4175f87SAlex Elder 
419d9cbe818SAlex Elder 	if (!timeout)
4201ddf776bSAlex Elder 		return;
421650d1603SAlex Elder 
4228463488aSAlex Elder 	dev_err(dev, "GSI command %u for event ring %u timed out, state %u\n",
4233f77c926SAlex Elder 		opcode, evt_ring_id, gsi_evt_ring_state(gsi, evt_ring_id));
424650d1603SAlex Elder }
425650d1603SAlex Elder 
426650d1603SAlex Elder /* Allocate an event ring in NOT_ALLOCATED state */
427650d1603SAlex Elder static int gsi_evt_ring_alloc_command(struct gsi *gsi, u32 evt_ring_id)
428650d1603SAlex Elder {
4293f77c926SAlex Elder 	enum gsi_evt_ring_state state;
430650d1603SAlex Elder 
431650d1603SAlex Elder 	/* Get initial event ring state */
4323f77c926SAlex Elder 	state = gsi_evt_ring_state(gsi, evt_ring_id);
4333f77c926SAlex Elder 	if (state != GSI_EVT_RING_STATE_NOT_ALLOCATED) {
434f8d3bdd5SAlex Elder 		dev_err(gsi->dev, "event ring %u bad state %u before alloc\n",
4353f77c926SAlex Elder 			evt_ring_id, state);
436650d1603SAlex Elder 		return -EINVAL;
437a442b3c7SAlex Elder 	}
438650d1603SAlex Elder 
439d9cbe818SAlex Elder 	gsi_evt_ring_command(gsi, evt_ring_id, GSI_EVT_ALLOCATE);
440428b448eSAlex Elder 
441428b448eSAlex Elder 	/* If successful the event ring state will have changed */
4423f77c926SAlex Elder 	state = gsi_evt_ring_state(gsi, evt_ring_id);
4433f77c926SAlex Elder 	if (state == GSI_EVT_RING_STATE_ALLOCATED)
444428b448eSAlex Elder 		return 0;
445428b448eSAlex Elder 
446f8d3bdd5SAlex Elder 	dev_err(gsi->dev, "event ring %u bad state %u after alloc\n",
4473f77c926SAlex Elder 		evt_ring_id, state);
448650d1603SAlex Elder 
449428b448eSAlex Elder 	return -EIO;
450650d1603SAlex Elder }
451650d1603SAlex Elder 
452650d1603SAlex Elder /* Reset a GSI event ring in ALLOCATED or ERROR state. */
453650d1603SAlex Elder static void gsi_evt_ring_reset_command(struct gsi *gsi, u32 evt_ring_id)
454650d1603SAlex Elder {
4553f77c926SAlex Elder 	enum gsi_evt_ring_state state;
456650d1603SAlex Elder 
4573f77c926SAlex Elder 	state = gsi_evt_ring_state(gsi, evt_ring_id);
458650d1603SAlex Elder 	if (state != GSI_EVT_RING_STATE_ALLOCATED &&
459650d1603SAlex Elder 	    state != GSI_EVT_RING_STATE_ERROR) {
460f8d3bdd5SAlex Elder 		dev_err(gsi->dev, "event ring %u bad state %u before reset\n",
4613f77c926SAlex Elder 			evt_ring_id, state);
462650d1603SAlex Elder 		return;
463650d1603SAlex Elder 	}
464650d1603SAlex Elder 
465d9cbe818SAlex Elder 	gsi_evt_ring_command(gsi, evt_ring_id, GSI_EVT_RESET);
466428b448eSAlex Elder 
467428b448eSAlex Elder 	/* If successful the event ring state will have changed */
4683f77c926SAlex Elder 	state = gsi_evt_ring_state(gsi, evt_ring_id);
4693f77c926SAlex Elder 	if (state == GSI_EVT_RING_STATE_ALLOCATED)
470428b448eSAlex Elder 		return;
471428b448eSAlex Elder 
472f8d3bdd5SAlex Elder 	dev_err(gsi->dev, "event ring %u bad state %u after reset\n",
4733f77c926SAlex Elder 		evt_ring_id, state);
474650d1603SAlex Elder }
475650d1603SAlex Elder 
476650d1603SAlex Elder /* Issue a hardware de-allocation request for an allocated event ring */
477650d1603SAlex Elder static void gsi_evt_ring_de_alloc_command(struct gsi *gsi, u32 evt_ring_id)
478650d1603SAlex Elder {
4793f77c926SAlex Elder 	enum gsi_evt_ring_state state;
480650d1603SAlex Elder 
4813f77c926SAlex Elder 	state = gsi_evt_ring_state(gsi, evt_ring_id);
4823f77c926SAlex Elder 	if (state != GSI_EVT_RING_STATE_ALLOCATED) {
483f8d3bdd5SAlex Elder 		dev_err(gsi->dev, "event ring %u state %u before dealloc\n",
4843f77c926SAlex Elder 			evt_ring_id, state);
485650d1603SAlex Elder 		return;
486650d1603SAlex Elder 	}
487650d1603SAlex Elder 
488d9cbe818SAlex Elder 	gsi_evt_ring_command(gsi, evt_ring_id, GSI_EVT_DE_ALLOC);
489428b448eSAlex Elder 
490428b448eSAlex Elder 	/* If successful the event ring state will have changed */
4913f77c926SAlex Elder 	state = gsi_evt_ring_state(gsi, evt_ring_id);
4923f77c926SAlex Elder 	if (state == GSI_EVT_RING_STATE_NOT_ALLOCATED)
493428b448eSAlex Elder 		return;
494428b448eSAlex Elder 
495f8d3bdd5SAlex Elder 	dev_err(gsi->dev, "event ring %u bad state %u after dealloc\n",
4963f77c926SAlex Elder 		evt_ring_id, state);
497650d1603SAlex Elder }
498650d1603SAlex Elder 
499a2003b30SAlex Elder /* Fetch the current state of a channel from hardware */
500aba7924fSAlex Elder static enum gsi_channel_state gsi_channel_state(struct gsi_channel *channel)
501650d1603SAlex Elder {
502aba7924fSAlex Elder 	u32 channel_id = gsi_channel_id(channel);
503e6cdd6d8SAlex Elder 	void __iomem *virt = channel->gsi->virt;
504650d1603SAlex Elder 	u32 val;
505650d1603SAlex Elder 
506aba7924fSAlex Elder 	val = ioread32(virt + GSI_CH_C_CNTXT_0_OFFSET(channel_id));
507650d1603SAlex Elder 
508650d1603SAlex Elder 	return u32_get_bits(val, CHSTATE_FMASK);
509650d1603SAlex Elder }
510650d1603SAlex Elder 
511650d1603SAlex Elder /* Issue a channel command and wait for it to complete */
5121169318bSAlex Elder static void
513650d1603SAlex Elder gsi_channel_command(struct gsi_channel *channel, enum gsi_ch_cmd_opcode opcode)
514650d1603SAlex Elder {
515650d1603SAlex Elder 	u32 channel_id = gsi_channel_id(channel);
516a2003b30SAlex Elder 	struct gsi *gsi = channel->gsi;
5178463488aSAlex Elder 	struct device *dev = gsi->dev;
518d9cbe818SAlex Elder 	bool timeout;
519650d1603SAlex Elder 	u32 val;
520650d1603SAlex Elder 
521a60d0632SAlex Elder 	/* Enable the completion interrupt for the command */
522a60d0632SAlex Elder 	gsi_irq_ch_ctrl_enable(gsi, channel_id);
523b054d4f9SAlex Elder 
524650d1603SAlex Elder 	val = u32_encode_bits(channel_id, CH_CHID_FMASK);
525650d1603SAlex Elder 	val |= u32_encode_bits(opcode, CH_OPCODE_FMASK);
5267ece9eaaSAlex Elder 	timeout = !gsi_command(gsi, GSI_CH_CMD_OFFSET, val);
527650d1603SAlex Elder 
528a60d0632SAlex Elder 	gsi_irq_ch_ctrl_disable(gsi);
529b054d4f9SAlex Elder 
530d9cbe818SAlex Elder 	if (!timeout)
5311169318bSAlex Elder 		return;
532650d1603SAlex Elder 
5338463488aSAlex Elder 	dev_err(dev, "GSI command %u for channel %u timed out, state %u\n",
534a2003b30SAlex Elder 		opcode, channel_id, gsi_channel_state(channel));
535650d1603SAlex Elder }
536650d1603SAlex Elder 
537650d1603SAlex Elder /* Allocate GSI channel in NOT_ALLOCATED state */
538650d1603SAlex Elder static int gsi_channel_alloc_command(struct gsi *gsi, u32 channel_id)
539650d1603SAlex Elder {
540650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
541a442b3c7SAlex Elder 	struct device *dev = gsi->dev;
542a2003b30SAlex Elder 	enum gsi_channel_state state;
543650d1603SAlex Elder 
544650d1603SAlex Elder 	/* Get initial channel state */
545a2003b30SAlex Elder 	state = gsi_channel_state(channel);
546a442b3c7SAlex Elder 	if (state != GSI_CHANNEL_STATE_NOT_ALLOCATED) {
547f8d3bdd5SAlex Elder 		dev_err(dev, "channel %u bad state %u before alloc\n",
548f8d3bdd5SAlex Elder 			channel_id, state);
549650d1603SAlex Elder 		return -EINVAL;
550a442b3c7SAlex Elder 	}
551650d1603SAlex Elder 
5521169318bSAlex Elder 	gsi_channel_command(channel, GSI_CH_ALLOCATE);
553a2003b30SAlex Elder 
5546ffddf3bSAlex Elder 	/* If successful the channel state will have changed */
555a2003b30SAlex Elder 	state = gsi_channel_state(channel);
5566ffddf3bSAlex Elder 	if (state == GSI_CHANNEL_STATE_ALLOCATED)
5576ffddf3bSAlex Elder 		return 0;
5586ffddf3bSAlex Elder 
559f8d3bdd5SAlex Elder 	dev_err(dev, "channel %u bad state %u after alloc\n",
560f8d3bdd5SAlex Elder 		channel_id, state);
561650d1603SAlex Elder 
5626ffddf3bSAlex Elder 	return -EIO;
563650d1603SAlex Elder }
564650d1603SAlex Elder 
565650d1603SAlex Elder /* Start an ALLOCATED channel */
566650d1603SAlex Elder static int gsi_channel_start_command(struct gsi_channel *channel)
567650d1603SAlex Elder {
568a442b3c7SAlex Elder 	struct device *dev = channel->gsi->dev;
569a2003b30SAlex Elder 	enum gsi_channel_state state;
570650d1603SAlex Elder 
571a2003b30SAlex Elder 	state = gsi_channel_state(channel);
572650d1603SAlex Elder 	if (state != GSI_CHANNEL_STATE_ALLOCATED &&
573a442b3c7SAlex Elder 	    state != GSI_CHANNEL_STATE_STOPPED) {
574f8d3bdd5SAlex Elder 		dev_err(dev, "channel %u bad state %u before start\n",
575f8d3bdd5SAlex Elder 			gsi_channel_id(channel), state);
576650d1603SAlex Elder 		return -EINVAL;
577a442b3c7SAlex Elder 	}
578650d1603SAlex Elder 
5791169318bSAlex Elder 	gsi_channel_command(channel, GSI_CH_START);
580a2003b30SAlex Elder 
5816ffddf3bSAlex Elder 	/* If successful the channel state will have changed */
582a2003b30SAlex Elder 	state = gsi_channel_state(channel);
5836ffddf3bSAlex Elder 	if (state == GSI_CHANNEL_STATE_STARTED)
5846ffddf3bSAlex Elder 		return 0;
5856ffddf3bSAlex Elder 
586f8d3bdd5SAlex Elder 	dev_err(dev, "channel %u bad state %u after start\n",
587f8d3bdd5SAlex Elder 		gsi_channel_id(channel), state);
588650d1603SAlex Elder 
5896ffddf3bSAlex Elder 	return -EIO;
590650d1603SAlex Elder }
591650d1603SAlex Elder 
592650d1603SAlex Elder /* Stop a GSI channel in STARTED state */
593650d1603SAlex Elder static int gsi_channel_stop_command(struct gsi_channel *channel)
594650d1603SAlex Elder {
595a442b3c7SAlex Elder 	struct device *dev = channel->gsi->dev;
596a2003b30SAlex Elder 	enum gsi_channel_state state;
597650d1603SAlex Elder 
598a2003b30SAlex Elder 	state = gsi_channel_state(channel);
5995468cbcdSAlex Elder 
6005468cbcdSAlex Elder 	/* Channel could have entered STOPPED state since last call
6015468cbcdSAlex Elder 	 * if it timed out.  If so, we're done.
6025468cbcdSAlex Elder 	 */
6035468cbcdSAlex Elder 	if (state == GSI_CHANNEL_STATE_STOPPED)
6045468cbcdSAlex Elder 		return 0;
6055468cbcdSAlex Elder 
606650d1603SAlex Elder 	if (state != GSI_CHANNEL_STATE_STARTED &&
607a442b3c7SAlex Elder 	    state != GSI_CHANNEL_STATE_STOP_IN_PROC) {
608f8d3bdd5SAlex Elder 		dev_err(dev, "channel %u bad state %u before stop\n",
609f8d3bdd5SAlex Elder 			gsi_channel_id(channel), state);
610650d1603SAlex Elder 		return -EINVAL;
611a442b3c7SAlex Elder 	}
612650d1603SAlex Elder 
6131169318bSAlex Elder 	gsi_channel_command(channel, GSI_CH_STOP);
614a2003b30SAlex Elder 
6156ffddf3bSAlex Elder 	/* If successful the channel state will have changed */
616a2003b30SAlex Elder 	state = gsi_channel_state(channel);
6176ffddf3bSAlex Elder 	if (state == GSI_CHANNEL_STATE_STOPPED)
6186ffddf3bSAlex Elder 		return 0;
619650d1603SAlex Elder 
620650d1603SAlex Elder 	/* We may have to try again if stop is in progress */
621a2003b30SAlex Elder 	if (state == GSI_CHANNEL_STATE_STOP_IN_PROC)
622650d1603SAlex Elder 		return -EAGAIN;
623650d1603SAlex Elder 
624f8d3bdd5SAlex Elder 	dev_err(dev, "channel %u bad state %u after stop\n",
625f8d3bdd5SAlex Elder 		gsi_channel_id(channel), state);
626650d1603SAlex Elder 
627650d1603SAlex Elder 	return -EIO;
628650d1603SAlex Elder }
629650d1603SAlex Elder 
630650d1603SAlex Elder /* Reset a GSI channel in ALLOCATED or ERROR state. */
631650d1603SAlex Elder static void gsi_channel_reset_command(struct gsi_channel *channel)
632650d1603SAlex Elder {
633a442b3c7SAlex Elder 	struct device *dev = channel->gsi->dev;
634a2003b30SAlex Elder 	enum gsi_channel_state state;
635650d1603SAlex Elder 
63674401946SAlex Elder 	/* A short delay is required before a RESET command */
63774401946SAlex Elder 	usleep_range(USEC_PER_MSEC, 2 * USEC_PER_MSEC);
638650d1603SAlex Elder 
639a2003b30SAlex Elder 	state = gsi_channel_state(channel);
640a2003b30SAlex Elder 	if (state != GSI_CHANNEL_STATE_STOPPED &&
641a2003b30SAlex Elder 	    state != GSI_CHANNEL_STATE_ERROR) {
6425d28913dSAlex Elder 		/* No need to reset a channel already in ALLOCATED state */
6435d28913dSAlex Elder 		if (state != GSI_CHANNEL_STATE_ALLOCATED)
644f8d3bdd5SAlex Elder 			dev_err(dev, "channel %u bad state %u before reset\n",
645f8d3bdd5SAlex Elder 				gsi_channel_id(channel), state);
646650d1603SAlex Elder 		return;
647650d1603SAlex Elder 	}
648650d1603SAlex Elder 
6491169318bSAlex Elder 	gsi_channel_command(channel, GSI_CH_RESET);
650a2003b30SAlex Elder 
6516ffddf3bSAlex Elder 	/* If successful the channel state will have changed */
652a2003b30SAlex Elder 	state = gsi_channel_state(channel);
6536ffddf3bSAlex Elder 	if (state != GSI_CHANNEL_STATE_ALLOCATED)
654f8d3bdd5SAlex Elder 		dev_err(dev, "channel %u bad state %u after reset\n",
655f8d3bdd5SAlex Elder 			gsi_channel_id(channel), state);
656650d1603SAlex Elder }
657650d1603SAlex Elder 
658650d1603SAlex Elder /* Deallocate an ALLOCATED GSI channel */
659650d1603SAlex Elder static void gsi_channel_de_alloc_command(struct gsi *gsi, u32 channel_id)
660650d1603SAlex Elder {
661650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
662a442b3c7SAlex Elder 	struct device *dev = gsi->dev;
663a2003b30SAlex Elder 	enum gsi_channel_state state;
664650d1603SAlex Elder 
665a2003b30SAlex Elder 	state = gsi_channel_state(channel);
666a2003b30SAlex Elder 	if (state != GSI_CHANNEL_STATE_ALLOCATED) {
667f8d3bdd5SAlex Elder 		dev_err(dev, "channel %u bad state %u before dealloc\n",
668f8d3bdd5SAlex Elder 			channel_id, state);
669650d1603SAlex Elder 		return;
670650d1603SAlex Elder 	}
671650d1603SAlex Elder 
6721169318bSAlex Elder 	gsi_channel_command(channel, GSI_CH_DE_ALLOC);
673a2003b30SAlex Elder 
6746ffddf3bSAlex Elder 	/* If successful the channel state will have changed */
675a2003b30SAlex Elder 	state = gsi_channel_state(channel);
6766ffddf3bSAlex Elder 
6776ffddf3bSAlex Elder 	if (state != GSI_CHANNEL_STATE_NOT_ALLOCATED)
678f8d3bdd5SAlex Elder 		dev_err(dev, "channel %u bad state %u after dealloc\n",
679f8d3bdd5SAlex Elder 			channel_id, state);
680650d1603SAlex Elder }
681650d1603SAlex Elder 
682650d1603SAlex Elder /* Ring an event ring doorbell, reporting the last entry processed by the AP.
683650d1603SAlex Elder  * The index argument (modulo the ring count) is the first unfilled entry, so
684650d1603SAlex Elder  * we supply one less than that with the doorbell.  Update the event ring
685650d1603SAlex Elder  * index field with the value provided.
686650d1603SAlex Elder  */
687650d1603SAlex Elder static void gsi_evt_ring_doorbell(struct gsi *gsi, u32 evt_ring_id, u32 index)
688650d1603SAlex Elder {
689650d1603SAlex Elder 	struct gsi_ring *ring = &gsi->evt_ring[evt_ring_id].ring;
690650d1603SAlex Elder 	u32 val;
691650d1603SAlex Elder 
692650d1603SAlex Elder 	ring->index = index;	/* Next unused entry */
693650d1603SAlex Elder 
694650d1603SAlex Elder 	/* Note: index *must* be used modulo the ring count here */
695650d1603SAlex Elder 	val = gsi_ring_addr(ring, (index - 1) % ring->count);
696650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_EV_CH_E_DOORBELL_0_OFFSET(evt_ring_id));
697650d1603SAlex Elder }
698650d1603SAlex Elder 
699650d1603SAlex Elder /* Program an event ring for use */
700650d1603SAlex Elder static void gsi_evt_ring_program(struct gsi *gsi, u32 evt_ring_id)
701650d1603SAlex Elder {
702650d1603SAlex Elder 	struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id];
7035fb859f7SAlex Elder 	struct gsi_ring *ring = &evt_ring->ring;
7045fb859f7SAlex Elder 	size_t size;
705650d1603SAlex Elder 	u32 val;
706650d1603SAlex Elder 
70746dda53eSAlex Elder 	/* We program all event rings as GPI type/protocol */
70846dda53eSAlex Elder 	val = u32_encode_bits(GSI_CHANNEL_TYPE_GPI, EV_CHTYPE_FMASK);
709650d1603SAlex Elder 	val |= EV_INTYPE_FMASK;
710650d1603SAlex Elder 	val |= u32_encode_bits(GSI_RING_ELEMENT_SIZE, EV_ELEMENT_SIZE_FMASK);
711650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_0_OFFSET(evt_ring_id));
712650d1603SAlex Elder 
7135fb859f7SAlex Elder 	size = ring->count * GSI_RING_ELEMENT_SIZE;
714*0ec573efSAlex Elder 	val = ev_ch_e_cntxt_1_length_encode(gsi->version, size);
715650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_1_OFFSET(evt_ring_id));
716650d1603SAlex Elder 
717650d1603SAlex Elder 	/* The context 2 and 3 registers store the low-order and
718650d1603SAlex Elder 	 * high-order 32 bits of the address of the event ring,
719650d1603SAlex Elder 	 * respectively.
720650d1603SAlex Elder 	 */
7215fb859f7SAlex Elder 	val = lower_32_bits(ring->addr);
722650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_2_OFFSET(evt_ring_id));
7235fb859f7SAlex Elder 	val = upper_32_bits(ring->addr);
724650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_3_OFFSET(evt_ring_id));
725650d1603SAlex Elder 
726650d1603SAlex Elder 	/* Enable interrupt moderation by setting the moderation delay */
727650d1603SAlex Elder 	val = u32_encode_bits(GSI_EVT_RING_INT_MODT, MODT_FMASK);
728650d1603SAlex Elder 	val |= u32_encode_bits(1, MODC_FMASK);	/* comes from channel */
729650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_EV_CH_E_CNTXT_8_OFFSET(evt_ring_id));
730650d1603SAlex Elder 
731650d1603SAlex Elder 	/* No MSI write data, and MSI address high and low address is 0 */
732650d1603SAlex Elder 	iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_9_OFFSET(evt_ring_id));
733650d1603SAlex Elder 	iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_10_OFFSET(evt_ring_id));
734650d1603SAlex Elder 	iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_11_OFFSET(evt_ring_id));
735650d1603SAlex Elder 
736650d1603SAlex Elder 	/* We don't need to get event read pointer updates */
737650d1603SAlex Elder 	iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_12_OFFSET(evt_ring_id));
738650d1603SAlex Elder 	iowrite32(0, gsi->virt + GSI_EV_CH_E_CNTXT_13_OFFSET(evt_ring_id));
739650d1603SAlex Elder 
7405fb859f7SAlex Elder 	/* Finally, tell the hardware our "last processed" event (arbitrary) */
7415fb859f7SAlex Elder 	gsi_evt_ring_doorbell(gsi, evt_ring_id, ring->index);
742650d1603SAlex Elder }
743650d1603SAlex Elder 
744e6316920SAlex Elder /* Find the transaction whose completion indicates a channel is quiesced */
745650d1603SAlex Elder static struct gsi_trans *gsi_channel_trans_last(struct gsi_channel *channel)
746650d1603SAlex Elder {
747650d1603SAlex Elder 	struct gsi_trans_info *trans_info = &channel->trans_info;
7484601e755SAlex Elder 	u32 pending_id = trans_info->pending_id;
749650d1603SAlex Elder 	struct gsi_trans *trans;
750c30623eaSAlex Elder 	u16 trans_id;
751650d1603SAlex Elder 
7524601e755SAlex Elder 	if (channel->toward_ipa && pending_id != trans_info->free_id) {
7534601e755SAlex Elder 		/* There is a small chance a TX transaction got allocated
7544601e755SAlex Elder 		 * just before we disabled transmits, so check for that.
7554601e755SAlex Elder 		 * The last allocated, committed, or pending transaction
756e68d1d15SAlex Elder 		 * precedes the first free transaction.
757e68d1d15SAlex Elder 		 */
758c30623eaSAlex Elder 		trans_id = trans_info->free_id - 1;
7594601e755SAlex Elder 	} else if (trans_info->polled_id != pending_id) {
760e6316920SAlex Elder 		/* Otherwise (TX or RX) we want to wait for anything that
761e6316920SAlex Elder 		 * has completed, or has been polled but not released yet.
762897c0ce6SAlex Elder 		 *
763e68d1d15SAlex Elder 		 * The last completed or polled transaction precedes the
764e68d1d15SAlex Elder 		 * first pending transaction.
765e6316920SAlex Elder 		 */
7664601e755SAlex Elder 		trans_id = pending_id - 1;
767897c0ce6SAlex Elder 	} else {
7684601e755SAlex Elder 		return NULL;
769897c0ce6SAlex Elder 	}
7704601e755SAlex Elder 
771650d1603SAlex Elder 	/* Caller will wait for this, so take a reference */
7724601e755SAlex Elder 	trans = &trans_info->trans[trans_id % channel->tre_count];
773650d1603SAlex Elder 	refcount_inc(&trans->refcount);
774650d1603SAlex Elder 
775650d1603SAlex Elder 	return trans;
776650d1603SAlex Elder }
777650d1603SAlex Elder 
778650d1603SAlex Elder /* Wait for transaction activity on a channel to complete */
779650d1603SAlex Elder static void gsi_channel_trans_quiesce(struct gsi_channel *channel)
780650d1603SAlex Elder {
781650d1603SAlex Elder 	struct gsi_trans *trans;
782650d1603SAlex Elder 
783650d1603SAlex Elder 	/* Get the last transaction, and wait for it to complete */
784650d1603SAlex Elder 	trans = gsi_channel_trans_last(channel);
785650d1603SAlex Elder 	if (trans) {
786650d1603SAlex Elder 		wait_for_completion(&trans->completion);
787650d1603SAlex Elder 		gsi_trans_free(trans);
788650d1603SAlex Elder 	}
789650d1603SAlex Elder }
790650d1603SAlex Elder 
79157ab8ca4SAlex Elder /* Program a channel for use; there is no gsi_channel_deprogram() */
792650d1603SAlex Elder static void gsi_channel_program(struct gsi_channel *channel, bool doorbell)
793650d1603SAlex Elder {
794650d1603SAlex Elder 	size_t size = channel->tre_ring.count * GSI_RING_ELEMENT_SIZE;
795650d1603SAlex Elder 	u32 channel_id = gsi_channel_id(channel);
796650d1603SAlex Elder 	union gsi_channel_scratch scr = { };
797650d1603SAlex Elder 	struct gsi_channel_scratch_gpi *gpi;
798650d1603SAlex Elder 	struct gsi *gsi = channel->gsi;
799650d1603SAlex Elder 	u32 wrr_weight = 0;
800650d1603SAlex Elder 	u32 val;
801650d1603SAlex Elder 
80246dda53eSAlex Elder 	/* We program all channels as GPI type/protocol */
803*0ec573efSAlex Elder 	val = ch_c_cntxt_0_type_encode(gsi->version, GSI_CHANNEL_TYPE_GPI);
804650d1603SAlex Elder 	if (channel->toward_ipa)
805650d1603SAlex Elder 		val |= CHTYPE_DIR_FMASK;
806650d1603SAlex Elder 	val |= u32_encode_bits(channel->evt_ring_id, ERINDEX_FMASK);
807650d1603SAlex Elder 	val |= u32_encode_bits(GSI_RING_ELEMENT_SIZE, ELEMENT_SIZE_FMASK);
808650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_CNTXT_0_OFFSET(channel_id));
809650d1603SAlex Elder 
810*0ec573efSAlex Elder 	val = ch_c_cntxt_1_length_encode(gsi->version, size);
811650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_CNTXT_1_OFFSET(channel_id));
812650d1603SAlex Elder 
813650d1603SAlex Elder 	/* The context 2 and 3 registers store the low-order and
814650d1603SAlex Elder 	 * high-order 32 bits of the address of the channel ring,
815650d1603SAlex Elder 	 * respectively.
816650d1603SAlex Elder 	 */
8173c54b7beSAlex Elder 	val = lower_32_bits(channel->tre_ring.addr);
818650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_CNTXT_2_OFFSET(channel_id));
8193c54b7beSAlex Elder 	val = upper_32_bits(channel->tre_ring.addr);
820650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_CNTXT_3_OFFSET(channel_id));
821650d1603SAlex Elder 
822650d1603SAlex Elder 	/* Command channel gets low weighted round-robin priority */
823650d1603SAlex Elder 	if (channel->command)
824650d1603SAlex Elder 		wrr_weight = field_max(WRR_WEIGHT_FMASK);
825650d1603SAlex Elder 	val = u32_encode_bits(wrr_weight, WRR_WEIGHT_FMASK);
826650d1603SAlex Elder 
827650d1603SAlex Elder 	/* Max prefetch is 1 segment (do not set MAX_PREFETCH_FMASK) */
828650d1603SAlex Elder 
829d7f3087bSAlex Elder 	/* No need to use the doorbell engine starting at IPA v4.0 */
830d7f3087bSAlex Elder 	if (gsi->version < IPA_VERSION_4_0 && doorbell)
831650d1603SAlex Elder 		val |= USE_DB_ENG_FMASK;
832650d1603SAlex Elder 
8339f848198SAlex Elder 	/* v4.0 introduces an escape buffer for prefetch.  We use it
8349f848198SAlex Elder 	 * on all but the AP command channel.
8359f848198SAlex Elder 	 */
836d7f3087bSAlex Elder 	if (gsi->version >= IPA_VERSION_4_0 && !channel->command) {
837b0b6f0ddSAlex Elder 		/* If not otherwise set, prefetch buffers are used */
838b0b6f0ddSAlex Elder 		if (gsi->version < IPA_VERSION_4_5)
839650d1603SAlex Elder 			val |= USE_ESCAPE_BUF_ONLY_FMASK;
840b0b6f0ddSAlex Elder 		else
841b0b6f0ddSAlex Elder 			val |= u32_encode_bits(GSI_ESCAPE_BUF_ONLY,
842b0b6f0ddSAlex Elder 					       PREFETCH_MODE_FMASK);
843b0b6f0ddSAlex Elder 	}
84442839f95SAlex Elder 	/* All channels set DB_IN_BYTES */
84542839f95SAlex Elder 	if (gsi->version >= IPA_VERSION_4_9)
84642839f95SAlex Elder 		val |= DB_IN_BYTES;
847650d1603SAlex Elder 
848650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_QOS_OFFSET(channel_id));
849650d1603SAlex Elder 
850650d1603SAlex Elder 	/* Now update the scratch registers for GPI protocol */
851650d1603SAlex Elder 	gpi = &scr.gpi;
85288e03057SAlex Elder 	gpi->max_outstanding_tre = channel->trans_tre_max *
853650d1603SAlex Elder 					GSI_RING_ELEMENT_SIZE;
854650d1603SAlex Elder 	gpi->outstanding_threshold = 2 * GSI_RING_ELEMENT_SIZE;
855650d1603SAlex Elder 
856650d1603SAlex Elder 	val = scr.data.word1;
857650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_SCRATCH_0_OFFSET(channel_id));
858650d1603SAlex Elder 
859650d1603SAlex Elder 	val = scr.data.word2;
860650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_SCRATCH_1_OFFSET(channel_id));
861650d1603SAlex Elder 
862650d1603SAlex Elder 	val = scr.data.word3;
863650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_SCRATCH_2_OFFSET(channel_id));
864650d1603SAlex Elder 
865650d1603SAlex Elder 	/* We must preserve the upper 16 bits of the last scratch register.
866650d1603SAlex Elder 	 * The next sequence assumes those bits remain unchanged between the
867650d1603SAlex Elder 	 * read and the write.
868650d1603SAlex Elder 	 */
869650d1603SAlex Elder 	val = ioread32(gsi->virt + GSI_CH_C_SCRATCH_3_OFFSET(channel_id));
870650d1603SAlex Elder 	val = (scr.data.word4 & GENMASK(31, 16)) | (val & GENMASK(15, 0));
871650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_SCRATCH_3_OFFSET(channel_id));
872650d1603SAlex Elder 
873650d1603SAlex Elder 	/* All done! */
874650d1603SAlex Elder }
875650d1603SAlex Elder 
8764a4ba483SAlex Elder static int __gsi_channel_start(struct gsi_channel *channel, bool resume)
877650d1603SAlex Elder {
878893b838eSAlex Elder 	struct gsi *gsi = channel->gsi;
879650d1603SAlex Elder 	int ret;
880650d1603SAlex Elder 
8814a4ba483SAlex Elder 	/* Prior to IPA v4.0 suspend/resume is not implemented by GSI */
8824a4ba483SAlex Elder 	if (resume && gsi->version < IPA_VERSION_4_0)
883a65c0288SAlex Elder 		return 0;
8844fef691cSAlex Elder 
885650d1603SAlex Elder 	mutex_lock(&gsi->mutex);
886650d1603SAlex Elder 
887a65c0288SAlex Elder 	ret = gsi_channel_start_command(channel);
888650d1603SAlex Elder 
889650d1603SAlex Elder 	mutex_unlock(&gsi->mutex);
890650d1603SAlex Elder 
891650d1603SAlex Elder 	return ret;
892650d1603SAlex Elder }
893650d1603SAlex Elder 
894893b838eSAlex Elder /* Start an allocated GSI channel */
895893b838eSAlex Elder int gsi_channel_start(struct gsi *gsi, u32 channel_id)
896893b838eSAlex Elder {
897893b838eSAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
898a65c0288SAlex Elder 	int ret;
899893b838eSAlex Elder 
900a65c0288SAlex Elder 	/* Enable NAPI and the completion interrupt */
901a65c0288SAlex Elder 	napi_enable(&channel->napi);
902a65c0288SAlex Elder 	gsi_irq_ieob_enable_one(gsi, channel->evt_ring_id);
903a65c0288SAlex Elder 
9044a4ba483SAlex Elder 	ret = __gsi_channel_start(channel, false);
905a65c0288SAlex Elder 	if (ret) {
906a65c0288SAlex Elder 		gsi_irq_ieob_disable_one(gsi, channel->evt_ring_id);
907a65c0288SAlex Elder 		napi_disable(&channel->napi);
908a65c0288SAlex Elder 	}
909a65c0288SAlex Elder 
910a65c0288SAlex Elder 	return ret;
911893b838eSAlex Elder }
912893b838eSAlex Elder 
913697e834eSAlex Elder static int gsi_channel_stop_retry(struct gsi_channel *channel)
914650d1603SAlex Elder {
915057ef63fSAlex Elder 	u32 retries = GSI_CHANNEL_STOP_RETRIES;
916650d1603SAlex Elder 	int ret;
917650d1603SAlex Elder 
918650d1603SAlex Elder 	do {
919650d1603SAlex Elder 		ret = gsi_channel_stop_command(channel);
920650d1603SAlex Elder 		if (ret != -EAGAIN)
921650d1603SAlex Elder 			break;
9223d60e15fSAlex Elder 		usleep_range(3 * USEC_PER_MSEC, 5 * USEC_PER_MSEC);
923650d1603SAlex Elder 	} while (retries--);
924650d1603SAlex Elder 
925697e834eSAlex Elder 	return ret;
926697e834eSAlex Elder }
927697e834eSAlex Elder 
9284a4ba483SAlex Elder static int __gsi_channel_stop(struct gsi_channel *channel, bool suspend)
929697e834eSAlex Elder {
93063ec9be1SAlex Elder 	struct gsi *gsi = channel->gsi;
931697e834eSAlex Elder 	int ret;
932697e834eSAlex Elder 
933a65c0288SAlex Elder 	/* Wait for any underway transactions to complete before stopping. */
934bd1ea1e4SAlex Elder 	gsi_channel_trans_quiesce(channel);
935697e834eSAlex Elder 
9364a4ba483SAlex Elder 	/* Prior to IPA v4.0 suspend/resume is not implemented by GSI */
9374a4ba483SAlex Elder 	if (suspend && gsi->version < IPA_VERSION_4_0)
93863ec9be1SAlex Elder 		return 0;
93963ec9be1SAlex Elder 
94063ec9be1SAlex Elder 	mutex_lock(&gsi->mutex);
94163ec9be1SAlex Elder 
94263ec9be1SAlex Elder 	ret = gsi_channel_stop_retry(channel);
94363ec9be1SAlex Elder 
94463ec9be1SAlex Elder 	mutex_unlock(&gsi->mutex);
94563ec9be1SAlex Elder 
94663ec9be1SAlex Elder 	return ret;
947650d1603SAlex Elder }
948650d1603SAlex Elder 
949893b838eSAlex Elder /* Stop a started channel */
950893b838eSAlex Elder int gsi_channel_stop(struct gsi *gsi, u32 channel_id)
951893b838eSAlex Elder {
952893b838eSAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
953a65c0288SAlex Elder 	int ret;
954893b838eSAlex Elder 
9554a4ba483SAlex Elder 	ret = __gsi_channel_stop(channel, false);
956a65c0288SAlex Elder 	if (ret)
957a65c0288SAlex Elder 		return ret;
958a65c0288SAlex Elder 
95963ec9be1SAlex Elder 	/* Disable the completion interrupt and NAPI if successful */
960a65c0288SAlex Elder 	gsi_irq_ieob_disable_one(gsi, channel->evt_ring_id);
961a65c0288SAlex Elder 	napi_disable(&channel->napi);
962a65c0288SAlex Elder 
963a65c0288SAlex Elder 	return 0;
964893b838eSAlex Elder }
965893b838eSAlex Elder 
966ce54993dSAlex Elder /* Reset and reconfigure a channel, (possibly) enabling the doorbell engine */
967ce54993dSAlex Elder void gsi_channel_reset(struct gsi *gsi, u32 channel_id, bool doorbell)
968650d1603SAlex Elder {
969650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
970650d1603SAlex Elder 
971650d1603SAlex Elder 	mutex_lock(&gsi->mutex);
972650d1603SAlex Elder 
973650d1603SAlex Elder 	gsi_channel_reset_command(channel);
974a3f2405bSAlex Elder 	/* Due to a hardware quirk we may need to reset RX channels twice. */
975d7f3087bSAlex Elder 	if (gsi->version < IPA_VERSION_4_0 && !channel->toward_ipa)
976650d1603SAlex Elder 		gsi_channel_reset_command(channel);
977650d1603SAlex Elder 
9785fb859f7SAlex Elder 	/* Hardware assumes this is 0 following reset */
9795fb859f7SAlex Elder 	channel->tre_ring.index = 0;
980ce54993dSAlex Elder 	gsi_channel_program(channel, doorbell);
981650d1603SAlex Elder 	gsi_channel_trans_cancel_pending(channel);
982650d1603SAlex Elder 
983650d1603SAlex Elder 	mutex_unlock(&gsi->mutex);
984650d1603SAlex Elder }
985650d1603SAlex Elder 
986decfef0fSAlex Elder /* Stop a started channel for suspend */
987decfef0fSAlex Elder int gsi_channel_suspend(struct gsi *gsi, u32 channel_id)
988650d1603SAlex Elder {
989650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
990b1750723SAlex Elder 	int ret;
991650d1603SAlex Elder 
9924a4ba483SAlex Elder 	ret = __gsi_channel_stop(channel, true);
993b1750723SAlex Elder 	if (ret)
994b1750723SAlex Elder 		return ret;
995b1750723SAlex Elder 
996b1750723SAlex Elder 	/* Ensure NAPI polling has finished. */
997b1750723SAlex Elder 	napi_synchronize(&channel->napi);
998b1750723SAlex Elder 
999b1750723SAlex Elder 	return 0;
1000650d1603SAlex Elder }
1001650d1603SAlex Elder 
1002decfef0fSAlex Elder /* Resume a suspended channel (starting if stopped) */
1003decfef0fSAlex Elder int gsi_channel_resume(struct gsi *gsi, u32 channel_id)
1004650d1603SAlex Elder {
1005650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
1006650d1603SAlex Elder 
10074a4ba483SAlex Elder 	return __gsi_channel_start(channel, true);
1008650d1603SAlex Elder }
1009650d1603SAlex Elder 
101045a42a3cSAlex Elder /* Prevent all GSI interrupts while suspended */
101145a42a3cSAlex Elder void gsi_suspend(struct gsi *gsi)
101245a42a3cSAlex Elder {
101345a42a3cSAlex Elder 	disable_irq(gsi->irq);
101445a42a3cSAlex Elder }
101545a42a3cSAlex Elder 
101645a42a3cSAlex Elder /* Allow all GSI interrupts again when resuming */
101745a42a3cSAlex Elder void gsi_resume(struct gsi *gsi)
101845a42a3cSAlex Elder {
101945a42a3cSAlex Elder 	enable_irq(gsi->irq);
102045a42a3cSAlex Elder }
102145a42a3cSAlex Elder 
10224e0f28e9SAlex Elder void gsi_trans_tx_committed(struct gsi_trans *trans)
10234e0f28e9SAlex Elder {
10244e0f28e9SAlex Elder 	struct gsi_channel *channel = &trans->gsi->channel[trans->channel_id];
10254e0f28e9SAlex Elder 
10264e0f28e9SAlex Elder 	channel->trans_count++;
10274e0f28e9SAlex Elder 	channel->byte_count += trans->len;
102865d39497SAlex Elder 
102965d39497SAlex Elder 	trans->trans_count = channel->trans_count;
103065d39497SAlex Elder 	trans->byte_count = channel->byte_count;
10314e0f28e9SAlex Elder }
10324e0f28e9SAlex Elder 
1033bcec9ecbSAlex Elder void gsi_trans_tx_queued(struct gsi_trans *trans)
1034650d1603SAlex Elder {
1035bcec9ecbSAlex Elder 	u32 channel_id = trans->channel_id;
1036bcec9ecbSAlex Elder 	struct gsi *gsi = trans->gsi;
1037bcec9ecbSAlex Elder 	struct gsi_channel *channel;
1038650d1603SAlex Elder 	u32 trans_count;
1039650d1603SAlex Elder 	u32 byte_count;
1040650d1603SAlex Elder 
1041bcec9ecbSAlex Elder 	channel = &gsi->channel[channel_id];
1042bcec9ecbSAlex Elder 
1043650d1603SAlex Elder 	byte_count = channel->byte_count - channel->queued_byte_count;
1044650d1603SAlex Elder 	trans_count = channel->trans_count - channel->queued_trans_count;
1045650d1603SAlex Elder 	channel->queued_byte_count = channel->byte_count;
1046650d1603SAlex Elder 	channel->queued_trans_count = channel->trans_count;
1047650d1603SAlex Elder 
1048bcec9ecbSAlex Elder 	ipa_gsi_channel_tx_queued(gsi, channel_id, trans_count, byte_count);
1049650d1603SAlex Elder }
1050650d1603SAlex Elder 
1051650d1603SAlex Elder /**
1052c5bddecbSAlex Elder  * gsi_trans_tx_completed() - Report completed TX transactions
1053c5bddecbSAlex Elder  * @trans:	TX channel transaction that has completed
1054650d1603SAlex Elder  *
1055c5bddecbSAlex Elder  * Report that a transaction on a TX channel has completed.  At the time a
1056c5bddecbSAlex Elder  * transaction is committed, we record *in the transaction* its channel's
1057c5bddecbSAlex Elder  * committed transaction and byte counts.  Transactions are completed in
1058c5bddecbSAlex Elder  * order, and the difference between the channel's byte/transaction count
1059c5bddecbSAlex Elder  * when the transaction was committed and when it completes tells us
1060c5bddecbSAlex Elder  * exactly how much data has been transferred while the transaction was
1061c5bddecbSAlex Elder  * pending.
1062650d1603SAlex Elder  *
1063c5bddecbSAlex Elder  * We report this information to the network stack, which uses it to manage
1064c5bddecbSAlex Elder  * the rate at which data is sent to hardware.
1065650d1603SAlex Elder  */
1066c5bddecbSAlex Elder static void gsi_trans_tx_completed(struct gsi_trans *trans)
1067650d1603SAlex Elder {
1068c5bddecbSAlex Elder 	u32 channel_id = trans->channel_id;
1069c5bddecbSAlex Elder 	struct gsi *gsi = trans->gsi;
1070c5bddecbSAlex Elder 	struct gsi_channel *channel;
1071c5bddecbSAlex Elder 	u32 trans_count;
1072c5bddecbSAlex Elder 	u32 byte_count;
1073c5bddecbSAlex Elder 
1074c5bddecbSAlex Elder 	channel = &gsi->channel[channel_id];
1075c5bddecbSAlex Elder 	trans_count = trans->trans_count - channel->compl_trans_count;
1076c5bddecbSAlex Elder 	byte_count = trans->byte_count - channel->compl_byte_count;
1077650d1603SAlex Elder 
1078650d1603SAlex Elder 	channel->compl_trans_count += trans_count;
107965d39497SAlex Elder 	channel->compl_byte_count += byte_count;
1080650d1603SAlex Elder 
1081c5bddecbSAlex Elder 	ipa_gsi_channel_tx_completed(gsi, channel_id, trans_count, byte_count);
1082650d1603SAlex Elder }
1083650d1603SAlex Elder 
1084650d1603SAlex Elder /* Channel control interrupt handler */
1085650d1603SAlex Elder static void gsi_isr_chan_ctrl(struct gsi *gsi)
1086650d1603SAlex Elder {
1087650d1603SAlex Elder 	u32 channel_mask;
1088650d1603SAlex Elder 
1089650d1603SAlex Elder 	channel_mask = ioread32(gsi->virt + GSI_CNTXT_SRC_CH_IRQ_OFFSET);
1090650d1603SAlex Elder 	iowrite32(channel_mask, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_CLR_OFFSET);
1091650d1603SAlex Elder 
1092650d1603SAlex Elder 	while (channel_mask) {
1093650d1603SAlex Elder 		u32 channel_id = __ffs(channel_mask);
1094650d1603SAlex Elder 
1095650d1603SAlex Elder 		channel_mask ^= BIT(channel_id);
1096650d1603SAlex Elder 
10977ece9eaaSAlex Elder 		complete(&gsi->completion);
1098650d1603SAlex Elder 	}
1099650d1603SAlex Elder }
1100650d1603SAlex Elder 
1101650d1603SAlex Elder /* Event ring control interrupt handler */
1102650d1603SAlex Elder static void gsi_isr_evt_ctrl(struct gsi *gsi)
1103650d1603SAlex Elder {
1104650d1603SAlex Elder 	u32 event_mask;
1105650d1603SAlex Elder 
1106650d1603SAlex Elder 	event_mask = ioread32(gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_OFFSET);
1107650d1603SAlex Elder 	iowrite32(event_mask, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_CLR_OFFSET);
1108650d1603SAlex Elder 
1109650d1603SAlex Elder 	while (event_mask) {
1110650d1603SAlex Elder 		u32 evt_ring_id = __ffs(event_mask);
1111650d1603SAlex Elder 
1112650d1603SAlex Elder 		event_mask ^= BIT(evt_ring_id);
1113650d1603SAlex Elder 
11147ece9eaaSAlex Elder 		complete(&gsi->completion);
1115650d1603SAlex Elder 	}
1116650d1603SAlex Elder }
1117650d1603SAlex Elder 
1118650d1603SAlex Elder /* Global channel error interrupt handler */
1119650d1603SAlex Elder static void
1120650d1603SAlex Elder gsi_isr_glob_chan_err(struct gsi *gsi, u32 err_ee, u32 channel_id, u32 code)
1121650d1603SAlex Elder {
11227b0ac8f6SAlex Elder 	if (code == GSI_OUT_OF_RESOURCES) {
1123650d1603SAlex Elder 		dev_err(gsi->dev, "channel %u out of resources\n", channel_id);
11247ece9eaaSAlex Elder 		complete(&gsi->completion);
1125650d1603SAlex Elder 		return;
1126650d1603SAlex Elder 	}
1127650d1603SAlex Elder 
1128650d1603SAlex Elder 	/* Report, but otherwise ignore all other error codes */
1129650d1603SAlex Elder 	dev_err(gsi->dev, "channel %u global error ee 0x%08x code 0x%08x\n",
1130650d1603SAlex Elder 		channel_id, err_ee, code);
1131650d1603SAlex Elder }
1132650d1603SAlex Elder 
1133650d1603SAlex Elder /* Global event error interrupt handler */
1134650d1603SAlex Elder static void
1135650d1603SAlex Elder gsi_isr_glob_evt_err(struct gsi *gsi, u32 err_ee, u32 evt_ring_id, u32 code)
1136650d1603SAlex Elder {
11377b0ac8f6SAlex Elder 	if (code == GSI_OUT_OF_RESOURCES) {
1138650d1603SAlex Elder 		struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id];
1139650d1603SAlex Elder 		u32 channel_id = gsi_channel_id(evt_ring->channel);
1140650d1603SAlex Elder 
11417ece9eaaSAlex Elder 		complete(&gsi->completion);
1142650d1603SAlex Elder 		dev_err(gsi->dev, "evt_ring for channel %u out of resources\n",
1143650d1603SAlex Elder 			channel_id);
1144650d1603SAlex Elder 		return;
1145650d1603SAlex Elder 	}
1146650d1603SAlex Elder 
1147650d1603SAlex Elder 	/* Report, but otherwise ignore all other error codes */
1148650d1603SAlex Elder 	dev_err(gsi->dev, "event ring %u global error ee %u code 0x%08x\n",
1149650d1603SAlex Elder 		evt_ring_id, err_ee, code);
1150650d1603SAlex Elder }
1151650d1603SAlex Elder 
1152650d1603SAlex Elder /* Global error interrupt handler */
1153650d1603SAlex Elder static void gsi_isr_glob_err(struct gsi *gsi)
1154650d1603SAlex Elder {
1155650d1603SAlex Elder 	enum gsi_err_type type;
1156650d1603SAlex Elder 	enum gsi_err_code code;
1157650d1603SAlex Elder 	u32 which;
1158650d1603SAlex Elder 	u32 val;
1159650d1603SAlex Elder 	u32 ee;
1160650d1603SAlex Elder 
1161650d1603SAlex Elder 	/* Get the logged error, then reinitialize the log */
1162650d1603SAlex Elder 	val = ioread32(gsi->virt + GSI_ERROR_LOG_OFFSET);
1163650d1603SAlex Elder 	iowrite32(0, gsi->virt + GSI_ERROR_LOG_OFFSET);
1164650d1603SAlex Elder 	iowrite32(~0, gsi->virt + GSI_ERROR_LOG_CLR_OFFSET);
1165650d1603SAlex Elder 
1166650d1603SAlex Elder 	ee = u32_get_bits(val, ERR_EE_FMASK);
1167650d1603SAlex Elder 	type = u32_get_bits(val, ERR_TYPE_FMASK);
1168d6c9e3f5SAlex Elder 	which = u32_get_bits(val, ERR_VIRT_IDX_FMASK);
1169650d1603SAlex Elder 	code = u32_get_bits(val, ERR_CODE_FMASK);
1170650d1603SAlex Elder 
1171650d1603SAlex Elder 	if (type == GSI_ERR_TYPE_CHAN)
1172650d1603SAlex Elder 		gsi_isr_glob_chan_err(gsi, ee, which, code);
1173650d1603SAlex Elder 	else if (type == GSI_ERR_TYPE_EVT)
1174650d1603SAlex Elder 		gsi_isr_glob_evt_err(gsi, ee, which, code);
1175650d1603SAlex Elder 	else	/* type GSI_ERR_TYPE_GLOB should be fatal */
1176650d1603SAlex Elder 		dev_err(gsi->dev, "unexpected global error 0x%08x\n", type);
1177650d1603SAlex Elder }
1178650d1603SAlex Elder 
1179650d1603SAlex Elder /* Generic EE interrupt handler */
1180650d1603SAlex Elder static void gsi_isr_gp_int1(struct gsi *gsi)
1181650d1603SAlex Elder {
1182650d1603SAlex Elder 	u32 result;
1183650d1603SAlex Elder 	u32 val;
1184650d1603SAlex Elder 
11854c9d631aSAlex Elder 	/* This interrupt is used to handle completions of GENERIC GSI
11864c9d631aSAlex Elder 	 * commands.  We use these to allocate and halt channels on the
11874c9d631aSAlex Elder 	 * modem's behalf due to a hardware quirk on IPA v4.2.  The modem
11884c9d631aSAlex Elder 	 * "owns" channels even when the AP allocates them, and have no
11894c9d631aSAlex Elder 	 * way of knowing whether a modem channel's state has been changed.
11904c9d631aSAlex Elder 	 *
11914c9d631aSAlex Elder 	 * We also use GENERIC commands to enable/disable channel flow
11924c9d631aSAlex Elder 	 * control for IPA v4.2+.
1193f849afccSAlex Elder 	 *
1194f849afccSAlex Elder 	 * It is recommended that we halt the modem channels we allocated
1195f849afccSAlex Elder 	 * when shutting down, but it's possible the channel isn't running
1196f849afccSAlex Elder 	 * at the time we issue the HALT command.  We'll get an error in
1197f849afccSAlex Elder 	 * that case, but it's harmless (the channel is already halted).
11984c9d631aSAlex Elder 	 * Similarly, we could get an error back when updating flow control
11994c9d631aSAlex Elder 	 * on a channel because it's not in the proper state.
1200f849afccSAlex Elder 	 *
1201c9d92cf2SAlex Elder 	 * In either case, we silently ignore a INCORRECT_CHANNEL_STATE
1202c9d92cf2SAlex Elder 	 * error if we receive it.
1203f849afccSAlex Elder 	 */
1204650d1603SAlex Elder 	val = ioread32(gsi->virt + GSI_CNTXT_SCRATCH_0_OFFSET);
1205650d1603SAlex Elder 	result = u32_get_bits(val, GENERIC_EE_RESULT_FMASK);
1206f849afccSAlex Elder 
1207f849afccSAlex Elder 	switch (result) {
1208f849afccSAlex Elder 	case GENERIC_EE_SUCCESS:
1209c9d92cf2SAlex Elder 	case GENERIC_EE_INCORRECT_CHANNEL_STATE:
121011361456SAlex Elder 		gsi->result = 0;
121111361456SAlex Elder 		break;
121211361456SAlex Elder 
121311361456SAlex Elder 	case GENERIC_EE_RETRY:
121411361456SAlex Elder 		gsi->result = -EAGAIN;
1215f849afccSAlex Elder 		break;
1216f849afccSAlex Elder 
1217f849afccSAlex Elder 	default:
1218650d1603SAlex Elder 		dev_err(gsi->dev, "global INT1 generic result %u\n", result);
121911361456SAlex Elder 		gsi->result = -EIO;
1220f849afccSAlex Elder 		break;
1221f849afccSAlex Elder 	}
1222650d1603SAlex Elder 
1223650d1603SAlex Elder 	complete(&gsi->completion);
1224650d1603SAlex Elder }
12250b1ba18aSAlex Elder 
1226650d1603SAlex Elder /* Inter-EE interrupt handler */
1227650d1603SAlex Elder static void gsi_isr_glob_ee(struct gsi *gsi)
1228650d1603SAlex Elder {
1229650d1603SAlex Elder 	u32 val;
1230650d1603SAlex Elder 
1231650d1603SAlex Elder 	val = ioread32(gsi->virt + GSI_CNTXT_GLOB_IRQ_STTS_OFFSET);
1232650d1603SAlex Elder 
1233c5ebba75SAlex Elder 	if (val & ERROR_INT)
1234650d1603SAlex Elder 		gsi_isr_glob_err(gsi);
1235650d1603SAlex Elder 
1236650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_GLOB_IRQ_CLR_OFFSET);
1237650d1603SAlex Elder 
1238c5ebba75SAlex Elder 	val &= ~ERROR_INT;
1239650d1603SAlex Elder 
1240c5ebba75SAlex Elder 	if (val & GP_INT1) {
1241c5ebba75SAlex Elder 		val ^= GP_INT1;
1242650d1603SAlex Elder 		gsi_isr_gp_int1(gsi);
1243650d1603SAlex Elder 	}
1244650d1603SAlex Elder 
1245650d1603SAlex Elder 	if (val)
1246650d1603SAlex Elder 		dev_err(gsi->dev, "unexpected global interrupt 0x%08x\n", val);
1247650d1603SAlex Elder }
1248650d1603SAlex Elder 
1249650d1603SAlex Elder /* I/O completion interrupt event */
1250650d1603SAlex Elder static void gsi_isr_ieob(struct gsi *gsi)
1251650d1603SAlex Elder {
1252650d1603SAlex Elder 	u32 event_mask;
1253650d1603SAlex Elder 
1254650d1603SAlex Elder 	event_mask = ioread32(gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_OFFSET);
12557bd9785fSAlex Elder 	gsi_irq_ieob_disable(gsi, event_mask);
1256195ef57fSAlex Elder 	iowrite32(event_mask, gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_CLR_OFFSET);
1257650d1603SAlex Elder 
1258650d1603SAlex Elder 	while (event_mask) {
1259650d1603SAlex Elder 		u32 evt_ring_id = __ffs(event_mask);
1260650d1603SAlex Elder 
1261650d1603SAlex Elder 		event_mask ^= BIT(evt_ring_id);
1262650d1603SAlex Elder 
1263650d1603SAlex Elder 		napi_schedule(&gsi->evt_ring[evt_ring_id].channel->napi);
1264650d1603SAlex Elder 	}
1265650d1603SAlex Elder }
1266650d1603SAlex Elder 
1267650d1603SAlex Elder /* General event interrupts represent serious problems, so report them */
1268650d1603SAlex Elder static void gsi_isr_general(struct gsi *gsi)
1269650d1603SAlex Elder {
1270650d1603SAlex Elder 	struct device *dev = gsi->dev;
1271650d1603SAlex Elder 	u32 val;
1272650d1603SAlex Elder 
1273650d1603SAlex Elder 	val = ioread32(gsi->virt + GSI_CNTXT_GSI_IRQ_STTS_OFFSET);
1274650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_GSI_IRQ_CLR_OFFSET);
1275650d1603SAlex Elder 
1276650d1603SAlex Elder 	dev_err(dev, "unexpected general interrupt 0x%08x\n", val);
1277650d1603SAlex Elder }
1278650d1603SAlex Elder 
1279650d1603SAlex Elder /**
1280650d1603SAlex Elder  * gsi_isr() - Top level GSI interrupt service routine
1281650d1603SAlex Elder  * @irq:	Interrupt number (ignored)
1282650d1603SAlex Elder  * @dev_id:	GSI pointer supplied to request_irq()
1283650d1603SAlex Elder  *
1284650d1603SAlex Elder  * This is the main handler function registered for the GSI IRQ. Each type
1285650d1603SAlex Elder  * of interrupt has a separate handler function that is called from here.
1286650d1603SAlex Elder  */
1287650d1603SAlex Elder static irqreturn_t gsi_isr(int irq, void *dev_id)
1288650d1603SAlex Elder {
1289650d1603SAlex Elder 	struct gsi *gsi = dev_id;
1290650d1603SAlex Elder 	u32 intr_mask;
1291650d1603SAlex Elder 	u32 cnt = 0;
1292650d1603SAlex Elder 
1293f9b28804SAlex Elder 	/* enum gsi_irq_type_id defines GSI interrupt types */
1294650d1603SAlex Elder 	while ((intr_mask = ioread32(gsi->virt + GSI_CNTXT_TYPE_IRQ_OFFSET))) {
1295650d1603SAlex Elder 		/* intr_mask contains bitmask of pending GSI interrupts */
1296650d1603SAlex Elder 		do {
1297650d1603SAlex Elder 			u32 gsi_intr = BIT(__ffs(intr_mask));
1298650d1603SAlex Elder 
1299650d1603SAlex Elder 			intr_mask ^= gsi_intr;
1300650d1603SAlex Elder 
1301650d1603SAlex Elder 			switch (gsi_intr) {
1302c5ebba75SAlex Elder 			case GSI_CH_CTRL:
1303650d1603SAlex Elder 				gsi_isr_chan_ctrl(gsi);
1304650d1603SAlex Elder 				break;
1305c5ebba75SAlex Elder 			case GSI_EV_CTRL:
1306650d1603SAlex Elder 				gsi_isr_evt_ctrl(gsi);
1307650d1603SAlex Elder 				break;
1308c5ebba75SAlex Elder 			case GSI_GLOB_EE:
1309650d1603SAlex Elder 				gsi_isr_glob_ee(gsi);
1310650d1603SAlex Elder 				break;
1311c5ebba75SAlex Elder 			case GSI_IEOB:
1312650d1603SAlex Elder 				gsi_isr_ieob(gsi);
1313650d1603SAlex Elder 				break;
1314c5ebba75SAlex Elder 			case GSI_GENERAL:
1315650d1603SAlex Elder 				gsi_isr_general(gsi);
1316650d1603SAlex Elder 				break;
1317650d1603SAlex Elder 			default:
1318650d1603SAlex Elder 				dev_err(gsi->dev,
13198463488aSAlex Elder 					"unrecognized interrupt type 0x%08x\n",
13208463488aSAlex Elder 					gsi_intr);
1321650d1603SAlex Elder 				break;
1322650d1603SAlex Elder 			}
1323650d1603SAlex Elder 		} while (intr_mask);
1324650d1603SAlex Elder 
1325650d1603SAlex Elder 		if (++cnt > GSI_ISR_MAX_ITER) {
1326650d1603SAlex Elder 			dev_err(gsi->dev, "interrupt flood\n");
1327650d1603SAlex Elder 			break;
1328650d1603SAlex Elder 		}
1329650d1603SAlex Elder 	}
1330650d1603SAlex Elder 
1331650d1603SAlex Elder 	return IRQ_HANDLED;
1332650d1603SAlex Elder }
1333650d1603SAlex Elder 
1334b176f95bSAlex Elder /* Init function for GSI IRQ lookup; there is no gsi_irq_exit() */
13350b8d6761SAlex Elder static int gsi_irq_init(struct gsi *gsi, struct platform_device *pdev)
13360b8d6761SAlex Elder {
13370b8d6761SAlex Elder 	int ret;
13380b8d6761SAlex Elder 
13390b8d6761SAlex Elder 	ret = platform_get_irq_byname(pdev, "gsi");
134091306d1dSZihao Tang 	if (ret <= 0)
13410b8d6761SAlex Elder 		return ret ? : -EINVAL;
134291306d1dSZihao Tang 
1343b176f95bSAlex Elder 	gsi->irq = ret;
13440b8d6761SAlex Elder 
13450b8d6761SAlex Elder 	return 0;
13460b8d6761SAlex Elder }
13470b8d6761SAlex Elder 
1348650d1603SAlex Elder /* Return the transaction associated with a transfer completion event */
13497dd9558fSAlex Elder static struct gsi_trans *
13507dd9558fSAlex Elder gsi_event_trans(struct gsi *gsi, struct gsi_event *event)
1351650d1603SAlex Elder {
13527dd9558fSAlex Elder 	u32 channel_id = event->chid;
13537dd9558fSAlex Elder 	struct gsi_channel *channel;
13547dd9558fSAlex Elder 	struct gsi_trans *trans;
1355650d1603SAlex Elder 	u32 tre_offset;
1356650d1603SAlex Elder 	u32 tre_index;
1357650d1603SAlex Elder 
13587dd9558fSAlex Elder 	channel = &gsi->channel[channel_id];
13597dd9558fSAlex Elder 	if (WARN(!channel->gsi, "event has bad channel %u\n", channel_id))
13607dd9558fSAlex Elder 		return NULL;
13617dd9558fSAlex Elder 
1362650d1603SAlex Elder 	/* Event xfer_ptr records the TRE it's associated with */
13633c54b7beSAlex Elder 	tre_offset = lower_32_bits(le64_to_cpu(event->xfer_ptr));
1364650d1603SAlex Elder 	tre_index = gsi_ring_index(&channel->tre_ring, tre_offset);
1365650d1603SAlex Elder 
13667dd9558fSAlex Elder 	trans = gsi_channel_trans_mapped(channel, tre_index);
13677dd9558fSAlex Elder 
13687dd9558fSAlex Elder 	if (WARN(!trans, "channel %u event with no transaction\n", channel_id))
13697dd9558fSAlex Elder 		return NULL;
13707dd9558fSAlex Elder 
13717dd9558fSAlex Elder 	return trans;
1372650d1603SAlex Elder }
1373650d1603SAlex Elder 
1374650d1603SAlex Elder /**
137581765eeaSAlex Elder  * gsi_evt_ring_update() - Update transaction state from hardware
13762f48fb0eSAlex Elder  * @gsi:		GSI pointer
13772f48fb0eSAlex Elder  * @evt_ring_id:	Event ring ID
1378650d1603SAlex Elder  * @index:		Event index in ring reported by hardware
1379650d1603SAlex Elder  *
1380650d1603SAlex Elder  * Events for RX channels contain the actual number of bytes received into
1381650d1603SAlex Elder  * the buffer.  Every event has a transaction associated with it, and here
1382650d1603SAlex Elder  * we update transactions to record their actual received lengths.
1383650d1603SAlex Elder  *
138481765eeaSAlex Elder  * When an event for a TX channel arrives we use information in the
1385ace5dc61SAlex Elder  * transaction to report the number of requests and bytes that have
1386ace5dc61SAlex Elder  * been transferred.
138781765eeaSAlex Elder  *
1388650d1603SAlex Elder  * This function is called whenever we learn that the GSI hardware has filled
1389650d1603SAlex Elder  * new events since the last time we checked.  The ring's index field tells
1390650d1603SAlex Elder  * the first entry in need of processing.  The index provided is the
1391650d1603SAlex Elder  * first *unfilled* event in the ring (following the last filled one).
1392650d1603SAlex Elder  *
1393650d1603SAlex Elder  * Events are sequential within the event ring, and transactions are
1394b63f507cSAlex Elder  * sequential within the transaction array.
1395650d1603SAlex Elder  *
1396650d1603SAlex Elder  * Note that @index always refers to an element *within* the event ring.
1397650d1603SAlex Elder  */
139881765eeaSAlex Elder static void gsi_evt_ring_update(struct gsi *gsi, u32 evt_ring_id, u32 index)
1399650d1603SAlex Elder {
14002f48fb0eSAlex Elder 	struct gsi_evt_ring *evt_ring = &gsi->evt_ring[evt_ring_id];
1401650d1603SAlex Elder 	struct gsi_ring *ring = &evt_ring->ring;
1402650d1603SAlex Elder 	struct gsi_event *event_done;
1403650d1603SAlex Elder 	struct gsi_event *event;
1404650d1603SAlex Elder 	u32 event_avail;
1405d8290cbeSAlex Elder 	u32 old_index;
1406650d1603SAlex Elder 
140781765eeaSAlex Elder 	/* Starting with the oldest un-processed event, determine which
140881765eeaSAlex Elder 	 * transaction (and which channel) is associated with the event.
140981765eeaSAlex Elder 	 * For RX channels, update each completed transaction with the
141081765eeaSAlex Elder 	 * number of bytes that were actually received.  For TX channels
141181765eeaSAlex Elder 	 * associated with a network device, report to the network stack
141281765eeaSAlex Elder 	 * the number of transfers and bytes this completion represents.
1413650d1603SAlex Elder 	 */
1414650d1603SAlex Elder 	old_index = ring->index;
1415650d1603SAlex Elder 	event = gsi_ring_virt(ring, old_index);
1416650d1603SAlex Elder 
1417650d1603SAlex Elder 	/* Compute the number of events to process before we wrap,
1418650d1603SAlex Elder 	 * and determine when we'll be done processing events.
1419650d1603SAlex Elder 	 */
1420650d1603SAlex Elder 	event_avail = ring->count - old_index % ring->count;
1421650d1603SAlex Elder 	event_done = gsi_ring_virt(ring, index);
1422650d1603SAlex Elder 	do {
1423dd5a046cSAlex Elder 		struct gsi_trans *trans;
1424dd5a046cSAlex Elder 
14252f48fb0eSAlex Elder 		trans = gsi_event_trans(gsi, event);
1426dd5a046cSAlex Elder 		if (!trans)
1427dd5a046cSAlex Elder 			return;
1428dd5a046cSAlex Elder 
14299f1c3ad6SAlex Elder 		if (trans->direction == DMA_FROM_DEVICE)
1430650d1603SAlex Elder 			trans->len = __le16_to_cpu(event->len);
143181765eeaSAlex Elder 		else
143281765eeaSAlex Elder 			gsi_trans_tx_completed(trans);
143381765eeaSAlex Elder 
143481765eeaSAlex Elder 		gsi_trans_move_complete(trans);
1435650d1603SAlex Elder 
1436650d1603SAlex Elder 		/* Move on to the next event and transaction */
1437650d1603SAlex Elder 		if (--event_avail)
1438650d1603SAlex Elder 			event++;
1439650d1603SAlex Elder 		else
1440650d1603SAlex Elder 			event = gsi_ring_virt(ring, 0);
1441650d1603SAlex Elder 	} while (event != event_done);
144281765eeaSAlex Elder 
144381765eeaSAlex Elder 	/* Tell the hardware we've handled these events */
144481765eeaSAlex Elder 	gsi_evt_ring_doorbell(gsi, evt_ring_id, index);
1445650d1603SAlex Elder }
1446650d1603SAlex Elder 
1447650d1603SAlex Elder /* Initialize a ring, including allocating DMA memory for its entries */
1448650d1603SAlex Elder static int gsi_ring_alloc(struct gsi *gsi, struct gsi_ring *ring, u32 count)
1449650d1603SAlex Elder {
1450437c78f9SAlex Elder 	u32 size = count * GSI_RING_ELEMENT_SIZE;
1451650d1603SAlex Elder 	struct device *dev = gsi->dev;
1452650d1603SAlex Elder 	dma_addr_t addr;
1453650d1603SAlex Elder 
1454437c78f9SAlex Elder 	/* Hardware requires a 2^n ring size, with alignment equal to size.
145519aaf72cSAlex Elder 	 * The DMA address returned by dma_alloc_coherent() is guaranteed to
145619aaf72cSAlex Elder 	 * be a power-of-2 number of pages, which satisfies the requirement.
1457437c78f9SAlex Elder 	 */
1458650d1603SAlex Elder 	ring->virt = dma_alloc_coherent(dev, size, &addr, GFP_KERNEL);
145919aaf72cSAlex Elder 	if (!ring->virt)
1460650d1603SAlex Elder 		return -ENOMEM;
146119aaf72cSAlex Elder 
1462650d1603SAlex Elder 	ring->addr = addr;
1463650d1603SAlex Elder 	ring->count = count;
14645fb859f7SAlex Elder 	ring->index = 0;
1465650d1603SAlex Elder 
1466650d1603SAlex Elder 	return 0;
1467650d1603SAlex Elder }
1468650d1603SAlex Elder 
1469650d1603SAlex Elder /* Free a previously-allocated ring */
1470650d1603SAlex Elder static void gsi_ring_free(struct gsi *gsi, struct gsi_ring *ring)
1471650d1603SAlex Elder {
1472650d1603SAlex Elder 	size_t size = ring->count * GSI_RING_ELEMENT_SIZE;
1473650d1603SAlex Elder 
1474650d1603SAlex Elder 	dma_free_coherent(gsi->dev, size, ring->virt, ring->addr);
1475650d1603SAlex Elder }
1476650d1603SAlex Elder 
1477650d1603SAlex Elder /* Allocate an available event ring id */
1478650d1603SAlex Elder static int gsi_evt_ring_id_alloc(struct gsi *gsi)
1479650d1603SAlex Elder {
1480650d1603SAlex Elder 	u32 evt_ring_id;
1481650d1603SAlex Elder 
1482650d1603SAlex Elder 	if (gsi->event_bitmap == ~0U) {
1483650d1603SAlex Elder 		dev_err(gsi->dev, "event rings exhausted\n");
1484650d1603SAlex Elder 		return -ENOSPC;
1485650d1603SAlex Elder 	}
1486650d1603SAlex Elder 
1487650d1603SAlex Elder 	evt_ring_id = ffz(gsi->event_bitmap);
1488650d1603SAlex Elder 	gsi->event_bitmap |= BIT(evt_ring_id);
1489650d1603SAlex Elder 
1490650d1603SAlex Elder 	return (int)evt_ring_id;
1491650d1603SAlex Elder }
1492650d1603SAlex Elder 
1493650d1603SAlex Elder /* Free a previously-allocated event ring id */
1494650d1603SAlex Elder static void gsi_evt_ring_id_free(struct gsi *gsi, u32 evt_ring_id)
1495650d1603SAlex Elder {
1496650d1603SAlex Elder 	gsi->event_bitmap &= ~BIT(evt_ring_id);
1497650d1603SAlex Elder }
1498650d1603SAlex Elder 
1499650d1603SAlex Elder /* Ring a channel doorbell, reporting the first un-filled entry */
1500650d1603SAlex Elder void gsi_channel_doorbell(struct gsi_channel *channel)
1501650d1603SAlex Elder {
1502650d1603SAlex Elder 	struct gsi_ring *tre_ring = &channel->tre_ring;
1503650d1603SAlex Elder 	u32 channel_id = gsi_channel_id(channel);
1504650d1603SAlex Elder 	struct gsi *gsi = channel->gsi;
1505650d1603SAlex Elder 	u32 val;
1506650d1603SAlex Elder 
1507650d1603SAlex Elder 	/* Note: index *must* be used modulo the ring count here */
1508650d1603SAlex Elder 	val = gsi_ring_addr(tre_ring, tre_ring->index % tre_ring->count);
1509650d1603SAlex Elder 	iowrite32(val, gsi->virt + GSI_CH_C_DOORBELL_0_OFFSET(channel_id));
1510650d1603SAlex Elder }
1511650d1603SAlex Elder 
1512ace5dc61SAlex Elder /* Consult hardware, move newly completed transactions to completed state */
1513019e37eaSAlex Elder void gsi_channel_update(struct gsi_channel *channel)
1514650d1603SAlex Elder {
1515650d1603SAlex Elder 	u32 evt_ring_id = channel->evt_ring_id;
1516650d1603SAlex Elder 	struct gsi *gsi = channel->gsi;
1517650d1603SAlex Elder 	struct gsi_evt_ring *evt_ring;
1518650d1603SAlex Elder 	struct gsi_trans *trans;
1519650d1603SAlex Elder 	struct gsi_ring *ring;
1520650d1603SAlex Elder 	u32 offset;
1521650d1603SAlex Elder 	u32 index;
1522650d1603SAlex Elder 
1523650d1603SAlex Elder 	evt_ring = &gsi->evt_ring[evt_ring_id];
1524650d1603SAlex Elder 	ring = &evt_ring->ring;
1525650d1603SAlex Elder 
1526650d1603SAlex Elder 	/* See if there's anything new to process; if not, we're done.  Note
1527650d1603SAlex Elder 	 * that index always refers to an entry *within* the event ring.
1528650d1603SAlex Elder 	 */
1529650d1603SAlex Elder 	offset = GSI_EV_CH_E_CNTXT_4_OFFSET(evt_ring_id);
1530650d1603SAlex Elder 	index = gsi_ring_index(ring, ioread32(gsi->virt + offset));
1531650d1603SAlex Elder 	if (index == ring->index % ring->count)
1532019e37eaSAlex Elder 		return;
1533650d1603SAlex Elder 
1534c15f950dSAlex Elder 	/* Get the transaction for the latest completed event. */
15357dd9558fSAlex Elder 	trans = gsi_event_trans(gsi, gsi_ring_virt(ring, index - 1));
15367dd9558fSAlex Elder 	if (!trans)
1537019e37eaSAlex Elder 		return;
1538650d1603SAlex Elder 
1539650d1603SAlex Elder 	/* For RX channels, update each completed transaction with the number
1540650d1603SAlex Elder 	 * of bytes that were actually received.  For TX channels, report
1541650d1603SAlex Elder 	 * the number of transactions and bytes this completion represents
1542650d1603SAlex Elder 	 * up the network stack.
1543650d1603SAlex Elder 	 */
154481765eeaSAlex Elder 	gsi_evt_ring_update(gsi, evt_ring_id, index);
1545650d1603SAlex Elder }
1546650d1603SAlex Elder 
1547650d1603SAlex Elder /**
1548650d1603SAlex Elder  * gsi_channel_poll_one() - Return a single completed transaction on a channel
1549650d1603SAlex Elder  * @channel:	Channel to be polled
1550650d1603SAlex Elder  *
1551e3eea08eSAlex Elder  * Return:	Transaction pointer, or null if none are available
1552650d1603SAlex Elder  *
1553ace5dc61SAlex Elder  * This function returns the first of a channel's completed transactions.
1554ace5dc61SAlex Elder  * If no transactions are in completed state, the hardware is consulted to
1555ace5dc61SAlex Elder  * determine whether any new transactions have completed.  If so, they're
1556ace5dc61SAlex Elder  * moved to completed state and the first such transaction is returned.
1557ace5dc61SAlex Elder  * If there are no more completed transactions, a null pointer is returned.
1558650d1603SAlex Elder  */
1559650d1603SAlex Elder static struct gsi_trans *gsi_channel_poll_one(struct gsi_channel *channel)
1560650d1603SAlex Elder {
1561650d1603SAlex Elder 	struct gsi_trans *trans;
1562650d1603SAlex Elder 
1563ace5dc61SAlex Elder 	/* Get the first completed transaction */
1564650d1603SAlex Elder 	trans = gsi_channel_trans_complete(channel);
1565650d1603SAlex Elder 	if (trans)
1566650d1603SAlex Elder 		gsi_trans_move_polled(trans);
1567650d1603SAlex Elder 
1568650d1603SAlex Elder 	return trans;
1569650d1603SAlex Elder }
1570650d1603SAlex Elder 
1571650d1603SAlex Elder /**
1572650d1603SAlex Elder  * gsi_channel_poll() - NAPI poll function for a channel
1573650d1603SAlex Elder  * @napi:	NAPI structure for the channel
1574650d1603SAlex Elder  * @budget:	Budget supplied by NAPI core
1575e3eea08eSAlex Elder  *
1576e3eea08eSAlex Elder  * Return:	Number of items polled (<= budget)
1577650d1603SAlex Elder  *
1578650d1603SAlex Elder  * Single transactions completed by hardware are polled until either
1579650d1603SAlex Elder  * the budget is exhausted, or there are no more.  Each transaction
1580650d1603SAlex Elder  * polled is passed to gsi_trans_complete(), to perform remaining
1581650d1603SAlex Elder  * completion processing and retire/free the transaction.
1582650d1603SAlex Elder  */
1583650d1603SAlex Elder static int gsi_channel_poll(struct napi_struct *napi, int budget)
1584650d1603SAlex Elder {
1585650d1603SAlex Elder 	struct gsi_channel *channel;
1586c80c4a1eSAlex Elder 	int count;
1587650d1603SAlex Elder 
1588650d1603SAlex Elder 	channel = container_of(napi, struct gsi_channel, napi);
1589c80c4a1eSAlex Elder 	for (count = 0; count < budget; count++) {
1590650d1603SAlex Elder 		struct gsi_trans *trans;
1591650d1603SAlex Elder 
1592650d1603SAlex Elder 		trans = gsi_channel_poll_one(channel);
1593650d1603SAlex Elder 		if (!trans)
1594650d1603SAlex Elder 			break;
1595650d1603SAlex Elder 		gsi_trans_complete(trans);
1596650d1603SAlex Elder 	}
1597650d1603SAlex Elder 
1598148604e7SAlex Elder 	if (count < budget && napi_complete(napi))
15995725593eSAlex Elder 		gsi_irq_ieob_enable_one(channel->gsi, channel->evt_ring_id);
1600650d1603SAlex Elder 
1601650d1603SAlex Elder 	return count;
1602650d1603SAlex Elder }
1603650d1603SAlex Elder 
1604650d1603SAlex Elder /* The event bitmap represents which event ids are available for allocation.
1605650d1603SAlex Elder  * Set bits are not available, clear bits can be used.  This function
1606650d1603SAlex Elder  * initializes the map so all events supported by the hardware are available,
1607650d1603SAlex Elder  * then precludes any reserved events from being allocated.
1608650d1603SAlex Elder  */
1609650d1603SAlex Elder static u32 gsi_event_bitmap_init(u32 evt_ring_max)
1610650d1603SAlex Elder {
1611650d1603SAlex Elder 	u32 event_bitmap = GENMASK(BITS_PER_LONG - 1, evt_ring_max);
1612650d1603SAlex Elder 
1613650d1603SAlex Elder 	event_bitmap |= GENMASK(GSI_MHI_EVENT_ID_END, GSI_MHI_EVENT_ID_START);
1614650d1603SAlex Elder 
1615650d1603SAlex Elder 	return event_bitmap;
1616650d1603SAlex Elder }
1617650d1603SAlex Elder 
1618650d1603SAlex Elder /* Setup function for a single channel */
1619d387c761SAlex Elder static int gsi_channel_setup_one(struct gsi *gsi, u32 channel_id)
1620650d1603SAlex Elder {
1621650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
1622650d1603SAlex Elder 	u32 evt_ring_id = channel->evt_ring_id;
1623650d1603SAlex Elder 	int ret;
1624650d1603SAlex Elder 
16256170b6daSAlex Elder 	if (!gsi_channel_initialized(channel))
16266170b6daSAlex Elder 		return 0;
1627650d1603SAlex Elder 
1628650d1603SAlex Elder 	ret = gsi_evt_ring_alloc_command(gsi, evt_ring_id);
1629650d1603SAlex Elder 	if (ret)
1630650d1603SAlex Elder 		return ret;
1631650d1603SAlex Elder 
1632650d1603SAlex Elder 	gsi_evt_ring_program(gsi, evt_ring_id);
1633650d1603SAlex Elder 
1634650d1603SAlex Elder 	ret = gsi_channel_alloc_command(gsi, channel_id);
1635650d1603SAlex Elder 	if (ret)
1636650d1603SAlex Elder 		goto err_evt_ring_de_alloc;
1637650d1603SAlex Elder 
1638d387c761SAlex Elder 	gsi_channel_program(channel, true);
1639650d1603SAlex Elder 
1640650d1603SAlex Elder 	if (channel->toward_ipa)
164116d083e2SJakub Kicinski 		netif_napi_add_tx(&gsi->dummy_dev, &channel->napi,
164216d083e2SJakub Kicinski 				  gsi_channel_poll);
1643650d1603SAlex Elder 	else
1644650d1603SAlex Elder 		netif_napi_add(&gsi->dummy_dev, &channel->napi,
1645b48b89f9SJakub Kicinski 			       gsi_channel_poll);
1646650d1603SAlex Elder 
1647650d1603SAlex Elder 	return 0;
1648650d1603SAlex Elder 
1649650d1603SAlex Elder err_evt_ring_de_alloc:
1650650d1603SAlex Elder 	/* We've done nothing with the event ring yet so don't reset */
1651650d1603SAlex Elder 	gsi_evt_ring_de_alloc_command(gsi, evt_ring_id);
1652650d1603SAlex Elder 
1653650d1603SAlex Elder 	return ret;
1654650d1603SAlex Elder }
1655650d1603SAlex Elder 
1656650d1603SAlex Elder /* Inverse of gsi_channel_setup_one() */
1657650d1603SAlex Elder static void gsi_channel_teardown_one(struct gsi *gsi, u32 channel_id)
1658650d1603SAlex Elder {
1659650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
1660650d1603SAlex Elder 	u32 evt_ring_id = channel->evt_ring_id;
1661650d1603SAlex Elder 
16626170b6daSAlex Elder 	if (!gsi_channel_initialized(channel))
16636170b6daSAlex Elder 		return;
1664650d1603SAlex Elder 
1665650d1603SAlex Elder 	netif_napi_del(&channel->napi);
1666650d1603SAlex Elder 
1667650d1603SAlex Elder 	gsi_channel_de_alloc_command(gsi, channel_id);
1668650d1603SAlex Elder 	gsi_evt_ring_reset_command(gsi, evt_ring_id);
1669650d1603SAlex Elder 	gsi_evt_ring_de_alloc_command(gsi, evt_ring_id);
1670650d1603SAlex Elder }
1671650d1603SAlex Elder 
16724c9d631aSAlex Elder /* We use generic commands only to operate on modem channels.  We don't have
16734c9d631aSAlex Elder  * the ability to determine channel state for a modem channel, so we simply
16744c9d631aSAlex Elder  * issue the command and wait for it to complete.
16754c9d631aSAlex Elder  */
1676650d1603SAlex Elder static int gsi_generic_command(struct gsi *gsi, u32 channel_id,
1677fe68c43cSAlex Elder 			       enum gsi_generic_cmd_opcode opcode,
1678fe68c43cSAlex Elder 			       u8 params)
1679650d1603SAlex Elder {
1680d9cbe818SAlex Elder 	bool timeout;
1681650d1603SAlex Elder 	u32 val;
1682650d1603SAlex Elder 
16834c9d631aSAlex Elder 	/* The error global interrupt type is always enabled (until we tear
16844c9d631aSAlex Elder 	 * down), so we will keep it enabled.
16854c9d631aSAlex Elder 	 *
16864c9d631aSAlex Elder 	 * A generic EE command completes with a GSI global interrupt of
16874c9d631aSAlex Elder 	 * type GP_INT1.  We only perform one generic command at a time
16884c9d631aSAlex Elder 	 * (to allocate, halt, or enable/disable flow control on a modem
16894c9d631aSAlex Elder 	 * channel), and only from this function.  So we enable the GP_INT1
16904c9d631aSAlex Elder 	 * IRQ type here, and disable it again after the command completes.
1691d6c9e3f5SAlex Elder 	 */
1692c5ebba75SAlex Elder 	val = ERROR_INT | GP_INT1;
1693d6c9e3f5SAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET);
1694d6c9e3f5SAlex Elder 
16950b1ba18aSAlex Elder 	/* First zero the result code field */
16960b1ba18aSAlex Elder 	val = ioread32(gsi->virt + GSI_CNTXT_SCRATCH_0_OFFSET);
16970b1ba18aSAlex Elder 	val &= ~GENERIC_EE_RESULT_FMASK;
16980b1ba18aSAlex Elder 	iowrite32(val, gsi->virt + GSI_CNTXT_SCRATCH_0_OFFSET);
16990b1ba18aSAlex Elder 
17000b1ba18aSAlex Elder 	/* Now issue the command */
1701650d1603SAlex Elder 	val = u32_encode_bits(opcode, GENERIC_OPCODE_FMASK);
1702650d1603SAlex Elder 	val |= u32_encode_bits(channel_id, GENERIC_CHID_FMASK);
1703650d1603SAlex Elder 	val |= u32_encode_bits(GSI_EE_MODEM, GENERIC_EE_FMASK);
17042df181f0SAlex Elder 	if (gsi->version >= IPA_VERSION_4_11)
1705fe68c43cSAlex Elder 		val |= u32_encode_bits(params, GENERIC_PARAMS_FMASK);
1706650d1603SAlex Elder 
17077ece9eaaSAlex Elder 	timeout = !gsi_command(gsi, GSI_GENERIC_CMD_OFFSET, val);
1708d6c9e3f5SAlex Elder 
1709d6c9e3f5SAlex Elder 	/* Disable the GP_INT1 IRQ type again */
1710c5ebba75SAlex Elder 	iowrite32(ERROR_INT, gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET);
1711d6c9e3f5SAlex Elder 
1712d9cbe818SAlex Elder 	if (!timeout)
171311361456SAlex Elder 		return gsi->result;
1714650d1603SAlex Elder 
1715650d1603SAlex Elder 	dev_err(gsi->dev, "GSI generic command %u to channel %u timed out\n",
1716650d1603SAlex Elder 		opcode, channel_id);
1717650d1603SAlex Elder 
1718650d1603SAlex Elder 	return -ETIMEDOUT;
1719650d1603SAlex Elder }
1720650d1603SAlex Elder 
1721650d1603SAlex Elder static int gsi_modem_channel_alloc(struct gsi *gsi, u32 channel_id)
1722650d1603SAlex Elder {
1723650d1603SAlex Elder 	return gsi_generic_command(gsi, channel_id,
1724fe68c43cSAlex Elder 				   GSI_GENERIC_ALLOCATE_CHANNEL, 0);
1725650d1603SAlex Elder }
1726650d1603SAlex Elder 
1727650d1603SAlex Elder static void gsi_modem_channel_halt(struct gsi *gsi, u32 channel_id)
1728650d1603SAlex Elder {
172911361456SAlex Elder 	u32 retries = GSI_CHANNEL_MODEM_HALT_RETRIES;
173011361456SAlex Elder 	int ret;
173111361456SAlex Elder 
173211361456SAlex Elder 	do
173311361456SAlex Elder 		ret = gsi_generic_command(gsi, channel_id,
1734fe68c43cSAlex Elder 					  GSI_GENERIC_HALT_CHANNEL, 0);
173511361456SAlex Elder 	while (ret == -EAGAIN && retries--);
173611361456SAlex Elder 
173711361456SAlex Elder 	if (ret)
173811361456SAlex Elder 		dev_err(gsi->dev, "error %d halting modem channel %u\n",
173911361456SAlex Elder 			ret, channel_id);
1740650d1603SAlex Elder }
1741650d1603SAlex Elder 
17424c9d631aSAlex Elder /* Enable or disable flow control for a modem GSI TX channel (IPA v4.2+) */
17434c9d631aSAlex Elder void
17444c9d631aSAlex Elder gsi_modem_channel_flow_control(struct gsi *gsi, u32 channel_id, bool enable)
17454c9d631aSAlex Elder {
1746fe68c43cSAlex Elder 	u32 retries = 0;
17474c9d631aSAlex Elder 	u32 command;
17484c9d631aSAlex Elder 	int ret;
17494c9d631aSAlex Elder 
17504c9d631aSAlex Elder 	command = enable ? GSI_GENERIC_ENABLE_FLOW_CONTROL
17514c9d631aSAlex Elder 			 : GSI_GENERIC_DISABLE_FLOW_CONTROL;
1752fe68c43cSAlex Elder 	/* Disabling flow control on IPA v4.11+ can return -EAGAIN if enable
1753fe68c43cSAlex Elder 	 * is underway.  In this case we need to retry the command.
1754fe68c43cSAlex Elder 	 */
1755fe68c43cSAlex Elder 	if (!enable && gsi->version >= IPA_VERSION_4_11)
1756fe68c43cSAlex Elder 		retries = GSI_CHANNEL_MODEM_FLOW_RETRIES;
17574c9d631aSAlex Elder 
1758fe68c43cSAlex Elder 	do
1759fe68c43cSAlex Elder 		ret = gsi_generic_command(gsi, channel_id, command, 0);
1760fe68c43cSAlex Elder 	while (ret == -EAGAIN && retries--);
1761fe68c43cSAlex Elder 
17624c9d631aSAlex Elder 	if (ret)
17634c9d631aSAlex Elder 		dev_err(gsi->dev,
17644c9d631aSAlex Elder 			"error %d %sabling mode channel %u flow control\n",
17654c9d631aSAlex Elder 			ret, enable ? "en" : "dis", channel_id);
17664c9d631aSAlex Elder }
17674c9d631aSAlex Elder 
1768650d1603SAlex Elder /* Setup function for channels */
1769d387c761SAlex Elder static int gsi_channel_setup(struct gsi *gsi)
1770650d1603SAlex Elder {
1771650d1603SAlex Elder 	u32 channel_id = 0;
1772650d1603SAlex Elder 	u32 mask;
1773650d1603SAlex Elder 	int ret;
1774650d1603SAlex Elder 
1775650d1603SAlex Elder 	gsi_irq_enable(gsi);
1776650d1603SAlex Elder 
1777650d1603SAlex Elder 	mutex_lock(&gsi->mutex);
1778650d1603SAlex Elder 
1779650d1603SAlex Elder 	do {
1780d387c761SAlex Elder 		ret = gsi_channel_setup_one(gsi, channel_id);
1781650d1603SAlex Elder 		if (ret)
1782650d1603SAlex Elder 			goto err_unwind;
1783650d1603SAlex Elder 	} while (++channel_id < gsi->channel_count);
1784650d1603SAlex Elder 
1785650d1603SAlex Elder 	/* Make sure no channels were defined that hardware does not support */
1786650d1603SAlex Elder 	while (channel_id < GSI_CHANNEL_COUNT_MAX) {
1787650d1603SAlex Elder 		struct gsi_channel *channel = &gsi->channel[channel_id++];
1788650d1603SAlex Elder 
17896170b6daSAlex Elder 		if (!gsi_channel_initialized(channel))
17906170b6daSAlex Elder 			continue;
1791650d1603SAlex Elder 
17921d23a56bSAlex Elder 		ret = -EINVAL;
1793650d1603SAlex Elder 		dev_err(gsi->dev, "channel %u not supported by hardware\n",
1794650d1603SAlex Elder 			channel_id - 1);
1795650d1603SAlex Elder 		channel_id = gsi->channel_count;
1796650d1603SAlex Elder 		goto err_unwind;
1797650d1603SAlex Elder 	}
1798650d1603SAlex Elder 
1799650d1603SAlex Elder 	/* Allocate modem channels if necessary */
1800650d1603SAlex Elder 	mask = gsi->modem_channel_bitmap;
1801650d1603SAlex Elder 	while (mask) {
1802650d1603SAlex Elder 		u32 modem_channel_id = __ffs(mask);
1803650d1603SAlex Elder 
1804650d1603SAlex Elder 		ret = gsi_modem_channel_alloc(gsi, modem_channel_id);
1805650d1603SAlex Elder 		if (ret)
1806650d1603SAlex Elder 			goto err_unwind_modem;
1807650d1603SAlex Elder 
1808650d1603SAlex Elder 		/* Clear bit from mask only after success (for unwind) */
1809650d1603SAlex Elder 		mask ^= BIT(modem_channel_id);
1810650d1603SAlex Elder 	}
1811650d1603SAlex Elder 
1812650d1603SAlex Elder 	mutex_unlock(&gsi->mutex);
1813650d1603SAlex Elder 
1814650d1603SAlex Elder 	return 0;
1815650d1603SAlex Elder 
1816650d1603SAlex Elder err_unwind_modem:
1817650d1603SAlex Elder 	/* Compute which modem channels need to be deallocated */
1818650d1603SAlex Elder 	mask ^= gsi->modem_channel_bitmap;
1819650d1603SAlex Elder 	while (mask) {
1820993cac15SAlex Elder 		channel_id = __fls(mask);
1821650d1603SAlex Elder 
1822650d1603SAlex Elder 		mask ^= BIT(channel_id);
1823650d1603SAlex Elder 
1824650d1603SAlex Elder 		gsi_modem_channel_halt(gsi, channel_id);
1825650d1603SAlex Elder 	}
1826650d1603SAlex Elder 
1827650d1603SAlex Elder err_unwind:
1828650d1603SAlex Elder 	while (channel_id--)
1829650d1603SAlex Elder 		gsi_channel_teardown_one(gsi, channel_id);
1830650d1603SAlex Elder 
1831650d1603SAlex Elder 	mutex_unlock(&gsi->mutex);
1832650d1603SAlex Elder 
1833650d1603SAlex Elder 	gsi_irq_disable(gsi);
1834650d1603SAlex Elder 
1835650d1603SAlex Elder 	return ret;
1836650d1603SAlex Elder }
1837650d1603SAlex Elder 
1838650d1603SAlex Elder /* Inverse of gsi_channel_setup() */
1839650d1603SAlex Elder static void gsi_channel_teardown(struct gsi *gsi)
1840650d1603SAlex Elder {
1841650d1603SAlex Elder 	u32 mask = gsi->modem_channel_bitmap;
1842650d1603SAlex Elder 	u32 channel_id;
1843650d1603SAlex Elder 
1844650d1603SAlex Elder 	mutex_lock(&gsi->mutex);
1845650d1603SAlex Elder 
1846650d1603SAlex Elder 	while (mask) {
1847993cac15SAlex Elder 		channel_id = __fls(mask);
1848650d1603SAlex Elder 
1849650d1603SAlex Elder 		mask ^= BIT(channel_id);
1850650d1603SAlex Elder 
1851650d1603SAlex Elder 		gsi_modem_channel_halt(gsi, channel_id);
1852650d1603SAlex Elder 	}
1853650d1603SAlex Elder 
1854650d1603SAlex Elder 	channel_id = gsi->channel_count - 1;
1855650d1603SAlex Elder 	do
1856650d1603SAlex Elder 		gsi_channel_teardown_one(gsi, channel_id);
1857650d1603SAlex Elder 	while (channel_id--);
1858650d1603SAlex Elder 
1859650d1603SAlex Elder 	mutex_unlock(&gsi->mutex);
1860650d1603SAlex Elder 
1861650d1603SAlex Elder 	gsi_irq_disable(gsi);
1862650d1603SAlex Elder }
1863650d1603SAlex Elder 
18641657d8a4SAlex Elder /* Turn off all GSI interrupts initially */
18651657d8a4SAlex Elder static int gsi_irq_setup(struct gsi *gsi)
1866a7860a5fSAlex Elder {
1867b176f95bSAlex Elder 	int ret;
1868b176f95bSAlex Elder 
18691657d8a4SAlex Elder 	/* Writing 1 indicates IRQ interrupts; 0 would be MSI */
18701657d8a4SAlex Elder 	iowrite32(1, gsi->virt + GSI_CNTXT_INTSET_OFFSET);
18711657d8a4SAlex Elder 
1872a7860a5fSAlex Elder 	/* Disable all interrupt types */
1873a7860a5fSAlex Elder 	gsi_irq_type_update(gsi, 0);
1874a7860a5fSAlex Elder 
1875a7860a5fSAlex Elder 	/* Clear all type-specific interrupt masks */
1876a7860a5fSAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_SRC_CH_IRQ_MSK_OFFSET);
1877a7860a5fSAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_SRC_EV_CH_IRQ_MSK_OFFSET);
1878a7860a5fSAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_GLOB_IRQ_EN_OFFSET);
1879a7860a5fSAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_SRC_IEOB_IRQ_MSK_OFFSET);
1880a7860a5fSAlex Elder 
1881a7860a5fSAlex Elder 	/* The inter-EE interrupts are not supported for IPA v3.0-v3.1 */
1882a7860a5fSAlex Elder 	if (gsi->version > IPA_VERSION_3_1) {
1883a7860a5fSAlex Elder 		u32 offset;
1884a7860a5fSAlex Elder 
1885a7860a5fSAlex Elder 		/* These registers are in the non-adjusted address range */
1886a7860a5fSAlex Elder 		offset = GSI_INTER_EE_SRC_CH_IRQ_MSK_OFFSET;
1887a7860a5fSAlex Elder 		iowrite32(0, gsi->virt_raw + offset);
1888a7860a5fSAlex Elder 		offset = GSI_INTER_EE_SRC_EV_CH_IRQ_MSK_OFFSET;
1889a7860a5fSAlex Elder 		iowrite32(0, gsi->virt_raw + offset);
1890a7860a5fSAlex Elder 	}
1891a7860a5fSAlex Elder 
1892a7860a5fSAlex Elder 	iowrite32(0, gsi->virt + GSI_CNTXT_GSI_IRQ_EN_OFFSET);
18931657d8a4SAlex Elder 
1894b176f95bSAlex Elder 	ret = request_irq(gsi->irq, gsi_isr, 0, "gsi", gsi);
1895b176f95bSAlex Elder 	if (ret)
1896b176f95bSAlex Elder 		dev_err(gsi->dev, "error %d requesting \"gsi\" IRQ\n", ret);
1897b176f95bSAlex Elder 
1898b176f95bSAlex Elder 	return ret;
18991657d8a4SAlex Elder }
19001657d8a4SAlex Elder 
19011657d8a4SAlex Elder static void gsi_irq_teardown(struct gsi *gsi)
19021657d8a4SAlex Elder {
1903b176f95bSAlex Elder 	free_irq(gsi->irq, gsi);
1904a7860a5fSAlex Elder }
1905a7860a5fSAlex Elder 
1906a7860a5fSAlex Elder /* Get # supported channel and event rings; there is no gsi_ring_teardown() */
1907a7860a5fSAlex Elder static int gsi_ring_setup(struct gsi *gsi)
1908a7860a5fSAlex Elder {
1909a7860a5fSAlex Elder 	struct device *dev = gsi->dev;
1910a7860a5fSAlex Elder 	u32 count;
1911a7860a5fSAlex Elder 	u32 val;
1912a7860a5fSAlex Elder 
1913a7860a5fSAlex Elder 	if (gsi->version < IPA_VERSION_3_5_1) {
1914a7860a5fSAlex Elder 		/* No HW_PARAM_2 register prior to IPA v3.5.1, assume the max */
1915a7860a5fSAlex Elder 		gsi->channel_count = GSI_CHANNEL_COUNT_MAX;
1916a7860a5fSAlex Elder 		gsi->evt_ring_count = GSI_EVT_RING_COUNT_MAX;
1917a7860a5fSAlex Elder 
1918a7860a5fSAlex Elder 		return 0;
1919a7860a5fSAlex Elder 	}
1920a7860a5fSAlex Elder 
1921a7860a5fSAlex Elder 	val = ioread32(gsi->virt + GSI_GSI_HW_PARAM_2_OFFSET);
1922a7860a5fSAlex Elder 
1923a7860a5fSAlex Elder 	count = u32_get_bits(val, NUM_CH_PER_EE_FMASK);
1924a7860a5fSAlex Elder 	if (!count) {
1925a7860a5fSAlex Elder 		dev_err(dev, "GSI reports zero channels supported\n");
1926a7860a5fSAlex Elder 		return -EINVAL;
1927a7860a5fSAlex Elder 	}
1928a7860a5fSAlex Elder 	if (count > GSI_CHANNEL_COUNT_MAX) {
1929a7860a5fSAlex Elder 		dev_warn(dev, "limiting to %u channels; hardware supports %u\n",
1930a7860a5fSAlex Elder 			 GSI_CHANNEL_COUNT_MAX, count);
1931a7860a5fSAlex Elder 		count = GSI_CHANNEL_COUNT_MAX;
1932a7860a5fSAlex Elder 	}
1933a7860a5fSAlex Elder 	gsi->channel_count = count;
1934a7860a5fSAlex Elder 
1935a7860a5fSAlex Elder 	count = u32_get_bits(val, NUM_EV_PER_EE_FMASK);
1936a7860a5fSAlex Elder 	if (!count) {
1937a7860a5fSAlex Elder 		dev_err(dev, "GSI reports zero event rings supported\n");
1938a7860a5fSAlex Elder 		return -EINVAL;
1939a7860a5fSAlex Elder 	}
1940a7860a5fSAlex Elder 	if (count > GSI_EVT_RING_COUNT_MAX) {
1941a7860a5fSAlex Elder 		dev_warn(dev,
1942a7860a5fSAlex Elder 			 "limiting to %u event rings; hardware supports %u\n",
1943a7860a5fSAlex Elder 			 GSI_EVT_RING_COUNT_MAX, count);
1944a7860a5fSAlex Elder 		count = GSI_EVT_RING_COUNT_MAX;
1945a7860a5fSAlex Elder 	}
1946a7860a5fSAlex Elder 	gsi->evt_ring_count = count;
1947a7860a5fSAlex Elder 
1948a7860a5fSAlex Elder 	return 0;
1949a7860a5fSAlex Elder }
1950a7860a5fSAlex Elder 
1951650d1603SAlex Elder /* Setup function for GSI.  GSI firmware must be loaded and initialized */
1952d387c761SAlex Elder int gsi_setup(struct gsi *gsi)
1953650d1603SAlex Elder {
1954650d1603SAlex Elder 	u32 val;
1955bae70a80SAlex Elder 	int ret;
1956650d1603SAlex Elder 
1957650d1603SAlex Elder 	/* Here is where we first touch the GSI hardware */
1958650d1603SAlex Elder 	val = ioread32(gsi->virt + GSI_GSI_STATUS_OFFSET);
1959650d1603SAlex Elder 	if (!(val & ENABLED_FMASK)) {
1960bae70a80SAlex Elder 		dev_err(gsi->dev, "GSI has not been enabled\n");
1961650d1603SAlex Elder 		return -EIO;
1962650d1603SAlex Elder 	}
1963650d1603SAlex Elder 
19641657d8a4SAlex Elder 	ret = gsi_irq_setup(gsi);
19651657d8a4SAlex Elder 	if (ret)
19661657d8a4SAlex Elder 		return ret;
196797eb94c8SAlex Elder 
1968bae70a80SAlex Elder 	ret = gsi_ring_setup(gsi);	/* No matching teardown required */
1969bae70a80SAlex Elder 	if (ret)
19701657d8a4SAlex Elder 		goto err_irq_teardown;
1971650d1603SAlex Elder 
1972650d1603SAlex Elder 	/* Initialize the error log */
1973650d1603SAlex Elder 	iowrite32(0, gsi->virt + GSI_ERROR_LOG_OFFSET);
1974650d1603SAlex Elder 
19751657d8a4SAlex Elder 	ret = gsi_channel_setup(gsi);
19761657d8a4SAlex Elder 	if (ret)
19771657d8a4SAlex Elder 		goto err_irq_teardown;
1978650d1603SAlex Elder 
19791657d8a4SAlex Elder 	return 0;
19801657d8a4SAlex Elder 
19811657d8a4SAlex Elder err_irq_teardown:
19821657d8a4SAlex Elder 	gsi_irq_teardown(gsi);
19831657d8a4SAlex Elder 
19841657d8a4SAlex Elder 	return ret;
1985650d1603SAlex Elder }
1986650d1603SAlex Elder 
1987650d1603SAlex Elder /* Inverse of gsi_setup() */
1988650d1603SAlex Elder void gsi_teardown(struct gsi *gsi)
1989650d1603SAlex Elder {
1990650d1603SAlex Elder 	gsi_channel_teardown(gsi);
19911657d8a4SAlex Elder 	gsi_irq_teardown(gsi);
1992650d1603SAlex Elder }
1993650d1603SAlex Elder 
1994650d1603SAlex Elder /* Initialize a channel's event ring */
1995650d1603SAlex Elder static int gsi_channel_evt_ring_init(struct gsi_channel *channel)
1996650d1603SAlex Elder {
1997650d1603SAlex Elder 	struct gsi *gsi = channel->gsi;
1998650d1603SAlex Elder 	struct gsi_evt_ring *evt_ring;
1999650d1603SAlex Elder 	int ret;
2000650d1603SAlex Elder 
2001650d1603SAlex Elder 	ret = gsi_evt_ring_id_alloc(gsi);
2002650d1603SAlex Elder 	if (ret < 0)
2003650d1603SAlex Elder 		return ret;
2004650d1603SAlex Elder 	channel->evt_ring_id = ret;
2005650d1603SAlex Elder 
2006650d1603SAlex Elder 	evt_ring = &gsi->evt_ring[channel->evt_ring_id];
2007650d1603SAlex Elder 	evt_ring->channel = channel;
2008650d1603SAlex Elder 
2009650d1603SAlex Elder 	ret = gsi_ring_alloc(gsi, &evt_ring->ring, channel->event_count);
2010650d1603SAlex Elder 	if (!ret)
2011650d1603SAlex Elder 		return 0;	/* Success! */
2012650d1603SAlex Elder 
2013650d1603SAlex Elder 	dev_err(gsi->dev, "error %d allocating channel %u event ring\n",
2014650d1603SAlex Elder 		ret, gsi_channel_id(channel));
2015650d1603SAlex Elder 
2016650d1603SAlex Elder 	gsi_evt_ring_id_free(gsi, channel->evt_ring_id);
2017650d1603SAlex Elder 
2018650d1603SAlex Elder 	return ret;
2019650d1603SAlex Elder }
2020650d1603SAlex Elder 
2021650d1603SAlex Elder /* Inverse of gsi_channel_evt_ring_init() */
2022650d1603SAlex Elder static void gsi_channel_evt_ring_exit(struct gsi_channel *channel)
2023650d1603SAlex Elder {
2024650d1603SAlex Elder 	u32 evt_ring_id = channel->evt_ring_id;
2025650d1603SAlex Elder 	struct gsi *gsi = channel->gsi;
2026650d1603SAlex Elder 	struct gsi_evt_ring *evt_ring;
2027650d1603SAlex Elder 
2028650d1603SAlex Elder 	evt_ring = &gsi->evt_ring[evt_ring_id];
2029650d1603SAlex Elder 	gsi_ring_free(gsi, &evt_ring->ring);
2030650d1603SAlex Elder 	gsi_evt_ring_id_free(gsi, evt_ring_id);
2031650d1603SAlex Elder }
2032650d1603SAlex Elder 
203392f78f81SAlex Elder static bool gsi_channel_data_valid(struct gsi *gsi, bool command,
2034650d1603SAlex Elder 				   const struct ipa_gsi_endpoint_data *data)
2035650d1603SAlex Elder {
203692f78f81SAlex Elder 	const struct gsi_channel_data *channel_data;
2037650d1603SAlex Elder 	u32 channel_id = data->channel_id;
2038650d1603SAlex Elder 	struct device *dev = gsi->dev;
2039650d1603SAlex Elder 
2040650d1603SAlex Elder 	/* Make sure channel ids are in the range driver supports */
2041650d1603SAlex Elder 	if (channel_id >= GSI_CHANNEL_COUNT_MAX) {
20428463488aSAlex Elder 		dev_err(dev, "bad channel id %u; must be less than %u\n",
2043650d1603SAlex Elder 			channel_id, GSI_CHANNEL_COUNT_MAX);
2044650d1603SAlex Elder 		return false;
2045650d1603SAlex Elder 	}
2046650d1603SAlex Elder 
2047650d1603SAlex Elder 	if (data->ee_id != GSI_EE_AP && data->ee_id != GSI_EE_MODEM) {
20488463488aSAlex Elder 		dev_err(dev, "bad EE id %u; not AP or modem\n", data->ee_id);
2049650d1603SAlex Elder 		return false;
2050650d1603SAlex Elder 	}
2051650d1603SAlex Elder 
205292f78f81SAlex Elder 	if (command && !data->toward_ipa) {
205392f78f81SAlex Elder 		dev_err(dev, "command channel %u is not TX\n", channel_id);
205492f78f81SAlex Elder 		return false;
205592f78f81SAlex Elder 	}
205692f78f81SAlex Elder 
205792f78f81SAlex Elder 	channel_data = &data->channel;
205892f78f81SAlex Elder 
205992f78f81SAlex Elder 	if (!channel_data->tlv_count ||
206092f78f81SAlex Elder 	    channel_data->tlv_count > GSI_TLV_MAX) {
20618463488aSAlex Elder 		dev_err(dev, "channel %u bad tlv_count %u; must be 1..%u\n",
206292f78f81SAlex Elder 			channel_id, channel_data->tlv_count, GSI_TLV_MAX);
206392f78f81SAlex Elder 		return false;
206492f78f81SAlex Elder 	}
206592f78f81SAlex Elder 
206692f78f81SAlex Elder 	if (command && IPA_COMMAND_TRANS_TRE_MAX > channel_data->tlv_count) {
206792f78f81SAlex Elder 		dev_err(dev, "command TRE max too big for channel %u (%u > %u)\n",
206892f78f81SAlex Elder 			channel_id, IPA_COMMAND_TRANS_TRE_MAX,
206992f78f81SAlex Elder 			channel_data->tlv_count);
2070650d1603SAlex Elder 		return false;
2071650d1603SAlex Elder 	}
2072650d1603SAlex Elder 
2073650d1603SAlex Elder 	/* We have to allow at least one maximally-sized transaction to
2074650d1603SAlex Elder 	 * be outstanding (which would use tlv_count TREs).  Given how
2075650d1603SAlex Elder 	 * gsi_channel_tre_max() is computed, tre_count has to be almost
2076650d1603SAlex Elder 	 * twice the TLV FIFO size to satisfy this requirement.
2077650d1603SAlex Elder 	 */
207892f78f81SAlex Elder 	if (channel_data->tre_count < 2 * channel_data->tlv_count - 1) {
2079650d1603SAlex Elder 		dev_err(dev, "channel %u TLV count %u exceeds TRE count %u\n",
208092f78f81SAlex Elder 			channel_id, channel_data->tlv_count,
208192f78f81SAlex Elder 			channel_data->tre_count);
2082650d1603SAlex Elder 		return false;
2083650d1603SAlex Elder 	}
2084650d1603SAlex Elder 
208592f78f81SAlex Elder 	if (!is_power_of_2(channel_data->tre_count)) {
20868463488aSAlex Elder 		dev_err(dev, "channel %u bad tre_count %u; not power of 2\n",
208792f78f81SAlex Elder 			channel_id, channel_data->tre_count);
2088650d1603SAlex Elder 		return false;
2089650d1603SAlex Elder 	}
2090650d1603SAlex Elder 
209192f78f81SAlex Elder 	if (!is_power_of_2(channel_data->event_count)) {
20928463488aSAlex Elder 		dev_err(dev, "channel %u bad event_count %u; not power of 2\n",
209392f78f81SAlex Elder 			channel_id, channel_data->event_count);
2094650d1603SAlex Elder 		return false;
2095650d1603SAlex Elder 	}
2096650d1603SAlex Elder 
2097650d1603SAlex Elder 	return true;
2098650d1603SAlex Elder }
2099650d1603SAlex Elder 
2100650d1603SAlex Elder /* Init function for a single channel */
2101650d1603SAlex Elder static int gsi_channel_init_one(struct gsi *gsi,
2102650d1603SAlex Elder 				const struct ipa_gsi_endpoint_data *data,
210314dbf977SAlex Elder 				bool command)
2104650d1603SAlex Elder {
2105650d1603SAlex Elder 	struct gsi_channel *channel;
2106650d1603SAlex Elder 	u32 tre_count;
2107650d1603SAlex Elder 	int ret;
2108650d1603SAlex Elder 
210992f78f81SAlex Elder 	if (!gsi_channel_data_valid(gsi, command, data))
2110650d1603SAlex Elder 		return -EINVAL;
2111650d1603SAlex Elder 
2112650d1603SAlex Elder 	/* Worst case we need an event for every outstanding TRE */
2113650d1603SAlex Elder 	if (data->channel.tre_count > data->channel.event_count) {
2114650d1603SAlex Elder 		tre_count = data->channel.event_count;
21150721999fSAlex Elder 		dev_warn(gsi->dev, "channel %u limited to %u TREs\n",
21160721999fSAlex Elder 			 data->channel_id, tre_count);
2117650d1603SAlex Elder 	} else {
2118650d1603SAlex Elder 		tre_count = data->channel.tre_count;
2119650d1603SAlex Elder 	}
2120650d1603SAlex Elder 
2121650d1603SAlex Elder 	channel = &gsi->channel[data->channel_id];
2122650d1603SAlex Elder 	memset(channel, 0, sizeof(*channel));
2123650d1603SAlex Elder 
2124650d1603SAlex Elder 	channel->gsi = gsi;
2125650d1603SAlex Elder 	channel->toward_ipa = data->toward_ipa;
2126650d1603SAlex Elder 	channel->command = command;
212788e03057SAlex Elder 	channel->trans_tre_max = data->channel.tlv_count;
2128650d1603SAlex Elder 	channel->tre_count = tre_count;
2129650d1603SAlex Elder 	channel->event_count = data->channel.event_count;
2130650d1603SAlex Elder 
2131650d1603SAlex Elder 	ret = gsi_channel_evt_ring_init(channel);
2132650d1603SAlex Elder 	if (ret)
2133650d1603SAlex Elder 		goto err_clear_gsi;
2134650d1603SAlex Elder 
2135650d1603SAlex Elder 	ret = gsi_ring_alloc(gsi, &channel->tre_ring, data->channel.tre_count);
2136650d1603SAlex Elder 	if (ret) {
2137650d1603SAlex Elder 		dev_err(gsi->dev, "error %d allocating channel %u ring\n",
2138650d1603SAlex Elder 			ret, data->channel_id);
2139650d1603SAlex Elder 		goto err_channel_evt_ring_exit;
2140650d1603SAlex Elder 	}
2141650d1603SAlex Elder 
2142650d1603SAlex Elder 	ret = gsi_channel_trans_init(gsi, data->channel_id);
2143650d1603SAlex Elder 	if (ret)
2144650d1603SAlex Elder 		goto err_ring_free;
2145650d1603SAlex Elder 
2146650d1603SAlex Elder 	if (command) {
2147650d1603SAlex Elder 		u32 tre_max = gsi_channel_tre_max(gsi, data->channel_id);
2148650d1603SAlex Elder 
2149650d1603SAlex Elder 		ret = ipa_cmd_pool_init(channel, tre_max);
2150650d1603SAlex Elder 	}
2151650d1603SAlex Elder 	if (!ret)
2152650d1603SAlex Elder 		return 0;	/* Success! */
2153650d1603SAlex Elder 
2154650d1603SAlex Elder 	gsi_channel_trans_exit(channel);
2155650d1603SAlex Elder err_ring_free:
2156650d1603SAlex Elder 	gsi_ring_free(gsi, &channel->tre_ring);
2157650d1603SAlex Elder err_channel_evt_ring_exit:
2158650d1603SAlex Elder 	gsi_channel_evt_ring_exit(channel);
2159650d1603SAlex Elder err_clear_gsi:
2160650d1603SAlex Elder 	channel->gsi = NULL;	/* Mark it not (fully) initialized */
2161650d1603SAlex Elder 
2162650d1603SAlex Elder 	return ret;
2163650d1603SAlex Elder }
2164650d1603SAlex Elder 
2165650d1603SAlex Elder /* Inverse of gsi_channel_init_one() */
2166650d1603SAlex Elder static void gsi_channel_exit_one(struct gsi_channel *channel)
2167650d1603SAlex Elder {
21686170b6daSAlex Elder 	if (!gsi_channel_initialized(channel))
21696170b6daSAlex Elder 		return;
2170650d1603SAlex Elder 
2171650d1603SAlex Elder 	if (channel->command)
2172650d1603SAlex Elder 		ipa_cmd_pool_exit(channel);
2173650d1603SAlex Elder 	gsi_channel_trans_exit(channel);
2174650d1603SAlex Elder 	gsi_ring_free(channel->gsi, &channel->tre_ring);
2175650d1603SAlex Elder 	gsi_channel_evt_ring_exit(channel);
2176650d1603SAlex Elder }
2177650d1603SAlex Elder 
2178650d1603SAlex Elder /* Init function for channels */
217914dbf977SAlex Elder static int gsi_channel_init(struct gsi *gsi, u32 count,
218056dfe8deSAlex Elder 			    const struct ipa_gsi_endpoint_data *data)
2181650d1603SAlex Elder {
218256dfe8deSAlex Elder 	bool modem_alloc;
2183650d1603SAlex Elder 	int ret = 0;
2184650d1603SAlex Elder 	u32 i;
2185650d1603SAlex Elder 
218656dfe8deSAlex Elder 	/* IPA v4.2 requires the AP to allocate channels for the modem */
218756dfe8deSAlex Elder 	modem_alloc = gsi->version == IPA_VERSION_4_2;
218856dfe8deSAlex Elder 
21897ece9eaaSAlex Elder 	gsi->event_bitmap = gsi_event_bitmap_init(GSI_EVT_RING_COUNT_MAX);
21907ece9eaaSAlex Elder 	gsi->ieob_enabled_bitmap = 0;
2191650d1603SAlex Elder 
2192650d1603SAlex Elder 	/* The endpoint data array is indexed by endpoint name */
2193650d1603SAlex Elder 	for (i = 0; i < count; i++) {
2194650d1603SAlex Elder 		bool command = i == IPA_ENDPOINT_AP_COMMAND_TX;
2195650d1603SAlex Elder 
2196650d1603SAlex Elder 		if (ipa_gsi_endpoint_data_empty(&data[i]))
2197650d1603SAlex Elder 			continue;	/* Skip over empty slots */
2198650d1603SAlex Elder 
2199650d1603SAlex Elder 		/* Mark modem channels to be allocated (hardware workaround) */
2200650d1603SAlex Elder 		if (data[i].ee_id == GSI_EE_MODEM) {
2201650d1603SAlex Elder 			if (modem_alloc)
2202650d1603SAlex Elder 				gsi->modem_channel_bitmap |=
2203650d1603SAlex Elder 						BIT(data[i].channel_id);
2204650d1603SAlex Elder 			continue;
2205650d1603SAlex Elder 		}
2206650d1603SAlex Elder 
220714dbf977SAlex Elder 		ret = gsi_channel_init_one(gsi, &data[i], command);
2208650d1603SAlex Elder 		if (ret)
2209650d1603SAlex Elder 			goto err_unwind;
2210650d1603SAlex Elder 	}
2211650d1603SAlex Elder 
2212650d1603SAlex Elder 	return ret;
2213650d1603SAlex Elder 
2214650d1603SAlex Elder err_unwind:
2215650d1603SAlex Elder 	while (i--) {
2216650d1603SAlex Elder 		if (ipa_gsi_endpoint_data_empty(&data[i]))
2217650d1603SAlex Elder 			continue;
2218650d1603SAlex Elder 		if (modem_alloc && data[i].ee_id == GSI_EE_MODEM) {
2219650d1603SAlex Elder 			gsi->modem_channel_bitmap &= ~BIT(data[i].channel_id);
2220650d1603SAlex Elder 			continue;
2221650d1603SAlex Elder 		}
2222650d1603SAlex Elder 		gsi_channel_exit_one(&gsi->channel[data->channel_id]);
2223650d1603SAlex Elder 	}
2224650d1603SAlex Elder 
2225650d1603SAlex Elder 	return ret;
2226650d1603SAlex Elder }
2227650d1603SAlex Elder 
2228650d1603SAlex Elder /* Inverse of gsi_channel_init() */
2229650d1603SAlex Elder static void gsi_channel_exit(struct gsi *gsi)
2230650d1603SAlex Elder {
2231650d1603SAlex Elder 	u32 channel_id = GSI_CHANNEL_COUNT_MAX - 1;
2232650d1603SAlex Elder 
2233650d1603SAlex Elder 	do
2234650d1603SAlex Elder 		gsi_channel_exit_one(&gsi->channel[channel_id]);
2235650d1603SAlex Elder 	while (channel_id--);
2236650d1603SAlex Elder 	gsi->modem_channel_bitmap = 0;
2237650d1603SAlex Elder }
2238650d1603SAlex Elder 
2239650d1603SAlex Elder /* Init function for GSI.  GSI hardware does not need to be "ready" */
22401d0c09deSAlex Elder int gsi_init(struct gsi *gsi, struct platform_device *pdev,
22411d0c09deSAlex Elder 	     enum ipa_version version, u32 count,
22421d0c09deSAlex Elder 	     const struct ipa_gsi_endpoint_data *data)
2243650d1603SAlex Elder {
22448463488aSAlex Elder 	struct device *dev = &pdev->dev;
2245650d1603SAlex Elder 	struct resource *res;
2246650d1603SAlex Elder 	resource_size_t size;
2247cdeee49fSAlex Elder 	u32 adjust;
2248650d1603SAlex Elder 	int ret;
2249650d1603SAlex Elder 
2250650d1603SAlex Elder 	gsi_validate_build();
2251650d1603SAlex Elder 
22528463488aSAlex Elder 	gsi->dev = dev;
225314dbf977SAlex Elder 	gsi->version = version;
2254650d1603SAlex Elder 
2255571b1e7eSAlex Elder 	/* GSI uses NAPI on all channels.  Create a dummy network device
2256571b1e7eSAlex Elder 	 * for the channel NAPI contexts to be associated with.
2257650d1603SAlex Elder 	 */
2258650d1603SAlex Elder 	init_dummy_netdev(&gsi->dummy_dev);
2259650d1603SAlex Elder 
2260650d1603SAlex Elder 	/* Get GSI memory range and map it */
2261650d1603SAlex Elder 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "gsi");
2262650d1603SAlex Elder 	if (!res) {
22638463488aSAlex Elder 		dev_err(dev, "DT error getting \"gsi\" memory property\n");
22640b8d6761SAlex Elder 		return -ENODEV;
2265650d1603SAlex Elder 	}
2266650d1603SAlex Elder 
2267650d1603SAlex Elder 	size = resource_size(res);
2268650d1603SAlex Elder 	if (res->start > U32_MAX || size > U32_MAX - res->start) {
22698463488aSAlex Elder 		dev_err(dev, "DT memory resource \"gsi\" out of range\n");
22700b8d6761SAlex Elder 		return -EINVAL;
2271650d1603SAlex Elder 	}
2272650d1603SAlex Elder 
2273cdeee49fSAlex Elder 	/* Make sure we can make our pointer adjustment if necessary */
2274cdeee49fSAlex Elder 	adjust = gsi->version < IPA_VERSION_4_5 ? 0 : GSI_EE_REG_ADJUST;
2275cdeee49fSAlex Elder 	if (res->start < adjust) {
2276cdeee49fSAlex Elder 		dev_err(dev, "DT memory resource \"gsi\" too low (< %u)\n",
2277cdeee49fSAlex Elder 			adjust);
2278cdeee49fSAlex Elder 		return -EINVAL;
2279cdeee49fSAlex Elder 	}
2280cdeee49fSAlex Elder 
2281571b1e7eSAlex Elder 	gsi->virt_raw = ioremap(res->start, size);
2282571b1e7eSAlex Elder 	if (!gsi->virt_raw) {
22838463488aSAlex Elder 		dev_err(dev, "unable to remap \"gsi\" memory\n");
22840b8d6761SAlex Elder 		return -ENOMEM;
2285650d1603SAlex Elder 	}
2286571b1e7eSAlex Elder 	/* Most registers are accessed using an adjusted register range */
2287571b1e7eSAlex Elder 	gsi->virt = gsi->virt_raw - adjust;
2288650d1603SAlex Elder 
22890b8d6761SAlex Elder 	init_completion(&gsi->completion);
22900b8d6761SAlex Elder 
2291b176f95bSAlex Elder 	ret = gsi_irq_init(gsi, pdev);	/* No matching exit required */
2292650d1603SAlex Elder 	if (ret)
2293650d1603SAlex Elder 		goto err_iounmap;
2294650d1603SAlex Elder 
22950b8d6761SAlex Elder 	ret = gsi_channel_init(gsi, count, data);
22960b8d6761SAlex Elder 	if (ret)
2297b176f95bSAlex Elder 		goto err_iounmap;
22980b8d6761SAlex Elder 
2299650d1603SAlex Elder 	mutex_init(&gsi->mutex);
2300650d1603SAlex Elder 
2301650d1603SAlex Elder 	return 0;
2302650d1603SAlex Elder 
2303650d1603SAlex Elder err_iounmap:
2304571b1e7eSAlex Elder 	iounmap(gsi->virt_raw);
2305650d1603SAlex Elder 
2306650d1603SAlex Elder 	return ret;
2307650d1603SAlex Elder }
2308650d1603SAlex Elder 
2309650d1603SAlex Elder /* Inverse of gsi_init() */
2310650d1603SAlex Elder void gsi_exit(struct gsi *gsi)
2311650d1603SAlex Elder {
2312650d1603SAlex Elder 	mutex_destroy(&gsi->mutex);
2313650d1603SAlex Elder 	gsi_channel_exit(gsi);
2314571b1e7eSAlex Elder 	iounmap(gsi->virt_raw);
2315650d1603SAlex Elder }
2316650d1603SAlex Elder 
2317650d1603SAlex Elder /* The maximum number of outstanding TREs on a channel.  This limits
2318650d1603SAlex Elder  * a channel's maximum number of transactions outstanding (worst case
2319650d1603SAlex Elder  * is one TRE per transaction).
2320650d1603SAlex Elder  *
2321650d1603SAlex Elder  * The absolute limit is the number of TREs in the channel's TRE ring,
2322650d1603SAlex Elder  * and in theory we should be able use all of them.  But in practice,
2323650d1603SAlex Elder  * doing that led to the hardware reporting exhaustion of event ring
2324650d1603SAlex Elder  * slots for writing completion information.  So the hardware limit
2325650d1603SAlex Elder  * would be (tre_count - 1).
2326650d1603SAlex Elder  *
2327650d1603SAlex Elder  * We reduce it a bit further though.  Transaction resource pools are
2328650d1603SAlex Elder  * sized to be a little larger than this maximum, to allow resource
2329650d1603SAlex Elder  * allocations to always be contiguous.  The number of entries in a
2330650d1603SAlex Elder  * TRE ring buffer is a power of 2, and the extra resources in a pool
2331650d1603SAlex Elder  * tends to nearly double the memory allocated for it.  Reducing the
2332650d1603SAlex Elder  * maximum number of outstanding TREs allows the number of entries in
2333650d1603SAlex Elder  * a pool to avoid crossing that power-of-2 boundary, and this can
2334650d1603SAlex Elder  * substantially reduce pool memory requirements.  The number we
2335650d1603SAlex Elder  * reduce it by matches the number added in gsi_trans_pool_init().
2336650d1603SAlex Elder  */
2337650d1603SAlex Elder u32 gsi_channel_tre_max(struct gsi *gsi, u32 channel_id)
2338650d1603SAlex Elder {
2339650d1603SAlex Elder 	struct gsi_channel *channel = &gsi->channel[channel_id];
2340650d1603SAlex Elder 
2341650d1603SAlex Elder 	/* Hardware limit is channel->tre_count - 1 */
234288e03057SAlex Elder 	return channel->tre_count - (channel->trans_tre_max - 1);
2343650d1603SAlex Elder }
2344