xref: /openbmc/linux/drivers/net/ethernet/xilinx/xilinx_emaclite.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2945e659dSRadhey Shyam Pandey /* Xilinx EmacLite Linux driver for the Xilinx Ethernet MAC Lite device.
3b13ad8f4SJeff Kirsher  *
4b13ad8f4SJeff Kirsher  * This is a new flat driver which is based on the original emac_lite
59e7c4143SMichal Simek  * driver from John Williams <john.williams@xilinx.com>.
6b13ad8f4SJeff Kirsher  *
77ae7d494SMichal Simek  * Copyright (c) 2007 - 2013 Xilinx, Inc.
8b13ad8f4SJeff Kirsher  */
9b13ad8f4SJeff Kirsher 
10b13ad8f4SJeff Kirsher #include <linux/module.h>
11*3d40aed8SRob Herring #include <linux/platform_device.h>
12b13ad8f4SJeff Kirsher #include <linux/uaccess.h>
13b13ad8f4SJeff Kirsher #include <linux/netdevice.h>
14b13ad8f4SJeff Kirsher #include <linux/etherdevice.h>
15b13ad8f4SJeff Kirsher #include <linux/skbuff.h>
169a80ba06SAlexandru Ardelean #include <linux/ethtool.h>
17b13ad8f4SJeff Kirsher #include <linux/io.h>
18b13ad8f4SJeff Kirsher #include <linux/slab.h>
19*3d40aed8SRob Herring #include <linux/of.h>
20b13ad8f4SJeff Kirsher #include <linux/of_address.h>
21b13ad8f4SJeff Kirsher #include <linux/of_mdio.h>
22b13ad8f4SJeff Kirsher #include <linux/of_net.h>
23b13ad8f4SJeff Kirsher #include <linux/phy.h>
24b13ad8f4SJeff Kirsher #include <linux/interrupt.h>
25563ecb8aSKurt Kanzenbach #include <linux/iopoll.h>
26b13ad8f4SJeff Kirsher 
27b13ad8f4SJeff Kirsher #define DRIVER_NAME "xilinx_emaclite"
28b13ad8f4SJeff Kirsher 
29b13ad8f4SJeff Kirsher /* Register offsets for the EmacLite Core */
30b13ad8f4SJeff Kirsher #define XEL_TXBUFF_OFFSET	0x0		/* Transmit Buffer */
31b13ad8f4SJeff Kirsher #define XEL_MDIOADDR_OFFSET	0x07E4		/* MDIO Address Register */
32b13ad8f4SJeff Kirsher #define XEL_MDIOWR_OFFSET	0x07E8		/* MDIO Write Data Register */
33b13ad8f4SJeff Kirsher #define XEL_MDIORD_OFFSET	0x07EC		/* MDIO Read Data Register */
34b13ad8f4SJeff Kirsher #define XEL_MDIOCTRL_OFFSET	0x07F0		/* MDIO Control Register */
35b13ad8f4SJeff Kirsher #define XEL_GIER_OFFSET		0x07F8		/* GIE Register */
36b13ad8f4SJeff Kirsher #define XEL_TSR_OFFSET		0x07FC		/* Tx status */
37b13ad8f4SJeff Kirsher #define XEL_TPLR_OFFSET		0x07F4		/* Tx packet length */
38b13ad8f4SJeff Kirsher 
39b13ad8f4SJeff Kirsher #define XEL_RXBUFF_OFFSET	0x1000		/* Receive Buffer */
40b13ad8f4SJeff Kirsher #define XEL_RPLR_OFFSET		0x100C		/* Rx packet length */
41b13ad8f4SJeff Kirsher #define XEL_RSR_OFFSET		0x17FC		/* Rx status */
42b13ad8f4SJeff Kirsher 
43b13ad8f4SJeff Kirsher #define XEL_BUFFER_OFFSET	0x0800		/* Next Tx/Rx buffer's offset */
44b13ad8f4SJeff Kirsher 
45b13ad8f4SJeff Kirsher /* MDIO Address Register Bit Masks */
46b13ad8f4SJeff Kirsher #define XEL_MDIOADDR_REGADR_MASK  0x0000001F	/* Register Address */
47b13ad8f4SJeff Kirsher #define XEL_MDIOADDR_PHYADR_MASK  0x000003E0	/* PHY Address */
48b13ad8f4SJeff Kirsher #define XEL_MDIOADDR_PHYADR_SHIFT 5
49b13ad8f4SJeff Kirsher #define XEL_MDIOADDR_OP_MASK	  0x00000400	/* RD/WR Operation */
50b13ad8f4SJeff Kirsher 
51b13ad8f4SJeff Kirsher /* MDIO Write Data Register Bit Masks */
52b13ad8f4SJeff Kirsher #define XEL_MDIOWR_WRDATA_MASK	  0x0000FFFF	/* Data to be Written */
53b13ad8f4SJeff Kirsher 
54b13ad8f4SJeff Kirsher /* MDIO Read Data Register Bit Masks */
55b13ad8f4SJeff Kirsher #define XEL_MDIORD_RDDATA_MASK	  0x0000FFFF	/* Data to be Read */
56b13ad8f4SJeff Kirsher 
57b13ad8f4SJeff Kirsher /* MDIO Control Register Bit Masks */
58b13ad8f4SJeff Kirsher #define XEL_MDIOCTRL_MDIOSTS_MASK 0x00000001	/* MDIO Status Mask */
59b13ad8f4SJeff Kirsher #define XEL_MDIOCTRL_MDIOEN_MASK  0x00000008	/* MDIO Enable */
60b13ad8f4SJeff Kirsher 
61b13ad8f4SJeff Kirsher /* Global Interrupt Enable Register (GIER) Bit Masks */
62b13ad8f4SJeff Kirsher #define XEL_GIER_GIE_MASK	0x80000000	/* Global Enable */
63b13ad8f4SJeff Kirsher 
64b13ad8f4SJeff Kirsher /* Transmit Status Register (TSR) Bit Masks */
65b13ad8f4SJeff Kirsher #define XEL_TSR_XMIT_BUSY_MASK	 0x00000001	/* Tx complete */
66b13ad8f4SJeff Kirsher #define XEL_TSR_PROGRAM_MASK	 0x00000002	/* Program the MAC address */
67b13ad8f4SJeff Kirsher #define XEL_TSR_XMIT_IE_MASK	 0x00000008	/* Tx interrupt enable bit */
68b13ad8f4SJeff Kirsher #define XEL_TSR_XMIT_ACTIVE_MASK 0x80000000	/* Buffer is active, SW bit
69b13ad8f4SJeff Kirsher 						 * only. This is not documented
7049a83f00SRadhey Shyam Pandey 						 * in the HW spec
7149a83f00SRadhey Shyam Pandey 						 */
72b13ad8f4SJeff Kirsher 
73b13ad8f4SJeff Kirsher /* Define for programming the MAC address into the EmacLite */
74b13ad8f4SJeff Kirsher #define XEL_TSR_PROG_MAC_ADDR	(XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_PROGRAM_MASK)
75b13ad8f4SJeff Kirsher 
76b13ad8f4SJeff Kirsher /* Receive Status Register (RSR) */
77b13ad8f4SJeff Kirsher #define XEL_RSR_RECV_DONE_MASK	0x00000001	/* Rx complete */
78b13ad8f4SJeff Kirsher #define XEL_RSR_RECV_IE_MASK	0x00000008	/* Rx interrupt enable bit */
79b13ad8f4SJeff Kirsher 
80b13ad8f4SJeff Kirsher /* Transmit Packet Length Register (TPLR) */
81b13ad8f4SJeff Kirsher #define XEL_TPLR_LENGTH_MASK	0x0000FFFF	/* Tx packet length */
82b13ad8f4SJeff Kirsher 
83b13ad8f4SJeff Kirsher /* Receive Packet Length Register (RPLR) */
84b13ad8f4SJeff Kirsher #define XEL_RPLR_LENGTH_MASK	0x0000FFFF	/* Rx packet length */
85b13ad8f4SJeff Kirsher 
86b13ad8f4SJeff Kirsher #define XEL_HEADER_OFFSET	12		/* Offset to length field */
87b13ad8f4SJeff Kirsher #define XEL_HEADER_SHIFT	16		/* Shift value for length */
88b13ad8f4SJeff Kirsher 
89b13ad8f4SJeff Kirsher /* General Ethernet Definitions */
90b13ad8f4SJeff Kirsher #define XEL_ARP_PACKET_SIZE		28	/* Max ARP packet size */
91b13ad8f4SJeff Kirsher #define XEL_HEADER_IP_LENGTH_OFFSET	16	/* IP Length Offset */
92b13ad8f4SJeff Kirsher 
93b13ad8f4SJeff Kirsher #define TX_TIMEOUT		(60 * HZ)	/* Tx timeout is 60 seconds. */
94b13ad8f4SJeff Kirsher 
95acf138f1SAnssi Hannula #ifdef __BIG_ENDIAN
96acf138f1SAnssi Hannula #define xemaclite_readl		ioread32be
97acf138f1SAnssi Hannula #define xemaclite_writel	iowrite32be
98acf138f1SAnssi Hannula #else
99acf138f1SAnssi Hannula #define xemaclite_readl		ioread32
100acf138f1SAnssi Hannula #define xemaclite_writel	iowrite32
101acf138f1SAnssi Hannula #endif
102acf138f1SAnssi Hannula 
103b13ad8f4SJeff Kirsher /**
104b13ad8f4SJeff Kirsher  * struct net_local - Our private per device data
105b13ad8f4SJeff Kirsher  * @ndev:		instance of the network device
106b13ad8f4SJeff Kirsher  * @tx_ping_pong:	indicates whether Tx Pong buffer is configured in HW
107b13ad8f4SJeff Kirsher  * @rx_ping_pong:	indicates whether Rx Pong buffer is configured in HW
108b13ad8f4SJeff Kirsher  * @next_tx_buf_to_use:	next Tx buffer to write to
109b13ad8f4SJeff Kirsher  * @next_rx_buf_to_use:	next Rx buffer to read from
110b13ad8f4SJeff Kirsher  * @base_addr:		base address of the Emaclite device
1118fdf3f6aSRadhey Shyam Pandey  * @reset_lock:		lock to serialize xmit and tx_timeout execution
112b13ad8f4SJeff Kirsher  * @deferred_skb:	holds an skb (for transmission at a later time) when the
113b13ad8f4SJeff Kirsher  *			Tx buffer is not free
114b13ad8f4SJeff Kirsher  * @phy_dev:		pointer to the PHY device
115b13ad8f4SJeff Kirsher  * @phy_node:		pointer to the PHY device node
116b13ad8f4SJeff Kirsher  * @mii_bus:		pointer to the MII bus
117b13ad8f4SJeff Kirsher  * @last_link:		last link status
118b13ad8f4SJeff Kirsher  */
119b13ad8f4SJeff Kirsher struct net_local {
120b13ad8f4SJeff Kirsher 	struct net_device *ndev;
121b13ad8f4SJeff Kirsher 
122b13ad8f4SJeff Kirsher 	bool tx_ping_pong;
123b13ad8f4SJeff Kirsher 	bool rx_ping_pong;
124b13ad8f4SJeff Kirsher 	u32 next_tx_buf_to_use;
125b13ad8f4SJeff Kirsher 	u32 next_rx_buf_to_use;
126b13ad8f4SJeff Kirsher 	void __iomem *base_addr;
127b13ad8f4SJeff Kirsher 
128945e659dSRadhey Shyam Pandey 	spinlock_t reset_lock; /* serialize xmit and tx_timeout execution */
129b13ad8f4SJeff Kirsher 	struct sk_buff *deferred_skb;
130b13ad8f4SJeff Kirsher 
131b13ad8f4SJeff Kirsher 	struct phy_device *phy_dev;
132b13ad8f4SJeff Kirsher 	struct device_node *phy_node;
133b13ad8f4SJeff Kirsher 
134b13ad8f4SJeff Kirsher 	struct mii_bus *mii_bus;
135b13ad8f4SJeff Kirsher 
136b13ad8f4SJeff Kirsher 	int last_link;
137b13ad8f4SJeff Kirsher };
138b13ad8f4SJeff Kirsher 
139b13ad8f4SJeff Kirsher /*************************/
140b13ad8f4SJeff Kirsher /* EmacLite driver calls */
141b13ad8f4SJeff Kirsher /*************************/
142b13ad8f4SJeff Kirsher 
143b13ad8f4SJeff Kirsher /**
144b13ad8f4SJeff Kirsher  * xemaclite_enable_interrupts - Enable the interrupts for the EmacLite device
145b13ad8f4SJeff Kirsher  * @drvdata:	Pointer to the Emaclite device private data
146b13ad8f4SJeff Kirsher  *
147b13ad8f4SJeff Kirsher  * This function enables the Tx and Rx interrupts for the Emaclite device along
148b13ad8f4SJeff Kirsher  * with the Global Interrupt Enable.
149b13ad8f4SJeff Kirsher  */
xemaclite_enable_interrupts(struct net_local * drvdata)150b13ad8f4SJeff Kirsher static void xemaclite_enable_interrupts(struct net_local *drvdata)
151b13ad8f4SJeff Kirsher {
152b13ad8f4SJeff Kirsher 	u32 reg_data;
153b13ad8f4SJeff Kirsher 
154b13ad8f4SJeff Kirsher 	/* Enable the Tx interrupts for the first Buffer */
155acf138f1SAnssi Hannula 	reg_data = xemaclite_readl(drvdata->base_addr + XEL_TSR_OFFSET);
156acf138f1SAnssi Hannula 	xemaclite_writel(reg_data | XEL_TSR_XMIT_IE_MASK,
157123c1407SMichal Simek 			 drvdata->base_addr + XEL_TSR_OFFSET);
158b13ad8f4SJeff Kirsher 
159b13ad8f4SJeff Kirsher 	/* Enable the Rx interrupts for the first buffer */
160acf138f1SAnssi Hannula 	xemaclite_writel(XEL_RSR_RECV_IE_MASK, drvdata->base_addr + XEL_RSR_OFFSET);
161b13ad8f4SJeff Kirsher 
162b13ad8f4SJeff Kirsher 	/* Enable the Global Interrupt Enable */
163acf138f1SAnssi Hannula 	xemaclite_writel(XEL_GIER_GIE_MASK, drvdata->base_addr + XEL_GIER_OFFSET);
164b13ad8f4SJeff Kirsher }
165b13ad8f4SJeff Kirsher 
166b13ad8f4SJeff Kirsher /**
167b13ad8f4SJeff Kirsher  * xemaclite_disable_interrupts - Disable the interrupts for the EmacLite device
168b13ad8f4SJeff Kirsher  * @drvdata:	Pointer to the Emaclite device private data
169b13ad8f4SJeff Kirsher  *
170b13ad8f4SJeff Kirsher  * This function disables the Tx and Rx interrupts for the Emaclite device,
171b13ad8f4SJeff Kirsher  * along with the Global Interrupt Enable.
172b13ad8f4SJeff Kirsher  */
xemaclite_disable_interrupts(struct net_local * drvdata)173b13ad8f4SJeff Kirsher static void xemaclite_disable_interrupts(struct net_local *drvdata)
174b13ad8f4SJeff Kirsher {
175b13ad8f4SJeff Kirsher 	u32 reg_data;
176b13ad8f4SJeff Kirsher 
177b13ad8f4SJeff Kirsher 	/* Disable the Global Interrupt Enable */
178acf138f1SAnssi Hannula 	xemaclite_writel(XEL_GIER_GIE_MASK, drvdata->base_addr + XEL_GIER_OFFSET);
179b13ad8f4SJeff Kirsher 
180b13ad8f4SJeff Kirsher 	/* Disable the Tx interrupts for the first buffer */
181acf138f1SAnssi Hannula 	reg_data = xemaclite_readl(drvdata->base_addr + XEL_TSR_OFFSET);
182acf138f1SAnssi Hannula 	xemaclite_writel(reg_data & (~XEL_TSR_XMIT_IE_MASK),
183123c1407SMichal Simek 			 drvdata->base_addr + XEL_TSR_OFFSET);
184b13ad8f4SJeff Kirsher 
185b13ad8f4SJeff Kirsher 	/* Disable the Rx interrupts for the first buffer */
186acf138f1SAnssi Hannula 	reg_data = xemaclite_readl(drvdata->base_addr + XEL_RSR_OFFSET);
187acf138f1SAnssi Hannula 	xemaclite_writel(reg_data & (~XEL_RSR_RECV_IE_MASK),
188123c1407SMichal Simek 			 drvdata->base_addr + XEL_RSR_OFFSET);
189b13ad8f4SJeff Kirsher }
190b13ad8f4SJeff Kirsher 
191b13ad8f4SJeff Kirsher /**
192b13ad8f4SJeff Kirsher  * xemaclite_aligned_write - Write from 16-bit aligned to 32-bit aligned address
193b13ad8f4SJeff Kirsher  * @src_ptr:	Void pointer to the 16-bit aligned source address
194b13ad8f4SJeff Kirsher  * @dest_ptr:	Pointer to the 32-bit aligned destination address
195b13ad8f4SJeff Kirsher  * @length:	Number bytes to write from source to destination
196b13ad8f4SJeff Kirsher  *
197b13ad8f4SJeff Kirsher  * This function writes data from a 16-bit aligned buffer to a 32-bit aligned
198b13ad8f4SJeff Kirsher  * address in the EmacLite device.
199b13ad8f4SJeff Kirsher  */
xemaclite_aligned_write(const void * src_ptr,u32 * dest_ptr,unsigned int length)20076660757SJakub Kicinski static void xemaclite_aligned_write(const void *src_ptr, u32 *dest_ptr,
201945e659dSRadhey Shyam Pandey 				    unsigned int length)
202b13ad8f4SJeff Kirsher {
20376660757SJakub Kicinski 	const u16 *from_u16_ptr;
204b13ad8f4SJeff Kirsher 	u32 align_buffer;
205b13ad8f4SJeff Kirsher 	u32 *to_u32_ptr;
20676660757SJakub Kicinski 	u16 *to_u16_ptr;
207b13ad8f4SJeff Kirsher 
208b13ad8f4SJeff Kirsher 	to_u32_ptr = dest_ptr;
209b13ad8f4SJeff Kirsher 	from_u16_ptr = src_ptr;
210b13ad8f4SJeff Kirsher 	align_buffer = 0;
211b13ad8f4SJeff Kirsher 
212b13ad8f4SJeff Kirsher 	for (; length > 3; length -= 4) {
213b13ad8f4SJeff Kirsher 		to_u16_ptr = (u16 *)&align_buffer;
214b13ad8f4SJeff Kirsher 		*to_u16_ptr++ = *from_u16_ptr++;
215b13ad8f4SJeff Kirsher 		*to_u16_ptr++ = *from_u16_ptr++;
216b13ad8f4SJeff Kirsher 
217ec21b6b4SSrikanth Thokala 		/* This barrier resolves occasional issues seen around
218ec21b6b4SSrikanth Thokala 		 * cases where the data is not properly flushed out
219ec21b6b4SSrikanth Thokala 		 * from the processor store buffers to the destination
220ec21b6b4SSrikanth Thokala 		 * memory locations.
221ec21b6b4SSrikanth Thokala 		 */
222ec21b6b4SSrikanth Thokala 		wmb();
223ec21b6b4SSrikanth Thokala 
224b13ad8f4SJeff Kirsher 		/* Output a word */
225b13ad8f4SJeff Kirsher 		*to_u32_ptr++ = align_buffer;
226b13ad8f4SJeff Kirsher 	}
227b13ad8f4SJeff Kirsher 	if (length) {
228b13ad8f4SJeff Kirsher 		u8 *from_u8_ptr, *to_u8_ptr;
229b13ad8f4SJeff Kirsher 
230b13ad8f4SJeff Kirsher 		/* Set up to output the remaining data */
231b13ad8f4SJeff Kirsher 		align_buffer = 0;
232b13ad8f4SJeff Kirsher 		to_u8_ptr = (u8 *)&align_buffer;
233b13ad8f4SJeff Kirsher 		from_u8_ptr = (u8 *)from_u16_ptr;
234b13ad8f4SJeff Kirsher 
235b13ad8f4SJeff Kirsher 		/* Output the remaining data */
236b13ad8f4SJeff Kirsher 		for (; length > 0; length--)
237b13ad8f4SJeff Kirsher 			*to_u8_ptr++ = *from_u8_ptr++;
238b13ad8f4SJeff Kirsher 
239ec21b6b4SSrikanth Thokala 		/* This barrier resolves occasional issues seen around
240ec21b6b4SSrikanth Thokala 		 * cases where the data is not properly flushed out
241ec21b6b4SSrikanth Thokala 		 * from the processor store buffers to the destination
242ec21b6b4SSrikanth Thokala 		 * memory locations.
243ec21b6b4SSrikanth Thokala 		 */
244ec21b6b4SSrikanth Thokala 		wmb();
245b13ad8f4SJeff Kirsher 		*to_u32_ptr = align_buffer;
246b13ad8f4SJeff Kirsher 	}
247b13ad8f4SJeff Kirsher }
248b13ad8f4SJeff Kirsher 
249b13ad8f4SJeff Kirsher /**
250b13ad8f4SJeff Kirsher  * xemaclite_aligned_read - Read from 32-bit aligned to 16-bit aligned buffer
251b13ad8f4SJeff Kirsher  * @src_ptr:	Pointer to the 32-bit aligned source address
252b13ad8f4SJeff Kirsher  * @dest_ptr:	Pointer to the 16-bit aligned destination address
253b13ad8f4SJeff Kirsher  * @length:	Number bytes to read from source to destination
254b13ad8f4SJeff Kirsher  *
255b13ad8f4SJeff Kirsher  * This function reads data from a 32-bit aligned address in the EmacLite device
256b13ad8f4SJeff Kirsher  * to a 16-bit aligned buffer.
257b13ad8f4SJeff Kirsher  */
xemaclite_aligned_read(u32 * src_ptr,u8 * dest_ptr,unsigned int length)258b13ad8f4SJeff Kirsher static void xemaclite_aligned_read(u32 *src_ptr, u8 *dest_ptr,
259945e659dSRadhey Shyam Pandey 				   unsigned int length)
260b13ad8f4SJeff Kirsher {
261b13ad8f4SJeff Kirsher 	u16 *to_u16_ptr, *from_u16_ptr;
262b13ad8f4SJeff Kirsher 	u32 *from_u32_ptr;
263b13ad8f4SJeff Kirsher 	u32 align_buffer;
264b13ad8f4SJeff Kirsher 
265b13ad8f4SJeff Kirsher 	from_u32_ptr = src_ptr;
266b13ad8f4SJeff Kirsher 	to_u16_ptr = (u16 *)dest_ptr;
267b13ad8f4SJeff Kirsher 
268b13ad8f4SJeff Kirsher 	for (; length > 3; length -= 4) {
269b13ad8f4SJeff Kirsher 		/* Copy each word into the temporary buffer */
270b13ad8f4SJeff Kirsher 		align_buffer = *from_u32_ptr++;
271b13ad8f4SJeff Kirsher 		from_u16_ptr = (u16 *)&align_buffer;
272b13ad8f4SJeff Kirsher 
273b13ad8f4SJeff Kirsher 		/* Read data from source */
274b13ad8f4SJeff Kirsher 		*to_u16_ptr++ = *from_u16_ptr++;
275b13ad8f4SJeff Kirsher 		*to_u16_ptr++ = *from_u16_ptr++;
276b13ad8f4SJeff Kirsher 	}
277b13ad8f4SJeff Kirsher 
278b13ad8f4SJeff Kirsher 	if (length) {
279b13ad8f4SJeff Kirsher 		u8 *to_u8_ptr, *from_u8_ptr;
280b13ad8f4SJeff Kirsher 
281b13ad8f4SJeff Kirsher 		/* Set up to read the remaining data */
282b13ad8f4SJeff Kirsher 		to_u8_ptr = (u8 *)to_u16_ptr;
283b13ad8f4SJeff Kirsher 		align_buffer = *from_u32_ptr++;
284b13ad8f4SJeff Kirsher 		from_u8_ptr = (u8 *)&align_buffer;
285b13ad8f4SJeff Kirsher 
286b13ad8f4SJeff Kirsher 		/* Read the remaining data */
287b13ad8f4SJeff Kirsher 		for (; length > 0; length--)
288b13ad8f4SJeff Kirsher 			*to_u8_ptr = *from_u8_ptr;
289b13ad8f4SJeff Kirsher 	}
290b13ad8f4SJeff Kirsher }
291b13ad8f4SJeff Kirsher 
292b13ad8f4SJeff Kirsher /**
293b13ad8f4SJeff Kirsher  * xemaclite_send_data - Send an Ethernet frame
294b13ad8f4SJeff Kirsher  * @drvdata:	Pointer to the Emaclite device private data
295b13ad8f4SJeff Kirsher  * @data:	Pointer to the data to be sent
296b13ad8f4SJeff Kirsher  * @byte_count:	Total frame size, including header
297b13ad8f4SJeff Kirsher  *
298b13ad8f4SJeff Kirsher  * This function checks if the Tx buffer of the Emaclite device is free to send
299b13ad8f4SJeff Kirsher  * data. If so, it fills the Tx buffer with data for transmission. Otherwise, it
300b13ad8f4SJeff Kirsher  * returns an error.
301b13ad8f4SJeff Kirsher  *
302b13ad8f4SJeff Kirsher  * Return:	0 upon success or -1 if the buffer(s) are full.
303b13ad8f4SJeff Kirsher  *
304b13ad8f4SJeff Kirsher  * Note:	The maximum Tx packet size can not be more than Ethernet header
305b13ad8f4SJeff Kirsher  *		(14 Bytes) + Maximum MTU (1500 bytes). This is excluding FCS.
306b13ad8f4SJeff Kirsher  */
xemaclite_send_data(struct net_local * drvdata,u8 * data,unsigned int byte_count)307b13ad8f4SJeff Kirsher static int xemaclite_send_data(struct net_local *drvdata, u8 *data,
308b13ad8f4SJeff Kirsher 			       unsigned int byte_count)
309b13ad8f4SJeff Kirsher {
310b13ad8f4SJeff Kirsher 	u32 reg_data;
311b13ad8f4SJeff Kirsher 	void __iomem *addr;
312b13ad8f4SJeff Kirsher 
313b13ad8f4SJeff Kirsher 	/* Determine the expected Tx buffer address */
314b13ad8f4SJeff Kirsher 	addr = drvdata->base_addr + drvdata->next_tx_buf_to_use;
315b13ad8f4SJeff Kirsher 
316b13ad8f4SJeff Kirsher 	/* If the length is too large, truncate it */
317b13ad8f4SJeff Kirsher 	if (byte_count > ETH_FRAME_LEN)
318b13ad8f4SJeff Kirsher 		byte_count = ETH_FRAME_LEN;
319b13ad8f4SJeff Kirsher 
320b13ad8f4SJeff Kirsher 	/* Check if the expected buffer is available */
321acf138f1SAnssi Hannula 	reg_data = xemaclite_readl(addr + XEL_TSR_OFFSET);
322b13ad8f4SJeff Kirsher 	if ((reg_data & (XEL_TSR_XMIT_BUSY_MASK |
323b13ad8f4SJeff Kirsher 	     XEL_TSR_XMIT_ACTIVE_MASK)) == 0) {
324b13ad8f4SJeff Kirsher 		/* Switch to next buffer if configured */
325b13ad8f4SJeff Kirsher 		if (drvdata->tx_ping_pong != 0)
326b13ad8f4SJeff Kirsher 			drvdata->next_tx_buf_to_use ^= XEL_BUFFER_OFFSET;
327b13ad8f4SJeff Kirsher 	} else if (drvdata->tx_ping_pong != 0) {
328b13ad8f4SJeff Kirsher 		/* If the expected buffer is full, try the other buffer,
32949a83f00SRadhey Shyam Pandey 		 * if it is configured in HW
33049a83f00SRadhey Shyam Pandey 		 */
331b13ad8f4SJeff Kirsher 
332eccd5403SAndrew Lunn 		addr = (void __iomem __force *)((uintptr_t __force)addr ^
333b13ad8f4SJeff Kirsher 						 XEL_BUFFER_OFFSET);
334acf138f1SAnssi Hannula 		reg_data = xemaclite_readl(addr + XEL_TSR_OFFSET);
335b13ad8f4SJeff Kirsher 
336b13ad8f4SJeff Kirsher 		if ((reg_data & (XEL_TSR_XMIT_BUSY_MASK |
337b13ad8f4SJeff Kirsher 		     XEL_TSR_XMIT_ACTIVE_MASK)) != 0)
338b13ad8f4SJeff Kirsher 			return -1; /* Buffers were full, return failure */
339945e659dSRadhey Shyam Pandey 	} else {
340b13ad8f4SJeff Kirsher 		return -1; /* Buffer was full, return failure */
341945e659dSRadhey Shyam Pandey 	}
342b13ad8f4SJeff Kirsher 
343b13ad8f4SJeff Kirsher 	/* Write the frame to the buffer */
344b13ad8f4SJeff Kirsher 	xemaclite_aligned_write(data, (u32 __force *)addr, byte_count);
345b13ad8f4SJeff Kirsher 
346acf138f1SAnssi Hannula 	xemaclite_writel((byte_count & XEL_TPLR_LENGTH_MASK),
347123c1407SMichal Simek 			 addr + XEL_TPLR_OFFSET);
348b13ad8f4SJeff Kirsher 
349b13ad8f4SJeff Kirsher 	/* Update the Tx Status Register to indicate that there is a
350b13ad8f4SJeff Kirsher 	 * frame to send. Set the XEL_TSR_XMIT_ACTIVE_MASK flag which
351b13ad8f4SJeff Kirsher 	 * is used by the interrupt handler to check whether a frame
35249a83f00SRadhey Shyam Pandey 	 * has been transmitted
35349a83f00SRadhey Shyam Pandey 	 */
354acf138f1SAnssi Hannula 	reg_data = xemaclite_readl(addr + XEL_TSR_OFFSET);
355b13ad8f4SJeff Kirsher 	reg_data |= (XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_XMIT_ACTIVE_MASK);
356acf138f1SAnssi Hannula 	xemaclite_writel(reg_data, addr + XEL_TSR_OFFSET);
357b13ad8f4SJeff Kirsher 
358b13ad8f4SJeff Kirsher 	return 0;
359b13ad8f4SJeff Kirsher }
360b13ad8f4SJeff Kirsher 
361b13ad8f4SJeff Kirsher /**
362b13ad8f4SJeff Kirsher  * xemaclite_recv_data - Receive a frame
363b13ad8f4SJeff Kirsher  * @drvdata:	Pointer to the Emaclite device private data
364b13ad8f4SJeff Kirsher  * @data:	Address where the data is to be received
365f713d50fSRadhey Shyam Pandey  * @maxlen:    Maximum supported ethernet packet length
366b13ad8f4SJeff Kirsher  *
367b13ad8f4SJeff Kirsher  * This function is intended to be called from the interrupt context or
368b13ad8f4SJeff Kirsher  * with a wrapper which waits for the receive frame to be available.
369b13ad8f4SJeff Kirsher  *
370b13ad8f4SJeff Kirsher  * Return:	Total number of bytes received
371b13ad8f4SJeff Kirsher  */
xemaclite_recv_data(struct net_local * drvdata,u8 * data,int maxlen)372cd224553SAnssi Hannula static u16 xemaclite_recv_data(struct net_local *drvdata, u8 *data, int maxlen)
373b13ad8f4SJeff Kirsher {
374b13ad8f4SJeff Kirsher 	void __iomem *addr;
375b13ad8f4SJeff Kirsher 	u16 length, proto_type;
376b13ad8f4SJeff Kirsher 	u32 reg_data;
377b13ad8f4SJeff Kirsher 
378b13ad8f4SJeff Kirsher 	/* Determine the expected buffer address */
379b13ad8f4SJeff Kirsher 	addr = (drvdata->base_addr + drvdata->next_rx_buf_to_use);
380b13ad8f4SJeff Kirsher 
381b13ad8f4SJeff Kirsher 	/* Verify which buffer has valid data */
382acf138f1SAnssi Hannula 	reg_data = xemaclite_readl(addr + XEL_RSR_OFFSET);
383b13ad8f4SJeff Kirsher 
384b13ad8f4SJeff Kirsher 	if ((reg_data & XEL_RSR_RECV_DONE_MASK) == XEL_RSR_RECV_DONE_MASK) {
385b13ad8f4SJeff Kirsher 		if (drvdata->rx_ping_pong != 0)
386b13ad8f4SJeff Kirsher 			drvdata->next_rx_buf_to_use ^= XEL_BUFFER_OFFSET;
387b13ad8f4SJeff Kirsher 	} else {
388b13ad8f4SJeff Kirsher 		/* The instance is out of sync, try other buffer if other
389b13ad8f4SJeff Kirsher 		 * buffer is configured, return 0 otherwise. If the instance is
390b13ad8f4SJeff Kirsher 		 * out of sync, do not update the 'next_rx_buf_to_use' since it
39149a83f00SRadhey Shyam Pandey 		 * will correct on subsequent calls
39249a83f00SRadhey Shyam Pandey 		 */
393b13ad8f4SJeff Kirsher 		if (drvdata->rx_ping_pong != 0)
394eccd5403SAndrew Lunn 			addr = (void __iomem __force *)
395eccd5403SAndrew Lunn 				((uintptr_t __force)addr ^
396b13ad8f4SJeff Kirsher 				 XEL_BUFFER_OFFSET);
397b13ad8f4SJeff Kirsher 		else
398b13ad8f4SJeff Kirsher 			return 0;	/* No data was available */
399b13ad8f4SJeff Kirsher 
400b13ad8f4SJeff Kirsher 		/* Verify that buffer has valid data */
401acf138f1SAnssi Hannula 		reg_data = xemaclite_readl(addr + XEL_RSR_OFFSET);
402b13ad8f4SJeff Kirsher 		if ((reg_data & XEL_RSR_RECV_DONE_MASK) !=
403b13ad8f4SJeff Kirsher 		     XEL_RSR_RECV_DONE_MASK)
404b13ad8f4SJeff Kirsher 			return 0;	/* No data was available */
405b13ad8f4SJeff Kirsher 	}
406b13ad8f4SJeff Kirsher 
40749a83f00SRadhey Shyam Pandey 	/* Get the protocol type of the ethernet frame that arrived
40849a83f00SRadhey Shyam Pandey 	 */
409acf138f1SAnssi Hannula 	proto_type = ((ntohl(xemaclite_readl(addr + XEL_HEADER_OFFSET +
410b13ad8f4SJeff Kirsher 			XEL_RXBUFF_OFFSET)) >> XEL_HEADER_SHIFT) &
411b13ad8f4SJeff Kirsher 			XEL_RPLR_LENGTH_MASK);
412b13ad8f4SJeff Kirsher 
413b13ad8f4SJeff Kirsher 	/* Check if received ethernet frame is a raw ethernet frame
41449a83f00SRadhey Shyam Pandey 	 * or an IP packet or an ARP packet
41549a83f00SRadhey Shyam Pandey 	 */
416cd224553SAnssi Hannula 	if (proto_type > ETH_DATA_LEN) {
417b13ad8f4SJeff Kirsher 		if (proto_type == ETH_P_IP) {
418acf138f1SAnssi Hannula 			length = ((ntohl(xemaclite_readl(addr +
419b13ad8f4SJeff Kirsher 					XEL_HEADER_IP_LENGTH_OFFSET +
420b13ad8f4SJeff Kirsher 					XEL_RXBUFF_OFFSET)) >>
421b13ad8f4SJeff Kirsher 					XEL_HEADER_SHIFT) &
422b13ad8f4SJeff Kirsher 					XEL_RPLR_LENGTH_MASK);
423cd224553SAnssi Hannula 			length = min_t(u16, length, ETH_DATA_LEN);
424b13ad8f4SJeff Kirsher 			length += ETH_HLEN + ETH_FCS_LEN;
425b13ad8f4SJeff Kirsher 
426945e659dSRadhey Shyam Pandey 		} else if (proto_type == ETH_P_ARP) {
427b13ad8f4SJeff Kirsher 			length = XEL_ARP_PACKET_SIZE + ETH_HLEN + ETH_FCS_LEN;
428945e659dSRadhey Shyam Pandey 		} else {
429b13ad8f4SJeff Kirsher 			/* Field contains type other than IP or ARP, use max
43049a83f00SRadhey Shyam Pandey 			 * frame size and let user parse it
43149a83f00SRadhey Shyam Pandey 			 */
432b13ad8f4SJeff Kirsher 			length = ETH_FRAME_LEN + ETH_FCS_LEN;
433945e659dSRadhey Shyam Pandey 		}
434945e659dSRadhey Shyam Pandey 	} else {
435b13ad8f4SJeff Kirsher 		/* Use the length in the frame, plus the header and trailer */
436b13ad8f4SJeff Kirsher 		length = proto_type + ETH_HLEN + ETH_FCS_LEN;
437945e659dSRadhey Shyam Pandey 	}
438b13ad8f4SJeff Kirsher 
439cd224553SAnssi Hannula 	if (WARN_ON(length > maxlen))
440cd224553SAnssi Hannula 		length = maxlen;
441cd224553SAnssi Hannula 
442b13ad8f4SJeff Kirsher 	/* Read from the EmacLite device */
443b13ad8f4SJeff Kirsher 	xemaclite_aligned_read((u32 __force *)(addr + XEL_RXBUFF_OFFSET),
444b13ad8f4SJeff Kirsher 			       data, length);
445b13ad8f4SJeff Kirsher 
446b13ad8f4SJeff Kirsher 	/* Acknowledge the frame */
447acf138f1SAnssi Hannula 	reg_data = xemaclite_readl(addr + XEL_RSR_OFFSET);
448b13ad8f4SJeff Kirsher 	reg_data &= ~XEL_RSR_RECV_DONE_MASK;
449acf138f1SAnssi Hannula 	xemaclite_writel(reg_data, addr + XEL_RSR_OFFSET);
450b13ad8f4SJeff Kirsher 
451b13ad8f4SJeff Kirsher 	return length;
452b13ad8f4SJeff Kirsher }
453b13ad8f4SJeff Kirsher 
454b13ad8f4SJeff Kirsher /**
455b13ad8f4SJeff Kirsher  * xemaclite_update_address - Update the MAC address in the device
456b13ad8f4SJeff Kirsher  * @drvdata:	Pointer to the Emaclite device private data
457b13ad8f4SJeff Kirsher  * @address_ptr:Pointer to the MAC address (MAC address is a 48-bit value)
458b13ad8f4SJeff Kirsher  *
459b13ad8f4SJeff Kirsher  * Tx must be idle and Rx should be idle for deterministic results.
460b13ad8f4SJeff Kirsher  * It is recommended that this function should be called after the
461b13ad8f4SJeff Kirsher  * initialization and before transmission of any packets from the device.
462b13ad8f4SJeff Kirsher  * The MAC address can be programmed using any of the two transmit
463b13ad8f4SJeff Kirsher  * buffers (if configured).
464b13ad8f4SJeff Kirsher  */
xemaclite_update_address(struct net_local * drvdata,const u8 * address_ptr)465b13ad8f4SJeff Kirsher static void xemaclite_update_address(struct net_local *drvdata,
46676660757SJakub Kicinski 				     const u8 *address_ptr)
467b13ad8f4SJeff Kirsher {
468b13ad8f4SJeff Kirsher 	void __iomem *addr;
469b13ad8f4SJeff Kirsher 	u32 reg_data;
470b13ad8f4SJeff Kirsher 
471b13ad8f4SJeff Kirsher 	/* Determine the expected Tx buffer address */
472b13ad8f4SJeff Kirsher 	addr = drvdata->base_addr + drvdata->next_tx_buf_to_use;
473b13ad8f4SJeff Kirsher 
474b13ad8f4SJeff Kirsher 	xemaclite_aligned_write(address_ptr, (u32 __force *)addr, ETH_ALEN);
475b13ad8f4SJeff Kirsher 
476acf138f1SAnssi Hannula 	xemaclite_writel(ETH_ALEN, addr + XEL_TPLR_OFFSET);
477b13ad8f4SJeff Kirsher 
478b13ad8f4SJeff Kirsher 	/* Update the MAC address in the EmacLite */
479acf138f1SAnssi Hannula 	reg_data = xemaclite_readl(addr + XEL_TSR_OFFSET);
480acf138f1SAnssi Hannula 	xemaclite_writel(reg_data | XEL_TSR_PROG_MAC_ADDR, addr + XEL_TSR_OFFSET);
481b13ad8f4SJeff Kirsher 
482b13ad8f4SJeff Kirsher 	/* Wait for EmacLite to finish with the MAC address update */
483acf138f1SAnssi Hannula 	while ((xemaclite_readl(addr + XEL_TSR_OFFSET) &
484b13ad8f4SJeff Kirsher 		XEL_TSR_PROG_MAC_ADDR) != 0)
485b13ad8f4SJeff Kirsher 		;
486b13ad8f4SJeff Kirsher }
487b13ad8f4SJeff Kirsher 
488b13ad8f4SJeff Kirsher /**
489b13ad8f4SJeff Kirsher  * xemaclite_set_mac_address - Set the MAC address for this device
490b13ad8f4SJeff Kirsher  * @dev:	Pointer to the network device instance
491f713d50fSRadhey Shyam Pandey  * @address:	Void pointer to the sockaddr structure
492b13ad8f4SJeff Kirsher  *
4938aba73efSTom Rix  * This function copies the HW address from the sockaddr structure to the
494b13ad8f4SJeff Kirsher  * net_device structure and updates the address in HW.
495b13ad8f4SJeff Kirsher  *
496b13ad8f4SJeff Kirsher  * Return:	Error if the net device is busy or 0 if the addr is set
497b13ad8f4SJeff Kirsher  *		successfully
498b13ad8f4SJeff Kirsher  */
xemaclite_set_mac_address(struct net_device * dev,void * address)499b13ad8f4SJeff Kirsher static int xemaclite_set_mac_address(struct net_device *dev, void *address)
500b13ad8f4SJeff Kirsher {
501b13ad8f4SJeff Kirsher 	struct net_local *lp = netdev_priv(dev);
502b13ad8f4SJeff Kirsher 	struct sockaddr *addr = address;
503b13ad8f4SJeff Kirsher 
504b13ad8f4SJeff Kirsher 	if (netif_running(dev))
505b13ad8f4SJeff Kirsher 		return -EBUSY;
506b13ad8f4SJeff Kirsher 
507a05e4c0aSJakub Kicinski 	eth_hw_addr_set(dev, addr->sa_data);
508b13ad8f4SJeff Kirsher 	xemaclite_update_address(lp, dev->dev_addr);
509b13ad8f4SJeff Kirsher 	return 0;
510b13ad8f4SJeff Kirsher }
511b13ad8f4SJeff Kirsher 
512b13ad8f4SJeff Kirsher /**
513b13ad8f4SJeff Kirsher  * xemaclite_tx_timeout - Callback for Tx Timeout
514b13ad8f4SJeff Kirsher  * @dev:	Pointer to the network device
51527b42557SAndrew Lunn  * @txqueue:	Unused
516b13ad8f4SJeff Kirsher  *
517b13ad8f4SJeff Kirsher  * This function is called when Tx time out occurs for Emaclite device.
518b13ad8f4SJeff Kirsher  */
xemaclite_tx_timeout(struct net_device * dev,unsigned int txqueue)5190290bd29SMichael S. Tsirkin static void xemaclite_tx_timeout(struct net_device *dev, unsigned int txqueue)
520b13ad8f4SJeff Kirsher {
521b13ad8f4SJeff Kirsher 	struct net_local *lp = netdev_priv(dev);
522b13ad8f4SJeff Kirsher 	unsigned long flags;
523b13ad8f4SJeff Kirsher 
524b13ad8f4SJeff Kirsher 	dev_err(&lp->ndev->dev, "Exceeded transmit timeout of %lu ms\n",
525b13ad8f4SJeff Kirsher 		TX_TIMEOUT * 1000UL / HZ);
526b13ad8f4SJeff Kirsher 
527b13ad8f4SJeff Kirsher 	dev->stats.tx_errors++;
528b13ad8f4SJeff Kirsher 
529b13ad8f4SJeff Kirsher 	/* Reset the device */
530b13ad8f4SJeff Kirsher 	spin_lock_irqsave(&lp->reset_lock, flags);
531b13ad8f4SJeff Kirsher 
532b13ad8f4SJeff Kirsher 	/* Shouldn't really be necessary, but shouldn't hurt */
533b13ad8f4SJeff Kirsher 	netif_stop_queue(dev);
534b13ad8f4SJeff Kirsher 
535b13ad8f4SJeff Kirsher 	xemaclite_disable_interrupts(lp);
536b13ad8f4SJeff Kirsher 	xemaclite_enable_interrupts(lp);
537b13ad8f4SJeff Kirsher 
538b13ad8f4SJeff Kirsher 	if (lp->deferred_skb) {
539d1678bf4SYang Yingliang 		dev_kfree_skb_irq(lp->deferred_skb);
540b13ad8f4SJeff Kirsher 		lp->deferred_skb = NULL;
541b13ad8f4SJeff Kirsher 		dev->stats.tx_errors++;
542b13ad8f4SJeff Kirsher 	}
543b13ad8f4SJeff Kirsher 
544b13ad8f4SJeff Kirsher 	/* To exclude tx timeout */
545860e9538SFlorian Westphal 	netif_trans_update(dev); /* prevent tx timeout */
546b13ad8f4SJeff Kirsher 
547b13ad8f4SJeff Kirsher 	/* We're all ready to go. Start the queue */
548b13ad8f4SJeff Kirsher 	netif_wake_queue(dev);
549b13ad8f4SJeff Kirsher 	spin_unlock_irqrestore(&lp->reset_lock, flags);
550b13ad8f4SJeff Kirsher }
551b13ad8f4SJeff Kirsher 
552b13ad8f4SJeff Kirsher /**********************/
553b13ad8f4SJeff Kirsher /* Interrupt Handlers */
554b13ad8f4SJeff Kirsher /**********************/
555b13ad8f4SJeff Kirsher 
556b13ad8f4SJeff Kirsher /**
557b13ad8f4SJeff Kirsher  * xemaclite_tx_handler - Interrupt handler for frames sent
558b13ad8f4SJeff Kirsher  * @dev:	Pointer to the network device
559b13ad8f4SJeff Kirsher  *
560b13ad8f4SJeff Kirsher  * This function updates the number of packets transmitted and handles the
561b13ad8f4SJeff Kirsher  * deferred skb, if there is one.
562b13ad8f4SJeff Kirsher  */
xemaclite_tx_handler(struct net_device * dev)563b13ad8f4SJeff Kirsher static void xemaclite_tx_handler(struct net_device *dev)
564b13ad8f4SJeff Kirsher {
565b13ad8f4SJeff Kirsher 	struct net_local *lp = netdev_priv(dev);
566b13ad8f4SJeff Kirsher 
567b13ad8f4SJeff Kirsher 	dev->stats.tx_packets++;
56814291d10SRadhey Shyam Pandey 
569aa5848bcSRadhey Shyam Pandey 	if (!lp->deferred_skb)
570b13ad8f4SJeff Kirsher 		return;
571aa5848bcSRadhey Shyam Pandey 
572aa5848bcSRadhey Shyam Pandey 	if (xemaclite_send_data(lp, (u8 *)lp->deferred_skb->data,
573aa5848bcSRadhey Shyam Pandey 				lp->deferred_skb->len))
574aa5848bcSRadhey Shyam Pandey 		return;
575aa5848bcSRadhey Shyam Pandey 
576b13ad8f4SJeff Kirsher 	dev->stats.tx_bytes += lp->deferred_skb->len;
577d1441d47SYang Wei 	dev_consume_skb_irq(lp->deferred_skb);
578b13ad8f4SJeff Kirsher 	lp->deferred_skb = NULL;
579860e9538SFlorian Westphal 	netif_trans_update(dev); /* prevent tx timeout */
580b13ad8f4SJeff Kirsher 	netif_wake_queue(dev);
581b13ad8f4SJeff Kirsher }
582b13ad8f4SJeff Kirsher 
583b13ad8f4SJeff Kirsher /**
584b13ad8f4SJeff Kirsher  * xemaclite_rx_handler- Interrupt handler for frames received
585b13ad8f4SJeff Kirsher  * @dev:	Pointer to the network device
586b13ad8f4SJeff Kirsher  *
587b13ad8f4SJeff Kirsher  * This function allocates memory for a socket buffer, fills it with data
588b13ad8f4SJeff Kirsher  * received and hands it over to the TCP/IP stack.
589b13ad8f4SJeff Kirsher  */
xemaclite_rx_handler(struct net_device * dev)590b13ad8f4SJeff Kirsher static void xemaclite_rx_handler(struct net_device *dev)
591b13ad8f4SJeff Kirsher {
592b13ad8f4SJeff Kirsher 	struct net_local *lp = netdev_priv(dev);
593b13ad8f4SJeff Kirsher 	struct sk_buff *skb;
594b13ad8f4SJeff Kirsher 	u32 len;
595b13ad8f4SJeff Kirsher 
596b13ad8f4SJeff Kirsher 	len = ETH_FRAME_LEN + ETH_FCS_LEN;
5977240bf6fSShravya Kumbham 	skb = netdev_alloc_skb(dev, len + NET_IP_ALIGN);
598b13ad8f4SJeff Kirsher 	if (!skb) {
599b13ad8f4SJeff Kirsher 		/* Couldn't get memory. */
600b13ad8f4SJeff Kirsher 		dev->stats.rx_dropped++;
601b13ad8f4SJeff Kirsher 		dev_err(&lp->ndev->dev, "Could not allocate receive buffer\n");
602b13ad8f4SJeff Kirsher 		return;
603b13ad8f4SJeff Kirsher 	}
604b13ad8f4SJeff Kirsher 
6057240bf6fSShravya Kumbham 	skb_reserve(skb, NET_IP_ALIGN);
606b13ad8f4SJeff Kirsher 
607cd224553SAnssi Hannula 	len = xemaclite_recv_data(lp, (u8 *)skb->data, len);
608b13ad8f4SJeff Kirsher 
609b13ad8f4SJeff Kirsher 	if (!len) {
610b13ad8f4SJeff Kirsher 		dev->stats.rx_errors++;
611b13ad8f4SJeff Kirsher 		dev_kfree_skb_irq(skb);
612b13ad8f4SJeff Kirsher 		return;
613b13ad8f4SJeff Kirsher 	}
614b13ad8f4SJeff Kirsher 
615b13ad8f4SJeff Kirsher 	skb_put(skb, len);	/* Tell the skb how much data we got */
616b13ad8f4SJeff Kirsher 
617b13ad8f4SJeff Kirsher 	skb->protocol = eth_type_trans(skb, dev);
618b13ad8f4SJeff Kirsher 	skb_checksum_none_assert(skb);
619b13ad8f4SJeff Kirsher 
620b13ad8f4SJeff Kirsher 	dev->stats.rx_packets++;
621b13ad8f4SJeff Kirsher 	dev->stats.rx_bytes += len;
622b13ad8f4SJeff Kirsher 
623b13ad8f4SJeff Kirsher 	if (!skb_defer_rx_timestamp(skb))
624b13ad8f4SJeff Kirsher 		netif_rx(skb);	/* Send the packet upstream */
625b13ad8f4SJeff Kirsher }
626b13ad8f4SJeff Kirsher 
627b13ad8f4SJeff Kirsher /**
628b13ad8f4SJeff Kirsher  * xemaclite_interrupt - Interrupt handler for this driver
629b13ad8f4SJeff Kirsher  * @irq:	Irq of the Emaclite device
630b13ad8f4SJeff Kirsher  * @dev_id:	Void pointer to the network device instance used as callback
631b13ad8f4SJeff Kirsher  *		reference
632b13ad8f4SJeff Kirsher  *
633f713d50fSRadhey Shyam Pandey  * Return:	IRQ_HANDLED
634f713d50fSRadhey Shyam Pandey  *
635b13ad8f4SJeff Kirsher  * This function handles the Tx and Rx interrupts of the EmacLite device.
636b13ad8f4SJeff Kirsher  */
xemaclite_interrupt(int irq,void * dev_id)637b13ad8f4SJeff Kirsher static irqreturn_t xemaclite_interrupt(int irq, void *dev_id)
638b13ad8f4SJeff Kirsher {
6393db1cd5cSRusty Russell 	bool tx_complete = false;
640b13ad8f4SJeff Kirsher 	struct net_device *dev = dev_id;
641b13ad8f4SJeff Kirsher 	struct net_local *lp = netdev_priv(dev);
642b13ad8f4SJeff Kirsher 	void __iomem *base_addr = lp->base_addr;
643b13ad8f4SJeff Kirsher 	u32 tx_status;
644b13ad8f4SJeff Kirsher 
645b13ad8f4SJeff Kirsher 	/* Check if there is Rx Data available */
646acf138f1SAnssi Hannula 	if ((xemaclite_readl(base_addr + XEL_RSR_OFFSET) &
647123c1407SMichal Simek 			 XEL_RSR_RECV_DONE_MASK) ||
648acf138f1SAnssi Hannula 	    (xemaclite_readl(base_addr + XEL_BUFFER_OFFSET + XEL_RSR_OFFSET)
649b13ad8f4SJeff Kirsher 			 & XEL_RSR_RECV_DONE_MASK))
650b13ad8f4SJeff Kirsher 
651b13ad8f4SJeff Kirsher 		xemaclite_rx_handler(dev);
652b13ad8f4SJeff Kirsher 
653b13ad8f4SJeff Kirsher 	/* Check if the Transmission for the first buffer is completed */
654acf138f1SAnssi Hannula 	tx_status = xemaclite_readl(base_addr + XEL_TSR_OFFSET);
655b13ad8f4SJeff Kirsher 	if (((tx_status & XEL_TSR_XMIT_BUSY_MASK) == 0) &&
656b13ad8f4SJeff Kirsher 	    (tx_status & XEL_TSR_XMIT_ACTIVE_MASK) != 0) {
657b13ad8f4SJeff Kirsher 		tx_status &= ~XEL_TSR_XMIT_ACTIVE_MASK;
658acf138f1SAnssi Hannula 		xemaclite_writel(tx_status, base_addr + XEL_TSR_OFFSET);
659b13ad8f4SJeff Kirsher 
6603db1cd5cSRusty Russell 		tx_complete = true;
661b13ad8f4SJeff Kirsher 	}
662b13ad8f4SJeff Kirsher 
663b13ad8f4SJeff Kirsher 	/* Check if the Transmission for the second buffer is completed */
664acf138f1SAnssi Hannula 	tx_status = xemaclite_readl(base_addr + XEL_BUFFER_OFFSET + XEL_TSR_OFFSET);
665b13ad8f4SJeff Kirsher 	if (((tx_status & XEL_TSR_XMIT_BUSY_MASK) == 0) &&
666b13ad8f4SJeff Kirsher 	    (tx_status & XEL_TSR_XMIT_ACTIVE_MASK) != 0) {
667b13ad8f4SJeff Kirsher 		tx_status &= ~XEL_TSR_XMIT_ACTIVE_MASK;
668acf138f1SAnssi Hannula 		xemaclite_writel(tx_status, base_addr + XEL_BUFFER_OFFSET +
669123c1407SMichal Simek 				 XEL_TSR_OFFSET);
670b13ad8f4SJeff Kirsher 
6713db1cd5cSRusty Russell 		tx_complete = true;
672b13ad8f4SJeff Kirsher 	}
673b13ad8f4SJeff Kirsher 
674b13ad8f4SJeff Kirsher 	/* If there was a Tx interrupt, call the Tx Handler */
675b13ad8f4SJeff Kirsher 	if (tx_complete != 0)
676b13ad8f4SJeff Kirsher 		xemaclite_tx_handler(dev);
677b13ad8f4SJeff Kirsher 
678b13ad8f4SJeff Kirsher 	return IRQ_HANDLED;
679b13ad8f4SJeff Kirsher }
680b13ad8f4SJeff Kirsher 
681b13ad8f4SJeff Kirsher /**********************/
682b13ad8f4SJeff Kirsher /* MDIO Bus functions */
683b13ad8f4SJeff Kirsher /**********************/
684b13ad8f4SJeff Kirsher 
685b13ad8f4SJeff Kirsher /**
686b13ad8f4SJeff Kirsher  * xemaclite_mdio_wait - Wait for the MDIO to be ready to use
687b13ad8f4SJeff Kirsher  * @lp:		Pointer to the Emaclite device private data
688b13ad8f4SJeff Kirsher  *
689b13ad8f4SJeff Kirsher  * This function waits till the device is ready to accept a new MDIO
690b13ad8f4SJeff Kirsher  * request.
691b13ad8f4SJeff Kirsher  *
692b13ad8f4SJeff Kirsher  * Return:	0 for success or ETIMEDOUT for a timeout
693b13ad8f4SJeff Kirsher  */
694b13ad8f4SJeff Kirsher 
xemaclite_mdio_wait(struct net_local * lp)695b13ad8f4SJeff Kirsher static int xemaclite_mdio_wait(struct net_local *lp)
696b13ad8f4SJeff Kirsher {
697563ecb8aSKurt Kanzenbach 	u32 val;
698b13ad8f4SJeff Kirsher 
699b13ad8f4SJeff Kirsher 	/* wait for the MDIO interface to not be busy or timeout
70049a83f00SRadhey Shyam Pandey 	 * after some time.
701b13ad8f4SJeff Kirsher 	 */
702563ecb8aSKurt Kanzenbach 	return readx_poll_timeout(xemaclite_readl,
703563ecb8aSKurt Kanzenbach 				  lp->base_addr + XEL_MDIOCTRL_OFFSET,
704563ecb8aSKurt Kanzenbach 				  val, !(val & XEL_MDIOCTRL_MDIOSTS_MASK),
705563ecb8aSKurt Kanzenbach 				  1000, 20000);
706b13ad8f4SJeff Kirsher }
707b13ad8f4SJeff Kirsher 
708b13ad8f4SJeff Kirsher /**
709b13ad8f4SJeff Kirsher  * xemaclite_mdio_read - Read from a given MII management register
710b13ad8f4SJeff Kirsher  * @bus:	the mii_bus struct
711b13ad8f4SJeff Kirsher  * @phy_id:	the phy address
712b13ad8f4SJeff Kirsher  * @reg:	register number to read from
713b13ad8f4SJeff Kirsher  *
714b13ad8f4SJeff Kirsher  * This function waits till the device is ready to accept a new MDIO
715b13ad8f4SJeff Kirsher  * request and then writes the phy address to the MDIO Address register
716b13ad8f4SJeff Kirsher  * and reads data from MDIO Read Data register, when its available.
717b13ad8f4SJeff Kirsher  *
718b13ad8f4SJeff Kirsher  * Return:	Value read from the MII management register
719b13ad8f4SJeff Kirsher  */
xemaclite_mdio_read(struct mii_bus * bus,int phy_id,int reg)720b13ad8f4SJeff Kirsher static int xemaclite_mdio_read(struct mii_bus *bus, int phy_id, int reg)
721b13ad8f4SJeff Kirsher {
722b13ad8f4SJeff Kirsher 	struct net_local *lp = bus->priv;
723b13ad8f4SJeff Kirsher 	u32 ctrl_reg;
724b13ad8f4SJeff Kirsher 	u32 rc;
725b13ad8f4SJeff Kirsher 
726b13ad8f4SJeff Kirsher 	if (xemaclite_mdio_wait(lp))
727b13ad8f4SJeff Kirsher 		return -ETIMEDOUT;
728b13ad8f4SJeff Kirsher 
729b13ad8f4SJeff Kirsher 	/* Write the PHY address, register number and set the OP bit in the
730b13ad8f4SJeff Kirsher 	 * MDIO Address register. Set the Status bit in the MDIO Control
731b13ad8f4SJeff Kirsher 	 * register to start a MDIO read transaction.
732b13ad8f4SJeff Kirsher 	 */
733acf138f1SAnssi Hannula 	ctrl_reg = xemaclite_readl(lp->base_addr + XEL_MDIOCTRL_OFFSET);
734acf138f1SAnssi Hannula 	xemaclite_writel(XEL_MDIOADDR_OP_MASK |
735123c1407SMichal Simek 			 ((phy_id << XEL_MDIOADDR_PHYADR_SHIFT) | reg),
736123c1407SMichal Simek 			 lp->base_addr + XEL_MDIOADDR_OFFSET);
737acf138f1SAnssi Hannula 	xemaclite_writel(ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK,
738123c1407SMichal Simek 			 lp->base_addr + XEL_MDIOCTRL_OFFSET);
739b13ad8f4SJeff Kirsher 
740b13ad8f4SJeff Kirsher 	if (xemaclite_mdio_wait(lp))
741b13ad8f4SJeff Kirsher 		return -ETIMEDOUT;
742b13ad8f4SJeff Kirsher 
743acf138f1SAnssi Hannula 	rc = xemaclite_readl(lp->base_addr + XEL_MDIORD_OFFSET);
744b13ad8f4SJeff Kirsher 
745b13ad8f4SJeff Kirsher 	dev_dbg(&lp->ndev->dev,
74621d61166SRadhey Shyam Pandey 		"%s(phy_id=%i, reg=%x) == %x\n", __func__,
747b13ad8f4SJeff Kirsher 		phy_id, reg, rc);
748b13ad8f4SJeff Kirsher 
749b13ad8f4SJeff Kirsher 	return rc;
750b13ad8f4SJeff Kirsher }
751b13ad8f4SJeff Kirsher 
752b13ad8f4SJeff Kirsher /**
753b13ad8f4SJeff Kirsher  * xemaclite_mdio_write - Write to a given MII management register
754b13ad8f4SJeff Kirsher  * @bus:	the mii_bus struct
755b13ad8f4SJeff Kirsher  * @phy_id:	the phy address
756b13ad8f4SJeff Kirsher  * @reg:	register number to write to
757b13ad8f4SJeff Kirsher  * @val:	value to write to the register number specified by reg
758b13ad8f4SJeff Kirsher  *
759b13ad8f4SJeff Kirsher  * This function waits till the device is ready to accept a new MDIO
760b13ad8f4SJeff Kirsher  * request and then writes the val to the MDIO Write Data register.
761f713d50fSRadhey Shyam Pandey  *
762f713d50fSRadhey Shyam Pandey  * Return:      0 upon success or a negative error upon failure
763b13ad8f4SJeff Kirsher  */
xemaclite_mdio_write(struct mii_bus * bus,int phy_id,int reg,u16 val)764b13ad8f4SJeff Kirsher static int xemaclite_mdio_write(struct mii_bus *bus, int phy_id, int reg,
765b13ad8f4SJeff Kirsher 				u16 val)
766b13ad8f4SJeff Kirsher {
767b13ad8f4SJeff Kirsher 	struct net_local *lp = bus->priv;
768b13ad8f4SJeff Kirsher 	u32 ctrl_reg;
769b13ad8f4SJeff Kirsher 
770b13ad8f4SJeff Kirsher 	dev_dbg(&lp->ndev->dev,
77121d61166SRadhey Shyam Pandey 		"%s(phy_id=%i, reg=%x, val=%x)\n", __func__,
772b13ad8f4SJeff Kirsher 		phy_id, reg, val);
773b13ad8f4SJeff Kirsher 
774b13ad8f4SJeff Kirsher 	if (xemaclite_mdio_wait(lp))
775b13ad8f4SJeff Kirsher 		return -ETIMEDOUT;
776b13ad8f4SJeff Kirsher 
777b13ad8f4SJeff Kirsher 	/* Write the PHY address, register number and clear the OP bit in the
778b13ad8f4SJeff Kirsher 	 * MDIO Address register and then write the value into the MDIO Write
779b13ad8f4SJeff Kirsher 	 * Data register. Finally, set the Status bit in the MDIO Control
780b13ad8f4SJeff Kirsher 	 * register to start a MDIO write transaction.
781b13ad8f4SJeff Kirsher 	 */
782acf138f1SAnssi Hannula 	ctrl_reg = xemaclite_readl(lp->base_addr + XEL_MDIOCTRL_OFFSET);
783acf138f1SAnssi Hannula 	xemaclite_writel(~XEL_MDIOADDR_OP_MASK &
784123c1407SMichal Simek 			 ((phy_id << XEL_MDIOADDR_PHYADR_SHIFT) | reg),
785123c1407SMichal Simek 			 lp->base_addr + XEL_MDIOADDR_OFFSET);
786acf138f1SAnssi Hannula 	xemaclite_writel(val, lp->base_addr + XEL_MDIOWR_OFFSET);
787acf138f1SAnssi Hannula 	xemaclite_writel(ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK,
788123c1407SMichal Simek 			 lp->base_addr + XEL_MDIOCTRL_OFFSET);
789b13ad8f4SJeff Kirsher 
790b13ad8f4SJeff Kirsher 	return 0;
791b13ad8f4SJeff Kirsher }
792b13ad8f4SJeff Kirsher 
793b13ad8f4SJeff Kirsher /**
794b13ad8f4SJeff Kirsher  * xemaclite_mdio_setup - Register mii_bus for the Emaclite device
795b13ad8f4SJeff Kirsher  * @lp:		Pointer to the Emaclite device private data
796f713d50fSRadhey Shyam Pandey  * @dev:	Pointer to OF device structure
797b13ad8f4SJeff Kirsher  *
798b13ad8f4SJeff Kirsher  * This function enables MDIO bus in the Emaclite device and registers a
799b13ad8f4SJeff Kirsher  * mii_bus.
800b13ad8f4SJeff Kirsher  *
801b13ad8f4SJeff Kirsher  * Return:	0 upon success or a negative error upon failure
802b13ad8f4SJeff Kirsher  */
xemaclite_mdio_setup(struct net_local * lp,struct device * dev)803b13ad8f4SJeff Kirsher static int xemaclite_mdio_setup(struct net_local *lp, struct device *dev)
804b13ad8f4SJeff Kirsher {
805b13ad8f4SJeff Kirsher 	struct mii_bus *bus;
806b13ad8f4SJeff Kirsher 	struct resource res;
807b13ad8f4SJeff Kirsher 	struct device_node *np = of_get_parent(lp->phy_node);
808e0a3bc65SMichal Simek 	struct device_node *npp;
8097a6bc33aSShravya Kumbham 	int rc, ret;
810b13ad8f4SJeff Kirsher 
811b13ad8f4SJeff Kirsher 	/* Don't register the MDIO bus if the phy_node or its parent node
812b13ad8f4SJeff Kirsher 	 * can't be found.
813b13ad8f4SJeff Kirsher 	 */
814ccfecdfeSMichal Simek 	if (!np) {
815ccfecdfeSMichal Simek 		dev_err(dev, "Failed to register mdio bus.\n");
816b13ad8f4SJeff Kirsher 		return -ENODEV;
817ccfecdfeSMichal Simek 	}
818e0a3bc65SMichal Simek 	npp = of_get_parent(np);
8197a6bc33aSShravya Kumbham 	ret = of_address_to_resource(npp, 0, &res);
8207a6bc33aSShravya Kumbham 	of_node_put(npp);
8217a6bc33aSShravya Kumbham 	if (ret) {
8227a6bc33aSShravya Kumbham 		dev_err(dev, "%s resource error!\n",
8237a6bc33aSShravya Kumbham 			dev->of_node->full_name);
8247a6bc33aSShravya Kumbham 		of_node_put(np);
8257a6bc33aSShravya Kumbham 		return ret;
8267a6bc33aSShravya Kumbham 	}
827e0a3bc65SMichal Simek 	if (lp->ndev->mem_start != res.start) {
828e0a3bc65SMichal Simek 		struct phy_device *phydev;
829945e659dSRadhey Shyam Pandey 
830e0a3bc65SMichal Simek 		phydev = of_phy_find_device(lp->phy_node);
831e0a3bc65SMichal Simek 		if (!phydev)
832e0a3bc65SMichal Simek 			dev_info(dev,
833e0a3bc65SMichal Simek 				 "MDIO of the phy is not registered yet\n");
83404d53b20SRussell King 		else
835e5a03bfdSAndrew Lunn 			put_device(&phydev->mdio.dev);
8367a6bc33aSShravya Kumbham 		of_node_put(np);
837e0a3bc65SMichal Simek 		return 0;
838e0a3bc65SMichal Simek 	}
839b13ad8f4SJeff Kirsher 
840b13ad8f4SJeff Kirsher 	/* Enable the MDIO bus by asserting the enable bit in MDIO Control
841b13ad8f4SJeff Kirsher 	 * register.
842b13ad8f4SJeff Kirsher 	 */
843acf138f1SAnssi Hannula 	xemaclite_writel(XEL_MDIOCTRL_MDIOEN_MASK,
844123c1407SMichal Simek 			 lp->base_addr + XEL_MDIOCTRL_OFFSET);
845b13ad8f4SJeff Kirsher 
846b13ad8f4SJeff Kirsher 	bus = mdiobus_alloc();
847ccfecdfeSMichal Simek 	if (!bus) {
848f1362e37SJens Renner \(EFE\) 		dev_err(dev, "Failed to allocate mdiobus\n");
8497a6bc33aSShravya Kumbham 		of_node_put(np);
850b13ad8f4SJeff Kirsher 		return -ENOMEM;
851ccfecdfeSMichal Simek 	}
852b13ad8f4SJeff Kirsher 
853b13ad8f4SJeff Kirsher 	snprintf(bus->id, MII_BUS_ID_SIZE, "%.8llx",
854b13ad8f4SJeff Kirsher 		 (unsigned long long)res.start);
855b13ad8f4SJeff Kirsher 	bus->priv = lp;
856b13ad8f4SJeff Kirsher 	bus->name = "Xilinx Emaclite MDIO";
857b13ad8f4SJeff Kirsher 	bus->read = xemaclite_mdio_read;
858b13ad8f4SJeff Kirsher 	bus->write = xemaclite_mdio_write;
859b13ad8f4SJeff Kirsher 	bus->parent = dev;
860b13ad8f4SJeff Kirsher 
861b13ad8f4SJeff Kirsher 	rc = of_mdiobus_register(bus, np);
8627a6bc33aSShravya Kumbham 	of_node_put(np);
863ccfecdfeSMichal Simek 	if (rc) {
864ccfecdfeSMichal Simek 		dev_err(dev, "Failed to register mdio bus.\n");
865b13ad8f4SJeff Kirsher 		goto err_register;
866ccfecdfeSMichal Simek 	}
867b13ad8f4SJeff Kirsher 
868087fca59SRadhey Shyam Pandey 	lp->mii_bus = bus;
869087fca59SRadhey Shyam Pandey 
870b13ad8f4SJeff Kirsher 	return 0;
871b13ad8f4SJeff Kirsher 
872b13ad8f4SJeff Kirsher err_register:
873b13ad8f4SJeff Kirsher 	mdiobus_free(bus);
874b13ad8f4SJeff Kirsher 	return rc;
875b13ad8f4SJeff Kirsher }
876b13ad8f4SJeff Kirsher 
877b13ad8f4SJeff Kirsher /**
878b13ad8f4SJeff Kirsher  * xemaclite_adjust_link - Link state callback for the Emaclite device
879b13ad8f4SJeff Kirsher  * @ndev: pointer to net_device struct
880b13ad8f4SJeff Kirsher  *
881b13ad8f4SJeff Kirsher  * There's nothing in the Emaclite device to be configured when the link
882b13ad8f4SJeff Kirsher  * state changes. We just print the status.
883b13ad8f4SJeff Kirsher  */
xemaclite_adjust_link(struct net_device * ndev)8843fb99fa7SMichal Simek static void xemaclite_adjust_link(struct net_device *ndev)
885b13ad8f4SJeff Kirsher {
886b13ad8f4SJeff Kirsher 	struct net_local *lp = netdev_priv(ndev);
887b13ad8f4SJeff Kirsher 	struct phy_device *phy = lp->phy_dev;
888b13ad8f4SJeff Kirsher 	int link_state;
889b13ad8f4SJeff Kirsher 
890b13ad8f4SJeff Kirsher 	/* hash together the state values to decide if something has changed */
891b13ad8f4SJeff Kirsher 	link_state = phy->speed | (phy->duplex << 1) | phy->link;
892b13ad8f4SJeff Kirsher 
893b13ad8f4SJeff Kirsher 	if (lp->last_link != link_state) {
894b13ad8f4SJeff Kirsher 		lp->last_link = link_state;
895b13ad8f4SJeff Kirsher 		phy_print_status(phy);
896b13ad8f4SJeff Kirsher 	}
897b13ad8f4SJeff Kirsher }
898b13ad8f4SJeff Kirsher 
899b13ad8f4SJeff Kirsher /**
900b13ad8f4SJeff Kirsher  * xemaclite_open - Open the network device
901b13ad8f4SJeff Kirsher  * @dev:	Pointer to the network device
902b13ad8f4SJeff Kirsher  *
903b13ad8f4SJeff Kirsher  * This function sets the MAC address, requests an IRQ and enables interrupts
904b13ad8f4SJeff Kirsher  * for the Emaclite device and starts the Tx queue.
905b13ad8f4SJeff Kirsher  * It also connects to the phy device, if MDIO is included in Emaclite device.
906f713d50fSRadhey Shyam Pandey  *
907f713d50fSRadhey Shyam Pandey  * Return:	0 on success. -ENODEV, if PHY cannot be connected.
908f713d50fSRadhey Shyam Pandey  *		Non-zero error value on failure.
909b13ad8f4SJeff Kirsher  */
xemaclite_open(struct net_device * dev)910b13ad8f4SJeff Kirsher static int xemaclite_open(struct net_device *dev)
911b13ad8f4SJeff Kirsher {
912b13ad8f4SJeff Kirsher 	struct net_local *lp = netdev_priv(dev);
913b13ad8f4SJeff Kirsher 	int retval;
914b13ad8f4SJeff Kirsher 
915b13ad8f4SJeff Kirsher 	/* Just to be safe, stop the device first */
916b13ad8f4SJeff Kirsher 	xemaclite_disable_interrupts(lp);
917b13ad8f4SJeff Kirsher 
918b13ad8f4SJeff Kirsher 	if (lp->phy_node) {
919b13ad8f4SJeff Kirsher 		lp->phy_dev = of_phy_connect(lp->ndev, lp->phy_node,
920b13ad8f4SJeff Kirsher 					     xemaclite_adjust_link, 0,
921b13ad8f4SJeff Kirsher 					     PHY_INTERFACE_MODE_MII);
922b13ad8f4SJeff Kirsher 		if (!lp->phy_dev) {
923b13ad8f4SJeff Kirsher 			dev_err(&lp->ndev->dev, "of_phy_connect() failed\n");
924b13ad8f4SJeff Kirsher 			return -ENODEV;
925b13ad8f4SJeff Kirsher 		}
926b13ad8f4SJeff Kirsher 
927b13ad8f4SJeff Kirsher 		/* EmacLite doesn't support giga-bit speeds */
92858056c1eSAndrew Lunn 		phy_set_max_speed(lp->phy_dev, SPEED_100);
929b13ad8f4SJeff Kirsher 		phy_start(lp->phy_dev);
930b13ad8f4SJeff Kirsher 	}
931b13ad8f4SJeff Kirsher 
932b13ad8f4SJeff Kirsher 	/* Set the MAC address each time opened */
933b13ad8f4SJeff Kirsher 	xemaclite_update_address(lp, dev->dev_addr);
934b13ad8f4SJeff Kirsher 
935b13ad8f4SJeff Kirsher 	/* Grab the IRQ */
936b13ad8f4SJeff Kirsher 	retval = request_irq(dev->irq, xemaclite_interrupt, 0, dev->name, dev);
937b13ad8f4SJeff Kirsher 	if (retval) {
938b13ad8f4SJeff Kirsher 		dev_err(&lp->ndev->dev, "Could not allocate interrupt %d\n",
939b13ad8f4SJeff Kirsher 			dev->irq);
940b13ad8f4SJeff Kirsher 		if (lp->phy_dev)
941b13ad8f4SJeff Kirsher 			phy_disconnect(lp->phy_dev);
942b13ad8f4SJeff Kirsher 		lp->phy_dev = NULL;
943b13ad8f4SJeff Kirsher 
944b13ad8f4SJeff Kirsher 		return retval;
945b13ad8f4SJeff Kirsher 	}
946b13ad8f4SJeff Kirsher 
947b13ad8f4SJeff Kirsher 	/* Enable Interrupts */
948b13ad8f4SJeff Kirsher 	xemaclite_enable_interrupts(lp);
949b13ad8f4SJeff Kirsher 
950b13ad8f4SJeff Kirsher 	/* We're ready to go */
951b13ad8f4SJeff Kirsher 	netif_start_queue(dev);
952b13ad8f4SJeff Kirsher 
953b13ad8f4SJeff Kirsher 	return 0;
954b13ad8f4SJeff Kirsher }
955b13ad8f4SJeff Kirsher 
956b13ad8f4SJeff Kirsher /**
957b13ad8f4SJeff Kirsher  * xemaclite_close - Close the network device
958b13ad8f4SJeff Kirsher  * @dev:	Pointer to the network device
959b13ad8f4SJeff Kirsher  *
960b13ad8f4SJeff Kirsher  * This function stops the Tx queue, disables interrupts and frees the IRQ for
961b13ad8f4SJeff Kirsher  * the Emaclite device.
962b13ad8f4SJeff Kirsher  * It also disconnects the phy device associated with the Emaclite device.
963f713d50fSRadhey Shyam Pandey  *
964f713d50fSRadhey Shyam Pandey  * Return:	0, always.
965b13ad8f4SJeff Kirsher  */
xemaclite_close(struct net_device * dev)966b13ad8f4SJeff Kirsher static int xemaclite_close(struct net_device *dev)
967b13ad8f4SJeff Kirsher {
968b13ad8f4SJeff Kirsher 	struct net_local *lp = netdev_priv(dev);
969b13ad8f4SJeff Kirsher 
970b13ad8f4SJeff Kirsher 	netif_stop_queue(dev);
971b13ad8f4SJeff Kirsher 	xemaclite_disable_interrupts(lp);
972b13ad8f4SJeff Kirsher 	free_irq(dev->irq, dev);
973b13ad8f4SJeff Kirsher 
974b13ad8f4SJeff Kirsher 	if (lp->phy_dev)
975b13ad8f4SJeff Kirsher 		phy_disconnect(lp->phy_dev);
976b13ad8f4SJeff Kirsher 	lp->phy_dev = NULL;
977b13ad8f4SJeff Kirsher 
978b13ad8f4SJeff Kirsher 	return 0;
979b13ad8f4SJeff Kirsher }
980b13ad8f4SJeff Kirsher 
981b13ad8f4SJeff Kirsher /**
982b13ad8f4SJeff Kirsher  * xemaclite_send - Transmit a frame
983b13ad8f4SJeff Kirsher  * @orig_skb:	Pointer to the socket buffer to be transmitted
984b13ad8f4SJeff Kirsher  * @dev:	Pointer to the network device
985b13ad8f4SJeff Kirsher  *
986b13ad8f4SJeff Kirsher  * This function checks if the Tx buffer of the Emaclite device is free to send
987b13ad8f4SJeff Kirsher  * data. If so, it fills the Tx buffer with data from socket buffer data,
988b13ad8f4SJeff Kirsher  * updates the stats and frees the socket buffer. The Tx completion is signaled
989b13ad8f4SJeff Kirsher  * by an interrupt. If the Tx buffer isn't free, then the socket buffer is
990b13ad8f4SJeff Kirsher  * deferred and the Tx queue is stopped so that the deferred socket buffer can
991b13ad8f4SJeff Kirsher  * be transmitted when the Emaclite device is free to transmit data.
992b13ad8f4SJeff Kirsher  *
99381255af8SYueHaibing  * Return:	NETDEV_TX_OK, always.
994b13ad8f4SJeff Kirsher  */
99581255af8SYueHaibing static netdev_tx_t
xemaclite_send(struct sk_buff * orig_skb,struct net_device * dev)99681255af8SYueHaibing xemaclite_send(struct sk_buff *orig_skb, struct net_device *dev)
997b13ad8f4SJeff Kirsher {
998b13ad8f4SJeff Kirsher 	struct net_local *lp = netdev_priv(dev);
999b13ad8f4SJeff Kirsher 	struct sk_buff *new_skb;
1000b13ad8f4SJeff Kirsher 	unsigned int len;
1001b13ad8f4SJeff Kirsher 	unsigned long flags;
1002b13ad8f4SJeff Kirsher 
1003b13ad8f4SJeff Kirsher 	len = orig_skb->len;
1004b13ad8f4SJeff Kirsher 
1005b13ad8f4SJeff Kirsher 	new_skb = orig_skb;
1006b13ad8f4SJeff Kirsher 
1007b13ad8f4SJeff Kirsher 	spin_lock_irqsave(&lp->reset_lock, flags);
1008b13ad8f4SJeff Kirsher 	if (xemaclite_send_data(lp, (u8 *)new_skb->data, len) != 0) {
1009b13ad8f4SJeff Kirsher 		/* If the Emaclite Tx buffer is busy, stop the Tx queue and
1010b13ad8f4SJeff Kirsher 		 * defer the skb for transmission during the ISR, after the
101149a83f00SRadhey Shyam Pandey 		 * current transmission is complete
101249a83f00SRadhey Shyam Pandey 		 */
1013b13ad8f4SJeff Kirsher 		netif_stop_queue(dev);
1014b13ad8f4SJeff Kirsher 		lp->deferred_skb = new_skb;
1015b13ad8f4SJeff Kirsher 		/* Take the time stamp now, since we can't do this in an ISR. */
1016b13ad8f4SJeff Kirsher 		skb_tx_timestamp(new_skb);
1017b13ad8f4SJeff Kirsher 		spin_unlock_irqrestore(&lp->reset_lock, flags);
101881255af8SYueHaibing 		return NETDEV_TX_OK;
1019b13ad8f4SJeff Kirsher 	}
1020b13ad8f4SJeff Kirsher 	spin_unlock_irqrestore(&lp->reset_lock, flags);
1021b13ad8f4SJeff Kirsher 
1022b13ad8f4SJeff Kirsher 	skb_tx_timestamp(new_skb);
1023b13ad8f4SJeff Kirsher 
1024b13ad8f4SJeff Kirsher 	dev->stats.tx_bytes += len;
102569e73d23SEric W. Biederman 	dev_consume_skb_any(new_skb);
1026b13ad8f4SJeff Kirsher 
102781255af8SYueHaibing 	return NETDEV_TX_OK;
1028b13ad8f4SJeff Kirsher }
1029b13ad8f4SJeff Kirsher 
1030b13ad8f4SJeff Kirsher /**
1031b13ad8f4SJeff Kirsher  * get_bool - Get a parameter from the OF device
1032b13ad8f4SJeff Kirsher  * @ofdev:	Pointer to OF device structure
1033b13ad8f4SJeff Kirsher  * @s:		Property to be retrieved
1034b13ad8f4SJeff Kirsher  *
1035b13ad8f4SJeff Kirsher  * This function looks for a property in the device node and returns the value
1036b13ad8f4SJeff Kirsher  * of the property if its found or 0 if the property is not found.
1037b13ad8f4SJeff Kirsher  *
1038b13ad8f4SJeff Kirsher  * Return:	Value of the parameter if the parameter is found, or 0 otherwise
1039b13ad8f4SJeff Kirsher  */
get_bool(struct platform_device * ofdev,const char * s)1040b13ad8f4SJeff Kirsher static bool get_bool(struct platform_device *ofdev, const char *s)
1041b13ad8f4SJeff Kirsher {
1042b13ad8f4SJeff Kirsher 	u32 *p = (u32 *)of_get_property(ofdev->dev.of_node, s, NULL);
1043b13ad8f4SJeff Kirsher 
1044aa5848bcSRadhey Shyam Pandey 	if (!p) {
1045aa5848bcSRadhey Shyam Pandey 		dev_warn(&ofdev->dev, "Parameter %s not found, defaulting to false\n", s);
10464e833c59SJoe Perches 		return false;
1047b13ad8f4SJeff Kirsher 	}
1048aa5848bcSRadhey Shyam Pandey 
1049aa5848bcSRadhey Shyam Pandey 	return (bool)*p;
1050b13ad8f4SJeff Kirsher }
1051b13ad8f4SJeff Kirsher 
10529a80ba06SAlexandru Ardelean /**
10539a80ba06SAlexandru Ardelean  * xemaclite_ethtools_get_drvinfo - Get various Axi Emac Lite driver info
10549a80ba06SAlexandru Ardelean  * @ndev:       Pointer to net_device structure
10559a80ba06SAlexandru Ardelean  * @ed:         Pointer to ethtool_drvinfo structure
10569a80ba06SAlexandru Ardelean  *
10579a80ba06SAlexandru Ardelean  * This implements ethtool command for getting the driver information.
10589a80ba06SAlexandru Ardelean  * Issue "ethtool -i ethX" under linux prompt to execute this function.
10599a80ba06SAlexandru Ardelean  */
xemaclite_ethtools_get_drvinfo(struct net_device * ndev,struct ethtool_drvinfo * ed)10609a80ba06SAlexandru Ardelean static void xemaclite_ethtools_get_drvinfo(struct net_device *ndev,
10619a80ba06SAlexandru Ardelean 					   struct ethtool_drvinfo *ed)
10629a80ba06SAlexandru Ardelean {
1063f029c781SWolfram Sang 	strscpy(ed->driver, DRIVER_NAME, sizeof(ed->driver));
10649a80ba06SAlexandru Ardelean }
10659a80ba06SAlexandru Ardelean 
10669a80ba06SAlexandru Ardelean static const struct ethtool_ops xemaclite_ethtool_ops = {
10679a80ba06SAlexandru Ardelean 	.get_drvinfo    = xemaclite_ethtools_get_drvinfo,
10689a80ba06SAlexandru Ardelean 	.get_link       = ethtool_op_get_link,
10699a80ba06SAlexandru Ardelean 	.get_link_ksettings = phy_ethtool_get_link_ksettings,
10709a80ba06SAlexandru Ardelean 	.set_link_ksettings = phy_ethtool_set_link_ksettings,
10719a80ba06SAlexandru Ardelean };
10729a80ba06SAlexandru Ardelean 
107310eeb5e6SBhumika Goyal static const struct net_device_ops xemaclite_netdev_ops;
1074b13ad8f4SJeff Kirsher 
1075b13ad8f4SJeff Kirsher /**
1076b13ad8f4SJeff Kirsher  * xemaclite_of_probe - Probe method for the Emaclite device.
1077b13ad8f4SJeff Kirsher  * @ofdev:	Pointer to OF device structure
1078b13ad8f4SJeff Kirsher  *
1079b13ad8f4SJeff Kirsher  * This function probes for the Emaclite device in the device tree.
1080b13ad8f4SJeff Kirsher  * It initializes the driver data structure and the hardware, sets the MAC
1081b13ad8f4SJeff Kirsher  * address and registers the network device.
1082b13ad8f4SJeff Kirsher  * It also registers a mii_bus for the Emaclite device, if MDIO is included
1083b13ad8f4SJeff Kirsher  * in the device.
1084b13ad8f4SJeff Kirsher  *
1085b13ad8f4SJeff Kirsher  * Return:	0, if the driver is bound to the Emaclite device, or
1086b13ad8f4SJeff Kirsher  *		a negative error if there is failure.
1087b13ad8f4SJeff Kirsher  */
xemaclite_of_probe(struct platform_device * ofdev)108806b0e683SBill Pemberton static int xemaclite_of_probe(struct platform_device *ofdev)
1089b13ad8f4SJeff Kirsher {
10907a3e2585SMichal Simek 	struct resource *res;
1091b13ad8f4SJeff Kirsher 	struct net_device *ndev = NULL;
1092b13ad8f4SJeff Kirsher 	struct net_local *lp = NULL;
1093b13ad8f4SJeff Kirsher 	struct device *dev = &ofdev->dev;
1094b13ad8f4SJeff Kirsher 
1095b13ad8f4SJeff Kirsher 	int rc = 0;
1096b13ad8f4SJeff Kirsher 
1097b13ad8f4SJeff Kirsher 	dev_info(dev, "Device Tree Probing\n");
1098b13ad8f4SJeff Kirsher 
1099b13ad8f4SJeff Kirsher 	/* Create an ethernet device instance */
1100b13ad8f4SJeff Kirsher 	ndev = alloc_etherdev(sizeof(struct net_local));
110141de8d4cSJoe Perches 	if (!ndev)
1102b13ad8f4SJeff Kirsher 		return -ENOMEM;
1103b13ad8f4SJeff Kirsher 
1104b13ad8f4SJeff Kirsher 	dev_set_drvdata(dev, ndev);
1105b13ad8f4SJeff Kirsher 	SET_NETDEV_DEV(ndev, &ofdev->dev);
1106b13ad8f4SJeff Kirsher 
1107b13ad8f4SJeff Kirsher 	lp = netdev_priv(ndev);
1108b13ad8f4SJeff Kirsher 	lp->ndev = ndev;
1109b13ad8f4SJeff Kirsher 
11107a3e2585SMichal Simek 	/* Get IRQ for the device */
11117801302bSLad Prabhakar 	rc = platform_get_irq(ofdev, 0);
11127801302bSLad Prabhakar 	if (rc < 0)
11137a3e2585SMichal Simek 		goto error;
1114b13ad8f4SJeff Kirsher 
11157801302bSLad Prabhakar 	ndev->irq = rc;
11167a3e2585SMichal Simek 
11177a3e2585SMichal Simek 	res = platform_get_resource(ofdev, IORESOURCE_MEM, 0);
1118eed5d29dSTushar Behera 	lp->base_addr = devm_ioremap_resource(&ofdev->dev, res);
1119eed5d29dSTushar Behera 	if (IS_ERR(lp->base_addr)) {
1120eed5d29dSTushar Behera 		rc = PTR_ERR(lp->base_addr);
11217a3e2585SMichal Simek 		goto error;
1122eed5d29dSTushar Behera 	}
11237a3e2585SMichal Simek 
11247a3e2585SMichal Simek 	ndev->mem_start = res->start;
11257a3e2585SMichal Simek 	ndev->mem_end = res->end;
1126b13ad8f4SJeff Kirsher 
1127b13ad8f4SJeff Kirsher 	spin_lock_init(&lp->reset_lock);
1128b13ad8f4SJeff Kirsher 	lp->next_tx_buf_to_use = 0x0;
1129b13ad8f4SJeff Kirsher 	lp->next_rx_buf_to_use = 0x0;
1130b13ad8f4SJeff Kirsher 	lp->tx_ping_pong = get_bool(ofdev, "xlnx,tx-ping-pong");
1131b13ad8f4SJeff Kirsher 	lp->rx_ping_pong = get_bool(ofdev, "xlnx,rx-ping-pong");
1132b13ad8f4SJeff Kirsher 
11339ca01b25SJakub Kicinski 	rc = of_get_ethdev_address(ofdev->dev.of_node, ndev);
113483216e39SMichael Walle 	if (rc) {
11355575cf13SDaniel Romell 		dev_warn(dev, "No MAC address found, using random\n");
11365575cf13SDaniel Romell 		eth_hw_addr_random(ndev);
11375575cf13SDaniel Romell 	}
1138b13ad8f4SJeff Kirsher 
1139b13ad8f4SJeff Kirsher 	/* Clear the Tx CSR's in case this is a restart */
1140acf138f1SAnssi Hannula 	xemaclite_writel(0, lp->base_addr + XEL_TSR_OFFSET);
1141acf138f1SAnssi Hannula 	xemaclite_writel(0, lp->base_addr + XEL_BUFFER_OFFSET + XEL_TSR_OFFSET);
1142b13ad8f4SJeff Kirsher 
1143b13ad8f4SJeff Kirsher 	/* Set the MAC address in the EmacLite device */
1144b13ad8f4SJeff Kirsher 	xemaclite_update_address(lp, ndev->dev_addr);
1145b13ad8f4SJeff Kirsher 
1146b13ad8f4SJeff Kirsher 	lp->phy_node = of_parse_phandle(ofdev->dev.of_node, "phy-handle", 0);
1147560c5bddSRadhey Shyam Pandey 	xemaclite_mdio_setup(lp, &ofdev->dev);
1148b13ad8f4SJeff Kirsher 
1149b13ad8f4SJeff Kirsher 	dev_info(dev, "MAC address is now %pM\n", ndev->dev_addr);
1150b13ad8f4SJeff Kirsher 
1151b13ad8f4SJeff Kirsher 	ndev->netdev_ops = &xemaclite_netdev_ops;
11529a80ba06SAlexandru Ardelean 	ndev->ethtool_ops = &xemaclite_ethtool_ops;
1153b13ad8f4SJeff Kirsher 	ndev->flags &= ~IFF_MULTICAST;
1154b13ad8f4SJeff Kirsher 	ndev->watchdog_timeo = TX_TIMEOUT;
1155b13ad8f4SJeff Kirsher 
1156b13ad8f4SJeff Kirsher 	/* Finally, register the device */
1157b13ad8f4SJeff Kirsher 	rc = register_netdev(ndev);
1158b13ad8f4SJeff Kirsher 	if (rc) {
1159b13ad8f4SJeff Kirsher 		dev_err(dev,
1160b13ad8f4SJeff Kirsher 			"Cannot register network device, aborting\n");
1161b19ab4b3SMiaoqian Lin 		goto put_node;
1162b13ad8f4SJeff Kirsher 	}
1163b13ad8f4SJeff Kirsher 
1164b13ad8f4SJeff Kirsher 	dev_info(dev,
1165d0d62baaSYueHaibing 		 "Xilinx EmacLite at 0x%08lX mapped to 0x%p, irq=%d\n",
1166d0d62baaSYueHaibing 		 (unsigned long __force)ndev->mem_start, lp->base_addr, ndev->irq);
1167b13ad8f4SJeff Kirsher 	return 0;
1168b13ad8f4SJeff Kirsher 
1169b19ab4b3SMiaoqian Lin put_node:
1170b19ab4b3SMiaoqian Lin 	of_node_put(lp->phy_node);
11717a3e2585SMichal Simek error:
117260f9b5e8STobias Klauser 	free_netdev(ndev);
1173b13ad8f4SJeff Kirsher 	return rc;
1174b13ad8f4SJeff Kirsher }
1175b13ad8f4SJeff Kirsher 
1176b13ad8f4SJeff Kirsher /**
1177b13ad8f4SJeff Kirsher  * xemaclite_of_remove - Unbind the driver from the Emaclite device.
1178b13ad8f4SJeff Kirsher  * @of_dev:	Pointer to OF device structure
1179b13ad8f4SJeff Kirsher  *
1180b13ad8f4SJeff Kirsher  * This function is called if a device is physically removed from the system or
1181b13ad8f4SJeff Kirsher  * if the driver module is being unloaded. It frees any resources allocated to
1182b13ad8f4SJeff Kirsher  * the device.
1183b13ad8f4SJeff Kirsher  *
1184b13ad8f4SJeff Kirsher  * Return:	0, always.
1185b13ad8f4SJeff Kirsher  */
xemaclite_of_remove(struct platform_device * of_dev)118606b0e683SBill Pemberton static int xemaclite_of_remove(struct platform_device *of_dev)
1187b13ad8f4SJeff Kirsher {
118834e0184dSLibo Chen 	struct net_device *ndev = platform_get_drvdata(of_dev);
1189b13ad8f4SJeff Kirsher 
1190b13ad8f4SJeff Kirsher 	struct net_local *lp = netdev_priv(ndev);
1191b13ad8f4SJeff Kirsher 
1192b13ad8f4SJeff Kirsher 	/* Un-register the mii_bus, if configured */
119327cad008SRadhey Shyam Pandey 	if (lp->mii_bus) {
1194b13ad8f4SJeff Kirsher 		mdiobus_unregister(lp->mii_bus);
1195b13ad8f4SJeff Kirsher 		mdiobus_free(lp->mii_bus);
1196b13ad8f4SJeff Kirsher 		lp->mii_bus = NULL;
1197b13ad8f4SJeff Kirsher 	}
1198b13ad8f4SJeff Kirsher 
1199b13ad8f4SJeff Kirsher 	unregister_netdev(ndev);
1200b13ad8f4SJeff Kirsher 
1201b13ad8f4SJeff Kirsher 	of_node_put(lp->phy_node);
1202b13ad8f4SJeff Kirsher 	lp->phy_node = NULL;
1203b13ad8f4SJeff Kirsher 
120460f9b5e8STobias Klauser 	free_netdev(ndev);
1205b13ad8f4SJeff Kirsher 
1206b13ad8f4SJeff Kirsher 	return 0;
1207b13ad8f4SJeff Kirsher }
1208b13ad8f4SJeff Kirsher 
1209b13ad8f4SJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
1210b13ad8f4SJeff Kirsher static void
xemaclite_poll_controller(struct net_device * ndev)1211b13ad8f4SJeff Kirsher xemaclite_poll_controller(struct net_device *ndev)
1212b13ad8f4SJeff Kirsher {
1213b13ad8f4SJeff Kirsher 	disable_irq(ndev->irq);
1214b13ad8f4SJeff Kirsher 	xemaclite_interrupt(ndev->irq, ndev);
1215b13ad8f4SJeff Kirsher 	enable_irq(ndev->irq);
1216b13ad8f4SJeff Kirsher }
1217b13ad8f4SJeff Kirsher #endif
1218b13ad8f4SJeff Kirsher 
1219fcf97825SAlexandru Ardelean /* Ioctl MII Interface */
xemaclite_ioctl(struct net_device * dev,struct ifreq * rq,int cmd)1220fcf97825SAlexandru Ardelean static int xemaclite_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1221fcf97825SAlexandru Ardelean {
1222fcf97825SAlexandru Ardelean 	if (!dev->phydev || !netif_running(dev))
1223fcf97825SAlexandru Ardelean 		return -EINVAL;
1224fcf97825SAlexandru Ardelean 
1225fcf97825SAlexandru Ardelean 	switch (cmd) {
1226fcf97825SAlexandru Ardelean 	case SIOCGMIIPHY:
1227fcf97825SAlexandru Ardelean 	case SIOCGMIIREG:
1228fcf97825SAlexandru Ardelean 	case SIOCSMIIREG:
1229fcf97825SAlexandru Ardelean 		return phy_mii_ioctl(dev->phydev, rq, cmd);
1230fcf97825SAlexandru Ardelean 	default:
1231fcf97825SAlexandru Ardelean 		return -EOPNOTSUPP;
1232fcf97825SAlexandru Ardelean 	}
1233fcf97825SAlexandru Ardelean }
1234fcf97825SAlexandru Ardelean 
123510eeb5e6SBhumika Goyal static const struct net_device_ops xemaclite_netdev_ops = {
1236b13ad8f4SJeff Kirsher 	.ndo_open		= xemaclite_open,
1237b13ad8f4SJeff Kirsher 	.ndo_stop		= xemaclite_close,
1238b13ad8f4SJeff Kirsher 	.ndo_start_xmit		= xemaclite_send,
1239b13ad8f4SJeff Kirsher 	.ndo_set_mac_address	= xemaclite_set_mac_address,
1240b13ad8f4SJeff Kirsher 	.ndo_tx_timeout		= xemaclite_tx_timeout,
1241a7605370SArnd Bergmann 	.ndo_eth_ioctl		= xemaclite_ioctl,
1242b13ad8f4SJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
1243b13ad8f4SJeff Kirsher 	.ndo_poll_controller = xemaclite_poll_controller,
1244b13ad8f4SJeff Kirsher #endif
1245b13ad8f4SJeff Kirsher };
1246b13ad8f4SJeff Kirsher 
1247b13ad8f4SJeff Kirsher /* Match table for OF platform binding */
124874847f23SFabian Frederick static const struct of_device_id xemaclite_of_match[] = {
1249b13ad8f4SJeff Kirsher 	{ .compatible = "xlnx,opb-ethernetlite-1.01.a", },
1250b13ad8f4SJeff Kirsher 	{ .compatible = "xlnx,opb-ethernetlite-1.01.b", },
1251b13ad8f4SJeff Kirsher 	{ .compatible = "xlnx,xps-ethernetlite-1.00.a", },
1252b13ad8f4SJeff Kirsher 	{ .compatible = "xlnx,xps-ethernetlite-2.00.a", },
1253b13ad8f4SJeff Kirsher 	{ .compatible = "xlnx,xps-ethernetlite-2.01.a", },
1254b13ad8f4SJeff Kirsher 	{ .compatible = "xlnx,xps-ethernetlite-3.00.a", },
1255b13ad8f4SJeff Kirsher 	{ /* end of list */ },
1256b13ad8f4SJeff Kirsher };
1257b13ad8f4SJeff Kirsher MODULE_DEVICE_TABLE(of, xemaclite_of_match);
1258b13ad8f4SJeff Kirsher 
1259b13ad8f4SJeff Kirsher static struct platform_driver xemaclite_of_driver = {
1260b13ad8f4SJeff Kirsher 	.driver = {
1261b13ad8f4SJeff Kirsher 		.name = DRIVER_NAME,
1262b13ad8f4SJeff Kirsher 		.of_match_table = xemaclite_of_match,
1263b13ad8f4SJeff Kirsher 	},
1264b13ad8f4SJeff Kirsher 	.probe		= xemaclite_of_probe,
126506b0e683SBill Pemberton 	.remove		= xemaclite_of_remove,
1266b13ad8f4SJeff Kirsher };
1267b13ad8f4SJeff Kirsher 
1268db62f684SAxel Lin module_platform_driver(xemaclite_of_driver);
1269b13ad8f4SJeff Kirsher 
1270b13ad8f4SJeff Kirsher MODULE_AUTHOR("Xilinx, Inc.");
1271b13ad8f4SJeff Kirsher MODULE_DESCRIPTION("Xilinx Ethernet MAC Lite driver");
1272b13ad8f4SJeff Kirsher MODULE_LICENSE("GPL");
1273