1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
28a3b7a25Sdanborkmann@iogearbox.net /*
38a3b7a25Sdanborkmann@iogearbox.net * Definitions for Xilinx Axi Ethernet device driver.
48a3b7a25Sdanborkmann@iogearbox.net *
58a3b7a25Sdanborkmann@iogearbox.net * Copyright (c) 2009 Secret Lab Technologies, Ltd.
659a54f30SMichal Simek * Copyright (c) 2010 - 2012 Xilinx, Inc. All rights reserved.
78a3b7a25Sdanborkmann@iogearbox.net */
88a3b7a25Sdanborkmann@iogearbox.net
98a3b7a25Sdanborkmann@iogearbox.net #ifndef XILINX_AXIENET_H
108a3b7a25Sdanborkmann@iogearbox.net #define XILINX_AXIENET_H
118a3b7a25Sdanborkmann@iogearbox.net
128a3b7a25Sdanborkmann@iogearbox.net #include <linux/netdevice.h>
138a3b7a25Sdanborkmann@iogearbox.net #include <linux/spinlock.h>
148a3b7a25Sdanborkmann@iogearbox.net #include <linux/interrupt.h>
15f080a8c3SSrikanth Thokala #include <linux/if_vlan.h>
16f5203a3dSRobert Hancock #include <linux/phylink.h>
178a3b7a25Sdanborkmann@iogearbox.net
188a3b7a25Sdanborkmann@iogearbox.net /* Packet size info */
198a3b7a25Sdanborkmann@iogearbox.net #define XAE_HDR_SIZE 14 /* Size of Ethernet header */
208a3b7a25Sdanborkmann@iogearbox.net #define XAE_TRL_SIZE 4 /* Size of Ethernet trailer (FCS) */
218a3b7a25Sdanborkmann@iogearbox.net #define XAE_MTU 1500 /* Max MTU of an Ethernet frame */
228a3b7a25Sdanborkmann@iogearbox.net #define XAE_JUMBO_MTU 9000 /* Max MTU of a jumbo Eth. frame */
238a3b7a25Sdanborkmann@iogearbox.net
248a3b7a25Sdanborkmann@iogearbox.net #define XAE_MAX_FRAME_SIZE (XAE_MTU + XAE_HDR_SIZE + XAE_TRL_SIZE)
25f080a8c3SSrikanth Thokala #define XAE_MAX_VLAN_FRAME_SIZE (XAE_MTU + VLAN_ETH_HLEN + XAE_TRL_SIZE)
268a3b7a25Sdanborkmann@iogearbox.net #define XAE_MAX_JUMBO_FRAME_SIZE (XAE_JUMBO_MTU + XAE_HDR_SIZE + XAE_TRL_SIZE)
278a3b7a25Sdanborkmann@iogearbox.net
288a3b7a25Sdanborkmann@iogearbox.net /* Configuration options */
298a3b7a25Sdanborkmann@iogearbox.net
308a3b7a25Sdanborkmann@iogearbox.net /* Accept all incoming packets. Default: disabled (cleared) */
318a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_PROMISC (1 << 0)
328a3b7a25Sdanborkmann@iogearbox.net
338a3b7a25Sdanborkmann@iogearbox.net /* Jumbo frame support for Tx & Rx. Default: disabled (cleared) */
348a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_JUMBO (1 << 1)
358a3b7a25Sdanborkmann@iogearbox.net
368a3b7a25Sdanborkmann@iogearbox.net /* VLAN Rx & Tx frame support. Default: disabled (cleared) */
378a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_VLAN (1 << 2)
388a3b7a25Sdanborkmann@iogearbox.net
398a3b7a25Sdanborkmann@iogearbox.net /* Enable recognition of flow control frames on Rx. Default: enabled (set) */
408a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_FLOW_CONTROL (1 << 4)
418a3b7a25Sdanborkmann@iogearbox.net
428a3b7a25Sdanborkmann@iogearbox.net /* Strip FCS and PAD from incoming frames. Note: PAD from VLAN frames is not
43850a7503SMichal Simek * stripped. Default: disabled (set)
44850a7503SMichal Simek */
458a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_FCS_STRIP (1 << 5)
468a3b7a25Sdanborkmann@iogearbox.net
478a3b7a25Sdanborkmann@iogearbox.net /* Generate FCS field and add PAD automatically for outgoing frames.
48850a7503SMichal Simek * Default: enabled (set)
49850a7503SMichal Simek */
508a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_FCS_INSERT (1 << 6)
518a3b7a25Sdanborkmann@iogearbox.net
528a3b7a25Sdanborkmann@iogearbox.net /* Enable Length/Type error checking for incoming frames. When this option is
538a3b7a25Sdanborkmann@iogearbox.net * set, the MAC will filter frames that have a mismatched type/length field
548a3b7a25Sdanborkmann@iogearbox.net * and if XAE_OPTION_REPORT_RXERR is set, the user is notified when these
558a3b7a25Sdanborkmann@iogearbox.net * types of frames are encountered. When this option is cleared, the MAC will
56850a7503SMichal Simek * allow these types of frames to be received. Default: enabled (set)
57850a7503SMichal Simek */
588a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_LENTYPE_ERR (1 << 7)
598a3b7a25Sdanborkmann@iogearbox.net
608a3b7a25Sdanborkmann@iogearbox.net /* Enable the transmitter. Default: enabled (set) */
618a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_TXEN (1 << 11)
628a3b7a25Sdanborkmann@iogearbox.net
638a3b7a25Sdanborkmann@iogearbox.net /* Enable the receiver. Default: enabled (set) */
648a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_RXEN (1 << 12)
658a3b7a25Sdanborkmann@iogearbox.net
668a3b7a25Sdanborkmann@iogearbox.net /* Default options set when device is initialized or reset */
678a3b7a25Sdanborkmann@iogearbox.net #define XAE_OPTION_DEFAULTS \
688a3b7a25Sdanborkmann@iogearbox.net (XAE_OPTION_TXEN | \
698a3b7a25Sdanborkmann@iogearbox.net XAE_OPTION_FLOW_CONTROL | \
708a3b7a25Sdanborkmann@iogearbox.net XAE_OPTION_RXEN)
718a3b7a25Sdanborkmann@iogearbox.net
728a3b7a25Sdanborkmann@iogearbox.net /* Axi DMA Register definitions */
738a3b7a25Sdanborkmann@iogearbox.net
748a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_TX_CR_OFFSET 0x00000000 /* Channel control */
758a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_TX_SR_OFFSET 0x00000004 /* Status */
768a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_TX_CDESC_OFFSET 0x00000008 /* Current descriptor pointer */
778a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_TX_TDESC_OFFSET 0x00000010 /* Tail descriptor pointer */
788a3b7a25Sdanborkmann@iogearbox.net
798a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_RX_CR_OFFSET 0x00000030 /* Channel control */
808a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_RX_SR_OFFSET 0x00000034 /* Status */
818a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_RX_CDESC_OFFSET 0x00000038 /* Current descriptor pointer */
828a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_RX_TDESC_OFFSET 0x00000040 /* Tail descriptor pointer */
838a3b7a25Sdanborkmann@iogearbox.net
848a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_CR_RUNSTOP_MASK 0x00000001 /* Start/stop DMA channel */
858a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_CR_RESET_MASK 0x00000004 /* Reset DMA engine */
868a3b7a25Sdanborkmann@iogearbox.net
87489d4d77SRobert Hancock #define XAXIDMA_SR_HALT_MASK 0x00000001 /* Indicates DMA channel halted */
88489d4d77SRobert Hancock
898a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_NDESC_OFFSET 0x00 /* Next descriptor pointer */
908a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_BUFA_OFFSET 0x08 /* Buffer address */
918a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_LEN_OFFSET 0x18 /* Control/buffer length */
928a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_OFFSET 0x1C /* Status */
938a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR0_OFFSET 0x20 /* User IP specific word0 */
948a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR1_OFFSET 0x24 /* User IP specific word1 */
958a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR2_OFFSET 0x28 /* User IP specific word2 */
968a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR3_OFFSET 0x2C /* User IP specific word3 */
978a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_USR4_OFFSET 0x30 /* User IP specific word4 */
988a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_ID_OFFSET 0x34 /* Sw ID */
998a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_HAS_STSCNTRL_OFFSET 0x38 /* Whether has stscntrl strm */
1008a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_HAS_DRE_OFFSET 0x3C /* Whether has DRE */
1018a3b7a25Sdanborkmann@iogearbox.net
1028a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_HAS_DRE_SHIFT 8 /* Whether has DRE shift */
1038a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_HAS_DRE_MASK 0xF00 /* Whether has DRE mask */
1048a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_WORDLEN_MASK 0xFF /* Whether has DRE mask */
1058a3b7a25Sdanborkmann@iogearbox.net
1068a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_LENGTH_MASK 0x007FFFFF /* Requested len */
1078a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_TXSOF_MASK 0x08000000 /* First tx packet */
1088a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_TXEOF_MASK 0x04000000 /* Last tx packet */
1098a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_ALL_MASK 0x0C000000 /* All control bits */
1108a3b7a25Sdanborkmann@iogearbox.net
1118a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_DELAY_MASK 0xFF000000 /* Delay timeout counter */
1128a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_COALESCE_MASK 0x00FF0000 /* Coalesce counter */
1138a3b7a25Sdanborkmann@iogearbox.net
1148a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_DELAY_SHIFT 24
1158a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_COALESCE_SHIFT 16
1168a3b7a25Sdanborkmann@iogearbox.net
1178a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_IRQ_IOC_MASK 0x00001000 /* Completion intr */
1188a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_IRQ_DELAY_MASK 0x00002000 /* Delay interrupt */
1198a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_IRQ_ERROR_MASK 0x00004000 /* Error interrupt */
1208a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_IRQ_ALL_MASK 0x00007000 /* All interrupts */
1218a3b7a25Sdanborkmann@iogearbox.net
1220b79b8dcSRobert Hancock /* Default TX/RX Threshold and delay timer values for SGDMA mode */
1238a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_DFT_TX_THRESHOLD 24
1240b79b8dcSRobert Hancock #define XAXIDMA_DFT_TX_USEC 50
12540da5d68SRobert Hancock #define XAXIDMA_DFT_RX_THRESHOLD 1
1260b79b8dcSRobert Hancock #define XAXIDMA_DFT_RX_USEC 50
1278a3b7a25Sdanborkmann@iogearbox.net
1288a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_TXSOF_MASK 0x08000000 /* First tx packet */
1298a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_TXEOF_MASK 0x04000000 /* Last tx packet */
1308a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_CTRL_ALL_MASK 0x0C000000 /* All control bits */
1318a3b7a25Sdanborkmann@iogearbox.net
1328a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_ACTUAL_LEN_MASK 0x007FFFFF /* Actual len */
1338a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_COMPLETE_MASK 0x80000000 /* Completed */
1348a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_DEC_ERR_MASK 0x40000000 /* Decode error */
1358a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_SLV_ERR_MASK 0x20000000 /* Slave error */
1368a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_INT_ERR_MASK 0x10000000 /* Internal err */
1378a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_ALL_ERR_MASK 0x70000000 /* All errors */
1388a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_RXSOF_MASK 0x08000000 /* First rx pkt */
1398a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_RXEOF_MASK 0x04000000 /* Last rx pkt */
1408a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_STS_ALL_MASK 0xFC000000 /* All status bits */
1418a3b7a25Sdanborkmann@iogearbox.net
1428a3b7a25Sdanborkmann@iogearbox.net #define XAXIDMA_BD_MINIMUM_ALIGNMENT 0x40
1438a3b7a25Sdanborkmann@iogearbox.net
1448a3b7a25Sdanborkmann@iogearbox.net /* Axi Ethernet registers definition */
1458a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_OFFSET 0x00000000 /* Reset and Address filter */
1468a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPF_OFFSET 0x00000004 /* Tx Pause Frame */
1478a3b7a25Sdanborkmann@iogearbox.net #define XAE_IFGP_OFFSET 0x00000008 /* Tx Inter-frame gap adjustment*/
1488a3b7a25Sdanborkmann@iogearbox.net #define XAE_IS_OFFSET 0x0000000C /* Interrupt status */
1498a3b7a25Sdanborkmann@iogearbox.net #define XAE_IP_OFFSET 0x00000010 /* Interrupt pending */
1508a3b7a25Sdanborkmann@iogearbox.net #define XAE_IE_OFFSET 0x00000014 /* Interrupt enable */
1518a3b7a25Sdanborkmann@iogearbox.net #define XAE_TTAG_OFFSET 0x00000018 /* Tx VLAN TAG */
1528a3b7a25Sdanborkmann@iogearbox.net #define XAE_RTAG_OFFSET 0x0000001C /* Rx VLAN TAG */
1538a3b7a25Sdanborkmann@iogearbox.net #define XAE_UAWL_OFFSET 0x00000020 /* Unicast address word lower */
1548a3b7a25Sdanborkmann@iogearbox.net #define XAE_UAWU_OFFSET 0x00000024 /* Unicast address word upper */
1558a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID0_OFFSET 0x00000028 /* VLAN TPID0 register */
1568a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID1_OFFSET 0x0000002C /* VLAN TPID1 register */
1578a3b7a25Sdanborkmann@iogearbox.net #define XAE_PPST_OFFSET 0x00000030 /* PCS PMA Soft Temac Status Reg */
1588a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW0_OFFSET 0x00000400 /* Rx Configuration Word 0 */
1598a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_OFFSET 0x00000404 /* Rx Configuration Word 1 */
1608a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_OFFSET 0x00000408 /* Tx Configuration */
1618a3b7a25Sdanborkmann@iogearbox.net #define XAE_FCC_OFFSET 0x0000040C /* Flow Control Configuration */
162948ee178SRadhey Shyam Pandey #define XAE_EMMC_OFFSET 0x00000410 /* MAC speed configuration */
163948ee178SRadhey Shyam Pandey #define XAE_PHYC_OFFSET 0x00000414 /* RX Max Frame Configuration */
164f735c40eSAndre Przywara #define XAE_ID_OFFSET 0x000004F8 /* Identification register */
165948ee178SRadhey Shyam Pandey #define XAE_MDIO_MC_OFFSET 0x00000500 /* MDIO Setup */
166948ee178SRadhey Shyam Pandey #define XAE_MDIO_MCR_OFFSET 0x00000504 /* MDIO Control */
167948ee178SRadhey Shyam Pandey #define XAE_MDIO_MWD_OFFSET 0x00000508 /* MDIO Write Data */
168948ee178SRadhey Shyam Pandey #define XAE_MDIO_MRD_OFFSET 0x0000050C /* MDIO Read Data */
1698a3b7a25Sdanborkmann@iogearbox.net #define XAE_UAW0_OFFSET 0x00000700 /* Unicast address word 0 */
1708a3b7a25Sdanborkmann@iogearbox.net #define XAE_UAW1_OFFSET 0x00000704 /* Unicast address word 1 */
171948ee178SRadhey Shyam Pandey #define XAE_FMI_OFFSET 0x00000708 /* Frame Filter Control */
1724bf322e5SSean Anderson #define XAE_FFE_OFFSET 0x0000070C /* Frame Filter Enable */
1738a3b7a25Sdanborkmann@iogearbox.net #define XAE_AF0_OFFSET 0x00000710 /* Address Filter 0 */
1748a3b7a25Sdanborkmann@iogearbox.net #define XAE_AF1_OFFSET 0x00000714 /* Address Filter 1 */
1758a3b7a25Sdanborkmann@iogearbox.net
1768a3b7a25Sdanborkmann@iogearbox.net #define XAE_TX_VLAN_DATA_OFFSET 0x00004000 /* TX VLAN data table address */
1778a3b7a25Sdanborkmann@iogearbox.net #define XAE_RX_VLAN_DATA_OFFSET 0x00008000 /* RX VLAN data table address */
1788a3b7a25Sdanborkmann@iogearbox.net #define XAE_MCAST_TABLE_OFFSET 0x00020000 /* Multicast table address */
1798a3b7a25Sdanborkmann@iogearbox.net
1808a3b7a25Sdanborkmann@iogearbox.net /* Bit Masks for Axi Ethernet RAF register */
181850a7503SMichal Simek /* Reject receive multicast destination address */
182850a7503SMichal Simek #define XAE_RAF_MCSTREJ_MASK 0x00000002
183850a7503SMichal Simek /* Reject receive broadcast destination address */
184850a7503SMichal Simek #define XAE_RAF_BCSTREJ_MASK 0x00000004
1858a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_TXVTAGMODE_MASK 0x00000018 /* Tx VLAN TAG mode */
1868a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXVTAGMODE_MASK 0x00000060 /* Rx VLAN TAG mode */
1878a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_TXVSTRPMODE_MASK 0x00000180 /* Tx VLAN STRIP mode */
1888a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXVSTRPMODE_MASK 0x00000600 /* Rx VLAN STRIP mode */
1898a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_NEWFNCENBL_MASK 0x00000800 /* New function mode */
19035ed87adSColin Ian King /* Extended Multicast Filtering mode */
191850a7503SMichal Simek #define XAE_RAF_EMULTIFLTRENBL_MASK 0x00001000
1928a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_STATSRST_MASK 0x00002000 /* Stats. Counter Reset */
1938a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXBADFRMEN_MASK 0x00004000 /* Recv Bad Frame Enable */
1948a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_TXVTAGMODE_SHIFT 3 /* Tx Tag mode shift bits */
1958a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXVTAGMODE_SHIFT 5 /* Rx Tag mode shift bits */
1968a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_TXVSTRPMODE_SHIFT 7 /* Tx strip mode shift bits*/
1978a3b7a25Sdanborkmann@iogearbox.net #define XAE_RAF_RXVSTRPMODE_SHIFT 9 /* Rx Strip mode shift bits*/
1988a3b7a25Sdanborkmann@iogearbox.net
1998a3b7a25Sdanborkmann@iogearbox.net /* Bit Masks for Axi Ethernet TPF and IFGP registers */
2008a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPF_TPFV_MASK 0x0000FFFF /* Tx pause frame value */
201850a7503SMichal Simek /* Transmit inter-frame gap adjustment value */
202850a7503SMichal Simek #define XAE_IFGP0_IFGP_MASK 0x0000007F
2038a3b7a25Sdanborkmann@iogearbox.net
2048a3b7a25Sdanborkmann@iogearbox.net /* Bit Masks for Axi Ethernet IS, IE and IP registers, Same masks apply
205850a7503SMichal Simek * for all 3 registers.
206850a7503SMichal Simek */
207850a7503SMichal Simek /* Hard register access complete */
208850a7503SMichal Simek #define XAE_INT_HARDACSCMPLT_MASK 0x00000001
209850a7503SMichal Simek /* Auto negotiation complete */
210850a7503SMichal Simek #define XAE_INT_AUTONEG_MASK 0x00000002
2118a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RXCMPIT_MASK 0x00000004 /* Rx complete */
2128a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RXRJECT_MASK 0x00000008 /* Rx frame rejected */
2138a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RXFIFOOVR_MASK 0x00000010 /* Rx fifo overrun */
2148a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_TXCMPIT_MASK 0x00000020 /* Tx complete */
2158a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RXDCMLOCK_MASK 0x00000040 /* Rx Dcm Lock */
2168a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_MGTRDY_MASK 0x00000080 /* MGT clock Lock */
2178a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_PHYRSTCMPLT_MASK 0x00000100 /* Phy Reset complete */
2188a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_ALL_MASK 0x0000003F /* All the ints */
2198a3b7a25Sdanborkmann@iogearbox.net
220850a7503SMichal Simek /* INT bits that indicate receive errors */
2218a3b7a25Sdanborkmann@iogearbox.net #define XAE_INT_RECV_ERROR_MASK \
222850a7503SMichal Simek (XAE_INT_RXRJECT_MASK | XAE_INT_RXFIFOOVR_MASK)
2238a3b7a25Sdanborkmann@iogearbox.net
2248a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet VLAN TPID Word 0 register */
2258a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID_0_MASK 0x0000FFFF /* TPID 0 */
2268a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID_1_MASK 0xFFFF0000 /* TPID 1 */
2278a3b7a25Sdanborkmann@iogearbox.net
2288a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet VLAN TPID Word 1 register */
2298a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID_2_MASK 0x0000FFFF /* TPID 0 */
2308a3b7a25Sdanborkmann@iogearbox.net #define XAE_TPID_3_MASK 0xFFFF0000 /* TPID 1 */
2318a3b7a25Sdanborkmann@iogearbox.net
2328a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet RCW1 register */
2338a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_RST_MASK 0x80000000 /* Reset */
2348a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_JUM_MASK 0x40000000 /* Jumbo frame enable */
235850a7503SMichal Simek /* In-Band FCS enable (FCS not stripped) */
236850a7503SMichal Simek #define XAE_RCW1_FCS_MASK 0x20000000
2378a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_RX_MASK 0x10000000 /* Receiver enable */
2388a3b7a25Sdanborkmann@iogearbox.net #define XAE_RCW1_VLAN_MASK 0x08000000 /* VLAN frame enable */
239850a7503SMichal Simek /* Length/type field valid check disable */
240850a7503SMichal Simek #define XAE_RCW1_LT_DIS_MASK 0x02000000
241850a7503SMichal Simek /* Control frame Length check disable */
242850a7503SMichal Simek #define XAE_RCW1_CL_DIS_MASK 0x01000000
243850a7503SMichal Simek /* Pause frame source address bits [47:32]. Bits [31:0] are
244850a7503SMichal Simek * stored in register RCW0
245850a7503SMichal Simek */
246850a7503SMichal Simek #define XAE_RCW1_PAUSEADDR_MASK 0x0000FFFF
2478a3b7a25Sdanborkmann@iogearbox.net
2488a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet TC register */
2498a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_RST_MASK 0x80000000 /* Reset */
2508a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_JUM_MASK 0x40000000 /* Jumbo frame enable */
251850a7503SMichal Simek /* In-Band FCS enable (FCS not generated) */
252850a7503SMichal Simek #define XAE_TC_FCS_MASK 0x20000000
2538a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_TX_MASK 0x10000000 /* Transmitter enable */
2548a3b7a25Sdanborkmann@iogearbox.net #define XAE_TC_VLAN_MASK 0x08000000 /* VLAN frame enable */
255850a7503SMichal Simek /* Inter-frame gap adjustment enable */
256850a7503SMichal Simek #define XAE_TC_IFG_MASK 0x02000000
2578a3b7a25Sdanborkmann@iogearbox.net
2588a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet FCC register */
2598a3b7a25Sdanborkmann@iogearbox.net #define XAE_FCC_FCRX_MASK 0x20000000 /* Rx flow control enable */
2608a3b7a25Sdanborkmann@iogearbox.net #define XAE_FCC_FCTX_MASK 0x40000000 /* Tx flow control enable */
2618a3b7a25Sdanborkmann@iogearbox.net
2628a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet EMMC register */
2638a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_LINKSPEED_MASK 0xC0000000 /* Link speed */
2648a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_RGMII_MASK 0x20000000 /* RGMII mode enable */
2658a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_SGMII_MASK 0x10000000 /* SGMII mode enable */
2668a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_GPCS_MASK 0x08000000 /* 1000BaseX mode enable */
2678a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_HOST_MASK 0x04000000 /* Host interface enable */
2688a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_TX16BIT 0x02000000 /* 16 bit Tx client enable */
2698a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_RX16BIT 0x01000000 /* 16 bit Rx client enable */
2708a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_LINKSPD_10 0x00000000 /* Link Speed mask for 10 Mbit */
2718a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_LINKSPD_100 0x40000000 /* Link Speed mask for 100 Mbit */
2728a3b7a25Sdanborkmann@iogearbox.net #define XAE_EMMC_LINKSPD_1000 0x80000000 /* Link Speed mask for 1000 Mbit */
2738a3b7a25Sdanborkmann@iogearbox.net
2748a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet PHYC register */
2758a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_SGMIILINKSPEED_MASK 0xC0000000 /* SGMII link speed mask*/
2768a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGMIILINKSPEED_MASK 0x0000000C /* RGMII link speed */
2778a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGMIIHD_MASK 0x00000002 /* RGMII Half-duplex */
2788a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGMIILINK_MASK 0x00000001 /* RGMII link status */
2798a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGLINKSPD_10 0x00000000 /* RGMII link 10 Mbit */
2808a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGLINKSPD_100 0x00000004 /* RGMII link 100 Mbit */
2818a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_RGLINKSPD_1000 0x00000008 /* RGMII link 1000 Mbit */
2828a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_SGLINKSPD_10 0x00000000 /* SGMII link 10 Mbit */
2838a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_SGLINKSPD_100 0x40000000 /* SGMII link 100 Mbit */
2848a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHYC_SGLINKSPD_1000 0x80000000 /* SGMII link 1000 Mbit */
2858a3b7a25Sdanborkmann@iogearbox.net
2868a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet MDIO interface MC register */
2878a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MC_MDIOEN_MASK 0x00000040 /* MII management enable */
2888a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MC_CLOCK_DIVIDE_MAX 0x3F /* Maximum MDIO divisor */
2898a3b7a25Sdanborkmann@iogearbox.net
2908a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet MDIO interface MCR register */
2918a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_PHYAD_MASK 0x1F000000 /* Phy Address Mask */
2928a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_PHYAD_SHIFT 24 /* Phy Address Shift */
2938a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_REGAD_MASK 0x001F0000 /* Reg Address Mask */
2948a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_REGAD_SHIFT 16 /* Reg Address Shift */
2958a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OP_MASK 0x0000C000 /* Operation Code Mask */
2968a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OP_SHIFT 13 /* Operation Code Shift */
2978a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OP_READ_MASK 0x00008000 /* Op Code Read Mask */
2988a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_OP_WRITE_MASK 0x00004000 /* Op Code Write Mask */
2998a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_INITIATE_MASK 0x00000800 /* Ready Mask */
3008a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_MCR_READY_MASK 0x00000080 /* Ready Mask */
3018a3b7a25Sdanborkmann@iogearbox.net
3028a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet MDIO interface MIS, MIP, MIE, MIC registers */
3038a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_INT_MIIM_RDY_MASK 0x00000001 /* MIIM Interrupt */
3048a3b7a25Sdanborkmann@iogearbox.net
3058a3b7a25Sdanborkmann@iogearbox.net /* Bit masks for Axi Ethernet UAW1 register */
306850a7503SMichal Simek /* Station address bits [47:32]; Station address
307850a7503SMichal Simek * bits [31:0] are stored in register UAW0
308850a7503SMichal Simek */
309850a7503SMichal Simek #define XAE_UAW1_UNICASTADDR_MASK 0x0000FFFF
3108a3b7a25Sdanborkmann@iogearbox.net
311948ee178SRadhey Shyam Pandey /* Bit masks for Axi Ethernet FMC register */
3128a3b7a25Sdanborkmann@iogearbox.net #define XAE_FMI_PM_MASK 0x80000000 /* Promis. mode enable */
3138a3b7a25Sdanborkmann@iogearbox.net #define XAE_FMI_IND_MASK 0x00000003 /* Index Mask */
3148a3b7a25Sdanborkmann@iogearbox.net
3158a3b7a25Sdanborkmann@iogearbox.net #define XAE_MDIO_DIV_DFT 29 /* Default MDIO clock divisor */
3168a3b7a25Sdanborkmann@iogearbox.net
3178a3b7a25Sdanborkmann@iogearbox.net /* Defines for different options for C_PHY_TYPE parameter in Axi Ethernet IP */
3188a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_MII 0
3198a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_GMII 1
3208a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_RGMII_1_3 2
3218a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_RGMII_2_0 3
3228a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_SGMII 4
3238a3b7a25Sdanborkmann@iogearbox.net #define XAE_PHY_TYPE_1000BASE_X 5
3248a3b7a25Sdanborkmann@iogearbox.net
325850a7503SMichal Simek /* Total number of entries in the hardware multicast table. */
326850a7503SMichal Simek #define XAE_MULTICAST_CAM_TABLE_NUM 4
3278a3b7a25Sdanborkmann@iogearbox.net
3288a3b7a25Sdanborkmann@iogearbox.net /* Axi Ethernet Synthesis features */
3298a3b7a25Sdanborkmann@iogearbox.net #define XAE_FEATURE_PARTIAL_RX_CSUM (1 << 0)
3308a3b7a25Sdanborkmann@iogearbox.net #define XAE_FEATURE_PARTIAL_TX_CSUM (1 << 1)
3318a3b7a25Sdanborkmann@iogearbox.net #define XAE_FEATURE_FULL_RX_CSUM (1 << 2)
3328a3b7a25Sdanborkmann@iogearbox.net #define XAE_FEATURE_FULL_TX_CSUM (1 << 3)
3334e958f33SAndre Przywara #define XAE_FEATURE_DMA_64BIT (1 << 4)
3348a3b7a25Sdanborkmann@iogearbox.net
3358a3b7a25Sdanborkmann@iogearbox.net #define XAE_NO_CSUM_OFFLOAD 0
3368a3b7a25Sdanborkmann@iogearbox.net
3378a3b7a25Sdanborkmann@iogearbox.net #define XAE_FULL_CSUM_STATUS_MASK 0x00000038
3388a3b7a25Sdanborkmann@iogearbox.net #define XAE_IP_UDP_CSUM_VALIDATED 0x00000003
3398a3b7a25Sdanborkmann@iogearbox.net #define XAE_IP_TCP_CSUM_VALIDATED 0x00000002
3408a3b7a25Sdanborkmann@iogearbox.net
3418a3b7a25Sdanborkmann@iogearbox.net #define DELAY_OF_ONE_MILLISEC 1000
3428a3b7a25Sdanborkmann@iogearbox.net
3436c8f06bbSRobert Hancock /* Xilinx PCS/PMA PHY register for switching 1000BaseX or SGMII */
3446c8f06bbSRobert Hancock #define XLNX_MII_STD_SELECT_REG 0x11
3456c8f06bbSRobert Hancock #define XLNX_MII_STD_SELECT_SGMII BIT(0)
3466c8f06bbSRobert Hancock
3478a3b7a25Sdanborkmann@iogearbox.net /**
3488a3b7a25Sdanborkmann@iogearbox.net * struct axidma_bd - Axi Dma buffer descriptor layout
3498a3b7a25Sdanborkmann@iogearbox.net * @next: MM2S/S2MM Next Descriptor Pointer
3504e958f33SAndre Przywara * @next_msb: MM2S/S2MM Next Descriptor Pointer (high 32 bits)
3518a3b7a25Sdanborkmann@iogearbox.net * @phys: MM2S/S2MM Buffer Address
3524e958f33SAndre Przywara * @phys_msb: MM2S/S2MM Buffer Address (high 32 bits)
3538a3b7a25Sdanborkmann@iogearbox.net * @reserved3: Reserved and not used
3548a3b7a25Sdanborkmann@iogearbox.net * @reserved4: Reserved and not used
3558a3b7a25Sdanborkmann@iogearbox.net * @cntrl: MM2S/S2MM Control value
3568a3b7a25Sdanborkmann@iogearbox.net * @status: MM2S/S2MM Status value
3578a3b7a25Sdanborkmann@iogearbox.net * @app0: MM2S/S2MM User Application Field 0.
3588a3b7a25Sdanborkmann@iogearbox.net * @app1: MM2S/S2MM User Application Field 1.
3598a3b7a25Sdanborkmann@iogearbox.net * @app2: MM2S/S2MM User Application Field 2.
3608a3b7a25Sdanborkmann@iogearbox.net * @app3: MM2S/S2MM User Application Field 3.
3618a3b7a25Sdanborkmann@iogearbox.net * @app4: MM2S/S2MM User Application Field 4.
3628a3b7a25Sdanborkmann@iogearbox.net */
3638a3b7a25Sdanborkmann@iogearbox.net struct axidma_bd {
3648a3b7a25Sdanborkmann@iogearbox.net u32 next; /* Physical address of next buffer descriptor */
3654e958f33SAndre Przywara u32 next_msb; /* high 32 bits for IP >= v7.1, reserved on older IP */
3668a3b7a25Sdanborkmann@iogearbox.net u32 phys;
3674e958f33SAndre Przywara u32 phys_msb; /* for IP >= v7.1, reserved for older IP */
3688a3b7a25Sdanborkmann@iogearbox.net u32 reserved3;
3698a3b7a25Sdanborkmann@iogearbox.net u32 reserved4;
3708a3b7a25Sdanborkmann@iogearbox.net u32 cntrl;
3718a3b7a25Sdanborkmann@iogearbox.net u32 status;
3728a3b7a25Sdanborkmann@iogearbox.net u32 app0;
3738a3b7a25Sdanborkmann@iogearbox.net u32 app1; /* TX start << 16 | insert */
3748a3b7a25Sdanborkmann@iogearbox.net u32 app2; /* TX csum seed */
3758a3b7a25Sdanborkmann@iogearbox.net u32 app3;
37623e6b2dcSRobert Hancock u32 app4; /* Last field used by HW */
37723e6b2dcSRobert Hancock struct sk_buff *skb;
37823e6b2dcSRobert Hancock } __aligned(XAXIDMA_BD_MINIMUM_ALIGNMENT);
3798a3b7a25Sdanborkmann@iogearbox.net
380b11bfb9aSRobert Hancock #define XAE_NUM_MISC_CLOCKS 3
381b11bfb9aSRobert Hancock
3828a3b7a25Sdanborkmann@iogearbox.net /**
3838a3b7a25Sdanborkmann@iogearbox.net * struct axienet_local - axienet private per device data
3848a3b7a25Sdanborkmann@iogearbox.net * @ndev: Pointer for net_device to which it will be attached.
3858a3b7a25Sdanborkmann@iogearbox.net * @dev: Pointer to device structure
3868a3b7a25Sdanborkmann@iogearbox.net * @phy_node: Pointer to device node structure
3876c8f06bbSRobert Hancock * @phylink: Pointer to phylink instance
3886c8f06bbSRobert Hancock * @phylink_config: phylink configuration settings
3896c8f06bbSRobert Hancock * @pcs_phy: Reference to PCS/PMA PHY if used
3907a86be6aSRussell King (Oracle) * @pcs: phylink pcs structure for PCS PHY
3916c8f06bbSRobert Hancock * @switch_x_sgmii: Whether switchable 1000BaseX/SGMII mode is enabled in the core
392b11bfb9aSRobert Hancock * @axi_clk: AXI4-Lite bus clock
393b11bfb9aSRobert Hancock * @misc_clks: Misc ethernet clocks (AXI4-Stream, Ref, MGT clocks)
3948a3b7a25Sdanborkmann@iogearbox.net * @mii_bus: Pointer to MII bus structure
3956c3cbaa0SRadhey Shyam Pandey * @mii_clk_div: MII bus clock divider value
39688a972d7SRobert Hancock * @regs_start: Resource start for axienet device addresses
3978a3b7a25Sdanborkmann@iogearbox.net * @regs: Base address for the axienet_local device address space
3988a3b7a25Sdanborkmann@iogearbox.net * @dma_regs: Base address for the axidma device address space
3999e2bc267SRobert Hancock * @napi_rx: NAPI RX control structure
400cc37610cSRobert Hancock * @rx_dma_cr: Nominal content of RX DMA control register
4019e2bc267SRobert Hancock * @rx_bd_v: Virtual address of the RX buffer descriptor ring
4029e2bc267SRobert Hancock * @rx_bd_p: Physical address(start address) of the RX buffer descr. ring
4039e2bc267SRobert Hancock * @rx_bd_num: Size of RX buffer descriptor ring
4049e2bc267SRobert Hancock * @rx_bd_ci: Stores the index of the Rx buffer descriptor in the ring being
4059e2bc267SRobert Hancock * accessed currently.
406cb45a8bfSRobert Hancock * @rx_packets: RX packet count for statistics
407cb45a8bfSRobert Hancock * @rx_bytes: RX byte count for statistics
408cb45a8bfSRobert Hancock * @rx_stat_sync: Synchronization object for RX stats
4099e2bc267SRobert Hancock * @napi_tx: NAPI TX control structure
4109e2bc267SRobert Hancock * @tx_dma_cr: Nominal content of TX DMA control register
4119e2bc267SRobert Hancock * @tx_bd_v: Virtual address of the TX buffer descriptor ring
4129e2bc267SRobert Hancock * @tx_bd_p: Physical address(start address) of the TX buffer descr. ring
4139e2bc267SRobert Hancock * @tx_bd_num: Size of TX buffer descriptor ring
4149e2bc267SRobert Hancock * @tx_bd_ci: Stores the next Tx buffer descriptor in the ring that may be
4159e2bc267SRobert Hancock * complete. Only updated at runtime by TX NAPI poll.
4169e2bc267SRobert Hancock * @tx_bd_tail: Stores the index of the next Tx buffer descriptor in the ring
4179e2bc267SRobert Hancock * to be populated.
418cb45a8bfSRobert Hancock * @tx_packets: TX packet count for statistics
419cb45a8bfSRobert Hancock * @tx_bytes: TX byte count for statistics
420cb45a8bfSRobert Hancock * @tx_stat_sync: Synchronization object for TX stats
4216c8f06bbSRobert Hancock * @dma_err_task: Work structure to process Axi DMA errors
422*b1e1daf0SSean Anderson * @stopping: Set when @dma_err_task shouldn't do anything because we are
423*b1e1daf0SSean Anderson * about to stop the device.
4248a3b7a25Sdanborkmann@iogearbox.net * @tx_irq: Axidma TX IRQ number
4258a3b7a25Sdanborkmann@iogearbox.net * @rx_irq: Axidma RX IRQ number
4266c8f06bbSRobert Hancock * @eth_irq: Ethernet core IRQ number
427ee06b172SAlvaro G. M * @phy_mode: Phy type to identify between MII/GMII/RGMII/SGMII/1000 Base-X
4288a3b7a25Sdanborkmann@iogearbox.net * @options: AxiEthernet option word
4298a3b7a25Sdanborkmann@iogearbox.net * @features: Stores the extended features supported by the axienet hw
4308a3b7a25Sdanborkmann@iogearbox.net * @max_frm_size: Stores the maximum size of the frame that can be that
4318a3b7a25Sdanborkmann@iogearbox.net * Txed/Rxed in the existing hardware. If jumbo option is
4328a3b7a25Sdanborkmann@iogearbox.net * supported, the maximum frame size would be 9k. Else it is
4338a3b7a25Sdanborkmann@iogearbox.net * 1522 bytes (assuming support for basic VLAN)
434f080a8c3SSrikanth Thokala * @rxmem: Stores rx memory size for jumbo frame handling.
435b0d081c5SMichal Simek * @csum_offload_on_tx_path: Stores the checksum selection on TX side.
436b0d081c5SMichal Simek * @csum_offload_on_rx_path: Stores the checksum selection on RX side.
437b0d081c5SMichal Simek * @coalesce_count_rx: Store the irq coalesce on RX side.
4380b79b8dcSRobert Hancock * @coalesce_usec_rx: IRQ coalesce delay for RX
439b0d081c5SMichal Simek * @coalesce_count_tx: Store the irq coalesce on TX side.
4400b79b8dcSRobert Hancock * @coalesce_usec_tx: IRQ coalesce delay for TX
4418a3b7a25Sdanborkmann@iogearbox.net */
4428a3b7a25Sdanborkmann@iogearbox.net struct axienet_local {
4438a3b7a25Sdanborkmann@iogearbox.net struct net_device *ndev;
4448a3b7a25Sdanborkmann@iogearbox.net struct device *dev;
4458a3b7a25Sdanborkmann@iogearbox.net
446f5203a3dSRobert Hancock struct phylink *phylink;
447f5203a3dSRobert Hancock struct phylink_config phylink_config;
448f5203a3dSRobert Hancock
4491a025560SRobert Hancock struct mdio_device *pcs_phy;
4507a86be6aSRussell King (Oracle) struct phylink_pcs pcs;
4511a025560SRobert Hancock
4526c8f06bbSRobert Hancock bool switch_x_sgmii;
4536c8f06bbSRobert Hancock
454b11bfb9aSRobert Hancock struct clk *axi_clk;
455b11bfb9aSRobert Hancock struct clk_bulk_data misc_clks[XAE_NUM_MISC_CLOCKS];
45609a0354cSRobert Hancock
4576c8f06bbSRobert Hancock struct mii_bus *mii_bus;
4586c8f06bbSRobert Hancock u8 mii_clk_div;
4598a3b7a25Sdanborkmann@iogearbox.net
46088a972d7SRobert Hancock resource_size_t regs_start;
4618a3b7a25Sdanborkmann@iogearbox.net void __iomem *regs;
4628a3b7a25Sdanborkmann@iogearbox.net void __iomem *dma_regs;
4638a3b7a25Sdanborkmann@iogearbox.net
4649e2bc267SRobert Hancock struct napi_struct napi_rx;
465cc37610cSRobert Hancock u32 rx_dma_cr;
4669e2bc267SRobert Hancock struct axidma_bd *rx_bd_v;
4679e2bc267SRobert Hancock dma_addr_t rx_bd_p;
4689e2bc267SRobert Hancock u32 rx_bd_num;
4699e2bc267SRobert Hancock u32 rx_bd_ci;
470cb45a8bfSRobert Hancock u64_stats_t rx_packets;
471cb45a8bfSRobert Hancock u64_stats_t rx_bytes;
472cb45a8bfSRobert Hancock struct u64_stats_sync rx_stat_sync;
4739e2bc267SRobert Hancock
4749e2bc267SRobert Hancock struct napi_struct napi_tx;
4759e2bc267SRobert Hancock u32 tx_dma_cr;
4769e2bc267SRobert Hancock struct axidma_bd *tx_bd_v;
4779e2bc267SRobert Hancock dma_addr_t tx_bd_p;
4789e2bc267SRobert Hancock u32 tx_bd_num;
4799e2bc267SRobert Hancock u32 tx_bd_ci;
4809e2bc267SRobert Hancock u32 tx_bd_tail;
481cb45a8bfSRobert Hancock u64_stats_t tx_packets;
482cb45a8bfSRobert Hancock u64_stats_t tx_bytes;
483cb45a8bfSRobert Hancock struct u64_stats_sync tx_stat_sync;
484cc37610cSRobert Hancock
48524201a64SAndre Przywara struct work_struct dma_err_task;
486*b1e1daf0SSean Anderson bool stopping;
4878a3b7a25Sdanborkmann@iogearbox.net
4888a3b7a25Sdanborkmann@iogearbox.net int tx_irq;
4898a3b7a25Sdanborkmann@iogearbox.net int rx_irq;
490522856ceSRobert Hancock int eth_irq;
491ee06b172SAlvaro G. M phy_interface_t phy_mode;
4928a3b7a25Sdanborkmann@iogearbox.net
4936c8f06bbSRobert Hancock u32 options;
4948a3b7a25Sdanborkmann@iogearbox.net u32 features;
4958a3b7a25Sdanborkmann@iogearbox.net
4968a3b7a25Sdanborkmann@iogearbox.net u32 max_frm_size;
497f080a8c3SSrikanth Thokala u32 rxmem;
4988a3b7a25Sdanborkmann@iogearbox.net
4998a3b7a25Sdanborkmann@iogearbox.net int csum_offload_on_tx_path;
5008a3b7a25Sdanborkmann@iogearbox.net int csum_offload_on_rx_path;
5018a3b7a25Sdanborkmann@iogearbox.net
5028a3b7a25Sdanborkmann@iogearbox.net u32 coalesce_count_rx;
5030b79b8dcSRobert Hancock u32 coalesce_usec_rx;
5048a3b7a25Sdanborkmann@iogearbox.net u32 coalesce_count_tx;
5050b79b8dcSRobert Hancock u32 coalesce_usec_tx;
5068a3b7a25Sdanborkmann@iogearbox.net };
5078a3b7a25Sdanborkmann@iogearbox.net
5088a3b7a25Sdanborkmann@iogearbox.net /**
5098a3b7a25Sdanborkmann@iogearbox.net * struct axiethernet_option - Used to set axi ethernet hardware options
5108a3b7a25Sdanborkmann@iogearbox.net * @opt: Option to be set.
5118a3b7a25Sdanborkmann@iogearbox.net * @reg: Register offset to be written for setting the option
5128a3b7a25Sdanborkmann@iogearbox.net * @m_or: Mask to be ORed for setting the option in the register
5138a3b7a25Sdanborkmann@iogearbox.net */
5148a3b7a25Sdanborkmann@iogearbox.net struct axienet_option {
5158a3b7a25Sdanborkmann@iogearbox.net u32 opt;
5168a3b7a25Sdanborkmann@iogearbox.net u32 reg;
5178a3b7a25Sdanborkmann@iogearbox.net u32 m_or;
5188a3b7a25Sdanborkmann@iogearbox.net };
5198a3b7a25Sdanborkmann@iogearbox.net
5208a3b7a25Sdanborkmann@iogearbox.net /**
5218a3b7a25Sdanborkmann@iogearbox.net * axienet_ior - Memory mapped Axi Ethernet register read
5228a3b7a25Sdanborkmann@iogearbox.net * @lp: Pointer to axienet local structure
5238a3b7a25Sdanborkmann@iogearbox.net * @offset: Address offset from the base address of Axi Ethernet core
5248a3b7a25Sdanborkmann@iogearbox.net *
525b0d081c5SMichal Simek * Return: The contents of the Axi Ethernet register
5268a3b7a25Sdanborkmann@iogearbox.net *
5278a3b7a25Sdanborkmann@iogearbox.net * This function returns the contents of the corresponding register.
5288a3b7a25Sdanborkmann@iogearbox.net */
axienet_ior(struct axienet_local * lp,off_t offset)5298a3b7a25Sdanborkmann@iogearbox.net static inline u32 axienet_ior(struct axienet_local *lp, off_t offset)
5308a3b7a25Sdanborkmann@iogearbox.net {
531d85f5f3eSRobert Hancock return ioread32(lp->regs + offset);
5328a3b7a25Sdanborkmann@iogearbox.net }
5338a3b7a25Sdanborkmann@iogearbox.net
axinet_ior_read_mcr(struct axienet_local * lp)534882119ffSKurt Kanzenbach static inline u32 axinet_ior_read_mcr(struct axienet_local *lp)
535882119ffSKurt Kanzenbach {
536882119ffSKurt Kanzenbach return axienet_ior(lp, XAE_MDIO_MCR_OFFSET);
537882119ffSKurt Kanzenbach }
538882119ffSKurt Kanzenbach
axienet_lock_mii(struct axienet_local * lp)539de9c7854SDaniel Mack static inline void axienet_lock_mii(struct axienet_local *lp)
540de9c7854SDaniel Mack {
541de9c7854SDaniel Mack if (lp->mii_bus)
542de9c7854SDaniel Mack mutex_lock(&lp->mii_bus->mdio_lock);
543de9c7854SDaniel Mack }
544de9c7854SDaniel Mack
axienet_unlock_mii(struct axienet_local * lp)545de9c7854SDaniel Mack static inline void axienet_unlock_mii(struct axienet_local *lp)
546de9c7854SDaniel Mack {
547de9c7854SDaniel Mack if (lp->mii_bus)
548de9c7854SDaniel Mack mutex_unlock(&lp->mii_bus->mdio_lock);
549de9c7854SDaniel Mack }
550de9c7854SDaniel Mack
5518a3b7a25Sdanborkmann@iogearbox.net /**
5528a3b7a25Sdanborkmann@iogearbox.net * axienet_iow - Memory mapped Axi Ethernet register write
5538a3b7a25Sdanborkmann@iogearbox.net * @lp: Pointer to axienet local structure
5548a3b7a25Sdanborkmann@iogearbox.net * @offset: Address offset from the base address of Axi Ethernet core
5558a3b7a25Sdanborkmann@iogearbox.net * @value: Value to be written into the Axi Ethernet register
5568a3b7a25Sdanborkmann@iogearbox.net *
5578a3b7a25Sdanborkmann@iogearbox.net * This function writes the desired value into the corresponding Axi Ethernet
5588a3b7a25Sdanborkmann@iogearbox.net * register.
5598a3b7a25Sdanborkmann@iogearbox.net */
axienet_iow(struct axienet_local * lp,off_t offset,u32 value)5608a3b7a25Sdanborkmann@iogearbox.net static inline void axienet_iow(struct axienet_local *lp, off_t offset,
5618a3b7a25Sdanborkmann@iogearbox.net u32 value)
5628a3b7a25Sdanborkmann@iogearbox.net {
563d85f5f3eSRobert Hancock iowrite32(value, lp->regs + offset);
5648a3b7a25Sdanborkmann@iogearbox.net }
5658a3b7a25Sdanborkmann@iogearbox.net
56600be43a7SAndy Chiu /**
56700be43a7SAndy Chiu * axienet_dma_out32 - Memory mapped Axi DMA register write.
56800be43a7SAndy Chiu * @lp: Pointer to axienet local structure
56900be43a7SAndy Chiu * @reg: Address offset from the base address of the Axi DMA core
57000be43a7SAndy Chiu * @value: Value to be written into the Axi DMA register
57100be43a7SAndy Chiu *
57200be43a7SAndy Chiu * This function writes the desired value into the corresponding Axi DMA
57300be43a7SAndy Chiu * register.
57400be43a7SAndy Chiu */
57500be43a7SAndy Chiu
axienet_dma_out32(struct axienet_local * lp,off_t reg,u32 value)57600be43a7SAndy Chiu static inline void axienet_dma_out32(struct axienet_local *lp,
57700be43a7SAndy Chiu off_t reg, u32 value)
57800be43a7SAndy Chiu {
57900be43a7SAndy Chiu iowrite32(value, lp->dma_regs + reg);
58000be43a7SAndy Chiu }
58100be43a7SAndy Chiu
5825f7b8415SDavid S. Miller #if defined(CONFIG_64BIT) && defined(iowrite64)
583b690f8dfSAndy Chiu /**
584b690f8dfSAndy Chiu * axienet_dma_out64 - Memory mapped Axi DMA register write.
585b690f8dfSAndy Chiu * @lp: Pointer to axienet local structure
586b690f8dfSAndy Chiu * @reg: Address offset from the base address of the Axi DMA core
587b690f8dfSAndy Chiu * @value: Value to be written into the Axi DMA register
588b690f8dfSAndy Chiu *
589b690f8dfSAndy Chiu * This function writes the desired value into the corresponding Axi DMA
590b690f8dfSAndy Chiu * register.
591b690f8dfSAndy Chiu */
axienet_dma_out64(struct axienet_local * lp,off_t reg,u64 value)592b690f8dfSAndy Chiu static inline void axienet_dma_out64(struct axienet_local *lp,
593b690f8dfSAndy Chiu off_t reg, u64 value)
594b690f8dfSAndy Chiu {
595b690f8dfSAndy Chiu iowrite64(value, lp->dma_regs + reg);
596b690f8dfSAndy Chiu }
597b690f8dfSAndy Chiu
axienet_dma_out_addr(struct axienet_local * lp,off_t reg,dma_addr_t addr)5985f7b8415SDavid S. Miller static inline void axienet_dma_out_addr(struct axienet_local *lp, off_t reg,
59900be43a7SAndy Chiu dma_addr_t addr)
60000be43a7SAndy Chiu {
60100be43a7SAndy Chiu if (lp->features & XAE_FEATURE_DMA_64BIT)
602b690f8dfSAndy Chiu axienet_dma_out64(lp, reg, addr);
603b690f8dfSAndy Chiu else
604b690f8dfSAndy Chiu axienet_dma_out32(lp, reg, lower_32_bits(addr));
60500be43a7SAndy Chiu }
60600be43a7SAndy Chiu
60700be43a7SAndy Chiu #else /* CONFIG_64BIT */
60800be43a7SAndy Chiu
axienet_dma_out_addr(struct axienet_local * lp,off_t reg,dma_addr_t addr)6095f7b8415SDavid S. Miller static inline void axienet_dma_out_addr(struct axienet_local *lp, off_t reg,
61000be43a7SAndy Chiu dma_addr_t addr)
61100be43a7SAndy Chiu {
61200be43a7SAndy Chiu axienet_dma_out32(lp, reg, lower_32_bits(addr));
61300be43a7SAndy Chiu }
61400be43a7SAndy Chiu
61500be43a7SAndy Chiu #endif /* CONFIG_64BIT */
61600be43a7SAndy Chiu
6178a3b7a25Sdanborkmann@iogearbox.net /* Function prototypes visible in xilinx_axienet_mdio.c for other files */
61809a0354cSRobert Hancock int axienet_mdio_setup(struct axienet_local *lp);
6198a3b7a25Sdanborkmann@iogearbox.net void axienet_mdio_teardown(struct axienet_local *lp);
6208a3b7a25Sdanborkmann@iogearbox.net
6218a3b7a25Sdanborkmann@iogearbox.net #endif /* XILINX_AXI_ENET_H */
622