xref: /openbmc/linux/drivers/net/ethernet/via/via-rhine.c (revision 7ab87ff4c770eed71e3777936299292739fcd0fe)
1f2148a47SJeff Kirsher /* via-rhine.c: A Linux Ethernet device driver for VIA Rhine family chips. */
2f2148a47SJeff Kirsher /*
3f2148a47SJeff Kirsher 	Written 1998-2001 by Donald Becker.
4f2148a47SJeff Kirsher 
5f2148a47SJeff Kirsher 	Current Maintainer: Roger Luethi <rl@hellgate.ch>
6f2148a47SJeff Kirsher 
7f2148a47SJeff Kirsher 	This software may be used and distributed according to the terms of
8f2148a47SJeff Kirsher 	the GNU General Public License (GPL), incorporated herein by reference.
9f2148a47SJeff Kirsher 	Drivers based on or derived from this code fall under the GPL and must
10f2148a47SJeff Kirsher 	retain the authorship, copyright and license notice.  This file is not
11f2148a47SJeff Kirsher 	a complete program and may only be used when the entire operating
12f2148a47SJeff Kirsher 	system is licensed under the GPL.
13f2148a47SJeff Kirsher 
14f2148a47SJeff Kirsher 	This driver is designed for the VIA VT86C100A Rhine-I.
15f2148a47SJeff Kirsher 	It also works with the Rhine-II (6102) and Rhine-III (6105/6105L/6105LOM
16f2148a47SJeff Kirsher 	and management NIC 6105M).
17f2148a47SJeff Kirsher 
18f2148a47SJeff Kirsher 	The author may be reached as becker@scyld.com, or C/O
19f2148a47SJeff Kirsher 	Scyld Computing Corporation
20f2148a47SJeff Kirsher 	410 Severn Ave., Suite 210
21f2148a47SJeff Kirsher 	Annapolis MD 21403
22f2148a47SJeff Kirsher 
23f2148a47SJeff Kirsher 
24f2148a47SJeff Kirsher 	This driver contains some changes from the original Donald Becker
25f2148a47SJeff Kirsher 	version. He may or may not be interested in bug reports on this
26f2148a47SJeff Kirsher 	code. You can find his versions at:
27f2148a47SJeff Kirsher 	http://www.scyld.com/network/via-rhine.html
28f2148a47SJeff Kirsher 	[link no longer provides useful info -jgarzik]
29f2148a47SJeff Kirsher 
30f2148a47SJeff Kirsher */
31f2148a47SJeff Kirsher 
32f2148a47SJeff Kirsher #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
33f2148a47SJeff Kirsher 
34f2148a47SJeff Kirsher #define DRV_NAME	"via-rhine"
35f2148a47SJeff Kirsher #define DRV_VERSION	"1.5.0"
36f2148a47SJeff Kirsher #define DRV_RELDATE	"2010-10-09"
37f2148a47SJeff Kirsher 
38eb939922SRusty Russell #include <linux/types.h>
39f2148a47SJeff Kirsher 
40f2148a47SJeff Kirsher /* A few user-configurable values.
41f2148a47SJeff Kirsher    These may be modified when a driver module is loaded. */
42f2148a47SJeff Kirsher 
43f2148a47SJeff Kirsher #define DEBUG
44f2148a47SJeff Kirsher static int debug = 1;	/* 1 normal messages, 0 quiet .. 7 verbose. */
45f2148a47SJeff Kirsher 
46f2148a47SJeff Kirsher /* Set the copy breakpoint for the copy-only-tiny-frames scheme.
47f2148a47SJeff Kirsher    Setting to > 1518 effectively disables this feature. */
48f2148a47SJeff Kirsher #if defined(__alpha__) || defined(__arm__) || defined(__hppa__) || \
49f2148a47SJeff Kirsher 	defined(CONFIG_SPARC) || defined(__ia64__) ||		   \
50f2148a47SJeff Kirsher 	defined(__sh__) || defined(__mips__)
51f2148a47SJeff Kirsher static int rx_copybreak = 1518;
52f2148a47SJeff Kirsher #else
53f2148a47SJeff Kirsher static int rx_copybreak;
54f2148a47SJeff Kirsher #endif
55f2148a47SJeff Kirsher 
56f2148a47SJeff Kirsher /* Work-around for broken BIOSes: they are unable to get the chip back out of
57f2148a47SJeff Kirsher    power state D3 so PXE booting fails. bootparam(7): via-rhine.avoid_D3=1 */
58eb939922SRusty Russell static bool avoid_D3;
59f2148a47SJeff Kirsher 
60f2148a47SJeff Kirsher /*
61f2148a47SJeff Kirsher  * In case you are looking for 'options[]' or 'full_duplex[]', they
62f2148a47SJeff Kirsher  * are gone. Use ethtool(8) instead.
63f2148a47SJeff Kirsher  */
64f2148a47SJeff Kirsher 
65f2148a47SJeff Kirsher /* Maximum number of multicast addresses to filter (vs. rx-all-multicast).
66f2148a47SJeff Kirsher    The Rhine has a 64 element 8390-like hash table. */
67f2148a47SJeff Kirsher static const int multicast_filter_limit = 32;
68f2148a47SJeff Kirsher 
69f2148a47SJeff Kirsher 
70f2148a47SJeff Kirsher /* Operational parameters that are set at compile time. */
71f2148a47SJeff Kirsher 
72f2148a47SJeff Kirsher /* Keep the ring sizes a power of two for compile efficiency.
73f2148a47SJeff Kirsher    The compiler will convert <unsigned>'%'<2^N> into a bit mask.
74f2148a47SJeff Kirsher    Making the Tx ring too large decreases the effectiveness of channel
75f2148a47SJeff Kirsher    bonding and packet priority.
76f2148a47SJeff Kirsher    There are no ill effects from too-large receive rings. */
77f2148a47SJeff Kirsher #define TX_RING_SIZE	16
78f2148a47SJeff Kirsher #define TX_QUEUE_LEN	10	/* Limit ring entries actually used. */
79f2148a47SJeff Kirsher #define RX_RING_SIZE	64
80f2148a47SJeff Kirsher 
81f2148a47SJeff Kirsher /* Operational parameters that usually are not changed. */
82f2148a47SJeff Kirsher 
83f2148a47SJeff Kirsher /* Time in jiffies before concluding the transmitter is hung. */
84f2148a47SJeff Kirsher #define TX_TIMEOUT	(2*HZ)
85f2148a47SJeff Kirsher 
86f2148a47SJeff Kirsher #define PKT_BUF_SZ	1536	/* Size of each temporary Rx buffer.*/
87f2148a47SJeff Kirsher 
88f2148a47SJeff Kirsher #include <linux/module.h>
89f2148a47SJeff Kirsher #include <linux/moduleparam.h>
90f2148a47SJeff Kirsher #include <linux/kernel.h>
91f2148a47SJeff Kirsher #include <linux/string.h>
92f2148a47SJeff Kirsher #include <linux/timer.h>
93f2148a47SJeff Kirsher #include <linux/errno.h>
94f2148a47SJeff Kirsher #include <linux/ioport.h>
95f2148a47SJeff Kirsher #include <linux/interrupt.h>
96f2148a47SJeff Kirsher #include <linux/pci.h>
97f2148a47SJeff Kirsher #include <linux/dma-mapping.h>
98f2148a47SJeff Kirsher #include <linux/netdevice.h>
99f2148a47SJeff Kirsher #include <linux/etherdevice.h>
100f2148a47SJeff Kirsher #include <linux/skbuff.h>
101f2148a47SJeff Kirsher #include <linux/init.h>
102f2148a47SJeff Kirsher #include <linux/delay.h>
103f2148a47SJeff Kirsher #include <linux/mii.h>
104f2148a47SJeff Kirsher #include <linux/ethtool.h>
105f2148a47SJeff Kirsher #include <linux/crc32.h>
106f2148a47SJeff Kirsher #include <linux/if_vlan.h>
107f2148a47SJeff Kirsher #include <linux/bitops.h>
108f2148a47SJeff Kirsher #include <linux/workqueue.h>
109f2148a47SJeff Kirsher #include <asm/processor.h>	/* Processor type for cache alignment. */
110f2148a47SJeff Kirsher #include <asm/io.h>
111f2148a47SJeff Kirsher #include <asm/irq.h>
112f2148a47SJeff Kirsher #include <asm/uaccess.h>
113f2148a47SJeff Kirsher #include <linux/dmi.h>
114f2148a47SJeff Kirsher 
115f2148a47SJeff Kirsher /* These identify the driver base version and may not be removed. */
116f2148a47SJeff Kirsher static const char version[] __devinitconst =
117f2148a47SJeff Kirsher 	"v1.10-LK" DRV_VERSION " " DRV_RELDATE " Written by Donald Becker";
118f2148a47SJeff Kirsher 
119f2148a47SJeff Kirsher /* This driver was written to use PCI memory space. Some early versions
120f2148a47SJeff Kirsher    of the Rhine may only work correctly with I/O space accesses. */
121f2148a47SJeff Kirsher #ifdef CONFIG_VIA_RHINE_MMIO
122f2148a47SJeff Kirsher #define USE_MMIO
123f2148a47SJeff Kirsher #else
124f2148a47SJeff Kirsher #endif
125f2148a47SJeff Kirsher 
126f2148a47SJeff Kirsher MODULE_AUTHOR("Donald Becker <becker@scyld.com>");
127f2148a47SJeff Kirsher MODULE_DESCRIPTION("VIA Rhine PCI Fast Ethernet driver");
128f2148a47SJeff Kirsher MODULE_LICENSE("GPL");
129f2148a47SJeff Kirsher 
130f2148a47SJeff Kirsher module_param(debug, int, 0);
131f2148a47SJeff Kirsher module_param(rx_copybreak, int, 0);
132f2148a47SJeff Kirsher module_param(avoid_D3, bool, 0);
133f2148a47SJeff Kirsher MODULE_PARM_DESC(debug, "VIA Rhine debug level (0-7)");
134f2148a47SJeff Kirsher MODULE_PARM_DESC(rx_copybreak, "VIA Rhine copy breakpoint for copy-only-tiny-frames");
135f2148a47SJeff Kirsher MODULE_PARM_DESC(avoid_D3, "Avoid power state D3 (work-around for broken BIOSes)");
136f2148a47SJeff Kirsher 
137f2148a47SJeff Kirsher #define MCAM_SIZE	32
138f2148a47SJeff Kirsher #define VCAM_SIZE	32
139f2148a47SJeff Kirsher 
140f2148a47SJeff Kirsher /*
141f2148a47SJeff Kirsher 		Theory of Operation
142f2148a47SJeff Kirsher 
143f2148a47SJeff Kirsher I. Board Compatibility
144f2148a47SJeff Kirsher 
145f2148a47SJeff Kirsher This driver is designed for the VIA 86c100A Rhine-II PCI Fast Ethernet
146f2148a47SJeff Kirsher controller.
147f2148a47SJeff Kirsher 
148f2148a47SJeff Kirsher II. Board-specific settings
149f2148a47SJeff Kirsher 
150f2148a47SJeff Kirsher Boards with this chip are functional only in a bus-master PCI slot.
151f2148a47SJeff Kirsher 
152f2148a47SJeff Kirsher Many operational settings are loaded from the EEPROM to the Config word at
153f2148a47SJeff Kirsher offset 0x78. For most of these settings, this driver assumes that they are
154f2148a47SJeff Kirsher correct.
155f2148a47SJeff Kirsher If this driver is compiled to use PCI memory space operations the EEPROM
156f2148a47SJeff Kirsher must be configured to enable memory ops.
157f2148a47SJeff Kirsher 
158f2148a47SJeff Kirsher III. Driver operation
159f2148a47SJeff Kirsher 
160f2148a47SJeff Kirsher IIIa. Ring buffers
161f2148a47SJeff Kirsher 
162f2148a47SJeff Kirsher This driver uses two statically allocated fixed-size descriptor lists
163f2148a47SJeff Kirsher formed into rings by a branch from the final descriptor to the beginning of
164f2148a47SJeff Kirsher the list. The ring sizes are set at compile time by RX/TX_RING_SIZE.
165f2148a47SJeff Kirsher 
166f2148a47SJeff Kirsher IIIb/c. Transmit/Receive Structure
167f2148a47SJeff Kirsher 
168f2148a47SJeff Kirsher This driver attempts to use a zero-copy receive and transmit scheme.
169f2148a47SJeff Kirsher 
170f2148a47SJeff Kirsher Alas, all data buffers are required to start on a 32 bit boundary, so
171f2148a47SJeff Kirsher the driver must often copy transmit packets into bounce buffers.
172f2148a47SJeff Kirsher 
173f2148a47SJeff Kirsher The driver allocates full frame size skbuffs for the Rx ring buffers at
174f2148a47SJeff Kirsher open() time and passes the skb->data field to the chip as receive data
175f2148a47SJeff Kirsher buffers. When an incoming frame is less than RX_COPYBREAK bytes long,
176f2148a47SJeff Kirsher a fresh skbuff is allocated and the frame is copied to the new skbuff.
177f2148a47SJeff Kirsher When the incoming frame is larger, the skbuff is passed directly up the
178f2148a47SJeff Kirsher protocol stack. Buffers consumed this way are replaced by newly allocated
179f2148a47SJeff Kirsher skbuffs in the last phase of rhine_rx().
180f2148a47SJeff Kirsher 
181f2148a47SJeff Kirsher The RX_COPYBREAK value is chosen to trade-off the memory wasted by
182f2148a47SJeff Kirsher using a full-sized skbuff for small frames vs. the copying costs of larger
183f2148a47SJeff Kirsher frames. New boards are typically used in generously configured machines
184f2148a47SJeff Kirsher and the underfilled buffers have negligible impact compared to the benefit of
185f2148a47SJeff Kirsher a single allocation size, so the default value of zero results in never
186f2148a47SJeff Kirsher copying packets. When copying is done, the cost is usually mitigated by using
187f2148a47SJeff Kirsher a combined copy/checksum routine. Copying also preloads the cache, which is
188f2148a47SJeff Kirsher most useful with small frames.
189f2148a47SJeff Kirsher 
190f2148a47SJeff Kirsher Since the VIA chips are only able to transfer data to buffers on 32 bit
191f2148a47SJeff Kirsher boundaries, the IP header at offset 14 in an ethernet frame isn't
192f2148a47SJeff Kirsher longword aligned for further processing. Copying these unaligned buffers
193f2148a47SJeff Kirsher has the beneficial effect of 16-byte aligning the IP header.
194f2148a47SJeff Kirsher 
195f2148a47SJeff Kirsher IIId. Synchronization
196f2148a47SJeff Kirsher 
197f2148a47SJeff Kirsher The driver runs as two independent, single-threaded flows of control. One
198f2148a47SJeff Kirsher is the send-packet routine, which enforces single-threaded use by the
199f2148a47SJeff Kirsher netdev_priv(dev)->lock spinlock. The other thread is the interrupt handler,
200f2148a47SJeff Kirsher which is single threaded by the hardware and interrupt handling software.
201f2148a47SJeff Kirsher 
202f2148a47SJeff Kirsher The send packet thread has partial control over the Tx ring. It locks the
203f2148a47SJeff Kirsher netdev_priv(dev)->lock whenever it's queuing a Tx packet. If the next slot in
204f2148a47SJeff Kirsher the ring is not available it stops the transmit queue by
205f2148a47SJeff Kirsher calling netif_stop_queue.
206f2148a47SJeff Kirsher 
207f2148a47SJeff Kirsher The interrupt handler has exclusive control over the Rx ring and records stats
208f2148a47SJeff Kirsher from the Tx ring. After reaping the stats, it marks the Tx queue entry as
209f2148a47SJeff Kirsher empty by incrementing the dirty_tx mark. If at least half of the entries in
210f2148a47SJeff Kirsher the Rx ring are available the transmit queue is woken up if it was stopped.
211f2148a47SJeff Kirsher 
212f2148a47SJeff Kirsher IV. Notes
213f2148a47SJeff Kirsher 
214f2148a47SJeff Kirsher IVb. References
215f2148a47SJeff Kirsher 
216f2148a47SJeff Kirsher Preliminary VT86C100A manual from http://www.via.com.tw/
217f2148a47SJeff Kirsher http://www.scyld.com/expert/100mbps.html
218f2148a47SJeff Kirsher http://www.scyld.com/expert/NWay.html
219f2148a47SJeff Kirsher ftp://ftp.via.com.tw/public/lan/Products/NIC/VT86C100A/Datasheet/VT86C100A03.pdf
220f2148a47SJeff Kirsher ftp://ftp.via.com.tw/public/lan/Products/NIC/VT6102/Datasheet/VT6102_021.PDF
221f2148a47SJeff Kirsher 
222f2148a47SJeff Kirsher 
223f2148a47SJeff Kirsher IVc. Errata
224f2148a47SJeff Kirsher 
225f2148a47SJeff Kirsher The VT86C100A manual is not reliable information.
226f2148a47SJeff Kirsher The 3043 chip does not handle unaligned transmit or receive buffers, resulting
227f2148a47SJeff Kirsher in significant performance degradation for bounce buffer copies on transmit
228f2148a47SJeff Kirsher and unaligned IP headers on receive.
229f2148a47SJeff Kirsher The chip does not pad to minimum transmit length.
230f2148a47SJeff Kirsher 
231f2148a47SJeff Kirsher */
232f2148a47SJeff Kirsher 
233f2148a47SJeff Kirsher 
234f2148a47SJeff Kirsher /* This table drives the PCI probe routines. It's mostly boilerplate in all
235f2148a47SJeff Kirsher    of the drivers, and will likely be provided by some future kernel.
236f2148a47SJeff Kirsher    Note the matching code -- the first table entry matchs all 56** cards but
237f2148a47SJeff Kirsher    second only the 1234 card.
238f2148a47SJeff Kirsher */
239f2148a47SJeff Kirsher 
240f2148a47SJeff Kirsher enum rhine_revs {
241f2148a47SJeff Kirsher 	VT86C100A	= 0x00,
242f2148a47SJeff Kirsher 	VTunknown0	= 0x20,
243f2148a47SJeff Kirsher 	VT6102		= 0x40,
244f2148a47SJeff Kirsher 	VT8231		= 0x50,	/* Integrated MAC */
245f2148a47SJeff Kirsher 	VT8233		= 0x60,	/* Integrated MAC */
246f2148a47SJeff Kirsher 	VT8235		= 0x74,	/* Integrated MAC */
247f2148a47SJeff Kirsher 	VT8237		= 0x78,	/* Integrated MAC */
248f2148a47SJeff Kirsher 	VTunknown1	= 0x7C,
249f2148a47SJeff Kirsher 	VT6105		= 0x80,
250f2148a47SJeff Kirsher 	VT6105_B0	= 0x83,
251f2148a47SJeff Kirsher 	VT6105L		= 0x8A,
252f2148a47SJeff Kirsher 	VT6107		= 0x8C,
253f2148a47SJeff Kirsher 	VTunknown2	= 0x8E,
254f2148a47SJeff Kirsher 	VT6105M		= 0x90,	/* Management adapter */
255f2148a47SJeff Kirsher };
256f2148a47SJeff Kirsher 
257f2148a47SJeff Kirsher enum rhine_quirks {
258f2148a47SJeff Kirsher 	rqWOL		= 0x0001,	/* Wake-On-LAN support */
259f2148a47SJeff Kirsher 	rqForceReset	= 0x0002,
260f2148a47SJeff Kirsher 	rq6patterns	= 0x0040,	/* 6 instead of 4 patterns for WOL */
261f2148a47SJeff Kirsher 	rqStatusWBRace	= 0x0080,	/* Tx Status Writeback Error possible */
262f2148a47SJeff Kirsher 	rqRhineI	= 0x0100,	/* See comment below */
263f2148a47SJeff Kirsher };
264f2148a47SJeff Kirsher /*
265f2148a47SJeff Kirsher  * rqRhineI: VT86C100A (aka Rhine-I) uses different bits to enable
266f2148a47SJeff Kirsher  * MMIO as well as for the collision counter and the Tx FIFO underflow
267f2148a47SJeff Kirsher  * indicator. In addition, Tx and Rx buffers need to 4 byte aligned.
268f2148a47SJeff Kirsher  */
269f2148a47SJeff Kirsher 
270f2148a47SJeff Kirsher /* Beware of PCI posted writes */
271f2148a47SJeff Kirsher #define IOSYNC	do { ioread8(ioaddr + StationAddr); } while (0)
272f2148a47SJeff Kirsher 
273f2148a47SJeff Kirsher static DEFINE_PCI_DEVICE_TABLE(rhine_pci_tbl) = {
274f2148a47SJeff Kirsher 	{ 0x1106, 0x3043, PCI_ANY_ID, PCI_ANY_ID, },	/* VT86C100A */
275f2148a47SJeff Kirsher 	{ 0x1106, 0x3065, PCI_ANY_ID, PCI_ANY_ID, },	/* VT6102 */
276f2148a47SJeff Kirsher 	{ 0x1106, 0x3106, PCI_ANY_ID, PCI_ANY_ID, },	/* 6105{,L,LOM} */
277f2148a47SJeff Kirsher 	{ 0x1106, 0x3053, PCI_ANY_ID, PCI_ANY_ID, },	/* VT6105M */
278f2148a47SJeff Kirsher 	{ }	/* terminate list */
279f2148a47SJeff Kirsher };
280f2148a47SJeff Kirsher MODULE_DEVICE_TABLE(pci, rhine_pci_tbl);
281f2148a47SJeff Kirsher 
282f2148a47SJeff Kirsher 
283f2148a47SJeff Kirsher /* Offsets to the device registers. */
284f2148a47SJeff Kirsher enum register_offsets {
285f2148a47SJeff Kirsher 	StationAddr=0x00, RxConfig=0x06, TxConfig=0x07, ChipCmd=0x08,
286f2148a47SJeff Kirsher 	ChipCmd1=0x09, TQWake=0x0A,
287f2148a47SJeff Kirsher 	IntrStatus=0x0C, IntrEnable=0x0E,
288f2148a47SJeff Kirsher 	MulticastFilter0=0x10, MulticastFilter1=0x14,
289f2148a47SJeff Kirsher 	RxRingPtr=0x18, TxRingPtr=0x1C, GFIFOTest=0x54,
290f2148a47SJeff Kirsher 	MIIPhyAddr=0x6C, MIIStatus=0x6D, PCIBusConfig=0x6E, PCIBusConfig1=0x6F,
291f2148a47SJeff Kirsher 	MIICmd=0x70, MIIRegAddr=0x71, MIIData=0x72, MACRegEEcsr=0x74,
292f2148a47SJeff Kirsher 	ConfigA=0x78, ConfigB=0x79, ConfigC=0x7A, ConfigD=0x7B,
293f2148a47SJeff Kirsher 	RxMissed=0x7C, RxCRCErrs=0x7E, MiscCmd=0x81,
294f2148a47SJeff Kirsher 	StickyHW=0x83, IntrStatus2=0x84,
295f2148a47SJeff Kirsher 	CamMask=0x88, CamCon=0x92, CamAddr=0x93,
296f2148a47SJeff Kirsher 	WOLcrSet=0xA0, PwcfgSet=0xA1, WOLcgSet=0xA3, WOLcrClr=0xA4,
297f2148a47SJeff Kirsher 	WOLcrClr1=0xA6, WOLcgClr=0xA7,
298f2148a47SJeff Kirsher 	PwrcsrSet=0xA8, PwrcsrSet1=0xA9, PwrcsrClr=0xAC, PwrcsrClr1=0xAD,
299f2148a47SJeff Kirsher };
300f2148a47SJeff Kirsher 
301f2148a47SJeff Kirsher /* Bits in ConfigD */
302f2148a47SJeff Kirsher enum backoff_bits {
303f2148a47SJeff Kirsher 	BackOptional=0x01, BackModify=0x02,
304f2148a47SJeff Kirsher 	BackCaptureEffect=0x04, BackRandom=0x08
305f2148a47SJeff Kirsher };
306f2148a47SJeff Kirsher 
307f2148a47SJeff Kirsher /* Bits in the TxConfig (TCR) register */
308f2148a47SJeff Kirsher enum tcr_bits {
309f2148a47SJeff Kirsher 	TCR_PQEN=0x01,
310f2148a47SJeff Kirsher 	TCR_LB0=0x02,		/* loopback[0] */
311f2148a47SJeff Kirsher 	TCR_LB1=0x04,		/* loopback[1] */
312f2148a47SJeff Kirsher 	TCR_OFSET=0x08,
313f2148a47SJeff Kirsher 	TCR_RTGOPT=0x10,
314f2148a47SJeff Kirsher 	TCR_RTFT0=0x20,
315f2148a47SJeff Kirsher 	TCR_RTFT1=0x40,
316f2148a47SJeff Kirsher 	TCR_RTSF=0x80,
317f2148a47SJeff Kirsher };
318f2148a47SJeff Kirsher 
319f2148a47SJeff Kirsher /* Bits in the CamCon (CAMC) register */
320f2148a47SJeff Kirsher enum camcon_bits {
321f2148a47SJeff Kirsher 	CAMC_CAMEN=0x01,
322f2148a47SJeff Kirsher 	CAMC_VCAMSL=0x02,
323f2148a47SJeff Kirsher 	CAMC_CAMWR=0x04,
324f2148a47SJeff Kirsher 	CAMC_CAMRD=0x08,
325f2148a47SJeff Kirsher };
326f2148a47SJeff Kirsher 
327f2148a47SJeff Kirsher /* Bits in the PCIBusConfig1 (BCR1) register */
328f2148a47SJeff Kirsher enum bcr1_bits {
329f2148a47SJeff Kirsher 	BCR1_POT0=0x01,
330f2148a47SJeff Kirsher 	BCR1_POT1=0x02,
331f2148a47SJeff Kirsher 	BCR1_POT2=0x04,
332f2148a47SJeff Kirsher 	BCR1_CTFT0=0x08,
333f2148a47SJeff Kirsher 	BCR1_CTFT1=0x10,
334f2148a47SJeff Kirsher 	BCR1_CTSF=0x20,
335f2148a47SJeff Kirsher 	BCR1_TXQNOBK=0x40,	/* for VT6105 */
336f2148a47SJeff Kirsher 	BCR1_VIDFR=0x80,	/* for VT6105 */
337f2148a47SJeff Kirsher 	BCR1_MED0=0x40,		/* for VT6102 */
338f2148a47SJeff Kirsher 	BCR1_MED1=0x80,		/* for VT6102 */
339f2148a47SJeff Kirsher };
340f2148a47SJeff Kirsher 
341f2148a47SJeff Kirsher #ifdef USE_MMIO
342f2148a47SJeff Kirsher /* Registers we check that mmio and reg are the same. */
343f2148a47SJeff Kirsher static const int mmio_verify_registers[] = {
344f2148a47SJeff Kirsher 	RxConfig, TxConfig, IntrEnable, ConfigA, ConfigB, ConfigC, ConfigD,
345f2148a47SJeff Kirsher 	0
346f2148a47SJeff Kirsher };
347f2148a47SJeff Kirsher #endif
348f2148a47SJeff Kirsher 
349f2148a47SJeff Kirsher /* Bits in the interrupt status/mask registers. */
350f2148a47SJeff Kirsher enum intr_status_bits {
351*7ab87ff4SFrancois Romieu 	IntrRxDone	= 0x0001,
352*7ab87ff4SFrancois Romieu 	IntrTxDone	= 0x0002,
353*7ab87ff4SFrancois Romieu 	IntrRxErr	= 0x0004,
354*7ab87ff4SFrancois Romieu 	IntrTxError	= 0x0008,
355*7ab87ff4SFrancois Romieu 	IntrRxEmpty	= 0x0020,
356f2148a47SJeff Kirsher 	IntrPCIErr	= 0x0040,
357*7ab87ff4SFrancois Romieu 	IntrStatsMax	= 0x0080,
358*7ab87ff4SFrancois Romieu 	IntrRxEarly	= 0x0100,
359*7ab87ff4SFrancois Romieu 	IntrTxUnderrun	= 0x0210,
360*7ab87ff4SFrancois Romieu 	IntrRxOverflow	= 0x0400,
361*7ab87ff4SFrancois Romieu 	IntrRxDropped	= 0x0800,
362*7ab87ff4SFrancois Romieu 	IntrRxNoBuf	= 0x1000,
363*7ab87ff4SFrancois Romieu 	IntrTxAborted	= 0x2000,
364*7ab87ff4SFrancois Romieu 	IntrLinkChange	= 0x4000,
365f2148a47SJeff Kirsher 	IntrRxWakeUp	= 0x8000,
366f2148a47SJeff Kirsher 	IntrTxDescRace		= 0x080000,	/* mapped from IntrStatus2 */
367*7ab87ff4SFrancois Romieu 	IntrNormalSummary	= IntrRxDone | IntrTxDone,
368*7ab87ff4SFrancois Romieu 	IntrTxErrSummary	= IntrTxDescRace | IntrTxAborted | IntrTxError |
369*7ab87ff4SFrancois Romieu 				  IntrTxUnderrun,
370f2148a47SJeff Kirsher };
371f2148a47SJeff Kirsher 
372f2148a47SJeff Kirsher /* Bits in WOLcrSet/WOLcrClr and PwrcsrSet/PwrcsrClr */
373f2148a47SJeff Kirsher enum wol_bits {
374f2148a47SJeff Kirsher 	WOLucast	= 0x10,
375f2148a47SJeff Kirsher 	WOLmagic	= 0x20,
376f2148a47SJeff Kirsher 	WOLbmcast	= 0x30,
377f2148a47SJeff Kirsher 	WOLlnkon	= 0x40,
378f2148a47SJeff Kirsher 	WOLlnkoff	= 0x80,
379f2148a47SJeff Kirsher };
380f2148a47SJeff Kirsher 
381f2148a47SJeff Kirsher /* The Rx and Tx buffer descriptors. */
382f2148a47SJeff Kirsher struct rx_desc {
383f2148a47SJeff Kirsher 	__le32 rx_status;
384f2148a47SJeff Kirsher 	__le32 desc_length; /* Chain flag, Buffer/frame length */
385f2148a47SJeff Kirsher 	__le32 addr;
386f2148a47SJeff Kirsher 	__le32 next_desc;
387f2148a47SJeff Kirsher };
388f2148a47SJeff Kirsher struct tx_desc {
389f2148a47SJeff Kirsher 	__le32 tx_status;
390f2148a47SJeff Kirsher 	__le32 desc_length; /* Chain flag, Tx Config, Frame length */
391f2148a47SJeff Kirsher 	__le32 addr;
392f2148a47SJeff Kirsher 	__le32 next_desc;
393f2148a47SJeff Kirsher };
394f2148a47SJeff Kirsher 
395f2148a47SJeff Kirsher /* Initial value for tx_desc.desc_length, Buffer size goes to bits 0-10 */
396f2148a47SJeff Kirsher #define TXDESC		0x00e08000
397f2148a47SJeff Kirsher 
398f2148a47SJeff Kirsher enum rx_status_bits {
399f2148a47SJeff Kirsher 	RxOK=0x8000, RxWholePkt=0x0300, RxErr=0x008F
400f2148a47SJeff Kirsher };
401f2148a47SJeff Kirsher 
402f2148a47SJeff Kirsher /* Bits in *_desc.*_status */
403f2148a47SJeff Kirsher enum desc_status_bits {
404f2148a47SJeff Kirsher 	DescOwn=0x80000000
405f2148a47SJeff Kirsher };
406f2148a47SJeff Kirsher 
407f2148a47SJeff Kirsher /* Bits in *_desc.*_length */
408f2148a47SJeff Kirsher enum desc_length_bits {
409f2148a47SJeff Kirsher 	DescTag=0x00010000
410f2148a47SJeff Kirsher };
411f2148a47SJeff Kirsher 
412f2148a47SJeff Kirsher /* Bits in ChipCmd. */
413f2148a47SJeff Kirsher enum chip_cmd_bits {
414f2148a47SJeff Kirsher 	CmdInit=0x01, CmdStart=0x02, CmdStop=0x04, CmdRxOn=0x08,
415f2148a47SJeff Kirsher 	CmdTxOn=0x10, Cmd1TxDemand=0x20, CmdRxDemand=0x40,
416f2148a47SJeff Kirsher 	Cmd1EarlyRx=0x01, Cmd1EarlyTx=0x02, Cmd1FDuplex=0x04,
417f2148a47SJeff Kirsher 	Cmd1NoTxPoll=0x08, Cmd1Reset=0x80,
418f2148a47SJeff Kirsher };
419f2148a47SJeff Kirsher 
420f2148a47SJeff Kirsher struct rhine_private {
421f2148a47SJeff Kirsher 	/* Bit mask for configured VLAN ids */
422f2148a47SJeff Kirsher 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
423f2148a47SJeff Kirsher 
424f2148a47SJeff Kirsher 	/* Descriptor rings */
425f2148a47SJeff Kirsher 	struct rx_desc *rx_ring;
426f2148a47SJeff Kirsher 	struct tx_desc *tx_ring;
427f2148a47SJeff Kirsher 	dma_addr_t rx_ring_dma;
428f2148a47SJeff Kirsher 	dma_addr_t tx_ring_dma;
429f2148a47SJeff Kirsher 
430f2148a47SJeff Kirsher 	/* The addresses of receive-in-place skbuffs. */
431f2148a47SJeff Kirsher 	struct sk_buff *rx_skbuff[RX_RING_SIZE];
432f2148a47SJeff Kirsher 	dma_addr_t rx_skbuff_dma[RX_RING_SIZE];
433f2148a47SJeff Kirsher 
434f2148a47SJeff Kirsher 	/* The saved address of a sent-in-place packet/buffer, for later free(). */
435f2148a47SJeff Kirsher 	struct sk_buff *tx_skbuff[TX_RING_SIZE];
436f2148a47SJeff Kirsher 	dma_addr_t tx_skbuff_dma[TX_RING_SIZE];
437f2148a47SJeff Kirsher 
438f2148a47SJeff Kirsher 	/* Tx bounce buffers (Rhine-I only) */
439f2148a47SJeff Kirsher 	unsigned char *tx_buf[TX_RING_SIZE];
440f2148a47SJeff Kirsher 	unsigned char *tx_bufs;
441f2148a47SJeff Kirsher 	dma_addr_t tx_bufs_dma;
442f2148a47SJeff Kirsher 
443f2148a47SJeff Kirsher 	struct pci_dev *pdev;
444f2148a47SJeff Kirsher 	long pioaddr;
445f2148a47SJeff Kirsher 	struct net_device *dev;
446f2148a47SJeff Kirsher 	struct napi_struct napi;
447f2148a47SJeff Kirsher 	spinlock_t lock;
448*7ab87ff4SFrancois Romieu 	struct mutex task_lock;
449*7ab87ff4SFrancois Romieu 	bool task_enable;
450*7ab87ff4SFrancois Romieu 	struct work_struct slow_event_task;
451f2148a47SJeff Kirsher 	struct work_struct reset_task;
452f2148a47SJeff Kirsher 
453f2148a47SJeff Kirsher 	/* Frequently used values: keep some adjacent for cache effect. */
454f2148a47SJeff Kirsher 	u32 quirks;
455f2148a47SJeff Kirsher 	struct rx_desc *rx_head_desc;
456f2148a47SJeff Kirsher 	unsigned int cur_rx, dirty_rx;	/* Producer/consumer ring indices */
457f2148a47SJeff Kirsher 	unsigned int cur_tx, dirty_tx;
458f2148a47SJeff Kirsher 	unsigned int rx_buf_sz;		/* Based on MTU+slack. */
459f2148a47SJeff Kirsher 	u8 wolopts;
460f2148a47SJeff Kirsher 
461f2148a47SJeff Kirsher 	u8 tx_thresh, rx_thresh;
462f2148a47SJeff Kirsher 
463f2148a47SJeff Kirsher 	struct mii_if_info mii_if;
464f2148a47SJeff Kirsher 	void __iomem *base;
465f2148a47SJeff Kirsher };
466f2148a47SJeff Kirsher 
467f2148a47SJeff Kirsher #define BYTE_REG_BITS_ON(x, p)      do { iowrite8((ioread8((p))|(x)), (p)); } while (0)
468f2148a47SJeff Kirsher #define WORD_REG_BITS_ON(x, p)      do { iowrite16((ioread16((p))|(x)), (p)); } while (0)
469f2148a47SJeff Kirsher #define DWORD_REG_BITS_ON(x, p)     do { iowrite32((ioread32((p))|(x)), (p)); } while (0)
470f2148a47SJeff Kirsher 
471f2148a47SJeff Kirsher #define BYTE_REG_BITS_IS_ON(x, p)   (ioread8((p)) & (x))
472f2148a47SJeff Kirsher #define WORD_REG_BITS_IS_ON(x, p)   (ioread16((p)) & (x))
473f2148a47SJeff Kirsher #define DWORD_REG_BITS_IS_ON(x, p)  (ioread32((p)) & (x))
474f2148a47SJeff Kirsher 
475f2148a47SJeff Kirsher #define BYTE_REG_BITS_OFF(x, p)     do { iowrite8(ioread8((p)) & (~(x)), (p)); } while (0)
476f2148a47SJeff Kirsher #define WORD_REG_BITS_OFF(x, p)     do { iowrite16(ioread16((p)) & (~(x)), (p)); } while (0)
477f2148a47SJeff Kirsher #define DWORD_REG_BITS_OFF(x, p)    do { iowrite32(ioread32((p)) & (~(x)), (p)); } while (0)
478f2148a47SJeff Kirsher 
479f2148a47SJeff Kirsher #define BYTE_REG_BITS_SET(x, m, p)   do { iowrite8((ioread8((p)) & (~(m)))|(x), (p)); } while (0)
480f2148a47SJeff Kirsher #define WORD_REG_BITS_SET(x, m, p)   do { iowrite16((ioread16((p)) & (~(m)))|(x), (p)); } while (0)
481f2148a47SJeff Kirsher #define DWORD_REG_BITS_SET(x, m, p)  do { iowrite32((ioread32((p)) & (~(m)))|(x), (p)); } while (0)
482f2148a47SJeff Kirsher 
483f2148a47SJeff Kirsher 
484f2148a47SJeff Kirsher static int  mdio_read(struct net_device *dev, int phy_id, int location);
485f2148a47SJeff Kirsher static void mdio_write(struct net_device *dev, int phy_id, int location, int value);
486f2148a47SJeff Kirsher static int  rhine_open(struct net_device *dev);
487f2148a47SJeff Kirsher static void rhine_reset_task(struct work_struct *work);
488*7ab87ff4SFrancois Romieu static void rhine_slow_event_task(struct work_struct *work);
489f2148a47SJeff Kirsher static void rhine_tx_timeout(struct net_device *dev);
490f2148a47SJeff Kirsher static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
491f2148a47SJeff Kirsher 				  struct net_device *dev);
492f2148a47SJeff Kirsher static irqreturn_t rhine_interrupt(int irq, void *dev_instance);
493f2148a47SJeff Kirsher static void rhine_tx(struct net_device *dev);
494f2148a47SJeff Kirsher static int rhine_rx(struct net_device *dev, int limit);
495f2148a47SJeff Kirsher static void rhine_set_rx_mode(struct net_device *dev);
496f2148a47SJeff Kirsher static struct net_device_stats *rhine_get_stats(struct net_device *dev);
497f2148a47SJeff Kirsher static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
498f2148a47SJeff Kirsher static const struct ethtool_ops netdev_ethtool_ops;
499f2148a47SJeff Kirsher static int  rhine_close(struct net_device *dev);
5008e586137SJiri Pirko static int rhine_vlan_rx_add_vid(struct net_device *dev, unsigned short vid);
5018e586137SJiri Pirko static int rhine_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid);
502*7ab87ff4SFrancois Romieu static void rhine_restart_tx(struct net_device *dev);
503f2148a47SJeff Kirsher 
504f2148a47SJeff Kirsher #define RHINE_WAIT_FOR(condition)				\
505f2148a47SJeff Kirsher do {								\
506f2148a47SJeff Kirsher 	int i = 1024;						\
507f2148a47SJeff Kirsher 	while (!(condition) && --i)				\
508f2148a47SJeff Kirsher 		;						\
509f2148a47SJeff Kirsher 	if (debug > 1 && i < 512)				\
510f2148a47SJeff Kirsher 		pr_info("%4d cycles used @ %s:%d\n",		\
511f2148a47SJeff Kirsher 			1024 - i, __func__, __LINE__);		\
512f2148a47SJeff Kirsher } while (0)
513f2148a47SJeff Kirsher 
514a20a28bcSFrancois Romieu static u32 rhine_get_events(struct rhine_private *rp)
515f2148a47SJeff Kirsher {
516f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
517f2148a47SJeff Kirsher 	u32 intr_status;
518f2148a47SJeff Kirsher 
519f2148a47SJeff Kirsher 	intr_status = ioread16(ioaddr + IntrStatus);
520f2148a47SJeff Kirsher 	/* On Rhine-II, Bit 3 indicates Tx descriptor write-back race. */
521f2148a47SJeff Kirsher 	if (rp->quirks & rqStatusWBRace)
522f2148a47SJeff Kirsher 		intr_status |= ioread8(ioaddr + IntrStatus2) << 16;
523f2148a47SJeff Kirsher 	return intr_status;
524f2148a47SJeff Kirsher }
525f2148a47SJeff Kirsher 
526a20a28bcSFrancois Romieu static void rhine_ack_events(struct rhine_private *rp, u32 mask)
527a20a28bcSFrancois Romieu {
528a20a28bcSFrancois Romieu 	void __iomem *ioaddr = rp->base;
529a20a28bcSFrancois Romieu 
530a20a28bcSFrancois Romieu 	if (rp->quirks & rqStatusWBRace)
531a20a28bcSFrancois Romieu 		iowrite8(mask >> 16, ioaddr + IntrStatus2);
532a20a28bcSFrancois Romieu 	iowrite16(mask, ioaddr + IntrStatus);
533*7ab87ff4SFrancois Romieu 	mmiowb();
534a20a28bcSFrancois Romieu }
535a20a28bcSFrancois Romieu 
536f2148a47SJeff Kirsher /*
537f2148a47SJeff Kirsher  * Get power related registers into sane state.
538f2148a47SJeff Kirsher  * Notify user about past WOL event.
539f2148a47SJeff Kirsher  */
540f2148a47SJeff Kirsher static void rhine_power_init(struct net_device *dev)
541f2148a47SJeff Kirsher {
542f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
543f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
544f2148a47SJeff Kirsher 	u16 wolstat;
545f2148a47SJeff Kirsher 
546f2148a47SJeff Kirsher 	if (rp->quirks & rqWOL) {
547f2148a47SJeff Kirsher 		/* Make sure chip is in power state D0 */
548f2148a47SJeff Kirsher 		iowrite8(ioread8(ioaddr + StickyHW) & 0xFC, ioaddr + StickyHW);
549f2148a47SJeff Kirsher 
550f2148a47SJeff Kirsher 		/* Disable "force PME-enable" */
551f2148a47SJeff Kirsher 		iowrite8(0x80, ioaddr + WOLcgClr);
552f2148a47SJeff Kirsher 
553f2148a47SJeff Kirsher 		/* Clear power-event config bits (WOL) */
554f2148a47SJeff Kirsher 		iowrite8(0xFF, ioaddr + WOLcrClr);
555f2148a47SJeff Kirsher 		/* More recent cards can manage two additional patterns */
556f2148a47SJeff Kirsher 		if (rp->quirks & rq6patterns)
557f2148a47SJeff Kirsher 			iowrite8(0x03, ioaddr + WOLcrClr1);
558f2148a47SJeff Kirsher 
559f2148a47SJeff Kirsher 		/* Save power-event status bits */
560f2148a47SJeff Kirsher 		wolstat = ioread8(ioaddr + PwrcsrSet);
561f2148a47SJeff Kirsher 		if (rp->quirks & rq6patterns)
562f2148a47SJeff Kirsher 			wolstat |= (ioread8(ioaddr + PwrcsrSet1) & 0x03) << 8;
563f2148a47SJeff Kirsher 
564f2148a47SJeff Kirsher 		/* Clear power-event status bits */
565f2148a47SJeff Kirsher 		iowrite8(0xFF, ioaddr + PwrcsrClr);
566f2148a47SJeff Kirsher 		if (rp->quirks & rq6patterns)
567f2148a47SJeff Kirsher 			iowrite8(0x03, ioaddr + PwrcsrClr1);
568f2148a47SJeff Kirsher 
569f2148a47SJeff Kirsher 		if (wolstat) {
570f2148a47SJeff Kirsher 			char *reason;
571f2148a47SJeff Kirsher 			switch (wolstat) {
572f2148a47SJeff Kirsher 			case WOLmagic:
573f2148a47SJeff Kirsher 				reason = "Magic packet";
574f2148a47SJeff Kirsher 				break;
575f2148a47SJeff Kirsher 			case WOLlnkon:
576f2148a47SJeff Kirsher 				reason = "Link went up";
577f2148a47SJeff Kirsher 				break;
578f2148a47SJeff Kirsher 			case WOLlnkoff:
579f2148a47SJeff Kirsher 				reason = "Link went down";
580f2148a47SJeff Kirsher 				break;
581f2148a47SJeff Kirsher 			case WOLucast:
582f2148a47SJeff Kirsher 				reason = "Unicast packet";
583f2148a47SJeff Kirsher 				break;
584f2148a47SJeff Kirsher 			case WOLbmcast:
585f2148a47SJeff Kirsher 				reason = "Multicast/broadcast packet";
586f2148a47SJeff Kirsher 				break;
587f2148a47SJeff Kirsher 			default:
588f2148a47SJeff Kirsher 				reason = "Unknown";
589f2148a47SJeff Kirsher 			}
590f2148a47SJeff Kirsher 			netdev_info(dev, "Woke system up. Reason: %s\n",
591f2148a47SJeff Kirsher 				    reason);
592f2148a47SJeff Kirsher 		}
593f2148a47SJeff Kirsher 	}
594f2148a47SJeff Kirsher }
595f2148a47SJeff Kirsher 
596f2148a47SJeff Kirsher static void rhine_chip_reset(struct net_device *dev)
597f2148a47SJeff Kirsher {
598f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
599f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
600f2148a47SJeff Kirsher 
601f2148a47SJeff Kirsher 	iowrite8(Cmd1Reset, ioaddr + ChipCmd1);
602f2148a47SJeff Kirsher 	IOSYNC;
603f2148a47SJeff Kirsher 
604f2148a47SJeff Kirsher 	if (ioread8(ioaddr + ChipCmd1) & Cmd1Reset) {
605f2148a47SJeff Kirsher 		netdev_info(dev, "Reset not complete yet. Trying harder.\n");
606f2148a47SJeff Kirsher 
607f2148a47SJeff Kirsher 		/* Force reset */
608f2148a47SJeff Kirsher 		if (rp->quirks & rqForceReset)
609f2148a47SJeff Kirsher 			iowrite8(0x40, ioaddr + MiscCmd);
610f2148a47SJeff Kirsher 
611f2148a47SJeff Kirsher 		/* Reset can take somewhat longer (rare) */
612f2148a47SJeff Kirsher 		RHINE_WAIT_FOR(!(ioread8(ioaddr + ChipCmd1) & Cmd1Reset));
613f2148a47SJeff Kirsher 	}
614f2148a47SJeff Kirsher 
615f2148a47SJeff Kirsher 	if (debug > 1)
616f2148a47SJeff Kirsher 		netdev_info(dev, "Reset %s\n",
617f2148a47SJeff Kirsher 			    (ioread8(ioaddr + ChipCmd1) & Cmd1Reset) ?
618f2148a47SJeff Kirsher 			    "failed" : "succeeded");
619f2148a47SJeff Kirsher }
620f2148a47SJeff Kirsher 
621f2148a47SJeff Kirsher #ifdef USE_MMIO
622f2148a47SJeff Kirsher static void enable_mmio(long pioaddr, u32 quirks)
623f2148a47SJeff Kirsher {
624f2148a47SJeff Kirsher 	int n;
625f2148a47SJeff Kirsher 	if (quirks & rqRhineI) {
626f2148a47SJeff Kirsher 		/* More recent docs say that this bit is reserved ... */
627f2148a47SJeff Kirsher 		n = inb(pioaddr + ConfigA) | 0x20;
628f2148a47SJeff Kirsher 		outb(n, pioaddr + ConfigA);
629f2148a47SJeff Kirsher 	} else {
630f2148a47SJeff Kirsher 		n = inb(pioaddr + ConfigD) | 0x80;
631f2148a47SJeff Kirsher 		outb(n, pioaddr + ConfigD);
632f2148a47SJeff Kirsher 	}
633f2148a47SJeff Kirsher }
634f2148a47SJeff Kirsher #endif
635f2148a47SJeff Kirsher 
636f2148a47SJeff Kirsher /*
637f2148a47SJeff Kirsher  * Loads bytes 0x00-0x05, 0x6E-0x6F, 0x78-0x7B from EEPROM
638f2148a47SJeff Kirsher  * (plus 0x6C for Rhine-I/II)
639f2148a47SJeff Kirsher  */
640f2148a47SJeff Kirsher static void __devinit rhine_reload_eeprom(long pioaddr, struct net_device *dev)
641f2148a47SJeff Kirsher {
642f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
643f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
644f2148a47SJeff Kirsher 
645f2148a47SJeff Kirsher 	outb(0x20, pioaddr + MACRegEEcsr);
646f2148a47SJeff Kirsher 	RHINE_WAIT_FOR(!(inb(pioaddr + MACRegEEcsr) & 0x20));
647f2148a47SJeff Kirsher 
648f2148a47SJeff Kirsher #ifdef USE_MMIO
649f2148a47SJeff Kirsher 	/*
650f2148a47SJeff Kirsher 	 * Reloading from EEPROM overwrites ConfigA-D, so we must re-enable
651f2148a47SJeff Kirsher 	 * MMIO. If reloading EEPROM was done first this could be avoided, but
652f2148a47SJeff Kirsher 	 * it is not known if that still works with the "win98-reboot" problem.
653f2148a47SJeff Kirsher 	 */
654f2148a47SJeff Kirsher 	enable_mmio(pioaddr, rp->quirks);
655f2148a47SJeff Kirsher #endif
656f2148a47SJeff Kirsher 
657f2148a47SJeff Kirsher 	/* Turn off EEPROM-controlled wake-up (magic packet) */
658f2148a47SJeff Kirsher 	if (rp->quirks & rqWOL)
659f2148a47SJeff Kirsher 		iowrite8(ioread8(ioaddr + ConfigA) & 0xFC, ioaddr + ConfigA);
660f2148a47SJeff Kirsher 
661f2148a47SJeff Kirsher }
662f2148a47SJeff Kirsher 
663f2148a47SJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
664f2148a47SJeff Kirsher static void rhine_poll(struct net_device *dev)
665f2148a47SJeff Kirsher {
666f2148a47SJeff Kirsher 	disable_irq(dev->irq);
667f2148a47SJeff Kirsher 	rhine_interrupt(dev->irq, (void *)dev);
668f2148a47SJeff Kirsher 	enable_irq(dev->irq);
669f2148a47SJeff Kirsher }
670f2148a47SJeff Kirsher #endif
671f2148a47SJeff Kirsher 
672269f3114SFrancois Romieu static void rhine_kick_tx_threshold(struct rhine_private *rp)
673269f3114SFrancois Romieu {
674269f3114SFrancois Romieu 	if (rp->tx_thresh < 0xe0) {
675269f3114SFrancois Romieu 		void __iomem *ioaddr = rp->base;
676269f3114SFrancois Romieu 
677269f3114SFrancois Romieu 		rp->tx_thresh += 0x20;
678269f3114SFrancois Romieu 		BYTE_REG_BITS_SET(rp->tx_thresh, 0x80, ioaddr + TxConfig);
679269f3114SFrancois Romieu 	}
680269f3114SFrancois Romieu }
681269f3114SFrancois Romieu 
682*7ab87ff4SFrancois Romieu static void rhine_tx_err(struct rhine_private *rp, u32 status)
683*7ab87ff4SFrancois Romieu {
684*7ab87ff4SFrancois Romieu 	struct net_device *dev = rp->dev;
685*7ab87ff4SFrancois Romieu 
686*7ab87ff4SFrancois Romieu 	if (status & IntrTxAborted) {
687*7ab87ff4SFrancois Romieu 		if (debug > 1)
688*7ab87ff4SFrancois Romieu 			netdev_info(dev, "Abort %08x, frame dropped\n", status);
689*7ab87ff4SFrancois Romieu 	}
690*7ab87ff4SFrancois Romieu 
691*7ab87ff4SFrancois Romieu 	if (status & IntrTxUnderrun) {
692*7ab87ff4SFrancois Romieu 		rhine_kick_tx_threshold(rp);
693*7ab87ff4SFrancois Romieu 		if (debug > 1)
694*7ab87ff4SFrancois Romieu 			netdev_info(dev, "Transmitter underrun, Tx threshold now %02x\n",
695*7ab87ff4SFrancois Romieu 				    rp->tx_thresh);
696*7ab87ff4SFrancois Romieu 	}
697*7ab87ff4SFrancois Romieu 
698*7ab87ff4SFrancois Romieu 	if (status & IntrTxDescRace) {
699*7ab87ff4SFrancois Romieu 		if (debug > 2)
700*7ab87ff4SFrancois Romieu 			netdev_info(dev, "Tx descriptor write-back race\n");
701*7ab87ff4SFrancois Romieu 	}
702*7ab87ff4SFrancois Romieu 
703*7ab87ff4SFrancois Romieu 	if ((status & IntrTxError) &&
704*7ab87ff4SFrancois Romieu 	    (status & (IntrTxAborted | IntrTxUnderrun | IntrTxDescRace)) == 0) {
705*7ab87ff4SFrancois Romieu 		rhine_kick_tx_threshold(rp);
706*7ab87ff4SFrancois Romieu 		if (debug > 1)
707*7ab87ff4SFrancois Romieu 			netdev_info(dev, "Unspecified error. Tx threshold now %02x\n",
708*7ab87ff4SFrancois Romieu 				    rp->tx_thresh);
709*7ab87ff4SFrancois Romieu 	}
710*7ab87ff4SFrancois Romieu 
711*7ab87ff4SFrancois Romieu 	rhine_restart_tx(dev);
712*7ab87ff4SFrancois Romieu }
713*7ab87ff4SFrancois Romieu 
714*7ab87ff4SFrancois Romieu static void rhine_update_rx_crc_and_missed_errord(struct rhine_private *rp)
715*7ab87ff4SFrancois Romieu {
716*7ab87ff4SFrancois Romieu 	void __iomem *ioaddr = rp->base;
717*7ab87ff4SFrancois Romieu 	struct net_device_stats *stats = &rp->dev->stats;
718*7ab87ff4SFrancois Romieu 
719*7ab87ff4SFrancois Romieu 	stats->rx_crc_errors    += ioread16(ioaddr + RxCRCErrs);
720*7ab87ff4SFrancois Romieu 	stats->rx_missed_errors += ioread16(ioaddr + RxMissed);
721*7ab87ff4SFrancois Romieu 
722*7ab87ff4SFrancois Romieu 	/*
723*7ab87ff4SFrancois Romieu 	 * Clears the "tally counters" for CRC errors and missed frames(?).
724*7ab87ff4SFrancois Romieu 	 * It has been reported that some chips need a write of 0 to clear
725*7ab87ff4SFrancois Romieu 	 * these, for others the counters are set to 1 when written to and
726*7ab87ff4SFrancois Romieu 	 * instead cleared when read. So we clear them both ways ...
727*7ab87ff4SFrancois Romieu 	 */
728*7ab87ff4SFrancois Romieu 	iowrite32(0, ioaddr + RxMissed);
729*7ab87ff4SFrancois Romieu 	ioread16(ioaddr + RxCRCErrs);
730*7ab87ff4SFrancois Romieu 	ioread16(ioaddr + RxMissed);
731*7ab87ff4SFrancois Romieu }
732*7ab87ff4SFrancois Romieu 
733*7ab87ff4SFrancois Romieu #define RHINE_EVENT_NAPI_RX	(IntrRxDone | \
734*7ab87ff4SFrancois Romieu 				 IntrRxErr | \
735*7ab87ff4SFrancois Romieu 				 IntrRxEmpty | \
736*7ab87ff4SFrancois Romieu 				 IntrRxOverflow	| \
737*7ab87ff4SFrancois Romieu 				 IntrRxDropped | \
738*7ab87ff4SFrancois Romieu 				 IntrRxNoBuf | \
739*7ab87ff4SFrancois Romieu 				 IntrRxWakeUp)
740*7ab87ff4SFrancois Romieu 
741*7ab87ff4SFrancois Romieu #define RHINE_EVENT_NAPI_TX_ERR	(IntrTxError | \
742*7ab87ff4SFrancois Romieu 				 IntrTxAborted | \
743*7ab87ff4SFrancois Romieu 				 IntrTxUnderrun | \
744*7ab87ff4SFrancois Romieu 				 IntrTxDescRace)
745*7ab87ff4SFrancois Romieu #define RHINE_EVENT_NAPI_TX	(IntrTxDone | RHINE_EVENT_NAPI_TX_ERR)
746*7ab87ff4SFrancois Romieu 
747*7ab87ff4SFrancois Romieu #define RHINE_EVENT_NAPI	(RHINE_EVENT_NAPI_RX | \
748*7ab87ff4SFrancois Romieu 				 RHINE_EVENT_NAPI_TX | \
749*7ab87ff4SFrancois Romieu 				 IntrStatsMax)
750*7ab87ff4SFrancois Romieu #define RHINE_EVENT_SLOW	(IntrPCIErr | IntrLinkChange)
751*7ab87ff4SFrancois Romieu #define RHINE_EVENT		(RHINE_EVENT_NAPI | RHINE_EVENT_SLOW)
752*7ab87ff4SFrancois Romieu 
753f2148a47SJeff Kirsher static int rhine_napipoll(struct napi_struct *napi, int budget)
754f2148a47SJeff Kirsher {
755f2148a47SJeff Kirsher 	struct rhine_private *rp = container_of(napi, struct rhine_private, napi);
756f2148a47SJeff Kirsher 	struct net_device *dev = rp->dev;
757f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
758*7ab87ff4SFrancois Romieu 	u16 enable_mask = RHINE_EVENT & 0xffff;
759*7ab87ff4SFrancois Romieu 	int work_done = 0;
760*7ab87ff4SFrancois Romieu 	u32 status;
761f2148a47SJeff Kirsher 
762*7ab87ff4SFrancois Romieu 	status = rhine_get_events(rp);
763*7ab87ff4SFrancois Romieu 	rhine_ack_events(rp, status & ~RHINE_EVENT_SLOW);
764*7ab87ff4SFrancois Romieu 
765*7ab87ff4SFrancois Romieu 	if (status & RHINE_EVENT_NAPI_RX)
766*7ab87ff4SFrancois Romieu 		work_done += rhine_rx(dev, budget);
767*7ab87ff4SFrancois Romieu 
768*7ab87ff4SFrancois Romieu 	if (status & RHINE_EVENT_NAPI_TX) {
769*7ab87ff4SFrancois Romieu 		if (status & RHINE_EVENT_NAPI_TX_ERR) {
770*7ab87ff4SFrancois Romieu 			u8 cmd;
771*7ab87ff4SFrancois Romieu 
772*7ab87ff4SFrancois Romieu 			/* Avoid scavenging before Tx engine turned off */
773*7ab87ff4SFrancois Romieu 			RHINE_WAIT_FOR(!(ioread8(ioaddr + ChipCmd) & CmdTxOn));
774*7ab87ff4SFrancois Romieu 			cmd = ioread8(ioaddr + ChipCmd);
775*7ab87ff4SFrancois Romieu 			if ((cmd & CmdTxOn) && (debug > 2)) {
776*7ab87ff4SFrancois Romieu 				netdev_warn(dev, "%s: Tx engine still on\n",
777*7ab87ff4SFrancois Romieu 					    __func__);
778*7ab87ff4SFrancois Romieu 			}
779*7ab87ff4SFrancois Romieu 		}
780*7ab87ff4SFrancois Romieu 		rhine_tx(dev);
781*7ab87ff4SFrancois Romieu 
782*7ab87ff4SFrancois Romieu 		if (status & RHINE_EVENT_NAPI_TX_ERR)
783*7ab87ff4SFrancois Romieu 			rhine_tx_err(rp, status);
784*7ab87ff4SFrancois Romieu 	}
785*7ab87ff4SFrancois Romieu 
786*7ab87ff4SFrancois Romieu 	if (status & IntrStatsMax) {
787*7ab87ff4SFrancois Romieu 		spin_lock(&rp->lock);
788*7ab87ff4SFrancois Romieu 		rhine_update_rx_crc_and_missed_errord(rp);
789*7ab87ff4SFrancois Romieu 		spin_unlock(&rp->lock);
790*7ab87ff4SFrancois Romieu 	}
791*7ab87ff4SFrancois Romieu 
792*7ab87ff4SFrancois Romieu 	if (status & RHINE_EVENT_SLOW) {
793*7ab87ff4SFrancois Romieu 		enable_mask &= ~RHINE_EVENT_SLOW;
794*7ab87ff4SFrancois Romieu 		schedule_work(&rp->slow_event_task);
795*7ab87ff4SFrancois Romieu 	}
796f2148a47SJeff Kirsher 
797f2148a47SJeff Kirsher 	if (work_done < budget) {
798f2148a47SJeff Kirsher 		napi_complete(napi);
799*7ab87ff4SFrancois Romieu 		iowrite16(enable_mask, ioaddr + IntrEnable);
800*7ab87ff4SFrancois Romieu 		mmiowb();
801f2148a47SJeff Kirsher 	}
802f2148a47SJeff Kirsher 	return work_done;
803f2148a47SJeff Kirsher }
804f2148a47SJeff Kirsher 
805f2148a47SJeff Kirsher static void __devinit rhine_hw_init(struct net_device *dev, long pioaddr)
806f2148a47SJeff Kirsher {
807f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
808f2148a47SJeff Kirsher 
809f2148a47SJeff Kirsher 	/* Reset the chip to erase previous misconfiguration. */
810f2148a47SJeff Kirsher 	rhine_chip_reset(dev);
811f2148a47SJeff Kirsher 
812f2148a47SJeff Kirsher 	/* Rhine-I needs extra time to recuperate before EEPROM reload */
813f2148a47SJeff Kirsher 	if (rp->quirks & rqRhineI)
814f2148a47SJeff Kirsher 		msleep(5);
815f2148a47SJeff Kirsher 
816f2148a47SJeff Kirsher 	/* Reload EEPROM controlled bytes cleared by soft reset */
817f2148a47SJeff Kirsher 	rhine_reload_eeprom(pioaddr, dev);
818f2148a47SJeff Kirsher }
819f2148a47SJeff Kirsher 
820f2148a47SJeff Kirsher static const struct net_device_ops rhine_netdev_ops = {
821f2148a47SJeff Kirsher 	.ndo_open		 = rhine_open,
822f2148a47SJeff Kirsher 	.ndo_stop		 = rhine_close,
823f2148a47SJeff Kirsher 	.ndo_start_xmit		 = rhine_start_tx,
824f2148a47SJeff Kirsher 	.ndo_get_stats		 = rhine_get_stats,
825afc4b13dSJiri Pirko 	.ndo_set_rx_mode	 = rhine_set_rx_mode,
826f2148a47SJeff Kirsher 	.ndo_change_mtu		 = eth_change_mtu,
827f2148a47SJeff Kirsher 	.ndo_validate_addr	 = eth_validate_addr,
828f2148a47SJeff Kirsher 	.ndo_set_mac_address 	 = eth_mac_addr,
829f2148a47SJeff Kirsher 	.ndo_do_ioctl		 = netdev_ioctl,
830f2148a47SJeff Kirsher 	.ndo_tx_timeout 	 = rhine_tx_timeout,
831f2148a47SJeff Kirsher 	.ndo_vlan_rx_add_vid	 = rhine_vlan_rx_add_vid,
832f2148a47SJeff Kirsher 	.ndo_vlan_rx_kill_vid	 = rhine_vlan_rx_kill_vid,
833f2148a47SJeff Kirsher #ifdef CONFIG_NET_POLL_CONTROLLER
834f2148a47SJeff Kirsher 	.ndo_poll_controller	 = rhine_poll,
835f2148a47SJeff Kirsher #endif
836f2148a47SJeff Kirsher };
837f2148a47SJeff Kirsher 
838f2148a47SJeff Kirsher static int __devinit rhine_init_one(struct pci_dev *pdev,
839f2148a47SJeff Kirsher 				    const struct pci_device_id *ent)
840f2148a47SJeff Kirsher {
841f2148a47SJeff Kirsher 	struct net_device *dev;
842f2148a47SJeff Kirsher 	struct rhine_private *rp;
843f2148a47SJeff Kirsher 	int i, rc;
844f2148a47SJeff Kirsher 	u32 quirks;
845f2148a47SJeff Kirsher 	long pioaddr;
846f2148a47SJeff Kirsher 	long memaddr;
847f2148a47SJeff Kirsher 	void __iomem *ioaddr;
848f2148a47SJeff Kirsher 	int io_size, phy_id;
849f2148a47SJeff Kirsher 	const char *name;
850f2148a47SJeff Kirsher #ifdef USE_MMIO
851f2148a47SJeff Kirsher 	int bar = 1;
852f2148a47SJeff Kirsher #else
853f2148a47SJeff Kirsher 	int bar = 0;
854f2148a47SJeff Kirsher #endif
855f2148a47SJeff Kirsher 
856f2148a47SJeff Kirsher /* when built into the kernel, we only print version if device is found */
857f2148a47SJeff Kirsher #ifndef MODULE
858f2148a47SJeff Kirsher 	pr_info_once("%s\n", version);
859f2148a47SJeff Kirsher #endif
860f2148a47SJeff Kirsher 
861f2148a47SJeff Kirsher 	io_size = 256;
862f2148a47SJeff Kirsher 	phy_id = 0;
863f2148a47SJeff Kirsher 	quirks = 0;
864f2148a47SJeff Kirsher 	name = "Rhine";
865f2148a47SJeff Kirsher 	if (pdev->revision < VTunknown0) {
866f2148a47SJeff Kirsher 		quirks = rqRhineI;
867f2148a47SJeff Kirsher 		io_size = 128;
868f2148a47SJeff Kirsher 	}
869f2148a47SJeff Kirsher 	else if (pdev->revision >= VT6102) {
870f2148a47SJeff Kirsher 		quirks = rqWOL | rqForceReset;
871f2148a47SJeff Kirsher 		if (pdev->revision < VT6105) {
872f2148a47SJeff Kirsher 			name = "Rhine II";
873f2148a47SJeff Kirsher 			quirks |= rqStatusWBRace;	/* Rhine-II exclusive */
874f2148a47SJeff Kirsher 		}
875f2148a47SJeff Kirsher 		else {
876f2148a47SJeff Kirsher 			phy_id = 1;	/* Integrated PHY, phy_id fixed to 1 */
877f2148a47SJeff Kirsher 			if (pdev->revision >= VT6105_B0)
878f2148a47SJeff Kirsher 				quirks |= rq6patterns;
879f2148a47SJeff Kirsher 			if (pdev->revision < VT6105M)
880f2148a47SJeff Kirsher 				name = "Rhine III";
881f2148a47SJeff Kirsher 			else
882f2148a47SJeff Kirsher 				name = "Rhine III (Management Adapter)";
883f2148a47SJeff Kirsher 		}
884f2148a47SJeff Kirsher 	}
885f2148a47SJeff Kirsher 
886f2148a47SJeff Kirsher 	rc = pci_enable_device(pdev);
887f2148a47SJeff Kirsher 	if (rc)
888f2148a47SJeff Kirsher 		goto err_out;
889f2148a47SJeff Kirsher 
890f2148a47SJeff Kirsher 	/* this should always be supported */
891f2148a47SJeff Kirsher 	rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
892f2148a47SJeff Kirsher 	if (rc) {
893f2148a47SJeff Kirsher 		dev_err(&pdev->dev,
894f2148a47SJeff Kirsher 			"32-bit PCI DMA addresses not supported by the card!?\n");
895f2148a47SJeff Kirsher 		goto err_out;
896f2148a47SJeff Kirsher 	}
897f2148a47SJeff Kirsher 
898f2148a47SJeff Kirsher 	/* sanity check */
899f2148a47SJeff Kirsher 	if ((pci_resource_len(pdev, 0) < io_size) ||
900f2148a47SJeff Kirsher 	    (pci_resource_len(pdev, 1) < io_size)) {
901f2148a47SJeff Kirsher 		rc = -EIO;
902f2148a47SJeff Kirsher 		dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
903f2148a47SJeff Kirsher 		goto err_out;
904f2148a47SJeff Kirsher 	}
905f2148a47SJeff Kirsher 
906f2148a47SJeff Kirsher 	pioaddr = pci_resource_start(pdev, 0);
907f2148a47SJeff Kirsher 	memaddr = pci_resource_start(pdev, 1);
908f2148a47SJeff Kirsher 
909f2148a47SJeff Kirsher 	pci_set_master(pdev);
910f2148a47SJeff Kirsher 
911f2148a47SJeff Kirsher 	dev = alloc_etherdev(sizeof(struct rhine_private));
912f2148a47SJeff Kirsher 	if (!dev) {
913f2148a47SJeff Kirsher 		rc = -ENOMEM;
914f2148a47SJeff Kirsher 		dev_err(&pdev->dev, "alloc_etherdev failed\n");
915f2148a47SJeff Kirsher 		goto err_out;
916f2148a47SJeff Kirsher 	}
917f2148a47SJeff Kirsher 	SET_NETDEV_DEV(dev, &pdev->dev);
918f2148a47SJeff Kirsher 
919f2148a47SJeff Kirsher 	rp = netdev_priv(dev);
920f2148a47SJeff Kirsher 	rp->dev = dev;
921f2148a47SJeff Kirsher 	rp->quirks = quirks;
922f2148a47SJeff Kirsher 	rp->pioaddr = pioaddr;
923f2148a47SJeff Kirsher 	rp->pdev = pdev;
924f2148a47SJeff Kirsher 
925f2148a47SJeff Kirsher 	rc = pci_request_regions(pdev, DRV_NAME);
926f2148a47SJeff Kirsher 	if (rc)
927f2148a47SJeff Kirsher 		goto err_out_free_netdev;
928f2148a47SJeff Kirsher 
929f2148a47SJeff Kirsher 	ioaddr = pci_iomap(pdev, bar, io_size);
930f2148a47SJeff Kirsher 	if (!ioaddr) {
931f2148a47SJeff Kirsher 		rc = -EIO;
932f2148a47SJeff Kirsher 		dev_err(&pdev->dev,
933f2148a47SJeff Kirsher 			"ioremap failed for device %s, region 0x%X @ 0x%lX\n",
934f2148a47SJeff Kirsher 			pci_name(pdev), io_size, memaddr);
935f2148a47SJeff Kirsher 		goto err_out_free_res;
936f2148a47SJeff Kirsher 	}
937f2148a47SJeff Kirsher 
938f2148a47SJeff Kirsher #ifdef USE_MMIO
939f2148a47SJeff Kirsher 	enable_mmio(pioaddr, quirks);
940f2148a47SJeff Kirsher 
941f2148a47SJeff Kirsher 	/* Check that selected MMIO registers match the PIO ones */
942f2148a47SJeff Kirsher 	i = 0;
943f2148a47SJeff Kirsher 	while (mmio_verify_registers[i]) {
944f2148a47SJeff Kirsher 		int reg = mmio_verify_registers[i++];
945f2148a47SJeff Kirsher 		unsigned char a = inb(pioaddr+reg);
946f2148a47SJeff Kirsher 		unsigned char b = readb(ioaddr+reg);
947f2148a47SJeff Kirsher 		if (a != b) {
948f2148a47SJeff Kirsher 			rc = -EIO;
949f2148a47SJeff Kirsher 			dev_err(&pdev->dev,
950f2148a47SJeff Kirsher 				"MMIO do not match PIO [%02x] (%02x != %02x)\n",
951f2148a47SJeff Kirsher 				reg, a, b);
952f2148a47SJeff Kirsher 			goto err_out_unmap;
953f2148a47SJeff Kirsher 		}
954f2148a47SJeff Kirsher 	}
955f2148a47SJeff Kirsher #endif /* USE_MMIO */
956f2148a47SJeff Kirsher 
957f2148a47SJeff Kirsher 	dev->base_addr = (unsigned long)ioaddr;
958f2148a47SJeff Kirsher 	rp->base = ioaddr;
959f2148a47SJeff Kirsher 
960f2148a47SJeff Kirsher 	/* Get chip registers into a sane state */
961f2148a47SJeff Kirsher 	rhine_power_init(dev);
962f2148a47SJeff Kirsher 	rhine_hw_init(dev, pioaddr);
963f2148a47SJeff Kirsher 
964f2148a47SJeff Kirsher 	for (i = 0; i < 6; i++)
965f2148a47SJeff Kirsher 		dev->dev_addr[i] = ioread8(ioaddr + StationAddr + i);
966f2148a47SJeff Kirsher 
967f2148a47SJeff Kirsher 	if (!is_valid_ether_addr(dev->dev_addr)) {
968f2148a47SJeff Kirsher 		/* Report it and use a random ethernet address instead */
969f2148a47SJeff Kirsher 		netdev_err(dev, "Invalid MAC address: %pM\n", dev->dev_addr);
970f2148a47SJeff Kirsher 		random_ether_addr(dev->dev_addr);
971f2148a47SJeff Kirsher 		netdev_info(dev, "Using random MAC address: %pM\n",
972f2148a47SJeff Kirsher 			    dev->dev_addr);
973f2148a47SJeff Kirsher 	}
974f2148a47SJeff Kirsher 	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
975f2148a47SJeff Kirsher 
976f2148a47SJeff Kirsher 	/* For Rhine-I/II, phy_id is loaded from EEPROM */
977f2148a47SJeff Kirsher 	if (!phy_id)
978f2148a47SJeff Kirsher 		phy_id = ioread8(ioaddr + 0x6C);
979f2148a47SJeff Kirsher 
980f2148a47SJeff Kirsher 	dev->irq = pdev->irq;
981f2148a47SJeff Kirsher 
982f2148a47SJeff Kirsher 	spin_lock_init(&rp->lock);
983*7ab87ff4SFrancois Romieu 	mutex_init(&rp->task_lock);
984f2148a47SJeff Kirsher 	INIT_WORK(&rp->reset_task, rhine_reset_task);
985*7ab87ff4SFrancois Romieu 	INIT_WORK(&rp->slow_event_task, rhine_slow_event_task);
986f2148a47SJeff Kirsher 
987f2148a47SJeff Kirsher 	rp->mii_if.dev = dev;
988f2148a47SJeff Kirsher 	rp->mii_if.mdio_read = mdio_read;
989f2148a47SJeff Kirsher 	rp->mii_if.mdio_write = mdio_write;
990f2148a47SJeff Kirsher 	rp->mii_if.phy_id_mask = 0x1f;
991f2148a47SJeff Kirsher 	rp->mii_if.reg_num_mask = 0x1f;
992f2148a47SJeff Kirsher 
993f2148a47SJeff Kirsher 	/* The chip-specific entries in the device structure. */
994f2148a47SJeff Kirsher 	dev->netdev_ops = &rhine_netdev_ops;
995f2148a47SJeff Kirsher 	dev->ethtool_ops = &netdev_ethtool_ops,
996f2148a47SJeff Kirsher 	dev->watchdog_timeo = TX_TIMEOUT;
997f2148a47SJeff Kirsher 
998f2148a47SJeff Kirsher 	netif_napi_add(dev, &rp->napi, rhine_napipoll, 64);
999f2148a47SJeff Kirsher 
1000f2148a47SJeff Kirsher 	if (rp->quirks & rqRhineI)
1001f2148a47SJeff Kirsher 		dev->features |= NETIF_F_SG|NETIF_F_HW_CSUM;
1002f2148a47SJeff Kirsher 
1003f2148a47SJeff Kirsher 	if (pdev->revision >= VT6105M)
1004f2148a47SJeff Kirsher 		dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX |
1005f2148a47SJeff Kirsher 		NETIF_F_HW_VLAN_FILTER;
1006f2148a47SJeff Kirsher 
1007f2148a47SJeff Kirsher 	/* dev->name not defined before register_netdev()! */
1008f2148a47SJeff Kirsher 	rc = register_netdev(dev);
1009f2148a47SJeff Kirsher 	if (rc)
1010f2148a47SJeff Kirsher 		goto err_out_unmap;
1011f2148a47SJeff Kirsher 
1012f2148a47SJeff Kirsher 	netdev_info(dev, "VIA %s at 0x%lx, %pM, IRQ %d\n",
1013f2148a47SJeff Kirsher 		    name,
1014f2148a47SJeff Kirsher #ifdef USE_MMIO
1015f2148a47SJeff Kirsher 		    memaddr,
1016f2148a47SJeff Kirsher #else
1017f2148a47SJeff Kirsher 		    (long)ioaddr,
1018f2148a47SJeff Kirsher #endif
1019f2148a47SJeff Kirsher 		    dev->dev_addr, pdev->irq);
1020f2148a47SJeff Kirsher 
1021f2148a47SJeff Kirsher 	pci_set_drvdata(pdev, dev);
1022f2148a47SJeff Kirsher 
1023f2148a47SJeff Kirsher 	{
1024f2148a47SJeff Kirsher 		u16 mii_cmd;
1025f2148a47SJeff Kirsher 		int mii_status = mdio_read(dev, phy_id, 1);
1026f2148a47SJeff Kirsher 		mii_cmd = mdio_read(dev, phy_id, MII_BMCR) & ~BMCR_ISOLATE;
1027f2148a47SJeff Kirsher 		mdio_write(dev, phy_id, MII_BMCR, mii_cmd);
1028f2148a47SJeff Kirsher 		if (mii_status != 0xffff && mii_status != 0x0000) {
1029f2148a47SJeff Kirsher 			rp->mii_if.advertising = mdio_read(dev, phy_id, 4);
1030f2148a47SJeff Kirsher 			netdev_info(dev,
1031f2148a47SJeff Kirsher 				    "MII PHY found at address %d, status 0x%04x advertising %04x Link %04x\n",
1032f2148a47SJeff Kirsher 				    phy_id,
1033f2148a47SJeff Kirsher 				    mii_status, rp->mii_if.advertising,
1034f2148a47SJeff Kirsher 				    mdio_read(dev, phy_id, 5));
1035f2148a47SJeff Kirsher 
1036f2148a47SJeff Kirsher 			/* set IFF_RUNNING */
1037f2148a47SJeff Kirsher 			if (mii_status & BMSR_LSTATUS)
1038f2148a47SJeff Kirsher 				netif_carrier_on(dev);
1039f2148a47SJeff Kirsher 			else
1040f2148a47SJeff Kirsher 				netif_carrier_off(dev);
1041f2148a47SJeff Kirsher 
1042f2148a47SJeff Kirsher 		}
1043f2148a47SJeff Kirsher 	}
1044f2148a47SJeff Kirsher 	rp->mii_if.phy_id = phy_id;
1045f2148a47SJeff Kirsher 	if (debug > 1 && avoid_D3)
1046f2148a47SJeff Kirsher 		netdev_info(dev, "No D3 power state at shutdown\n");
1047f2148a47SJeff Kirsher 
1048f2148a47SJeff Kirsher 	return 0;
1049f2148a47SJeff Kirsher 
1050f2148a47SJeff Kirsher err_out_unmap:
1051f2148a47SJeff Kirsher 	pci_iounmap(pdev, ioaddr);
1052f2148a47SJeff Kirsher err_out_free_res:
1053f2148a47SJeff Kirsher 	pci_release_regions(pdev);
1054f2148a47SJeff Kirsher err_out_free_netdev:
1055f2148a47SJeff Kirsher 	free_netdev(dev);
1056f2148a47SJeff Kirsher err_out:
1057f2148a47SJeff Kirsher 	return rc;
1058f2148a47SJeff Kirsher }
1059f2148a47SJeff Kirsher 
1060f2148a47SJeff Kirsher static int alloc_ring(struct net_device* dev)
1061f2148a47SJeff Kirsher {
1062f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1063f2148a47SJeff Kirsher 	void *ring;
1064f2148a47SJeff Kirsher 	dma_addr_t ring_dma;
1065f2148a47SJeff Kirsher 
1066f2148a47SJeff Kirsher 	ring = pci_alloc_consistent(rp->pdev,
1067f2148a47SJeff Kirsher 				    RX_RING_SIZE * sizeof(struct rx_desc) +
1068f2148a47SJeff Kirsher 				    TX_RING_SIZE * sizeof(struct tx_desc),
1069f2148a47SJeff Kirsher 				    &ring_dma);
1070f2148a47SJeff Kirsher 	if (!ring) {
1071f2148a47SJeff Kirsher 		netdev_err(dev, "Could not allocate DMA memory\n");
1072f2148a47SJeff Kirsher 		return -ENOMEM;
1073f2148a47SJeff Kirsher 	}
1074f2148a47SJeff Kirsher 	if (rp->quirks & rqRhineI) {
1075f2148a47SJeff Kirsher 		rp->tx_bufs = pci_alloc_consistent(rp->pdev,
1076f2148a47SJeff Kirsher 						   PKT_BUF_SZ * TX_RING_SIZE,
1077f2148a47SJeff Kirsher 						   &rp->tx_bufs_dma);
1078f2148a47SJeff Kirsher 		if (rp->tx_bufs == NULL) {
1079f2148a47SJeff Kirsher 			pci_free_consistent(rp->pdev,
1080f2148a47SJeff Kirsher 				    RX_RING_SIZE * sizeof(struct rx_desc) +
1081f2148a47SJeff Kirsher 				    TX_RING_SIZE * sizeof(struct tx_desc),
1082f2148a47SJeff Kirsher 				    ring, ring_dma);
1083f2148a47SJeff Kirsher 			return -ENOMEM;
1084f2148a47SJeff Kirsher 		}
1085f2148a47SJeff Kirsher 	}
1086f2148a47SJeff Kirsher 
1087f2148a47SJeff Kirsher 	rp->rx_ring = ring;
1088f2148a47SJeff Kirsher 	rp->tx_ring = ring + RX_RING_SIZE * sizeof(struct rx_desc);
1089f2148a47SJeff Kirsher 	rp->rx_ring_dma = ring_dma;
1090f2148a47SJeff Kirsher 	rp->tx_ring_dma = ring_dma + RX_RING_SIZE * sizeof(struct rx_desc);
1091f2148a47SJeff Kirsher 
1092f2148a47SJeff Kirsher 	return 0;
1093f2148a47SJeff Kirsher }
1094f2148a47SJeff Kirsher 
1095f2148a47SJeff Kirsher static void free_ring(struct net_device* dev)
1096f2148a47SJeff Kirsher {
1097f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1098f2148a47SJeff Kirsher 
1099f2148a47SJeff Kirsher 	pci_free_consistent(rp->pdev,
1100f2148a47SJeff Kirsher 			    RX_RING_SIZE * sizeof(struct rx_desc) +
1101f2148a47SJeff Kirsher 			    TX_RING_SIZE * sizeof(struct tx_desc),
1102f2148a47SJeff Kirsher 			    rp->rx_ring, rp->rx_ring_dma);
1103f2148a47SJeff Kirsher 	rp->tx_ring = NULL;
1104f2148a47SJeff Kirsher 
1105f2148a47SJeff Kirsher 	if (rp->tx_bufs)
1106f2148a47SJeff Kirsher 		pci_free_consistent(rp->pdev, PKT_BUF_SZ * TX_RING_SIZE,
1107f2148a47SJeff Kirsher 				    rp->tx_bufs, rp->tx_bufs_dma);
1108f2148a47SJeff Kirsher 
1109f2148a47SJeff Kirsher 	rp->tx_bufs = NULL;
1110f2148a47SJeff Kirsher 
1111f2148a47SJeff Kirsher }
1112f2148a47SJeff Kirsher 
1113f2148a47SJeff Kirsher static void alloc_rbufs(struct net_device *dev)
1114f2148a47SJeff Kirsher {
1115f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1116f2148a47SJeff Kirsher 	dma_addr_t next;
1117f2148a47SJeff Kirsher 	int i;
1118f2148a47SJeff Kirsher 
1119f2148a47SJeff Kirsher 	rp->dirty_rx = rp->cur_rx = 0;
1120f2148a47SJeff Kirsher 
1121f2148a47SJeff Kirsher 	rp->rx_buf_sz = (dev->mtu <= 1500 ? PKT_BUF_SZ : dev->mtu + 32);
1122f2148a47SJeff Kirsher 	rp->rx_head_desc = &rp->rx_ring[0];
1123f2148a47SJeff Kirsher 	next = rp->rx_ring_dma;
1124f2148a47SJeff Kirsher 
1125f2148a47SJeff Kirsher 	/* Init the ring entries */
1126f2148a47SJeff Kirsher 	for (i = 0; i < RX_RING_SIZE; i++) {
1127f2148a47SJeff Kirsher 		rp->rx_ring[i].rx_status = 0;
1128f2148a47SJeff Kirsher 		rp->rx_ring[i].desc_length = cpu_to_le32(rp->rx_buf_sz);
1129f2148a47SJeff Kirsher 		next += sizeof(struct rx_desc);
1130f2148a47SJeff Kirsher 		rp->rx_ring[i].next_desc = cpu_to_le32(next);
1131f2148a47SJeff Kirsher 		rp->rx_skbuff[i] = NULL;
1132f2148a47SJeff Kirsher 	}
1133f2148a47SJeff Kirsher 	/* Mark the last entry as wrapping the ring. */
1134f2148a47SJeff Kirsher 	rp->rx_ring[i-1].next_desc = cpu_to_le32(rp->rx_ring_dma);
1135f2148a47SJeff Kirsher 
1136f2148a47SJeff Kirsher 	/* Fill in the Rx buffers.  Handle allocation failure gracefully. */
1137f2148a47SJeff Kirsher 	for (i = 0; i < RX_RING_SIZE; i++) {
1138f2148a47SJeff Kirsher 		struct sk_buff *skb = netdev_alloc_skb(dev, rp->rx_buf_sz);
1139f2148a47SJeff Kirsher 		rp->rx_skbuff[i] = skb;
1140f2148a47SJeff Kirsher 		if (skb == NULL)
1141f2148a47SJeff Kirsher 			break;
1142f2148a47SJeff Kirsher 		skb->dev = dev;                 /* Mark as being used by this device. */
1143f2148a47SJeff Kirsher 
1144f2148a47SJeff Kirsher 		rp->rx_skbuff_dma[i] =
1145f2148a47SJeff Kirsher 			pci_map_single(rp->pdev, skb->data, rp->rx_buf_sz,
1146f2148a47SJeff Kirsher 				       PCI_DMA_FROMDEVICE);
1147f2148a47SJeff Kirsher 
1148f2148a47SJeff Kirsher 		rp->rx_ring[i].addr = cpu_to_le32(rp->rx_skbuff_dma[i]);
1149f2148a47SJeff Kirsher 		rp->rx_ring[i].rx_status = cpu_to_le32(DescOwn);
1150f2148a47SJeff Kirsher 	}
1151f2148a47SJeff Kirsher 	rp->dirty_rx = (unsigned int)(i - RX_RING_SIZE);
1152f2148a47SJeff Kirsher }
1153f2148a47SJeff Kirsher 
1154f2148a47SJeff Kirsher static void free_rbufs(struct net_device* dev)
1155f2148a47SJeff Kirsher {
1156f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1157f2148a47SJeff Kirsher 	int i;
1158f2148a47SJeff Kirsher 
1159f2148a47SJeff Kirsher 	/* Free all the skbuffs in the Rx queue. */
1160f2148a47SJeff Kirsher 	for (i = 0; i < RX_RING_SIZE; i++) {
1161f2148a47SJeff Kirsher 		rp->rx_ring[i].rx_status = 0;
1162f2148a47SJeff Kirsher 		rp->rx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1163f2148a47SJeff Kirsher 		if (rp->rx_skbuff[i]) {
1164f2148a47SJeff Kirsher 			pci_unmap_single(rp->pdev,
1165f2148a47SJeff Kirsher 					 rp->rx_skbuff_dma[i],
1166f2148a47SJeff Kirsher 					 rp->rx_buf_sz, PCI_DMA_FROMDEVICE);
1167f2148a47SJeff Kirsher 			dev_kfree_skb(rp->rx_skbuff[i]);
1168f2148a47SJeff Kirsher 		}
1169f2148a47SJeff Kirsher 		rp->rx_skbuff[i] = NULL;
1170f2148a47SJeff Kirsher 	}
1171f2148a47SJeff Kirsher }
1172f2148a47SJeff Kirsher 
1173f2148a47SJeff Kirsher static void alloc_tbufs(struct net_device* dev)
1174f2148a47SJeff Kirsher {
1175f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1176f2148a47SJeff Kirsher 	dma_addr_t next;
1177f2148a47SJeff Kirsher 	int i;
1178f2148a47SJeff Kirsher 
1179f2148a47SJeff Kirsher 	rp->dirty_tx = rp->cur_tx = 0;
1180f2148a47SJeff Kirsher 	next = rp->tx_ring_dma;
1181f2148a47SJeff Kirsher 	for (i = 0; i < TX_RING_SIZE; i++) {
1182f2148a47SJeff Kirsher 		rp->tx_skbuff[i] = NULL;
1183f2148a47SJeff Kirsher 		rp->tx_ring[i].tx_status = 0;
1184f2148a47SJeff Kirsher 		rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1185f2148a47SJeff Kirsher 		next += sizeof(struct tx_desc);
1186f2148a47SJeff Kirsher 		rp->tx_ring[i].next_desc = cpu_to_le32(next);
1187f2148a47SJeff Kirsher 		if (rp->quirks & rqRhineI)
1188f2148a47SJeff Kirsher 			rp->tx_buf[i] = &rp->tx_bufs[i * PKT_BUF_SZ];
1189f2148a47SJeff Kirsher 	}
1190f2148a47SJeff Kirsher 	rp->tx_ring[i-1].next_desc = cpu_to_le32(rp->tx_ring_dma);
1191f2148a47SJeff Kirsher 
1192f2148a47SJeff Kirsher }
1193f2148a47SJeff Kirsher 
1194f2148a47SJeff Kirsher static void free_tbufs(struct net_device* dev)
1195f2148a47SJeff Kirsher {
1196f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1197f2148a47SJeff Kirsher 	int i;
1198f2148a47SJeff Kirsher 
1199f2148a47SJeff Kirsher 	for (i = 0; i < TX_RING_SIZE; i++) {
1200f2148a47SJeff Kirsher 		rp->tx_ring[i].tx_status = 0;
1201f2148a47SJeff Kirsher 		rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1202f2148a47SJeff Kirsher 		rp->tx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1203f2148a47SJeff Kirsher 		if (rp->tx_skbuff[i]) {
1204f2148a47SJeff Kirsher 			if (rp->tx_skbuff_dma[i]) {
1205f2148a47SJeff Kirsher 				pci_unmap_single(rp->pdev,
1206f2148a47SJeff Kirsher 						 rp->tx_skbuff_dma[i],
1207f2148a47SJeff Kirsher 						 rp->tx_skbuff[i]->len,
1208f2148a47SJeff Kirsher 						 PCI_DMA_TODEVICE);
1209f2148a47SJeff Kirsher 			}
1210f2148a47SJeff Kirsher 			dev_kfree_skb(rp->tx_skbuff[i]);
1211f2148a47SJeff Kirsher 		}
1212f2148a47SJeff Kirsher 		rp->tx_skbuff[i] = NULL;
1213f2148a47SJeff Kirsher 		rp->tx_buf[i] = NULL;
1214f2148a47SJeff Kirsher 	}
1215f2148a47SJeff Kirsher }
1216f2148a47SJeff Kirsher 
1217f2148a47SJeff Kirsher static void rhine_check_media(struct net_device *dev, unsigned int init_media)
1218f2148a47SJeff Kirsher {
1219f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1220f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
1221f2148a47SJeff Kirsher 
1222f2148a47SJeff Kirsher 	mii_check_media(&rp->mii_if, debug, init_media);
1223f2148a47SJeff Kirsher 
1224f2148a47SJeff Kirsher 	if (rp->mii_if.full_duplex)
1225f2148a47SJeff Kirsher 	    iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1FDuplex,
1226f2148a47SJeff Kirsher 		   ioaddr + ChipCmd1);
1227f2148a47SJeff Kirsher 	else
1228f2148a47SJeff Kirsher 	    iowrite8(ioread8(ioaddr + ChipCmd1) & ~Cmd1FDuplex,
1229f2148a47SJeff Kirsher 		   ioaddr + ChipCmd1);
1230f2148a47SJeff Kirsher 	if (debug > 1)
1231f2148a47SJeff Kirsher 		netdev_info(dev, "force_media %d, carrier %d\n",
1232f2148a47SJeff Kirsher 			    rp->mii_if.force_media, netif_carrier_ok(dev));
1233f2148a47SJeff Kirsher }
1234f2148a47SJeff Kirsher 
1235f2148a47SJeff Kirsher /* Called after status of force_media possibly changed */
1236f2148a47SJeff Kirsher static void rhine_set_carrier(struct mii_if_info *mii)
1237f2148a47SJeff Kirsher {
1238f2148a47SJeff Kirsher 	if (mii->force_media) {
1239f2148a47SJeff Kirsher 		/* autoneg is off: Link is always assumed to be up */
1240f2148a47SJeff Kirsher 		if (!netif_carrier_ok(mii->dev))
1241f2148a47SJeff Kirsher 			netif_carrier_on(mii->dev);
1242f2148a47SJeff Kirsher 	}
1243f2148a47SJeff Kirsher 	else	/* Let MMI library update carrier status */
1244f2148a47SJeff Kirsher 		rhine_check_media(mii->dev, 0);
1245f2148a47SJeff Kirsher 	if (debug > 1)
1246f2148a47SJeff Kirsher 		netdev_info(mii->dev, "force_media %d, carrier %d\n",
1247f2148a47SJeff Kirsher 			    mii->force_media, netif_carrier_ok(mii->dev));
1248f2148a47SJeff Kirsher }
1249f2148a47SJeff Kirsher 
1250f2148a47SJeff Kirsher /**
1251f2148a47SJeff Kirsher  * rhine_set_cam - set CAM multicast filters
1252f2148a47SJeff Kirsher  * @ioaddr: register block of this Rhine
1253f2148a47SJeff Kirsher  * @idx: multicast CAM index [0..MCAM_SIZE-1]
1254f2148a47SJeff Kirsher  * @addr: multicast address (6 bytes)
1255f2148a47SJeff Kirsher  *
1256f2148a47SJeff Kirsher  * Load addresses into multicast filters.
1257f2148a47SJeff Kirsher  */
1258f2148a47SJeff Kirsher static void rhine_set_cam(void __iomem *ioaddr, int idx, u8 *addr)
1259f2148a47SJeff Kirsher {
1260f2148a47SJeff Kirsher 	int i;
1261f2148a47SJeff Kirsher 
1262f2148a47SJeff Kirsher 	iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1263f2148a47SJeff Kirsher 	wmb();
1264f2148a47SJeff Kirsher 
1265f2148a47SJeff Kirsher 	/* Paranoid -- idx out of range should never happen */
1266f2148a47SJeff Kirsher 	idx &= (MCAM_SIZE - 1);
1267f2148a47SJeff Kirsher 
1268f2148a47SJeff Kirsher 	iowrite8((u8) idx, ioaddr + CamAddr);
1269f2148a47SJeff Kirsher 
1270f2148a47SJeff Kirsher 	for (i = 0; i < 6; i++, addr++)
1271f2148a47SJeff Kirsher 		iowrite8(*addr, ioaddr + MulticastFilter0 + i);
1272f2148a47SJeff Kirsher 	udelay(10);
1273f2148a47SJeff Kirsher 	wmb();
1274f2148a47SJeff Kirsher 
1275f2148a47SJeff Kirsher 	iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1276f2148a47SJeff Kirsher 	udelay(10);
1277f2148a47SJeff Kirsher 
1278f2148a47SJeff Kirsher 	iowrite8(0, ioaddr + CamCon);
1279f2148a47SJeff Kirsher }
1280f2148a47SJeff Kirsher 
1281f2148a47SJeff Kirsher /**
1282f2148a47SJeff Kirsher  * rhine_set_vlan_cam - set CAM VLAN filters
1283f2148a47SJeff Kirsher  * @ioaddr: register block of this Rhine
1284f2148a47SJeff Kirsher  * @idx: VLAN CAM index [0..VCAM_SIZE-1]
1285f2148a47SJeff Kirsher  * @addr: VLAN ID (2 bytes)
1286f2148a47SJeff Kirsher  *
1287f2148a47SJeff Kirsher  * Load addresses into VLAN filters.
1288f2148a47SJeff Kirsher  */
1289f2148a47SJeff Kirsher static void rhine_set_vlan_cam(void __iomem *ioaddr, int idx, u8 *addr)
1290f2148a47SJeff Kirsher {
1291f2148a47SJeff Kirsher 	iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1292f2148a47SJeff Kirsher 	wmb();
1293f2148a47SJeff Kirsher 
1294f2148a47SJeff Kirsher 	/* Paranoid -- idx out of range should never happen */
1295f2148a47SJeff Kirsher 	idx &= (VCAM_SIZE - 1);
1296f2148a47SJeff Kirsher 
1297f2148a47SJeff Kirsher 	iowrite8((u8) idx, ioaddr + CamAddr);
1298f2148a47SJeff Kirsher 
1299f2148a47SJeff Kirsher 	iowrite16(*((u16 *) addr), ioaddr + MulticastFilter0 + 6);
1300f2148a47SJeff Kirsher 	udelay(10);
1301f2148a47SJeff Kirsher 	wmb();
1302f2148a47SJeff Kirsher 
1303f2148a47SJeff Kirsher 	iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1304f2148a47SJeff Kirsher 	udelay(10);
1305f2148a47SJeff Kirsher 
1306f2148a47SJeff Kirsher 	iowrite8(0, ioaddr + CamCon);
1307f2148a47SJeff Kirsher }
1308f2148a47SJeff Kirsher 
1309f2148a47SJeff Kirsher /**
1310f2148a47SJeff Kirsher  * rhine_set_cam_mask - set multicast CAM mask
1311f2148a47SJeff Kirsher  * @ioaddr: register block of this Rhine
1312f2148a47SJeff Kirsher  * @mask: multicast CAM mask
1313f2148a47SJeff Kirsher  *
1314f2148a47SJeff Kirsher  * Mask sets multicast filters active/inactive.
1315f2148a47SJeff Kirsher  */
1316f2148a47SJeff Kirsher static void rhine_set_cam_mask(void __iomem *ioaddr, u32 mask)
1317f2148a47SJeff Kirsher {
1318f2148a47SJeff Kirsher 	iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1319f2148a47SJeff Kirsher 	wmb();
1320f2148a47SJeff Kirsher 
1321f2148a47SJeff Kirsher 	/* write mask */
1322f2148a47SJeff Kirsher 	iowrite32(mask, ioaddr + CamMask);
1323f2148a47SJeff Kirsher 
1324f2148a47SJeff Kirsher 	/* disable CAMEN */
1325f2148a47SJeff Kirsher 	iowrite8(0, ioaddr + CamCon);
1326f2148a47SJeff Kirsher }
1327f2148a47SJeff Kirsher 
1328f2148a47SJeff Kirsher /**
1329f2148a47SJeff Kirsher  * rhine_set_vlan_cam_mask - set VLAN CAM mask
1330f2148a47SJeff Kirsher  * @ioaddr: register block of this Rhine
1331f2148a47SJeff Kirsher  * @mask: VLAN CAM mask
1332f2148a47SJeff Kirsher  *
1333f2148a47SJeff Kirsher  * Mask sets VLAN filters active/inactive.
1334f2148a47SJeff Kirsher  */
1335f2148a47SJeff Kirsher static void rhine_set_vlan_cam_mask(void __iomem *ioaddr, u32 mask)
1336f2148a47SJeff Kirsher {
1337f2148a47SJeff Kirsher 	iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1338f2148a47SJeff Kirsher 	wmb();
1339f2148a47SJeff Kirsher 
1340f2148a47SJeff Kirsher 	/* write mask */
1341f2148a47SJeff Kirsher 	iowrite32(mask, ioaddr + CamMask);
1342f2148a47SJeff Kirsher 
1343f2148a47SJeff Kirsher 	/* disable CAMEN */
1344f2148a47SJeff Kirsher 	iowrite8(0, ioaddr + CamCon);
1345f2148a47SJeff Kirsher }
1346f2148a47SJeff Kirsher 
1347f2148a47SJeff Kirsher /**
1348f2148a47SJeff Kirsher  * rhine_init_cam_filter - initialize CAM filters
1349f2148a47SJeff Kirsher  * @dev: network device
1350f2148a47SJeff Kirsher  *
1351f2148a47SJeff Kirsher  * Initialize (disable) hardware VLAN and multicast support on this
1352f2148a47SJeff Kirsher  * Rhine.
1353f2148a47SJeff Kirsher  */
1354f2148a47SJeff Kirsher static void rhine_init_cam_filter(struct net_device *dev)
1355f2148a47SJeff Kirsher {
1356f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1357f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
1358f2148a47SJeff Kirsher 
1359f2148a47SJeff Kirsher 	/* Disable all CAMs */
1360f2148a47SJeff Kirsher 	rhine_set_vlan_cam_mask(ioaddr, 0);
1361f2148a47SJeff Kirsher 	rhine_set_cam_mask(ioaddr, 0);
1362f2148a47SJeff Kirsher 
1363f2148a47SJeff Kirsher 	/* disable hardware VLAN support */
1364f2148a47SJeff Kirsher 	BYTE_REG_BITS_ON(TCR_PQEN, ioaddr + TxConfig);
1365f2148a47SJeff Kirsher 	BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
1366f2148a47SJeff Kirsher }
1367f2148a47SJeff Kirsher 
1368f2148a47SJeff Kirsher /**
1369f2148a47SJeff Kirsher  * rhine_update_vcam - update VLAN CAM filters
1370f2148a47SJeff Kirsher  * @rp: rhine_private data of this Rhine
1371f2148a47SJeff Kirsher  *
1372f2148a47SJeff Kirsher  * Update VLAN CAM filters to match configuration change.
1373f2148a47SJeff Kirsher  */
1374f2148a47SJeff Kirsher static void rhine_update_vcam(struct net_device *dev)
1375f2148a47SJeff Kirsher {
1376f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1377f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
1378f2148a47SJeff Kirsher 	u16 vid;
1379f2148a47SJeff Kirsher 	u32 vCAMmask = 0;	/* 32 vCAMs (6105M and better) */
1380f2148a47SJeff Kirsher 	unsigned int i = 0;
1381f2148a47SJeff Kirsher 
1382f2148a47SJeff Kirsher 	for_each_set_bit(vid, rp->active_vlans, VLAN_N_VID) {
1383f2148a47SJeff Kirsher 		rhine_set_vlan_cam(ioaddr, i, (u8 *)&vid);
1384f2148a47SJeff Kirsher 		vCAMmask |= 1 << i;
1385f2148a47SJeff Kirsher 		if (++i >= VCAM_SIZE)
1386f2148a47SJeff Kirsher 			break;
1387f2148a47SJeff Kirsher 	}
1388f2148a47SJeff Kirsher 	rhine_set_vlan_cam_mask(ioaddr, vCAMmask);
1389f2148a47SJeff Kirsher }
1390f2148a47SJeff Kirsher 
13918e586137SJiri Pirko static int rhine_vlan_rx_add_vid(struct net_device *dev, unsigned short vid)
1392f2148a47SJeff Kirsher {
1393f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1394f2148a47SJeff Kirsher 
1395*7ab87ff4SFrancois Romieu 	spin_lock_bh(&rp->lock);
1396f2148a47SJeff Kirsher 	set_bit(vid, rp->active_vlans);
1397f2148a47SJeff Kirsher 	rhine_update_vcam(dev);
1398*7ab87ff4SFrancois Romieu 	spin_unlock_bh(&rp->lock);
13998e586137SJiri Pirko 	return 0;
1400f2148a47SJeff Kirsher }
1401f2148a47SJeff Kirsher 
14028e586137SJiri Pirko static int rhine_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
1403f2148a47SJeff Kirsher {
1404f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1405f2148a47SJeff Kirsher 
1406*7ab87ff4SFrancois Romieu 	spin_lock_bh(&rp->lock);
1407f2148a47SJeff Kirsher 	clear_bit(vid, rp->active_vlans);
1408f2148a47SJeff Kirsher 	rhine_update_vcam(dev);
1409*7ab87ff4SFrancois Romieu 	spin_unlock_bh(&rp->lock);
14108e586137SJiri Pirko 	return 0;
1411f2148a47SJeff Kirsher }
1412f2148a47SJeff Kirsher 
1413f2148a47SJeff Kirsher static void init_registers(struct net_device *dev)
1414f2148a47SJeff Kirsher {
1415f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1416f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
1417f2148a47SJeff Kirsher 	int i;
1418f2148a47SJeff Kirsher 
1419f2148a47SJeff Kirsher 	for (i = 0; i < 6; i++)
1420f2148a47SJeff Kirsher 		iowrite8(dev->dev_addr[i], ioaddr + StationAddr + i);
1421f2148a47SJeff Kirsher 
1422f2148a47SJeff Kirsher 	/* Initialize other registers. */
1423f2148a47SJeff Kirsher 	iowrite16(0x0006, ioaddr + PCIBusConfig);	/* Tune configuration??? */
1424f2148a47SJeff Kirsher 	/* Configure initial FIFO thresholds. */
1425f2148a47SJeff Kirsher 	iowrite8(0x20, ioaddr + TxConfig);
1426f2148a47SJeff Kirsher 	rp->tx_thresh = 0x20;
1427f2148a47SJeff Kirsher 	rp->rx_thresh = 0x60;		/* Written in rhine_set_rx_mode(). */
1428f2148a47SJeff Kirsher 
1429f2148a47SJeff Kirsher 	iowrite32(rp->rx_ring_dma, ioaddr + RxRingPtr);
1430f2148a47SJeff Kirsher 	iowrite32(rp->tx_ring_dma, ioaddr + TxRingPtr);
1431f2148a47SJeff Kirsher 
1432f2148a47SJeff Kirsher 	rhine_set_rx_mode(dev);
1433f2148a47SJeff Kirsher 
1434f2148a47SJeff Kirsher 	if (rp->pdev->revision >= VT6105M)
1435f2148a47SJeff Kirsher 		rhine_init_cam_filter(dev);
1436f2148a47SJeff Kirsher 
1437f2148a47SJeff Kirsher 	napi_enable(&rp->napi);
1438f2148a47SJeff Kirsher 
1439*7ab87ff4SFrancois Romieu 	iowrite16(RHINE_EVENT & 0xffff, ioaddr + IntrEnable);
1440f2148a47SJeff Kirsher 
1441f2148a47SJeff Kirsher 	iowrite16(CmdStart | CmdTxOn | CmdRxOn | (Cmd1NoTxPoll << 8),
1442f2148a47SJeff Kirsher 	       ioaddr + ChipCmd);
1443f2148a47SJeff Kirsher 	rhine_check_media(dev, 1);
1444f2148a47SJeff Kirsher }
1445f2148a47SJeff Kirsher 
1446f2148a47SJeff Kirsher /* Enable MII link status auto-polling (required for IntrLinkChange) */
1447f2148a47SJeff Kirsher static void rhine_enable_linkmon(void __iomem *ioaddr)
1448f2148a47SJeff Kirsher {
1449f2148a47SJeff Kirsher 	iowrite8(0, ioaddr + MIICmd);
1450f2148a47SJeff Kirsher 	iowrite8(MII_BMSR, ioaddr + MIIRegAddr);
1451f2148a47SJeff Kirsher 	iowrite8(0x80, ioaddr + MIICmd);
1452f2148a47SJeff Kirsher 
1453f2148a47SJeff Kirsher 	RHINE_WAIT_FOR((ioread8(ioaddr + MIIRegAddr) & 0x20));
1454f2148a47SJeff Kirsher 
1455f2148a47SJeff Kirsher 	iowrite8(MII_BMSR | 0x40, ioaddr + MIIRegAddr);
1456f2148a47SJeff Kirsher }
1457f2148a47SJeff Kirsher 
1458f2148a47SJeff Kirsher /* Disable MII link status auto-polling (required for MDIO access) */
1459f2148a47SJeff Kirsher static void rhine_disable_linkmon(void __iomem *ioaddr, u32 quirks)
1460f2148a47SJeff Kirsher {
1461f2148a47SJeff Kirsher 	iowrite8(0, ioaddr + MIICmd);
1462f2148a47SJeff Kirsher 
1463f2148a47SJeff Kirsher 	if (quirks & rqRhineI) {
1464f2148a47SJeff Kirsher 		iowrite8(0x01, ioaddr + MIIRegAddr);	// MII_BMSR
1465f2148a47SJeff Kirsher 
1466f2148a47SJeff Kirsher 		/* Can be called from ISR. Evil. */
1467f2148a47SJeff Kirsher 		mdelay(1);
1468f2148a47SJeff Kirsher 
1469f2148a47SJeff Kirsher 		/* 0x80 must be set immediately before turning it off */
1470f2148a47SJeff Kirsher 		iowrite8(0x80, ioaddr + MIICmd);
1471f2148a47SJeff Kirsher 
1472f2148a47SJeff Kirsher 		RHINE_WAIT_FOR(ioread8(ioaddr + MIIRegAddr) & 0x20);
1473f2148a47SJeff Kirsher 
1474f2148a47SJeff Kirsher 		/* Heh. Now clear 0x80 again. */
1475f2148a47SJeff Kirsher 		iowrite8(0, ioaddr + MIICmd);
1476f2148a47SJeff Kirsher 	}
1477f2148a47SJeff Kirsher 	else
1478f2148a47SJeff Kirsher 		RHINE_WAIT_FOR(ioread8(ioaddr + MIIRegAddr) & 0x80);
1479f2148a47SJeff Kirsher }
1480f2148a47SJeff Kirsher 
1481f2148a47SJeff Kirsher /* Read and write over the MII Management Data I/O (MDIO) interface. */
1482f2148a47SJeff Kirsher 
1483f2148a47SJeff Kirsher static int mdio_read(struct net_device *dev, int phy_id, int regnum)
1484f2148a47SJeff Kirsher {
1485f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1486f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
1487f2148a47SJeff Kirsher 	int result;
1488f2148a47SJeff Kirsher 
1489f2148a47SJeff Kirsher 	rhine_disable_linkmon(ioaddr, rp->quirks);
1490f2148a47SJeff Kirsher 
1491f2148a47SJeff Kirsher 	/* rhine_disable_linkmon already cleared MIICmd */
1492f2148a47SJeff Kirsher 	iowrite8(phy_id, ioaddr + MIIPhyAddr);
1493f2148a47SJeff Kirsher 	iowrite8(regnum, ioaddr + MIIRegAddr);
1494f2148a47SJeff Kirsher 	iowrite8(0x40, ioaddr + MIICmd);		/* Trigger read */
1495f2148a47SJeff Kirsher 	RHINE_WAIT_FOR(!(ioread8(ioaddr + MIICmd) & 0x40));
1496f2148a47SJeff Kirsher 	result = ioread16(ioaddr + MIIData);
1497f2148a47SJeff Kirsher 
1498f2148a47SJeff Kirsher 	rhine_enable_linkmon(ioaddr);
1499f2148a47SJeff Kirsher 	return result;
1500f2148a47SJeff Kirsher }
1501f2148a47SJeff Kirsher 
1502f2148a47SJeff Kirsher static void mdio_write(struct net_device *dev, int phy_id, int regnum, int value)
1503f2148a47SJeff Kirsher {
1504f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1505f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
1506f2148a47SJeff Kirsher 
1507f2148a47SJeff Kirsher 	rhine_disable_linkmon(ioaddr, rp->quirks);
1508f2148a47SJeff Kirsher 
1509f2148a47SJeff Kirsher 	/* rhine_disable_linkmon already cleared MIICmd */
1510f2148a47SJeff Kirsher 	iowrite8(phy_id, ioaddr + MIIPhyAddr);
1511f2148a47SJeff Kirsher 	iowrite8(regnum, ioaddr + MIIRegAddr);
1512f2148a47SJeff Kirsher 	iowrite16(value, ioaddr + MIIData);
1513f2148a47SJeff Kirsher 	iowrite8(0x20, ioaddr + MIICmd);		/* Trigger write */
1514f2148a47SJeff Kirsher 	RHINE_WAIT_FOR(!(ioread8(ioaddr + MIICmd) & 0x20));
1515f2148a47SJeff Kirsher 
1516f2148a47SJeff Kirsher 	rhine_enable_linkmon(ioaddr);
1517f2148a47SJeff Kirsher }
1518f2148a47SJeff Kirsher 
1519*7ab87ff4SFrancois Romieu static void rhine_task_disable(struct rhine_private *rp)
1520*7ab87ff4SFrancois Romieu {
1521*7ab87ff4SFrancois Romieu 	mutex_lock(&rp->task_lock);
1522*7ab87ff4SFrancois Romieu 	rp->task_enable = false;
1523*7ab87ff4SFrancois Romieu 	mutex_unlock(&rp->task_lock);
1524*7ab87ff4SFrancois Romieu 
1525*7ab87ff4SFrancois Romieu 	cancel_work_sync(&rp->slow_event_task);
1526*7ab87ff4SFrancois Romieu 	cancel_work_sync(&rp->reset_task);
1527*7ab87ff4SFrancois Romieu }
1528*7ab87ff4SFrancois Romieu 
1529*7ab87ff4SFrancois Romieu static void rhine_task_enable(struct rhine_private *rp)
1530*7ab87ff4SFrancois Romieu {
1531*7ab87ff4SFrancois Romieu 	mutex_lock(&rp->task_lock);
1532*7ab87ff4SFrancois Romieu 	rp->task_enable = true;
1533*7ab87ff4SFrancois Romieu 	mutex_unlock(&rp->task_lock);
1534*7ab87ff4SFrancois Romieu }
1535*7ab87ff4SFrancois Romieu 
1536f2148a47SJeff Kirsher static int rhine_open(struct net_device *dev)
1537f2148a47SJeff Kirsher {
1538f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1539f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
1540f2148a47SJeff Kirsher 	int rc;
1541f2148a47SJeff Kirsher 
1542f2148a47SJeff Kirsher 	rc = request_irq(rp->pdev->irq, rhine_interrupt, IRQF_SHARED, dev->name,
1543f2148a47SJeff Kirsher 			dev);
1544f2148a47SJeff Kirsher 	if (rc)
1545f2148a47SJeff Kirsher 		return rc;
1546f2148a47SJeff Kirsher 
1547f2148a47SJeff Kirsher 	if (debug > 1)
1548f2148a47SJeff Kirsher 		netdev_dbg(dev, "%s() irq %d\n", __func__, rp->pdev->irq);
1549f2148a47SJeff Kirsher 
1550f2148a47SJeff Kirsher 	rc = alloc_ring(dev);
1551f2148a47SJeff Kirsher 	if (rc) {
1552f2148a47SJeff Kirsher 		free_irq(rp->pdev->irq, dev);
1553f2148a47SJeff Kirsher 		return rc;
1554f2148a47SJeff Kirsher 	}
1555f2148a47SJeff Kirsher 	alloc_rbufs(dev);
1556f2148a47SJeff Kirsher 	alloc_tbufs(dev);
1557f2148a47SJeff Kirsher 	rhine_chip_reset(dev);
1558*7ab87ff4SFrancois Romieu 	rhine_task_enable(rp);
1559f2148a47SJeff Kirsher 	init_registers(dev);
1560f2148a47SJeff Kirsher 	if (debug > 2)
1561f2148a47SJeff Kirsher 		netdev_dbg(dev, "%s() Done - status %04x MII status: %04x\n",
1562f2148a47SJeff Kirsher 			   __func__, ioread16(ioaddr + ChipCmd),
1563f2148a47SJeff Kirsher 			   mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
1564f2148a47SJeff Kirsher 
1565f2148a47SJeff Kirsher 	netif_start_queue(dev);
1566f2148a47SJeff Kirsher 
1567f2148a47SJeff Kirsher 	return 0;
1568f2148a47SJeff Kirsher }
1569f2148a47SJeff Kirsher 
1570f2148a47SJeff Kirsher static void rhine_reset_task(struct work_struct *work)
1571f2148a47SJeff Kirsher {
1572f2148a47SJeff Kirsher 	struct rhine_private *rp = container_of(work, struct rhine_private,
1573f2148a47SJeff Kirsher 						reset_task);
1574f2148a47SJeff Kirsher 	struct net_device *dev = rp->dev;
1575f2148a47SJeff Kirsher 
1576*7ab87ff4SFrancois Romieu 	mutex_lock(&rp->task_lock);
1577*7ab87ff4SFrancois Romieu 
1578*7ab87ff4SFrancois Romieu 	if (!rp->task_enable)
1579*7ab87ff4SFrancois Romieu 		goto out_unlock;
1580f2148a47SJeff Kirsher 
1581f2148a47SJeff Kirsher 	napi_disable(&rp->napi);
1582f2148a47SJeff Kirsher 	spin_lock_bh(&rp->lock);
1583f2148a47SJeff Kirsher 
1584f2148a47SJeff Kirsher 	/* clear all descriptors */
1585f2148a47SJeff Kirsher 	free_tbufs(dev);
1586f2148a47SJeff Kirsher 	free_rbufs(dev);
1587f2148a47SJeff Kirsher 	alloc_tbufs(dev);
1588f2148a47SJeff Kirsher 	alloc_rbufs(dev);
1589f2148a47SJeff Kirsher 
1590f2148a47SJeff Kirsher 	/* Reinitialize the hardware. */
1591f2148a47SJeff Kirsher 	rhine_chip_reset(dev);
1592f2148a47SJeff Kirsher 	init_registers(dev);
1593f2148a47SJeff Kirsher 
1594f2148a47SJeff Kirsher 	spin_unlock_bh(&rp->lock);
1595f2148a47SJeff Kirsher 
1596f2148a47SJeff Kirsher 	dev->trans_start = jiffies; /* prevent tx timeout */
1597f2148a47SJeff Kirsher 	dev->stats.tx_errors++;
1598f2148a47SJeff Kirsher 	netif_wake_queue(dev);
1599*7ab87ff4SFrancois Romieu 
1600*7ab87ff4SFrancois Romieu out_unlock:
1601*7ab87ff4SFrancois Romieu 	mutex_unlock(&rp->task_lock);
1602f2148a47SJeff Kirsher }
1603f2148a47SJeff Kirsher 
1604f2148a47SJeff Kirsher static void rhine_tx_timeout(struct net_device *dev)
1605f2148a47SJeff Kirsher {
1606f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1607f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
1608f2148a47SJeff Kirsher 
1609f2148a47SJeff Kirsher 	netdev_warn(dev, "Transmit timed out, status %04x, PHY status %04x, resetting...\n",
1610f2148a47SJeff Kirsher 		    ioread16(ioaddr + IntrStatus),
1611f2148a47SJeff Kirsher 		    mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
1612f2148a47SJeff Kirsher 
1613f2148a47SJeff Kirsher 	schedule_work(&rp->reset_task);
1614f2148a47SJeff Kirsher }
1615f2148a47SJeff Kirsher 
1616f2148a47SJeff Kirsher static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
1617f2148a47SJeff Kirsher 				  struct net_device *dev)
1618f2148a47SJeff Kirsher {
1619f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1620f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
1621f2148a47SJeff Kirsher 	unsigned entry;
1622f2148a47SJeff Kirsher 
1623f2148a47SJeff Kirsher 	/* Caution: the write order is important here, set the field
1624f2148a47SJeff Kirsher 	   with the "ownership" bits last. */
1625f2148a47SJeff Kirsher 
1626f2148a47SJeff Kirsher 	/* Calculate the next Tx descriptor entry. */
1627f2148a47SJeff Kirsher 	entry = rp->cur_tx % TX_RING_SIZE;
1628f2148a47SJeff Kirsher 
1629f2148a47SJeff Kirsher 	if (skb_padto(skb, ETH_ZLEN))
1630f2148a47SJeff Kirsher 		return NETDEV_TX_OK;
1631f2148a47SJeff Kirsher 
1632f2148a47SJeff Kirsher 	rp->tx_skbuff[entry] = skb;
1633f2148a47SJeff Kirsher 
1634f2148a47SJeff Kirsher 	if ((rp->quirks & rqRhineI) &&
1635f2148a47SJeff Kirsher 	    (((unsigned long)skb->data & 3) || skb_shinfo(skb)->nr_frags != 0 || skb->ip_summed == CHECKSUM_PARTIAL)) {
1636f2148a47SJeff Kirsher 		/* Must use alignment buffer. */
1637f2148a47SJeff Kirsher 		if (skb->len > PKT_BUF_SZ) {
1638f2148a47SJeff Kirsher 			/* packet too long, drop it */
1639f2148a47SJeff Kirsher 			dev_kfree_skb(skb);
1640f2148a47SJeff Kirsher 			rp->tx_skbuff[entry] = NULL;
1641f2148a47SJeff Kirsher 			dev->stats.tx_dropped++;
1642f2148a47SJeff Kirsher 			return NETDEV_TX_OK;
1643f2148a47SJeff Kirsher 		}
1644f2148a47SJeff Kirsher 
1645f2148a47SJeff Kirsher 		/* Padding is not copied and so must be redone. */
1646f2148a47SJeff Kirsher 		skb_copy_and_csum_dev(skb, rp->tx_buf[entry]);
1647f2148a47SJeff Kirsher 		if (skb->len < ETH_ZLEN)
1648f2148a47SJeff Kirsher 			memset(rp->tx_buf[entry] + skb->len, 0,
1649f2148a47SJeff Kirsher 			       ETH_ZLEN - skb->len);
1650f2148a47SJeff Kirsher 		rp->tx_skbuff_dma[entry] = 0;
1651f2148a47SJeff Kirsher 		rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_bufs_dma +
1652f2148a47SJeff Kirsher 						      (rp->tx_buf[entry] -
1653f2148a47SJeff Kirsher 						       rp->tx_bufs));
1654f2148a47SJeff Kirsher 	} else {
1655f2148a47SJeff Kirsher 		rp->tx_skbuff_dma[entry] =
1656f2148a47SJeff Kirsher 			pci_map_single(rp->pdev, skb->data, skb->len,
1657f2148a47SJeff Kirsher 				       PCI_DMA_TODEVICE);
1658f2148a47SJeff Kirsher 		rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_skbuff_dma[entry]);
1659f2148a47SJeff Kirsher 	}
1660f2148a47SJeff Kirsher 
1661f2148a47SJeff Kirsher 	rp->tx_ring[entry].desc_length =
1662f2148a47SJeff Kirsher 		cpu_to_le32(TXDESC | (skb->len >= ETH_ZLEN ? skb->len : ETH_ZLEN));
1663f2148a47SJeff Kirsher 
1664f2148a47SJeff Kirsher 	if (unlikely(vlan_tx_tag_present(skb))) {
1665f2148a47SJeff Kirsher 		rp->tx_ring[entry].tx_status = cpu_to_le32((vlan_tx_tag_get(skb)) << 16);
1666f2148a47SJeff Kirsher 		/* request tagging */
1667f2148a47SJeff Kirsher 		rp->tx_ring[entry].desc_length |= cpu_to_le32(0x020000);
1668f2148a47SJeff Kirsher 	}
1669f2148a47SJeff Kirsher 	else
1670f2148a47SJeff Kirsher 		rp->tx_ring[entry].tx_status = 0;
1671f2148a47SJeff Kirsher 
1672f2148a47SJeff Kirsher 	/* lock eth irq */
1673f2148a47SJeff Kirsher 	wmb();
1674f2148a47SJeff Kirsher 	rp->tx_ring[entry].tx_status |= cpu_to_le32(DescOwn);
1675f2148a47SJeff Kirsher 	wmb();
1676f2148a47SJeff Kirsher 
1677f2148a47SJeff Kirsher 	rp->cur_tx++;
1678f2148a47SJeff Kirsher 
1679f2148a47SJeff Kirsher 	/* Non-x86 Todo: explicitly flush cache lines here. */
1680f2148a47SJeff Kirsher 
1681f2148a47SJeff Kirsher 	if (vlan_tx_tag_present(skb))
1682f2148a47SJeff Kirsher 		/* Tx queues are bits 7-0 (first Tx queue: bit 7) */
1683f2148a47SJeff Kirsher 		BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
1684f2148a47SJeff Kirsher 
1685f2148a47SJeff Kirsher 	/* Wake the potentially-idle transmit channel */
1686f2148a47SJeff Kirsher 	iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
1687f2148a47SJeff Kirsher 	       ioaddr + ChipCmd1);
1688f2148a47SJeff Kirsher 	IOSYNC;
1689f2148a47SJeff Kirsher 
1690f2148a47SJeff Kirsher 	if (rp->cur_tx == rp->dirty_tx + TX_QUEUE_LEN)
1691f2148a47SJeff Kirsher 		netif_stop_queue(dev);
1692f2148a47SJeff Kirsher 
1693f2148a47SJeff Kirsher 	if (debug > 4) {
1694f2148a47SJeff Kirsher 		netdev_dbg(dev, "Transmit frame #%d queued in slot %d\n",
1695f2148a47SJeff Kirsher 			   rp->cur_tx-1, entry);
1696f2148a47SJeff Kirsher 	}
1697f2148a47SJeff Kirsher 	return NETDEV_TX_OK;
1698f2148a47SJeff Kirsher }
1699f2148a47SJeff Kirsher 
1700*7ab87ff4SFrancois Romieu static void rhine_irq_disable(struct rhine_private *rp)
1701*7ab87ff4SFrancois Romieu {
1702*7ab87ff4SFrancois Romieu 	iowrite16(0x0000, rp->base + IntrEnable);
1703*7ab87ff4SFrancois Romieu 	mmiowb();
1704*7ab87ff4SFrancois Romieu }
1705*7ab87ff4SFrancois Romieu 
1706f2148a47SJeff Kirsher /* The interrupt handler does all of the Rx thread work and cleans up
1707f2148a47SJeff Kirsher    after the Tx thread. */
1708f2148a47SJeff Kirsher static irqreturn_t rhine_interrupt(int irq, void *dev_instance)
1709f2148a47SJeff Kirsher {
1710f2148a47SJeff Kirsher 	struct net_device *dev = dev_instance;
1711f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1712*7ab87ff4SFrancois Romieu 	u32 status;
1713f2148a47SJeff Kirsher 	int handled = 0;
1714f2148a47SJeff Kirsher 
1715*7ab87ff4SFrancois Romieu 	status = rhine_get_events(rp);
1716f2148a47SJeff Kirsher 
1717f2148a47SJeff Kirsher 	if (debug > 4)
1718*7ab87ff4SFrancois Romieu 		netdev_dbg(dev, "Interrupt, status %08x\n", status);
1719f2148a47SJeff Kirsher 
1720*7ab87ff4SFrancois Romieu 	if (status & RHINE_EVENT) {
1721*7ab87ff4SFrancois Romieu 		handled = 1;
1722f2148a47SJeff Kirsher 
1723*7ab87ff4SFrancois Romieu 		rhine_irq_disable(rp);
1724f2148a47SJeff Kirsher 		napi_schedule(&rp->napi);
1725f2148a47SJeff Kirsher 	}
1726f2148a47SJeff Kirsher 
1727*7ab87ff4SFrancois Romieu 	if (status & ~(IntrLinkChange | IntrStatsMax | RHINE_EVENT_NAPI)) {
1728*7ab87ff4SFrancois Romieu 		if (debug > 1)
1729*7ab87ff4SFrancois Romieu 			netdev_err(dev, "Something Wicked happened! %08x\n",
1730*7ab87ff4SFrancois Romieu 				   status);
1731f2148a47SJeff Kirsher 	}
1732f2148a47SJeff Kirsher 
1733f2148a47SJeff Kirsher 	return IRQ_RETVAL(handled);
1734f2148a47SJeff Kirsher }
1735f2148a47SJeff Kirsher 
1736f2148a47SJeff Kirsher /* This routine is logically part of the interrupt handler, but isolated
1737f2148a47SJeff Kirsher    for clarity. */
1738f2148a47SJeff Kirsher static void rhine_tx(struct net_device *dev)
1739f2148a47SJeff Kirsher {
1740f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1741f2148a47SJeff Kirsher 	int txstatus = 0, entry = rp->dirty_tx % TX_RING_SIZE;
1742f2148a47SJeff Kirsher 
1743f2148a47SJeff Kirsher 	/* find and cleanup dirty tx descriptors */
1744f2148a47SJeff Kirsher 	while (rp->dirty_tx != rp->cur_tx) {
1745f2148a47SJeff Kirsher 		txstatus = le32_to_cpu(rp->tx_ring[entry].tx_status);
1746f2148a47SJeff Kirsher 		if (debug > 6)
1747f2148a47SJeff Kirsher 			netdev_dbg(dev, "Tx scavenge %d status %08x\n",
1748f2148a47SJeff Kirsher 				   entry, txstatus);
1749f2148a47SJeff Kirsher 		if (txstatus & DescOwn)
1750f2148a47SJeff Kirsher 			break;
1751f2148a47SJeff Kirsher 		if (txstatus & 0x8000) {
1752f2148a47SJeff Kirsher 			if (debug > 1)
1753f2148a47SJeff Kirsher 				netdev_dbg(dev, "Transmit error, Tx status %08x\n",
1754f2148a47SJeff Kirsher 					   txstatus);
1755f2148a47SJeff Kirsher 			dev->stats.tx_errors++;
1756f2148a47SJeff Kirsher 			if (txstatus & 0x0400)
1757f2148a47SJeff Kirsher 				dev->stats.tx_carrier_errors++;
1758f2148a47SJeff Kirsher 			if (txstatus & 0x0200)
1759f2148a47SJeff Kirsher 				dev->stats.tx_window_errors++;
1760f2148a47SJeff Kirsher 			if (txstatus & 0x0100)
1761f2148a47SJeff Kirsher 				dev->stats.tx_aborted_errors++;
1762f2148a47SJeff Kirsher 			if (txstatus & 0x0080)
1763f2148a47SJeff Kirsher 				dev->stats.tx_heartbeat_errors++;
1764f2148a47SJeff Kirsher 			if (((rp->quirks & rqRhineI) && txstatus & 0x0002) ||
1765f2148a47SJeff Kirsher 			    (txstatus & 0x0800) || (txstatus & 0x1000)) {
1766f2148a47SJeff Kirsher 				dev->stats.tx_fifo_errors++;
1767f2148a47SJeff Kirsher 				rp->tx_ring[entry].tx_status = cpu_to_le32(DescOwn);
1768f2148a47SJeff Kirsher 				break; /* Keep the skb - we try again */
1769f2148a47SJeff Kirsher 			}
1770f2148a47SJeff Kirsher 			/* Transmitter restarted in 'abnormal' handler. */
1771f2148a47SJeff Kirsher 		} else {
1772f2148a47SJeff Kirsher 			if (rp->quirks & rqRhineI)
1773f2148a47SJeff Kirsher 				dev->stats.collisions += (txstatus >> 3) & 0x0F;
1774f2148a47SJeff Kirsher 			else
1775f2148a47SJeff Kirsher 				dev->stats.collisions += txstatus & 0x0F;
1776f2148a47SJeff Kirsher 			if (debug > 6)
1777f2148a47SJeff Kirsher 				netdev_dbg(dev, "collisions: %1.1x:%1.1x\n",
1778f2148a47SJeff Kirsher 					   (txstatus >> 3) & 0xF,
1779f2148a47SJeff Kirsher 					   txstatus & 0xF);
1780f2148a47SJeff Kirsher 			dev->stats.tx_bytes += rp->tx_skbuff[entry]->len;
1781f2148a47SJeff Kirsher 			dev->stats.tx_packets++;
1782f2148a47SJeff Kirsher 		}
1783f2148a47SJeff Kirsher 		/* Free the original skb. */
1784f2148a47SJeff Kirsher 		if (rp->tx_skbuff_dma[entry]) {
1785f2148a47SJeff Kirsher 			pci_unmap_single(rp->pdev,
1786f2148a47SJeff Kirsher 					 rp->tx_skbuff_dma[entry],
1787f2148a47SJeff Kirsher 					 rp->tx_skbuff[entry]->len,
1788f2148a47SJeff Kirsher 					 PCI_DMA_TODEVICE);
1789f2148a47SJeff Kirsher 		}
1790f2148a47SJeff Kirsher 		dev_kfree_skb_irq(rp->tx_skbuff[entry]);
1791f2148a47SJeff Kirsher 		rp->tx_skbuff[entry] = NULL;
1792f2148a47SJeff Kirsher 		entry = (++rp->dirty_tx) % TX_RING_SIZE;
1793f2148a47SJeff Kirsher 	}
1794f2148a47SJeff Kirsher 	if ((rp->cur_tx - rp->dirty_tx) < TX_QUEUE_LEN - 4)
1795f2148a47SJeff Kirsher 		netif_wake_queue(dev);
1796f2148a47SJeff Kirsher }
1797f2148a47SJeff Kirsher 
1798f2148a47SJeff Kirsher /**
1799f2148a47SJeff Kirsher  * rhine_get_vlan_tci - extract TCI from Rx data buffer
1800f2148a47SJeff Kirsher  * @skb: pointer to sk_buff
1801f2148a47SJeff Kirsher  * @data_size: used data area of the buffer including CRC
1802f2148a47SJeff Kirsher  *
1803f2148a47SJeff Kirsher  * If hardware VLAN tag extraction is enabled and the chip indicates a 802.1Q
1804f2148a47SJeff Kirsher  * packet, the extracted 802.1Q header (2 bytes TPID + 2 bytes TCI) is 4-byte
1805f2148a47SJeff Kirsher  * aligned following the CRC.
1806f2148a47SJeff Kirsher  */
1807f2148a47SJeff Kirsher static inline u16 rhine_get_vlan_tci(struct sk_buff *skb, int data_size)
1808f2148a47SJeff Kirsher {
1809f2148a47SJeff Kirsher 	u8 *trailer = (u8 *)skb->data + ((data_size + 3) & ~3) + 2;
1810f2148a47SJeff Kirsher 	return be16_to_cpup((__be16 *)trailer);
1811f2148a47SJeff Kirsher }
1812f2148a47SJeff Kirsher 
1813f2148a47SJeff Kirsher /* Process up to limit frames from receive ring */
1814f2148a47SJeff Kirsher static int rhine_rx(struct net_device *dev, int limit)
1815f2148a47SJeff Kirsher {
1816f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1817f2148a47SJeff Kirsher 	int count;
1818f2148a47SJeff Kirsher 	int entry = rp->cur_rx % RX_RING_SIZE;
1819f2148a47SJeff Kirsher 
1820f2148a47SJeff Kirsher 	if (debug > 4) {
1821f2148a47SJeff Kirsher 		netdev_dbg(dev, "%s(), entry %d status %08x\n",
1822f2148a47SJeff Kirsher 			   __func__, entry,
1823f2148a47SJeff Kirsher 			   le32_to_cpu(rp->rx_head_desc->rx_status));
1824f2148a47SJeff Kirsher 	}
1825f2148a47SJeff Kirsher 
1826f2148a47SJeff Kirsher 	/* If EOP is set on the next entry, it's a new packet. Send it up. */
1827f2148a47SJeff Kirsher 	for (count = 0; count < limit; ++count) {
1828f2148a47SJeff Kirsher 		struct rx_desc *desc = rp->rx_head_desc;
1829f2148a47SJeff Kirsher 		u32 desc_status = le32_to_cpu(desc->rx_status);
1830f2148a47SJeff Kirsher 		u32 desc_length = le32_to_cpu(desc->desc_length);
1831f2148a47SJeff Kirsher 		int data_size = desc_status >> 16;
1832f2148a47SJeff Kirsher 
1833f2148a47SJeff Kirsher 		if (desc_status & DescOwn)
1834f2148a47SJeff Kirsher 			break;
1835f2148a47SJeff Kirsher 
1836f2148a47SJeff Kirsher 		if (debug > 4)
1837f2148a47SJeff Kirsher 			netdev_dbg(dev, "%s() status is %08x\n",
1838f2148a47SJeff Kirsher 				   __func__, desc_status);
1839f2148a47SJeff Kirsher 
1840f2148a47SJeff Kirsher 		if ((desc_status & (RxWholePkt | RxErr)) != RxWholePkt) {
1841f2148a47SJeff Kirsher 			if ((desc_status & RxWholePkt) != RxWholePkt) {
1842f2148a47SJeff Kirsher 				netdev_warn(dev,
1843f2148a47SJeff Kirsher 	"Oversized Ethernet frame spanned multiple buffers, "
1844f2148a47SJeff Kirsher 	"entry %#x length %d status %08x!\n",
1845f2148a47SJeff Kirsher 					    entry, data_size,
1846f2148a47SJeff Kirsher 					    desc_status);
1847f2148a47SJeff Kirsher 				netdev_warn(dev,
1848f2148a47SJeff Kirsher 					    "Oversized Ethernet frame %p vs %p\n",
1849f2148a47SJeff Kirsher 					    rp->rx_head_desc,
1850f2148a47SJeff Kirsher 					    &rp->rx_ring[entry]);
1851f2148a47SJeff Kirsher 				dev->stats.rx_length_errors++;
1852f2148a47SJeff Kirsher 			} else if (desc_status & RxErr) {
1853f2148a47SJeff Kirsher 				/* There was a error. */
1854f2148a47SJeff Kirsher 				if (debug > 2)
1855f2148a47SJeff Kirsher 					netdev_dbg(dev, "%s() Rx error was %08x\n",
1856f2148a47SJeff Kirsher 						   __func__, desc_status);
1857f2148a47SJeff Kirsher 				dev->stats.rx_errors++;
1858f2148a47SJeff Kirsher 				if (desc_status & 0x0030)
1859f2148a47SJeff Kirsher 					dev->stats.rx_length_errors++;
1860f2148a47SJeff Kirsher 				if (desc_status & 0x0048)
1861f2148a47SJeff Kirsher 					dev->stats.rx_fifo_errors++;
1862f2148a47SJeff Kirsher 				if (desc_status & 0x0004)
1863f2148a47SJeff Kirsher 					dev->stats.rx_frame_errors++;
1864f2148a47SJeff Kirsher 				if (desc_status & 0x0002) {
1865f2148a47SJeff Kirsher 					/* this can also be updated outside the interrupt handler */
1866f2148a47SJeff Kirsher 					spin_lock(&rp->lock);
1867f2148a47SJeff Kirsher 					dev->stats.rx_crc_errors++;
1868f2148a47SJeff Kirsher 					spin_unlock(&rp->lock);
1869f2148a47SJeff Kirsher 				}
1870f2148a47SJeff Kirsher 			}
1871f2148a47SJeff Kirsher 		} else {
1872f2148a47SJeff Kirsher 			struct sk_buff *skb = NULL;
1873f2148a47SJeff Kirsher 			/* Length should omit the CRC */
1874f2148a47SJeff Kirsher 			int pkt_len = data_size - 4;
1875f2148a47SJeff Kirsher 			u16 vlan_tci = 0;
1876f2148a47SJeff Kirsher 
1877f2148a47SJeff Kirsher 			/* Check if the packet is long enough to accept without
1878f2148a47SJeff Kirsher 			   copying to a minimally-sized skbuff. */
1879f2148a47SJeff Kirsher 			if (pkt_len < rx_copybreak)
1880f2148a47SJeff Kirsher 				skb = netdev_alloc_skb_ip_align(dev, pkt_len);
1881f2148a47SJeff Kirsher 			if (skb) {
1882f2148a47SJeff Kirsher 				pci_dma_sync_single_for_cpu(rp->pdev,
1883f2148a47SJeff Kirsher 							    rp->rx_skbuff_dma[entry],
1884f2148a47SJeff Kirsher 							    rp->rx_buf_sz,
1885f2148a47SJeff Kirsher 							    PCI_DMA_FROMDEVICE);
1886f2148a47SJeff Kirsher 
1887f2148a47SJeff Kirsher 				skb_copy_to_linear_data(skb,
1888f2148a47SJeff Kirsher 						 rp->rx_skbuff[entry]->data,
1889f2148a47SJeff Kirsher 						 pkt_len);
1890f2148a47SJeff Kirsher 				skb_put(skb, pkt_len);
1891f2148a47SJeff Kirsher 				pci_dma_sync_single_for_device(rp->pdev,
1892f2148a47SJeff Kirsher 							       rp->rx_skbuff_dma[entry],
1893f2148a47SJeff Kirsher 							       rp->rx_buf_sz,
1894f2148a47SJeff Kirsher 							       PCI_DMA_FROMDEVICE);
1895f2148a47SJeff Kirsher 			} else {
1896f2148a47SJeff Kirsher 				skb = rp->rx_skbuff[entry];
1897f2148a47SJeff Kirsher 				if (skb == NULL) {
1898f2148a47SJeff Kirsher 					netdev_err(dev, "Inconsistent Rx descriptor chain\n");
1899f2148a47SJeff Kirsher 					break;
1900f2148a47SJeff Kirsher 				}
1901f2148a47SJeff Kirsher 				rp->rx_skbuff[entry] = NULL;
1902f2148a47SJeff Kirsher 				skb_put(skb, pkt_len);
1903f2148a47SJeff Kirsher 				pci_unmap_single(rp->pdev,
1904f2148a47SJeff Kirsher 						 rp->rx_skbuff_dma[entry],
1905f2148a47SJeff Kirsher 						 rp->rx_buf_sz,
1906f2148a47SJeff Kirsher 						 PCI_DMA_FROMDEVICE);
1907f2148a47SJeff Kirsher 			}
1908f2148a47SJeff Kirsher 
1909f2148a47SJeff Kirsher 			if (unlikely(desc_length & DescTag))
1910f2148a47SJeff Kirsher 				vlan_tci = rhine_get_vlan_tci(skb, data_size);
1911f2148a47SJeff Kirsher 
1912f2148a47SJeff Kirsher 			skb->protocol = eth_type_trans(skb, dev);
1913f2148a47SJeff Kirsher 
1914f2148a47SJeff Kirsher 			if (unlikely(desc_length & DescTag))
1915f2148a47SJeff Kirsher 				__vlan_hwaccel_put_tag(skb, vlan_tci);
1916f2148a47SJeff Kirsher 			netif_receive_skb(skb);
1917f2148a47SJeff Kirsher 			dev->stats.rx_bytes += pkt_len;
1918f2148a47SJeff Kirsher 			dev->stats.rx_packets++;
1919f2148a47SJeff Kirsher 		}
1920f2148a47SJeff Kirsher 		entry = (++rp->cur_rx) % RX_RING_SIZE;
1921f2148a47SJeff Kirsher 		rp->rx_head_desc = &rp->rx_ring[entry];
1922f2148a47SJeff Kirsher 	}
1923f2148a47SJeff Kirsher 
1924f2148a47SJeff Kirsher 	/* Refill the Rx ring buffers. */
1925f2148a47SJeff Kirsher 	for (; rp->cur_rx - rp->dirty_rx > 0; rp->dirty_rx++) {
1926f2148a47SJeff Kirsher 		struct sk_buff *skb;
1927f2148a47SJeff Kirsher 		entry = rp->dirty_rx % RX_RING_SIZE;
1928f2148a47SJeff Kirsher 		if (rp->rx_skbuff[entry] == NULL) {
1929f2148a47SJeff Kirsher 			skb = netdev_alloc_skb(dev, rp->rx_buf_sz);
1930f2148a47SJeff Kirsher 			rp->rx_skbuff[entry] = skb;
1931f2148a47SJeff Kirsher 			if (skb == NULL)
1932f2148a47SJeff Kirsher 				break;	/* Better luck next round. */
1933f2148a47SJeff Kirsher 			skb->dev = dev;	/* Mark as being used by this device. */
1934f2148a47SJeff Kirsher 			rp->rx_skbuff_dma[entry] =
1935f2148a47SJeff Kirsher 				pci_map_single(rp->pdev, skb->data,
1936f2148a47SJeff Kirsher 					       rp->rx_buf_sz,
1937f2148a47SJeff Kirsher 					       PCI_DMA_FROMDEVICE);
1938f2148a47SJeff Kirsher 			rp->rx_ring[entry].addr = cpu_to_le32(rp->rx_skbuff_dma[entry]);
1939f2148a47SJeff Kirsher 		}
1940f2148a47SJeff Kirsher 		rp->rx_ring[entry].rx_status = cpu_to_le32(DescOwn);
1941f2148a47SJeff Kirsher 	}
1942f2148a47SJeff Kirsher 
1943f2148a47SJeff Kirsher 	return count;
1944f2148a47SJeff Kirsher }
1945f2148a47SJeff Kirsher 
1946f2148a47SJeff Kirsher static void rhine_restart_tx(struct net_device *dev) {
1947f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
1948f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
1949f2148a47SJeff Kirsher 	int entry = rp->dirty_tx % TX_RING_SIZE;
1950f2148a47SJeff Kirsher 	u32 intr_status;
1951f2148a47SJeff Kirsher 
1952f2148a47SJeff Kirsher 	/*
1953f2148a47SJeff Kirsher 	 * If new errors occurred, we need to sort them out before doing Tx.
1954f2148a47SJeff Kirsher 	 * In that case the ISR will be back here RSN anyway.
1955f2148a47SJeff Kirsher 	 */
1956a20a28bcSFrancois Romieu 	intr_status = rhine_get_events(rp);
1957f2148a47SJeff Kirsher 
1958f2148a47SJeff Kirsher 	if ((intr_status & IntrTxErrSummary) == 0) {
1959f2148a47SJeff Kirsher 
1960f2148a47SJeff Kirsher 		/* We know better than the chip where it should continue. */
1961f2148a47SJeff Kirsher 		iowrite32(rp->tx_ring_dma + entry * sizeof(struct tx_desc),
1962f2148a47SJeff Kirsher 		       ioaddr + TxRingPtr);
1963f2148a47SJeff Kirsher 
1964f2148a47SJeff Kirsher 		iowrite8(ioread8(ioaddr + ChipCmd) | CmdTxOn,
1965f2148a47SJeff Kirsher 		       ioaddr + ChipCmd);
1966f2148a47SJeff Kirsher 
1967f2148a47SJeff Kirsher 		if (rp->tx_ring[entry].desc_length & cpu_to_le32(0x020000))
1968f2148a47SJeff Kirsher 			/* Tx queues are bits 7-0 (first Tx queue: bit 7) */
1969f2148a47SJeff Kirsher 			BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
1970f2148a47SJeff Kirsher 
1971f2148a47SJeff Kirsher 		iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
1972f2148a47SJeff Kirsher 		       ioaddr + ChipCmd1);
1973f2148a47SJeff Kirsher 		IOSYNC;
1974f2148a47SJeff Kirsher 	}
1975f2148a47SJeff Kirsher 	else {
1976f2148a47SJeff Kirsher 		/* This should never happen */
1977f2148a47SJeff Kirsher 		if (debug > 1)
1978f2148a47SJeff Kirsher 			netdev_warn(dev, "%s() Another error occurred %08x\n",
1979f2148a47SJeff Kirsher 				   __func__, intr_status);
1980f2148a47SJeff Kirsher 	}
1981f2148a47SJeff Kirsher 
1982f2148a47SJeff Kirsher }
1983f2148a47SJeff Kirsher 
1984*7ab87ff4SFrancois Romieu static void rhine_slow_event_task(struct work_struct *work)
1985f2148a47SJeff Kirsher {
1986*7ab87ff4SFrancois Romieu 	struct rhine_private *rp =
1987*7ab87ff4SFrancois Romieu 		container_of(work, struct rhine_private, slow_event_task);
1988*7ab87ff4SFrancois Romieu 	struct net_device *dev = rp->dev;
1989*7ab87ff4SFrancois Romieu 	u32 intr_status;
1990f2148a47SJeff Kirsher 
1991*7ab87ff4SFrancois Romieu 	mutex_lock(&rp->task_lock);
1992*7ab87ff4SFrancois Romieu 
1993*7ab87ff4SFrancois Romieu 	if (!rp->task_enable)
1994*7ab87ff4SFrancois Romieu 		goto out_unlock;
1995*7ab87ff4SFrancois Romieu 
1996*7ab87ff4SFrancois Romieu 	intr_status = rhine_get_events(rp);
1997*7ab87ff4SFrancois Romieu 	rhine_ack_events(rp, intr_status & RHINE_EVENT_SLOW);
1998f2148a47SJeff Kirsher 
1999f2148a47SJeff Kirsher 	if (intr_status & IntrLinkChange)
2000f2148a47SJeff Kirsher 		rhine_check_media(dev, 0);
2001f2148a47SJeff Kirsher 
2002*7ab87ff4SFrancois Romieu 	napi_disable(&rp->napi);
2003*7ab87ff4SFrancois Romieu 	rhine_irq_disable(rp);
2004*7ab87ff4SFrancois Romieu 	/* Slow and safe. Consider __napi_schedule as a replacement ? */
2005*7ab87ff4SFrancois Romieu 	napi_enable(&rp->napi);
2006*7ab87ff4SFrancois Romieu 	napi_schedule(&rp->napi);
2007f2148a47SJeff Kirsher 
2008*7ab87ff4SFrancois Romieu out_unlock:
2009*7ab87ff4SFrancois Romieu 	mutex_unlock(&rp->task_lock);
2010f2148a47SJeff Kirsher }
2011f2148a47SJeff Kirsher 
2012f2148a47SJeff Kirsher static struct net_device_stats *rhine_get_stats(struct net_device *dev)
2013f2148a47SJeff Kirsher {
2014f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
2015f2148a47SJeff Kirsher 
2016*7ab87ff4SFrancois Romieu 	spin_lock_bh(&rp->lock);
2017*7ab87ff4SFrancois Romieu 	rhine_update_rx_crc_and_missed_errord(rp);
2018*7ab87ff4SFrancois Romieu 	spin_unlock_bh(&rp->lock);
2019f2148a47SJeff Kirsher 
2020f2148a47SJeff Kirsher 	return &dev->stats;
2021f2148a47SJeff Kirsher }
2022f2148a47SJeff Kirsher 
2023f2148a47SJeff Kirsher static void rhine_set_rx_mode(struct net_device *dev)
2024f2148a47SJeff Kirsher {
2025f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
2026f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
2027f2148a47SJeff Kirsher 	u32 mc_filter[2];	/* Multicast hash filter */
2028f2148a47SJeff Kirsher 	u8 rx_mode = 0x0C;	/* Note: 0x02=accept runt, 0x01=accept errs */
2029f2148a47SJeff Kirsher 	struct netdev_hw_addr *ha;
2030f2148a47SJeff Kirsher 
2031f2148a47SJeff Kirsher 	if (dev->flags & IFF_PROMISC) {		/* Set promiscuous. */
2032f2148a47SJeff Kirsher 		rx_mode = 0x1C;
2033f2148a47SJeff Kirsher 		iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2034f2148a47SJeff Kirsher 		iowrite32(0xffffffff, ioaddr + MulticastFilter1);
2035f2148a47SJeff Kirsher 	} else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
2036f2148a47SJeff Kirsher 		   (dev->flags & IFF_ALLMULTI)) {
2037f2148a47SJeff Kirsher 		/* Too many to match, or accept all multicasts. */
2038f2148a47SJeff Kirsher 		iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2039f2148a47SJeff Kirsher 		iowrite32(0xffffffff, ioaddr + MulticastFilter1);
2040f2148a47SJeff Kirsher 	} else if (rp->pdev->revision >= VT6105M) {
2041f2148a47SJeff Kirsher 		int i = 0;
2042f2148a47SJeff Kirsher 		u32 mCAMmask = 0;	/* 32 mCAMs (6105M and better) */
2043f2148a47SJeff Kirsher 		netdev_for_each_mc_addr(ha, dev) {
2044f2148a47SJeff Kirsher 			if (i == MCAM_SIZE)
2045f2148a47SJeff Kirsher 				break;
2046f2148a47SJeff Kirsher 			rhine_set_cam(ioaddr, i, ha->addr);
2047f2148a47SJeff Kirsher 			mCAMmask |= 1 << i;
2048f2148a47SJeff Kirsher 			i++;
2049f2148a47SJeff Kirsher 		}
2050f2148a47SJeff Kirsher 		rhine_set_cam_mask(ioaddr, mCAMmask);
2051f2148a47SJeff Kirsher 	} else {
2052f2148a47SJeff Kirsher 		memset(mc_filter, 0, sizeof(mc_filter));
2053f2148a47SJeff Kirsher 		netdev_for_each_mc_addr(ha, dev) {
2054f2148a47SJeff Kirsher 			int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
2055f2148a47SJeff Kirsher 
2056f2148a47SJeff Kirsher 			mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2057f2148a47SJeff Kirsher 		}
2058f2148a47SJeff Kirsher 		iowrite32(mc_filter[0], ioaddr + MulticastFilter0);
2059f2148a47SJeff Kirsher 		iowrite32(mc_filter[1], ioaddr + MulticastFilter1);
2060f2148a47SJeff Kirsher 	}
2061f2148a47SJeff Kirsher 	/* enable/disable VLAN receive filtering */
2062f2148a47SJeff Kirsher 	if (rp->pdev->revision >= VT6105M) {
2063f2148a47SJeff Kirsher 		if (dev->flags & IFF_PROMISC)
2064f2148a47SJeff Kirsher 			BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2065f2148a47SJeff Kirsher 		else
2066f2148a47SJeff Kirsher 			BYTE_REG_BITS_ON(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2067f2148a47SJeff Kirsher 	}
2068f2148a47SJeff Kirsher 	BYTE_REG_BITS_ON(rx_mode, ioaddr + RxConfig);
2069f2148a47SJeff Kirsher }
2070f2148a47SJeff Kirsher 
2071f2148a47SJeff Kirsher static void netdev_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
2072f2148a47SJeff Kirsher {
2073f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
2074f2148a47SJeff Kirsher 
207523020ab3SRick Jones 	strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
207623020ab3SRick Jones 	strlcpy(info->version, DRV_VERSION, sizeof(info->version));
207723020ab3SRick Jones 	strlcpy(info->bus_info, pci_name(rp->pdev), sizeof(info->bus_info));
2078f2148a47SJeff Kirsher }
2079f2148a47SJeff Kirsher 
2080f2148a47SJeff Kirsher static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2081f2148a47SJeff Kirsher {
2082f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
2083f2148a47SJeff Kirsher 	int rc;
2084f2148a47SJeff Kirsher 
2085*7ab87ff4SFrancois Romieu 	mutex_lock(&rp->task_lock);
2086f2148a47SJeff Kirsher 	rc = mii_ethtool_gset(&rp->mii_if, cmd);
2087*7ab87ff4SFrancois Romieu 	mutex_unlock(&rp->task_lock);
2088f2148a47SJeff Kirsher 
2089f2148a47SJeff Kirsher 	return rc;
2090f2148a47SJeff Kirsher }
2091f2148a47SJeff Kirsher 
2092f2148a47SJeff Kirsher static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2093f2148a47SJeff Kirsher {
2094f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
2095f2148a47SJeff Kirsher 	int rc;
2096f2148a47SJeff Kirsher 
2097*7ab87ff4SFrancois Romieu 	mutex_lock(&rp->task_lock);
2098f2148a47SJeff Kirsher 	rc = mii_ethtool_sset(&rp->mii_if, cmd);
2099f2148a47SJeff Kirsher 	rhine_set_carrier(&rp->mii_if);
2100*7ab87ff4SFrancois Romieu 	mutex_unlock(&rp->task_lock);
2101f2148a47SJeff Kirsher 
2102f2148a47SJeff Kirsher 	return rc;
2103f2148a47SJeff Kirsher }
2104f2148a47SJeff Kirsher 
2105f2148a47SJeff Kirsher static int netdev_nway_reset(struct net_device *dev)
2106f2148a47SJeff Kirsher {
2107f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
2108f2148a47SJeff Kirsher 
2109f2148a47SJeff Kirsher 	return mii_nway_restart(&rp->mii_if);
2110f2148a47SJeff Kirsher }
2111f2148a47SJeff Kirsher 
2112f2148a47SJeff Kirsher static u32 netdev_get_link(struct net_device *dev)
2113f2148a47SJeff Kirsher {
2114f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
2115f2148a47SJeff Kirsher 
2116f2148a47SJeff Kirsher 	return mii_link_ok(&rp->mii_if);
2117f2148a47SJeff Kirsher }
2118f2148a47SJeff Kirsher 
2119f2148a47SJeff Kirsher static u32 netdev_get_msglevel(struct net_device *dev)
2120f2148a47SJeff Kirsher {
2121f2148a47SJeff Kirsher 	return debug;
2122f2148a47SJeff Kirsher }
2123f2148a47SJeff Kirsher 
2124f2148a47SJeff Kirsher static void netdev_set_msglevel(struct net_device *dev, u32 value)
2125f2148a47SJeff Kirsher {
2126f2148a47SJeff Kirsher 	debug = value;
2127f2148a47SJeff Kirsher }
2128f2148a47SJeff Kirsher 
2129f2148a47SJeff Kirsher static void rhine_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2130f2148a47SJeff Kirsher {
2131f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
2132f2148a47SJeff Kirsher 
2133f2148a47SJeff Kirsher 	if (!(rp->quirks & rqWOL))
2134f2148a47SJeff Kirsher 		return;
2135f2148a47SJeff Kirsher 
2136f2148a47SJeff Kirsher 	spin_lock_irq(&rp->lock);
2137f2148a47SJeff Kirsher 	wol->supported = WAKE_PHY | WAKE_MAGIC |
2138f2148a47SJeff Kirsher 			 WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;	/* Untested */
2139f2148a47SJeff Kirsher 	wol->wolopts = rp->wolopts;
2140f2148a47SJeff Kirsher 	spin_unlock_irq(&rp->lock);
2141f2148a47SJeff Kirsher }
2142f2148a47SJeff Kirsher 
2143f2148a47SJeff Kirsher static int rhine_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2144f2148a47SJeff Kirsher {
2145f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
2146f2148a47SJeff Kirsher 	u32 support = WAKE_PHY | WAKE_MAGIC |
2147f2148a47SJeff Kirsher 		      WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;	/* Untested */
2148f2148a47SJeff Kirsher 
2149f2148a47SJeff Kirsher 	if (!(rp->quirks & rqWOL))
2150f2148a47SJeff Kirsher 		return -EINVAL;
2151f2148a47SJeff Kirsher 
2152f2148a47SJeff Kirsher 	if (wol->wolopts & ~support)
2153f2148a47SJeff Kirsher 		return -EINVAL;
2154f2148a47SJeff Kirsher 
2155f2148a47SJeff Kirsher 	spin_lock_irq(&rp->lock);
2156f2148a47SJeff Kirsher 	rp->wolopts = wol->wolopts;
2157f2148a47SJeff Kirsher 	spin_unlock_irq(&rp->lock);
2158f2148a47SJeff Kirsher 
2159f2148a47SJeff Kirsher 	return 0;
2160f2148a47SJeff Kirsher }
2161f2148a47SJeff Kirsher 
2162f2148a47SJeff Kirsher static const struct ethtool_ops netdev_ethtool_ops = {
2163f2148a47SJeff Kirsher 	.get_drvinfo		= netdev_get_drvinfo,
2164f2148a47SJeff Kirsher 	.get_settings		= netdev_get_settings,
2165f2148a47SJeff Kirsher 	.set_settings		= netdev_set_settings,
2166f2148a47SJeff Kirsher 	.nway_reset		= netdev_nway_reset,
2167f2148a47SJeff Kirsher 	.get_link		= netdev_get_link,
2168f2148a47SJeff Kirsher 	.get_msglevel		= netdev_get_msglevel,
2169f2148a47SJeff Kirsher 	.set_msglevel		= netdev_set_msglevel,
2170f2148a47SJeff Kirsher 	.get_wol		= rhine_get_wol,
2171f2148a47SJeff Kirsher 	.set_wol		= rhine_set_wol,
2172f2148a47SJeff Kirsher };
2173f2148a47SJeff Kirsher 
2174f2148a47SJeff Kirsher static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2175f2148a47SJeff Kirsher {
2176f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
2177f2148a47SJeff Kirsher 	int rc;
2178f2148a47SJeff Kirsher 
2179f2148a47SJeff Kirsher 	if (!netif_running(dev))
2180f2148a47SJeff Kirsher 		return -EINVAL;
2181f2148a47SJeff Kirsher 
2182*7ab87ff4SFrancois Romieu 	mutex_lock(&rp->task_lock);
2183f2148a47SJeff Kirsher 	rc = generic_mii_ioctl(&rp->mii_if, if_mii(rq), cmd, NULL);
2184f2148a47SJeff Kirsher 	rhine_set_carrier(&rp->mii_if);
2185*7ab87ff4SFrancois Romieu 	mutex_unlock(&rp->task_lock);
2186f2148a47SJeff Kirsher 
2187f2148a47SJeff Kirsher 	return rc;
2188f2148a47SJeff Kirsher }
2189f2148a47SJeff Kirsher 
2190f2148a47SJeff Kirsher static int rhine_close(struct net_device *dev)
2191f2148a47SJeff Kirsher {
2192f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
2193f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
2194f2148a47SJeff Kirsher 
2195*7ab87ff4SFrancois Romieu 	rhine_task_disable(rp);
2196f2148a47SJeff Kirsher 	napi_disable(&rp->napi);
2197f2148a47SJeff Kirsher 	netif_stop_queue(dev);
2198f2148a47SJeff Kirsher 
2199f2148a47SJeff Kirsher 	if (debug > 1)
2200f2148a47SJeff Kirsher 		netdev_dbg(dev, "Shutting down ethercard, status was %04x\n",
2201f2148a47SJeff Kirsher 			   ioread16(ioaddr + ChipCmd));
2202f2148a47SJeff Kirsher 
2203f2148a47SJeff Kirsher 	/* Switch to loopback mode to avoid hardware races. */
2204f2148a47SJeff Kirsher 	iowrite8(rp->tx_thresh | 0x02, ioaddr + TxConfig);
2205f2148a47SJeff Kirsher 
2206*7ab87ff4SFrancois Romieu 	rhine_irq_disable(rp);
2207f2148a47SJeff Kirsher 
2208f2148a47SJeff Kirsher 	/* Stop the chip's Tx and Rx processes. */
2209f2148a47SJeff Kirsher 	iowrite16(CmdStop, ioaddr + ChipCmd);
2210f2148a47SJeff Kirsher 
2211f2148a47SJeff Kirsher 	free_irq(rp->pdev->irq, dev);
2212f2148a47SJeff Kirsher 	free_rbufs(dev);
2213f2148a47SJeff Kirsher 	free_tbufs(dev);
2214f2148a47SJeff Kirsher 	free_ring(dev);
2215f2148a47SJeff Kirsher 
2216f2148a47SJeff Kirsher 	return 0;
2217f2148a47SJeff Kirsher }
2218f2148a47SJeff Kirsher 
2219f2148a47SJeff Kirsher 
2220f2148a47SJeff Kirsher static void __devexit rhine_remove_one(struct pci_dev *pdev)
2221f2148a47SJeff Kirsher {
2222f2148a47SJeff Kirsher 	struct net_device *dev = pci_get_drvdata(pdev);
2223f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
2224f2148a47SJeff Kirsher 
2225f2148a47SJeff Kirsher 	unregister_netdev(dev);
2226f2148a47SJeff Kirsher 
2227f2148a47SJeff Kirsher 	pci_iounmap(pdev, rp->base);
2228f2148a47SJeff Kirsher 	pci_release_regions(pdev);
2229f2148a47SJeff Kirsher 
2230f2148a47SJeff Kirsher 	free_netdev(dev);
2231f2148a47SJeff Kirsher 	pci_disable_device(pdev);
2232f2148a47SJeff Kirsher 	pci_set_drvdata(pdev, NULL);
2233f2148a47SJeff Kirsher }
2234f2148a47SJeff Kirsher 
2235f2148a47SJeff Kirsher static void rhine_shutdown (struct pci_dev *pdev)
2236f2148a47SJeff Kirsher {
2237f2148a47SJeff Kirsher 	struct net_device *dev = pci_get_drvdata(pdev);
2238f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
2239f2148a47SJeff Kirsher 	void __iomem *ioaddr = rp->base;
2240f2148a47SJeff Kirsher 
2241f2148a47SJeff Kirsher 	if (!(rp->quirks & rqWOL))
2242f2148a47SJeff Kirsher 		return; /* Nothing to do for non-WOL adapters */
2243f2148a47SJeff Kirsher 
2244f2148a47SJeff Kirsher 	rhine_power_init(dev);
2245f2148a47SJeff Kirsher 
2246f2148a47SJeff Kirsher 	/* Make sure we use pattern 0, 1 and not 4, 5 */
2247f2148a47SJeff Kirsher 	if (rp->quirks & rq6patterns)
2248f2148a47SJeff Kirsher 		iowrite8(0x04, ioaddr + WOLcgClr);
2249f2148a47SJeff Kirsher 
2250*7ab87ff4SFrancois Romieu 	spin_lock(&rp->lock);
2251*7ab87ff4SFrancois Romieu 
2252f2148a47SJeff Kirsher 	if (rp->wolopts & WAKE_MAGIC) {
2253f2148a47SJeff Kirsher 		iowrite8(WOLmagic, ioaddr + WOLcrSet);
2254f2148a47SJeff Kirsher 		/*
2255f2148a47SJeff Kirsher 		 * Turn EEPROM-controlled wake-up back on -- some hardware may
2256f2148a47SJeff Kirsher 		 * not cooperate otherwise.
2257f2148a47SJeff Kirsher 		 */
2258f2148a47SJeff Kirsher 		iowrite8(ioread8(ioaddr + ConfigA) | 0x03, ioaddr + ConfigA);
2259f2148a47SJeff Kirsher 	}
2260f2148a47SJeff Kirsher 
2261f2148a47SJeff Kirsher 	if (rp->wolopts & (WAKE_BCAST|WAKE_MCAST))
2262f2148a47SJeff Kirsher 		iowrite8(WOLbmcast, ioaddr + WOLcgSet);
2263f2148a47SJeff Kirsher 
2264f2148a47SJeff Kirsher 	if (rp->wolopts & WAKE_PHY)
2265f2148a47SJeff Kirsher 		iowrite8(WOLlnkon | WOLlnkoff, ioaddr + WOLcrSet);
2266f2148a47SJeff Kirsher 
2267f2148a47SJeff Kirsher 	if (rp->wolopts & WAKE_UCAST)
2268f2148a47SJeff Kirsher 		iowrite8(WOLucast, ioaddr + WOLcrSet);
2269f2148a47SJeff Kirsher 
2270f2148a47SJeff Kirsher 	if (rp->wolopts) {
2271f2148a47SJeff Kirsher 		/* Enable legacy WOL (for old motherboards) */
2272f2148a47SJeff Kirsher 		iowrite8(0x01, ioaddr + PwcfgSet);
2273f2148a47SJeff Kirsher 		iowrite8(ioread8(ioaddr + StickyHW) | 0x04, ioaddr + StickyHW);
2274f2148a47SJeff Kirsher 	}
2275f2148a47SJeff Kirsher 
2276*7ab87ff4SFrancois Romieu 	spin_unlock(&rp->lock);
2277*7ab87ff4SFrancois Romieu 
2278f2148a47SJeff Kirsher 	/* Hit power state D3 (sleep) */
2279f2148a47SJeff Kirsher 	if (!avoid_D3)
2280f2148a47SJeff Kirsher 		iowrite8(ioread8(ioaddr + StickyHW) | 0x03, ioaddr + StickyHW);
2281f2148a47SJeff Kirsher 
2282f2148a47SJeff Kirsher 	/* TODO: Check use of pci_enable_wake() */
2283f2148a47SJeff Kirsher 
2284f2148a47SJeff Kirsher }
2285f2148a47SJeff Kirsher 
2286f2148a47SJeff Kirsher #ifdef CONFIG_PM
2287f2148a47SJeff Kirsher static int rhine_suspend(struct pci_dev *pdev, pm_message_t state)
2288f2148a47SJeff Kirsher {
2289f2148a47SJeff Kirsher 	struct net_device *dev = pci_get_drvdata(pdev);
2290f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
2291f2148a47SJeff Kirsher 
2292f2148a47SJeff Kirsher 	if (!netif_running(dev))
2293f2148a47SJeff Kirsher 		return 0;
2294f2148a47SJeff Kirsher 
2295*7ab87ff4SFrancois Romieu 	rhine_task_disable(rp);
2296*7ab87ff4SFrancois Romieu 	rhine_irq_disable(rp);
2297f2148a47SJeff Kirsher 	napi_disable(&rp->napi);
2298f2148a47SJeff Kirsher 
2299f2148a47SJeff Kirsher 	netif_device_detach(dev);
2300f2148a47SJeff Kirsher 	pci_save_state(pdev);
2301f2148a47SJeff Kirsher 
2302f2148a47SJeff Kirsher 	rhine_shutdown(pdev);
2303f2148a47SJeff Kirsher 
2304f2148a47SJeff Kirsher 	return 0;
2305f2148a47SJeff Kirsher }
2306f2148a47SJeff Kirsher 
2307f2148a47SJeff Kirsher static int rhine_resume(struct pci_dev *pdev)
2308f2148a47SJeff Kirsher {
2309f2148a47SJeff Kirsher 	struct net_device *dev = pci_get_drvdata(pdev);
2310f2148a47SJeff Kirsher 	struct rhine_private *rp = netdev_priv(dev);
2311f2148a47SJeff Kirsher 	int ret;
2312f2148a47SJeff Kirsher 
2313f2148a47SJeff Kirsher 	if (!netif_running(dev))
2314f2148a47SJeff Kirsher 		return 0;
2315f2148a47SJeff Kirsher 
2316f2148a47SJeff Kirsher 	ret = pci_set_power_state(pdev, PCI_D0);
2317f2148a47SJeff Kirsher 	if (debug > 1)
2318f2148a47SJeff Kirsher 		netdev_info(dev, "Entering power state D0 %s (%d)\n",
2319f2148a47SJeff Kirsher 			    ret ? "failed" : "succeeded", ret);
2320f2148a47SJeff Kirsher 
2321f2148a47SJeff Kirsher 	pci_restore_state(pdev);
2322f2148a47SJeff Kirsher 
2323f2148a47SJeff Kirsher #ifdef USE_MMIO
2324f2148a47SJeff Kirsher 	enable_mmio(rp->pioaddr, rp->quirks);
2325f2148a47SJeff Kirsher #endif
2326f2148a47SJeff Kirsher 	rhine_power_init(dev);
2327f2148a47SJeff Kirsher 	free_tbufs(dev);
2328f2148a47SJeff Kirsher 	free_rbufs(dev);
2329f2148a47SJeff Kirsher 	alloc_tbufs(dev);
2330f2148a47SJeff Kirsher 	alloc_rbufs(dev);
2331*7ab87ff4SFrancois Romieu 	rhine_task_enable(rp);
2332*7ab87ff4SFrancois Romieu 	spin_lock_bh(&rp->lock);
2333f2148a47SJeff Kirsher 	init_registers(dev);
2334*7ab87ff4SFrancois Romieu 	spin_unlock_bh(&rp->lock);
2335f2148a47SJeff Kirsher 
2336f2148a47SJeff Kirsher 	netif_device_attach(dev);
2337f2148a47SJeff Kirsher 
2338f2148a47SJeff Kirsher 	return 0;
2339f2148a47SJeff Kirsher }
2340f2148a47SJeff Kirsher #endif /* CONFIG_PM */
2341f2148a47SJeff Kirsher 
2342f2148a47SJeff Kirsher static struct pci_driver rhine_driver = {
2343f2148a47SJeff Kirsher 	.name		= DRV_NAME,
2344f2148a47SJeff Kirsher 	.id_table	= rhine_pci_tbl,
2345f2148a47SJeff Kirsher 	.probe		= rhine_init_one,
2346f2148a47SJeff Kirsher 	.remove		= __devexit_p(rhine_remove_one),
2347f2148a47SJeff Kirsher #ifdef CONFIG_PM
2348f2148a47SJeff Kirsher 	.suspend	= rhine_suspend,
2349f2148a47SJeff Kirsher 	.resume		= rhine_resume,
2350f2148a47SJeff Kirsher #endif /* CONFIG_PM */
2351f2148a47SJeff Kirsher 	.shutdown =	rhine_shutdown,
2352f2148a47SJeff Kirsher };
2353f2148a47SJeff Kirsher 
2354f2148a47SJeff Kirsher static struct dmi_system_id __initdata rhine_dmi_table[] = {
2355f2148a47SJeff Kirsher 	{
2356f2148a47SJeff Kirsher 		.ident = "EPIA-M",
2357f2148a47SJeff Kirsher 		.matches = {
2358f2148a47SJeff Kirsher 			DMI_MATCH(DMI_BIOS_VENDOR, "Award Software International, Inc."),
2359f2148a47SJeff Kirsher 			DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2360f2148a47SJeff Kirsher 		},
2361f2148a47SJeff Kirsher 	},
2362f2148a47SJeff Kirsher 	{
2363f2148a47SJeff Kirsher 		.ident = "KV7",
2364f2148a47SJeff Kirsher 		.matches = {
2365f2148a47SJeff Kirsher 			DMI_MATCH(DMI_BIOS_VENDOR, "Phoenix Technologies, LTD"),
2366f2148a47SJeff Kirsher 			DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2367f2148a47SJeff Kirsher 		},
2368f2148a47SJeff Kirsher 	},
2369f2148a47SJeff Kirsher 	{ NULL }
2370f2148a47SJeff Kirsher };
2371f2148a47SJeff Kirsher 
2372f2148a47SJeff Kirsher static int __init rhine_init(void)
2373f2148a47SJeff Kirsher {
2374f2148a47SJeff Kirsher /* when a module, this is printed whether or not devices are found in probe */
2375f2148a47SJeff Kirsher #ifdef MODULE
2376f2148a47SJeff Kirsher 	pr_info("%s\n", version);
2377f2148a47SJeff Kirsher #endif
2378f2148a47SJeff Kirsher 	if (dmi_check_system(rhine_dmi_table)) {
2379f2148a47SJeff Kirsher 		/* these BIOSes fail at PXE boot if chip is in D3 */
2380eb939922SRusty Russell 		avoid_D3 = true;
2381f2148a47SJeff Kirsher 		pr_warn("Broken BIOS detected, avoid_D3 enabled\n");
2382f2148a47SJeff Kirsher 	}
2383f2148a47SJeff Kirsher 	else if (avoid_D3)
2384f2148a47SJeff Kirsher 		pr_info("avoid_D3 set\n");
2385f2148a47SJeff Kirsher 
2386f2148a47SJeff Kirsher 	return pci_register_driver(&rhine_driver);
2387f2148a47SJeff Kirsher }
2388f2148a47SJeff Kirsher 
2389f2148a47SJeff Kirsher 
2390f2148a47SJeff Kirsher static void __exit rhine_cleanup(void)
2391f2148a47SJeff Kirsher {
2392f2148a47SJeff Kirsher 	pci_unregister_driver(&rhine_driver);
2393f2148a47SJeff Kirsher }
2394f2148a47SJeff Kirsher 
2395f2148a47SJeff Kirsher 
2396f2148a47SJeff Kirsher module_init(rhine_init);
2397f2148a47SJeff Kirsher module_exit(rhine_cleanup);
2398