165e0ace2SJie Deng /* Synopsys DesignWare Core Enterprise Ethernet (XLGMAC) Driver 265e0ace2SJie Deng * 365e0ace2SJie Deng * Copyright (c) 2017 Synopsys, Inc. (www.synopsys.com) 465e0ace2SJie Deng * 5*ea8c1c64SJie Deng * This program is dual-licensed; you may select either version 2 of 6*ea8c1c64SJie Deng * the GNU General Public License ("GPL") or BSD license ("BSD"). 765e0ace2SJie Deng * 865e0ace2SJie Deng * This Synopsys DWC XLGMAC software driver and associated documentation 965e0ace2SJie Deng * (hereinafter the "Software") is an unsupported proprietary work of 1065e0ace2SJie Deng * Synopsys, Inc. unless otherwise expressly agreed to in writing between 1165e0ace2SJie Deng * Synopsys and you. The Software IS NOT an item of Licensed Software or a 1265e0ace2SJie Deng * Licensed Product under any End User Software License Agreement or 1365e0ace2SJie Deng * Agreement for Licensed Products with Synopsys or any supplement thereto. 1465e0ace2SJie Deng * Synopsys is a registered trademark of Synopsys, Inc. Other names included 1565e0ace2SJie Deng * in the SOFTWARE may be the trademarks of their respective owners. 1665e0ace2SJie Deng */ 1765e0ace2SJie Deng 1865e0ace2SJie Deng #ifndef __DWC_XLGMAC_REG_H__ 1965e0ace2SJie Deng #define __DWC_XLGMAC_REG_H__ 2065e0ace2SJie Deng 2165e0ace2SJie Deng /* MAC register offsets */ 2265e0ace2SJie Deng #define MAC_TCR 0x0000 2365e0ace2SJie Deng #define MAC_RCR 0x0004 2465e0ace2SJie Deng #define MAC_PFR 0x0008 2565e0ace2SJie Deng #define MAC_HTR0 0x0010 2665e0ace2SJie Deng #define MAC_VLANTR 0x0050 2765e0ace2SJie Deng #define MAC_VLANHTR 0x0058 2865e0ace2SJie Deng #define MAC_VLANIR 0x0060 2965e0ace2SJie Deng #define MAC_Q0TFCR 0x0070 3065e0ace2SJie Deng #define MAC_RFCR 0x0090 3165e0ace2SJie Deng #define MAC_RQC0R 0x00a0 3265e0ace2SJie Deng #define MAC_RQC1R 0x00a4 3365e0ace2SJie Deng #define MAC_RQC2R 0x00a8 3465e0ace2SJie Deng #define MAC_RQC3R 0x00ac 3565e0ace2SJie Deng #define MAC_ISR 0x00b0 3665e0ace2SJie Deng #define MAC_IER 0x00b4 3765e0ace2SJie Deng #define MAC_VR 0x0110 3865e0ace2SJie Deng #define MAC_HWF0R 0x011c 3965e0ace2SJie Deng #define MAC_HWF1R 0x0120 4065e0ace2SJie Deng #define MAC_HWF2R 0x0124 4165e0ace2SJie Deng #define MAC_MACA0HR 0x0300 4265e0ace2SJie Deng #define MAC_MACA0LR 0x0304 4365e0ace2SJie Deng #define MAC_MACA1HR 0x0308 4465e0ace2SJie Deng #define MAC_MACA1LR 0x030c 4565e0ace2SJie Deng #define MAC_RSSCR 0x0c80 4665e0ace2SJie Deng #define MAC_RSSAR 0x0c88 4765e0ace2SJie Deng #define MAC_RSSDR 0x0c8c 4865e0ace2SJie Deng 4965e0ace2SJie Deng #define MAC_QTFCR_INC 4 5065e0ace2SJie Deng #define MAC_MACA_INC 4 5165e0ace2SJie Deng #define MAC_HTR_INC 4 5265e0ace2SJie Deng #define MAC_RQC2_INC 4 5365e0ace2SJie Deng #define MAC_RQC2_Q_PER_REG 4 5465e0ace2SJie Deng 5565e0ace2SJie Deng /* MAC register entry bit positions and sizes */ 5665e0ace2SJie Deng #define MAC_HWF0R_ADDMACADRSEL_POS 18 5765e0ace2SJie Deng #define MAC_HWF0R_ADDMACADRSEL_LEN 5 5865e0ace2SJie Deng #define MAC_HWF0R_ARPOFFSEL_POS 9 5965e0ace2SJie Deng #define MAC_HWF0R_ARPOFFSEL_LEN 1 6065e0ace2SJie Deng #define MAC_HWF0R_EEESEL_POS 13 6165e0ace2SJie Deng #define MAC_HWF0R_EEESEL_LEN 1 6265e0ace2SJie Deng #define MAC_HWF0R_PHYIFSEL_POS 1 6365e0ace2SJie Deng #define MAC_HWF0R_PHYIFSEL_LEN 2 6465e0ace2SJie Deng #define MAC_HWF0R_MGKSEL_POS 7 6565e0ace2SJie Deng #define MAC_HWF0R_MGKSEL_LEN 1 6665e0ace2SJie Deng #define MAC_HWF0R_MMCSEL_POS 8 6765e0ace2SJie Deng #define MAC_HWF0R_MMCSEL_LEN 1 6865e0ace2SJie Deng #define MAC_HWF0R_RWKSEL_POS 6 6965e0ace2SJie Deng #define MAC_HWF0R_RWKSEL_LEN 1 7065e0ace2SJie Deng #define MAC_HWF0R_RXCOESEL_POS 16 7165e0ace2SJie Deng #define MAC_HWF0R_RXCOESEL_LEN 1 7265e0ace2SJie Deng #define MAC_HWF0R_SAVLANINS_POS 27 7365e0ace2SJie Deng #define MAC_HWF0R_SAVLANINS_LEN 1 7465e0ace2SJie Deng #define MAC_HWF0R_SMASEL_POS 5 7565e0ace2SJie Deng #define MAC_HWF0R_SMASEL_LEN 1 7665e0ace2SJie Deng #define MAC_HWF0R_TSSEL_POS 12 7765e0ace2SJie Deng #define MAC_HWF0R_TSSEL_LEN 1 7865e0ace2SJie Deng #define MAC_HWF0R_TSSTSSEL_POS 25 7965e0ace2SJie Deng #define MAC_HWF0R_TSSTSSEL_LEN 2 8065e0ace2SJie Deng #define MAC_HWF0R_TXCOESEL_POS 14 8165e0ace2SJie Deng #define MAC_HWF0R_TXCOESEL_LEN 1 8265e0ace2SJie Deng #define MAC_HWF0R_VLHASH_POS 4 8365e0ace2SJie Deng #define MAC_HWF0R_VLHASH_LEN 1 8465e0ace2SJie Deng #define MAC_HWF1R_ADDR64_POS 14 8565e0ace2SJie Deng #define MAC_HWF1R_ADDR64_LEN 2 8665e0ace2SJie Deng #define MAC_HWF1R_ADVTHWORD_POS 13 8765e0ace2SJie Deng #define MAC_HWF1R_ADVTHWORD_LEN 1 8865e0ace2SJie Deng #define MAC_HWF1R_DBGMEMA_POS 19 8965e0ace2SJie Deng #define MAC_HWF1R_DBGMEMA_LEN 1 9065e0ace2SJie Deng #define MAC_HWF1R_DCBEN_POS 16 9165e0ace2SJie Deng #define MAC_HWF1R_DCBEN_LEN 1 9265e0ace2SJie Deng #define MAC_HWF1R_HASHTBLSZ_POS 24 9365e0ace2SJie Deng #define MAC_HWF1R_HASHTBLSZ_LEN 3 9465e0ace2SJie Deng #define MAC_HWF1R_L3L4FNUM_POS 27 9565e0ace2SJie Deng #define MAC_HWF1R_L3L4FNUM_LEN 4 9665e0ace2SJie Deng #define MAC_HWF1R_NUMTC_POS 21 9765e0ace2SJie Deng #define MAC_HWF1R_NUMTC_LEN 3 9865e0ace2SJie Deng #define MAC_HWF1R_RSSEN_POS 20 9965e0ace2SJie Deng #define MAC_HWF1R_RSSEN_LEN 1 10065e0ace2SJie Deng #define MAC_HWF1R_RXFIFOSIZE_POS 0 10165e0ace2SJie Deng #define MAC_HWF1R_RXFIFOSIZE_LEN 5 10265e0ace2SJie Deng #define MAC_HWF1R_SPHEN_POS 17 10365e0ace2SJie Deng #define MAC_HWF1R_SPHEN_LEN 1 10465e0ace2SJie Deng #define MAC_HWF1R_TSOEN_POS 18 10565e0ace2SJie Deng #define MAC_HWF1R_TSOEN_LEN 1 10665e0ace2SJie Deng #define MAC_HWF1R_TXFIFOSIZE_POS 6 10765e0ace2SJie Deng #define MAC_HWF1R_TXFIFOSIZE_LEN 5 10865e0ace2SJie Deng #define MAC_HWF2R_AUXSNAPNUM_POS 28 10965e0ace2SJie Deng #define MAC_HWF2R_AUXSNAPNUM_LEN 3 11065e0ace2SJie Deng #define MAC_HWF2R_PPSOUTNUM_POS 24 11165e0ace2SJie Deng #define MAC_HWF2R_PPSOUTNUM_LEN 3 11265e0ace2SJie Deng #define MAC_HWF2R_RXCHCNT_POS 12 11365e0ace2SJie Deng #define MAC_HWF2R_RXCHCNT_LEN 4 11465e0ace2SJie Deng #define MAC_HWF2R_RXQCNT_POS 0 11565e0ace2SJie Deng #define MAC_HWF2R_RXQCNT_LEN 4 11665e0ace2SJie Deng #define MAC_HWF2R_TXCHCNT_POS 18 11765e0ace2SJie Deng #define MAC_HWF2R_TXCHCNT_LEN 4 11865e0ace2SJie Deng #define MAC_HWF2R_TXQCNT_POS 6 11965e0ace2SJie Deng #define MAC_HWF2R_TXQCNT_LEN 4 12065e0ace2SJie Deng #define MAC_IER_TSIE_POS 12 12165e0ace2SJie Deng #define MAC_IER_TSIE_LEN 1 12265e0ace2SJie Deng #define MAC_ISR_MMCRXIS_POS 9 12365e0ace2SJie Deng #define MAC_ISR_MMCRXIS_LEN 1 12465e0ace2SJie Deng #define MAC_ISR_MMCTXIS_POS 10 12565e0ace2SJie Deng #define MAC_ISR_MMCTXIS_LEN 1 12665e0ace2SJie Deng #define MAC_ISR_PMTIS_POS 4 12765e0ace2SJie Deng #define MAC_ISR_PMTIS_LEN 1 12865e0ace2SJie Deng #define MAC_ISR_TSIS_POS 12 12965e0ace2SJie Deng #define MAC_ISR_TSIS_LEN 1 13065e0ace2SJie Deng #define MAC_MACA1HR_AE_POS 31 13165e0ace2SJie Deng #define MAC_MACA1HR_AE_LEN 1 13265e0ace2SJie Deng #define MAC_PFR_HMC_POS 2 13365e0ace2SJie Deng #define MAC_PFR_HMC_LEN 1 13465e0ace2SJie Deng #define MAC_PFR_HPF_POS 10 13565e0ace2SJie Deng #define MAC_PFR_HPF_LEN 1 13665e0ace2SJie Deng #define MAC_PFR_HUC_POS 1 13765e0ace2SJie Deng #define MAC_PFR_HUC_LEN 1 13865e0ace2SJie Deng #define MAC_PFR_PM_POS 4 13965e0ace2SJie Deng #define MAC_PFR_PM_LEN 1 14065e0ace2SJie Deng #define MAC_PFR_PR_POS 0 14165e0ace2SJie Deng #define MAC_PFR_PR_LEN 1 14265e0ace2SJie Deng #define MAC_PFR_VTFE_POS 16 14365e0ace2SJie Deng #define MAC_PFR_VTFE_LEN 1 14465e0ace2SJie Deng #define MAC_Q0TFCR_PT_POS 16 14565e0ace2SJie Deng #define MAC_Q0TFCR_PT_LEN 16 14665e0ace2SJie Deng #define MAC_Q0TFCR_TFE_POS 1 14765e0ace2SJie Deng #define MAC_Q0TFCR_TFE_LEN 1 14865e0ace2SJie Deng #define MAC_RCR_ACS_POS 1 14965e0ace2SJie Deng #define MAC_RCR_ACS_LEN 1 15065e0ace2SJie Deng #define MAC_RCR_CST_POS 2 15165e0ace2SJie Deng #define MAC_RCR_CST_LEN 1 15265e0ace2SJie Deng #define MAC_RCR_DCRCC_POS 3 15365e0ace2SJie Deng #define MAC_RCR_DCRCC_LEN 1 15465e0ace2SJie Deng #define MAC_RCR_HDSMS_POS 12 15565e0ace2SJie Deng #define MAC_RCR_HDSMS_LEN 3 15665e0ace2SJie Deng #define MAC_RCR_IPC_POS 9 15765e0ace2SJie Deng #define MAC_RCR_IPC_LEN 1 15865e0ace2SJie Deng #define MAC_RCR_JE_POS 8 15965e0ace2SJie Deng #define MAC_RCR_JE_LEN 1 16065e0ace2SJie Deng #define MAC_RCR_LM_POS 10 16165e0ace2SJie Deng #define MAC_RCR_LM_LEN 1 16265e0ace2SJie Deng #define MAC_RCR_RE_POS 0 16365e0ace2SJie Deng #define MAC_RCR_RE_LEN 1 16465e0ace2SJie Deng #define MAC_RFCR_PFCE_POS 8 16565e0ace2SJie Deng #define MAC_RFCR_PFCE_LEN 1 16665e0ace2SJie Deng #define MAC_RFCR_RFE_POS 0 16765e0ace2SJie Deng #define MAC_RFCR_RFE_LEN 1 16865e0ace2SJie Deng #define MAC_RFCR_UP_POS 1 16965e0ace2SJie Deng #define MAC_RFCR_UP_LEN 1 17065e0ace2SJie Deng #define MAC_RQC0R_RXQ0EN_POS 0 17165e0ace2SJie Deng #define MAC_RQC0R_RXQ0EN_LEN 2 17265e0ace2SJie Deng #define MAC_RSSAR_ADDRT_POS 2 17365e0ace2SJie Deng #define MAC_RSSAR_ADDRT_LEN 1 17465e0ace2SJie Deng #define MAC_RSSAR_CT_POS 1 17565e0ace2SJie Deng #define MAC_RSSAR_CT_LEN 1 17665e0ace2SJie Deng #define MAC_RSSAR_OB_POS 0 17765e0ace2SJie Deng #define MAC_RSSAR_OB_LEN 1 17865e0ace2SJie Deng #define MAC_RSSAR_RSSIA_POS 8 17965e0ace2SJie Deng #define MAC_RSSAR_RSSIA_LEN 8 18065e0ace2SJie Deng #define MAC_RSSCR_IP2TE_POS 1 18165e0ace2SJie Deng #define MAC_RSSCR_IP2TE_LEN 1 18265e0ace2SJie Deng #define MAC_RSSCR_RSSE_POS 0 18365e0ace2SJie Deng #define MAC_RSSCR_RSSE_LEN 1 18465e0ace2SJie Deng #define MAC_RSSCR_TCP4TE_POS 2 18565e0ace2SJie Deng #define MAC_RSSCR_TCP4TE_LEN 1 18665e0ace2SJie Deng #define MAC_RSSCR_UDP4TE_POS 3 18765e0ace2SJie Deng #define MAC_RSSCR_UDP4TE_LEN 1 18865e0ace2SJie Deng #define MAC_RSSDR_DMCH_POS 0 18965e0ace2SJie Deng #define MAC_RSSDR_DMCH_LEN 4 19065e0ace2SJie Deng #define MAC_TCR_SS_POS 28 19165e0ace2SJie Deng #define MAC_TCR_SS_LEN 3 19265e0ace2SJie Deng #define MAC_TCR_TE_POS 0 19365e0ace2SJie Deng #define MAC_TCR_TE_LEN 1 19465e0ace2SJie Deng #define MAC_VLANHTR_VLHT_POS 0 19565e0ace2SJie Deng #define MAC_VLANHTR_VLHT_LEN 16 19665e0ace2SJie Deng #define MAC_VLANIR_VLTI_POS 20 19765e0ace2SJie Deng #define MAC_VLANIR_VLTI_LEN 1 19865e0ace2SJie Deng #define MAC_VLANIR_CSVL_POS 19 19965e0ace2SJie Deng #define MAC_VLANIR_CSVL_LEN 1 20065e0ace2SJie Deng #define MAC_VLANTR_DOVLTC_POS 20 20165e0ace2SJie Deng #define MAC_VLANTR_DOVLTC_LEN 1 20265e0ace2SJie Deng #define MAC_VLANTR_ERSVLM_POS 19 20365e0ace2SJie Deng #define MAC_VLANTR_ERSVLM_LEN 1 20465e0ace2SJie Deng #define MAC_VLANTR_ESVL_POS 18 20565e0ace2SJie Deng #define MAC_VLANTR_ESVL_LEN 1 20665e0ace2SJie Deng #define MAC_VLANTR_ETV_POS 16 20765e0ace2SJie Deng #define MAC_VLANTR_ETV_LEN 1 20865e0ace2SJie Deng #define MAC_VLANTR_EVLS_POS 21 20965e0ace2SJie Deng #define MAC_VLANTR_EVLS_LEN 2 21065e0ace2SJie Deng #define MAC_VLANTR_EVLRXS_POS 24 21165e0ace2SJie Deng #define MAC_VLANTR_EVLRXS_LEN 1 21265e0ace2SJie Deng #define MAC_VLANTR_VL_POS 0 21365e0ace2SJie Deng #define MAC_VLANTR_VL_LEN 16 21465e0ace2SJie Deng #define MAC_VLANTR_VTHM_POS 25 21565e0ace2SJie Deng #define MAC_VLANTR_VTHM_LEN 1 21665e0ace2SJie Deng #define MAC_VLANTR_VTIM_POS 17 21765e0ace2SJie Deng #define MAC_VLANTR_VTIM_LEN 1 21865e0ace2SJie Deng #define MAC_VR_DEVID_POS 8 21965e0ace2SJie Deng #define MAC_VR_DEVID_LEN 8 22065e0ace2SJie Deng #define MAC_VR_SNPSVER_POS 0 22165e0ace2SJie Deng #define MAC_VR_SNPSVER_LEN 8 22265e0ace2SJie Deng #define MAC_VR_USERVER_POS 16 22365e0ace2SJie Deng #define MAC_VR_USERVER_LEN 8 22465e0ace2SJie Deng 22565e0ace2SJie Deng /* MMC register offsets */ 22665e0ace2SJie Deng #define MMC_CR 0x0800 22765e0ace2SJie Deng #define MMC_RISR 0x0804 22865e0ace2SJie Deng #define MMC_TISR 0x0808 22965e0ace2SJie Deng #define MMC_RIER 0x080c 23065e0ace2SJie Deng #define MMC_TIER 0x0810 23165e0ace2SJie Deng #define MMC_TXOCTETCOUNT_GB_LO 0x0814 23265e0ace2SJie Deng #define MMC_TXFRAMECOUNT_GB_LO 0x081c 23365e0ace2SJie Deng #define MMC_TXBROADCASTFRAMES_G_LO 0x0824 23465e0ace2SJie Deng #define MMC_TXMULTICASTFRAMES_G_LO 0x082c 23565e0ace2SJie Deng #define MMC_TX64OCTETS_GB_LO 0x0834 23665e0ace2SJie Deng #define MMC_TX65TO127OCTETS_GB_LO 0x083c 23765e0ace2SJie Deng #define MMC_TX128TO255OCTETS_GB_LO 0x0844 23865e0ace2SJie Deng #define MMC_TX256TO511OCTETS_GB_LO 0x084c 23965e0ace2SJie Deng #define MMC_TX512TO1023OCTETS_GB_LO 0x0854 24065e0ace2SJie Deng #define MMC_TX1024TOMAXOCTETS_GB_LO 0x085c 24165e0ace2SJie Deng #define MMC_TXUNICASTFRAMES_GB_LO 0x0864 24265e0ace2SJie Deng #define MMC_TXMULTICASTFRAMES_GB_LO 0x086c 24365e0ace2SJie Deng #define MMC_TXBROADCASTFRAMES_GB_LO 0x0874 24465e0ace2SJie Deng #define MMC_TXUNDERFLOWERROR_LO 0x087c 24565e0ace2SJie Deng #define MMC_TXOCTETCOUNT_G_LO 0x0884 24665e0ace2SJie Deng #define MMC_TXFRAMECOUNT_G_LO 0x088c 24765e0ace2SJie Deng #define MMC_TXPAUSEFRAMES_LO 0x0894 24865e0ace2SJie Deng #define MMC_TXVLANFRAMES_G_LO 0x089c 24965e0ace2SJie Deng #define MMC_RXFRAMECOUNT_GB_LO 0x0900 25065e0ace2SJie Deng #define MMC_RXOCTETCOUNT_GB_LO 0x0908 25165e0ace2SJie Deng #define MMC_RXOCTETCOUNT_G_LO 0x0910 25265e0ace2SJie Deng #define MMC_RXBROADCASTFRAMES_G_LO 0x0918 25365e0ace2SJie Deng #define MMC_RXMULTICASTFRAMES_G_LO 0x0920 25465e0ace2SJie Deng #define MMC_RXCRCERROR_LO 0x0928 25565e0ace2SJie Deng #define MMC_RXRUNTERROR 0x0930 25665e0ace2SJie Deng #define MMC_RXJABBERERROR 0x0934 25765e0ace2SJie Deng #define MMC_RXUNDERSIZE_G 0x0938 25865e0ace2SJie Deng #define MMC_RXOVERSIZE_G 0x093c 25965e0ace2SJie Deng #define MMC_RX64OCTETS_GB_LO 0x0940 26065e0ace2SJie Deng #define MMC_RX65TO127OCTETS_GB_LO 0x0948 26165e0ace2SJie Deng #define MMC_RX128TO255OCTETS_GB_LO 0x0950 26265e0ace2SJie Deng #define MMC_RX256TO511OCTETS_GB_LO 0x0958 26365e0ace2SJie Deng #define MMC_RX512TO1023OCTETS_GB_LO 0x0960 26465e0ace2SJie Deng #define MMC_RX1024TOMAXOCTETS_GB_LO 0x0968 26565e0ace2SJie Deng #define MMC_RXUNICASTFRAMES_G_LO 0x0970 26665e0ace2SJie Deng #define MMC_RXLENGTHERROR_LO 0x0978 26765e0ace2SJie Deng #define MMC_RXOUTOFRANGETYPE_LO 0x0980 26865e0ace2SJie Deng #define MMC_RXPAUSEFRAMES_LO 0x0988 26965e0ace2SJie Deng #define MMC_RXFIFOOVERFLOW_LO 0x0990 27065e0ace2SJie Deng #define MMC_RXVLANFRAMES_GB_LO 0x0998 27165e0ace2SJie Deng #define MMC_RXWATCHDOGERROR 0x09a0 27265e0ace2SJie Deng 27365e0ace2SJie Deng /* MMC register entry bit positions and sizes */ 27465e0ace2SJie Deng #define MMC_CR_CR_POS 0 27565e0ace2SJie Deng #define MMC_CR_CR_LEN 1 27665e0ace2SJie Deng #define MMC_CR_CSR_POS 1 27765e0ace2SJie Deng #define MMC_CR_CSR_LEN 1 27865e0ace2SJie Deng #define MMC_CR_ROR_POS 2 27965e0ace2SJie Deng #define MMC_CR_ROR_LEN 1 28065e0ace2SJie Deng #define MMC_CR_MCF_POS 3 28165e0ace2SJie Deng #define MMC_CR_MCF_LEN 1 28265e0ace2SJie Deng #define MMC_CR_MCT_POS 4 28365e0ace2SJie Deng #define MMC_CR_MCT_LEN 2 28465e0ace2SJie Deng #define MMC_RIER_ALL_INTERRUPTS_POS 0 28565e0ace2SJie Deng #define MMC_RIER_ALL_INTERRUPTS_LEN 23 28665e0ace2SJie Deng #define MMC_RISR_RXFRAMECOUNT_GB_POS 0 28765e0ace2SJie Deng #define MMC_RISR_RXFRAMECOUNT_GB_LEN 1 28865e0ace2SJie Deng #define MMC_RISR_RXOCTETCOUNT_GB_POS 1 28965e0ace2SJie Deng #define MMC_RISR_RXOCTETCOUNT_GB_LEN 1 29065e0ace2SJie Deng #define MMC_RISR_RXOCTETCOUNT_G_POS 2 29165e0ace2SJie Deng #define MMC_RISR_RXOCTETCOUNT_G_LEN 1 29265e0ace2SJie Deng #define MMC_RISR_RXBROADCASTFRAMES_G_POS 3 29365e0ace2SJie Deng #define MMC_RISR_RXBROADCASTFRAMES_G_LEN 1 29465e0ace2SJie Deng #define MMC_RISR_RXMULTICASTFRAMES_G_POS 4 29565e0ace2SJie Deng #define MMC_RISR_RXMULTICASTFRAMES_G_LEN 1 29665e0ace2SJie Deng #define MMC_RISR_RXCRCERROR_POS 5 29765e0ace2SJie Deng #define MMC_RISR_RXCRCERROR_LEN 1 29865e0ace2SJie Deng #define MMC_RISR_RXRUNTERROR_POS 6 29965e0ace2SJie Deng #define MMC_RISR_RXRUNTERROR_LEN 1 30065e0ace2SJie Deng #define MMC_RISR_RXJABBERERROR_POS 7 30165e0ace2SJie Deng #define MMC_RISR_RXJABBERERROR_LEN 1 30265e0ace2SJie Deng #define MMC_RISR_RXUNDERSIZE_G_POS 8 30365e0ace2SJie Deng #define MMC_RISR_RXUNDERSIZE_G_LEN 1 30465e0ace2SJie Deng #define MMC_RISR_RXOVERSIZE_G_POS 9 30565e0ace2SJie Deng #define MMC_RISR_RXOVERSIZE_G_LEN 1 30665e0ace2SJie Deng #define MMC_RISR_RX64OCTETS_GB_POS 10 30765e0ace2SJie Deng #define MMC_RISR_RX64OCTETS_GB_LEN 1 30865e0ace2SJie Deng #define MMC_RISR_RX65TO127OCTETS_GB_POS 11 30965e0ace2SJie Deng #define MMC_RISR_RX65TO127OCTETS_GB_LEN 1 31065e0ace2SJie Deng #define MMC_RISR_RX128TO255OCTETS_GB_POS 12 31165e0ace2SJie Deng #define MMC_RISR_RX128TO255OCTETS_GB_LEN 1 31265e0ace2SJie Deng #define MMC_RISR_RX256TO511OCTETS_GB_POS 13 31365e0ace2SJie Deng #define MMC_RISR_RX256TO511OCTETS_GB_LEN 1 31465e0ace2SJie Deng #define MMC_RISR_RX512TO1023OCTETS_GB_POS 14 31565e0ace2SJie Deng #define MMC_RISR_RX512TO1023OCTETS_GB_LEN 1 31665e0ace2SJie Deng #define MMC_RISR_RX1024TOMAXOCTETS_GB_POS 15 31765e0ace2SJie Deng #define MMC_RISR_RX1024TOMAXOCTETS_GB_LEN 1 31865e0ace2SJie Deng #define MMC_RISR_RXUNICASTFRAMES_G_POS 16 31965e0ace2SJie Deng #define MMC_RISR_RXUNICASTFRAMES_G_LEN 1 32065e0ace2SJie Deng #define MMC_RISR_RXLENGTHERROR_POS 17 32165e0ace2SJie Deng #define MMC_RISR_RXLENGTHERROR_LEN 1 32265e0ace2SJie Deng #define MMC_RISR_RXOUTOFRANGETYPE_POS 18 32365e0ace2SJie Deng #define MMC_RISR_RXOUTOFRANGETYPE_LEN 1 32465e0ace2SJie Deng #define MMC_RISR_RXPAUSEFRAMES_POS 19 32565e0ace2SJie Deng #define MMC_RISR_RXPAUSEFRAMES_LEN 1 32665e0ace2SJie Deng #define MMC_RISR_RXFIFOOVERFLOW_POS 20 32765e0ace2SJie Deng #define MMC_RISR_RXFIFOOVERFLOW_LEN 1 32865e0ace2SJie Deng #define MMC_RISR_RXVLANFRAMES_GB_POS 21 32965e0ace2SJie Deng #define MMC_RISR_RXVLANFRAMES_GB_LEN 1 33065e0ace2SJie Deng #define MMC_RISR_RXWATCHDOGERROR_POS 22 33165e0ace2SJie Deng #define MMC_RISR_RXWATCHDOGERROR_LEN 1 33265e0ace2SJie Deng #define MMC_TIER_ALL_INTERRUPTS_POS 0 33365e0ace2SJie Deng #define MMC_TIER_ALL_INTERRUPTS_LEN 18 33465e0ace2SJie Deng #define MMC_TISR_TXOCTETCOUNT_GB_POS 0 33565e0ace2SJie Deng #define MMC_TISR_TXOCTETCOUNT_GB_LEN 1 33665e0ace2SJie Deng #define MMC_TISR_TXFRAMECOUNT_GB_POS 1 33765e0ace2SJie Deng #define MMC_TISR_TXFRAMECOUNT_GB_LEN 1 33865e0ace2SJie Deng #define MMC_TISR_TXBROADCASTFRAMES_G_POS 2 33965e0ace2SJie Deng #define MMC_TISR_TXBROADCASTFRAMES_G_LEN 1 34065e0ace2SJie Deng #define MMC_TISR_TXMULTICASTFRAMES_G_POS 3 34165e0ace2SJie Deng #define MMC_TISR_TXMULTICASTFRAMES_G_LEN 1 34265e0ace2SJie Deng #define MMC_TISR_TX64OCTETS_GB_POS 4 34365e0ace2SJie Deng #define MMC_TISR_TX64OCTETS_GB_LEN 1 34465e0ace2SJie Deng #define MMC_TISR_TX65TO127OCTETS_GB_POS 5 34565e0ace2SJie Deng #define MMC_TISR_TX65TO127OCTETS_GB_LEN 1 34665e0ace2SJie Deng #define MMC_TISR_TX128TO255OCTETS_GB_POS 6 34765e0ace2SJie Deng #define MMC_TISR_TX128TO255OCTETS_GB_LEN 1 34865e0ace2SJie Deng #define MMC_TISR_TX256TO511OCTETS_GB_POS 7 34965e0ace2SJie Deng #define MMC_TISR_TX256TO511OCTETS_GB_LEN 1 35065e0ace2SJie Deng #define MMC_TISR_TX512TO1023OCTETS_GB_POS 8 35165e0ace2SJie Deng #define MMC_TISR_TX512TO1023OCTETS_GB_LEN 1 35265e0ace2SJie Deng #define MMC_TISR_TX1024TOMAXOCTETS_GB_POS 9 35365e0ace2SJie Deng #define MMC_TISR_TX1024TOMAXOCTETS_GB_LEN 1 35465e0ace2SJie Deng #define MMC_TISR_TXUNICASTFRAMES_GB_POS 10 35565e0ace2SJie Deng #define MMC_TISR_TXUNICASTFRAMES_GB_LEN 1 35665e0ace2SJie Deng #define MMC_TISR_TXMULTICASTFRAMES_GB_POS 11 35765e0ace2SJie Deng #define MMC_TISR_TXMULTICASTFRAMES_GB_LEN 1 35865e0ace2SJie Deng #define MMC_TISR_TXBROADCASTFRAMES_GB_POS 12 35965e0ace2SJie Deng #define MMC_TISR_TXBROADCASTFRAMES_GB_LEN 1 36065e0ace2SJie Deng #define MMC_TISR_TXUNDERFLOWERROR_POS 13 36165e0ace2SJie Deng #define MMC_TISR_TXUNDERFLOWERROR_LEN 1 36265e0ace2SJie Deng #define MMC_TISR_TXOCTETCOUNT_G_POS 14 36365e0ace2SJie Deng #define MMC_TISR_TXOCTETCOUNT_G_LEN 1 36465e0ace2SJie Deng #define MMC_TISR_TXFRAMECOUNT_G_POS 15 36565e0ace2SJie Deng #define MMC_TISR_TXFRAMECOUNT_G_LEN 1 36665e0ace2SJie Deng #define MMC_TISR_TXPAUSEFRAMES_POS 16 36765e0ace2SJie Deng #define MMC_TISR_TXPAUSEFRAMES_LEN 1 36865e0ace2SJie Deng #define MMC_TISR_TXVLANFRAMES_G_POS 17 36965e0ace2SJie Deng #define MMC_TISR_TXVLANFRAMES_G_LEN 1 37065e0ace2SJie Deng 37165e0ace2SJie Deng /* MTL register offsets */ 37265e0ace2SJie Deng #define MTL_OMR 0x1000 37365e0ace2SJie Deng #define MTL_FDDR 0x1010 37465e0ace2SJie Deng #define MTL_RQDCM0R 0x1030 37565e0ace2SJie Deng 37665e0ace2SJie Deng #define MTL_RQDCM_INC 4 37765e0ace2SJie Deng #define MTL_RQDCM_Q_PER_REG 4 37865e0ace2SJie Deng 37965e0ace2SJie Deng /* MTL register entry bit positions and sizes */ 38065e0ace2SJie Deng #define MTL_OMR_ETSALG_POS 5 38165e0ace2SJie Deng #define MTL_OMR_ETSALG_LEN 2 38265e0ace2SJie Deng #define MTL_OMR_RAA_POS 2 38365e0ace2SJie Deng #define MTL_OMR_RAA_LEN 1 38465e0ace2SJie Deng 38565e0ace2SJie Deng /* MTL queue register offsets 38665e0ace2SJie Deng * Multiple queues can be active. The first queue has registers 38765e0ace2SJie Deng * that begin at 0x1100. Each subsequent queue has registers that 38865e0ace2SJie Deng * are accessed using an offset of 0x80 from the previous queue. 38965e0ace2SJie Deng */ 39065e0ace2SJie Deng #define MTL_Q_BASE 0x1100 39165e0ace2SJie Deng #define MTL_Q_INC 0x80 39265e0ace2SJie Deng 39365e0ace2SJie Deng #define MTL_Q_TQOMR 0x00 39465e0ace2SJie Deng #define MTL_Q_RQOMR 0x40 39565e0ace2SJie Deng #define MTL_Q_RQDR 0x48 39665e0ace2SJie Deng #define MTL_Q_RQFCR 0x50 39765e0ace2SJie Deng #define MTL_Q_IER 0x70 39865e0ace2SJie Deng #define MTL_Q_ISR 0x74 39965e0ace2SJie Deng 40065e0ace2SJie Deng /* MTL queue register entry bit positions and sizes */ 40165e0ace2SJie Deng #define MTL_Q_RQDR_PRXQ_POS 16 40265e0ace2SJie Deng #define MTL_Q_RQDR_PRXQ_LEN 14 40365e0ace2SJie Deng #define MTL_Q_RQDR_RXQSTS_POS 4 40465e0ace2SJie Deng #define MTL_Q_RQDR_RXQSTS_LEN 2 40565e0ace2SJie Deng #define MTL_Q_RQFCR_RFA_POS 1 40665e0ace2SJie Deng #define MTL_Q_RQFCR_RFA_LEN 6 40765e0ace2SJie Deng #define MTL_Q_RQFCR_RFD_POS 17 40865e0ace2SJie Deng #define MTL_Q_RQFCR_RFD_LEN 6 40965e0ace2SJie Deng #define MTL_Q_RQOMR_EHFC_POS 7 41065e0ace2SJie Deng #define MTL_Q_RQOMR_EHFC_LEN 1 41165e0ace2SJie Deng #define MTL_Q_RQOMR_RQS_POS 16 41265e0ace2SJie Deng #define MTL_Q_RQOMR_RQS_LEN 9 41365e0ace2SJie Deng #define MTL_Q_RQOMR_RSF_POS 5 41465e0ace2SJie Deng #define MTL_Q_RQOMR_RSF_LEN 1 41565e0ace2SJie Deng #define MTL_Q_RQOMR_FEP_POS 4 41665e0ace2SJie Deng #define MTL_Q_RQOMR_FEP_LEN 1 41765e0ace2SJie Deng #define MTL_Q_RQOMR_FUP_POS 3 41865e0ace2SJie Deng #define MTL_Q_RQOMR_FUP_LEN 1 41965e0ace2SJie Deng #define MTL_Q_RQOMR_RTC_POS 0 42065e0ace2SJie Deng #define MTL_Q_RQOMR_RTC_LEN 2 42165e0ace2SJie Deng #define MTL_Q_TQOMR_FTQ_POS 0 42265e0ace2SJie Deng #define MTL_Q_TQOMR_FTQ_LEN 1 42365e0ace2SJie Deng #define MTL_Q_TQOMR_Q2TCMAP_POS 8 42465e0ace2SJie Deng #define MTL_Q_TQOMR_Q2TCMAP_LEN 3 42565e0ace2SJie Deng #define MTL_Q_TQOMR_TQS_POS 16 42665e0ace2SJie Deng #define MTL_Q_TQOMR_TQS_LEN 10 42765e0ace2SJie Deng #define MTL_Q_TQOMR_TSF_POS 1 42865e0ace2SJie Deng #define MTL_Q_TQOMR_TSF_LEN 1 42965e0ace2SJie Deng #define MTL_Q_TQOMR_TTC_POS 4 43065e0ace2SJie Deng #define MTL_Q_TQOMR_TTC_LEN 3 43165e0ace2SJie Deng #define MTL_Q_TQOMR_TXQEN_POS 2 43265e0ace2SJie Deng #define MTL_Q_TQOMR_TXQEN_LEN 2 43365e0ace2SJie Deng 43465e0ace2SJie Deng /* MTL queue register value */ 43565e0ace2SJie Deng #define MTL_RSF_DISABLE 0x00 43665e0ace2SJie Deng #define MTL_RSF_ENABLE 0x01 43765e0ace2SJie Deng #define MTL_TSF_DISABLE 0x00 43865e0ace2SJie Deng #define MTL_TSF_ENABLE 0x01 43965e0ace2SJie Deng 44065e0ace2SJie Deng #define MTL_RX_THRESHOLD_64 0x00 44165e0ace2SJie Deng #define MTL_RX_THRESHOLD_96 0x02 44265e0ace2SJie Deng #define MTL_RX_THRESHOLD_128 0x03 44365e0ace2SJie Deng #define MTL_TX_THRESHOLD_64 0x00 44465e0ace2SJie Deng #define MTL_TX_THRESHOLD_96 0x02 44565e0ace2SJie Deng #define MTL_TX_THRESHOLD_128 0x03 44665e0ace2SJie Deng #define MTL_TX_THRESHOLD_192 0x04 44765e0ace2SJie Deng #define MTL_TX_THRESHOLD_256 0x05 44865e0ace2SJie Deng #define MTL_TX_THRESHOLD_384 0x06 44965e0ace2SJie Deng #define MTL_TX_THRESHOLD_512 0x07 45065e0ace2SJie Deng 45165e0ace2SJie Deng #define MTL_ETSALG_WRR 0x00 45265e0ace2SJie Deng #define MTL_ETSALG_WFQ 0x01 45365e0ace2SJie Deng #define MTL_ETSALG_DWRR 0x02 45465e0ace2SJie Deng #define MTL_RAA_SP 0x00 45565e0ace2SJie Deng #define MTL_RAA_WSP 0x01 45665e0ace2SJie Deng 45765e0ace2SJie Deng #define MTL_Q_DISABLED 0x00 45865e0ace2SJie Deng #define MTL_Q_ENABLED 0x02 45965e0ace2SJie Deng 46065e0ace2SJie Deng #define MTL_RQDCM0R_Q0MDMACH 0x0 46165e0ace2SJie Deng #define MTL_RQDCM0R_Q1MDMACH 0x00000100 46265e0ace2SJie Deng #define MTL_RQDCM0R_Q2MDMACH 0x00020000 46365e0ace2SJie Deng #define MTL_RQDCM0R_Q3MDMACH 0x03000000 46465e0ace2SJie Deng #define MTL_RQDCM1R_Q4MDMACH 0x00000004 46565e0ace2SJie Deng #define MTL_RQDCM1R_Q5MDMACH 0x00000500 46665e0ace2SJie Deng #define MTL_RQDCM1R_Q6MDMACH 0x00060000 46765e0ace2SJie Deng #define MTL_RQDCM1R_Q7MDMACH 0x07000000 46865e0ace2SJie Deng #define MTL_RQDCM2R_Q8MDMACH 0x00000008 46965e0ace2SJie Deng #define MTL_RQDCM2R_Q9MDMACH 0x00000900 47065e0ace2SJie Deng #define MTL_RQDCM2R_Q10MDMACH 0x000A0000 47165e0ace2SJie Deng #define MTL_RQDCM2R_Q11MDMACH 0x0B000000 47265e0ace2SJie Deng 47365e0ace2SJie Deng /* MTL traffic class register offsets 47465e0ace2SJie Deng * Multiple traffic classes can be active. The first class has registers 47565e0ace2SJie Deng * that begin at 0x1100. Each subsequent queue has registers that 47665e0ace2SJie Deng * are accessed using an offset of 0x80 from the previous queue. 47765e0ace2SJie Deng */ 47865e0ace2SJie Deng #define MTL_TC_BASE MTL_Q_BASE 47965e0ace2SJie Deng #define MTL_TC_INC MTL_Q_INC 48065e0ace2SJie Deng 48165e0ace2SJie Deng #define MTL_TC_ETSCR 0x10 48265e0ace2SJie Deng #define MTL_TC_ETSSR 0x14 48365e0ace2SJie Deng #define MTL_TC_QWR 0x18 48465e0ace2SJie Deng 48565e0ace2SJie Deng /* MTL traffic class register entry bit positions and sizes */ 48665e0ace2SJie Deng #define MTL_TC_ETSCR_TSA_POS 0 48765e0ace2SJie Deng #define MTL_TC_ETSCR_TSA_LEN 2 48865e0ace2SJie Deng #define MTL_TC_QWR_QW_POS 0 48965e0ace2SJie Deng #define MTL_TC_QWR_QW_LEN 21 49065e0ace2SJie Deng 49165e0ace2SJie Deng /* MTL traffic class register value */ 49265e0ace2SJie Deng #define MTL_TSA_SP 0x00 49365e0ace2SJie Deng #define MTL_TSA_ETS 0x02 49465e0ace2SJie Deng 49565e0ace2SJie Deng /* DMA register offsets */ 49665e0ace2SJie Deng #define DMA_MR 0x3000 49765e0ace2SJie Deng #define DMA_SBMR 0x3004 49865e0ace2SJie Deng #define DMA_ISR 0x3008 49965e0ace2SJie Deng #define DMA_DSR0 0x3020 50065e0ace2SJie Deng #define DMA_DSR1 0x3024 50165e0ace2SJie Deng 50265e0ace2SJie Deng /* DMA register entry bit positions and sizes */ 50365e0ace2SJie Deng #define DMA_ISR_MACIS_POS 17 50465e0ace2SJie Deng #define DMA_ISR_MACIS_LEN 1 50565e0ace2SJie Deng #define DMA_ISR_MTLIS_POS 16 50665e0ace2SJie Deng #define DMA_ISR_MTLIS_LEN 1 50765e0ace2SJie Deng #define DMA_MR_SWR_POS 0 50865e0ace2SJie Deng #define DMA_MR_SWR_LEN 1 50965e0ace2SJie Deng #define DMA_SBMR_EAME_POS 11 51065e0ace2SJie Deng #define DMA_SBMR_EAME_LEN 1 51165e0ace2SJie Deng #define DMA_SBMR_BLEN_64_POS 5 51265e0ace2SJie Deng #define DMA_SBMR_BLEN_64_LEN 1 51365e0ace2SJie Deng #define DMA_SBMR_BLEN_128_POS 6 51465e0ace2SJie Deng #define DMA_SBMR_BLEN_128_LEN 1 51565e0ace2SJie Deng #define DMA_SBMR_BLEN_256_POS 7 51665e0ace2SJie Deng #define DMA_SBMR_BLEN_256_LEN 1 51765e0ace2SJie Deng #define DMA_SBMR_UNDEF_POS 0 51865e0ace2SJie Deng #define DMA_SBMR_UNDEF_LEN 1 51965e0ace2SJie Deng 52065e0ace2SJie Deng /* DMA register values */ 52165e0ace2SJie Deng #define DMA_DSR_RPS_LEN 4 52265e0ace2SJie Deng #define DMA_DSR_TPS_LEN 4 52365e0ace2SJie Deng #define DMA_DSR_Q_LEN (DMA_DSR_RPS_LEN + DMA_DSR_TPS_LEN) 52465e0ace2SJie Deng #define DMA_DSR0_TPS_START 12 52565e0ace2SJie Deng #define DMA_DSRX_FIRST_QUEUE 3 52665e0ace2SJie Deng #define DMA_DSRX_INC 4 52765e0ace2SJie Deng #define DMA_DSRX_QPR 4 52865e0ace2SJie Deng #define DMA_DSRX_TPS_START 4 52965e0ace2SJie Deng #define DMA_TPS_STOPPED 0x00 53065e0ace2SJie Deng #define DMA_TPS_SUSPENDED 0x06 53165e0ace2SJie Deng 53265e0ace2SJie Deng /* DMA channel register offsets 53365e0ace2SJie Deng * Multiple channels can be active. The first channel has registers 53465e0ace2SJie Deng * that begin at 0x3100. Each subsequent channel has registers that 53565e0ace2SJie Deng * are accessed using an offset of 0x80 from the previous channel. 53665e0ace2SJie Deng */ 53765e0ace2SJie Deng #define DMA_CH_BASE 0x3100 53865e0ace2SJie Deng #define DMA_CH_INC 0x80 53965e0ace2SJie Deng 54065e0ace2SJie Deng #define DMA_CH_CR 0x00 54165e0ace2SJie Deng #define DMA_CH_TCR 0x04 54265e0ace2SJie Deng #define DMA_CH_RCR 0x08 54365e0ace2SJie Deng #define DMA_CH_TDLR_HI 0x10 54465e0ace2SJie Deng #define DMA_CH_TDLR_LO 0x14 54565e0ace2SJie Deng #define DMA_CH_RDLR_HI 0x18 54665e0ace2SJie Deng #define DMA_CH_RDLR_LO 0x1c 54765e0ace2SJie Deng #define DMA_CH_TDTR_LO 0x24 54865e0ace2SJie Deng #define DMA_CH_RDTR_LO 0x2c 54965e0ace2SJie Deng #define DMA_CH_TDRLR 0x30 55065e0ace2SJie Deng #define DMA_CH_RDRLR 0x34 55165e0ace2SJie Deng #define DMA_CH_IER 0x38 55265e0ace2SJie Deng #define DMA_CH_RIWT 0x3c 55365e0ace2SJie Deng #define DMA_CH_SR 0x60 55465e0ace2SJie Deng 55565e0ace2SJie Deng /* DMA channel register entry bit positions and sizes */ 55665e0ace2SJie Deng #define DMA_CH_CR_PBLX8_POS 16 55765e0ace2SJie Deng #define DMA_CH_CR_PBLX8_LEN 1 55865e0ace2SJie Deng #define DMA_CH_CR_SPH_POS 24 55965e0ace2SJie Deng #define DMA_CH_CR_SPH_LEN 1 56065e0ace2SJie Deng #define DMA_CH_IER_AIE_POS 15 56165e0ace2SJie Deng #define DMA_CH_IER_AIE_LEN 1 56265e0ace2SJie Deng #define DMA_CH_IER_FBEE_POS 12 56365e0ace2SJie Deng #define DMA_CH_IER_FBEE_LEN 1 56465e0ace2SJie Deng #define DMA_CH_IER_NIE_POS 16 56565e0ace2SJie Deng #define DMA_CH_IER_NIE_LEN 1 56665e0ace2SJie Deng #define DMA_CH_IER_RBUE_POS 7 56765e0ace2SJie Deng #define DMA_CH_IER_RBUE_LEN 1 56865e0ace2SJie Deng #define DMA_CH_IER_RIE_POS 6 56965e0ace2SJie Deng #define DMA_CH_IER_RIE_LEN 1 57065e0ace2SJie Deng #define DMA_CH_IER_RSE_POS 8 57165e0ace2SJie Deng #define DMA_CH_IER_RSE_LEN 1 57265e0ace2SJie Deng #define DMA_CH_IER_TBUE_POS 2 57365e0ace2SJie Deng #define DMA_CH_IER_TBUE_LEN 1 57465e0ace2SJie Deng #define DMA_CH_IER_TIE_POS 0 57565e0ace2SJie Deng #define DMA_CH_IER_TIE_LEN 1 57665e0ace2SJie Deng #define DMA_CH_IER_TXSE_POS 1 57765e0ace2SJie Deng #define DMA_CH_IER_TXSE_LEN 1 57865e0ace2SJie Deng #define DMA_CH_RCR_PBL_POS 16 57965e0ace2SJie Deng #define DMA_CH_RCR_PBL_LEN 6 58065e0ace2SJie Deng #define DMA_CH_RCR_RBSZ_POS 1 58165e0ace2SJie Deng #define DMA_CH_RCR_RBSZ_LEN 14 58265e0ace2SJie Deng #define DMA_CH_RCR_SR_POS 0 58365e0ace2SJie Deng #define DMA_CH_RCR_SR_LEN 1 58465e0ace2SJie Deng #define DMA_CH_RIWT_RWT_POS 0 58565e0ace2SJie Deng #define DMA_CH_RIWT_RWT_LEN 8 58665e0ace2SJie Deng #define DMA_CH_SR_FBE_POS 12 58765e0ace2SJie Deng #define DMA_CH_SR_FBE_LEN 1 58865e0ace2SJie Deng #define DMA_CH_SR_RBU_POS 7 58965e0ace2SJie Deng #define DMA_CH_SR_RBU_LEN 1 59065e0ace2SJie Deng #define DMA_CH_SR_RI_POS 6 59165e0ace2SJie Deng #define DMA_CH_SR_RI_LEN 1 59265e0ace2SJie Deng #define DMA_CH_SR_RPS_POS 8 59365e0ace2SJie Deng #define DMA_CH_SR_RPS_LEN 1 59465e0ace2SJie Deng #define DMA_CH_SR_TBU_POS 2 59565e0ace2SJie Deng #define DMA_CH_SR_TBU_LEN 1 59665e0ace2SJie Deng #define DMA_CH_SR_TI_POS 0 59765e0ace2SJie Deng #define DMA_CH_SR_TI_LEN 1 59865e0ace2SJie Deng #define DMA_CH_SR_TPS_POS 1 59965e0ace2SJie Deng #define DMA_CH_SR_TPS_LEN 1 60065e0ace2SJie Deng #define DMA_CH_TCR_OSP_POS 4 60165e0ace2SJie Deng #define DMA_CH_TCR_OSP_LEN 1 60265e0ace2SJie Deng #define DMA_CH_TCR_PBL_POS 16 60365e0ace2SJie Deng #define DMA_CH_TCR_PBL_LEN 6 60465e0ace2SJie Deng #define DMA_CH_TCR_ST_POS 0 60565e0ace2SJie Deng #define DMA_CH_TCR_ST_LEN 1 60665e0ace2SJie Deng #define DMA_CH_TCR_TSE_POS 12 60765e0ace2SJie Deng #define DMA_CH_TCR_TSE_LEN 1 60865e0ace2SJie Deng 60965e0ace2SJie Deng /* DMA channel register values */ 61065e0ace2SJie Deng #define DMA_OSP_DISABLE 0x00 61165e0ace2SJie Deng #define DMA_OSP_ENABLE 0x01 61265e0ace2SJie Deng #define DMA_PBL_1 1 61365e0ace2SJie Deng #define DMA_PBL_2 2 61465e0ace2SJie Deng #define DMA_PBL_4 4 61565e0ace2SJie Deng #define DMA_PBL_8 8 61665e0ace2SJie Deng #define DMA_PBL_16 16 61765e0ace2SJie Deng #define DMA_PBL_32 32 61865e0ace2SJie Deng #define DMA_PBL_64 64 61965e0ace2SJie Deng #define DMA_PBL_128 128 62065e0ace2SJie Deng #define DMA_PBL_256 256 62165e0ace2SJie Deng #define DMA_PBL_X8_DISABLE 0x00 62265e0ace2SJie Deng #define DMA_PBL_X8_ENABLE 0x01 62365e0ace2SJie Deng 62465e0ace2SJie Deng /* Descriptor/Packet entry bit positions and sizes */ 62565e0ace2SJie Deng #define RX_PACKET_ERRORS_CRC_POS 2 62665e0ace2SJie Deng #define RX_PACKET_ERRORS_CRC_LEN 1 62765e0ace2SJie Deng #define RX_PACKET_ERRORS_FRAME_POS 3 62865e0ace2SJie Deng #define RX_PACKET_ERRORS_FRAME_LEN 1 62965e0ace2SJie Deng #define RX_PACKET_ERRORS_LENGTH_POS 0 63065e0ace2SJie Deng #define RX_PACKET_ERRORS_LENGTH_LEN 1 63165e0ace2SJie Deng #define RX_PACKET_ERRORS_OVERRUN_POS 1 63265e0ace2SJie Deng #define RX_PACKET_ERRORS_OVERRUN_LEN 1 63365e0ace2SJie Deng 63465e0ace2SJie Deng #define RX_PACKET_ATTRIBUTES_CSUM_DONE_POS 0 63565e0ace2SJie Deng #define RX_PACKET_ATTRIBUTES_CSUM_DONE_LEN 1 63665e0ace2SJie Deng #define RX_PACKET_ATTRIBUTES_VLAN_CTAG_POS 1 63765e0ace2SJie Deng #define RX_PACKET_ATTRIBUTES_VLAN_CTAG_LEN 1 63865e0ace2SJie Deng #define RX_PACKET_ATTRIBUTES_INCOMPLETE_POS 2 63965e0ace2SJie Deng #define RX_PACKET_ATTRIBUTES_INCOMPLETE_LEN 1 64065e0ace2SJie Deng #define RX_PACKET_ATTRIBUTES_CONTEXT_NEXT_POS 3 64165e0ace2SJie Deng #define RX_PACKET_ATTRIBUTES_CONTEXT_NEXT_LEN 1 64265e0ace2SJie Deng #define RX_PACKET_ATTRIBUTES_CONTEXT_POS 4 64365e0ace2SJie Deng #define RX_PACKET_ATTRIBUTES_CONTEXT_LEN 1 64465e0ace2SJie Deng #define RX_PACKET_ATTRIBUTES_RX_TSTAMP_POS 5 64565e0ace2SJie Deng #define RX_PACKET_ATTRIBUTES_RX_TSTAMP_LEN 1 64665e0ace2SJie Deng #define RX_PACKET_ATTRIBUTES_RSS_HASH_POS 6 64765e0ace2SJie Deng #define RX_PACKET_ATTRIBUTES_RSS_HASH_LEN 1 64865e0ace2SJie Deng 64965e0ace2SJie Deng #define RX_NORMAL_DESC0_OVT_POS 0 65065e0ace2SJie Deng #define RX_NORMAL_DESC0_OVT_LEN 16 65165e0ace2SJie Deng #define RX_NORMAL_DESC2_HL_POS 0 65265e0ace2SJie Deng #define RX_NORMAL_DESC2_HL_LEN 10 65365e0ace2SJie Deng #define RX_NORMAL_DESC3_CDA_POS 27 65465e0ace2SJie Deng #define RX_NORMAL_DESC3_CDA_LEN 1 65565e0ace2SJie Deng #define RX_NORMAL_DESC3_CTXT_POS 30 65665e0ace2SJie Deng #define RX_NORMAL_DESC3_CTXT_LEN 1 65765e0ace2SJie Deng #define RX_NORMAL_DESC3_ES_POS 15 65865e0ace2SJie Deng #define RX_NORMAL_DESC3_ES_LEN 1 65965e0ace2SJie Deng #define RX_NORMAL_DESC3_ETLT_POS 16 66065e0ace2SJie Deng #define RX_NORMAL_DESC3_ETLT_LEN 4 66165e0ace2SJie Deng #define RX_NORMAL_DESC3_FD_POS 29 66265e0ace2SJie Deng #define RX_NORMAL_DESC3_FD_LEN 1 66365e0ace2SJie Deng #define RX_NORMAL_DESC3_INTE_POS 30 66465e0ace2SJie Deng #define RX_NORMAL_DESC3_INTE_LEN 1 66565e0ace2SJie Deng #define RX_NORMAL_DESC3_L34T_POS 20 66665e0ace2SJie Deng #define RX_NORMAL_DESC3_L34T_LEN 4 66765e0ace2SJie Deng #define RX_NORMAL_DESC3_LD_POS 28 66865e0ace2SJie Deng #define RX_NORMAL_DESC3_LD_LEN 1 66965e0ace2SJie Deng #define RX_NORMAL_DESC3_OWN_POS 31 67065e0ace2SJie Deng #define RX_NORMAL_DESC3_OWN_LEN 1 67165e0ace2SJie Deng #define RX_NORMAL_DESC3_PL_POS 0 67265e0ace2SJie Deng #define RX_NORMAL_DESC3_PL_LEN 14 67365e0ace2SJie Deng #define RX_NORMAL_DESC3_RSV_POS 26 67465e0ace2SJie Deng #define RX_NORMAL_DESC3_RSV_LEN 1 67565e0ace2SJie Deng 67665e0ace2SJie Deng #define RX_DESC3_L34T_IPV4_TCP 1 67765e0ace2SJie Deng #define RX_DESC3_L34T_IPV4_UDP 2 67865e0ace2SJie Deng #define RX_DESC3_L34T_IPV4_ICMP 3 67965e0ace2SJie Deng #define RX_DESC3_L34T_IPV6_TCP 9 68065e0ace2SJie Deng #define RX_DESC3_L34T_IPV6_UDP 10 68165e0ace2SJie Deng #define RX_DESC3_L34T_IPV6_ICMP 11 68265e0ace2SJie Deng 68365e0ace2SJie Deng #define RX_CONTEXT_DESC3_TSA_POS 4 68465e0ace2SJie Deng #define RX_CONTEXT_DESC3_TSA_LEN 1 68565e0ace2SJie Deng #define RX_CONTEXT_DESC3_TSD_POS 6 68665e0ace2SJie Deng #define RX_CONTEXT_DESC3_TSD_LEN 1 68765e0ace2SJie Deng 68865e0ace2SJie Deng #define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_POS 0 68965e0ace2SJie Deng #define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_LEN 1 69065e0ace2SJie Deng #define TX_PACKET_ATTRIBUTES_TSO_ENABLE_POS 1 69165e0ace2SJie Deng #define TX_PACKET_ATTRIBUTES_TSO_ENABLE_LEN 1 69265e0ace2SJie Deng #define TX_PACKET_ATTRIBUTES_VLAN_CTAG_POS 2 69365e0ace2SJie Deng #define TX_PACKET_ATTRIBUTES_VLAN_CTAG_LEN 1 69465e0ace2SJie Deng #define TX_PACKET_ATTRIBUTES_PTP_POS 3 69565e0ace2SJie Deng #define TX_PACKET_ATTRIBUTES_PTP_LEN 1 69665e0ace2SJie Deng 69765e0ace2SJie Deng #define TX_CONTEXT_DESC2_MSS_POS 0 69865e0ace2SJie Deng #define TX_CONTEXT_DESC2_MSS_LEN 15 69965e0ace2SJie Deng #define TX_CONTEXT_DESC3_CTXT_POS 30 70065e0ace2SJie Deng #define TX_CONTEXT_DESC3_CTXT_LEN 1 70165e0ace2SJie Deng #define TX_CONTEXT_DESC3_TCMSSV_POS 26 70265e0ace2SJie Deng #define TX_CONTEXT_DESC3_TCMSSV_LEN 1 70365e0ace2SJie Deng #define TX_CONTEXT_DESC3_VLTV_POS 16 70465e0ace2SJie Deng #define TX_CONTEXT_DESC3_VLTV_LEN 1 70565e0ace2SJie Deng #define TX_CONTEXT_DESC3_VT_POS 0 70665e0ace2SJie Deng #define TX_CONTEXT_DESC3_VT_LEN 16 70765e0ace2SJie Deng 70865e0ace2SJie Deng #define TX_NORMAL_DESC2_HL_B1L_POS 0 70965e0ace2SJie Deng #define TX_NORMAL_DESC2_HL_B1L_LEN 14 71065e0ace2SJie Deng #define TX_NORMAL_DESC2_IC_POS 31 71165e0ace2SJie Deng #define TX_NORMAL_DESC2_IC_LEN 1 71265e0ace2SJie Deng #define TX_NORMAL_DESC2_TTSE_POS 30 71365e0ace2SJie Deng #define TX_NORMAL_DESC2_TTSE_LEN 1 71465e0ace2SJie Deng #define TX_NORMAL_DESC2_VTIR_POS 14 71565e0ace2SJie Deng #define TX_NORMAL_DESC2_VTIR_LEN 2 71665e0ace2SJie Deng #define TX_NORMAL_DESC3_CIC_POS 16 71765e0ace2SJie Deng #define TX_NORMAL_DESC3_CIC_LEN 2 71865e0ace2SJie Deng #define TX_NORMAL_DESC3_CPC_POS 26 71965e0ace2SJie Deng #define TX_NORMAL_DESC3_CPC_LEN 2 72065e0ace2SJie Deng #define TX_NORMAL_DESC3_CTXT_POS 30 72165e0ace2SJie Deng #define TX_NORMAL_DESC3_CTXT_LEN 1 72265e0ace2SJie Deng #define TX_NORMAL_DESC3_FD_POS 29 72365e0ace2SJie Deng #define TX_NORMAL_DESC3_FD_LEN 1 72465e0ace2SJie Deng #define TX_NORMAL_DESC3_FL_POS 0 72565e0ace2SJie Deng #define TX_NORMAL_DESC3_FL_LEN 15 72665e0ace2SJie Deng #define TX_NORMAL_DESC3_LD_POS 28 72765e0ace2SJie Deng #define TX_NORMAL_DESC3_LD_LEN 1 72865e0ace2SJie Deng #define TX_NORMAL_DESC3_OWN_POS 31 72965e0ace2SJie Deng #define TX_NORMAL_DESC3_OWN_LEN 1 73065e0ace2SJie Deng #define TX_NORMAL_DESC3_TCPHDRLEN_POS 19 73165e0ace2SJie Deng #define TX_NORMAL_DESC3_TCPHDRLEN_LEN 4 73265e0ace2SJie Deng #define TX_NORMAL_DESC3_TCPPL_POS 0 73365e0ace2SJie Deng #define TX_NORMAL_DESC3_TCPPL_LEN 18 73465e0ace2SJie Deng #define TX_NORMAL_DESC3_TSE_POS 18 73565e0ace2SJie Deng #define TX_NORMAL_DESC3_TSE_LEN 1 73665e0ace2SJie Deng 73765e0ace2SJie Deng #define TX_NORMAL_DESC2_VLAN_INSERT 0x2 73865e0ace2SJie Deng 73965e0ace2SJie Deng #define XLGMAC_MTL_REG(pdata, n, reg) \ 74065e0ace2SJie Deng ((pdata)->mac_regs + MTL_Q_BASE + ((n) * MTL_Q_INC) + (reg)) 74165e0ace2SJie Deng 74265e0ace2SJie Deng #define XLGMAC_DMA_REG(channel, reg) ((channel)->dma_regs + (reg)) 74365e0ace2SJie Deng 74465e0ace2SJie Deng #endif /* __DWC_XLGMAC_REG_H__ */ 745