165e0ace2SJie Deng /* Synopsys DesignWare Core Enterprise Ethernet (XLGMAC) Driver
265e0ace2SJie Deng *
365e0ace2SJie Deng * Copyright (c) 2017 Synopsys, Inc. (www.synopsys.com)
465e0ace2SJie Deng *
5ea8c1c64SJie Deng * This program is dual-licensed; you may select either version 2 of
6ea8c1c64SJie Deng * the GNU General Public License ("GPL") or BSD license ("BSD").
765e0ace2SJie Deng *
865e0ace2SJie Deng * This Synopsys DWC XLGMAC software driver and associated documentation
965e0ace2SJie Deng * (hereinafter the "Software") is an unsupported proprietary work of
1065e0ace2SJie Deng * Synopsys, Inc. unless otherwise expressly agreed to in writing between
1165e0ace2SJie Deng * Synopsys and you. The Software IS NOT an item of Licensed Software or a
1265e0ace2SJie Deng * Licensed Product under any End User Software License Agreement or
1365e0ace2SJie Deng * Agreement for Licensed Products with Synopsys or any supplement thereto.
1465e0ace2SJie Deng * Synopsys is a registered trademark of Synopsys, Inc. Other names included
1565e0ace2SJie Deng * in the SOFTWARE may be the trademarks of their respective owners.
1665e0ace2SJie Deng */
1765e0ace2SJie Deng
1865e0ace2SJie Deng #include <linux/kernel.h>
1965e0ace2SJie Deng #include <linux/module.h>
2065e0ace2SJie Deng
2165e0ace2SJie Deng #include "dwc-xlgmac.h"
2265e0ace2SJie Deng #include "dwc-xlgmac-reg.h"
2365e0ace2SJie Deng
2467ff2c71SJie Deng MODULE_LICENSE("Dual BSD/GPL");
2567ff2c71SJie Deng
2665e0ace2SJie Deng static int debug = -1;
2765e0ace2SJie Deng module_param(debug, int, 0644);
2865e0ace2SJie Deng MODULE_PARM_DESC(debug, "DWC ethernet debug level (0=none,...,16=all)");
2965e0ace2SJie Deng static const u32 default_msg_level = (NETIF_MSG_LINK | NETIF_MSG_IFDOWN |
3065e0ace2SJie Deng NETIF_MSG_IFUP);
3165e0ace2SJie Deng
3265e0ace2SJie Deng static unsigned char dev_addr[6] = {0, 0x55, 0x7b, 0xb5, 0x7d, 0xf7};
3365e0ace2SJie Deng
xlgmac_read_mac_addr(struct xlgmac_pdata * pdata)3465e0ace2SJie Deng static void xlgmac_read_mac_addr(struct xlgmac_pdata *pdata)
3565e0ace2SJie Deng {
3665e0ace2SJie Deng struct net_device *netdev = pdata->netdev;
3765e0ace2SJie Deng
3865e0ace2SJie Deng /* Currently it uses a static mac address for test */
3965e0ace2SJie Deng memcpy(pdata->mac_addr, dev_addr, netdev->addr_len);
4065e0ace2SJie Deng }
4165e0ace2SJie Deng
xlgmac_default_config(struct xlgmac_pdata * pdata)4265e0ace2SJie Deng static void xlgmac_default_config(struct xlgmac_pdata *pdata)
4365e0ace2SJie Deng {
4465e0ace2SJie Deng pdata->tx_osp_mode = DMA_OSP_ENABLE;
4565e0ace2SJie Deng pdata->tx_sf_mode = MTL_TSF_ENABLE;
4665e0ace2SJie Deng pdata->rx_sf_mode = MTL_RSF_DISABLE;
4765e0ace2SJie Deng pdata->pblx8 = DMA_PBL_X8_ENABLE;
4865e0ace2SJie Deng pdata->tx_pbl = DMA_PBL_32;
4965e0ace2SJie Deng pdata->rx_pbl = DMA_PBL_32;
5065e0ace2SJie Deng pdata->tx_threshold = MTL_TX_THRESHOLD_128;
5165e0ace2SJie Deng pdata->rx_threshold = MTL_RX_THRESHOLD_128;
5265e0ace2SJie Deng pdata->tx_pause = 1;
5365e0ace2SJie Deng pdata->rx_pause = 1;
5465e0ace2SJie Deng pdata->phy_speed = SPEED_25000;
5565e0ace2SJie Deng pdata->sysclk_rate = XLGMAC_SYSCLOCK;
5665e0ace2SJie Deng
57*f029c781SWolfram Sang strscpy(pdata->drv_name, XLGMAC_DRV_NAME, sizeof(pdata->drv_name));
58*f029c781SWolfram Sang strscpy(pdata->drv_ver, XLGMAC_DRV_VERSION, sizeof(pdata->drv_ver));
5965e0ace2SJie Deng }
6065e0ace2SJie Deng
xlgmac_init_all_ops(struct xlgmac_pdata * pdata)6165e0ace2SJie Deng static void xlgmac_init_all_ops(struct xlgmac_pdata *pdata)
6265e0ace2SJie Deng {
6365e0ace2SJie Deng xlgmac_init_desc_ops(&pdata->desc_ops);
6465e0ace2SJie Deng xlgmac_init_hw_ops(&pdata->hw_ops);
6565e0ace2SJie Deng }
6665e0ace2SJie Deng
xlgmac_init(struct xlgmac_pdata * pdata)6765e0ace2SJie Deng static int xlgmac_init(struct xlgmac_pdata *pdata)
6865e0ace2SJie Deng {
6965e0ace2SJie Deng struct xlgmac_hw_ops *hw_ops = &pdata->hw_ops;
7065e0ace2SJie Deng struct net_device *netdev = pdata->netdev;
7165e0ace2SJie Deng unsigned int i;
7265e0ace2SJie Deng int ret;
7365e0ace2SJie Deng
7465e0ace2SJie Deng /* Set default configuration data */
7565e0ace2SJie Deng xlgmac_default_config(pdata);
7665e0ace2SJie Deng
7765e0ace2SJie Deng /* Set irq, base_addr, MAC address, */
7865e0ace2SJie Deng netdev->irq = pdata->dev_irq;
7965e0ace2SJie Deng netdev->base_addr = (unsigned long)pdata->mac_regs;
8065e0ace2SJie Deng xlgmac_read_mac_addr(pdata);
81a05e4c0aSJakub Kicinski eth_hw_addr_set(netdev, pdata->mac_addr);
8265e0ace2SJie Deng
8365e0ace2SJie Deng /* Set all the function pointers */
8465e0ace2SJie Deng xlgmac_init_all_ops(pdata);
8565e0ace2SJie Deng
8665e0ace2SJie Deng /* Issue software reset to device */
8765e0ace2SJie Deng hw_ops->exit(pdata);
8865e0ace2SJie Deng
8965e0ace2SJie Deng /* Populate the hardware features */
9065e0ace2SJie Deng xlgmac_get_all_hw_features(pdata);
9165e0ace2SJie Deng xlgmac_print_all_hw_features(pdata);
9265e0ace2SJie Deng
9365e0ace2SJie Deng /* TODO: Set the PHY mode to XLGMII */
9465e0ace2SJie Deng
9565e0ace2SJie Deng /* Set the DMA mask */
9665e0ace2SJie Deng ret = dma_set_mask_and_coherent(pdata->dev,
9765e0ace2SJie Deng DMA_BIT_MASK(pdata->hw_feat.dma_width));
9865e0ace2SJie Deng if (ret) {
9965e0ace2SJie Deng dev_err(pdata->dev, "dma_set_mask_and_coherent failed\n");
10065e0ace2SJie Deng return ret;
10165e0ace2SJie Deng }
10265e0ace2SJie Deng
10365e0ace2SJie Deng /* Channel and ring params initializtion
10465e0ace2SJie Deng * pdata->channel_count;
10565e0ace2SJie Deng * pdata->tx_ring_count;
10665e0ace2SJie Deng * pdata->rx_ring_count;
10765e0ace2SJie Deng * pdata->tx_desc_count;
10865e0ace2SJie Deng * pdata->rx_desc_count;
10965e0ace2SJie Deng */
11065e0ace2SJie Deng BUILD_BUG_ON_NOT_POWER_OF_2(XLGMAC_TX_DESC_CNT);
11165e0ace2SJie Deng pdata->tx_desc_count = XLGMAC_TX_DESC_CNT;
11265e0ace2SJie Deng if (pdata->tx_desc_count & (pdata->tx_desc_count - 1)) {
11365e0ace2SJie Deng dev_err(pdata->dev, "tx descriptor count (%d) is not valid\n",
11465e0ace2SJie Deng pdata->tx_desc_count);
11565e0ace2SJie Deng ret = -EINVAL;
11665e0ace2SJie Deng return ret;
11765e0ace2SJie Deng }
11865e0ace2SJie Deng BUILD_BUG_ON_NOT_POWER_OF_2(XLGMAC_RX_DESC_CNT);
11965e0ace2SJie Deng pdata->rx_desc_count = XLGMAC_RX_DESC_CNT;
12065e0ace2SJie Deng if (pdata->rx_desc_count & (pdata->rx_desc_count - 1)) {
12165e0ace2SJie Deng dev_err(pdata->dev, "rx descriptor count (%d) is not valid\n",
12265e0ace2SJie Deng pdata->rx_desc_count);
12365e0ace2SJie Deng ret = -EINVAL;
12465e0ace2SJie Deng return ret;
12565e0ace2SJie Deng }
12665e0ace2SJie Deng
12765e0ace2SJie Deng pdata->tx_ring_count = min_t(unsigned int, num_online_cpus(),
12865e0ace2SJie Deng pdata->hw_feat.tx_ch_cnt);
12965e0ace2SJie Deng pdata->tx_ring_count = min_t(unsigned int, pdata->tx_ring_count,
13065e0ace2SJie Deng pdata->hw_feat.tx_q_cnt);
13165e0ace2SJie Deng pdata->tx_q_count = pdata->tx_ring_count;
13265e0ace2SJie Deng ret = netif_set_real_num_tx_queues(netdev, pdata->tx_q_count);
13365e0ace2SJie Deng if (ret) {
13465e0ace2SJie Deng dev_err(pdata->dev, "error setting real tx queue count\n");
13565e0ace2SJie Deng return ret;
13665e0ace2SJie Deng }
13765e0ace2SJie Deng
13865e0ace2SJie Deng pdata->rx_ring_count = min_t(unsigned int,
13965e0ace2SJie Deng netif_get_num_default_rss_queues(),
14065e0ace2SJie Deng pdata->hw_feat.rx_ch_cnt);
14165e0ace2SJie Deng pdata->rx_ring_count = min_t(unsigned int, pdata->rx_ring_count,
14265e0ace2SJie Deng pdata->hw_feat.rx_q_cnt);
14365e0ace2SJie Deng pdata->rx_q_count = pdata->rx_ring_count;
14465e0ace2SJie Deng ret = netif_set_real_num_rx_queues(netdev, pdata->rx_q_count);
14565e0ace2SJie Deng if (ret) {
14665e0ace2SJie Deng dev_err(pdata->dev, "error setting real rx queue count\n");
14765e0ace2SJie Deng return ret;
14865e0ace2SJie Deng }
14965e0ace2SJie Deng
15065e0ace2SJie Deng pdata->channel_count =
15165e0ace2SJie Deng max_t(unsigned int, pdata->tx_ring_count, pdata->rx_ring_count);
15265e0ace2SJie Deng
15365e0ace2SJie Deng /* Initialize RSS hash key and lookup table */
15465e0ace2SJie Deng netdev_rss_key_fill(pdata->rss_key, sizeof(pdata->rss_key));
15565e0ace2SJie Deng
15665e0ace2SJie Deng for (i = 0; i < XLGMAC_RSS_MAX_TABLE_SIZE; i++)
15765e0ace2SJie Deng pdata->rss_table[i] = XLGMAC_SET_REG_BITS(
15865e0ace2SJie Deng pdata->rss_table[i],
15965e0ace2SJie Deng MAC_RSSDR_DMCH_POS,
16065e0ace2SJie Deng MAC_RSSDR_DMCH_LEN,
16165e0ace2SJie Deng i % pdata->rx_ring_count);
16265e0ace2SJie Deng
16365e0ace2SJie Deng pdata->rss_options = XLGMAC_SET_REG_BITS(
16465e0ace2SJie Deng pdata->rss_options,
16565e0ace2SJie Deng MAC_RSSCR_IP2TE_POS,
16665e0ace2SJie Deng MAC_RSSCR_IP2TE_LEN, 1);
16765e0ace2SJie Deng pdata->rss_options = XLGMAC_SET_REG_BITS(
16865e0ace2SJie Deng pdata->rss_options,
16965e0ace2SJie Deng MAC_RSSCR_TCP4TE_POS,
17065e0ace2SJie Deng MAC_RSSCR_TCP4TE_LEN, 1);
17165e0ace2SJie Deng pdata->rss_options = XLGMAC_SET_REG_BITS(
17265e0ace2SJie Deng pdata->rss_options,
17365e0ace2SJie Deng MAC_RSSCR_UDP4TE_POS,
17465e0ace2SJie Deng MAC_RSSCR_UDP4TE_LEN, 1);
17565e0ace2SJie Deng
17665e0ace2SJie Deng /* Set device operations */
17765e0ace2SJie Deng netdev->netdev_ops = xlgmac_get_netdev_ops();
178d4d49bc1SJie Deng netdev->ethtool_ops = xlgmac_get_ethtool_ops();
17965e0ace2SJie Deng
18065e0ace2SJie Deng /* Set device features */
18165e0ace2SJie Deng if (pdata->hw_feat.tso) {
18265e0ace2SJie Deng netdev->hw_features = NETIF_F_TSO;
18365e0ace2SJie Deng netdev->hw_features |= NETIF_F_TSO6;
18465e0ace2SJie Deng netdev->hw_features |= NETIF_F_SG;
18565e0ace2SJie Deng netdev->hw_features |= NETIF_F_IP_CSUM;
18665e0ace2SJie Deng netdev->hw_features |= NETIF_F_IPV6_CSUM;
18765e0ace2SJie Deng } else if (pdata->hw_feat.tx_coe) {
18865e0ace2SJie Deng netdev->hw_features = NETIF_F_IP_CSUM;
18965e0ace2SJie Deng netdev->hw_features |= NETIF_F_IPV6_CSUM;
19065e0ace2SJie Deng }
19165e0ace2SJie Deng
19265e0ace2SJie Deng if (pdata->hw_feat.rx_coe) {
19365e0ace2SJie Deng netdev->hw_features |= NETIF_F_RXCSUM;
19465e0ace2SJie Deng netdev->hw_features |= NETIF_F_GRO;
19565e0ace2SJie Deng }
19665e0ace2SJie Deng
19765e0ace2SJie Deng if (pdata->hw_feat.rss)
19865e0ace2SJie Deng netdev->hw_features |= NETIF_F_RXHASH;
19965e0ace2SJie Deng
20065e0ace2SJie Deng netdev->vlan_features |= netdev->hw_features;
20165e0ace2SJie Deng
20265e0ace2SJie Deng netdev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX;
20365e0ace2SJie Deng if (pdata->hw_feat.sa_vlan_ins)
20465e0ace2SJie Deng netdev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX;
20565e0ace2SJie Deng if (pdata->hw_feat.vlhash)
20665e0ace2SJie Deng netdev->hw_features |= NETIF_F_HW_VLAN_CTAG_FILTER;
20765e0ace2SJie Deng
20865e0ace2SJie Deng netdev->features |= netdev->hw_features;
20965e0ace2SJie Deng pdata->netdev_features = netdev->features;
21065e0ace2SJie Deng
21165e0ace2SJie Deng netdev->priv_flags |= IFF_UNICAST_FLT;
21265e0ace2SJie Deng
21365e0ace2SJie Deng /* Use default watchdog timeout */
21465e0ace2SJie Deng netdev->watchdog_timeo = 0;
21565e0ace2SJie Deng
21665e0ace2SJie Deng /* Tx coalesce parameters initialization */
21765e0ace2SJie Deng pdata->tx_usecs = XLGMAC_INIT_DMA_TX_USECS;
21865e0ace2SJie Deng pdata->tx_frames = XLGMAC_INIT_DMA_TX_FRAMES;
21965e0ace2SJie Deng
22065e0ace2SJie Deng /* Rx coalesce parameters initialization */
22165e0ace2SJie Deng pdata->rx_riwt = hw_ops->usec_to_riwt(pdata, XLGMAC_INIT_DMA_RX_USECS);
22265e0ace2SJie Deng pdata->rx_usecs = XLGMAC_INIT_DMA_RX_USECS;
22365e0ace2SJie Deng pdata->rx_frames = XLGMAC_INIT_DMA_RX_FRAMES;
22465e0ace2SJie Deng
22565e0ace2SJie Deng return 0;
22665e0ace2SJie Deng }
22765e0ace2SJie Deng
xlgmac_drv_probe(struct device * dev,struct xlgmac_resources * res)22865e0ace2SJie Deng int xlgmac_drv_probe(struct device *dev, struct xlgmac_resources *res)
22965e0ace2SJie Deng {
23065e0ace2SJie Deng struct xlgmac_pdata *pdata;
23165e0ace2SJie Deng struct net_device *netdev;
23265e0ace2SJie Deng int ret;
23365e0ace2SJie Deng
23465e0ace2SJie Deng netdev = alloc_etherdev_mq(sizeof(struct xlgmac_pdata),
23565e0ace2SJie Deng XLGMAC_MAX_DMA_CHANNELS);
23665e0ace2SJie Deng
23765e0ace2SJie Deng if (!netdev) {
23865e0ace2SJie Deng dev_err(dev, "alloc_etherdev failed\n");
23965e0ace2SJie Deng return -ENOMEM;
24065e0ace2SJie Deng }
24165e0ace2SJie Deng
24265e0ace2SJie Deng SET_NETDEV_DEV(netdev, dev);
24365e0ace2SJie Deng dev_set_drvdata(dev, netdev);
24465e0ace2SJie Deng pdata = netdev_priv(netdev);
24565e0ace2SJie Deng pdata->dev = dev;
24665e0ace2SJie Deng pdata->netdev = netdev;
24765e0ace2SJie Deng
24865e0ace2SJie Deng pdata->dev_irq = res->irq;
24965e0ace2SJie Deng pdata->mac_regs = res->addr;
25065e0ace2SJie Deng
25165e0ace2SJie Deng mutex_init(&pdata->rss_mutex);
25265e0ace2SJie Deng pdata->msg_enable = netif_msg_init(debug, default_msg_level);
25365e0ace2SJie Deng
25465e0ace2SJie Deng ret = xlgmac_init(pdata);
25565e0ace2SJie Deng if (ret) {
25665e0ace2SJie Deng dev_err(dev, "xlgmac init failed\n");
25765e0ace2SJie Deng goto err_free_netdev;
25865e0ace2SJie Deng }
25965e0ace2SJie Deng
26065e0ace2SJie Deng ret = register_netdev(netdev);
26165e0ace2SJie Deng if (ret) {
26265e0ace2SJie Deng dev_err(dev, "net device registration failed\n");
26365e0ace2SJie Deng goto err_free_netdev;
26465e0ace2SJie Deng }
26565e0ace2SJie Deng
26665e0ace2SJie Deng return 0;
26765e0ace2SJie Deng
26865e0ace2SJie Deng err_free_netdev:
26965e0ace2SJie Deng free_netdev(netdev);
27065e0ace2SJie Deng
27165e0ace2SJie Deng return ret;
27265e0ace2SJie Deng }
27365e0ace2SJie Deng
xlgmac_drv_remove(struct device * dev)27465e0ace2SJie Deng int xlgmac_drv_remove(struct device *dev)
27565e0ace2SJie Deng {
27665e0ace2SJie Deng struct net_device *netdev = dev_get_drvdata(dev);
27765e0ace2SJie Deng
27865e0ace2SJie Deng unregister_netdev(netdev);
27965e0ace2SJie Deng free_netdev(netdev);
28065e0ace2SJie Deng
28165e0ace2SJie Deng return 0;
28265e0ace2SJie Deng }
28365e0ace2SJie Deng
xlgmac_dump_tx_desc(struct xlgmac_pdata * pdata,struct xlgmac_ring * ring,unsigned int idx,unsigned int count,unsigned int flag)28465e0ace2SJie Deng void xlgmac_dump_tx_desc(struct xlgmac_pdata *pdata,
28565e0ace2SJie Deng struct xlgmac_ring *ring,
28665e0ace2SJie Deng unsigned int idx,
28765e0ace2SJie Deng unsigned int count,
28865e0ace2SJie Deng unsigned int flag)
28965e0ace2SJie Deng {
29065e0ace2SJie Deng struct xlgmac_desc_data *desc_data;
29165e0ace2SJie Deng struct xlgmac_dma_desc *dma_desc;
29265e0ace2SJie Deng
29365e0ace2SJie Deng while (count--) {
29465e0ace2SJie Deng desc_data = XLGMAC_GET_DESC_DATA(ring, idx);
29565e0ace2SJie Deng dma_desc = desc_data->dma_desc;
29665e0ace2SJie Deng
29765e0ace2SJie Deng netdev_dbg(pdata->netdev, "TX: dma_desc=%p, dma_desc_addr=%pad\n",
29865e0ace2SJie Deng desc_data->dma_desc, &desc_data->dma_desc_addr);
29965e0ace2SJie Deng netdev_dbg(pdata->netdev,
30065e0ace2SJie Deng "TX_NORMAL_DESC[%d %s] = %08x:%08x:%08x:%08x\n", idx,
30165e0ace2SJie Deng (flag == 1) ? "QUEUED FOR TX" : "TX BY DEVICE",
30265e0ace2SJie Deng le32_to_cpu(dma_desc->desc0),
30365e0ace2SJie Deng le32_to_cpu(dma_desc->desc1),
30465e0ace2SJie Deng le32_to_cpu(dma_desc->desc2),
30565e0ace2SJie Deng le32_to_cpu(dma_desc->desc3));
30665e0ace2SJie Deng
30765e0ace2SJie Deng idx++;
30865e0ace2SJie Deng }
30965e0ace2SJie Deng }
31065e0ace2SJie Deng
xlgmac_dump_rx_desc(struct xlgmac_pdata * pdata,struct xlgmac_ring * ring,unsigned int idx)31165e0ace2SJie Deng void xlgmac_dump_rx_desc(struct xlgmac_pdata *pdata,
31265e0ace2SJie Deng struct xlgmac_ring *ring,
31365e0ace2SJie Deng unsigned int idx)
31465e0ace2SJie Deng {
31565e0ace2SJie Deng struct xlgmac_desc_data *desc_data;
31665e0ace2SJie Deng struct xlgmac_dma_desc *dma_desc;
31765e0ace2SJie Deng
31865e0ace2SJie Deng desc_data = XLGMAC_GET_DESC_DATA(ring, idx);
31965e0ace2SJie Deng dma_desc = desc_data->dma_desc;
32065e0ace2SJie Deng
32165e0ace2SJie Deng netdev_dbg(pdata->netdev, "RX: dma_desc=%p, dma_desc_addr=%pad\n",
32265e0ace2SJie Deng desc_data->dma_desc, &desc_data->dma_desc_addr);
32365e0ace2SJie Deng netdev_dbg(pdata->netdev,
32465e0ace2SJie Deng "RX_NORMAL_DESC[%d RX BY DEVICE] = %08x:%08x:%08x:%08x\n",
32565e0ace2SJie Deng idx,
32665e0ace2SJie Deng le32_to_cpu(dma_desc->desc0),
32765e0ace2SJie Deng le32_to_cpu(dma_desc->desc1),
32865e0ace2SJie Deng le32_to_cpu(dma_desc->desc2),
32965e0ace2SJie Deng le32_to_cpu(dma_desc->desc3));
33065e0ace2SJie Deng }
33165e0ace2SJie Deng
xlgmac_print_pkt(struct net_device * netdev,struct sk_buff * skb,bool tx_rx)33265e0ace2SJie Deng void xlgmac_print_pkt(struct net_device *netdev,
33365e0ace2SJie Deng struct sk_buff *skb, bool tx_rx)
33465e0ace2SJie Deng {
33565e0ace2SJie Deng struct ethhdr *eth = (struct ethhdr *)skb->data;
33665e0ace2SJie Deng unsigned char buffer[128];
33742afa0f8SJie Deng unsigned int i;
33865e0ace2SJie Deng
33965e0ace2SJie Deng netdev_dbg(netdev, "\n************** SKB dump ****************\n");
34065e0ace2SJie Deng
34165e0ace2SJie Deng netdev_dbg(netdev, "%s packet of %d bytes\n",
34265e0ace2SJie Deng (tx_rx ? "TX" : "RX"), skb->len);
34365e0ace2SJie Deng
34465e0ace2SJie Deng netdev_dbg(netdev, "Dst MAC addr: %pM\n", eth->h_dest);
34565e0ace2SJie Deng netdev_dbg(netdev, "Src MAC addr: %pM\n", eth->h_source);
34665e0ace2SJie Deng netdev_dbg(netdev, "Protocol: %#06hx\n", ntohs(eth->h_proto));
34765e0ace2SJie Deng
34842afa0f8SJie Deng for (i = 0; i < skb->len; i += 32) {
34942afa0f8SJie Deng unsigned int len = min(skb->len - i, 32U);
35065e0ace2SJie Deng
35142afa0f8SJie Deng hex_dump_to_buffer(&skb->data[i], len, 32, 1,
35242afa0f8SJie Deng buffer, sizeof(buffer), false);
35342afa0f8SJie Deng netdev_dbg(netdev, " %#06x: %s\n", i, buffer);
35465e0ace2SJie Deng }
35565e0ace2SJie Deng
35665e0ace2SJie Deng netdev_dbg(netdev, "\n************** SKB dump ****************\n");
35765e0ace2SJie Deng }
35865e0ace2SJie Deng
xlgmac_get_all_hw_features(struct xlgmac_pdata * pdata)35965e0ace2SJie Deng void xlgmac_get_all_hw_features(struct xlgmac_pdata *pdata)
36065e0ace2SJie Deng {
36165e0ace2SJie Deng struct xlgmac_hw_features *hw_feat = &pdata->hw_feat;
36265e0ace2SJie Deng unsigned int mac_hfr0, mac_hfr1, mac_hfr2;
36365e0ace2SJie Deng
36465e0ace2SJie Deng mac_hfr0 = readl(pdata->mac_regs + MAC_HWF0R);
36565e0ace2SJie Deng mac_hfr1 = readl(pdata->mac_regs + MAC_HWF1R);
36665e0ace2SJie Deng mac_hfr2 = readl(pdata->mac_regs + MAC_HWF2R);
36765e0ace2SJie Deng
36865e0ace2SJie Deng memset(hw_feat, 0, sizeof(*hw_feat));
36965e0ace2SJie Deng
37065e0ace2SJie Deng hw_feat->version = readl(pdata->mac_regs + MAC_VR);
37165e0ace2SJie Deng
37265e0ace2SJie Deng /* Hardware feature register 0 */
37365e0ace2SJie Deng hw_feat->phyifsel = XLGMAC_GET_REG_BITS(mac_hfr0,
37465e0ace2SJie Deng MAC_HWF0R_PHYIFSEL_POS,
37565e0ace2SJie Deng MAC_HWF0R_PHYIFSEL_LEN);
37665e0ace2SJie Deng hw_feat->vlhash = XLGMAC_GET_REG_BITS(mac_hfr0,
37765e0ace2SJie Deng MAC_HWF0R_VLHASH_POS,
37865e0ace2SJie Deng MAC_HWF0R_VLHASH_LEN);
37965e0ace2SJie Deng hw_feat->sma = XLGMAC_GET_REG_BITS(mac_hfr0,
38065e0ace2SJie Deng MAC_HWF0R_SMASEL_POS,
38165e0ace2SJie Deng MAC_HWF0R_SMASEL_LEN);
38265e0ace2SJie Deng hw_feat->rwk = XLGMAC_GET_REG_BITS(mac_hfr0,
38365e0ace2SJie Deng MAC_HWF0R_RWKSEL_POS,
38465e0ace2SJie Deng MAC_HWF0R_RWKSEL_LEN);
38565e0ace2SJie Deng hw_feat->mgk = XLGMAC_GET_REG_BITS(mac_hfr0,
38665e0ace2SJie Deng MAC_HWF0R_MGKSEL_POS,
38765e0ace2SJie Deng MAC_HWF0R_MGKSEL_LEN);
38865e0ace2SJie Deng hw_feat->mmc = XLGMAC_GET_REG_BITS(mac_hfr0,
38965e0ace2SJie Deng MAC_HWF0R_MMCSEL_POS,
39065e0ace2SJie Deng MAC_HWF0R_MMCSEL_LEN);
39165e0ace2SJie Deng hw_feat->aoe = XLGMAC_GET_REG_BITS(mac_hfr0,
39265e0ace2SJie Deng MAC_HWF0R_ARPOFFSEL_POS,
39365e0ace2SJie Deng MAC_HWF0R_ARPOFFSEL_LEN);
39465e0ace2SJie Deng hw_feat->ts = XLGMAC_GET_REG_BITS(mac_hfr0,
39565e0ace2SJie Deng MAC_HWF0R_TSSEL_POS,
39665e0ace2SJie Deng MAC_HWF0R_TSSEL_LEN);
39765e0ace2SJie Deng hw_feat->eee = XLGMAC_GET_REG_BITS(mac_hfr0,
39865e0ace2SJie Deng MAC_HWF0R_EEESEL_POS,
39965e0ace2SJie Deng MAC_HWF0R_EEESEL_LEN);
40065e0ace2SJie Deng hw_feat->tx_coe = XLGMAC_GET_REG_BITS(mac_hfr0,
40165e0ace2SJie Deng MAC_HWF0R_TXCOESEL_POS,
40265e0ace2SJie Deng MAC_HWF0R_TXCOESEL_LEN);
40365e0ace2SJie Deng hw_feat->rx_coe = XLGMAC_GET_REG_BITS(mac_hfr0,
40465e0ace2SJie Deng MAC_HWF0R_RXCOESEL_POS,
40565e0ace2SJie Deng MAC_HWF0R_RXCOESEL_LEN);
40665e0ace2SJie Deng hw_feat->addn_mac = XLGMAC_GET_REG_BITS(mac_hfr0,
40765e0ace2SJie Deng MAC_HWF0R_ADDMACADRSEL_POS,
40865e0ace2SJie Deng MAC_HWF0R_ADDMACADRSEL_LEN);
40965e0ace2SJie Deng hw_feat->ts_src = XLGMAC_GET_REG_BITS(mac_hfr0,
41065e0ace2SJie Deng MAC_HWF0R_TSSTSSEL_POS,
41165e0ace2SJie Deng MAC_HWF0R_TSSTSSEL_LEN);
41265e0ace2SJie Deng hw_feat->sa_vlan_ins = XLGMAC_GET_REG_BITS(mac_hfr0,
41365e0ace2SJie Deng MAC_HWF0R_SAVLANINS_POS,
41465e0ace2SJie Deng MAC_HWF0R_SAVLANINS_LEN);
41565e0ace2SJie Deng
41665e0ace2SJie Deng /* Hardware feature register 1 */
41765e0ace2SJie Deng hw_feat->rx_fifo_size = XLGMAC_GET_REG_BITS(mac_hfr1,
41865e0ace2SJie Deng MAC_HWF1R_RXFIFOSIZE_POS,
41965e0ace2SJie Deng MAC_HWF1R_RXFIFOSIZE_LEN);
42065e0ace2SJie Deng hw_feat->tx_fifo_size = XLGMAC_GET_REG_BITS(mac_hfr1,
42165e0ace2SJie Deng MAC_HWF1R_TXFIFOSIZE_POS,
42265e0ace2SJie Deng MAC_HWF1R_TXFIFOSIZE_LEN);
42365e0ace2SJie Deng hw_feat->adv_ts_hi = XLGMAC_GET_REG_BITS(mac_hfr1,
42465e0ace2SJie Deng MAC_HWF1R_ADVTHWORD_POS,
42565e0ace2SJie Deng MAC_HWF1R_ADVTHWORD_LEN);
42665e0ace2SJie Deng hw_feat->dma_width = XLGMAC_GET_REG_BITS(mac_hfr1,
42765e0ace2SJie Deng MAC_HWF1R_ADDR64_POS,
42865e0ace2SJie Deng MAC_HWF1R_ADDR64_LEN);
42965e0ace2SJie Deng hw_feat->dcb = XLGMAC_GET_REG_BITS(mac_hfr1,
43065e0ace2SJie Deng MAC_HWF1R_DCBEN_POS,
43165e0ace2SJie Deng MAC_HWF1R_DCBEN_LEN);
43265e0ace2SJie Deng hw_feat->sph = XLGMAC_GET_REG_BITS(mac_hfr1,
43365e0ace2SJie Deng MAC_HWF1R_SPHEN_POS,
43465e0ace2SJie Deng MAC_HWF1R_SPHEN_LEN);
43565e0ace2SJie Deng hw_feat->tso = XLGMAC_GET_REG_BITS(mac_hfr1,
43665e0ace2SJie Deng MAC_HWF1R_TSOEN_POS,
43765e0ace2SJie Deng MAC_HWF1R_TSOEN_LEN);
43865e0ace2SJie Deng hw_feat->dma_debug = XLGMAC_GET_REG_BITS(mac_hfr1,
43965e0ace2SJie Deng MAC_HWF1R_DBGMEMA_POS,
44065e0ace2SJie Deng MAC_HWF1R_DBGMEMA_LEN);
44165e0ace2SJie Deng hw_feat->rss = XLGMAC_GET_REG_BITS(mac_hfr1,
44265e0ace2SJie Deng MAC_HWF1R_RSSEN_POS,
44365e0ace2SJie Deng MAC_HWF1R_RSSEN_LEN);
44465e0ace2SJie Deng hw_feat->tc_cnt = XLGMAC_GET_REG_BITS(mac_hfr1,
44565e0ace2SJie Deng MAC_HWF1R_NUMTC_POS,
44665e0ace2SJie Deng MAC_HWF1R_NUMTC_LEN);
44765e0ace2SJie Deng hw_feat->hash_table_size = XLGMAC_GET_REG_BITS(mac_hfr1,
44865e0ace2SJie Deng MAC_HWF1R_HASHTBLSZ_POS,
44965e0ace2SJie Deng MAC_HWF1R_HASHTBLSZ_LEN);
45065e0ace2SJie Deng hw_feat->l3l4_filter_num = XLGMAC_GET_REG_BITS(mac_hfr1,
45165e0ace2SJie Deng MAC_HWF1R_L3L4FNUM_POS,
45265e0ace2SJie Deng MAC_HWF1R_L3L4FNUM_LEN);
45365e0ace2SJie Deng
45465e0ace2SJie Deng /* Hardware feature register 2 */
45565e0ace2SJie Deng hw_feat->rx_q_cnt = XLGMAC_GET_REG_BITS(mac_hfr2,
45665e0ace2SJie Deng MAC_HWF2R_RXQCNT_POS,
45765e0ace2SJie Deng MAC_HWF2R_RXQCNT_LEN);
45865e0ace2SJie Deng hw_feat->tx_q_cnt = XLGMAC_GET_REG_BITS(mac_hfr2,
45965e0ace2SJie Deng MAC_HWF2R_TXQCNT_POS,
46065e0ace2SJie Deng MAC_HWF2R_TXQCNT_LEN);
46165e0ace2SJie Deng hw_feat->rx_ch_cnt = XLGMAC_GET_REG_BITS(mac_hfr2,
46265e0ace2SJie Deng MAC_HWF2R_RXCHCNT_POS,
46365e0ace2SJie Deng MAC_HWF2R_RXCHCNT_LEN);
46465e0ace2SJie Deng hw_feat->tx_ch_cnt = XLGMAC_GET_REG_BITS(mac_hfr2,
46565e0ace2SJie Deng MAC_HWF2R_TXCHCNT_POS,
46665e0ace2SJie Deng MAC_HWF2R_TXCHCNT_LEN);
46765e0ace2SJie Deng hw_feat->pps_out_num = XLGMAC_GET_REG_BITS(mac_hfr2,
46865e0ace2SJie Deng MAC_HWF2R_PPSOUTNUM_POS,
46965e0ace2SJie Deng MAC_HWF2R_PPSOUTNUM_LEN);
47065e0ace2SJie Deng hw_feat->aux_snap_num = XLGMAC_GET_REG_BITS(mac_hfr2,
47165e0ace2SJie Deng MAC_HWF2R_AUXSNAPNUM_POS,
47265e0ace2SJie Deng MAC_HWF2R_AUXSNAPNUM_LEN);
47365e0ace2SJie Deng
47465e0ace2SJie Deng /* Translate the Hash Table size into actual number */
47565e0ace2SJie Deng switch (hw_feat->hash_table_size) {
47665e0ace2SJie Deng case 0:
47765e0ace2SJie Deng break;
47865e0ace2SJie Deng case 1:
47965e0ace2SJie Deng hw_feat->hash_table_size = 64;
48065e0ace2SJie Deng break;
48165e0ace2SJie Deng case 2:
48265e0ace2SJie Deng hw_feat->hash_table_size = 128;
48365e0ace2SJie Deng break;
48465e0ace2SJie Deng case 3:
48565e0ace2SJie Deng hw_feat->hash_table_size = 256;
48665e0ace2SJie Deng break;
48765e0ace2SJie Deng }
48865e0ace2SJie Deng
48965e0ace2SJie Deng /* Translate the address width setting into actual number */
49065e0ace2SJie Deng switch (hw_feat->dma_width) {
49165e0ace2SJie Deng case 0:
49265e0ace2SJie Deng hw_feat->dma_width = 32;
49365e0ace2SJie Deng break;
49465e0ace2SJie Deng case 1:
49565e0ace2SJie Deng hw_feat->dma_width = 40;
49665e0ace2SJie Deng break;
49765e0ace2SJie Deng case 2:
49865e0ace2SJie Deng hw_feat->dma_width = 48;
49965e0ace2SJie Deng break;
50065e0ace2SJie Deng default:
50165e0ace2SJie Deng hw_feat->dma_width = 32;
50265e0ace2SJie Deng }
50365e0ace2SJie Deng
50465e0ace2SJie Deng /* The Queue, Channel and TC counts are zero based so increment them
50565e0ace2SJie Deng * to get the actual number
50665e0ace2SJie Deng */
50765e0ace2SJie Deng hw_feat->rx_q_cnt++;
50865e0ace2SJie Deng hw_feat->tx_q_cnt++;
50965e0ace2SJie Deng hw_feat->rx_ch_cnt++;
51065e0ace2SJie Deng hw_feat->tx_ch_cnt++;
51165e0ace2SJie Deng hw_feat->tc_cnt++;
51265e0ace2SJie Deng }
51365e0ace2SJie Deng
xlgmac_print_all_hw_features(struct xlgmac_pdata * pdata)51465e0ace2SJie Deng void xlgmac_print_all_hw_features(struct xlgmac_pdata *pdata)
51565e0ace2SJie Deng {
5167c8c0291SJesse Brandeburg char __maybe_unused *str = NULL;
51765e0ace2SJie Deng
51865e0ace2SJie Deng XLGMAC_PR("\n");
51965e0ace2SJie Deng XLGMAC_PR("=====================================================\n");
52065e0ace2SJie Deng XLGMAC_PR("\n");
52165e0ace2SJie Deng XLGMAC_PR("HW support following features\n");
52265e0ace2SJie Deng XLGMAC_PR("\n");
52365e0ace2SJie Deng /* HW Feature Register0 */
52465e0ace2SJie Deng XLGMAC_PR("VLAN Hash Filter Selected : %s\n",
52565e0ace2SJie Deng pdata->hw_feat.vlhash ? "YES" : "NO");
52665e0ace2SJie Deng XLGMAC_PR("SMA (MDIO) Interface : %s\n",
52765e0ace2SJie Deng pdata->hw_feat.sma ? "YES" : "NO");
52865e0ace2SJie Deng XLGMAC_PR("PMT Remote Wake-up Packet Enable : %s\n",
52965e0ace2SJie Deng pdata->hw_feat.rwk ? "YES" : "NO");
53065e0ace2SJie Deng XLGMAC_PR("PMT Magic Packet Enable : %s\n",
53165e0ace2SJie Deng pdata->hw_feat.mgk ? "YES" : "NO");
53265e0ace2SJie Deng XLGMAC_PR("RMON/MMC Module Enable : %s\n",
53365e0ace2SJie Deng pdata->hw_feat.mmc ? "YES" : "NO");
53465e0ace2SJie Deng XLGMAC_PR("ARP Offload Enabled : %s\n",
53565e0ace2SJie Deng pdata->hw_feat.aoe ? "YES" : "NO");
53665e0ace2SJie Deng XLGMAC_PR("IEEE 1588-2008 Timestamp Enabled : %s\n",
53765e0ace2SJie Deng pdata->hw_feat.ts ? "YES" : "NO");
53865e0ace2SJie Deng XLGMAC_PR("Energy Efficient Ethernet Enabled : %s\n",
53965e0ace2SJie Deng pdata->hw_feat.eee ? "YES" : "NO");
54065e0ace2SJie Deng XLGMAC_PR("Transmit Checksum Offload Enabled : %s\n",
54165e0ace2SJie Deng pdata->hw_feat.tx_coe ? "YES" : "NO");
54265e0ace2SJie Deng XLGMAC_PR("Receive Checksum Offload Enabled : %s\n",
54365e0ace2SJie Deng pdata->hw_feat.rx_coe ? "YES" : "NO");
54465e0ace2SJie Deng XLGMAC_PR("Additional MAC Addresses 1-31 Selected : %s\n",
54565e0ace2SJie Deng pdata->hw_feat.addn_mac ? "YES" : "NO");
54665e0ace2SJie Deng
54765e0ace2SJie Deng switch (pdata->hw_feat.ts_src) {
54865e0ace2SJie Deng case 0:
54965e0ace2SJie Deng str = "RESERVED";
55065e0ace2SJie Deng break;
55165e0ace2SJie Deng case 1:
55265e0ace2SJie Deng str = "INTERNAL";
55365e0ace2SJie Deng break;
55465e0ace2SJie Deng case 2:
55565e0ace2SJie Deng str = "EXTERNAL";
55665e0ace2SJie Deng break;
55765e0ace2SJie Deng case 3:
55865e0ace2SJie Deng str = "BOTH";
55965e0ace2SJie Deng break;
56065e0ace2SJie Deng }
56165e0ace2SJie Deng XLGMAC_PR("Timestamp System Time Source : %s\n", str);
56265e0ace2SJie Deng
56365e0ace2SJie Deng XLGMAC_PR("Source Address or VLAN Insertion Enable : %s\n",
56465e0ace2SJie Deng pdata->hw_feat.sa_vlan_ins ? "YES" : "NO");
56565e0ace2SJie Deng
56665e0ace2SJie Deng /* HW Feature Register1 */
56765e0ace2SJie Deng switch (pdata->hw_feat.rx_fifo_size) {
56865e0ace2SJie Deng case 0:
56965e0ace2SJie Deng str = "128 bytes";
57065e0ace2SJie Deng break;
57165e0ace2SJie Deng case 1:
57265e0ace2SJie Deng str = "256 bytes";
57365e0ace2SJie Deng break;
57465e0ace2SJie Deng case 2:
57565e0ace2SJie Deng str = "512 bytes";
57665e0ace2SJie Deng break;
57765e0ace2SJie Deng case 3:
57865e0ace2SJie Deng str = "1 KBytes";
57965e0ace2SJie Deng break;
58065e0ace2SJie Deng case 4:
58165e0ace2SJie Deng str = "2 KBytes";
58265e0ace2SJie Deng break;
58365e0ace2SJie Deng case 5:
58465e0ace2SJie Deng str = "4 KBytes";
58565e0ace2SJie Deng break;
58665e0ace2SJie Deng case 6:
58765e0ace2SJie Deng str = "8 KBytes";
58865e0ace2SJie Deng break;
58965e0ace2SJie Deng case 7:
59065e0ace2SJie Deng str = "16 KBytes";
59165e0ace2SJie Deng break;
59265e0ace2SJie Deng case 8:
59365e0ace2SJie Deng str = "32 kBytes";
59465e0ace2SJie Deng break;
59565e0ace2SJie Deng case 9:
59665e0ace2SJie Deng str = "64 KBytes";
59765e0ace2SJie Deng break;
59865e0ace2SJie Deng case 10:
59965e0ace2SJie Deng str = "128 KBytes";
60065e0ace2SJie Deng break;
60165e0ace2SJie Deng case 11:
60265e0ace2SJie Deng str = "256 KBytes";
60365e0ace2SJie Deng break;
60465e0ace2SJie Deng default:
60565e0ace2SJie Deng str = "RESERVED";
60665e0ace2SJie Deng }
60765e0ace2SJie Deng XLGMAC_PR("MTL Receive FIFO Size : %s\n", str);
60865e0ace2SJie Deng
60965e0ace2SJie Deng switch (pdata->hw_feat.tx_fifo_size) {
61065e0ace2SJie Deng case 0:
61165e0ace2SJie Deng str = "128 bytes";
61265e0ace2SJie Deng break;
61365e0ace2SJie Deng case 1:
61465e0ace2SJie Deng str = "256 bytes";
61565e0ace2SJie Deng break;
61665e0ace2SJie Deng case 2:
61765e0ace2SJie Deng str = "512 bytes";
61865e0ace2SJie Deng break;
61965e0ace2SJie Deng case 3:
62065e0ace2SJie Deng str = "1 KBytes";
62165e0ace2SJie Deng break;
62265e0ace2SJie Deng case 4:
62365e0ace2SJie Deng str = "2 KBytes";
62465e0ace2SJie Deng break;
62565e0ace2SJie Deng case 5:
62665e0ace2SJie Deng str = "4 KBytes";
62765e0ace2SJie Deng break;
62865e0ace2SJie Deng case 6:
62965e0ace2SJie Deng str = "8 KBytes";
63065e0ace2SJie Deng break;
63165e0ace2SJie Deng case 7:
63265e0ace2SJie Deng str = "16 KBytes";
63365e0ace2SJie Deng break;
63465e0ace2SJie Deng case 8:
63565e0ace2SJie Deng str = "32 kBytes";
63665e0ace2SJie Deng break;
63765e0ace2SJie Deng case 9:
63865e0ace2SJie Deng str = "64 KBytes";
63965e0ace2SJie Deng break;
64065e0ace2SJie Deng case 10:
64165e0ace2SJie Deng str = "128 KBytes";
64265e0ace2SJie Deng break;
64365e0ace2SJie Deng case 11:
64465e0ace2SJie Deng str = "256 KBytes";
64565e0ace2SJie Deng break;
64665e0ace2SJie Deng default:
64765e0ace2SJie Deng str = "RESERVED";
64865e0ace2SJie Deng }
64965e0ace2SJie Deng XLGMAC_PR("MTL Transmit FIFO Size : %s\n", str);
65065e0ace2SJie Deng
65165e0ace2SJie Deng XLGMAC_PR("IEEE 1588 High Word Register Enable : %s\n",
65265e0ace2SJie Deng pdata->hw_feat.adv_ts_hi ? "YES" : "NO");
65365e0ace2SJie Deng XLGMAC_PR("Address width : %u\n",
65465e0ace2SJie Deng pdata->hw_feat.dma_width);
65565e0ace2SJie Deng XLGMAC_PR("DCB Feature Enable : %s\n",
65665e0ace2SJie Deng pdata->hw_feat.dcb ? "YES" : "NO");
65765e0ace2SJie Deng XLGMAC_PR("Split Header Feature Enable : %s\n",
65865e0ace2SJie Deng pdata->hw_feat.sph ? "YES" : "NO");
65965e0ace2SJie Deng XLGMAC_PR("TCP Segmentation Offload Enable : %s\n",
66065e0ace2SJie Deng pdata->hw_feat.tso ? "YES" : "NO");
66165e0ace2SJie Deng XLGMAC_PR("DMA Debug Registers Enabled : %s\n",
66265e0ace2SJie Deng pdata->hw_feat.dma_debug ? "YES" : "NO");
66365e0ace2SJie Deng XLGMAC_PR("RSS Feature Enabled : %s\n",
66465e0ace2SJie Deng pdata->hw_feat.rss ? "YES" : "NO");
66565e0ace2SJie Deng XLGMAC_PR("Number of Traffic classes : %u\n",
66665e0ace2SJie Deng (pdata->hw_feat.tc_cnt));
66765e0ace2SJie Deng XLGMAC_PR("Hash Table Size : %u\n",
66865e0ace2SJie Deng pdata->hw_feat.hash_table_size);
66965e0ace2SJie Deng XLGMAC_PR("Total number of L3 or L4 Filters : %u\n",
67065e0ace2SJie Deng pdata->hw_feat.l3l4_filter_num);
67165e0ace2SJie Deng
67265e0ace2SJie Deng /* HW Feature Register2 */
67365e0ace2SJie Deng XLGMAC_PR("Number of MTL Receive Queues : %u\n",
67465e0ace2SJie Deng pdata->hw_feat.rx_q_cnt);
67565e0ace2SJie Deng XLGMAC_PR("Number of MTL Transmit Queues : %u\n",
67665e0ace2SJie Deng pdata->hw_feat.tx_q_cnt);
67765e0ace2SJie Deng XLGMAC_PR("Number of DMA Receive Channels : %u\n",
67865e0ace2SJie Deng pdata->hw_feat.rx_ch_cnt);
67965e0ace2SJie Deng XLGMAC_PR("Number of DMA Transmit Channels : %u\n",
68065e0ace2SJie Deng pdata->hw_feat.tx_ch_cnt);
68165e0ace2SJie Deng
68265e0ace2SJie Deng switch (pdata->hw_feat.pps_out_num) {
68365e0ace2SJie Deng case 0:
68465e0ace2SJie Deng str = "No PPS output";
68565e0ace2SJie Deng break;
68665e0ace2SJie Deng case 1:
68765e0ace2SJie Deng str = "1 PPS output";
68865e0ace2SJie Deng break;
68965e0ace2SJie Deng case 2:
69065e0ace2SJie Deng str = "2 PPS output";
69165e0ace2SJie Deng break;
69265e0ace2SJie Deng case 3:
69365e0ace2SJie Deng str = "3 PPS output";
69465e0ace2SJie Deng break;
69565e0ace2SJie Deng case 4:
69665e0ace2SJie Deng str = "4 PPS output";
69765e0ace2SJie Deng break;
69865e0ace2SJie Deng default:
69965e0ace2SJie Deng str = "RESERVED";
70065e0ace2SJie Deng }
70165e0ace2SJie Deng XLGMAC_PR("Number of PPS Outputs : %s\n", str);
70265e0ace2SJie Deng
70365e0ace2SJie Deng switch (pdata->hw_feat.aux_snap_num) {
70465e0ace2SJie Deng case 0:
70565e0ace2SJie Deng str = "No auxiliary input";
70665e0ace2SJie Deng break;
70765e0ace2SJie Deng case 1:
70865e0ace2SJie Deng str = "1 auxiliary input";
70965e0ace2SJie Deng break;
71065e0ace2SJie Deng case 2:
71165e0ace2SJie Deng str = "2 auxiliary input";
71265e0ace2SJie Deng break;
71365e0ace2SJie Deng case 3:
71465e0ace2SJie Deng str = "3 auxiliary input";
71565e0ace2SJie Deng break;
71665e0ace2SJie Deng case 4:
71765e0ace2SJie Deng str = "4 auxiliary input";
71865e0ace2SJie Deng break;
71965e0ace2SJie Deng default:
72065e0ace2SJie Deng str = "RESERVED";
72165e0ace2SJie Deng }
72265e0ace2SJie Deng XLGMAC_PR("Number of Auxiliary Snapshot Inputs : %s", str);
72365e0ace2SJie Deng
72465e0ace2SJie Deng XLGMAC_PR("\n");
72565e0ace2SJie Deng XLGMAC_PR("=====================================================\n");
72665e0ace2SJie Deng XLGMAC_PR("\n");
72765e0ace2SJie Deng }
728