1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2e689cf4aSJeff Kirsher /* $Id: sunbmac.h,v 1.7 2000/07/11 22:35:22 davem Exp $
3e689cf4aSJeff Kirsher * sunbmac.h: Defines for the Sun "Big MAC" 100baseT ethernet cards.
4e689cf4aSJeff Kirsher *
5e689cf4aSJeff Kirsher * Copyright (C) 1997 David S. Miller (davem@caip.rutgers.edu)
6e689cf4aSJeff Kirsher */
7e689cf4aSJeff Kirsher
8e689cf4aSJeff Kirsher #ifndef _SUNBMAC_H
9e689cf4aSJeff Kirsher #define _SUNBMAC_H
10e689cf4aSJeff Kirsher
11e689cf4aSJeff Kirsher /* QEC global registers. */
12e689cf4aSJeff Kirsher #define GLOB_CTRL 0x00UL /* Control */
13e689cf4aSJeff Kirsher #define GLOB_STAT 0x04UL /* Status */
14e689cf4aSJeff Kirsher #define GLOB_PSIZE 0x08UL /* Packet Size */
15e689cf4aSJeff Kirsher #define GLOB_MSIZE 0x0cUL /* Local-mem size (64K) */
16e689cf4aSJeff Kirsher #define GLOB_RSIZE 0x10UL /* Receive partition size */
17e689cf4aSJeff Kirsher #define GLOB_TSIZE 0x14UL /* Transmit partition size */
18e689cf4aSJeff Kirsher #define GLOB_REG_SIZE 0x18UL
19e689cf4aSJeff Kirsher
20e689cf4aSJeff Kirsher #define GLOB_CTRL_MMODE 0x40000000 /* MACE qec mode */
21e689cf4aSJeff Kirsher #define GLOB_CTRL_BMODE 0x10000000 /* BigMAC qec mode */
22e689cf4aSJeff Kirsher #define GLOB_CTRL_EPAR 0x00000020 /* Enable parity */
23e689cf4aSJeff Kirsher #define GLOB_CTRL_ACNTRL 0x00000018 /* SBUS arbitration control */
24e689cf4aSJeff Kirsher #define GLOB_CTRL_B64 0x00000004 /* 64 byte dvma bursts */
25e689cf4aSJeff Kirsher #define GLOB_CTRL_B32 0x00000002 /* 32 byte dvma bursts */
26e689cf4aSJeff Kirsher #define GLOB_CTRL_B16 0x00000000 /* 16 byte dvma bursts */
27e689cf4aSJeff Kirsher #define GLOB_CTRL_RESET 0x00000001 /* Reset the QEC */
28e689cf4aSJeff Kirsher
29e689cf4aSJeff Kirsher #define GLOB_STAT_TX 0x00000008 /* BigMAC Transmit IRQ */
30e689cf4aSJeff Kirsher #define GLOB_STAT_RX 0x00000004 /* BigMAC Receive IRQ */
31e689cf4aSJeff Kirsher #define GLOB_STAT_BM 0x00000002 /* BigMAC Global IRQ */
32e689cf4aSJeff Kirsher #define GLOB_STAT_ER 0x00000001 /* BigMAC Error IRQ */
33e689cf4aSJeff Kirsher
34e689cf4aSJeff Kirsher #define GLOB_PSIZE_2048 0x00 /* 2k packet size */
35e689cf4aSJeff Kirsher #define GLOB_PSIZE_4096 0x01 /* 4k packet size */
36e689cf4aSJeff Kirsher #define GLOB_PSIZE_6144 0x10 /* 6k packet size */
37e689cf4aSJeff Kirsher #define GLOB_PSIZE_8192 0x11 /* 8k packet size */
38e689cf4aSJeff Kirsher
39e689cf4aSJeff Kirsher /* QEC BigMAC channel registers. */
40e689cf4aSJeff Kirsher #define CREG_CTRL 0x00UL /* Control */
41e689cf4aSJeff Kirsher #define CREG_STAT 0x04UL /* Status */
42e689cf4aSJeff Kirsher #define CREG_RXDS 0x08UL /* RX descriptor ring ptr */
43e689cf4aSJeff Kirsher #define CREG_TXDS 0x0cUL /* TX descriptor ring ptr */
44e689cf4aSJeff Kirsher #define CREG_RIMASK 0x10UL /* RX Interrupt Mask */
45e689cf4aSJeff Kirsher #define CREG_TIMASK 0x14UL /* TX Interrupt Mask */
46e689cf4aSJeff Kirsher #define CREG_QMASK 0x18UL /* QEC Error Interrupt Mask */
47e689cf4aSJeff Kirsher #define CREG_BMASK 0x1cUL /* BigMAC Error Interrupt Mask*/
48e689cf4aSJeff Kirsher #define CREG_RXWBUFPTR 0x20UL /* Local memory rx write ptr */
49e689cf4aSJeff Kirsher #define CREG_RXRBUFPTR 0x24UL /* Local memory rx read ptr */
50e689cf4aSJeff Kirsher #define CREG_TXWBUFPTR 0x28UL /* Local memory tx write ptr */
51e689cf4aSJeff Kirsher #define CREG_TXRBUFPTR 0x2cUL /* Local memory tx read ptr */
52e689cf4aSJeff Kirsher #define CREG_CCNT 0x30UL /* Collision Counter */
53e689cf4aSJeff Kirsher #define CREG_REG_SIZE 0x34UL
54e689cf4aSJeff Kirsher
55e689cf4aSJeff Kirsher #define CREG_CTRL_TWAKEUP 0x00000001 /* Transmitter Wakeup, 'go'. */
56e689cf4aSJeff Kirsher
57e689cf4aSJeff Kirsher #define CREG_STAT_BERROR 0x80000000 /* BigMAC error */
58e689cf4aSJeff Kirsher #define CREG_STAT_TXIRQ 0x00200000 /* Transmit Interrupt */
59e689cf4aSJeff Kirsher #define CREG_STAT_TXDERROR 0x00080000 /* TX Descriptor is bogus */
60e689cf4aSJeff Kirsher #define CREG_STAT_TXLERR 0x00040000 /* Late Transmit Error */
61e689cf4aSJeff Kirsher #define CREG_STAT_TXPERR 0x00020000 /* Transmit Parity Error */
62e689cf4aSJeff Kirsher #define CREG_STAT_TXSERR 0x00010000 /* Transmit SBUS error ack */
63e689cf4aSJeff Kirsher #define CREG_STAT_RXIRQ 0x00000020 /* Receive Interrupt */
64e689cf4aSJeff Kirsher #define CREG_STAT_RXDROP 0x00000010 /* Dropped a RX'd packet */
65e689cf4aSJeff Kirsher #define CREG_STAT_RXSMALL 0x00000008 /* Receive buffer too small */
66e689cf4aSJeff Kirsher #define CREG_STAT_RXLERR 0x00000004 /* Receive Late Error */
67e689cf4aSJeff Kirsher #define CREG_STAT_RXPERR 0x00000002 /* Receive Parity Error */
68e689cf4aSJeff Kirsher #define CREG_STAT_RXSERR 0x00000001 /* Receive SBUS Error ACK */
69e689cf4aSJeff Kirsher
70e689cf4aSJeff Kirsher #define CREG_STAT_ERRORS (CREG_STAT_BERROR|CREG_STAT_TXDERROR|CREG_STAT_TXLERR| \
71e689cf4aSJeff Kirsher CREG_STAT_TXPERR|CREG_STAT_TXSERR|CREG_STAT_RXDROP| \
72e689cf4aSJeff Kirsher CREG_STAT_RXSMALL|CREG_STAT_RXLERR|CREG_STAT_RXPERR| \
73e689cf4aSJeff Kirsher CREG_STAT_RXSERR)
74e689cf4aSJeff Kirsher
75e689cf4aSJeff Kirsher #define CREG_QMASK_TXDERROR 0x00080000 /* TXD error */
76e689cf4aSJeff Kirsher #define CREG_QMASK_TXLERR 0x00040000 /* TX late error */
77e689cf4aSJeff Kirsher #define CREG_QMASK_TXPERR 0x00020000 /* TX parity error */
78e689cf4aSJeff Kirsher #define CREG_QMASK_TXSERR 0x00010000 /* TX sbus error ack */
79e689cf4aSJeff Kirsher #define CREG_QMASK_RXDROP 0x00000010 /* RX drop */
80e689cf4aSJeff Kirsher #define CREG_QMASK_RXBERROR 0x00000008 /* RX buffer error */
81e689cf4aSJeff Kirsher #define CREG_QMASK_RXLEERR 0x00000004 /* RX late error */
82e689cf4aSJeff Kirsher #define CREG_QMASK_RXPERR 0x00000002 /* RX parity error */
83e689cf4aSJeff Kirsher #define CREG_QMASK_RXSERR 0x00000001 /* RX sbus error ack */
84e689cf4aSJeff Kirsher
85e689cf4aSJeff Kirsher /* BIGMAC core registers */
86e689cf4aSJeff Kirsher #define BMAC_XIFCFG 0x000UL /* XIF config register */
87e689cf4aSJeff Kirsher /* 0x004-->0x0fc, reserved */
88e689cf4aSJeff Kirsher #define BMAC_STATUS 0x100UL /* Status register, clear on read */
89e689cf4aSJeff Kirsher #define BMAC_IMASK 0x104UL /* Interrupt mask register */
90e689cf4aSJeff Kirsher /* 0x108-->0x204, reserved */
91e689cf4aSJeff Kirsher #define BMAC_TXSWRESET 0x208UL /* Transmitter software reset */
92e689cf4aSJeff Kirsher #define BMAC_TXCFG 0x20cUL /* Transmitter config register */
93e689cf4aSJeff Kirsher #define BMAC_IGAP1 0x210UL /* Inter-packet gap 1 */
94e689cf4aSJeff Kirsher #define BMAC_IGAP2 0x214UL /* Inter-packet gap 2 */
95e689cf4aSJeff Kirsher #define BMAC_ALIMIT 0x218UL /* Transmit attempt limit */
96e689cf4aSJeff Kirsher #define BMAC_STIME 0x21cUL /* Transmit slot time */
97e689cf4aSJeff Kirsher #define BMAC_PLEN 0x220UL /* Size of transmit preamble */
98e689cf4aSJeff Kirsher #define BMAC_PPAT 0x224UL /* Pattern for transmit preamble */
99e689cf4aSJeff Kirsher #define BMAC_TXDELIM 0x228UL /* Transmit delimiter */
100e689cf4aSJeff Kirsher #define BMAC_JSIZE 0x22cUL /* Toe jam... */
101e689cf4aSJeff Kirsher #define BMAC_TXPMAX 0x230UL /* Transmit max pkt size */
102e689cf4aSJeff Kirsher #define BMAC_TXPMIN 0x234UL /* Transmit min pkt size */
103e689cf4aSJeff Kirsher #define BMAC_PATTEMPT 0x238UL /* Count of transmit peak attempts */
104e689cf4aSJeff Kirsher #define BMAC_DTCTR 0x23cUL /* Transmit defer timer */
105e689cf4aSJeff Kirsher #define BMAC_NCCTR 0x240UL /* Transmit normal-collision counter */
106e689cf4aSJeff Kirsher #define BMAC_FCCTR 0x244UL /* Transmit first-collision counter */
107e689cf4aSJeff Kirsher #define BMAC_EXCTR 0x248UL /* Transmit excess-collision counter */
108e689cf4aSJeff Kirsher #define BMAC_LTCTR 0x24cUL /* Transmit late-collision counter */
109e689cf4aSJeff Kirsher #define BMAC_RSEED 0x250UL /* Transmit random number seed */
110e689cf4aSJeff Kirsher #define BMAC_TXSMACHINE 0x254UL /* Transmit state machine */
111e689cf4aSJeff Kirsher /* 0x258-->0x304, reserved */
112e689cf4aSJeff Kirsher #define BMAC_RXSWRESET 0x308UL /* Receiver software reset */
113e689cf4aSJeff Kirsher #define BMAC_RXCFG 0x30cUL /* Receiver config register */
114e689cf4aSJeff Kirsher #define BMAC_RXPMAX 0x310UL /* Receive max pkt size */
115e689cf4aSJeff Kirsher #define BMAC_RXPMIN 0x314UL /* Receive min pkt size */
116e689cf4aSJeff Kirsher #define BMAC_MACADDR2 0x318UL /* Ether address register 2 */
117e689cf4aSJeff Kirsher #define BMAC_MACADDR1 0x31cUL /* Ether address register 1 */
118e689cf4aSJeff Kirsher #define BMAC_MACADDR0 0x320UL /* Ether address register 0 */
119e689cf4aSJeff Kirsher #define BMAC_FRCTR 0x324UL /* Receive frame receive counter */
120e689cf4aSJeff Kirsher #define BMAC_GLECTR 0x328UL /* Receive giant-length error counter */
121e689cf4aSJeff Kirsher #define BMAC_UNALECTR 0x32cUL /* Receive unaligned error counter */
122e689cf4aSJeff Kirsher #define BMAC_RCRCECTR 0x330UL /* Receive CRC error counter */
123e689cf4aSJeff Kirsher #define BMAC_RXSMACHINE 0x334UL /* Receiver state machine */
124e689cf4aSJeff Kirsher #define BMAC_RXCVALID 0x338UL /* Receiver code violation */
125e689cf4aSJeff Kirsher /* 0x33c, reserved */
126e689cf4aSJeff Kirsher #define BMAC_HTABLE3 0x340UL /* Hash table 3 */
127e689cf4aSJeff Kirsher #define BMAC_HTABLE2 0x344UL /* Hash table 2 */
128e689cf4aSJeff Kirsher #define BMAC_HTABLE1 0x348UL /* Hash table 1 */
129e689cf4aSJeff Kirsher #define BMAC_HTABLE0 0x34cUL /* Hash table 0 */
130e689cf4aSJeff Kirsher #define BMAC_AFILTER2 0x350UL /* Address filter 2 */
131e689cf4aSJeff Kirsher #define BMAC_AFILTER1 0x354UL /* Address filter 1 */
132e689cf4aSJeff Kirsher #define BMAC_AFILTER0 0x358UL /* Address filter 0 */
133e689cf4aSJeff Kirsher #define BMAC_AFMASK 0x35cUL /* Address filter mask */
134e689cf4aSJeff Kirsher #define BMAC_REG_SIZE 0x360UL
135e689cf4aSJeff Kirsher
136e689cf4aSJeff Kirsher /* BigMac XIF config register. */
137e689cf4aSJeff Kirsher #define BIGMAC_XCFG_ODENABLE 0x00000001 /* Output driver enable */
138e689cf4aSJeff Kirsher #define BIGMAC_XCFG_RESV 0x00000002 /* Reserved, write always as 1 */
139e689cf4aSJeff Kirsher #define BIGMAC_XCFG_MLBACK 0x00000004 /* Loopback-mode MII enable */
140e689cf4aSJeff Kirsher #define BIGMAC_XCFG_SMODE 0x00000008 /* Enable serial mode */
141e689cf4aSJeff Kirsher
142e689cf4aSJeff Kirsher /* BigMAC status register. */
143e689cf4aSJeff Kirsher #define BIGMAC_STAT_GOTFRAME 0x00000001 /* Received a frame */
144e689cf4aSJeff Kirsher #define BIGMAC_STAT_RCNTEXP 0x00000002 /* Receive frame counter expired */
145e689cf4aSJeff Kirsher #define BIGMAC_STAT_ACNTEXP 0x00000004 /* Align-error counter expired */
146e689cf4aSJeff Kirsher #define BIGMAC_STAT_CCNTEXP 0x00000008 /* CRC-error counter expired */
147e689cf4aSJeff Kirsher #define BIGMAC_STAT_LCNTEXP 0x00000010 /* Length-error counter expired */
148e689cf4aSJeff Kirsher #define BIGMAC_STAT_RFIFOVF 0x00000020 /* Receive FIFO overflow */
149e689cf4aSJeff Kirsher #define BIGMAC_STAT_CVCNTEXP 0x00000040 /* Code-violation counter expired */
150e689cf4aSJeff Kirsher #define BIGMAC_STAT_SENTFRAME 0x00000100 /* Transmitted a frame */
151e689cf4aSJeff Kirsher #define BIGMAC_STAT_TFIFO_UND 0x00000200 /* Transmit FIFO underrun */
152e689cf4aSJeff Kirsher #define BIGMAC_STAT_MAXPKTERR 0x00000400 /* Max-packet size error */
153e689cf4aSJeff Kirsher #define BIGMAC_STAT_NCNTEXP 0x00000800 /* Normal-collision counter expired */
154e689cf4aSJeff Kirsher #define BIGMAC_STAT_ECNTEXP 0x00001000 /* Excess-collision counter expired */
155e689cf4aSJeff Kirsher #define BIGMAC_STAT_LCCNTEXP 0x00002000 /* Late-collision counter expired */
156e689cf4aSJeff Kirsher #define BIGMAC_STAT_FCNTEXP 0x00004000 /* First-collision counter expired */
157e689cf4aSJeff Kirsher #define BIGMAC_STAT_DTIMEXP 0x00008000 /* Defer-timer expired */
158e689cf4aSJeff Kirsher
159e689cf4aSJeff Kirsher /* BigMAC interrupt mask register. */
160e689cf4aSJeff Kirsher #define BIGMAC_IMASK_GOTFRAME 0x00000001 /* Received a frame */
161e689cf4aSJeff Kirsher #define BIGMAC_IMASK_RCNTEXP 0x00000002 /* Receive frame counter expired */
162e689cf4aSJeff Kirsher #define BIGMAC_IMASK_ACNTEXP 0x00000004 /* Align-error counter expired */
163e689cf4aSJeff Kirsher #define BIGMAC_IMASK_CCNTEXP 0x00000008 /* CRC-error counter expired */
164e689cf4aSJeff Kirsher #define BIGMAC_IMASK_LCNTEXP 0x00000010 /* Length-error counter expired */
165e689cf4aSJeff Kirsher #define BIGMAC_IMASK_RFIFOVF 0x00000020 /* Receive FIFO overflow */
166e689cf4aSJeff Kirsher #define BIGMAC_IMASK_CVCNTEXP 0x00000040 /* Code-violation counter expired */
167e689cf4aSJeff Kirsher #define BIGMAC_IMASK_SENTFRAME 0x00000100 /* Transmitted a frame */
168e689cf4aSJeff Kirsher #define BIGMAC_IMASK_TFIFO_UND 0x00000200 /* Transmit FIFO underrun */
169e689cf4aSJeff Kirsher #define BIGMAC_IMASK_MAXPKTERR 0x00000400 /* Max-packet size error */
170e689cf4aSJeff Kirsher #define BIGMAC_IMASK_NCNTEXP 0x00000800 /* Normal-collision counter expired */
171e689cf4aSJeff Kirsher #define BIGMAC_IMASK_ECNTEXP 0x00001000 /* Excess-collision counter expired */
172e689cf4aSJeff Kirsher #define BIGMAC_IMASK_LCCNTEXP 0x00002000 /* Late-collision counter expired */
173e689cf4aSJeff Kirsher #define BIGMAC_IMASK_FCNTEXP 0x00004000 /* First-collision counter expired */
174e689cf4aSJeff Kirsher #define BIGMAC_IMASK_DTIMEXP 0x00008000 /* Defer-timer expired */
175e689cf4aSJeff Kirsher
176e689cf4aSJeff Kirsher /* BigMac transmit config register. */
177e689cf4aSJeff Kirsher #define BIGMAC_TXCFG_ENABLE 0x00000001 /* Enable the transmitter */
178e689cf4aSJeff Kirsher #define BIGMAC_TXCFG_FIFO 0x00000010 /* Default tx fthresh... */
179e689cf4aSJeff Kirsher #define BIGMAC_TXCFG_SMODE 0x00000020 /* Enable slow transmit mode */
180e689cf4aSJeff Kirsher #define BIGMAC_TXCFG_CIGN 0x00000040 /* Ignore transmit collisions */
181e689cf4aSJeff Kirsher #define BIGMAC_TXCFG_FCSOFF 0x00000080 /* Do not emit FCS */
182e689cf4aSJeff Kirsher #define BIGMAC_TXCFG_DBACKOFF 0x00000100 /* Disable backoff */
183e689cf4aSJeff Kirsher #define BIGMAC_TXCFG_FULLDPLX 0x00000200 /* Enable full-duplex */
184e689cf4aSJeff Kirsher
185e689cf4aSJeff Kirsher /* BigMac receive config register. */
186e689cf4aSJeff Kirsher #define BIGMAC_RXCFG_ENABLE 0x00000001 /* Enable the receiver */
187e689cf4aSJeff Kirsher #define BIGMAC_RXCFG_FIFO 0x0000000e /* Default rx fthresh... */
188e689cf4aSJeff Kirsher #define BIGMAC_RXCFG_PSTRIP 0x00000020 /* Pad byte strip enable */
189e689cf4aSJeff Kirsher #define BIGMAC_RXCFG_PMISC 0x00000040 /* Enable promiscuous mode */
190e689cf4aSJeff Kirsher #define BIGMAC_RXCFG_DERR 0x00000080 /* Disable error checking */
191e689cf4aSJeff Kirsher #define BIGMAC_RXCFG_DCRCS 0x00000100 /* Disable CRC stripping */
192e689cf4aSJeff Kirsher #define BIGMAC_RXCFG_ME 0x00000200 /* Receive packets addressed to me */
193e689cf4aSJeff Kirsher #define BIGMAC_RXCFG_PGRP 0x00000400 /* Enable promisc group mode */
194e689cf4aSJeff Kirsher #define BIGMAC_RXCFG_HENABLE 0x00000800 /* Enable the hash filter */
195e689cf4aSJeff Kirsher #define BIGMAC_RXCFG_AENABLE 0x00001000 /* Enable the address filter */
196e689cf4aSJeff Kirsher
197e689cf4aSJeff Kirsher /* The BigMAC PHY transceiver. Not nearly as sophisticated as the happy meal
198e689cf4aSJeff Kirsher * one. But it does have the "bit banger", oh baby.
199e689cf4aSJeff Kirsher */
200e689cf4aSJeff Kirsher #define TCVR_TPAL 0x00UL
201e689cf4aSJeff Kirsher #define TCVR_MPAL 0x04UL
202e689cf4aSJeff Kirsher #define TCVR_REG_SIZE 0x08UL
203e689cf4aSJeff Kirsher
204e689cf4aSJeff Kirsher /* Frame commands. */
205e689cf4aSJeff Kirsher #define FRAME_WRITE 0x50020000
206e689cf4aSJeff Kirsher #define FRAME_READ 0x60020000
207e689cf4aSJeff Kirsher
208e689cf4aSJeff Kirsher /* Tranceiver registers. */
209e689cf4aSJeff Kirsher #define TCVR_PAL_SERIAL 0x00000001 /* Enable serial mode */
210e689cf4aSJeff Kirsher #define TCVR_PAL_EXTLBACK 0x00000002 /* Enable external loopback */
211e689cf4aSJeff Kirsher #define TCVR_PAL_MSENSE 0x00000004 /* Media sense */
212e689cf4aSJeff Kirsher #define TCVR_PAL_LTENABLE 0x00000008 /* Link test enable */
213e689cf4aSJeff Kirsher #define TCVR_PAL_LTSTATUS 0x00000010 /* Link test status (P1 only) */
214e689cf4aSJeff Kirsher
215e689cf4aSJeff Kirsher /* Management PAL. */
216e689cf4aSJeff Kirsher #define MGMT_PAL_DCLOCK 0x00000001 /* Data clock */
217e689cf4aSJeff Kirsher #define MGMT_PAL_OENAB 0x00000002 /* Output enabler */
218e689cf4aSJeff Kirsher #define MGMT_PAL_MDIO 0x00000004 /* MDIO Data/attached */
219e689cf4aSJeff Kirsher #define MGMT_PAL_TIMEO 0x00000008 /* Transmit enable timeout error */
220e689cf4aSJeff Kirsher #define MGMT_PAL_EXT_MDIO MGMT_PAL_MDIO
221e689cf4aSJeff Kirsher #define MGMT_PAL_INT_MDIO MGMT_PAL_TIMEO
222e689cf4aSJeff Kirsher
223e689cf4aSJeff Kirsher /* Here are some PHY addresses. */
224e689cf4aSJeff Kirsher #define BIGMAC_PHY_EXTERNAL 0 /* External transceiver */
225e689cf4aSJeff Kirsher #define BIGMAC_PHY_INTERNAL 1 /* Internal transceiver */
226e689cf4aSJeff Kirsher
227e689cf4aSJeff Kirsher /* Ring descriptors and such, same as Quad Ethernet. */
228e689cf4aSJeff Kirsher struct be_rxd {
229e689cf4aSJeff Kirsher u32 rx_flags;
230e689cf4aSJeff Kirsher u32 rx_addr;
231e689cf4aSJeff Kirsher };
232e689cf4aSJeff Kirsher
233e689cf4aSJeff Kirsher #define RXD_OWN 0x80000000 /* Ownership. */
234e689cf4aSJeff Kirsher #define RXD_UPDATE 0x10000000 /* Being Updated? */
235e689cf4aSJeff Kirsher #define RXD_LENGTH 0x000007ff /* Packet Length. */
236e689cf4aSJeff Kirsher
237e689cf4aSJeff Kirsher struct be_txd {
238e689cf4aSJeff Kirsher u32 tx_flags;
239e689cf4aSJeff Kirsher u32 tx_addr;
240e689cf4aSJeff Kirsher };
241e689cf4aSJeff Kirsher
242e689cf4aSJeff Kirsher #define TXD_OWN 0x80000000 /* Ownership. */
243e689cf4aSJeff Kirsher #define TXD_SOP 0x40000000 /* Start Of Packet */
244e689cf4aSJeff Kirsher #define TXD_EOP 0x20000000 /* End Of Packet */
245e689cf4aSJeff Kirsher #define TXD_UPDATE 0x10000000 /* Being Updated? */
246e689cf4aSJeff Kirsher #define TXD_LENGTH 0x000007ff /* Packet Length. */
247e689cf4aSJeff Kirsher
248e689cf4aSJeff Kirsher #define TX_RING_MAXSIZE 256
249e689cf4aSJeff Kirsher #define RX_RING_MAXSIZE 256
250e689cf4aSJeff Kirsher
251e689cf4aSJeff Kirsher #define TX_RING_SIZE 256
252e689cf4aSJeff Kirsher #define RX_RING_SIZE 256
253e689cf4aSJeff Kirsher
254e689cf4aSJeff Kirsher #define NEXT_RX(num) (((num) + 1) & (RX_RING_SIZE - 1))
255e689cf4aSJeff Kirsher #define NEXT_TX(num) (((num) + 1) & (TX_RING_SIZE - 1))
256e689cf4aSJeff Kirsher #define PREV_RX(num) (((num) - 1) & (RX_RING_SIZE - 1))
257e689cf4aSJeff Kirsher #define PREV_TX(num) (((num) - 1) & (TX_RING_SIZE - 1))
258e689cf4aSJeff Kirsher
259e689cf4aSJeff Kirsher #define TX_BUFFS_AVAIL(bp) \
260e689cf4aSJeff Kirsher (((bp)->tx_old <= (bp)->tx_new) ? \
261e689cf4aSJeff Kirsher (bp)->tx_old + (TX_RING_SIZE - 1) - (bp)->tx_new : \
262e689cf4aSJeff Kirsher (bp)->tx_old - (bp)->tx_new - 1)
263e689cf4aSJeff Kirsher
264e689cf4aSJeff Kirsher
265e689cf4aSJeff Kirsher #define RX_COPY_THRESHOLD 256
266e689cf4aSJeff Kirsher #define RX_BUF_ALLOC_SIZE (ETH_FRAME_LEN + (64 * 3))
267e689cf4aSJeff Kirsher
268e689cf4aSJeff Kirsher struct bmac_init_block {
269e689cf4aSJeff Kirsher struct be_rxd be_rxd[RX_RING_MAXSIZE];
270e689cf4aSJeff Kirsher struct be_txd be_txd[TX_RING_MAXSIZE];
271e689cf4aSJeff Kirsher };
272e689cf4aSJeff Kirsher
273e689cf4aSJeff Kirsher #define bib_offset(mem, elem) \
274e689cf4aSJeff Kirsher ((__u32)((unsigned long)(&(((struct bmac_init_block *)0)->mem[elem]))))
275e689cf4aSJeff Kirsher
276e689cf4aSJeff Kirsher /* Now software state stuff. */
277e689cf4aSJeff Kirsher enum bigmac_transceiver {
278e689cf4aSJeff Kirsher external = 0,
279e689cf4aSJeff Kirsher internal = 1,
280e689cf4aSJeff Kirsher none = 2,
281e689cf4aSJeff Kirsher };
282e689cf4aSJeff Kirsher
283e689cf4aSJeff Kirsher /* Timer state engine. */
284e689cf4aSJeff Kirsher enum bigmac_timer_state {
285e689cf4aSJeff Kirsher ltrywait = 1, /* Forcing try of all modes, from fastest to slowest. */
286e689cf4aSJeff Kirsher asleep = 2, /* Timer inactive. */
287e689cf4aSJeff Kirsher };
288e689cf4aSJeff Kirsher
289e689cf4aSJeff Kirsher struct bigmac {
290e689cf4aSJeff Kirsher void __iomem *gregs; /* QEC Global Registers */
291e689cf4aSJeff Kirsher void __iomem *creg; /* QEC BigMAC Channel Registers */
292e689cf4aSJeff Kirsher void __iomem *bregs; /* BigMAC Registers */
293e689cf4aSJeff Kirsher void __iomem *tregs; /* BigMAC Transceiver */
294e689cf4aSJeff Kirsher struct bmac_init_block *bmac_block; /* RX and TX descriptors */
2951a9bbccaSTushar Dave dma_addr_t bblock_dvma; /* RX and TX descriptors */
296e689cf4aSJeff Kirsher
297e689cf4aSJeff Kirsher spinlock_t lock;
298e689cf4aSJeff Kirsher
299e689cf4aSJeff Kirsher struct sk_buff *rx_skbs[RX_RING_SIZE];
300e689cf4aSJeff Kirsher struct sk_buff *tx_skbs[TX_RING_SIZE];
301e689cf4aSJeff Kirsher
302e689cf4aSJeff Kirsher int rx_new, tx_new, rx_old, tx_old;
303e689cf4aSJeff Kirsher
304e689cf4aSJeff Kirsher int board_rev; /* BigMAC board revision. */
305e689cf4aSJeff Kirsher
306e689cf4aSJeff Kirsher enum bigmac_transceiver tcvr_type;
307e689cf4aSJeff Kirsher unsigned int bigmac_bursts;
308e689cf4aSJeff Kirsher unsigned int paddr;
309e689cf4aSJeff Kirsher unsigned short sw_bmsr; /* SW copy of PHY BMSR */
310e689cf4aSJeff Kirsher unsigned short sw_bmcr; /* SW copy of PHY BMCR */
311e689cf4aSJeff Kirsher struct timer_list bigmac_timer;
312e689cf4aSJeff Kirsher enum bigmac_timer_state timer_state;
313e689cf4aSJeff Kirsher unsigned int timer_ticks;
314e689cf4aSJeff Kirsher
315e689cf4aSJeff Kirsher struct platform_device *qec_op;
316e689cf4aSJeff Kirsher struct platform_device *bigmac_op;
317e689cf4aSJeff Kirsher struct net_device *dev;
318e689cf4aSJeff Kirsher };
319e689cf4aSJeff Kirsher
320e689cf4aSJeff Kirsher /* We use this to acquire receive skb's that we can DMA directly into. */
321e689cf4aSJeff Kirsher #define ALIGNED_RX_SKB_ADDR(addr) \
322e689cf4aSJeff Kirsher ((((unsigned long)(addr) + (64 - 1)) & ~(64 - 1)) - (unsigned long)(addr))
323e689cf4aSJeff Kirsher
big_mac_alloc_skb(unsigned int length,gfp_t gfp_flags)324e689cf4aSJeff Kirsher static inline struct sk_buff *big_mac_alloc_skb(unsigned int length, gfp_t gfp_flags)
325e689cf4aSJeff Kirsher {
326e689cf4aSJeff Kirsher struct sk_buff *skb;
327e689cf4aSJeff Kirsher
328e689cf4aSJeff Kirsher skb = alloc_skb(length + 64, gfp_flags);
329e689cf4aSJeff Kirsher if(skb) {
330e689cf4aSJeff Kirsher int offset = ALIGNED_RX_SKB_ADDR(skb->data);
331e689cf4aSJeff Kirsher
332e689cf4aSJeff Kirsher if(offset)
333e689cf4aSJeff Kirsher skb_reserve(skb, offset);
334e689cf4aSJeff Kirsher }
335e689cf4aSJeff Kirsher return skb;
336e689cf4aSJeff Kirsher }
337e689cf4aSJeff Kirsher
338e689cf4aSJeff Kirsher #endif /* !(_SUNBMAC_H) */
339