19f93ac8dSLABBE Corentin /* 29f93ac8dSLABBE Corentin * dwmac-sun8i.c - Allwinner sun8i DWMAC specific glue layer 39f93ac8dSLABBE Corentin * 49f93ac8dSLABBE Corentin * Copyright (C) 2017 Corentin Labbe <clabbe.montjoie@gmail.com> 59f93ac8dSLABBE Corentin * 69f93ac8dSLABBE Corentin * This program is free software; you can redistribute it and/or modify 79f93ac8dSLABBE Corentin * it under the terms of the GNU General Public License as published by 89f93ac8dSLABBE Corentin * the Free Software Foundation; either version 2 of the License, or 99f93ac8dSLABBE Corentin * (at your option) any later version. 109f93ac8dSLABBE Corentin * 119f93ac8dSLABBE Corentin * This program is distributed in the hope that it will be useful, 129f93ac8dSLABBE Corentin * but WITHOUT ANY WARRANTY; without even the implied warranty of 139f93ac8dSLABBE Corentin * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 149f93ac8dSLABBE Corentin * GNU General Public License for more details. 159f93ac8dSLABBE Corentin */ 169f93ac8dSLABBE Corentin 179f93ac8dSLABBE Corentin #include <linux/clk.h> 189f93ac8dSLABBE Corentin #include <linux/io.h> 199f93ac8dSLABBE Corentin #include <linux/iopoll.h> 20634db83bSCorentin Labbe #include <linux/mdio-mux.h> 219f93ac8dSLABBE Corentin #include <linux/mfd/syscon.h> 229f93ac8dSLABBE Corentin #include <linux/module.h> 239f93ac8dSLABBE Corentin #include <linux/of_device.h> 249f93ac8dSLABBE Corentin #include <linux/of_mdio.h> 259f93ac8dSLABBE Corentin #include <linux/of_net.h> 269f93ac8dSLABBE Corentin #include <linux/phy.h> 279f93ac8dSLABBE Corentin #include <linux/platform_device.h> 289f93ac8dSLABBE Corentin #include <linux/regulator/consumer.h> 299f93ac8dSLABBE Corentin #include <linux/regmap.h> 309f93ac8dSLABBE Corentin #include <linux/stmmac.h> 319f93ac8dSLABBE Corentin 329f93ac8dSLABBE Corentin #include "stmmac.h" 339f93ac8dSLABBE Corentin #include "stmmac_platform.h" 349f93ac8dSLABBE Corentin 359f93ac8dSLABBE Corentin /* General notes on dwmac-sun8i: 369f93ac8dSLABBE Corentin * Locking: no locking is necessary in this file because all necessary locking 379f93ac8dSLABBE Corentin * is done in the "stmmac files" 389f93ac8dSLABBE Corentin */ 399f93ac8dSLABBE Corentin 409f93ac8dSLABBE Corentin /* struct emac_variant - Descrive dwmac-sun8i hardware variant 419f93ac8dSLABBE Corentin * @default_syscon_value: The default value of the EMAC register in syscon 429f93ac8dSLABBE Corentin * This value is used for disabling properly EMAC 439f93ac8dSLABBE Corentin * and used as a good starting value in case of the 449f93ac8dSLABBE Corentin * boot process(uboot) leave some stuff. 4525ae15fbSChen-Yu Tsai * @syscon_field reg_field for the syscon's gmac register 46634db83bSCorentin Labbe * @soc_has_internal_phy: Does the MAC embed an internal PHY 479f93ac8dSLABBE Corentin * @support_mii: Does the MAC handle MII 489f93ac8dSLABBE Corentin * @support_rmii: Does the MAC handle RMII 499f93ac8dSLABBE Corentin * @support_rgmii: Does the MAC handle RGMII 507b270b72SChen-Yu Tsai * 517b270b72SChen-Yu Tsai * @rx_delay_max: Maximum raw value for RX delay chain 527b270b72SChen-Yu Tsai * @tx_delay_max: Maximum raw value for TX delay chain 537b270b72SChen-Yu Tsai * These two also indicate the bitmask for 547b270b72SChen-Yu Tsai * the RX and TX delay chain registers. A 557b270b72SChen-Yu Tsai * value of zero indicates this is not supported. 569f93ac8dSLABBE Corentin */ 579f93ac8dSLABBE Corentin struct emac_variant { 589f93ac8dSLABBE Corentin u32 default_syscon_value; 5925ae15fbSChen-Yu Tsai const struct reg_field *syscon_field; 60634db83bSCorentin Labbe bool soc_has_internal_phy; 619f93ac8dSLABBE Corentin bool support_mii; 629f93ac8dSLABBE Corentin bool support_rmii; 639f93ac8dSLABBE Corentin bool support_rgmii; 647b270b72SChen-Yu Tsai u8 rx_delay_max; 657b270b72SChen-Yu Tsai u8 tx_delay_max; 669f93ac8dSLABBE Corentin }; 679f93ac8dSLABBE Corentin 689f93ac8dSLABBE Corentin /* struct sunxi_priv_data - hold all sunxi private data 699f93ac8dSLABBE Corentin * @tx_clk: reference to MAC TX clock 709f93ac8dSLABBE Corentin * @ephy_clk: reference to the optional EPHY clock for the internal PHY 719f93ac8dSLABBE Corentin * @regulator: reference to the optional regulator 729f93ac8dSLABBE Corentin * @rst_ephy: reference to the optional EPHY reset for the internal PHY 739f93ac8dSLABBE Corentin * @variant: reference to the current board variant 749f93ac8dSLABBE Corentin * @regmap: regmap for using the syscon 75634db83bSCorentin Labbe * @internal_phy_powered: Does the internal PHY is enabled 76634db83bSCorentin Labbe * @mux_handle: Internal pointer used by mdio-mux lib 779f93ac8dSLABBE Corentin */ 789f93ac8dSLABBE Corentin struct sunxi_priv_data { 799f93ac8dSLABBE Corentin struct clk *tx_clk; 809f93ac8dSLABBE Corentin struct clk *ephy_clk; 819f93ac8dSLABBE Corentin struct regulator *regulator; 829f93ac8dSLABBE Corentin struct reset_control *rst_ephy; 839f93ac8dSLABBE Corentin const struct emac_variant *variant; 8425ae15fbSChen-Yu Tsai struct regmap_field *regmap_field; 85634db83bSCorentin Labbe bool internal_phy_powered; 86634db83bSCorentin Labbe void *mux_handle; 879f93ac8dSLABBE Corentin }; 889f93ac8dSLABBE Corentin 8925ae15fbSChen-Yu Tsai /* EMAC clock register @ 0x30 in the "system control" address range */ 9025ae15fbSChen-Yu Tsai static const struct reg_field sun8i_syscon_reg_field = { 9125ae15fbSChen-Yu Tsai .reg = 0x30, 9225ae15fbSChen-Yu Tsai .lsb = 0, 9325ae15fbSChen-Yu Tsai .msb = 31, 9425ae15fbSChen-Yu Tsai }; 9525ae15fbSChen-Yu Tsai 969bf5085aSChen-Yu Tsai /* EMAC clock register @ 0x164 in the CCU address range */ 979bf5085aSChen-Yu Tsai static const struct reg_field sun8i_ccu_reg_field = { 989bf5085aSChen-Yu Tsai .reg = 0x164, 999bf5085aSChen-Yu Tsai .lsb = 0, 1009bf5085aSChen-Yu Tsai .msb = 31, 1019bf5085aSChen-Yu Tsai }; 1029bf5085aSChen-Yu Tsai 1039f93ac8dSLABBE Corentin static const struct emac_variant emac_variant_h3 = { 1049f93ac8dSLABBE Corentin .default_syscon_value = 0x58000, 10525ae15fbSChen-Yu Tsai .syscon_field = &sun8i_syscon_reg_field, 106634db83bSCorentin Labbe .soc_has_internal_phy = true, 1079f93ac8dSLABBE Corentin .support_mii = true, 1089f93ac8dSLABBE Corentin .support_rmii = true, 1097b270b72SChen-Yu Tsai .support_rgmii = true, 1107b270b72SChen-Yu Tsai .rx_delay_max = 31, 1117b270b72SChen-Yu Tsai .tx_delay_max = 7, 1129f93ac8dSLABBE Corentin }; 1139f93ac8dSLABBE Corentin 11457fde47dSIcenowy Zheng static const struct emac_variant emac_variant_v3s = { 11557fde47dSIcenowy Zheng .default_syscon_value = 0x38000, 11625ae15fbSChen-Yu Tsai .syscon_field = &sun8i_syscon_reg_field, 117634db83bSCorentin Labbe .soc_has_internal_phy = true, 11857fde47dSIcenowy Zheng .support_mii = true 11957fde47dSIcenowy Zheng }; 12057fde47dSIcenowy Zheng 1219f93ac8dSLABBE Corentin static const struct emac_variant emac_variant_a83t = { 1229f93ac8dSLABBE Corentin .default_syscon_value = 0, 12325ae15fbSChen-Yu Tsai .syscon_field = &sun8i_syscon_reg_field, 124634db83bSCorentin Labbe .soc_has_internal_phy = false, 1259f93ac8dSLABBE Corentin .support_mii = true, 1267b270b72SChen-Yu Tsai .support_rgmii = true, 1277b270b72SChen-Yu Tsai .rx_delay_max = 31, 1287b270b72SChen-Yu Tsai .tx_delay_max = 7, 1299f93ac8dSLABBE Corentin }; 1309f93ac8dSLABBE Corentin 1319bf5085aSChen-Yu Tsai static const struct emac_variant emac_variant_r40 = { 1329bf5085aSChen-Yu Tsai .default_syscon_value = 0, 1339bf5085aSChen-Yu Tsai .syscon_field = &sun8i_ccu_reg_field, 1349bf5085aSChen-Yu Tsai .support_mii = true, 1359bf5085aSChen-Yu Tsai .support_rgmii = true, 1369bf5085aSChen-Yu Tsai .rx_delay_max = 7, 1379bf5085aSChen-Yu Tsai }; 1389bf5085aSChen-Yu Tsai 1399f93ac8dSLABBE Corentin static const struct emac_variant emac_variant_a64 = { 1409f93ac8dSLABBE Corentin .default_syscon_value = 0, 14125ae15fbSChen-Yu Tsai .syscon_field = &sun8i_syscon_reg_field, 142634db83bSCorentin Labbe .soc_has_internal_phy = false, 1439f93ac8dSLABBE Corentin .support_mii = true, 1449f93ac8dSLABBE Corentin .support_rmii = true, 1457b270b72SChen-Yu Tsai .support_rgmii = true, 1467b270b72SChen-Yu Tsai .rx_delay_max = 31, 1477b270b72SChen-Yu Tsai .tx_delay_max = 7, 1489f93ac8dSLABBE Corentin }; 1499f93ac8dSLABBE Corentin 1509f93ac8dSLABBE Corentin #define EMAC_BASIC_CTL0 0x00 1519f93ac8dSLABBE Corentin #define EMAC_BASIC_CTL1 0x04 1529f93ac8dSLABBE Corentin #define EMAC_INT_STA 0x08 1539f93ac8dSLABBE Corentin #define EMAC_INT_EN 0x0C 1549f93ac8dSLABBE Corentin #define EMAC_TX_CTL0 0x10 1559f93ac8dSLABBE Corentin #define EMAC_TX_CTL1 0x14 1569f93ac8dSLABBE Corentin #define EMAC_TX_FLOW_CTL 0x1C 1579f93ac8dSLABBE Corentin #define EMAC_TX_DESC_LIST 0x20 1589f93ac8dSLABBE Corentin #define EMAC_RX_CTL0 0x24 1599f93ac8dSLABBE Corentin #define EMAC_RX_CTL1 0x28 1609f93ac8dSLABBE Corentin #define EMAC_RX_DESC_LIST 0x34 1619f93ac8dSLABBE Corentin #define EMAC_RX_FRM_FLT 0x38 1629f93ac8dSLABBE Corentin #define EMAC_MDIO_CMD 0x48 1639f93ac8dSLABBE Corentin #define EMAC_MDIO_DATA 0x4C 1649f93ac8dSLABBE Corentin #define EMAC_MACADDR_HI(reg) (0x50 + (reg) * 8) 1659f93ac8dSLABBE Corentin #define EMAC_MACADDR_LO(reg) (0x54 + (reg) * 8) 1669f93ac8dSLABBE Corentin #define EMAC_TX_DMA_STA 0xB0 1679f93ac8dSLABBE Corentin #define EMAC_TX_CUR_DESC 0xB4 1689f93ac8dSLABBE Corentin #define EMAC_TX_CUR_BUF 0xB8 1699f93ac8dSLABBE Corentin #define EMAC_RX_DMA_STA 0xC0 1709f93ac8dSLABBE Corentin #define EMAC_RX_CUR_DESC 0xC4 1719f93ac8dSLABBE Corentin #define EMAC_RX_CUR_BUF 0xC8 1729f93ac8dSLABBE Corentin 1739f93ac8dSLABBE Corentin /* Use in EMAC_BASIC_CTL0 */ 1749f93ac8dSLABBE Corentin #define EMAC_DUPLEX_FULL BIT(0) 1759f93ac8dSLABBE Corentin #define EMAC_LOOPBACK BIT(1) 1769f93ac8dSLABBE Corentin #define EMAC_SPEED_1000 0 1779f93ac8dSLABBE Corentin #define EMAC_SPEED_100 (0x03 << 2) 1789f93ac8dSLABBE Corentin #define EMAC_SPEED_10 (0x02 << 2) 1799f93ac8dSLABBE Corentin 1809f93ac8dSLABBE Corentin /* Use in EMAC_BASIC_CTL1 */ 1819f93ac8dSLABBE Corentin #define EMAC_BURSTLEN_SHIFT 24 1829f93ac8dSLABBE Corentin 1839f93ac8dSLABBE Corentin /* Used in EMAC_RX_FRM_FLT */ 1849f93ac8dSLABBE Corentin #define EMAC_FRM_FLT_RXALL BIT(0) 1859f93ac8dSLABBE Corentin #define EMAC_FRM_FLT_CTL BIT(13) 1869f93ac8dSLABBE Corentin #define EMAC_FRM_FLT_MULTICAST BIT(16) 1879f93ac8dSLABBE Corentin 1889f93ac8dSLABBE Corentin /* Used in RX_CTL1*/ 1899f93ac8dSLABBE Corentin #define EMAC_RX_MD BIT(1) 1909f93ac8dSLABBE Corentin #define EMAC_RX_TH_MASK GENMASK(4, 5) 1919f93ac8dSLABBE Corentin #define EMAC_RX_TH_32 0 1929f93ac8dSLABBE Corentin #define EMAC_RX_TH_64 (0x1 << 4) 1939f93ac8dSLABBE Corentin #define EMAC_RX_TH_96 (0x2 << 4) 1949f93ac8dSLABBE Corentin #define EMAC_RX_TH_128 (0x3 << 4) 1959f93ac8dSLABBE Corentin #define EMAC_RX_DMA_EN BIT(30) 1969f93ac8dSLABBE Corentin #define EMAC_RX_DMA_START BIT(31) 1979f93ac8dSLABBE Corentin 1989f93ac8dSLABBE Corentin /* Used in TX_CTL1*/ 1999f93ac8dSLABBE Corentin #define EMAC_TX_MD BIT(1) 2009f93ac8dSLABBE Corentin #define EMAC_TX_NEXT_FRM BIT(2) 2019f93ac8dSLABBE Corentin #define EMAC_TX_TH_MASK GENMASK(8, 10) 2029f93ac8dSLABBE Corentin #define EMAC_TX_TH_64 0 2039f93ac8dSLABBE Corentin #define EMAC_TX_TH_128 (0x1 << 8) 2049f93ac8dSLABBE Corentin #define EMAC_TX_TH_192 (0x2 << 8) 2059f93ac8dSLABBE Corentin #define EMAC_TX_TH_256 (0x3 << 8) 2069f93ac8dSLABBE Corentin #define EMAC_TX_DMA_EN BIT(30) 2079f93ac8dSLABBE Corentin #define EMAC_TX_DMA_START BIT(31) 2089f93ac8dSLABBE Corentin 2099f93ac8dSLABBE Corentin /* Used in RX_CTL0 */ 2109f93ac8dSLABBE Corentin #define EMAC_RX_RECEIVER_EN BIT(31) 2119f93ac8dSLABBE Corentin #define EMAC_RX_DO_CRC BIT(27) 2129f93ac8dSLABBE Corentin #define EMAC_RX_FLOW_CTL_EN BIT(16) 2139f93ac8dSLABBE Corentin 2149f93ac8dSLABBE Corentin /* Used in TX_CTL0 */ 2159f93ac8dSLABBE Corentin #define EMAC_TX_TRANSMITTER_EN BIT(31) 2169f93ac8dSLABBE Corentin 2179f93ac8dSLABBE Corentin /* Used in EMAC_TX_FLOW_CTL */ 2189f93ac8dSLABBE Corentin #define EMAC_TX_FLOW_CTL_EN BIT(0) 2199f93ac8dSLABBE Corentin 2209f93ac8dSLABBE Corentin /* Used in EMAC_INT_STA */ 2219f93ac8dSLABBE Corentin #define EMAC_TX_INT BIT(0) 2229f93ac8dSLABBE Corentin #define EMAC_TX_DMA_STOP_INT BIT(1) 2239f93ac8dSLABBE Corentin #define EMAC_TX_BUF_UA_INT BIT(2) 2249f93ac8dSLABBE Corentin #define EMAC_TX_TIMEOUT_INT BIT(3) 2259f93ac8dSLABBE Corentin #define EMAC_TX_UNDERFLOW_INT BIT(4) 2269f93ac8dSLABBE Corentin #define EMAC_TX_EARLY_INT BIT(5) 2279f93ac8dSLABBE Corentin #define EMAC_RX_INT BIT(8) 2289f93ac8dSLABBE Corentin #define EMAC_RX_BUF_UA_INT BIT(9) 2299f93ac8dSLABBE Corentin #define EMAC_RX_DMA_STOP_INT BIT(10) 2309f93ac8dSLABBE Corentin #define EMAC_RX_TIMEOUT_INT BIT(11) 2319f93ac8dSLABBE Corentin #define EMAC_RX_OVERFLOW_INT BIT(12) 2329f93ac8dSLABBE Corentin #define EMAC_RX_EARLY_INT BIT(13) 2339f93ac8dSLABBE Corentin #define EMAC_RGMII_STA_INT BIT(16) 2349f93ac8dSLABBE Corentin 2359f93ac8dSLABBE Corentin #define MAC_ADDR_TYPE_DST BIT(31) 2369f93ac8dSLABBE Corentin 2379f93ac8dSLABBE Corentin /* H3 specific bits for EPHY */ 2389f93ac8dSLABBE Corentin #define H3_EPHY_ADDR_SHIFT 20 2391450ba8aSIcenowy Zheng #define H3_EPHY_CLK_SEL BIT(18) /* 1: 24MHz, 0: 25MHz */ 2409f93ac8dSLABBE Corentin #define H3_EPHY_LED_POL BIT(17) /* 1: active low, 0: active high */ 2419f93ac8dSLABBE Corentin #define H3_EPHY_SHUTDOWN BIT(16) /* 1: shutdown, 0: power up */ 2429f93ac8dSLABBE Corentin #define H3_EPHY_SELECT BIT(15) /* 1: internal PHY, 0: external PHY */ 243634db83bSCorentin Labbe #define H3_EPHY_MUX_MASK (H3_EPHY_SHUTDOWN | H3_EPHY_SELECT) 244634db83bSCorentin Labbe #define DWMAC_SUN8I_MDIO_MUX_INTERNAL_ID 1 245634db83bSCorentin Labbe #define DWMAC_SUN8I_MDIO_MUX_EXTERNAL_ID 2 2469f93ac8dSLABBE Corentin 2479f93ac8dSLABBE Corentin /* H3/A64 specific bits */ 2489f93ac8dSLABBE Corentin #define SYSCON_RMII_EN BIT(13) /* 1: enable RMII (overrides EPIT) */ 2499f93ac8dSLABBE Corentin 2509f93ac8dSLABBE Corentin /* Generic system control EMAC_CLK bits */ 2519f93ac8dSLABBE Corentin #define SYSCON_ETXDC_SHIFT 10 2529f93ac8dSLABBE Corentin #define SYSCON_ERXDC_SHIFT 5 2539f93ac8dSLABBE Corentin /* EMAC PHY Interface Type */ 2549f93ac8dSLABBE Corentin #define SYSCON_EPIT BIT(2) /* 1: RGMII, 0: MII */ 2559f93ac8dSLABBE Corentin #define SYSCON_ETCS_MASK GENMASK(1, 0) 2569f93ac8dSLABBE Corentin #define SYSCON_ETCS_MII 0x0 2579f93ac8dSLABBE Corentin #define SYSCON_ETCS_EXT_GMII 0x1 2589f93ac8dSLABBE Corentin #define SYSCON_ETCS_INT_GMII 0x2 2599f93ac8dSLABBE Corentin 2609f93ac8dSLABBE Corentin /* sun8i_dwmac_dma_reset() - reset the EMAC 2619f93ac8dSLABBE Corentin * Called from stmmac via stmmac_dma_ops->reset 2629f93ac8dSLABBE Corentin */ 2639f93ac8dSLABBE Corentin static int sun8i_dwmac_dma_reset(void __iomem *ioaddr) 2649f93ac8dSLABBE Corentin { 2659f93ac8dSLABBE Corentin writel(0, ioaddr + EMAC_RX_CTL1); 2669f93ac8dSLABBE Corentin writel(0, ioaddr + EMAC_TX_CTL1); 2679f93ac8dSLABBE Corentin writel(0, ioaddr + EMAC_RX_FRM_FLT); 2689f93ac8dSLABBE Corentin writel(0, ioaddr + EMAC_RX_DESC_LIST); 2699f93ac8dSLABBE Corentin writel(0, ioaddr + EMAC_TX_DESC_LIST); 2709f93ac8dSLABBE Corentin writel(0, ioaddr + EMAC_INT_EN); 2719f93ac8dSLABBE Corentin writel(0x1FFFFFF, ioaddr + EMAC_INT_STA); 2729f93ac8dSLABBE Corentin return 0; 2739f93ac8dSLABBE Corentin } 2749f93ac8dSLABBE Corentin 2759f93ac8dSLABBE Corentin /* sun8i_dwmac_dma_init() - initialize the EMAC 2769f93ac8dSLABBE Corentin * Called from stmmac via stmmac_dma_ops->init 2779f93ac8dSLABBE Corentin */ 2789f93ac8dSLABBE Corentin static void sun8i_dwmac_dma_init(void __iomem *ioaddr, 279*24aaed0cSJose Abreu struct stmmac_dma_cfg *dma_cfg, int atds) 2809f93ac8dSLABBE Corentin { 2819f93ac8dSLABBE Corentin writel(EMAC_RX_INT | EMAC_TX_INT, ioaddr + EMAC_INT_EN); 2829f93ac8dSLABBE Corentin writel(0x1FFFFFF, ioaddr + EMAC_INT_STA); 2839f93ac8dSLABBE Corentin } 2849f93ac8dSLABBE Corentin 285*24aaed0cSJose Abreu static void sun8i_dwmac_dma_init_rx(void __iomem *ioaddr, 286*24aaed0cSJose Abreu struct stmmac_dma_cfg *dma_cfg, 287*24aaed0cSJose Abreu u32 dma_rx_phy, u32 chan) 288*24aaed0cSJose Abreu { 289*24aaed0cSJose Abreu /* Write RX descriptors address */ 290*24aaed0cSJose Abreu writel(dma_rx_phy, ioaddr + EMAC_RX_DESC_LIST); 291*24aaed0cSJose Abreu } 292*24aaed0cSJose Abreu 293*24aaed0cSJose Abreu static void sun8i_dwmac_dma_init_tx(void __iomem *ioaddr, 294*24aaed0cSJose Abreu struct stmmac_dma_cfg *dma_cfg, 295*24aaed0cSJose Abreu u32 dma_tx_phy, u32 chan) 296*24aaed0cSJose Abreu { 297*24aaed0cSJose Abreu /* Write TX descriptors address */ 298*24aaed0cSJose Abreu writel(dma_tx_phy, ioaddr + EMAC_TX_DESC_LIST); 299*24aaed0cSJose Abreu } 300*24aaed0cSJose Abreu 3019f93ac8dSLABBE Corentin /* sun8i_dwmac_dump_regs() - Dump EMAC address space 3029f93ac8dSLABBE Corentin * Called from stmmac_dma_ops->dump_regs 3039f93ac8dSLABBE Corentin * Used for ethtool 3049f93ac8dSLABBE Corentin */ 3059f93ac8dSLABBE Corentin static void sun8i_dwmac_dump_regs(void __iomem *ioaddr, u32 *reg_space) 3069f93ac8dSLABBE Corentin { 3079f93ac8dSLABBE Corentin int i; 3089f93ac8dSLABBE Corentin 3099f93ac8dSLABBE Corentin for (i = 0; i < 0xC8; i += 4) { 3109f93ac8dSLABBE Corentin if (i == 0x32 || i == 0x3C) 3119f93ac8dSLABBE Corentin continue; 3129f93ac8dSLABBE Corentin reg_space[i / 4] = readl(ioaddr + i); 3139f93ac8dSLABBE Corentin } 3149f93ac8dSLABBE Corentin } 3159f93ac8dSLABBE Corentin 3169f93ac8dSLABBE Corentin /* sun8i_dwmac_dump_mac_regs() - Dump EMAC address space 3179f93ac8dSLABBE Corentin * Called from stmmac_ops->dump_regs 3189f93ac8dSLABBE Corentin * Used for ethtool 3199f93ac8dSLABBE Corentin */ 3209f93ac8dSLABBE Corentin static void sun8i_dwmac_dump_mac_regs(struct mac_device_info *hw, 3219f93ac8dSLABBE Corentin u32 *reg_space) 3229f93ac8dSLABBE Corentin { 3239f93ac8dSLABBE Corentin int i; 3249f93ac8dSLABBE Corentin void __iomem *ioaddr = hw->pcsr; 3259f93ac8dSLABBE Corentin 3269f93ac8dSLABBE Corentin for (i = 0; i < 0xC8; i += 4) { 3279f93ac8dSLABBE Corentin if (i == 0x32 || i == 0x3C) 3289f93ac8dSLABBE Corentin continue; 3299f93ac8dSLABBE Corentin reg_space[i / 4] = readl(ioaddr + i); 3309f93ac8dSLABBE Corentin } 3319f93ac8dSLABBE Corentin } 3329f93ac8dSLABBE Corentin 3339f93ac8dSLABBE Corentin static void sun8i_dwmac_enable_dma_irq(void __iomem *ioaddr, u32 chan) 3349f93ac8dSLABBE Corentin { 3359f93ac8dSLABBE Corentin writel(EMAC_RX_INT | EMAC_TX_INT, ioaddr + EMAC_INT_EN); 3369f93ac8dSLABBE Corentin } 3379f93ac8dSLABBE Corentin 3389f93ac8dSLABBE Corentin static void sun8i_dwmac_disable_dma_irq(void __iomem *ioaddr, u32 chan) 3399f93ac8dSLABBE Corentin { 3409f93ac8dSLABBE Corentin writel(0, ioaddr + EMAC_INT_EN); 3419f93ac8dSLABBE Corentin } 3429f93ac8dSLABBE Corentin 3439f93ac8dSLABBE Corentin static void sun8i_dwmac_dma_start_tx(void __iomem *ioaddr, u32 chan) 3449f93ac8dSLABBE Corentin { 3459f93ac8dSLABBE Corentin u32 v; 3469f93ac8dSLABBE Corentin 3479f93ac8dSLABBE Corentin v = readl(ioaddr + EMAC_TX_CTL1); 3489f93ac8dSLABBE Corentin v |= EMAC_TX_DMA_START; 3499f93ac8dSLABBE Corentin v |= EMAC_TX_DMA_EN; 3509f93ac8dSLABBE Corentin writel(v, ioaddr + EMAC_TX_CTL1); 3519f93ac8dSLABBE Corentin } 3529f93ac8dSLABBE Corentin 3539f93ac8dSLABBE Corentin static void sun8i_dwmac_enable_dma_transmission(void __iomem *ioaddr) 3549f93ac8dSLABBE Corentin { 3559f93ac8dSLABBE Corentin u32 v; 3569f93ac8dSLABBE Corentin 3579f93ac8dSLABBE Corentin v = readl(ioaddr + EMAC_TX_CTL1); 3589f93ac8dSLABBE Corentin v |= EMAC_TX_DMA_START; 3599f93ac8dSLABBE Corentin v |= EMAC_TX_DMA_EN; 3609f93ac8dSLABBE Corentin writel(v, ioaddr + EMAC_TX_CTL1); 3619f93ac8dSLABBE Corentin } 3629f93ac8dSLABBE Corentin 3639f93ac8dSLABBE Corentin static void sun8i_dwmac_dma_stop_tx(void __iomem *ioaddr, u32 chan) 3649f93ac8dSLABBE Corentin { 3659f93ac8dSLABBE Corentin u32 v; 3669f93ac8dSLABBE Corentin 3679f93ac8dSLABBE Corentin v = readl(ioaddr + EMAC_TX_CTL1); 3689f93ac8dSLABBE Corentin v &= ~EMAC_TX_DMA_EN; 3699f93ac8dSLABBE Corentin writel(v, ioaddr + EMAC_TX_CTL1); 3709f93ac8dSLABBE Corentin } 3719f93ac8dSLABBE Corentin 3729f93ac8dSLABBE Corentin static void sun8i_dwmac_dma_start_rx(void __iomem *ioaddr, u32 chan) 3739f93ac8dSLABBE Corentin { 3749f93ac8dSLABBE Corentin u32 v; 3759f93ac8dSLABBE Corentin 3769f93ac8dSLABBE Corentin v = readl(ioaddr + EMAC_RX_CTL1); 3779f93ac8dSLABBE Corentin v |= EMAC_RX_DMA_START; 3789f93ac8dSLABBE Corentin v |= EMAC_RX_DMA_EN; 3799f93ac8dSLABBE Corentin writel(v, ioaddr + EMAC_RX_CTL1); 3809f93ac8dSLABBE Corentin } 3819f93ac8dSLABBE Corentin 3829f93ac8dSLABBE Corentin static void sun8i_dwmac_dma_stop_rx(void __iomem *ioaddr, u32 chan) 3839f93ac8dSLABBE Corentin { 3849f93ac8dSLABBE Corentin u32 v; 3859f93ac8dSLABBE Corentin 3869f93ac8dSLABBE Corentin v = readl(ioaddr + EMAC_RX_CTL1); 3879f93ac8dSLABBE Corentin v &= ~EMAC_RX_DMA_EN; 3889f93ac8dSLABBE Corentin writel(v, ioaddr + EMAC_RX_CTL1); 3899f93ac8dSLABBE Corentin } 3909f93ac8dSLABBE Corentin 3919f93ac8dSLABBE Corentin static int sun8i_dwmac_dma_interrupt(void __iomem *ioaddr, 3929f93ac8dSLABBE Corentin struct stmmac_extra_stats *x, u32 chan) 3939f93ac8dSLABBE Corentin { 3949f93ac8dSLABBE Corentin u32 v; 3959f93ac8dSLABBE Corentin int ret = 0; 3969f93ac8dSLABBE Corentin 3979f93ac8dSLABBE Corentin v = readl(ioaddr + EMAC_INT_STA); 3989f93ac8dSLABBE Corentin 3999f93ac8dSLABBE Corentin if (v & EMAC_TX_INT) { 4009f93ac8dSLABBE Corentin ret |= handle_tx; 4019f93ac8dSLABBE Corentin x->tx_normal_irq_n++; 4029f93ac8dSLABBE Corentin } 4039f93ac8dSLABBE Corentin 4049f93ac8dSLABBE Corentin if (v & EMAC_TX_DMA_STOP_INT) 4059f93ac8dSLABBE Corentin x->tx_process_stopped_irq++; 4069f93ac8dSLABBE Corentin 4079f93ac8dSLABBE Corentin if (v & EMAC_TX_BUF_UA_INT) 4089f93ac8dSLABBE Corentin x->tx_process_stopped_irq++; 4099f93ac8dSLABBE Corentin 4109f93ac8dSLABBE Corentin if (v & EMAC_TX_TIMEOUT_INT) 4119f93ac8dSLABBE Corentin ret |= tx_hard_error; 4129f93ac8dSLABBE Corentin 4139f93ac8dSLABBE Corentin if (v & EMAC_TX_UNDERFLOW_INT) { 4149f93ac8dSLABBE Corentin ret |= tx_hard_error; 4159f93ac8dSLABBE Corentin x->tx_undeflow_irq++; 4169f93ac8dSLABBE Corentin } 4179f93ac8dSLABBE Corentin 4189f93ac8dSLABBE Corentin if (v & EMAC_TX_EARLY_INT) 4199f93ac8dSLABBE Corentin x->tx_early_irq++; 4209f93ac8dSLABBE Corentin 4219f93ac8dSLABBE Corentin if (v & EMAC_RX_INT) { 4229f93ac8dSLABBE Corentin ret |= handle_rx; 4239f93ac8dSLABBE Corentin x->rx_normal_irq_n++; 4249f93ac8dSLABBE Corentin } 4259f93ac8dSLABBE Corentin 4269f93ac8dSLABBE Corentin if (v & EMAC_RX_BUF_UA_INT) 4279f93ac8dSLABBE Corentin x->rx_buf_unav_irq++; 4289f93ac8dSLABBE Corentin 4299f93ac8dSLABBE Corentin if (v & EMAC_RX_DMA_STOP_INT) 4309f93ac8dSLABBE Corentin x->rx_process_stopped_irq++; 4319f93ac8dSLABBE Corentin 4329f93ac8dSLABBE Corentin if (v & EMAC_RX_TIMEOUT_INT) 4339f93ac8dSLABBE Corentin ret |= tx_hard_error; 4349f93ac8dSLABBE Corentin 4359f93ac8dSLABBE Corentin if (v & EMAC_RX_OVERFLOW_INT) { 4369f93ac8dSLABBE Corentin ret |= tx_hard_error; 4379f93ac8dSLABBE Corentin x->rx_overflow_irq++; 4389f93ac8dSLABBE Corentin } 4399f93ac8dSLABBE Corentin 4409f93ac8dSLABBE Corentin if (v & EMAC_RX_EARLY_INT) 4419f93ac8dSLABBE Corentin x->rx_early_irq++; 4429f93ac8dSLABBE Corentin 4439f93ac8dSLABBE Corentin if (v & EMAC_RGMII_STA_INT) 4449f93ac8dSLABBE Corentin x->irq_rgmii_n++; 4459f93ac8dSLABBE Corentin 4469f93ac8dSLABBE Corentin writel(v, ioaddr + EMAC_INT_STA); 4479f93ac8dSLABBE Corentin 4489f93ac8dSLABBE Corentin return ret; 4499f93ac8dSLABBE Corentin } 4509f93ac8dSLABBE Corentin 451ab0204e3SJose Abreu static void sun8i_dwmac_dma_operation_mode_rx(void __iomem *ioaddr, int mode, 452ab0204e3SJose Abreu u32 channel, int fifosz, u8 qmode) 453ab0204e3SJose Abreu { 454ab0204e3SJose Abreu u32 v; 455ab0204e3SJose Abreu 456ab0204e3SJose Abreu v = readl(ioaddr + EMAC_RX_CTL1); 457ab0204e3SJose Abreu if (mode == SF_DMA_MODE) { 458ab0204e3SJose Abreu v |= EMAC_RX_MD; 459ab0204e3SJose Abreu } else { 460ab0204e3SJose Abreu v &= ~EMAC_RX_MD; 461ab0204e3SJose Abreu v &= ~EMAC_RX_TH_MASK; 462ab0204e3SJose Abreu if (mode < 32) 463ab0204e3SJose Abreu v |= EMAC_RX_TH_32; 464ab0204e3SJose Abreu else if (mode < 64) 465ab0204e3SJose Abreu v |= EMAC_RX_TH_64; 466ab0204e3SJose Abreu else if (mode < 96) 467ab0204e3SJose Abreu v |= EMAC_RX_TH_96; 468ab0204e3SJose Abreu else if (mode < 128) 469ab0204e3SJose Abreu v |= EMAC_RX_TH_128; 470ab0204e3SJose Abreu } 471ab0204e3SJose Abreu writel(v, ioaddr + EMAC_RX_CTL1); 472ab0204e3SJose Abreu } 473ab0204e3SJose Abreu 474ab0204e3SJose Abreu static void sun8i_dwmac_dma_operation_mode_tx(void __iomem *ioaddr, int mode, 475ab0204e3SJose Abreu u32 channel, int fifosz, u8 qmode) 4769f93ac8dSLABBE Corentin { 4779f93ac8dSLABBE Corentin u32 v; 4789f93ac8dSLABBE Corentin 4799f93ac8dSLABBE Corentin v = readl(ioaddr + EMAC_TX_CTL1); 480ab0204e3SJose Abreu if (mode == SF_DMA_MODE) { 4819f93ac8dSLABBE Corentin v |= EMAC_TX_MD; 4829f93ac8dSLABBE Corentin /* Undocumented bit (called TX_NEXT_FRM in BSP), the original 4839f93ac8dSLABBE Corentin * comment is 4849f93ac8dSLABBE Corentin * "Operating on second frame increase the performance 4859f93ac8dSLABBE Corentin * especially when transmit store-and-forward is used." 4869f93ac8dSLABBE Corentin */ 4879f93ac8dSLABBE Corentin v |= EMAC_TX_NEXT_FRM; 4889f93ac8dSLABBE Corentin } else { 4899f93ac8dSLABBE Corentin v &= ~EMAC_TX_MD; 4909f93ac8dSLABBE Corentin v &= ~EMAC_TX_TH_MASK; 491ab0204e3SJose Abreu if (mode < 64) 4929f93ac8dSLABBE Corentin v |= EMAC_TX_TH_64; 493ab0204e3SJose Abreu else if (mode < 128) 4949f93ac8dSLABBE Corentin v |= EMAC_TX_TH_128; 495ab0204e3SJose Abreu else if (mode < 192) 4969f93ac8dSLABBE Corentin v |= EMAC_TX_TH_192; 497ab0204e3SJose Abreu else if (mode < 256) 4989f93ac8dSLABBE Corentin v |= EMAC_TX_TH_256; 4999f93ac8dSLABBE Corentin } 5009f93ac8dSLABBE Corentin writel(v, ioaddr + EMAC_TX_CTL1); 5019f93ac8dSLABBE Corentin } 5029f93ac8dSLABBE Corentin 5039f93ac8dSLABBE Corentin static const struct stmmac_dma_ops sun8i_dwmac_dma_ops = { 5049f93ac8dSLABBE Corentin .reset = sun8i_dwmac_dma_reset, 5059f93ac8dSLABBE Corentin .init = sun8i_dwmac_dma_init, 506*24aaed0cSJose Abreu .init_rx_chan = sun8i_dwmac_dma_init_rx, 507*24aaed0cSJose Abreu .init_tx_chan = sun8i_dwmac_dma_init_tx, 5089f93ac8dSLABBE Corentin .dump_regs = sun8i_dwmac_dump_regs, 509ab0204e3SJose Abreu .dma_rx_mode = sun8i_dwmac_dma_operation_mode_rx, 510ab0204e3SJose Abreu .dma_tx_mode = sun8i_dwmac_dma_operation_mode_tx, 5119f93ac8dSLABBE Corentin .enable_dma_transmission = sun8i_dwmac_enable_dma_transmission, 5129f93ac8dSLABBE Corentin .enable_dma_irq = sun8i_dwmac_enable_dma_irq, 5139f93ac8dSLABBE Corentin .disable_dma_irq = sun8i_dwmac_disable_dma_irq, 5149f93ac8dSLABBE Corentin .start_tx = sun8i_dwmac_dma_start_tx, 5159f93ac8dSLABBE Corentin .stop_tx = sun8i_dwmac_dma_stop_tx, 5169f93ac8dSLABBE Corentin .start_rx = sun8i_dwmac_dma_start_rx, 5179f93ac8dSLABBE Corentin .stop_rx = sun8i_dwmac_dma_stop_rx, 5189f93ac8dSLABBE Corentin .dma_interrupt = sun8i_dwmac_dma_interrupt, 5199f93ac8dSLABBE Corentin }; 5209f93ac8dSLABBE Corentin 5219f93ac8dSLABBE Corentin static int sun8i_dwmac_init(struct platform_device *pdev, void *priv) 5229f93ac8dSLABBE Corentin { 5239f93ac8dSLABBE Corentin struct sunxi_priv_data *gmac = priv; 5249f93ac8dSLABBE Corentin int ret; 5259f93ac8dSLABBE Corentin 5269f93ac8dSLABBE Corentin if (gmac->regulator) { 5279f93ac8dSLABBE Corentin ret = regulator_enable(gmac->regulator); 5289f93ac8dSLABBE Corentin if (ret) { 5299f93ac8dSLABBE Corentin dev_err(&pdev->dev, "Fail to enable regulator\n"); 5309f93ac8dSLABBE Corentin return ret; 5319f93ac8dSLABBE Corentin } 5329f93ac8dSLABBE Corentin } 5339f93ac8dSLABBE Corentin 5349f93ac8dSLABBE Corentin ret = clk_prepare_enable(gmac->tx_clk); 5359f93ac8dSLABBE Corentin if (ret) { 5369f93ac8dSLABBE Corentin if (gmac->regulator) 5379f93ac8dSLABBE Corentin regulator_disable(gmac->regulator); 5389f93ac8dSLABBE Corentin dev_err(&pdev->dev, "Could not enable AHB clock\n"); 5399f93ac8dSLABBE Corentin return ret; 5409f93ac8dSLABBE Corentin } 5419f93ac8dSLABBE Corentin 5429f93ac8dSLABBE Corentin return 0; 5439f93ac8dSLABBE Corentin } 5449f93ac8dSLABBE Corentin 5458cad443eSFlorian Fainelli static void sun8i_dwmac_core_init(struct mac_device_info *hw, 5468cad443eSFlorian Fainelli struct net_device *dev) 5479f93ac8dSLABBE Corentin { 5489f93ac8dSLABBE Corentin void __iomem *ioaddr = hw->pcsr; 5499f93ac8dSLABBE Corentin u32 v; 5509f93ac8dSLABBE Corentin 5519f93ac8dSLABBE Corentin v = (8 << EMAC_BURSTLEN_SHIFT); /* burst len */ 5529f93ac8dSLABBE Corentin writel(v, ioaddr + EMAC_BASIC_CTL1); 5539f93ac8dSLABBE Corentin } 5549f93ac8dSLABBE Corentin 5559f93ac8dSLABBE Corentin static void sun8i_dwmac_set_mac(void __iomem *ioaddr, bool enable) 5569f93ac8dSLABBE Corentin { 5579f93ac8dSLABBE Corentin u32 t, r; 5589f93ac8dSLABBE Corentin 5599f93ac8dSLABBE Corentin t = readl(ioaddr + EMAC_TX_CTL0); 5609f93ac8dSLABBE Corentin r = readl(ioaddr + EMAC_RX_CTL0); 5619f93ac8dSLABBE Corentin if (enable) { 5629f93ac8dSLABBE Corentin t |= EMAC_TX_TRANSMITTER_EN; 5639f93ac8dSLABBE Corentin r |= EMAC_RX_RECEIVER_EN; 5649f93ac8dSLABBE Corentin } else { 5659f93ac8dSLABBE Corentin t &= ~EMAC_TX_TRANSMITTER_EN; 5669f93ac8dSLABBE Corentin r &= ~EMAC_RX_RECEIVER_EN; 5679f93ac8dSLABBE Corentin } 5689f93ac8dSLABBE Corentin writel(t, ioaddr + EMAC_TX_CTL0); 5699f93ac8dSLABBE Corentin writel(r, ioaddr + EMAC_RX_CTL0); 5709f93ac8dSLABBE Corentin } 5719f93ac8dSLABBE Corentin 5729f93ac8dSLABBE Corentin /* Set MAC address at slot reg_n 5739f93ac8dSLABBE Corentin * All slot > 0 need to be enabled with MAC_ADDR_TYPE_DST 5749f93ac8dSLABBE Corentin * If addr is NULL, clear the slot 5759f93ac8dSLABBE Corentin */ 5769f93ac8dSLABBE Corentin static void sun8i_dwmac_set_umac_addr(struct mac_device_info *hw, 5779f93ac8dSLABBE Corentin unsigned char *addr, 5789f93ac8dSLABBE Corentin unsigned int reg_n) 5799f93ac8dSLABBE Corentin { 5809f93ac8dSLABBE Corentin void __iomem *ioaddr = hw->pcsr; 5819f93ac8dSLABBE Corentin u32 v; 5829f93ac8dSLABBE Corentin 5839f93ac8dSLABBE Corentin if (!addr) { 5849f93ac8dSLABBE Corentin writel(0, ioaddr + EMAC_MACADDR_HI(reg_n)); 5859f93ac8dSLABBE Corentin return; 5869f93ac8dSLABBE Corentin } 5879f93ac8dSLABBE Corentin 5889f93ac8dSLABBE Corentin stmmac_set_mac_addr(ioaddr, addr, EMAC_MACADDR_HI(reg_n), 5899f93ac8dSLABBE Corentin EMAC_MACADDR_LO(reg_n)); 5909f93ac8dSLABBE Corentin if (reg_n > 0) { 5919f93ac8dSLABBE Corentin v = readl(ioaddr + EMAC_MACADDR_HI(reg_n)); 5929f93ac8dSLABBE Corentin v |= MAC_ADDR_TYPE_DST; 5939f93ac8dSLABBE Corentin writel(v, ioaddr + EMAC_MACADDR_HI(reg_n)); 5949f93ac8dSLABBE Corentin } 5959f93ac8dSLABBE Corentin } 5969f93ac8dSLABBE Corentin 5979f93ac8dSLABBE Corentin static void sun8i_dwmac_get_umac_addr(struct mac_device_info *hw, 5989f93ac8dSLABBE Corentin unsigned char *addr, 5999f93ac8dSLABBE Corentin unsigned int reg_n) 6009f93ac8dSLABBE Corentin { 6019f93ac8dSLABBE Corentin void __iomem *ioaddr = hw->pcsr; 6029f93ac8dSLABBE Corentin 6039f93ac8dSLABBE Corentin stmmac_get_mac_addr(ioaddr, addr, EMAC_MACADDR_HI(reg_n), 6049f93ac8dSLABBE Corentin EMAC_MACADDR_LO(reg_n)); 6059f93ac8dSLABBE Corentin } 6069f93ac8dSLABBE Corentin 6079f93ac8dSLABBE Corentin /* caution this function must return non 0 to work */ 6089f93ac8dSLABBE Corentin static int sun8i_dwmac_rx_ipc_enable(struct mac_device_info *hw) 6099f93ac8dSLABBE Corentin { 6109f93ac8dSLABBE Corentin void __iomem *ioaddr = hw->pcsr; 6119f93ac8dSLABBE Corentin u32 v; 6129f93ac8dSLABBE Corentin 6139f93ac8dSLABBE Corentin v = readl(ioaddr + EMAC_RX_CTL0); 6149f93ac8dSLABBE Corentin v |= EMAC_RX_DO_CRC; 6159f93ac8dSLABBE Corentin writel(v, ioaddr + EMAC_RX_CTL0); 6169f93ac8dSLABBE Corentin 6179f93ac8dSLABBE Corentin return 1; 6189f93ac8dSLABBE Corentin } 6199f93ac8dSLABBE Corentin 6209f93ac8dSLABBE Corentin static void sun8i_dwmac_set_filter(struct mac_device_info *hw, 6219f93ac8dSLABBE Corentin struct net_device *dev) 6229f93ac8dSLABBE Corentin { 6239f93ac8dSLABBE Corentin void __iomem *ioaddr = hw->pcsr; 6249f93ac8dSLABBE Corentin u32 v; 6259f93ac8dSLABBE Corentin int i = 1; 6269f93ac8dSLABBE Corentin struct netdev_hw_addr *ha; 6279f93ac8dSLABBE Corentin int macaddrs = netdev_uc_count(dev) + netdev_mc_count(dev) + 1; 6289f93ac8dSLABBE Corentin 6299f93ac8dSLABBE Corentin v = EMAC_FRM_FLT_CTL; 6309f93ac8dSLABBE Corentin 6319f93ac8dSLABBE Corentin if (dev->flags & IFF_PROMISC) { 6329f93ac8dSLABBE Corentin v = EMAC_FRM_FLT_RXALL; 6339f93ac8dSLABBE Corentin } else if (dev->flags & IFF_ALLMULTI) { 6349f93ac8dSLABBE Corentin v |= EMAC_FRM_FLT_MULTICAST; 6359f93ac8dSLABBE Corentin } else if (macaddrs <= hw->unicast_filter_entries) { 6369f93ac8dSLABBE Corentin if (!netdev_mc_empty(dev)) { 6379f93ac8dSLABBE Corentin netdev_for_each_mc_addr(ha, dev) { 6389f93ac8dSLABBE Corentin sun8i_dwmac_set_umac_addr(hw, ha->addr, i); 6399f93ac8dSLABBE Corentin i++; 6409f93ac8dSLABBE Corentin } 6419f93ac8dSLABBE Corentin } 6429f93ac8dSLABBE Corentin if (!netdev_uc_empty(dev)) { 6439f93ac8dSLABBE Corentin netdev_for_each_uc_addr(ha, dev) { 6449f93ac8dSLABBE Corentin sun8i_dwmac_set_umac_addr(hw, ha->addr, i); 6459f93ac8dSLABBE Corentin i++; 6469f93ac8dSLABBE Corentin } 6479f93ac8dSLABBE Corentin } 6489f93ac8dSLABBE Corentin } else { 6499f93ac8dSLABBE Corentin netdev_info(dev, "Too many address, switching to promiscuous\n"); 6509f93ac8dSLABBE Corentin v = EMAC_FRM_FLT_RXALL; 6519f93ac8dSLABBE Corentin } 6529f93ac8dSLABBE Corentin 6539f93ac8dSLABBE Corentin /* Disable unused address filter slots */ 6549f93ac8dSLABBE Corentin while (i < hw->unicast_filter_entries) 6559f93ac8dSLABBE Corentin sun8i_dwmac_set_umac_addr(hw, NULL, i++); 6569f93ac8dSLABBE Corentin 6579f93ac8dSLABBE Corentin writel(v, ioaddr + EMAC_RX_FRM_FLT); 6589f93ac8dSLABBE Corentin } 6599f93ac8dSLABBE Corentin 6609f93ac8dSLABBE Corentin static void sun8i_dwmac_flow_ctrl(struct mac_device_info *hw, 6619f93ac8dSLABBE Corentin unsigned int duplex, unsigned int fc, 6629f93ac8dSLABBE Corentin unsigned int pause_time, u32 tx_cnt) 6639f93ac8dSLABBE Corentin { 6649f93ac8dSLABBE Corentin void __iomem *ioaddr = hw->pcsr; 6659f93ac8dSLABBE Corentin u32 v; 6669f93ac8dSLABBE Corentin 6679f93ac8dSLABBE Corentin v = readl(ioaddr + EMAC_RX_CTL0); 6689f93ac8dSLABBE Corentin if (fc == FLOW_AUTO) 6699f93ac8dSLABBE Corentin v |= EMAC_RX_FLOW_CTL_EN; 6709f93ac8dSLABBE Corentin else 6719f93ac8dSLABBE Corentin v &= ~EMAC_RX_FLOW_CTL_EN; 6729f93ac8dSLABBE Corentin writel(v, ioaddr + EMAC_RX_CTL0); 6739f93ac8dSLABBE Corentin 6749f93ac8dSLABBE Corentin v = readl(ioaddr + EMAC_TX_FLOW_CTL); 6759f93ac8dSLABBE Corentin if (fc == FLOW_AUTO) 6769f93ac8dSLABBE Corentin v |= EMAC_TX_FLOW_CTL_EN; 6779f93ac8dSLABBE Corentin else 6789f93ac8dSLABBE Corentin v &= ~EMAC_TX_FLOW_CTL_EN; 6799f93ac8dSLABBE Corentin writel(v, ioaddr + EMAC_TX_FLOW_CTL); 6809f93ac8dSLABBE Corentin } 6819f93ac8dSLABBE Corentin 6829f93ac8dSLABBE Corentin static int sun8i_dwmac_reset(struct stmmac_priv *priv) 6839f93ac8dSLABBE Corentin { 6849f93ac8dSLABBE Corentin u32 v; 6859f93ac8dSLABBE Corentin int err; 6869f93ac8dSLABBE Corentin 6879f93ac8dSLABBE Corentin v = readl(priv->ioaddr + EMAC_BASIC_CTL1); 6889f93ac8dSLABBE Corentin writel(v | 0x01, priv->ioaddr + EMAC_BASIC_CTL1); 6899f93ac8dSLABBE Corentin 6909f93ac8dSLABBE Corentin /* The timeout was previoulsy set to 10ms, but some board (OrangePI0) 6919f93ac8dSLABBE Corentin * need more if no cable plugged. 100ms seems OK 6929f93ac8dSLABBE Corentin */ 6939f93ac8dSLABBE Corentin err = readl_poll_timeout(priv->ioaddr + EMAC_BASIC_CTL1, v, 6949f93ac8dSLABBE Corentin !(v & 0x01), 100, 100000); 6959f93ac8dSLABBE Corentin 6969f93ac8dSLABBE Corentin if (err) { 6979f93ac8dSLABBE Corentin dev_err(priv->device, "EMAC reset timeout\n"); 6989f93ac8dSLABBE Corentin return -EFAULT; 6999f93ac8dSLABBE Corentin } 7009f93ac8dSLABBE Corentin return 0; 7019f93ac8dSLABBE Corentin } 7029f93ac8dSLABBE Corentin 703634db83bSCorentin Labbe /* Search in mdio-mux node for internal PHY node and get its clk/reset */ 704634db83bSCorentin Labbe static int get_ephy_nodes(struct stmmac_priv *priv) 705634db83bSCorentin Labbe { 706634db83bSCorentin Labbe struct sunxi_priv_data *gmac = priv->plat->bsp_priv; 707634db83bSCorentin Labbe struct device_node *mdio_mux, *iphynode; 708634db83bSCorentin Labbe struct device_node *mdio_internal; 709634db83bSCorentin Labbe int ret; 710634db83bSCorentin Labbe 711634db83bSCorentin Labbe mdio_mux = of_get_child_by_name(priv->device->of_node, "mdio-mux"); 712634db83bSCorentin Labbe if (!mdio_mux) { 713634db83bSCorentin Labbe dev_err(priv->device, "Cannot get mdio-mux node\n"); 714634db83bSCorentin Labbe return -ENODEV; 715634db83bSCorentin Labbe } 716634db83bSCorentin Labbe 717634db83bSCorentin Labbe mdio_internal = of_find_compatible_node(mdio_mux, NULL, 718634db83bSCorentin Labbe "allwinner,sun8i-h3-mdio-internal"); 719634db83bSCorentin Labbe if (!mdio_internal) { 720634db83bSCorentin Labbe dev_err(priv->device, "Cannot get internal_mdio node\n"); 721634db83bSCorentin Labbe return -ENODEV; 722634db83bSCorentin Labbe } 723634db83bSCorentin Labbe 724634db83bSCorentin Labbe /* Seek for internal PHY */ 725634db83bSCorentin Labbe for_each_child_of_node(mdio_internal, iphynode) { 726634db83bSCorentin Labbe gmac->ephy_clk = of_clk_get(iphynode, 0); 727634db83bSCorentin Labbe if (IS_ERR(gmac->ephy_clk)) 728634db83bSCorentin Labbe continue; 729634db83bSCorentin Labbe gmac->rst_ephy = of_reset_control_get_exclusive(iphynode, NULL); 730634db83bSCorentin Labbe if (IS_ERR(gmac->rst_ephy)) { 731634db83bSCorentin Labbe ret = PTR_ERR(gmac->rst_ephy); 732634db83bSCorentin Labbe if (ret == -EPROBE_DEFER) 733634db83bSCorentin Labbe return ret; 734634db83bSCorentin Labbe continue; 735634db83bSCorentin Labbe } 736634db83bSCorentin Labbe dev_info(priv->device, "Found internal PHY node\n"); 737634db83bSCorentin Labbe return 0; 738634db83bSCorentin Labbe } 739634db83bSCorentin Labbe return -ENODEV; 740634db83bSCorentin Labbe } 741634db83bSCorentin Labbe 742634db83bSCorentin Labbe static int sun8i_dwmac_power_internal_phy(struct stmmac_priv *priv) 743634db83bSCorentin Labbe { 744634db83bSCorentin Labbe struct sunxi_priv_data *gmac = priv->plat->bsp_priv; 745634db83bSCorentin Labbe int ret; 746634db83bSCorentin Labbe 747634db83bSCorentin Labbe if (gmac->internal_phy_powered) { 748634db83bSCorentin Labbe dev_warn(priv->device, "Internal PHY already powered\n"); 749634db83bSCorentin Labbe return 0; 750634db83bSCorentin Labbe } 751634db83bSCorentin Labbe 752634db83bSCorentin Labbe dev_info(priv->device, "Powering internal PHY\n"); 753634db83bSCorentin Labbe ret = clk_prepare_enable(gmac->ephy_clk); 754634db83bSCorentin Labbe if (ret) { 755634db83bSCorentin Labbe dev_err(priv->device, "Cannot enable internal PHY\n"); 756634db83bSCorentin Labbe return ret; 757634db83bSCorentin Labbe } 758634db83bSCorentin Labbe 759634db83bSCorentin Labbe /* Make sure the EPHY is properly reseted, as U-Boot may leave 760634db83bSCorentin Labbe * it at deasserted state, and thus it may fail to reset EMAC. 761634db83bSCorentin Labbe */ 762634db83bSCorentin Labbe reset_control_assert(gmac->rst_ephy); 763634db83bSCorentin Labbe 764634db83bSCorentin Labbe ret = reset_control_deassert(gmac->rst_ephy); 765634db83bSCorentin Labbe if (ret) { 766634db83bSCorentin Labbe dev_err(priv->device, "Cannot deassert internal phy\n"); 767634db83bSCorentin Labbe clk_disable_unprepare(gmac->ephy_clk); 768634db83bSCorentin Labbe return ret; 769634db83bSCorentin Labbe } 770634db83bSCorentin Labbe 771634db83bSCorentin Labbe gmac->internal_phy_powered = true; 772634db83bSCorentin Labbe 773634db83bSCorentin Labbe return 0; 774634db83bSCorentin Labbe } 775634db83bSCorentin Labbe 776634db83bSCorentin Labbe static int sun8i_dwmac_unpower_internal_phy(struct sunxi_priv_data *gmac) 777634db83bSCorentin Labbe { 778634db83bSCorentin Labbe if (!gmac->internal_phy_powered) 779634db83bSCorentin Labbe return 0; 780634db83bSCorentin Labbe 781634db83bSCorentin Labbe clk_disable_unprepare(gmac->ephy_clk); 782634db83bSCorentin Labbe reset_control_assert(gmac->rst_ephy); 783634db83bSCorentin Labbe gmac->internal_phy_powered = false; 784634db83bSCorentin Labbe return 0; 785634db83bSCorentin Labbe } 786634db83bSCorentin Labbe 787634db83bSCorentin Labbe /* MDIO multiplexing switch function 788634db83bSCorentin Labbe * This function is called by the mdio-mux layer when it thinks the mdio bus 789634db83bSCorentin Labbe * multiplexer needs to switch. 790634db83bSCorentin Labbe * 'current_child' is the current value of the mux register 791634db83bSCorentin Labbe * 'desired_child' is the value of the 'reg' property of the target child MDIO 792634db83bSCorentin Labbe * node. 793634db83bSCorentin Labbe * The first time this function is called, current_child == -1. 794634db83bSCorentin Labbe * If current_child == desired_child, then the mux is already set to the 795634db83bSCorentin Labbe * correct bus. 796634db83bSCorentin Labbe */ 797634db83bSCorentin Labbe static int mdio_mux_syscon_switch_fn(int current_child, int desired_child, 798634db83bSCorentin Labbe void *data) 799634db83bSCorentin Labbe { 800634db83bSCorentin Labbe struct stmmac_priv *priv = data; 801634db83bSCorentin Labbe struct sunxi_priv_data *gmac = priv->plat->bsp_priv; 802634db83bSCorentin Labbe u32 reg, val; 803634db83bSCorentin Labbe int ret = 0; 804634db83bSCorentin Labbe bool need_power_ephy = false; 805634db83bSCorentin Labbe 806634db83bSCorentin Labbe if (current_child ^ desired_child) { 80725ae15fbSChen-Yu Tsai regmap_field_read(gmac->regmap_field, ®); 808634db83bSCorentin Labbe switch (desired_child) { 809634db83bSCorentin Labbe case DWMAC_SUN8I_MDIO_MUX_INTERNAL_ID: 810634db83bSCorentin Labbe dev_info(priv->device, "Switch mux to internal PHY"); 811634db83bSCorentin Labbe val = (reg & ~H3_EPHY_MUX_MASK) | H3_EPHY_SELECT; 812634db83bSCorentin Labbe 813634db83bSCorentin Labbe need_power_ephy = true; 814634db83bSCorentin Labbe break; 815634db83bSCorentin Labbe case DWMAC_SUN8I_MDIO_MUX_EXTERNAL_ID: 816634db83bSCorentin Labbe dev_info(priv->device, "Switch mux to external PHY"); 817634db83bSCorentin Labbe val = (reg & ~H3_EPHY_MUX_MASK) | H3_EPHY_SHUTDOWN; 818634db83bSCorentin Labbe need_power_ephy = false; 819634db83bSCorentin Labbe break; 820634db83bSCorentin Labbe default: 821634db83bSCorentin Labbe dev_err(priv->device, "Invalid child ID %x\n", 822634db83bSCorentin Labbe desired_child); 823634db83bSCorentin Labbe return -EINVAL; 824634db83bSCorentin Labbe } 82525ae15fbSChen-Yu Tsai regmap_field_write(gmac->regmap_field, val); 826634db83bSCorentin Labbe if (need_power_ephy) { 827634db83bSCorentin Labbe ret = sun8i_dwmac_power_internal_phy(priv); 828634db83bSCorentin Labbe if (ret) 829634db83bSCorentin Labbe return ret; 830634db83bSCorentin Labbe } else { 831634db83bSCorentin Labbe sun8i_dwmac_unpower_internal_phy(gmac); 832634db83bSCorentin Labbe } 833634db83bSCorentin Labbe /* After changing syscon value, the MAC need reset or it will 834634db83bSCorentin Labbe * use the last value (and so the last PHY set). 835634db83bSCorentin Labbe */ 836634db83bSCorentin Labbe ret = sun8i_dwmac_reset(priv); 837634db83bSCorentin Labbe } 838634db83bSCorentin Labbe return ret; 839634db83bSCorentin Labbe } 840634db83bSCorentin Labbe 841634db83bSCorentin Labbe static int sun8i_dwmac_register_mdio_mux(struct stmmac_priv *priv) 842634db83bSCorentin Labbe { 843634db83bSCorentin Labbe int ret; 844634db83bSCorentin Labbe struct device_node *mdio_mux; 845634db83bSCorentin Labbe struct sunxi_priv_data *gmac = priv->plat->bsp_priv; 846634db83bSCorentin Labbe 847634db83bSCorentin Labbe mdio_mux = of_get_child_by_name(priv->device->of_node, "mdio-mux"); 848634db83bSCorentin Labbe if (!mdio_mux) 849634db83bSCorentin Labbe return -ENODEV; 850634db83bSCorentin Labbe 851634db83bSCorentin Labbe ret = mdio_mux_init(priv->device, mdio_mux, mdio_mux_syscon_switch_fn, 852634db83bSCorentin Labbe &gmac->mux_handle, priv, priv->mii); 853634db83bSCorentin Labbe return ret; 854634db83bSCorentin Labbe } 855634db83bSCorentin Labbe 8569f93ac8dSLABBE Corentin static int sun8i_dwmac_set_syscon(struct stmmac_priv *priv) 8579f93ac8dSLABBE Corentin { 8589f93ac8dSLABBE Corentin struct sunxi_priv_data *gmac = priv->plat->bsp_priv; 8599f93ac8dSLABBE Corentin struct device_node *node = priv->device->of_node; 860d93b07f8SLABBE Corentin int ret; 8619f93ac8dSLABBE Corentin u32 reg, val; 8629f93ac8dSLABBE Corentin 86325ae15fbSChen-Yu Tsai regmap_field_read(gmac->regmap_field, &val); 8649f93ac8dSLABBE Corentin reg = gmac->variant->default_syscon_value; 8659f93ac8dSLABBE Corentin if (reg != val) 8669f93ac8dSLABBE Corentin dev_warn(priv->device, 8679f93ac8dSLABBE Corentin "Current syscon value is not the default %x (expect %x)\n", 8689f93ac8dSLABBE Corentin val, reg); 8699f93ac8dSLABBE Corentin 870634db83bSCorentin Labbe if (gmac->variant->soc_has_internal_phy) { 8711c08ac0cSCorentin Labbe if (of_property_read_bool(node, "allwinner,leds-active-low")) 8729f93ac8dSLABBE Corentin reg |= H3_EPHY_LED_POL; 8739f93ac8dSLABBE Corentin else 8749f93ac8dSLABBE Corentin reg &= ~H3_EPHY_LED_POL; 8759f93ac8dSLABBE Corentin 8761450ba8aSIcenowy Zheng /* Force EPHY xtal frequency to 24MHz. */ 8771450ba8aSIcenowy Zheng reg |= H3_EPHY_CLK_SEL; 8781450ba8aSIcenowy Zheng 879634db83bSCorentin Labbe ret = of_mdio_parse_addr(priv->device, priv->plat->phy_node); 8809f93ac8dSLABBE Corentin if (ret < 0) { 8819f93ac8dSLABBE Corentin dev_err(priv->device, "Could not parse MDIO addr\n"); 8829f93ac8dSLABBE Corentin return ret; 8839f93ac8dSLABBE Corentin } 8849f93ac8dSLABBE Corentin /* of_mdio_parse_addr returns a valid (0 ~ 31) PHY 8859f93ac8dSLABBE Corentin * address. No need to mask it again. 8869f93ac8dSLABBE Corentin */ 887634db83bSCorentin Labbe reg |= 1 << H3_EPHY_ADDR_SHIFT; 8889f93ac8dSLABBE Corentin } 8899f93ac8dSLABBE Corentin 8909f93ac8dSLABBE Corentin if (!of_property_read_u32(node, "allwinner,tx-delay-ps", &val)) { 8919f93ac8dSLABBE Corentin if (val % 100) { 8929f93ac8dSLABBE Corentin dev_err(priv->device, "tx-delay must be a multiple of 100\n"); 8939f93ac8dSLABBE Corentin return -EINVAL; 8949f93ac8dSLABBE Corentin } 8959f93ac8dSLABBE Corentin val /= 100; 8969f93ac8dSLABBE Corentin dev_dbg(priv->device, "set tx-delay to %x\n", val); 8977b270b72SChen-Yu Tsai if (val <= gmac->variant->tx_delay_max) { 8987b270b72SChen-Yu Tsai reg &= ~(gmac->variant->tx_delay_max << 8997b270b72SChen-Yu Tsai SYSCON_ETXDC_SHIFT); 9009f93ac8dSLABBE Corentin reg |= (val << SYSCON_ETXDC_SHIFT); 9019f93ac8dSLABBE Corentin } else { 9029f93ac8dSLABBE Corentin dev_err(priv->device, "Invalid TX clock delay: %d\n", 9039f93ac8dSLABBE Corentin val); 9049f93ac8dSLABBE Corentin return -EINVAL; 9059f93ac8dSLABBE Corentin } 9069f93ac8dSLABBE Corentin } 9079f93ac8dSLABBE Corentin 9089f93ac8dSLABBE Corentin if (!of_property_read_u32(node, "allwinner,rx-delay-ps", &val)) { 9099f93ac8dSLABBE Corentin if (val % 100) { 9109f93ac8dSLABBE Corentin dev_err(priv->device, "rx-delay must be a multiple of 100\n"); 9119f93ac8dSLABBE Corentin return -EINVAL; 9129f93ac8dSLABBE Corentin } 9139f93ac8dSLABBE Corentin val /= 100; 9149f93ac8dSLABBE Corentin dev_dbg(priv->device, "set rx-delay to %x\n", val); 9157b270b72SChen-Yu Tsai if (val <= gmac->variant->rx_delay_max) { 9167b270b72SChen-Yu Tsai reg &= ~(gmac->variant->rx_delay_max << 9177b270b72SChen-Yu Tsai SYSCON_ERXDC_SHIFT); 9189f93ac8dSLABBE Corentin reg |= (val << SYSCON_ERXDC_SHIFT); 9199f93ac8dSLABBE Corentin } else { 9209f93ac8dSLABBE Corentin dev_err(priv->device, "Invalid RX clock delay: %d\n", 9219f93ac8dSLABBE Corentin val); 9229f93ac8dSLABBE Corentin return -EINVAL; 9239f93ac8dSLABBE Corentin } 9249f93ac8dSLABBE Corentin } 9259f93ac8dSLABBE Corentin 9269f93ac8dSLABBE Corentin /* Clear interface mode bits */ 9279f93ac8dSLABBE Corentin reg &= ~(SYSCON_ETCS_MASK | SYSCON_EPIT); 9289f93ac8dSLABBE Corentin if (gmac->variant->support_rmii) 9299f93ac8dSLABBE Corentin reg &= ~SYSCON_RMII_EN; 9309f93ac8dSLABBE Corentin 931d93b07f8SLABBE Corentin switch (priv->plat->interface) { 9329f93ac8dSLABBE Corentin case PHY_INTERFACE_MODE_MII: 9339f93ac8dSLABBE Corentin /* default */ 9349f93ac8dSLABBE Corentin break; 9359f93ac8dSLABBE Corentin case PHY_INTERFACE_MODE_RGMII: 9369f93ac8dSLABBE Corentin reg |= SYSCON_EPIT | SYSCON_ETCS_INT_GMII; 9379f93ac8dSLABBE Corentin break; 9389f93ac8dSLABBE Corentin case PHY_INTERFACE_MODE_RMII: 9399f93ac8dSLABBE Corentin reg |= SYSCON_RMII_EN | SYSCON_ETCS_EXT_GMII; 9409f93ac8dSLABBE Corentin break; 9419f93ac8dSLABBE Corentin default: 9429f93ac8dSLABBE Corentin dev_err(priv->device, "Unsupported interface mode: %s", 9439f93ac8dSLABBE Corentin phy_modes(priv->plat->interface)); 9449f93ac8dSLABBE Corentin return -EINVAL; 9459f93ac8dSLABBE Corentin } 9469f93ac8dSLABBE Corentin 94725ae15fbSChen-Yu Tsai regmap_field_write(gmac->regmap_field, reg); 9489f93ac8dSLABBE Corentin 9499f93ac8dSLABBE Corentin return 0; 9509f93ac8dSLABBE Corentin } 9519f93ac8dSLABBE Corentin 9529f93ac8dSLABBE Corentin static void sun8i_dwmac_unset_syscon(struct sunxi_priv_data *gmac) 9539f93ac8dSLABBE Corentin { 9549f93ac8dSLABBE Corentin u32 reg = gmac->variant->default_syscon_value; 9559f93ac8dSLABBE Corentin 95625ae15fbSChen-Yu Tsai regmap_field_write(gmac->regmap_field, reg); 9579f93ac8dSLABBE Corentin } 9589f93ac8dSLABBE Corentin 9599f93ac8dSLABBE Corentin static void sun8i_dwmac_exit(struct platform_device *pdev, void *priv) 9609f93ac8dSLABBE Corentin { 9619f93ac8dSLABBE Corentin struct sunxi_priv_data *gmac = priv; 9629f93ac8dSLABBE Corentin 963634db83bSCorentin Labbe if (gmac->variant->soc_has_internal_phy) { 964634db83bSCorentin Labbe /* sun8i_dwmac_exit could be called with mdiomux uninit */ 965634db83bSCorentin Labbe if (gmac->mux_handle) 966634db83bSCorentin Labbe mdio_mux_uninit(gmac->mux_handle); 967634db83bSCorentin Labbe if (gmac->internal_phy_powered) 968634db83bSCorentin Labbe sun8i_dwmac_unpower_internal_phy(gmac); 969634db83bSCorentin Labbe } 970634db83bSCorentin Labbe 971634db83bSCorentin Labbe sun8i_dwmac_unset_syscon(gmac); 972634db83bSCorentin Labbe 973634db83bSCorentin Labbe reset_control_put(gmac->rst_ephy); 9749f93ac8dSLABBE Corentin 9759f93ac8dSLABBE Corentin clk_disable_unprepare(gmac->tx_clk); 9769f93ac8dSLABBE Corentin 9779f93ac8dSLABBE Corentin if (gmac->regulator) 9789f93ac8dSLABBE Corentin regulator_disable(gmac->regulator); 9799f93ac8dSLABBE Corentin } 9809f93ac8dSLABBE Corentin 9819f93ac8dSLABBE Corentin static const struct stmmac_ops sun8i_dwmac_ops = { 9829f93ac8dSLABBE Corentin .core_init = sun8i_dwmac_core_init, 9839f93ac8dSLABBE Corentin .set_mac = sun8i_dwmac_set_mac, 9849f93ac8dSLABBE Corentin .dump_regs = sun8i_dwmac_dump_mac_regs, 9859f93ac8dSLABBE Corentin .rx_ipc = sun8i_dwmac_rx_ipc_enable, 9869f93ac8dSLABBE Corentin .set_filter = sun8i_dwmac_set_filter, 9879f93ac8dSLABBE Corentin .flow_ctrl = sun8i_dwmac_flow_ctrl, 9889f93ac8dSLABBE Corentin .set_umac_addr = sun8i_dwmac_set_umac_addr, 9899f93ac8dSLABBE Corentin .get_umac_addr = sun8i_dwmac_get_umac_addr, 9909f93ac8dSLABBE Corentin }; 9919f93ac8dSLABBE Corentin 9929f93ac8dSLABBE Corentin static struct mac_device_info *sun8i_dwmac_setup(void *ppriv) 9939f93ac8dSLABBE Corentin { 9949f93ac8dSLABBE Corentin struct mac_device_info *mac; 9959f93ac8dSLABBE Corentin struct stmmac_priv *priv = ppriv; 9969f93ac8dSLABBE Corentin int ret; 9979f93ac8dSLABBE Corentin 9989f93ac8dSLABBE Corentin mac = devm_kzalloc(priv->device, sizeof(*mac), GFP_KERNEL); 9999f93ac8dSLABBE Corentin if (!mac) 10009f93ac8dSLABBE Corentin return NULL; 10019f93ac8dSLABBE Corentin 1002634db83bSCorentin Labbe ret = sun8i_dwmac_set_syscon(priv); 10039f93ac8dSLABBE Corentin if (ret) 10049f93ac8dSLABBE Corentin return NULL; 10059f93ac8dSLABBE Corentin 10069f93ac8dSLABBE Corentin mac->pcsr = priv->ioaddr; 10079f93ac8dSLABBE Corentin mac->mac = &sun8i_dwmac_ops; 10089f93ac8dSLABBE Corentin mac->dma = &sun8i_dwmac_dma_ops; 10099f93ac8dSLABBE Corentin 10109f93ac8dSLABBE Corentin /* The loopback bit seems to be re-set when link change 10119f93ac8dSLABBE Corentin * Simply mask it each time 10129f93ac8dSLABBE Corentin * Speed 10/100/1000 are set in BIT(2)/BIT(3) 10139f93ac8dSLABBE Corentin */ 10149f93ac8dSLABBE Corentin mac->link.speed_mask = GENMASK(3, 2) | EMAC_LOOPBACK; 10159f93ac8dSLABBE Corentin mac->link.speed10 = EMAC_SPEED_10; 10169f93ac8dSLABBE Corentin mac->link.speed100 = EMAC_SPEED_100; 10179f93ac8dSLABBE Corentin mac->link.speed1000 = EMAC_SPEED_1000; 10189f93ac8dSLABBE Corentin mac->link.duplex = EMAC_DUPLEX_FULL; 10199f93ac8dSLABBE Corentin mac->mii.addr = EMAC_MDIO_CMD; 10209f93ac8dSLABBE Corentin mac->mii.data = EMAC_MDIO_DATA; 10219f93ac8dSLABBE Corentin mac->mii.reg_shift = 4; 10229f93ac8dSLABBE Corentin mac->mii.reg_mask = GENMASK(8, 4); 10239f93ac8dSLABBE Corentin mac->mii.addr_shift = 12; 10249f93ac8dSLABBE Corentin mac->mii.addr_mask = GENMASK(16, 12); 10259f93ac8dSLABBE Corentin mac->mii.clk_csr_shift = 20; 10269f93ac8dSLABBE Corentin mac->mii.clk_csr_mask = GENMASK(22, 20); 10279f93ac8dSLABBE Corentin mac->unicast_filter_entries = 8; 10289f93ac8dSLABBE Corentin 10299f93ac8dSLABBE Corentin /* Synopsys Id is not available */ 10309f93ac8dSLABBE Corentin priv->synopsys_id = 0; 10319f93ac8dSLABBE Corentin 10329f93ac8dSLABBE Corentin return mac; 10339f93ac8dSLABBE Corentin } 10349f93ac8dSLABBE Corentin 103549a06caeSChen-Yu Tsai static struct regmap *sun8i_dwmac_get_syscon_from_dev(struct device_node *node) 103649a06caeSChen-Yu Tsai { 103749a06caeSChen-Yu Tsai struct device_node *syscon_node; 103849a06caeSChen-Yu Tsai struct platform_device *syscon_pdev; 103949a06caeSChen-Yu Tsai struct regmap *regmap = NULL; 104049a06caeSChen-Yu Tsai 104149a06caeSChen-Yu Tsai syscon_node = of_parse_phandle(node, "syscon", 0); 104249a06caeSChen-Yu Tsai if (!syscon_node) 104349a06caeSChen-Yu Tsai return ERR_PTR(-ENODEV); 104449a06caeSChen-Yu Tsai 104549a06caeSChen-Yu Tsai syscon_pdev = of_find_device_by_node(syscon_node); 104649a06caeSChen-Yu Tsai if (!syscon_pdev) { 104749a06caeSChen-Yu Tsai /* platform device might not be probed yet */ 104849a06caeSChen-Yu Tsai regmap = ERR_PTR(-EPROBE_DEFER); 104949a06caeSChen-Yu Tsai goto out_put_node; 105049a06caeSChen-Yu Tsai } 105149a06caeSChen-Yu Tsai 105249a06caeSChen-Yu Tsai /* If no regmap is found then the other device driver is at fault */ 105349a06caeSChen-Yu Tsai regmap = dev_get_regmap(&syscon_pdev->dev, NULL); 105449a06caeSChen-Yu Tsai if (!regmap) 105549a06caeSChen-Yu Tsai regmap = ERR_PTR(-EINVAL); 105649a06caeSChen-Yu Tsai 105749a06caeSChen-Yu Tsai platform_device_put(syscon_pdev); 105849a06caeSChen-Yu Tsai out_put_node: 105949a06caeSChen-Yu Tsai of_node_put(syscon_node); 106049a06caeSChen-Yu Tsai return regmap; 106149a06caeSChen-Yu Tsai } 106249a06caeSChen-Yu Tsai 10639f93ac8dSLABBE Corentin static int sun8i_dwmac_probe(struct platform_device *pdev) 10649f93ac8dSLABBE Corentin { 10659f93ac8dSLABBE Corentin struct plat_stmmacenet_data *plat_dat; 10669f93ac8dSLABBE Corentin struct stmmac_resources stmmac_res; 10679f93ac8dSLABBE Corentin struct sunxi_priv_data *gmac; 10689f93ac8dSLABBE Corentin struct device *dev = &pdev->dev; 10699f93ac8dSLABBE Corentin int ret; 1070634db83bSCorentin Labbe struct stmmac_priv *priv; 1071634db83bSCorentin Labbe struct net_device *ndev; 107225ae15fbSChen-Yu Tsai struct regmap *regmap; 10739f93ac8dSLABBE Corentin 10749f93ac8dSLABBE Corentin ret = stmmac_get_platform_resources(pdev, &stmmac_res); 10759f93ac8dSLABBE Corentin if (ret) 10769f93ac8dSLABBE Corentin return ret; 10779f93ac8dSLABBE Corentin 10789f93ac8dSLABBE Corentin plat_dat = stmmac_probe_config_dt(pdev, &stmmac_res.mac); 10799f93ac8dSLABBE Corentin if (IS_ERR(plat_dat)) 10809f93ac8dSLABBE Corentin return PTR_ERR(plat_dat); 10819f93ac8dSLABBE Corentin 10829f93ac8dSLABBE Corentin gmac = devm_kzalloc(dev, sizeof(*gmac), GFP_KERNEL); 10839f93ac8dSLABBE Corentin if (!gmac) 10849f93ac8dSLABBE Corentin return -ENOMEM; 10859f93ac8dSLABBE Corentin 10869f93ac8dSLABBE Corentin gmac->variant = of_device_get_match_data(&pdev->dev); 10879f93ac8dSLABBE Corentin if (!gmac->variant) { 10889f93ac8dSLABBE Corentin dev_err(&pdev->dev, "Missing dwmac-sun8i variant\n"); 10899f93ac8dSLABBE Corentin return -EINVAL; 10909f93ac8dSLABBE Corentin } 10919f93ac8dSLABBE Corentin 10929f93ac8dSLABBE Corentin gmac->tx_clk = devm_clk_get(dev, "stmmaceth"); 10939f93ac8dSLABBE Corentin if (IS_ERR(gmac->tx_clk)) { 10949f93ac8dSLABBE Corentin dev_err(dev, "Could not get TX clock\n"); 10959f93ac8dSLABBE Corentin return PTR_ERR(gmac->tx_clk); 10969f93ac8dSLABBE Corentin } 10979f93ac8dSLABBE Corentin 10989f93ac8dSLABBE Corentin /* Optional regulator for PHY */ 10999f93ac8dSLABBE Corentin gmac->regulator = devm_regulator_get_optional(dev, "phy"); 11009f93ac8dSLABBE Corentin if (IS_ERR(gmac->regulator)) { 11019f93ac8dSLABBE Corentin if (PTR_ERR(gmac->regulator) == -EPROBE_DEFER) 11029f93ac8dSLABBE Corentin return -EPROBE_DEFER; 11039f93ac8dSLABBE Corentin dev_info(dev, "No regulator found\n"); 11049f93ac8dSLABBE Corentin gmac->regulator = NULL; 11059f93ac8dSLABBE Corentin } 11069f93ac8dSLABBE Corentin 110749a06caeSChen-Yu Tsai /* The "GMAC clock control" register might be located in the 110849a06caeSChen-Yu Tsai * CCU address range (on the R40), or the system control address 110949a06caeSChen-Yu Tsai * range (on most other sun8i and later SoCs). 111049a06caeSChen-Yu Tsai * 111149a06caeSChen-Yu Tsai * The former controls most if not all clocks in the SoC. The 111249a06caeSChen-Yu Tsai * latter has an SoC identification register, and on some SoCs, 111349a06caeSChen-Yu Tsai * controls to map device specific SRAM to either the intended 111449a06caeSChen-Yu Tsai * peripheral, or the CPU address space. 111549a06caeSChen-Yu Tsai * 111649a06caeSChen-Yu Tsai * In either case, there should be a coordinated and restricted 111749a06caeSChen-Yu Tsai * method of accessing the register needed here. This is done by 111849a06caeSChen-Yu Tsai * having the device export a custom regmap, instead of a generic 111949a06caeSChen-Yu Tsai * syscon, which grants all access to all registers. 112049a06caeSChen-Yu Tsai * 112149a06caeSChen-Yu Tsai * To support old device trees, we fall back to using the syscon 112249a06caeSChen-Yu Tsai * interface if possible. 112349a06caeSChen-Yu Tsai */ 112449a06caeSChen-Yu Tsai regmap = sun8i_dwmac_get_syscon_from_dev(pdev->dev.of_node); 112549a06caeSChen-Yu Tsai if (IS_ERR(regmap)) 112649a06caeSChen-Yu Tsai regmap = syscon_regmap_lookup_by_phandle(pdev->dev.of_node, 112749a06caeSChen-Yu Tsai "syscon"); 112825ae15fbSChen-Yu Tsai if (IS_ERR(regmap)) { 112925ae15fbSChen-Yu Tsai ret = PTR_ERR(regmap); 11309f93ac8dSLABBE Corentin dev_err(&pdev->dev, "Unable to map syscon: %d\n", ret); 11319f93ac8dSLABBE Corentin return ret; 11329f93ac8dSLABBE Corentin } 11339f93ac8dSLABBE Corentin 113425ae15fbSChen-Yu Tsai gmac->regmap_field = devm_regmap_field_alloc(dev, regmap, 113525ae15fbSChen-Yu Tsai *gmac->variant->syscon_field); 113625ae15fbSChen-Yu Tsai if (IS_ERR(gmac->regmap_field)) { 113725ae15fbSChen-Yu Tsai ret = PTR_ERR(gmac->regmap_field); 113825ae15fbSChen-Yu Tsai dev_err(dev, "Unable to map syscon register: %d\n", ret); 113925ae15fbSChen-Yu Tsai return ret; 114025ae15fbSChen-Yu Tsai } 114125ae15fbSChen-Yu Tsai 11429f93ac8dSLABBE Corentin plat_dat->interface = of_get_phy_mode(dev->of_node); 11439f93ac8dSLABBE Corentin 11449f93ac8dSLABBE Corentin /* platform data specifying hardware features and callbacks. 11459f93ac8dSLABBE Corentin * hardware features were copied from Allwinner drivers. 11469f93ac8dSLABBE Corentin */ 11479f93ac8dSLABBE Corentin plat_dat->rx_coe = STMMAC_RX_COE_TYPE2; 11489f93ac8dSLABBE Corentin plat_dat->tx_coe = 1; 11499f93ac8dSLABBE Corentin plat_dat->has_sun8i = true; 11509f93ac8dSLABBE Corentin plat_dat->bsp_priv = gmac; 11519f93ac8dSLABBE Corentin plat_dat->init = sun8i_dwmac_init; 11529f93ac8dSLABBE Corentin plat_dat->exit = sun8i_dwmac_exit; 11539f93ac8dSLABBE Corentin plat_dat->setup = sun8i_dwmac_setup; 11549f93ac8dSLABBE Corentin 11559f93ac8dSLABBE Corentin ret = sun8i_dwmac_init(pdev, plat_dat->bsp_priv); 11569f93ac8dSLABBE Corentin if (ret) 11579f93ac8dSLABBE Corentin return ret; 11589f93ac8dSLABBE Corentin 11599f93ac8dSLABBE Corentin ret = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res); 11609f93ac8dSLABBE Corentin if (ret) 1161634db83bSCorentin Labbe goto dwmac_exit; 11629f93ac8dSLABBE Corentin 1163634db83bSCorentin Labbe ndev = dev_get_drvdata(&pdev->dev); 1164634db83bSCorentin Labbe priv = netdev_priv(ndev); 1165634db83bSCorentin Labbe /* The mux must be registered after parent MDIO 1166634db83bSCorentin Labbe * so after stmmac_dvr_probe() 1167634db83bSCorentin Labbe */ 1168634db83bSCorentin Labbe if (gmac->variant->soc_has_internal_phy) { 1169634db83bSCorentin Labbe ret = get_ephy_nodes(priv); 1170634db83bSCorentin Labbe if (ret) 1171634db83bSCorentin Labbe goto dwmac_exit; 1172634db83bSCorentin Labbe ret = sun8i_dwmac_register_mdio_mux(priv); 1173634db83bSCorentin Labbe if (ret) { 1174634db83bSCorentin Labbe dev_err(&pdev->dev, "Failed to register mux\n"); 1175634db83bSCorentin Labbe goto dwmac_mux; 1176634db83bSCorentin Labbe } 1177634db83bSCorentin Labbe } else { 1178634db83bSCorentin Labbe ret = sun8i_dwmac_reset(priv); 1179634db83bSCorentin Labbe if (ret) 1180634db83bSCorentin Labbe goto dwmac_exit; 1181634db83bSCorentin Labbe } 1182634db83bSCorentin Labbe 1183634db83bSCorentin Labbe return ret; 1184634db83bSCorentin Labbe dwmac_mux: 1185634db83bSCorentin Labbe sun8i_dwmac_unset_syscon(gmac); 1186634db83bSCorentin Labbe dwmac_exit: 1187634db83bSCorentin Labbe sun8i_dwmac_exit(pdev, plat_dat->bsp_priv); 11889f93ac8dSLABBE Corentin return ret; 11899f93ac8dSLABBE Corentin } 11909f93ac8dSLABBE Corentin 11919f93ac8dSLABBE Corentin static const struct of_device_id sun8i_dwmac_match[] = { 1192a8ff8ccbSCorentin Labbe { .compatible = "allwinner,sun8i-h3-emac", 1193a8ff8ccbSCorentin Labbe .data = &emac_variant_h3 }, 1194a8ff8ccbSCorentin Labbe { .compatible = "allwinner,sun8i-v3s-emac", 1195a8ff8ccbSCorentin Labbe .data = &emac_variant_v3s }, 1196a8ff8ccbSCorentin Labbe { .compatible = "allwinner,sun8i-a83t-emac", 1197a8ff8ccbSCorentin Labbe .data = &emac_variant_a83t }, 11989bf5085aSChen-Yu Tsai { .compatible = "allwinner,sun8i-r40-gmac", 11999bf5085aSChen-Yu Tsai .data = &emac_variant_r40 }, 1200a8ff8ccbSCorentin Labbe { .compatible = "allwinner,sun50i-a64-emac", 1201a8ff8ccbSCorentin Labbe .data = &emac_variant_a64 }, 12029f93ac8dSLABBE Corentin { } 12039f93ac8dSLABBE Corentin }; 12049f93ac8dSLABBE Corentin MODULE_DEVICE_TABLE(of, sun8i_dwmac_match); 12059f93ac8dSLABBE Corentin 12069f93ac8dSLABBE Corentin static struct platform_driver sun8i_dwmac_driver = { 12079f93ac8dSLABBE Corentin .probe = sun8i_dwmac_probe, 12089f93ac8dSLABBE Corentin .remove = stmmac_pltfr_remove, 12099f93ac8dSLABBE Corentin .driver = { 12109f93ac8dSLABBE Corentin .name = "dwmac-sun8i", 12119f93ac8dSLABBE Corentin .pm = &stmmac_pltfr_pm_ops, 12129f93ac8dSLABBE Corentin .of_match_table = sun8i_dwmac_match, 12139f93ac8dSLABBE Corentin }, 12149f93ac8dSLABBE Corentin }; 12159f93ac8dSLABBE Corentin module_platform_driver(sun8i_dwmac_driver); 12169f93ac8dSLABBE Corentin 12179f93ac8dSLABBE Corentin MODULE_AUTHOR("Corentin Labbe <clabbe.montjoie@gmail.com>"); 12189f93ac8dSLABBE Corentin MODULE_DESCRIPTION("Allwinner sun8i DWMAC specific glue layer"); 12199f93ac8dSLABBE Corentin MODULE_LICENSE("GPL"); 1220