1b1c17215SMathieu Olivari /*
2b1c17215SMathieu Olivari * Qualcomm Atheros IPQ806x GMAC glue layer
3b1c17215SMathieu Olivari *
4b1c17215SMathieu Olivari * Copyright (C) 2015 The Linux Foundation
5b1c17215SMathieu Olivari *
6b1c17215SMathieu Olivari * Permission to use, copy, modify, and/or distribute this software for any
7b1c17215SMathieu Olivari * purpose with or without fee is hereby granted, provided that the above
8b1c17215SMathieu Olivari * copyright notice and this permission notice appear in all copies.
9b1c17215SMathieu Olivari *
10b1c17215SMathieu Olivari * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11b1c17215SMathieu Olivari * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12b1c17215SMathieu Olivari * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13b1c17215SMathieu Olivari * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14b1c17215SMathieu Olivari * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15b1c17215SMathieu Olivari * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16b1c17215SMathieu Olivari * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17b1c17215SMathieu Olivari */
18b1c17215SMathieu Olivari
19b1c17215SMathieu Olivari #include <linux/device.h>
20b1c17215SMathieu Olivari #include <linux/platform_device.h>
21b1c17215SMathieu Olivari #include <linux/phy.h>
22b1c17215SMathieu Olivari #include <linux/regmap.h>
23b1c17215SMathieu Olivari #include <linux/clk.h>
24b1c17215SMathieu Olivari #include <linux/reset.h>
25b1c17215SMathieu Olivari #include <linux/of_net.h>
26b1c17215SMathieu Olivari #include <linux/mfd/syscon.h>
27b1c17215SMathieu Olivari #include <linux/stmmac.h>
28b1c17215SMathieu Olivari #include <linux/of_mdio.h>
29b1c17215SMathieu Olivari #include <linux/module.h>
309ec092d2SChristian 'Ansuel' Marangi #include <linux/sys_soc.h>
319ec092d2SChristian 'Ansuel' Marangi #include <linux/bitfield.h>
32b1c17215SMathieu Olivari
33b1c17215SMathieu Olivari #include "stmmac_platform.h"
34b1c17215SMathieu Olivari
35b1c17215SMathieu Olivari #define NSS_COMMON_CLK_GATE 0x8
36b1c17215SMathieu Olivari #define NSS_COMMON_CLK_GATE_PTP_EN(x) BIT(0x10 + x)
37b1c17215SMathieu Olivari #define NSS_COMMON_CLK_GATE_RGMII_RX_EN(x) BIT(0x9 + (x * 2))
38b1c17215SMathieu Olivari #define NSS_COMMON_CLK_GATE_RGMII_TX_EN(x) BIT(0x8 + (x * 2))
39b1c17215SMathieu Olivari #define NSS_COMMON_CLK_GATE_GMII_RX_EN(x) BIT(0x4 + x)
40b1c17215SMathieu Olivari #define NSS_COMMON_CLK_GATE_GMII_TX_EN(x) BIT(0x0 + x)
41b1c17215SMathieu Olivari
42b1c17215SMathieu Olivari #define NSS_COMMON_CLK_DIV0 0xC
43b1c17215SMathieu Olivari #define NSS_COMMON_CLK_DIV_OFFSET(x) (x * 8)
44b1c17215SMathieu Olivari #define NSS_COMMON_CLK_DIV_MASK 0x7f
45b1c17215SMathieu Olivari
46b1c17215SMathieu Olivari #define NSS_COMMON_CLK_SRC_CTRL 0x14
474f7eb70fSMathieu Olivari #define NSS_COMMON_CLK_SRC_CTRL_OFFSET(x) (x)
48b1c17215SMathieu Olivari /* Mode is coded on 1 bit but is different depending on the MAC ID:
49b1c17215SMathieu Olivari * MAC0: QSGMII=0 RGMII=1
50b1c17215SMathieu Olivari * MAC1: QSGMII=0 SGMII=0 RGMII=1
51b1c17215SMathieu Olivari * MAC2 & MAC3: QSGMII=0 SGMII=1
52b1c17215SMathieu Olivari */
53b1c17215SMathieu Olivari #define NSS_COMMON_CLK_SRC_CTRL_RGMII(x) 1
54b1c17215SMathieu Olivari #define NSS_COMMON_CLK_SRC_CTRL_SGMII(x) ((x >= 2) ? 1 : 0)
55b1c17215SMathieu Olivari
56b1c17215SMathieu Olivari #define NSS_COMMON_GMAC_CTL(x) (0x30 + (x * 4))
57b1c17215SMathieu Olivari #define NSS_COMMON_GMAC_CTL_CSYS_REQ BIT(19)
58b1c17215SMathieu Olivari #define NSS_COMMON_GMAC_CTL_PHY_IFACE_SEL BIT(16)
59b1c17215SMathieu Olivari #define NSS_COMMON_GMAC_CTL_IFG_LIMIT_OFFSET 8
60b1c17215SMathieu Olivari #define NSS_COMMON_GMAC_CTL_IFG_OFFSET 0
61b1c17215SMathieu Olivari
62b1c17215SMathieu Olivari #define NSS_COMMON_CLK_DIV_RGMII_1000 1
63b1c17215SMathieu Olivari #define NSS_COMMON_CLK_DIV_RGMII_100 9
64b1c17215SMathieu Olivari #define NSS_COMMON_CLK_DIV_RGMII_10 99
65b1c17215SMathieu Olivari #define NSS_COMMON_CLK_DIV_SGMII_1000 0
66b1c17215SMathieu Olivari #define NSS_COMMON_CLK_DIV_SGMII_100 4
67b1c17215SMathieu Olivari #define NSS_COMMON_CLK_DIV_SGMII_10 49
68b1c17215SMathieu Olivari
698bca4589SChristian 'Ansuel' Marangi #define QSGMII_PCS_ALL_CH_CTL 0x80
708bca4589SChristian 'Ansuel' Marangi #define QSGMII_PCS_CH_SPEED_FORCE BIT(1)
718bca4589SChristian 'Ansuel' Marangi #define QSGMII_PCS_CH_SPEED_10 0x0
728bca4589SChristian 'Ansuel' Marangi #define QSGMII_PCS_CH_SPEED_100 BIT(2)
738bca4589SChristian 'Ansuel' Marangi #define QSGMII_PCS_CH_SPEED_1000 BIT(3)
748bca4589SChristian 'Ansuel' Marangi #define QSGMII_PCS_CH_SPEED_MASK (QSGMII_PCS_CH_SPEED_FORCE | \
758bca4589SChristian 'Ansuel' Marangi QSGMII_PCS_CH_SPEED_10 | \
768bca4589SChristian 'Ansuel' Marangi QSGMII_PCS_CH_SPEED_100 | \
778bca4589SChristian 'Ansuel' Marangi QSGMII_PCS_CH_SPEED_1000)
788bca4589SChristian 'Ansuel' Marangi #define QSGMII_PCS_CH_SPEED_SHIFT(x) ((x) * 4)
798bca4589SChristian 'Ansuel' Marangi
80b1c17215SMathieu Olivari #define QSGMII_PCS_CAL_LCKDT_CTL 0x120
81b1c17215SMathieu Olivari #define QSGMII_PCS_CAL_LCKDT_CTL_RST BIT(19)
82b1c17215SMathieu Olivari
83b1c17215SMathieu Olivari /* Only GMAC1/2/3 support SGMII and their CTL register are not contiguous */
84b1c17215SMathieu Olivari #define QSGMII_PHY_SGMII_CTL(x) ((x == 1) ? 0x134 : \
85b1c17215SMathieu Olivari (0x13c + (4 * (x - 2))))
86b1c17215SMathieu Olivari #define QSGMII_PHY_CDR_EN BIT(0)
87b1c17215SMathieu Olivari #define QSGMII_PHY_RX_FRONT_EN BIT(1)
88b1c17215SMathieu Olivari #define QSGMII_PHY_RX_SIGNAL_DETECT_EN BIT(2)
89b1c17215SMathieu Olivari #define QSGMII_PHY_TX_DRIVER_EN BIT(3)
90b1c17215SMathieu Olivari #define QSGMII_PHY_QSGMII_EN BIT(7)
919ec092d2SChristian 'Ansuel' Marangi #define QSGMII_PHY_DEEMPHASIS_LVL_MASK GENMASK(11, 10)
929ec092d2SChristian 'Ansuel' Marangi #define QSGMII_PHY_DEEMPHASIS_LVL(x) FIELD_PREP(QSGMII_PHY_DEEMPHASIS_LVL_MASK, (x))
939ec092d2SChristian 'Ansuel' Marangi #define QSGMII_PHY_PHASE_LOOP_GAIN_MASK GENMASK(14, 12)
949ec092d2SChristian 'Ansuel' Marangi #define QSGMII_PHY_PHASE_LOOP_GAIN(x) FIELD_PREP(QSGMII_PHY_PHASE_LOOP_GAIN_MASK, (x))
959ec092d2SChristian 'Ansuel' Marangi #define QSGMII_PHY_RX_DC_BIAS_MASK GENMASK(19, 18)
969ec092d2SChristian 'Ansuel' Marangi #define QSGMII_PHY_RX_DC_BIAS(x) FIELD_PREP(QSGMII_PHY_RX_DC_BIAS_MASK, (x))
979ec092d2SChristian 'Ansuel' Marangi #define QSGMII_PHY_RX_INPUT_EQU_MASK GENMASK(21, 20)
989ec092d2SChristian 'Ansuel' Marangi #define QSGMII_PHY_RX_INPUT_EQU(x) FIELD_PREP(QSGMII_PHY_RX_INPUT_EQU_MASK, (x))
999ec092d2SChristian 'Ansuel' Marangi #define QSGMII_PHY_CDR_PI_SLEW_MASK GENMASK(23, 22)
1009ec092d2SChristian 'Ansuel' Marangi #define QSGMII_PHY_CDR_PI_SLEW(x) FIELD_PREP(QSGMII_PHY_CDR_PI_SLEW_MASK, (x))
1019ec092d2SChristian 'Ansuel' Marangi #define QSGMII_PHY_TX_SLEW_MASK GENMASK(27, 26)
1029ec092d2SChristian 'Ansuel' Marangi #define QSGMII_PHY_TX_SLEW(x) FIELD_PREP(QSGMII_PHY_TX_SLEW_MASK, (x))
1039ec092d2SChristian 'Ansuel' Marangi #define QSGMII_PHY_TX_DRV_AMP_MASK GENMASK(31, 28)
1049ec092d2SChristian 'Ansuel' Marangi #define QSGMII_PHY_TX_DRV_AMP(x) FIELD_PREP(QSGMII_PHY_TX_DRV_AMP_MASK, (x))
105b1c17215SMathieu Olivari
106b1c17215SMathieu Olivari struct ipq806x_gmac {
107b1c17215SMathieu Olivari struct platform_device *pdev;
108b1c17215SMathieu Olivari struct regmap *nss_common;
109b1c17215SMathieu Olivari struct regmap *qsgmii_csr;
110b1c17215SMathieu Olivari uint32_t id;
111b1c17215SMathieu Olivari struct clk *core_clk;
112b1c17215SMathieu Olivari phy_interface_t phy_mode;
113b1c17215SMathieu Olivari };
114b1c17215SMathieu Olivari
get_clk_div_sgmii(struct ipq806x_gmac * gmac,unsigned int speed)115b1c17215SMathieu Olivari static int get_clk_div_sgmii(struct ipq806x_gmac *gmac, unsigned int speed)
116b1c17215SMathieu Olivari {
117b1c17215SMathieu Olivari struct device *dev = &gmac->pdev->dev;
118b1c17215SMathieu Olivari int div;
119b1c17215SMathieu Olivari
120b1c17215SMathieu Olivari switch (speed) {
121b1c17215SMathieu Olivari case SPEED_1000:
122b1c17215SMathieu Olivari div = NSS_COMMON_CLK_DIV_SGMII_1000;
123b1c17215SMathieu Olivari break;
124b1c17215SMathieu Olivari
125b1c17215SMathieu Olivari case SPEED_100:
126b1c17215SMathieu Olivari div = NSS_COMMON_CLK_DIV_SGMII_100;
127b1c17215SMathieu Olivari break;
128b1c17215SMathieu Olivari
129b1c17215SMathieu Olivari case SPEED_10:
130b1c17215SMathieu Olivari div = NSS_COMMON_CLK_DIV_SGMII_10;
131b1c17215SMathieu Olivari break;
132b1c17215SMathieu Olivari
133b1c17215SMathieu Olivari default:
134b1c17215SMathieu Olivari dev_err(dev, "Speed %dMbps not supported in SGMII\n", speed);
135b1c17215SMathieu Olivari return -EINVAL;
136b1c17215SMathieu Olivari }
137b1c17215SMathieu Olivari
138b1c17215SMathieu Olivari return div;
139b1c17215SMathieu Olivari }
140b1c17215SMathieu Olivari
get_clk_div_rgmii(struct ipq806x_gmac * gmac,unsigned int speed)141b1c17215SMathieu Olivari static int get_clk_div_rgmii(struct ipq806x_gmac *gmac, unsigned int speed)
142b1c17215SMathieu Olivari {
143b1c17215SMathieu Olivari struct device *dev = &gmac->pdev->dev;
144b1c17215SMathieu Olivari int div;
145b1c17215SMathieu Olivari
146b1c17215SMathieu Olivari switch (speed) {
147b1c17215SMathieu Olivari case SPEED_1000:
148b1c17215SMathieu Olivari div = NSS_COMMON_CLK_DIV_RGMII_1000;
149b1c17215SMathieu Olivari break;
150b1c17215SMathieu Olivari
151b1c17215SMathieu Olivari case SPEED_100:
152b1c17215SMathieu Olivari div = NSS_COMMON_CLK_DIV_RGMII_100;
153b1c17215SMathieu Olivari break;
154b1c17215SMathieu Olivari
155b1c17215SMathieu Olivari case SPEED_10:
156b1c17215SMathieu Olivari div = NSS_COMMON_CLK_DIV_RGMII_10;
157b1c17215SMathieu Olivari break;
158b1c17215SMathieu Olivari
159b1c17215SMathieu Olivari default:
160b1c17215SMathieu Olivari dev_err(dev, "Speed %dMbps not supported in RGMII\n", speed);
161b1c17215SMathieu Olivari return -EINVAL;
162b1c17215SMathieu Olivari }
163b1c17215SMathieu Olivari
164b1c17215SMathieu Olivari return div;
165b1c17215SMathieu Olivari }
166b1c17215SMathieu Olivari
ipq806x_gmac_set_speed(struct ipq806x_gmac * gmac,unsigned int speed)167b1c17215SMathieu Olivari static int ipq806x_gmac_set_speed(struct ipq806x_gmac *gmac, unsigned int speed)
168b1c17215SMathieu Olivari {
169b1c17215SMathieu Olivari uint32_t clk_bits, val;
170b1c17215SMathieu Olivari int div;
171b1c17215SMathieu Olivari
172b1c17215SMathieu Olivari switch (gmac->phy_mode) {
173b1c17215SMathieu Olivari case PHY_INTERFACE_MODE_RGMII:
174b1c17215SMathieu Olivari div = get_clk_div_rgmii(gmac, speed);
175b1c17215SMathieu Olivari clk_bits = NSS_COMMON_CLK_GATE_RGMII_RX_EN(gmac->id) |
176b1c17215SMathieu Olivari NSS_COMMON_CLK_GATE_RGMII_TX_EN(gmac->id);
177b1c17215SMathieu Olivari break;
178b1c17215SMathieu Olivari
179b1c17215SMathieu Olivari case PHY_INTERFACE_MODE_SGMII:
180b1c17215SMathieu Olivari div = get_clk_div_sgmii(gmac, speed);
181b1c17215SMathieu Olivari clk_bits = NSS_COMMON_CLK_GATE_GMII_RX_EN(gmac->id) |
182b1c17215SMathieu Olivari NSS_COMMON_CLK_GATE_GMII_TX_EN(gmac->id);
183b1c17215SMathieu Olivari break;
184b1c17215SMathieu Olivari
185b1c17215SMathieu Olivari default:
186b1c17215SMathieu Olivari dev_err(&gmac->pdev->dev, "Unsupported PHY mode: \"%s\"\n",
187b1c17215SMathieu Olivari phy_modes(gmac->phy_mode));
188b1c17215SMathieu Olivari return -EINVAL;
189b1c17215SMathieu Olivari }
190b1c17215SMathieu Olivari
191b1c17215SMathieu Olivari /* Disable the clocks */
192b1c17215SMathieu Olivari regmap_read(gmac->nss_common, NSS_COMMON_CLK_GATE, &val);
193b1c17215SMathieu Olivari val &= ~clk_bits;
194b1c17215SMathieu Olivari regmap_write(gmac->nss_common, NSS_COMMON_CLK_GATE, val);
195b1c17215SMathieu Olivari
196b1c17215SMathieu Olivari /* Set the divider */
197b1c17215SMathieu Olivari regmap_read(gmac->nss_common, NSS_COMMON_CLK_DIV0, &val);
198b1c17215SMathieu Olivari val &= ~(NSS_COMMON_CLK_DIV_MASK
199b1c17215SMathieu Olivari << NSS_COMMON_CLK_DIV_OFFSET(gmac->id));
200b1c17215SMathieu Olivari val |= div << NSS_COMMON_CLK_DIV_OFFSET(gmac->id);
201b1c17215SMathieu Olivari regmap_write(gmac->nss_common, NSS_COMMON_CLK_DIV0, val);
202b1c17215SMathieu Olivari
203b1c17215SMathieu Olivari /* Enable the clock back */
204b1c17215SMathieu Olivari regmap_read(gmac->nss_common, NSS_COMMON_CLK_GATE, &val);
205b1c17215SMathieu Olivari val |= clk_bits;
206b1c17215SMathieu Olivari regmap_write(gmac->nss_common, NSS_COMMON_CLK_GATE, val);
207b1c17215SMathieu Olivari
208b1c17215SMathieu Olivari return 0;
209b1c17215SMathieu Olivari }
210b1c17215SMathieu Olivari
ipq806x_gmac_of_parse(struct ipq806x_gmac * gmac)211ead87637SStephen Boyd static int ipq806x_gmac_of_parse(struct ipq806x_gmac *gmac)
212b1c17215SMathieu Olivari {
213b1c17215SMathieu Olivari struct device *dev = &gmac->pdev->dev;
2140c65b2b9SAndrew Lunn int ret;
215b1c17215SMathieu Olivari
2160c65b2b9SAndrew Lunn ret = of_get_phy_mode(dev->of_node, &gmac->phy_mode);
2170c65b2b9SAndrew Lunn if (ret) {
218b1c17215SMathieu Olivari dev_err(dev, "missing phy mode property\n");
219ead87637SStephen Boyd return -EINVAL;
220b1c17215SMathieu Olivari }
221b1c17215SMathieu Olivari
222b1c17215SMathieu Olivari if (of_property_read_u32(dev->of_node, "qcom,id", &gmac->id) < 0) {
223b1c17215SMathieu Olivari dev_err(dev, "missing qcom id property\n");
224ead87637SStephen Boyd return -EINVAL;
225b1c17215SMathieu Olivari }
226b1c17215SMathieu Olivari
227b1c17215SMathieu Olivari /* The GMACs are called 1 to 4 in the documentation, but to simplify the
228b1c17215SMathieu Olivari * code and keep it consistent with the Linux convention, we'll number
229b1c17215SMathieu Olivari * them from 0 to 3 here.
230b1c17215SMathieu Olivari */
231c778c321SChristos Gkekas if (gmac->id > 3) {
232b1c17215SMathieu Olivari dev_err(dev, "invalid gmac id\n");
233ead87637SStephen Boyd return -EINVAL;
234b1c17215SMathieu Olivari }
235b1c17215SMathieu Olivari
236b1c17215SMathieu Olivari gmac->core_clk = devm_clk_get(dev, "stmmaceth");
237b1c17215SMathieu Olivari if (IS_ERR(gmac->core_clk)) {
238b1c17215SMathieu Olivari dev_err(dev, "missing stmmaceth clk property\n");
239ead87637SStephen Boyd return PTR_ERR(gmac->core_clk);
240b1c17215SMathieu Olivari }
241b1c17215SMathieu Olivari clk_set_rate(gmac->core_clk, 266000000);
242b1c17215SMathieu Olivari
243b1c17215SMathieu Olivari /* Setup the register map for the nss common registers */
244b1c17215SMathieu Olivari gmac->nss_common = syscon_regmap_lookup_by_phandle(dev->of_node,
245b1c17215SMathieu Olivari "qcom,nss-common");
246b1c17215SMathieu Olivari if (IS_ERR(gmac->nss_common)) {
247b1c17215SMathieu Olivari dev_err(dev, "missing nss-common node\n");
248ead87637SStephen Boyd return PTR_ERR(gmac->nss_common);
249b1c17215SMathieu Olivari }
250b1c17215SMathieu Olivari
251b1c17215SMathieu Olivari /* Setup the register map for the qsgmii csr registers */
252b1c17215SMathieu Olivari gmac->qsgmii_csr = syscon_regmap_lookup_by_phandle(dev->of_node,
253b1c17215SMathieu Olivari "qcom,qsgmii-csr");
254ead87637SStephen Boyd if (IS_ERR(gmac->qsgmii_csr))
255b1c17215SMathieu Olivari dev_err(dev, "missing qsgmii-csr node\n");
256b1c17215SMathieu Olivari
257ead87637SStephen Boyd return PTR_ERR_OR_ZERO(gmac->qsgmii_csr);
258b1c17215SMathieu Olivari }
259b1c17215SMathieu Olivari
ipq806x_gmac_fix_mac_speed(void * priv,unsigned int speed,unsigned int mode)260*1fc04a0bSShenwei Wang static void ipq806x_gmac_fix_mac_speed(void *priv, unsigned int speed, unsigned int mode)
261213088f6SJoachim Eastwood {
262213088f6SJoachim Eastwood struct ipq806x_gmac *gmac = priv;
263213088f6SJoachim Eastwood
264213088f6SJoachim Eastwood ipq806x_gmac_set_speed(gmac, speed);
265213088f6SJoachim Eastwood }
266213088f6SJoachim Eastwood
2678bca4589SChristian 'Ansuel' Marangi static int
ipq806x_gmac_configure_qsgmii_pcs_speed(struct ipq806x_gmac * gmac)2688bca4589SChristian 'Ansuel' Marangi ipq806x_gmac_configure_qsgmii_pcs_speed(struct ipq806x_gmac *gmac)
2698bca4589SChristian 'Ansuel' Marangi {
2708bca4589SChristian 'Ansuel' Marangi struct platform_device *pdev = gmac->pdev;
2718bca4589SChristian 'Ansuel' Marangi struct device *dev = &pdev->dev;
2728bca4589SChristian 'Ansuel' Marangi struct device_node *dn;
2738bca4589SChristian 'Ansuel' Marangi int link_speed;
2748bca4589SChristian 'Ansuel' Marangi int val = 0;
2758bca4589SChristian 'Ansuel' Marangi int ret;
2768bca4589SChristian 'Ansuel' Marangi
2778bca4589SChristian 'Ansuel' Marangi /* Some bootloader may apply wrong configuration and cause
2788bca4589SChristian 'Ansuel' Marangi * not functioning port. If fixed link is not set,
2798bca4589SChristian 'Ansuel' Marangi * reset the force speed bit.
2808bca4589SChristian 'Ansuel' Marangi */
2818bca4589SChristian 'Ansuel' Marangi if (!of_phy_is_fixed_link(pdev->dev.of_node))
2828bca4589SChristian 'Ansuel' Marangi goto write;
2838bca4589SChristian 'Ansuel' Marangi
2848bca4589SChristian 'Ansuel' Marangi dn = of_get_child_by_name(pdev->dev.of_node, "fixed-link");
2858bca4589SChristian 'Ansuel' Marangi ret = of_property_read_u32(dn, "speed", &link_speed);
2868bca4589SChristian 'Ansuel' Marangi of_node_put(dn);
2878bca4589SChristian 'Ansuel' Marangi if (ret) {
2888bca4589SChristian 'Ansuel' Marangi dev_err(dev, "found fixed-link node with no speed");
2898bca4589SChristian 'Ansuel' Marangi return ret;
2908bca4589SChristian 'Ansuel' Marangi }
2918bca4589SChristian 'Ansuel' Marangi
2928bca4589SChristian 'Ansuel' Marangi val = QSGMII_PCS_CH_SPEED_FORCE;
2938bca4589SChristian 'Ansuel' Marangi
2948bca4589SChristian 'Ansuel' Marangi switch (link_speed) {
2958bca4589SChristian 'Ansuel' Marangi case SPEED_1000:
2968bca4589SChristian 'Ansuel' Marangi val |= QSGMII_PCS_CH_SPEED_1000;
2978bca4589SChristian 'Ansuel' Marangi break;
2988bca4589SChristian 'Ansuel' Marangi case SPEED_100:
2998bca4589SChristian 'Ansuel' Marangi val |= QSGMII_PCS_CH_SPEED_100;
3008bca4589SChristian 'Ansuel' Marangi break;
3018bca4589SChristian 'Ansuel' Marangi case SPEED_10:
3028bca4589SChristian 'Ansuel' Marangi val |= QSGMII_PCS_CH_SPEED_10;
3038bca4589SChristian 'Ansuel' Marangi break;
3048bca4589SChristian 'Ansuel' Marangi }
3058bca4589SChristian 'Ansuel' Marangi
3068bca4589SChristian 'Ansuel' Marangi write:
3078bca4589SChristian 'Ansuel' Marangi regmap_update_bits(gmac->qsgmii_csr, QSGMII_PCS_ALL_CH_CTL,
3088bca4589SChristian 'Ansuel' Marangi QSGMII_PCS_CH_SPEED_MASK <<
3098bca4589SChristian 'Ansuel' Marangi QSGMII_PCS_CH_SPEED_SHIFT(gmac->id),
3108bca4589SChristian 'Ansuel' Marangi val <<
3118bca4589SChristian 'Ansuel' Marangi QSGMII_PCS_CH_SPEED_SHIFT(gmac->id));
3128bca4589SChristian 'Ansuel' Marangi
3138bca4589SChristian 'Ansuel' Marangi return 0;
3148bca4589SChristian 'Ansuel' Marangi }
3158bca4589SChristian 'Ansuel' Marangi
3169ec092d2SChristian 'Ansuel' Marangi static const struct soc_device_attribute ipq806x_gmac_soc_v1[] = {
3179ec092d2SChristian 'Ansuel' Marangi {
3189ec092d2SChristian 'Ansuel' Marangi .revision = "1.*",
3199ec092d2SChristian 'Ansuel' Marangi },
3209ec092d2SChristian 'Ansuel' Marangi {
3219ec092d2SChristian 'Ansuel' Marangi /* sentinel */
3229ec092d2SChristian 'Ansuel' Marangi }
3239ec092d2SChristian 'Ansuel' Marangi };
3249ec092d2SChristian 'Ansuel' Marangi
3259ec092d2SChristian 'Ansuel' Marangi static int
ipq806x_gmac_configure_qsgmii_params(struct ipq806x_gmac * gmac)3269ec092d2SChristian 'Ansuel' Marangi ipq806x_gmac_configure_qsgmii_params(struct ipq806x_gmac *gmac)
3279ec092d2SChristian 'Ansuel' Marangi {
3289ec092d2SChristian 'Ansuel' Marangi struct platform_device *pdev = gmac->pdev;
3299ec092d2SChristian 'Ansuel' Marangi const struct soc_device_attribute *soc;
3309ec092d2SChristian 'Ansuel' Marangi struct device *dev = &pdev->dev;
3319ec092d2SChristian 'Ansuel' Marangi u32 qsgmii_param;
3329ec092d2SChristian 'Ansuel' Marangi
3339ec092d2SChristian 'Ansuel' Marangi switch (gmac->id) {
3349ec092d2SChristian 'Ansuel' Marangi case 1:
3359ec092d2SChristian 'Ansuel' Marangi soc = soc_device_match(ipq806x_gmac_soc_v1);
3369ec092d2SChristian 'Ansuel' Marangi
3379ec092d2SChristian 'Ansuel' Marangi if (soc)
3389ec092d2SChristian 'Ansuel' Marangi qsgmii_param = QSGMII_PHY_TX_DRV_AMP(0xc) |
3399ec092d2SChristian 'Ansuel' Marangi QSGMII_PHY_TX_SLEW(0x2) |
3409ec092d2SChristian 'Ansuel' Marangi QSGMII_PHY_DEEMPHASIS_LVL(0x2);
3419ec092d2SChristian 'Ansuel' Marangi else
3429ec092d2SChristian 'Ansuel' Marangi qsgmii_param = QSGMII_PHY_TX_DRV_AMP(0xd) |
3439ec092d2SChristian 'Ansuel' Marangi QSGMII_PHY_TX_SLEW(0x0) |
3449ec092d2SChristian 'Ansuel' Marangi QSGMII_PHY_DEEMPHASIS_LVL(0x0);
3459ec092d2SChristian 'Ansuel' Marangi
3469ec092d2SChristian 'Ansuel' Marangi qsgmii_param |= QSGMII_PHY_RX_DC_BIAS(0x2);
3479ec092d2SChristian 'Ansuel' Marangi break;
3489ec092d2SChristian 'Ansuel' Marangi case 2:
3499ec092d2SChristian 'Ansuel' Marangi case 3:
3509ec092d2SChristian 'Ansuel' Marangi qsgmii_param = QSGMII_PHY_RX_DC_BIAS(0x3) |
3519ec092d2SChristian 'Ansuel' Marangi QSGMII_PHY_TX_DRV_AMP(0xc);
3529ec092d2SChristian 'Ansuel' Marangi break;
3539ec092d2SChristian 'Ansuel' Marangi default: /* gmac 0 can't be set in SGMII mode */
3549ec092d2SChristian 'Ansuel' Marangi dev_err(dev, "gmac id %d can't be in SGMII mode", gmac->id);
3559ec092d2SChristian 'Ansuel' Marangi return -EINVAL;
3569ec092d2SChristian 'Ansuel' Marangi }
3579ec092d2SChristian 'Ansuel' Marangi
3589ec092d2SChristian 'Ansuel' Marangi /* Common params across all gmac id */
3599ec092d2SChristian 'Ansuel' Marangi qsgmii_param |= QSGMII_PHY_CDR_EN |
3609ec092d2SChristian 'Ansuel' Marangi QSGMII_PHY_RX_FRONT_EN |
3619ec092d2SChristian 'Ansuel' Marangi QSGMII_PHY_RX_SIGNAL_DETECT_EN |
3629ec092d2SChristian 'Ansuel' Marangi QSGMII_PHY_TX_DRIVER_EN |
3639ec092d2SChristian 'Ansuel' Marangi QSGMII_PHY_QSGMII_EN |
3649ec092d2SChristian 'Ansuel' Marangi QSGMII_PHY_PHASE_LOOP_GAIN(0x4) |
3659ec092d2SChristian 'Ansuel' Marangi QSGMII_PHY_RX_INPUT_EQU(0x1) |
3669ec092d2SChristian 'Ansuel' Marangi QSGMII_PHY_CDR_PI_SLEW(0x2);
3679ec092d2SChristian 'Ansuel' Marangi
3689ec092d2SChristian 'Ansuel' Marangi regmap_write(gmac->qsgmii_csr, QSGMII_PHY_SGMII_CTL(gmac->id),
3699ec092d2SChristian 'Ansuel' Marangi qsgmii_param);
3709ec092d2SChristian 'Ansuel' Marangi
3719ec092d2SChristian 'Ansuel' Marangi return 0;
3729ec092d2SChristian 'Ansuel' Marangi }
3739ec092d2SChristian 'Ansuel' Marangi
ipq806x_gmac_probe(struct platform_device * pdev)3745ed1c04aSJoachim Eastwood static int ipq806x_gmac_probe(struct platform_device *pdev)
375b1c17215SMathieu Olivari {
3765ed1c04aSJoachim Eastwood struct plat_stmmacenet_data *plat_dat;
3775ed1c04aSJoachim Eastwood struct stmmac_resources stmmac_res;
378b1c17215SMathieu Olivari struct device *dev = &pdev->dev;
379b1c17215SMathieu Olivari struct ipq806x_gmac *gmac;
380b1c17215SMathieu Olivari int val;
381ead87637SStephen Boyd int err;
382b1c17215SMathieu Olivari
3835ed1c04aSJoachim Eastwood val = stmmac_get_platform_resources(pdev, &stmmac_res);
3845ed1c04aSJoachim Eastwood if (val)
3855ed1c04aSJoachim Eastwood return val;
3865ed1c04aSJoachim Eastwood
38783216e39SMichael Walle plat_dat = stmmac_probe_config_dt(pdev, stmmac_res.mac);
3885ed1c04aSJoachim Eastwood if (IS_ERR(plat_dat))
3895ed1c04aSJoachim Eastwood return PTR_ERR(plat_dat);
3905ed1c04aSJoachim Eastwood
391b1c17215SMathieu Olivari gmac = devm_kzalloc(dev, sizeof(*gmac), GFP_KERNEL);
392d2ed0a77SJohan Hovold if (!gmac) {
393d2ed0a77SJohan Hovold err = -ENOMEM;
394d2ed0a77SJohan Hovold goto err_remove_config_dt;
395d2ed0a77SJohan Hovold }
396b1c17215SMathieu Olivari
397b1c17215SMathieu Olivari gmac->pdev = pdev;
398b1c17215SMathieu Olivari
399b1c17215SMathieu Olivari err = ipq806x_gmac_of_parse(gmac);
400ead87637SStephen Boyd if (err) {
401b1c17215SMathieu Olivari dev_err(dev, "device tree parsing error\n");
402d2ed0a77SJohan Hovold goto err_remove_config_dt;
403b1c17215SMathieu Olivari }
404b1c17215SMathieu Olivari
405b1c17215SMathieu Olivari regmap_write(gmac->qsgmii_csr, QSGMII_PCS_CAL_LCKDT_CTL,
406b1c17215SMathieu Olivari QSGMII_PCS_CAL_LCKDT_CTL_RST);
407b1c17215SMathieu Olivari
408b1c17215SMathieu Olivari /* Inter frame gap is set to 12 */
409b1c17215SMathieu Olivari val = 12 << NSS_COMMON_GMAC_CTL_IFG_OFFSET |
410b1c17215SMathieu Olivari 12 << NSS_COMMON_GMAC_CTL_IFG_LIMIT_OFFSET;
411b1c17215SMathieu Olivari /* We also initiate an AXI low power exit request */
412b1c17215SMathieu Olivari val |= NSS_COMMON_GMAC_CTL_CSYS_REQ;
413b1c17215SMathieu Olivari switch (gmac->phy_mode) {
414b1c17215SMathieu Olivari case PHY_INTERFACE_MODE_RGMII:
415b1c17215SMathieu Olivari val |= NSS_COMMON_GMAC_CTL_PHY_IFACE_SEL;
416b1c17215SMathieu Olivari break;
417b1c17215SMathieu Olivari case PHY_INTERFACE_MODE_SGMII:
418b1c17215SMathieu Olivari val &= ~NSS_COMMON_GMAC_CTL_PHY_IFACE_SEL;
419b1c17215SMathieu Olivari break;
420b1c17215SMathieu Olivari default:
4214367355dSNathan Chancellor goto err_unsupported_phy;
422b1c17215SMathieu Olivari }
423b1c17215SMathieu Olivari regmap_write(gmac->nss_common, NSS_COMMON_GMAC_CTL(gmac->id), val);
424b1c17215SMathieu Olivari
425b1c17215SMathieu Olivari /* Configure the clock src according to the mode */
426b1c17215SMathieu Olivari regmap_read(gmac->nss_common, NSS_COMMON_CLK_SRC_CTRL, &val);
4274f7eb70fSMathieu Olivari val &= ~(1 << NSS_COMMON_CLK_SRC_CTRL_OFFSET(gmac->id));
428b1c17215SMathieu Olivari switch (gmac->phy_mode) {
429b1c17215SMathieu Olivari case PHY_INTERFACE_MODE_RGMII:
430b1c17215SMathieu Olivari val |= NSS_COMMON_CLK_SRC_CTRL_RGMII(gmac->id) <<
431b1c17215SMathieu Olivari NSS_COMMON_CLK_SRC_CTRL_OFFSET(gmac->id);
432b1c17215SMathieu Olivari break;
433b1c17215SMathieu Olivari case PHY_INTERFACE_MODE_SGMII:
434b1c17215SMathieu Olivari val |= NSS_COMMON_CLK_SRC_CTRL_SGMII(gmac->id) <<
435b1c17215SMathieu Olivari NSS_COMMON_CLK_SRC_CTRL_OFFSET(gmac->id);
436b1c17215SMathieu Olivari break;
437b1c17215SMathieu Olivari default:
4384367355dSNathan Chancellor goto err_unsupported_phy;
439b1c17215SMathieu Olivari }
440b1c17215SMathieu Olivari regmap_write(gmac->nss_common, NSS_COMMON_CLK_SRC_CTRL, val);
441b1c17215SMathieu Olivari
442b1c17215SMathieu Olivari /* Enable PTP clock */
443b1c17215SMathieu Olivari regmap_read(gmac->nss_common, NSS_COMMON_CLK_GATE, &val);
444b1c17215SMathieu Olivari val |= NSS_COMMON_CLK_GATE_PTP_EN(gmac->id);
445a96ac8a0SJonathan McDowell switch (gmac->phy_mode) {
446a96ac8a0SJonathan McDowell case PHY_INTERFACE_MODE_RGMII:
447a96ac8a0SJonathan McDowell val |= NSS_COMMON_CLK_GATE_RGMII_RX_EN(gmac->id) |
448a96ac8a0SJonathan McDowell NSS_COMMON_CLK_GATE_RGMII_TX_EN(gmac->id);
449a96ac8a0SJonathan McDowell break;
450a96ac8a0SJonathan McDowell case PHY_INTERFACE_MODE_SGMII:
451a96ac8a0SJonathan McDowell val |= NSS_COMMON_CLK_GATE_GMII_RX_EN(gmac->id) |
452a96ac8a0SJonathan McDowell NSS_COMMON_CLK_GATE_GMII_TX_EN(gmac->id);
453a96ac8a0SJonathan McDowell break;
454a96ac8a0SJonathan McDowell default:
4554367355dSNathan Chancellor goto err_unsupported_phy;
456a96ac8a0SJonathan McDowell }
457b1c17215SMathieu Olivari regmap_write(gmac->nss_common, NSS_COMMON_CLK_GATE, val);
458b1c17215SMathieu Olivari
459b1c17215SMathieu Olivari if (gmac->phy_mode == PHY_INTERFACE_MODE_SGMII) {
4609ec092d2SChristian 'Ansuel' Marangi err = ipq806x_gmac_configure_qsgmii_params(gmac);
4619ec092d2SChristian 'Ansuel' Marangi if (err)
4629ec092d2SChristian 'Ansuel' Marangi goto err_remove_config_dt;
4638bca4589SChristian 'Ansuel' Marangi
4648bca4589SChristian 'Ansuel' Marangi err = ipq806x_gmac_configure_qsgmii_pcs_speed(gmac);
4658bca4589SChristian 'Ansuel' Marangi if (err)
4668bca4589SChristian 'Ansuel' Marangi goto err_remove_config_dt;
467b1c17215SMathieu Olivari }
468b1c17215SMathieu Olivari
4695ed1c04aSJoachim Eastwood plat_dat->has_gmac = true;
4705ed1c04aSJoachim Eastwood plat_dat->bsp_priv = gmac;
4715ed1c04aSJoachim Eastwood plat_dat->fix_mac_speed = ipq806x_gmac_fix_mac_speed;
472df43dd52SJonathan McDowell plat_dat->multicast_filter_bins = 0;
473e127906bSJonathan McDowell plat_dat->tx_fifo_size = 8192;
474e127906bSJonathan McDowell plat_dat->rx_fifo_size = 8192;
4755ed1c04aSJoachim Eastwood
476d2ed0a77SJohan Hovold err = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
477d2ed0a77SJohan Hovold if (err)
478d2ed0a77SJohan Hovold goto err_remove_config_dt;
479d2ed0a77SJohan Hovold
480d2ed0a77SJohan Hovold return 0;
481d2ed0a77SJohan Hovold
4824367355dSNathan Chancellor err_unsupported_phy:
4834367355dSNathan Chancellor dev_err(&pdev->dev, "Unsupported PHY mode: \"%s\"\n",
4844367355dSNathan Chancellor phy_modes(gmac->phy_mode));
4854367355dSNathan Chancellor err = -EINVAL;
4864367355dSNathan Chancellor
487d2ed0a77SJohan Hovold err_remove_config_dt:
488d2ed0a77SJohan Hovold stmmac_remove_config_dt(pdev, plat_dat);
489d2ed0a77SJohan Hovold
490d2ed0a77SJohan Hovold return err;
491b1c17215SMathieu Olivari }
492b1c17215SMathieu Olivari
493b1c17215SMathieu Olivari static const struct of_device_id ipq806x_gmac_dwmac_match[] = {
4945ed1c04aSJoachim Eastwood { .compatible = "qcom,ipq806x-gmac" },
495b1c17215SMathieu Olivari { }
496b1c17215SMathieu Olivari };
497b1c17215SMathieu Olivari MODULE_DEVICE_TABLE(of, ipq806x_gmac_dwmac_match);
498b1c17215SMathieu Olivari
499b1c17215SMathieu Olivari static struct platform_driver ipq806x_gmac_dwmac_driver = {
5005ed1c04aSJoachim Eastwood .probe = ipq806x_gmac_probe,
5013246627fSUwe Kleine-König .remove_new = stmmac_pltfr_remove,
502b1c17215SMathieu Olivari .driver = {
503b1c17215SMathieu Olivari .name = "ipq806x-gmac-dwmac",
504b1c17215SMathieu Olivari .pm = &stmmac_pltfr_pm_ops,
505b1c17215SMathieu Olivari .of_match_table = ipq806x_gmac_dwmac_match,
506b1c17215SMathieu Olivari },
507b1c17215SMathieu Olivari };
508b1c17215SMathieu Olivari module_platform_driver(ipq806x_gmac_dwmac_driver);
509b1c17215SMathieu Olivari
510b1c17215SMathieu Olivari MODULE_AUTHOR("Mathieu Olivari <mathieu@codeaurora.org>");
511b1c17215SMathieu Olivari MODULE_DESCRIPTION("Qualcomm Atheros IPQ806x DWMAC specific glue layer");
512b1c17215SMathieu Olivari MODULE_LICENSE("Dual BSD/GPL");
513