1ae150435SJeff Kirsher /*------------------------------------------------------------------------ 2ae150435SJeff Kirsher . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device. 3ae150435SJeff Kirsher . 4ae150435SJeff Kirsher . Copyright (C) 1996 by Erik Stahlman 5ae150435SJeff Kirsher . Copyright (C) 2001 Standard Microsystems Corporation 6ae150435SJeff Kirsher . Developed by Simple Network Magic Corporation 7ae150435SJeff Kirsher . Copyright (C) 2003 Monta Vista Software, Inc. 8ae150435SJeff Kirsher . Unified SMC91x driver by Nicolas Pitre 9ae150435SJeff Kirsher . 10ae150435SJeff Kirsher . This program is free software; you can redistribute it and/or modify 11ae150435SJeff Kirsher . it under the terms of the GNU General Public License as published by 12ae150435SJeff Kirsher . the Free Software Foundation; either version 2 of the License, or 13ae150435SJeff Kirsher . (at your option) any later version. 14ae150435SJeff Kirsher . 15ae150435SJeff Kirsher . This program is distributed in the hope that it will be useful, 16ae150435SJeff Kirsher . but WITHOUT ANY WARRANTY; without even the implied warranty of 17ae150435SJeff Kirsher . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18ae150435SJeff Kirsher . GNU General Public License for more details. 19ae150435SJeff Kirsher . 20ae150435SJeff Kirsher . You should have received a copy of the GNU General Public License 210ab75ae8SJeff Kirsher . along with this program; if not, see <http://www.gnu.org/licenses/>. 22ae150435SJeff Kirsher . 23ae150435SJeff Kirsher . Information contained in this file was obtained from the LAN91C111 24ae150435SJeff Kirsher . manual from SMC. To get a copy, if you really want one, you can find 25ae150435SJeff Kirsher . information under www.smsc.com. 26ae150435SJeff Kirsher . 27ae150435SJeff Kirsher . Authors 28ae150435SJeff Kirsher . Erik Stahlman <erik@vt.edu> 29ae150435SJeff Kirsher . Daris A Nevil <dnevil@snmc.com> 30ae150435SJeff Kirsher . Nicolas Pitre <nico@fluxnic.net> 31ae150435SJeff Kirsher . 32ae150435SJeff Kirsher ---------------------------------------------------------------------------*/ 33ae150435SJeff Kirsher #ifndef _SMC91X_H_ 34ae150435SJeff Kirsher #define _SMC91X_H_ 35ae150435SJeff Kirsher 36ae150435SJeff Kirsher #include <linux/smc91x.h> 37ae150435SJeff Kirsher 38ae150435SJeff Kirsher /* 39ae150435SJeff Kirsher * Define your architecture specific bus configuration parameters here. 40ae150435SJeff Kirsher */ 41ae150435SJeff Kirsher 42*b70661c7SArnd Bergmann #if defined(CONFIG_ARM) 43ae150435SJeff Kirsher 44ae150435SJeff Kirsher #include <asm/mach-types.h> 45ae150435SJeff Kirsher 46ae150435SJeff Kirsher /* Now the bus width is specified in the platform data 47ae150435SJeff Kirsher * pretend here to support all I/O access types 48ae150435SJeff Kirsher */ 49ae150435SJeff Kirsher #define SMC_CAN_USE_8BIT 1 50ae150435SJeff Kirsher #define SMC_CAN_USE_16BIT 1 51ae150435SJeff Kirsher #define SMC_CAN_USE_32BIT 1 52ae150435SJeff Kirsher #define SMC_NOWAIT 1 53ae150435SJeff Kirsher 54ae150435SJeff Kirsher #define SMC_IO_SHIFT (lp->io_shift) 55ae150435SJeff Kirsher 56ae150435SJeff Kirsher #define SMC_inb(a, r) readb((a) + (r)) 57ae150435SJeff Kirsher #define SMC_inw(a, r) readw((a) + (r)) 58ae150435SJeff Kirsher #define SMC_inl(a, r) readl((a) + (r)) 59ae150435SJeff Kirsher #define SMC_outb(v, a, r) writeb(v, (a) + (r)) 60ae150435SJeff Kirsher #define SMC_outl(v, a, r) writel(v, (a) + (r)) 61ae150435SJeff Kirsher #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l) 62ae150435SJeff Kirsher #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l) 63ae150435SJeff Kirsher #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l) 64ae150435SJeff Kirsher #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l) 65ae150435SJeff Kirsher #define SMC_IRQ_FLAGS (-1) /* from resource */ 66ae150435SJeff Kirsher 67ae150435SJeff Kirsher /* We actually can't write halfwords properly if not word aligned */ 68ae150435SJeff Kirsher static inline void SMC_outw(u16 val, void __iomem *ioaddr, int reg) 69ae150435SJeff Kirsher { 70*b70661c7SArnd Bergmann if ((machine_is_mainstone() || machine_is_stargate2() || 71*b70661c7SArnd Bergmann machine_is_pxa_idp()) && reg & 2) { 72ae150435SJeff Kirsher unsigned int v = val << 16; 73ae150435SJeff Kirsher v |= readl(ioaddr + (reg & ~2)) & 0xffff; 74ae150435SJeff Kirsher writel(v, ioaddr + (reg & ~2)); 75ae150435SJeff Kirsher } else { 76ae150435SJeff Kirsher writew(val, ioaddr + reg); 77ae150435SJeff Kirsher } 78ae150435SJeff Kirsher } 79ae150435SJeff Kirsher 80ae150435SJeff Kirsher #elif defined(CONFIG_SH_SH4202_MICRODEV) 81ae150435SJeff Kirsher 82ae150435SJeff Kirsher #define SMC_CAN_USE_8BIT 0 83ae150435SJeff Kirsher #define SMC_CAN_USE_16BIT 1 84ae150435SJeff Kirsher #define SMC_CAN_USE_32BIT 0 85ae150435SJeff Kirsher 86ae150435SJeff Kirsher #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000) 87ae150435SJeff Kirsher #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000) 88ae150435SJeff Kirsher #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000) 89ae150435SJeff Kirsher #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000) 90ae150435SJeff Kirsher #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000) 91ae150435SJeff Kirsher #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000) 92ae150435SJeff Kirsher #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l) 93ae150435SJeff Kirsher #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l) 94ae150435SJeff Kirsher #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l) 95ae150435SJeff Kirsher #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l) 96ae150435SJeff Kirsher 97ae150435SJeff Kirsher #define SMC_IRQ_FLAGS (0) 98ae150435SJeff Kirsher 99ae150435SJeff Kirsher #elif defined(CONFIG_M32R) 100ae150435SJeff Kirsher 101ae150435SJeff Kirsher #define SMC_CAN_USE_8BIT 0 102ae150435SJeff Kirsher #define SMC_CAN_USE_16BIT 1 103ae150435SJeff Kirsher #define SMC_CAN_USE_32BIT 0 104ae150435SJeff Kirsher 105ae150435SJeff Kirsher #define SMC_inb(a, r) inb(((u32)a) + (r)) 106ae150435SJeff Kirsher #define SMC_inw(a, r) inw(((u32)a) + (r)) 107ae150435SJeff Kirsher #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r)) 108ae150435SJeff Kirsher #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r)) 109ae150435SJeff Kirsher #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l) 110ae150435SJeff Kirsher #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l) 111ae150435SJeff Kirsher 112ae150435SJeff Kirsher #define SMC_IRQ_FLAGS (0) 113ae150435SJeff Kirsher 114ae150435SJeff Kirsher #define RPC_LSA_DEFAULT RPC_LED_TX_RX 115ae150435SJeff Kirsher #define RPC_LSB_DEFAULT RPC_LED_100_10 116ae150435SJeff Kirsher 117ae150435SJeff Kirsher #elif defined(CONFIG_MN10300) 118ae150435SJeff Kirsher 119ae150435SJeff Kirsher /* 120ae150435SJeff Kirsher * MN10300/AM33 configuration 121ae150435SJeff Kirsher */ 122ae150435SJeff Kirsher 123ae150435SJeff Kirsher #include <unit/smc91111.h> 124ae150435SJeff Kirsher 1256321b54aSMichael Schmitz #elif defined(CONFIG_ATARI) 1266321b54aSMichael Schmitz 1276321b54aSMichael Schmitz #define SMC_CAN_USE_8BIT 1 1286321b54aSMichael Schmitz #define SMC_CAN_USE_16BIT 1 1296321b54aSMichael Schmitz #define SMC_CAN_USE_32BIT 1 1306321b54aSMichael Schmitz #define SMC_NOWAIT 1 1316321b54aSMichael Schmitz 1326321b54aSMichael Schmitz #define SMC_inb(a, r) readb((a) + (r)) 1336321b54aSMichael Schmitz #define SMC_inw(a, r) readw((a) + (r)) 1346321b54aSMichael Schmitz #define SMC_inl(a, r) readl((a) + (r)) 1356321b54aSMichael Schmitz #define SMC_outb(v, a, r) writeb(v, (a) + (r)) 1366321b54aSMichael Schmitz #define SMC_outw(v, a, r) writew(v, (a) + (r)) 1376321b54aSMichael Schmitz #define SMC_outl(v, a, r) writel(v, (a) + (r)) 1386321b54aSMichael Schmitz #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l) 1396321b54aSMichael Schmitz #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l) 1406321b54aSMichael Schmitz #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l) 1416321b54aSMichael Schmitz #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l) 1426321b54aSMichael Schmitz 1436321b54aSMichael Schmitz #define RPC_LSA_DEFAULT RPC_LED_100_10 1446321b54aSMichael Schmitz #define RPC_LSB_DEFAULT RPC_LED_TX_RX 1456321b54aSMichael Schmitz 146ae150435SJeff Kirsher #elif defined(CONFIG_COLDFIRE) 147ae150435SJeff Kirsher 148ae150435SJeff Kirsher #define SMC_CAN_USE_8BIT 0 149ae150435SJeff Kirsher #define SMC_CAN_USE_16BIT 1 150ae150435SJeff Kirsher #define SMC_CAN_USE_32BIT 0 151ae150435SJeff Kirsher #define SMC_NOWAIT 1 152ae150435SJeff Kirsher 153ae150435SJeff Kirsher static inline void mcf_insw(void *a, unsigned char *p, int l) 154ae150435SJeff Kirsher { 155ae150435SJeff Kirsher u16 *wp = (u16 *) p; 156ae150435SJeff Kirsher while (l-- > 0) 157ae150435SJeff Kirsher *wp++ = readw(a); 158ae150435SJeff Kirsher } 159ae150435SJeff Kirsher 160ae150435SJeff Kirsher static inline void mcf_outsw(void *a, unsigned char *p, int l) 161ae150435SJeff Kirsher { 162ae150435SJeff Kirsher u16 *wp = (u16 *) p; 163ae150435SJeff Kirsher while (l-- > 0) 164ae150435SJeff Kirsher writew(*wp++, a); 165ae150435SJeff Kirsher } 166ae150435SJeff Kirsher 167ae150435SJeff Kirsher #define SMC_inw(a, r) _swapw(readw((a) + (r))) 168ae150435SJeff Kirsher #define SMC_outw(v, a, r) writew(_swapw(v), (a) + (r)) 169ae150435SJeff Kirsher #define SMC_insw(a, r, p, l) mcf_insw(a + r, p, l) 170ae150435SJeff Kirsher #define SMC_outsw(a, r, p, l) mcf_outsw(a + r, p, l) 171ae150435SJeff Kirsher 172cf68ca1eSMichael Opdenacker #define SMC_IRQ_FLAGS 0 173ae150435SJeff Kirsher 174ae150435SJeff Kirsher #else 175ae150435SJeff Kirsher 176ae150435SJeff Kirsher /* 177ae150435SJeff Kirsher * Default configuration 178ae150435SJeff Kirsher */ 179ae150435SJeff Kirsher 180ae150435SJeff Kirsher #define SMC_CAN_USE_8BIT 1 181ae150435SJeff Kirsher #define SMC_CAN_USE_16BIT 1 182ae150435SJeff Kirsher #define SMC_CAN_USE_32BIT 1 183ae150435SJeff Kirsher #define SMC_NOWAIT 1 184ae150435SJeff Kirsher 185ae150435SJeff Kirsher #define SMC_IO_SHIFT (lp->io_shift) 186ae150435SJeff Kirsher 1874ba73aa1SWill Deacon #define SMC_inb(a, r) ioread8((a) + (r)) 1884ba73aa1SWill Deacon #define SMC_inw(a, r) ioread16((a) + (r)) 1894ba73aa1SWill Deacon #define SMC_inl(a, r) ioread32((a) + (r)) 1904ba73aa1SWill Deacon #define SMC_outb(v, a, r) iowrite8(v, (a) + (r)) 1914ba73aa1SWill Deacon #define SMC_outw(v, a, r) iowrite16(v, (a) + (r)) 1924ba73aa1SWill Deacon #define SMC_outl(v, a, r) iowrite32(v, (a) + (r)) 1934ba73aa1SWill Deacon #define SMC_insw(a, r, p, l) ioread16_rep((a) + (r), p, l) 1944ba73aa1SWill Deacon #define SMC_outsw(a, r, p, l) iowrite16_rep((a) + (r), p, l) 1954ba73aa1SWill Deacon #define SMC_insl(a, r, p, l) ioread32_rep((a) + (r), p, l) 1964ba73aa1SWill Deacon #define SMC_outsl(a, r, p, l) iowrite32_rep((a) + (r), p, l) 197ae150435SJeff Kirsher 198ae150435SJeff Kirsher #define RPC_LSA_DEFAULT RPC_LED_100_10 199ae150435SJeff Kirsher #define RPC_LSB_DEFAULT RPC_LED_TX_RX 200ae150435SJeff Kirsher 201ae150435SJeff Kirsher #endif 202ae150435SJeff Kirsher 203ae150435SJeff Kirsher 204ae150435SJeff Kirsher /* store this information for the driver.. */ 205ae150435SJeff Kirsher struct smc_local { 206ae150435SJeff Kirsher /* 207ae150435SJeff Kirsher * If I have to wait until memory is available to send a 208ae150435SJeff Kirsher * packet, I will store the skbuff here, until I get the 209ae150435SJeff Kirsher * desired memory. Then, I'll send it out and free it. 210ae150435SJeff Kirsher */ 211ae150435SJeff Kirsher struct sk_buff *pending_tx_skb; 212ae150435SJeff Kirsher struct tasklet_struct tx_task; 213ae150435SJeff Kirsher 2147d2911c4STony Lindgren struct gpio_desc *power_gpio; 2157d2911c4STony Lindgren struct gpio_desc *reset_gpio; 2167d2911c4STony Lindgren 217ae150435SJeff Kirsher /* version/revision of the SMC91x chip */ 218ae150435SJeff Kirsher int version; 219ae150435SJeff Kirsher 220ae150435SJeff Kirsher /* Contains the current active transmission mode */ 221ae150435SJeff Kirsher int tcr_cur_mode; 222ae150435SJeff Kirsher 223ae150435SJeff Kirsher /* Contains the current active receive mode */ 224ae150435SJeff Kirsher int rcr_cur_mode; 225ae150435SJeff Kirsher 226ae150435SJeff Kirsher /* Contains the current active receive/phy mode */ 227ae150435SJeff Kirsher int rpc_cur_mode; 228ae150435SJeff Kirsher int ctl_rfduplx; 229ae150435SJeff Kirsher int ctl_rspeed; 230ae150435SJeff Kirsher 231ae150435SJeff Kirsher u32 msg_enable; 232ae150435SJeff Kirsher u32 phy_type; 233ae150435SJeff Kirsher struct mii_if_info mii; 234ae150435SJeff Kirsher 235ae150435SJeff Kirsher /* work queue */ 236ae150435SJeff Kirsher struct work_struct phy_configure; 237ae150435SJeff Kirsher struct net_device *dev; 238ae150435SJeff Kirsher int work_pending; 239ae150435SJeff Kirsher 240ae150435SJeff Kirsher spinlock_t lock; 241ae150435SJeff Kirsher 242ae150435SJeff Kirsher #ifdef CONFIG_ARCH_PXA 243ae150435SJeff Kirsher /* DMA needs the physical address of the chip */ 244ae150435SJeff Kirsher u_long physaddr; 245ae150435SJeff Kirsher struct device *device; 246ae150435SJeff Kirsher #endif 247ae150435SJeff Kirsher void __iomem *base; 248ae150435SJeff Kirsher void __iomem *datacs; 249ae150435SJeff Kirsher 250ae150435SJeff Kirsher /* the low address lines on some platforms aren't connected... */ 251ae150435SJeff Kirsher int io_shift; 252ae150435SJeff Kirsher 253ae150435SJeff Kirsher struct smc91x_platdata cfg; 254ae150435SJeff Kirsher }; 255ae150435SJeff Kirsher 256ae150435SJeff Kirsher #define SMC_8BIT(p) ((p)->cfg.flags & SMC91X_USE_8BIT) 257ae150435SJeff Kirsher #define SMC_16BIT(p) ((p)->cfg.flags & SMC91X_USE_16BIT) 258ae150435SJeff Kirsher #define SMC_32BIT(p) ((p)->cfg.flags & SMC91X_USE_32BIT) 259ae150435SJeff Kirsher 260ae150435SJeff Kirsher #ifdef CONFIG_ARCH_PXA 261ae150435SJeff Kirsher /* 262ae150435SJeff Kirsher * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is 263ae150435SJeff Kirsher * always happening in irq context so no need to worry about races. TX is 264ae150435SJeff Kirsher * different and probably not worth it for that reason, and not as critical 265ae150435SJeff Kirsher * as RX which can overrun memory and lose packets. 266ae150435SJeff Kirsher */ 267ae150435SJeff Kirsher #include <linux/dma-mapping.h> 268ae150435SJeff Kirsher #include <mach/dma.h> 269ae150435SJeff Kirsher 270ae150435SJeff Kirsher #ifdef SMC_insl 271ae150435SJeff Kirsher #undef SMC_insl 272ae150435SJeff Kirsher #define SMC_insl(a, r, p, l) \ 273ae150435SJeff Kirsher smc_pxa_dma_insl(a, lp, r, dev->dma, p, l) 274ae150435SJeff Kirsher static inline void 275ae150435SJeff Kirsher smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma, 276ae150435SJeff Kirsher u_char *buf, int len) 277ae150435SJeff Kirsher { 278ae150435SJeff Kirsher u_long physaddr = lp->physaddr; 279ae150435SJeff Kirsher dma_addr_t dmabuf; 280ae150435SJeff Kirsher 281ae150435SJeff Kirsher /* fallback if no DMA available */ 282ae150435SJeff Kirsher if (dma == (unsigned char)-1) { 283ae150435SJeff Kirsher readsl(ioaddr + reg, buf, len); 284ae150435SJeff Kirsher return; 285ae150435SJeff Kirsher } 286ae150435SJeff Kirsher 287ae150435SJeff Kirsher /* 64 bit alignment is required for memory to memory DMA */ 288ae150435SJeff Kirsher if ((long)buf & 4) { 289ae150435SJeff Kirsher *((u32 *)buf) = SMC_inl(ioaddr, reg); 290ae150435SJeff Kirsher buf += 4; 291ae150435SJeff Kirsher len--; 292ae150435SJeff Kirsher } 293ae150435SJeff Kirsher 294ae150435SJeff Kirsher len *= 4; 295ae150435SJeff Kirsher dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE); 296ae150435SJeff Kirsher DCSR(dma) = DCSR_NODESC; 297ae150435SJeff Kirsher DTADR(dma) = dmabuf; 298ae150435SJeff Kirsher DSADR(dma) = physaddr + reg; 299ae150435SJeff Kirsher DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 | 300ae150435SJeff Kirsher DCMD_WIDTH4 | (DCMD_LENGTH & len)); 301ae150435SJeff Kirsher DCSR(dma) = DCSR_NODESC | DCSR_RUN; 302ae150435SJeff Kirsher while (!(DCSR(dma) & DCSR_STOPSTATE)) 303ae150435SJeff Kirsher cpu_relax(); 304ae150435SJeff Kirsher DCSR(dma) = 0; 305ae150435SJeff Kirsher dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE); 306ae150435SJeff Kirsher } 307ae150435SJeff Kirsher #endif 308ae150435SJeff Kirsher 309ae150435SJeff Kirsher #ifdef SMC_insw 310ae150435SJeff Kirsher #undef SMC_insw 311ae150435SJeff Kirsher #define SMC_insw(a, r, p, l) \ 312ae150435SJeff Kirsher smc_pxa_dma_insw(a, lp, r, dev->dma, p, l) 313ae150435SJeff Kirsher static inline void 314ae150435SJeff Kirsher smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma, 315ae150435SJeff Kirsher u_char *buf, int len) 316ae150435SJeff Kirsher { 317ae150435SJeff Kirsher u_long physaddr = lp->physaddr; 318ae150435SJeff Kirsher dma_addr_t dmabuf; 319ae150435SJeff Kirsher 320ae150435SJeff Kirsher /* fallback if no DMA available */ 321ae150435SJeff Kirsher if (dma == (unsigned char)-1) { 322ae150435SJeff Kirsher readsw(ioaddr + reg, buf, len); 323ae150435SJeff Kirsher return; 324ae150435SJeff Kirsher } 325ae150435SJeff Kirsher 326ae150435SJeff Kirsher /* 64 bit alignment is required for memory to memory DMA */ 327ae150435SJeff Kirsher while ((long)buf & 6) { 328ae150435SJeff Kirsher *((u16 *)buf) = SMC_inw(ioaddr, reg); 329ae150435SJeff Kirsher buf += 2; 330ae150435SJeff Kirsher len--; 331ae150435SJeff Kirsher } 332ae150435SJeff Kirsher 333ae150435SJeff Kirsher len *= 2; 334ae150435SJeff Kirsher dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE); 335ae150435SJeff Kirsher DCSR(dma) = DCSR_NODESC; 336ae150435SJeff Kirsher DTADR(dma) = dmabuf; 337ae150435SJeff Kirsher DSADR(dma) = physaddr + reg; 338ae150435SJeff Kirsher DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 | 339ae150435SJeff Kirsher DCMD_WIDTH2 | (DCMD_LENGTH & len)); 340ae150435SJeff Kirsher DCSR(dma) = DCSR_NODESC | DCSR_RUN; 341ae150435SJeff Kirsher while (!(DCSR(dma) & DCSR_STOPSTATE)) 342ae150435SJeff Kirsher cpu_relax(); 343ae150435SJeff Kirsher DCSR(dma) = 0; 344ae150435SJeff Kirsher dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE); 345ae150435SJeff Kirsher } 346ae150435SJeff Kirsher #endif 347ae150435SJeff Kirsher 348ae150435SJeff Kirsher static void 349ae150435SJeff Kirsher smc_pxa_dma_irq(int dma, void *dummy) 350ae150435SJeff Kirsher { 351ae150435SJeff Kirsher DCSR(dma) = 0; 352ae150435SJeff Kirsher } 353ae150435SJeff Kirsher #endif /* CONFIG_ARCH_PXA */ 354ae150435SJeff Kirsher 355ae150435SJeff Kirsher 356ae150435SJeff Kirsher /* 357ae150435SJeff Kirsher * Everything a particular hardware setup needs should have been defined 358ae150435SJeff Kirsher * at this point. Add stubs for the undefined cases, mainly to avoid 359ae150435SJeff Kirsher * compilation warnings since they'll be optimized away, or to prevent buggy 360ae150435SJeff Kirsher * use of them. 361ae150435SJeff Kirsher */ 362ae150435SJeff Kirsher 363ae150435SJeff Kirsher #if ! SMC_CAN_USE_32BIT 364ae150435SJeff Kirsher #define SMC_inl(ioaddr, reg) ({ BUG(); 0; }) 365ae150435SJeff Kirsher #define SMC_outl(x, ioaddr, reg) BUG() 366ae150435SJeff Kirsher #define SMC_insl(a, r, p, l) BUG() 367ae150435SJeff Kirsher #define SMC_outsl(a, r, p, l) BUG() 368ae150435SJeff Kirsher #endif 369ae150435SJeff Kirsher 370ae150435SJeff Kirsher #if !defined(SMC_insl) || !defined(SMC_outsl) 371ae150435SJeff Kirsher #define SMC_insl(a, r, p, l) BUG() 372ae150435SJeff Kirsher #define SMC_outsl(a, r, p, l) BUG() 373ae150435SJeff Kirsher #endif 374ae150435SJeff Kirsher 375ae150435SJeff Kirsher #if ! SMC_CAN_USE_16BIT 376ae150435SJeff Kirsher 377ae150435SJeff Kirsher /* 378ae150435SJeff Kirsher * Any 16-bit access is performed with two 8-bit accesses if the hardware 379ae150435SJeff Kirsher * can't do it directly. Most registers are 16-bit so those are mandatory. 380ae150435SJeff Kirsher */ 381ae150435SJeff Kirsher #define SMC_outw(x, ioaddr, reg) \ 382ae150435SJeff Kirsher do { \ 383ae150435SJeff Kirsher unsigned int __val16 = (x); \ 384ae150435SJeff Kirsher SMC_outb( __val16, ioaddr, reg ); \ 385ae150435SJeff Kirsher SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\ 386ae150435SJeff Kirsher } while (0) 387ae150435SJeff Kirsher #define SMC_inw(ioaddr, reg) \ 388ae150435SJeff Kirsher ({ \ 389ae150435SJeff Kirsher unsigned int __val16; \ 390ae150435SJeff Kirsher __val16 = SMC_inb( ioaddr, reg ); \ 391ae150435SJeff Kirsher __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \ 392ae150435SJeff Kirsher __val16; \ 393ae150435SJeff Kirsher }) 394ae150435SJeff Kirsher 395ae150435SJeff Kirsher #define SMC_insw(a, r, p, l) BUG() 396ae150435SJeff Kirsher #define SMC_outsw(a, r, p, l) BUG() 397ae150435SJeff Kirsher 398ae150435SJeff Kirsher #endif 399ae150435SJeff Kirsher 400ae150435SJeff Kirsher #if !defined(SMC_insw) || !defined(SMC_outsw) 401ae150435SJeff Kirsher #define SMC_insw(a, r, p, l) BUG() 402ae150435SJeff Kirsher #define SMC_outsw(a, r, p, l) BUG() 403ae150435SJeff Kirsher #endif 404ae150435SJeff Kirsher 405ae150435SJeff Kirsher #if ! SMC_CAN_USE_8BIT 406ae150435SJeff Kirsher #define SMC_inb(ioaddr, reg) ({ BUG(); 0; }) 407ae150435SJeff Kirsher #define SMC_outb(x, ioaddr, reg) BUG() 408ae150435SJeff Kirsher #define SMC_insb(a, r, p, l) BUG() 409ae150435SJeff Kirsher #define SMC_outsb(a, r, p, l) BUG() 410ae150435SJeff Kirsher #endif 411ae150435SJeff Kirsher 412ae150435SJeff Kirsher #if !defined(SMC_insb) || !defined(SMC_outsb) 413ae150435SJeff Kirsher #define SMC_insb(a, r, p, l) BUG() 414ae150435SJeff Kirsher #define SMC_outsb(a, r, p, l) BUG() 415ae150435SJeff Kirsher #endif 416ae150435SJeff Kirsher 417ae150435SJeff Kirsher #ifndef SMC_CAN_USE_DATACS 418ae150435SJeff Kirsher #define SMC_CAN_USE_DATACS 0 419ae150435SJeff Kirsher #endif 420ae150435SJeff Kirsher 421ae150435SJeff Kirsher #ifndef SMC_IO_SHIFT 422ae150435SJeff Kirsher #define SMC_IO_SHIFT 0 423ae150435SJeff Kirsher #endif 424ae150435SJeff Kirsher 425ae150435SJeff Kirsher #ifndef SMC_IRQ_FLAGS 426ae150435SJeff Kirsher #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING 427ae150435SJeff Kirsher #endif 428ae150435SJeff Kirsher 429ae150435SJeff Kirsher #ifndef SMC_INTERRUPT_PREAMBLE 430ae150435SJeff Kirsher #define SMC_INTERRUPT_PREAMBLE 431ae150435SJeff Kirsher #endif 432ae150435SJeff Kirsher 433ae150435SJeff Kirsher 434ae150435SJeff Kirsher /* Because of bank switching, the LAN91x uses only 16 I/O ports */ 435ae150435SJeff Kirsher #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT) 436ae150435SJeff Kirsher #define SMC_DATA_EXTENT (4) 437ae150435SJeff Kirsher 438ae150435SJeff Kirsher /* 439ae150435SJeff Kirsher . Bank Select Register: 440ae150435SJeff Kirsher . 441ae150435SJeff Kirsher . yyyy yyyy 0000 00xx 442ae150435SJeff Kirsher . xx = bank number 443ae150435SJeff Kirsher . yyyy yyyy = 0x33, for identification purposes. 444ae150435SJeff Kirsher */ 445ae150435SJeff Kirsher #define BANK_SELECT (14 << SMC_IO_SHIFT) 446ae150435SJeff Kirsher 447ae150435SJeff Kirsher 448ae150435SJeff Kirsher // Transmit Control Register 449ae150435SJeff Kirsher /* BANK 0 */ 450ae150435SJeff Kirsher #define TCR_REG(lp) SMC_REG(lp, 0x0000, 0) 451ae150435SJeff Kirsher #define TCR_ENABLE 0x0001 // When 1 we can transmit 452ae150435SJeff Kirsher #define TCR_LOOP 0x0002 // Controls output pin LBK 453ae150435SJeff Kirsher #define TCR_FORCOL 0x0004 // When 1 will force a collision 454ae150435SJeff Kirsher #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0 455ae150435SJeff Kirsher #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames 456ae150435SJeff Kirsher #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier 457ae150435SJeff Kirsher #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation 458ae150435SJeff Kirsher #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error 459ae150435SJeff Kirsher #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback 460ae150435SJeff Kirsher #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode 461ae150435SJeff Kirsher 462ae150435SJeff Kirsher #define TCR_CLEAR 0 /* do NOTHING */ 463ae150435SJeff Kirsher /* the default settings for the TCR register : */ 464ae150435SJeff Kirsher #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN) 465ae150435SJeff Kirsher 466ae150435SJeff Kirsher 467ae150435SJeff Kirsher // EPH Status Register 468ae150435SJeff Kirsher /* BANK 0 */ 469ae150435SJeff Kirsher #define EPH_STATUS_REG(lp) SMC_REG(lp, 0x0002, 0) 470ae150435SJeff Kirsher #define ES_TX_SUC 0x0001 // Last TX was successful 471ae150435SJeff Kirsher #define ES_SNGL_COL 0x0002 // Single collision detected for last tx 472ae150435SJeff Kirsher #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx 473ae150435SJeff Kirsher #define ES_LTX_MULT 0x0008 // Last tx was a multicast 474ae150435SJeff Kirsher #define ES_16COL 0x0010 // 16 Collisions Reached 475ae150435SJeff Kirsher #define ES_SQET 0x0020 // Signal Quality Error Test 476ae150435SJeff Kirsher #define ES_LTXBRD 0x0040 // Last tx was a broadcast 477ae150435SJeff Kirsher #define ES_TXDEFR 0x0080 // Transmit Deferred 478ae150435SJeff Kirsher #define ES_LATCOL 0x0200 // Late collision detected on last tx 479ae150435SJeff Kirsher #define ES_LOSTCARR 0x0400 // Lost Carrier Sense 480ae150435SJeff Kirsher #define ES_EXC_DEF 0x0800 // Excessive Deferral 481ae150435SJeff Kirsher #define ES_CTR_ROL 0x1000 // Counter Roll Over indication 482ae150435SJeff Kirsher #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin 483ae150435SJeff Kirsher #define ES_TXUNRN 0x8000 // Tx Underrun 484ae150435SJeff Kirsher 485ae150435SJeff Kirsher 486ae150435SJeff Kirsher // Receive Control Register 487ae150435SJeff Kirsher /* BANK 0 */ 488ae150435SJeff Kirsher #define RCR_REG(lp) SMC_REG(lp, 0x0004, 0) 489ae150435SJeff Kirsher #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted 490ae150435SJeff Kirsher #define RCR_PRMS 0x0002 // Enable promiscuous mode 491ae150435SJeff Kirsher #define RCR_ALMUL 0x0004 // When set accepts all multicast frames 492ae150435SJeff Kirsher #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets 493ae150435SJeff Kirsher #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets 494ae150435SJeff Kirsher #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision 495ae150435SJeff Kirsher #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier 496ae150435SJeff Kirsher #define RCR_SOFTRST 0x8000 // resets the chip 497ae150435SJeff Kirsher 498ae150435SJeff Kirsher /* the normal settings for the RCR register : */ 499ae150435SJeff Kirsher #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN) 500ae150435SJeff Kirsher #define RCR_CLEAR 0x0 // set it to a base state 501ae150435SJeff Kirsher 502ae150435SJeff Kirsher 503ae150435SJeff Kirsher // Counter Register 504ae150435SJeff Kirsher /* BANK 0 */ 505ae150435SJeff Kirsher #define COUNTER_REG(lp) SMC_REG(lp, 0x0006, 0) 506ae150435SJeff Kirsher 507ae150435SJeff Kirsher 508ae150435SJeff Kirsher // Memory Information Register 509ae150435SJeff Kirsher /* BANK 0 */ 510ae150435SJeff Kirsher #define MIR_REG(lp) SMC_REG(lp, 0x0008, 0) 511ae150435SJeff Kirsher 512ae150435SJeff Kirsher 513ae150435SJeff Kirsher // Receive/Phy Control Register 514ae150435SJeff Kirsher /* BANK 0 */ 515ae150435SJeff Kirsher #define RPC_REG(lp) SMC_REG(lp, 0x000A, 0) 516ae150435SJeff Kirsher #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode. 517ae150435SJeff Kirsher #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode 518ae150435SJeff Kirsher #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode 519ae150435SJeff Kirsher #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb 520ae150435SJeff Kirsher #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb 521ae150435SJeff Kirsher 522ae150435SJeff Kirsher #ifndef RPC_LSA_DEFAULT 523ae150435SJeff Kirsher #define RPC_LSA_DEFAULT RPC_LED_100 524ae150435SJeff Kirsher #endif 525ae150435SJeff Kirsher #ifndef RPC_LSB_DEFAULT 526ae150435SJeff Kirsher #define RPC_LSB_DEFAULT RPC_LED_FD 527ae150435SJeff Kirsher #endif 528ae150435SJeff Kirsher 529ae150435SJeff Kirsher #define RPC_DEFAULT (RPC_ANEG | RPC_SPEED | RPC_DPLX) 530ae150435SJeff Kirsher 531ae150435SJeff Kirsher 532ae150435SJeff Kirsher /* Bank 0 0x0C is reserved */ 533ae150435SJeff Kirsher 534ae150435SJeff Kirsher // Bank Select Register 535ae150435SJeff Kirsher /* All Banks */ 536ae150435SJeff Kirsher #define BSR_REG 0x000E 537ae150435SJeff Kirsher 538ae150435SJeff Kirsher 539ae150435SJeff Kirsher // Configuration Reg 540ae150435SJeff Kirsher /* BANK 1 */ 541ae150435SJeff Kirsher #define CONFIG_REG(lp) SMC_REG(lp, 0x0000, 1) 542ae150435SJeff Kirsher #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy 543ae150435SJeff Kirsher #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL 544ae150435SJeff Kirsher #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus 545ae150435SJeff Kirsher #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode. 546ae150435SJeff Kirsher 547ae150435SJeff Kirsher // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low 548ae150435SJeff Kirsher #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN) 549ae150435SJeff Kirsher 550ae150435SJeff Kirsher 551ae150435SJeff Kirsher // Base Address Register 552ae150435SJeff Kirsher /* BANK 1 */ 553ae150435SJeff Kirsher #define BASE_REG(lp) SMC_REG(lp, 0x0002, 1) 554ae150435SJeff Kirsher 555ae150435SJeff Kirsher 556ae150435SJeff Kirsher // Individual Address Registers 557ae150435SJeff Kirsher /* BANK 1 */ 558ae150435SJeff Kirsher #define ADDR0_REG(lp) SMC_REG(lp, 0x0004, 1) 559ae150435SJeff Kirsher #define ADDR1_REG(lp) SMC_REG(lp, 0x0006, 1) 560ae150435SJeff Kirsher #define ADDR2_REG(lp) SMC_REG(lp, 0x0008, 1) 561ae150435SJeff Kirsher 562ae150435SJeff Kirsher 563ae150435SJeff Kirsher // General Purpose Register 564ae150435SJeff Kirsher /* BANK 1 */ 565ae150435SJeff Kirsher #define GP_REG(lp) SMC_REG(lp, 0x000A, 1) 566ae150435SJeff Kirsher 567ae150435SJeff Kirsher 568ae150435SJeff Kirsher // Control Register 569ae150435SJeff Kirsher /* BANK 1 */ 570ae150435SJeff Kirsher #define CTL_REG(lp) SMC_REG(lp, 0x000C, 1) 571ae150435SJeff Kirsher #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received 572ae150435SJeff Kirsher #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically 573ae150435SJeff Kirsher #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt 574ae150435SJeff Kirsher #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt 575ae150435SJeff Kirsher #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt 576ae150435SJeff Kirsher #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store 577ae150435SJeff Kirsher #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers 578ae150435SJeff Kirsher #define CTL_STORE 0x0001 // When set stores registers into EEPROM 579ae150435SJeff Kirsher 580ae150435SJeff Kirsher 581ae150435SJeff Kirsher // MMU Command Register 582ae150435SJeff Kirsher /* BANK 2 */ 583ae150435SJeff Kirsher #define MMU_CMD_REG(lp) SMC_REG(lp, 0x0000, 2) 584ae150435SJeff Kirsher #define MC_BUSY 1 // When 1 the last release has not completed 585ae150435SJeff Kirsher #define MC_NOP (0<<5) // No Op 586ae150435SJeff Kirsher #define MC_ALLOC (1<<5) // OR with number of 256 byte packets 587ae150435SJeff Kirsher #define MC_RESET (2<<5) // Reset MMU to initial state 588ae150435SJeff Kirsher #define MC_REMOVE (3<<5) // Remove the current rx packet 589ae150435SJeff Kirsher #define MC_RELEASE (4<<5) // Remove and release the current rx packet 590ae150435SJeff Kirsher #define MC_FREEPKT (5<<5) // Release packet in PNR register 591ae150435SJeff Kirsher #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit 592ae150435SJeff Kirsher #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs 593ae150435SJeff Kirsher 594ae150435SJeff Kirsher 595ae150435SJeff Kirsher // Packet Number Register 596ae150435SJeff Kirsher /* BANK 2 */ 597ae150435SJeff Kirsher #define PN_REG(lp) SMC_REG(lp, 0x0002, 2) 598ae150435SJeff Kirsher 599ae150435SJeff Kirsher 600ae150435SJeff Kirsher // Allocation Result Register 601ae150435SJeff Kirsher /* BANK 2 */ 602ae150435SJeff Kirsher #define AR_REG(lp) SMC_REG(lp, 0x0003, 2) 603ae150435SJeff Kirsher #define AR_FAILED 0x80 // Alocation Failed 604ae150435SJeff Kirsher 605ae150435SJeff Kirsher 606ae150435SJeff Kirsher // TX FIFO Ports Register 607ae150435SJeff Kirsher /* BANK 2 */ 608ae150435SJeff Kirsher #define TXFIFO_REG(lp) SMC_REG(lp, 0x0004, 2) 609ae150435SJeff Kirsher #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty 610ae150435SJeff Kirsher 611ae150435SJeff Kirsher // RX FIFO Ports Register 612ae150435SJeff Kirsher /* BANK 2 */ 613ae150435SJeff Kirsher #define RXFIFO_REG(lp) SMC_REG(lp, 0x0005, 2) 614ae150435SJeff Kirsher #define RXFIFO_REMPTY 0x80 // RX FIFO Empty 615ae150435SJeff Kirsher 616ae150435SJeff Kirsher #define FIFO_REG(lp) SMC_REG(lp, 0x0004, 2) 617ae150435SJeff Kirsher 618ae150435SJeff Kirsher // Pointer Register 619ae150435SJeff Kirsher /* BANK 2 */ 620ae150435SJeff Kirsher #define PTR_REG(lp) SMC_REG(lp, 0x0006, 2) 621ae150435SJeff Kirsher #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area 622ae150435SJeff Kirsher #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access 623ae150435SJeff Kirsher #define PTR_READ 0x2000 // When 1 the operation is a read 624ae150435SJeff Kirsher 625ae150435SJeff Kirsher 626ae150435SJeff Kirsher // Data Register 627ae150435SJeff Kirsher /* BANK 2 */ 628ae150435SJeff Kirsher #define DATA_REG(lp) SMC_REG(lp, 0x0008, 2) 629ae150435SJeff Kirsher 630ae150435SJeff Kirsher 631ae150435SJeff Kirsher // Interrupt Status/Acknowledge Register 632ae150435SJeff Kirsher /* BANK 2 */ 633ae150435SJeff Kirsher #define INT_REG(lp) SMC_REG(lp, 0x000C, 2) 634ae150435SJeff Kirsher 635ae150435SJeff Kirsher 636ae150435SJeff Kirsher // Interrupt Mask Register 637ae150435SJeff Kirsher /* BANK 2 */ 638ae150435SJeff Kirsher #define IM_REG(lp) SMC_REG(lp, 0x000D, 2) 639ae150435SJeff Kirsher #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt 640ae150435SJeff Kirsher #define IM_ERCV_INT 0x40 // Early Receive Interrupt 641ae150435SJeff Kirsher #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section 642ae150435SJeff Kirsher #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns 643ae150435SJeff Kirsher #define IM_ALLOC_INT 0x08 // Set when allocation request is completed 644ae150435SJeff Kirsher #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty 645ae150435SJeff Kirsher #define IM_TX_INT 0x02 // Transmit Interrupt 646ae150435SJeff Kirsher #define IM_RCV_INT 0x01 // Receive Interrupt 647ae150435SJeff Kirsher 648ae150435SJeff Kirsher 649ae150435SJeff Kirsher // Multicast Table Registers 650ae150435SJeff Kirsher /* BANK 3 */ 651ae150435SJeff Kirsher #define MCAST_REG1(lp) SMC_REG(lp, 0x0000, 3) 652ae150435SJeff Kirsher #define MCAST_REG2(lp) SMC_REG(lp, 0x0002, 3) 653ae150435SJeff Kirsher #define MCAST_REG3(lp) SMC_REG(lp, 0x0004, 3) 654ae150435SJeff Kirsher #define MCAST_REG4(lp) SMC_REG(lp, 0x0006, 3) 655ae150435SJeff Kirsher 656ae150435SJeff Kirsher 657ae150435SJeff Kirsher // Management Interface Register (MII) 658ae150435SJeff Kirsher /* BANK 3 */ 659ae150435SJeff Kirsher #define MII_REG(lp) SMC_REG(lp, 0x0008, 3) 660ae150435SJeff Kirsher #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup 661ae150435SJeff Kirsher #define MII_MDOE 0x0008 // MII Output Enable 662ae150435SJeff Kirsher #define MII_MCLK 0x0004 // MII Clock, pin MDCLK 663ae150435SJeff Kirsher #define MII_MDI 0x0002 // MII Input, pin MDI 664ae150435SJeff Kirsher #define MII_MDO 0x0001 // MII Output, pin MDO 665ae150435SJeff Kirsher 666ae150435SJeff Kirsher 667ae150435SJeff Kirsher // Revision Register 668ae150435SJeff Kirsher /* BANK 3 */ 669ae150435SJeff Kirsher /* ( hi: chip id low: rev # ) */ 670ae150435SJeff Kirsher #define REV_REG(lp) SMC_REG(lp, 0x000A, 3) 671ae150435SJeff Kirsher 672ae150435SJeff Kirsher 673ae150435SJeff Kirsher // Early RCV Register 674ae150435SJeff Kirsher /* BANK 3 */ 675ae150435SJeff Kirsher /* this is NOT on SMC9192 */ 676ae150435SJeff Kirsher #define ERCV_REG(lp) SMC_REG(lp, 0x000C, 3) 677ae150435SJeff Kirsher #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received 678ae150435SJeff Kirsher #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask 679ae150435SJeff Kirsher 680ae150435SJeff Kirsher 681ae150435SJeff Kirsher // External Register 682ae150435SJeff Kirsher /* BANK 7 */ 683ae150435SJeff Kirsher #define EXT_REG(lp) SMC_REG(lp, 0x0000, 7) 684ae150435SJeff Kirsher 685ae150435SJeff Kirsher 686ae150435SJeff Kirsher #define CHIP_9192 3 687ae150435SJeff Kirsher #define CHIP_9194 4 688ae150435SJeff Kirsher #define CHIP_9195 5 689ae150435SJeff Kirsher #define CHIP_9196 6 690ae150435SJeff Kirsher #define CHIP_91100 7 691ae150435SJeff Kirsher #define CHIP_91100FD 8 692ae150435SJeff Kirsher #define CHIP_91111FD 9 693ae150435SJeff Kirsher 694ae150435SJeff Kirsher static const char * chip_ids[ 16 ] = { 695ae150435SJeff Kirsher NULL, NULL, NULL, 696ae150435SJeff Kirsher /* 3 */ "SMC91C90/91C92", 697ae150435SJeff Kirsher /* 4 */ "SMC91C94", 698ae150435SJeff Kirsher /* 5 */ "SMC91C95", 699ae150435SJeff Kirsher /* 6 */ "SMC91C96", 700ae150435SJeff Kirsher /* 7 */ "SMC91C100", 701ae150435SJeff Kirsher /* 8 */ "SMC91C100FD", 702ae150435SJeff Kirsher /* 9 */ "SMC91C11xFD", 703ae150435SJeff Kirsher NULL, NULL, NULL, 704ae150435SJeff Kirsher NULL, NULL, NULL}; 705ae150435SJeff Kirsher 706ae150435SJeff Kirsher 707ae150435SJeff Kirsher /* 708ae150435SJeff Kirsher . Receive status bits 709ae150435SJeff Kirsher */ 710ae150435SJeff Kirsher #define RS_ALGNERR 0x8000 711ae150435SJeff Kirsher #define RS_BRODCAST 0x4000 712ae150435SJeff Kirsher #define RS_BADCRC 0x2000 713ae150435SJeff Kirsher #define RS_ODDFRAME 0x1000 714ae150435SJeff Kirsher #define RS_TOOLONG 0x0800 715ae150435SJeff Kirsher #define RS_TOOSHORT 0x0400 716ae150435SJeff Kirsher #define RS_MULTICAST 0x0001 717ae150435SJeff Kirsher #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT) 718ae150435SJeff Kirsher 719ae150435SJeff Kirsher 720ae150435SJeff Kirsher /* 721ae150435SJeff Kirsher * PHY IDs 722ae150435SJeff Kirsher * LAN83C183 == LAN91C111 Internal PHY 723ae150435SJeff Kirsher */ 724ae150435SJeff Kirsher #define PHY_LAN83C183 0x0016f840 725ae150435SJeff Kirsher #define PHY_LAN83C180 0x02821c50 726ae150435SJeff Kirsher 727ae150435SJeff Kirsher /* 728ae150435SJeff Kirsher * PHY Register Addresses (LAN91C111 Internal PHY) 729ae150435SJeff Kirsher * 730ae150435SJeff Kirsher * Generic PHY registers can be found in <linux/mii.h> 731ae150435SJeff Kirsher * 732ae150435SJeff Kirsher * These phy registers are specific to our on-board phy. 733ae150435SJeff Kirsher */ 734ae150435SJeff Kirsher 735ae150435SJeff Kirsher // PHY Configuration Register 1 736ae150435SJeff Kirsher #define PHY_CFG1_REG 0x10 737ae150435SJeff Kirsher #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled 738ae150435SJeff Kirsher #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled 739ae150435SJeff Kirsher #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down 740ae150435SJeff Kirsher #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler 741ae150435SJeff Kirsher #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable 742ae150435SJeff Kirsher #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled 743ae150435SJeff Kirsher #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm) 744ae150435SJeff Kirsher #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db 745ae150435SJeff Kirsher #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust 746ae150435SJeff Kirsher #define PHY_CFG1_TLVL_MASK 0x003C 747ae150435SJeff Kirsher #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time 748ae150435SJeff Kirsher 749ae150435SJeff Kirsher 750ae150435SJeff Kirsher // PHY Configuration Register 2 751ae150435SJeff Kirsher #define PHY_CFG2_REG 0x11 752ae150435SJeff Kirsher #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled 753ae150435SJeff Kirsher #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled 754ae150435SJeff Kirsher #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt) 755ae150435SJeff Kirsher #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo 756ae150435SJeff Kirsher 757ae150435SJeff Kirsher // PHY Status Output (and Interrupt status) Register 758ae150435SJeff Kirsher #define PHY_INT_REG 0x12 // Status Output (Interrupt Status) 759ae150435SJeff Kirsher #define PHY_INT_INT 0x8000 // 1=bits have changed since last read 760ae150435SJeff Kirsher #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected 761ae150435SJeff Kirsher #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync 762ae150435SJeff Kirsher #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx 763ae150435SJeff Kirsher #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx 764ae150435SJeff Kirsher #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx 765ae150435SJeff Kirsher #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected 766ae150435SJeff Kirsher #define PHY_INT_JAB 0x0100 // 1=Jabber detected 767ae150435SJeff Kirsher #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode 768ae150435SJeff Kirsher #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex 769ae150435SJeff Kirsher 770ae150435SJeff Kirsher // PHY Interrupt/Status Mask Register 771ae150435SJeff Kirsher #define PHY_MASK_REG 0x13 // Interrupt Mask 772ae150435SJeff Kirsher // Uses the same bit definitions as PHY_INT_REG 773ae150435SJeff Kirsher 774ae150435SJeff Kirsher 775ae150435SJeff Kirsher /* 776ae150435SJeff Kirsher * SMC91C96 ethernet config and status registers. 777ae150435SJeff Kirsher * These are in the "attribute" space. 778ae150435SJeff Kirsher */ 779ae150435SJeff Kirsher #define ECOR 0x8000 780ae150435SJeff Kirsher #define ECOR_RESET 0x80 781ae150435SJeff Kirsher #define ECOR_LEVEL_IRQ 0x40 782ae150435SJeff Kirsher #define ECOR_WR_ATTRIB 0x04 783ae150435SJeff Kirsher #define ECOR_ENABLE 0x01 784ae150435SJeff Kirsher 785ae150435SJeff Kirsher #define ECSR 0x8002 786ae150435SJeff Kirsher #define ECSR_IOIS8 0x20 787ae150435SJeff Kirsher #define ECSR_PWRDWN 0x04 788ae150435SJeff Kirsher #define ECSR_INT 0x02 789ae150435SJeff Kirsher 790ae150435SJeff Kirsher #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT) 791ae150435SJeff Kirsher 792ae150435SJeff Kirsher 793ae150435SJeff Kirsher /* 794ae150435SJeff Kirsher * Macros to abstract register access according to the data bus 795ae150435SJeff Kirsher * capabilities. Please use those and not the in/out primitives. 796ae150435SJeff Kirsher * Note: the following macros do *not* select the bank -- this must 797ae150435SJeff Kirsher * be done separately as needed in the main code. The SMC_REG() macro 798ae150435SJeff Kirsher * only uses the bank argument for debugging purposes (when enabled). 799ae150435SJeff Kirsher * 800ae150435SJeff Kirsher * Note: despite inline functions being safer, everything leading to this 801ae150435SJeff Kirsher * should preferably be macros to let BUG() display the line number in 802ae150435SJeff Kirsher * the core source code since we're interested in the top call site 803ae150435SJeff Kirsher * not in any inline function location. 804ae150435SJeff Kirsher */ 805ae150435SJeff Kirsher 806ae150435SJeff Kirsher #if SMC_DEBUG > 0 807ae150435SJeff Kirsher #define SMC_REG(lp, reg, bank) \ 808ae150435SJeff Kirsher ({ \ 809ae150435SJeff Kirsher int __b = SMC_CURRENT_BANK(lp); \ 810ae150435SJeff Kirsher if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \ 8116389aa45SBen Boeckel pr_err("%s: bank reg screwed (0x%04x)\n", \ 812ae150435SJeff Kirsher CARDNAME, __b); \ 813ae150435SJeff Kirsher BUG(); \ 814ae150435SJeff Kirsher } \ 815ae150435SJeff Kirsher reg<<SMC_IO_SHIFT; \ 816ae150435SJeff Kirsher }) 817ae150435SJeff Kirsher #else 818ae150435SJeff Kirsher #define SMC_REG(lp, reg, bank) (reg<<SMC_IO_SHIFT) 819ae150435SJeff Kirsher #endif 820ae150435SJeff Kirsher 821ae150435SJeff Kirsher /* 822ae150435SJeff Kirsher * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not 823ae150435SJeff Kirsher * aligned to a 32 bit boundary. I tell you that does exist! 824ae150435SJeff Kirsher * Fortunately the affected register accesses can be easily worked around 825ae150435SJeff Kirsher * since we can write zeroes to the preceding 16 bits without adverse 826ae150435SJeff Kirsher * effects and use a 32-bit access. 827ae150435SJeff Kirsher * 828ae150435SJeff Kirsher * Enforce it on any 32-bit capable setup for now. 829ae150435SJeff Kirsher */ 830ae150435SJeff Kirsher #define SMC_MUST_ALIGN_WRITE(lp) SMC_32BIT(lp) 831ae150435SJeff Kirsher 832ae150435SJeff Kirsher #define SMC_GET_PN(lp) \ 833ae150435SJeff Kirsher (SMC_8BIT(lp) ? (SMC_inb(ioaddr, PN_REG(lp))) \ 834ae150435SJeff Kirsher : (SMC_inw(ioaddr, PN_REG(lp)) & 0xFF)) 835ae150435SJeff Kirsher 836ae150435SJeff Kirsher #define SMC_SET_PN(lp, x) \ 837ae150435SJeff Kirsher do { \ 838ae150435SJeff Kirsher if (SMC_MUST_ALIGN_WRITE(lp)) \ 839ae150435SJeff Kirsher SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 0, 2)); \ 840ae150435SJeff Kirsher else if (SMC_8BIT(lp)) \ 841ae150435SJeff Kirsher SMC_outb(x, ioaddr, PN_REG(lp)); \ 842ae150435SJeff Kirsher else \ 843ae150435SJeff Kirsher SMC_outw(x, ioaddr, PN_REG(lp)); \ 844ae150435SJeff Kirsher } while (0) 845ae150435SJeff Kirsher 846ae150435SJeff Kirsher #define SMC_GET_AR(lp) \ 847ae150435SJeff Kirsher (SMC_8BIT(lp) ? (SMC_inb(ioaddr, AR_REG(lp))) \ 848ae150435SJeff Kirsher : (SMC_inw(ioaddr, PN_REG(lp)) >> 8)) 849ae150435SJeff Kirsher 850ae150435SJeff Kirsher #define SMC_GET_TXFIFO(lp) \ 851ae150435SJeff Kirsher (SMC_8BIT(lp) ? (SMC_inb(ioaddr, TXFIFO_REG(lp))) \ 852ae150435SJeff Kirsher : (SMC_inw(ioaddr, TXFIFO_REG(lp)) & 0xFF)) 853ae150435SJeff Kirsher 854ae150435SJeff Kirsher #define SMC_GET_RXFIFO(lp) \ 855ae150435SJeff Kirsher (SMC_8BIT(lp) ? (SMC_inb(ioaddr, RXFIFO_REG(lp))) \ 856ae150435SJeff Kirsher : (SMC_inw(ioaddr, TXFIFO_REG(lp)) >> 8)) 857ae150435SJeff Kirsher 858ae150435SJeff Kirsher #define SMC_GET_INT(lp) \ 859ae150435SJeff Kirsher (SMC_8BIT(lp) ? (SMC_inb(ioaddr, INT_REG(lp))) \ 860ae150435SJeff Kirsher : (SMC_inw(ioaddr, INT_REG(lp)) & 0xFF)) 861ae150435SJeff Kirsher 862ae150435SJeff Kirsher #define SMC_ACK_INT(lp, x) \ 863ae150435SJeff Kirsher do { \ 864ae150435SJeff Kirsher if (SMC_8BIT(lp)) \ 865ae150435SJeff Kirsher SMC_outb(x, ioaddr, INT_REG(lp)); \ 866ae150435SJeff Kirsher else { \ 867ae150435SJeff Kirsher unsigned long __flags; \ 868ae150435SJeff Kirsher int __mask; \ 869ae150435SJeff Kirsher local_irq_save(__flags); \ 870ae150435SJeff Kirsher __mask = SMC_inw(ioaddr, INT_REG(lp)) & ~0xff; \ 871ae150435SJeff Kirsher SMC_outw(__mask | (x), ioaddr, INT_REG(lp)); \ 872ae150435SJeff Kirsher local_irq_restore(__flags); \ 873ae150435SJeff Kirsher } \ 874ae150435SJeff Kirsher } while (0) 875ae150435SJeff Kirsher 876ae150435SJeff Kirsher #define SMC_GET_INT_MASK(lp) \ 877ae150435SJeff Kirsher (SMC_8BIT(lp) ? (SMC_inb(ioaddr, IM_REG(lp))) \ 878ae150435SJeff Kirsher : (SMC_inw(ioaddr, INT_REG(lp)) >> 8)) 879ae150435SJeff Kirsher 880ae150435SJeff Kirsher #define SMC_SET_INT_MASK(lp, x) \ 881ae150435SJeff Kirsher do { \ 882ae150435SJeff Kirsher if (SMC_8BIT(lp)) \ 883ae150435SJeff Kirsher SMC_outb(x, ioaddr, IM_REG(lp)); \ 884ae150435SJeff Kirsher else \ 885ae150435SJeff Kirsher SMC_outw((x) << 8, ioaddr, INT_REG(lp)); \ 886ae150435SJeff Kirsher } while (0) 887ae150435SJeff Kirsher 888ae150435SJeff Kirsher #define SMC_CURRENT_BANK(lp) SMC_inw(ioaddr, BANK_SELECT) 889ae150435SJeff Kirsher 890ae150435SJeff Kirsher #define SMC_SELECT_BANK(lp, x) \ 891ae150435SJeff Kirsher do { \ 892ae150435SJeff Kirsher if (SMC_MUST_ALIGN_WRITE(lp)) \ 893ae150435SJeff Kirsher SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \ 894ae150435SJeff Kirsher else \ 895ae150435SJeff Kirsher SMC_outw(x, ioaddr, BANK_SELECT); \ 896ae150435SJeff Kirsher } while (0) 897ae150435SJeff Kirsher 898ae150435SJeff Kirsher #define SMC_GET_BASE(lp) SMC_inw(ioaddr, BASE_REG(lp)) 899ae150435SJeff Kirsher 900ae150435SJeff Kirsher #define SMC_SET_BASE(lp, x) SMC_outw(x, ioaddr, BASE_REG(lp)) 901ae150435SJeff Kirsher 902ae150435SJeff Kirsher #define SMC_GET_CONFIG(lp) SMC_inw(ioaddr, CONFIG_REG(lp)) 903ae150435SJeff Kirsher 904ae150435SJeff Kirsher #define SMC_SET_CONFIG(lp, x) SMC_outw(x, ioaddr, CONFIG_REG(lp)) 905ae150435SJeff Kirsher 906ae150435SJeff Kirsher #define SMC_GET_COUNTER(lp) SMC_inw(ioaddr, COUNTER_REG(lp)) 907ae150435SJeff Kirsher 908ae150435SJeff Kirsher #define SMC_GET_CTL(lp) SMC_inw(ioaddr, CTL_REG(lp)) 909ae150435SJeff Kirsher 910ae150435SJeff Kirsher #define SMC_SET_CTL(lp, x) SMC_outw(x, ioaddr, CTL_REG(lp)) 911ae150435SJeff Kirsher 912ae150435SJeff Kirsher #define SMC_GET_MII(lp) SMC_inw(ioaddr, MII_REG(lp)) 913ae150435SJeff Kirsher 914ae150435SJeff Kirsher #define SMC_GET_GP(lp) SMC_inw(ioaddr, GP_REG(lp)) 915ae150435SJeff Kirsher 916ae150435SJeff Kirsher #define SMC_SET_GP(lp, x) \ 917ae150435SJeff Kirsher do { \ 918ae150435SJeff Kirsher if (SMC_MUST_ALIGN_WRITE(lp)) \ 919ae150435SJeff Kirsher SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 1)); \ 920ae150435SJeff Kirsher else \ 921ae150435SJeff Kirsher SMC_outw(x, ioaddr, GP_REG(lp)); \ 922ae150435SJeff Kirsher } while (0) 923ae150435SJeff Kirsher 924ae150435SJeff Kirsher #define SMC_SET_MII(lp, x) SMC_outw(x, ioaddr, MII_REG(lp)) 925ae150435SJeff Kirsher 926ae150435SJeff Kirsher #define SMC_GET_MIR(lp) SMC_inw(ioaddr, MIR_REG(lp)) 927ae150435SJeff Kirsher 928ae150435SJeff Kirsher #define SMC_SET_MIR(lp, x) SMC_outw(x, ioaddr, MIR_REG(lp)) 929ae150435SJeff Kirsher 930ae150435SJeff Kirsher #define SMC_GET_MMU_CMD(lp) SMC_inw(ioaddr, MMU_CMD_REG(lp)) 931ae150435SJeff Kirsher 932ae150435SJeff Kirsher #define SMC_SET_MMU_CMD(lp, x) SMC_outw(x, ioaddr, MMU_CMD_REG(lp)) 933ae150435SJeff Kirsher 934ae150435SJeff Kirsher #define SMC_GET_FIFO(lp) SMC_inw(ioaddr, FIFO_REG(lp)) 935ae150435SJeff Kirsher 936ae150435SJeff Kirsher #define SMC_GET_PTR(lp) SMC_inw(ioaddr, PTR_REG(lp)) 937ae150435SJeff Kirsher 938ae150435SJeff Kirsher #define SMC_SET_PTR(lp, x) \ 939ae150435SJeff Kirsher do { \ 940ae150435SJeff Kirsher if (SMC_MUST_ALIGN_WRITE(lp)) \ 941ae150435SJeff Kirsher SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 4, 2)); \ 942ae150435SJeff Kirsher else \ 943ae150435SJeff Kirsher SMC_outw(x, ioaddr, PTR_REG(lp)); \ 944ae150435SJeff Kirsher } while (0) 945ae150435SJeff Kirsher 946ae150435SJeff Kirsher #define SMC_GET_EPH_STATUS(lp) SMC_inw(ioaddr, EPH_STATUS_REG(lp)) 947ae150435SJeff Kirsher 948ae150435SJeff Kirsher #define SMC_GET_RCR(lp) SMC_inw(ioaddr, RCR_REG(lp)) 949ae150435SJeff Kirsher 950ae150435SJeff Kirsher #define SMC_SET_RCR(lp, x) SMC_outw(x, ioaddr, RCR_REG(lp)) 951ae150435SJeff Kirsher 952ae150435SJeff Kirsher #define SMC_GET_REV(lp) SMC_inw(ioaddr, REV_REG(lp)) 953ae150435SJeff Kirsher 954ae150435SJeff Kirsher #define SMC_GET_RPC(lp) SMC_inw(ioaddr, RPC_REG(lp)) 955ae150435SJeff Kirsher 956ae150435SJeff Kirsher #define SMC_SET_RPC(lp, x) \ 957ae150435SJeff Kirsher do { \ 958ae150435SJeff Kirsher if (SMC_MUST_ALIGN_WRITE(lp)) \ 959ae150435SJeff Kirsher SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 0)); \ 960ae150435SJeff Kirsher else \ 961ae150435SJeff Kirsher SMC_outw(x, ioaddr, RPC_REG(lp)); \ 962ae150435SJeff Kirsher } while (0) 963ae150435SJeff Kirsher 964ae150435SJeff Kirsher #define SMC_GET_TCR(lp) SMC_inw(ioaddr, TCR_REG(lp)) 965ae150435SJeff Kirsher 966ae150435SJeff Kirsher #define SMC_SET_TCR(lp, x) SMC_outw(x, ioaddr, TCR_REG(lp)) 967ae150435SJeff Kirsher 968ae150435SJeff Kirsher #ifndef SMC_GET_MAC_ADDR 969ae150435SJeff Kirsher #define SMC_GET_MAC_ADDR(lp, addr) \ 970ae150435SJeff Kirsher do { \ 971ae150435SJeff Kirsher unsigned int __v; \ 972ae150435SJeff Kirsher __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \ 973ae150435SJeff Kirsher addr[0] = __v; addr[1] = __v >> 8; \ 974ae150435SJeff Kirsher __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \ 975ae150435SJeff Kirsher addr[2] = __v; addr[3] = __v >> 8; \ 976ae150435SJeff Kirsher __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \ 977ae150435SJeff Kirsher addr[4] = __v; addr[5] = __v >> 8; \ 978ae150435SJeff Kirsher } while (0) 979ae150435SJeff Kirsher #endif 980ae150435SJeff Kirsher 981ae150435SJeff Kirsher #define SMC_SET_MAC_ADDR(lp, addr) \ 982ae150435SJeff Kirsher do { \ 983ae150435SJeff Kirsher SMC_outw(addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG(lp)); \ 984ae150435SJeff Kirsher SMC_outw(addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG(lp)); \ 985ae150435SJeff Kirsher SMC_outw(addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG(lp)); \ 986ae150435SJeff Kirsher } while (0) 987ae150435SJeff Kirsher 988ae150435SJeff Kirsher #define SMC_SET_MCAST(lp, x) \ 989ae150435SJeff Kirsher do { \ 990ae150435SJeff Kirsher const unsigned char *mt = (x); \ 991ae150435SJeff Kirsher SMC_outw(mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1(lp)); \ 992ae150435SJeff Kirsher SMC_outw(mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2(lp)); \ 993ae150435SJeff Kirsher SMC_outw(mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3(lp)); \ 994ae150435SJeff Kirsher SMC_outw(mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4(lp)); \ 995ae150435SJeff Kirsher } while (0) 996ae150435SJeff Kirsher 997ae150435SJeff Kirsher #define SMC_PUT_PKT_HDR(lp, status, length) \ 998ae150435SJeff Kirsher do { \ 999ae150435SJeff Kirsher if (SMC_32BIT(lp)) \ 1000ae150435SJeff Kirsher SMC_outl((status) | (length)<<16, ioaddr, \ 1001ae150435SJeff Kirsher DATA_REG(lp)); \ 1002ae150435SJeff Kirsher else { \ 1003ae150435SJeff Kirsher SMC_outw(status, ioaddr, DATA_REG(lp)); \ 1004ae150435SJeff Kirsher SMC_outw(length, ioaddr, DATA_REG(lp)); \ 1005ae150435SJeff Kirsher } \ 1006ae150435SJeff Kirsher } while (0) 1007ae150435SJeff Kirsher 1008ae150435SJeff Kirsher #define SMC_GET_PKT_HDR(lp, status, length) \ 1009ae150435SJeff Kirsher do { \ 1010ae150435SJeff Kirsher if (SMC_32BIT(lp)) { \ 1011ae150435SJeff Kirsher unsigned int __val = SMC_inl(ioaddr, DATA_REG(lp)); \ 1012ae150435SJeff Kirsher (status) = __val & 0xffff; \ 1013ae150435SJeff Kirsher (length) = __val >> 16; \ 1014ae150435SJeff Kirsher } else { \ 1015ae150435SJeff Kirsher (status) = SMC_inw(ioaddr, DATA_REG(lp)); \ 1016ae150435SJeff Kirsher (length) = SMC_inw(ioaddr, DATA_REG(lp)); \ 1017ae150435SJeff Kirsher } \ 1018ae150435SJeff Kirsher } while (0) 1019ae150435SJeff Kirsher 1020ae150435SJeff Kirsher #define SMC_PUSH_DATA(lp, p, l) \ 1021ae150435SJeff Kirsher do { \ 1022ae150435SJeff Kirsher if (SMC_32BIT(lp)) { \ 1023ae150435SJeff Kirsher void *__ptr = (p); \ 1024ae150435SJeff Kirsher int __len = (l); \ 1025ae150435SJeff Kirsher void __iomem *__ioaddr = ioaddr; \ 1026ae150435SJeff Kirsher if (__len >= 2 && (unsigned long)__ptr & 2) { \ 1027ae150435SJeff Kirsher __len -= 2; \ 1028e9e4ea74SWill Deacon SMC_outsw(ioaddr, DATA_REG(lp), __ptr, 1); \ 1029ae150435SJeff Kirsher __ptr += 2; \ 1030ae150435SJeff Kirsher } \ 1031ae150435SJeff Kirsher if (SMC_CAN_USE_DATACS && lp->datacs) \ 1032ae150435SJeff Kirsher __ioaddr = lp->datacs; \ 1033ae150435SJeff Kirsher SMC_outsl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \ 1034ae150435SJeff Kirsher if (__len & 2) { \ 1035ae150435SJeff Kirsher __ptr += (__len & ~3); \ 1036e9e4ea74SWill Deacon SMC_outsw(ioaddr, DATA_REG(lp), __ptr, 1); \ 1037ae150435SJeff Kirsher } \ 1038ae150435SJeff Kirsher } else if (SMC_16BIT(lp)) \ 1039ae150435SJeff Kirsher SMC_outsw(ioaddr, DATA_REG(lp), p, (l) >> 1); \ 1040ae150435SJeff Kirsher else if (SMC_8BIT(lp)) \ 1041ae150435SJeff Kirsher SMC_outsb(ioaddr, DATA_REG(lp), p, l); \ 1042ae150435SJeff Kirsher } while (0) 1043ae150435SJeff Kirsher 1044ae150435SJeff Kirsher #define SMC_PULL_DATA(lp, p, l) \ 1045ae150435SJeff Kirsher do { \ 1046ae150435SJeff Kirsher if (SMC_32BIT(lp)) { \ 1047ae150435SJeff Kirsher void *__ptr = (p); \ 1048ae150435SJeff Kirsher int __len = (l); \ 1049ae150435SJeff Kirsher void __iomem *__ioaddr = ioaddr; \ 1050ae150435SJeff Kirsher if ((unsigned long)__ptr & 2) { \ 1051ae150435SJeff Kirsher /* \ 1052ae150435SJeff Kirsher * We want 32bit alignment here. \ 1053ae150435SJeff Kirsher * Since some buses perform a full \ 1054ae150435SJeff Kirsher * 32bit fetch even for 16bit data \ 1055ae150435SJeff Kirsher * we can't use SMC_inw() here. \ 1056ae150435SJeff Kirsher * Back both source (on-chip) and \ 1057ae150435SJeff Kirsher * destination pointers of 2 bytes. \ 1058ae150435SJeff Kirsher * This is possible since the call to \ 1059ae150435SJeff Kirsher * SMC_GET_PKT_HDR() already advanced \ 1060ae150435SJeff Kirsher * the source pointer of 4 bytes, and \ 1061ae150435SJeff Kirsher * the skb_reserve(skb, 2) advanced \ 1062ae150435SJeff Kirsher * the destination pointer of 2 bytes. \ 1063ae150435SJeff Kirsher */ \ 1064ae150435SJeff Kirsher __ptr -= 2; \ 1065ae150435SJeff Kirsher __len += 2; \ 1066ae150435SJeff Kirsher SMC_SET_PTR(lp, \ 1067ae150435SJeff Kirsher 2|PTR_READ|PTR_RCV|PTR_AUTOINC); \ 1068ae150435SJeff Kirsher } \ 1069ae150435SJeff Kirsher if (SMC_CAN_USE_DATACS && lp->datacs) \ 1070ae150435SJeff Kirsher __ioaddr = lp->datacs; \ 1071ae150435SJeff Kirsher __len += 2; \ 1072ae150435SJeff Kirsher SMC_insl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \ 1073ae150435SJeff Kirsher } else if (SMC_16BIT(lp)) \ 1074ae150435SJeff Kirsher SMC_insw(ioaddr, DATA_REG(lp), p, (l) >> 1); \ 1075ae150435SJeff Kirsher else if (SMC_8BIT(lp)) \ 1076ae150435SJeff Kirsher SMC_insb(ioaddr, DATA_REG(lp), p, l); \ 1077ae150435SJeff Kirsher } while (0) 1078ae150435SJeff Kirsher 1079ae150435SJeff Kirsher #endif /* _SMC91X_H_ */ 1080