1*d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2874aeea5SJeff Kirsher /**************************************************************************** 3f7a6d2c4SBen Hutchings * Driver for Solarflare network controllers and boards 4874aeea5SJeff Kirsher * Copyright 2005-2006 Fen Systems Ltd. 5f7a6d2c4SBen Hutchings * Copyright 2006-2013 Solarflare Communications Inc. 6874aeea5SJeff Kirsher */ 7874aeea5SJeff Kirsher 8874aeea5SJeff Kirsher #include <linux/bitops.h> 9874aeea5SJeff Kirsher #include <linux/delay.h> 10874aeea5SJeff Kirsher #include <linux/interrupt.h> 11874aeea5SJeff Kirsher #include <linux/pci.h> 12874aeea5SJeff Kirsher #include <linux/module.h> 13874aeea5SJeff Kirsher #include <linux/seq_file.h> 141899c111SBen Hutchings #include <linux/cpu_rmap.h> 15874aeea5SJeff Kirsher #include "net_driver.h" 16874aeea5SJeff Kirsher #include "bitfield.h" 17874aeea5SJeff Kirsher #include "efx.h" 18874aeea5SJeff Kirsher #include "nic.h" 19137b7922SBen Hutchings #include "ef10_regs.h" 208b8a95a1SBen Hutchings #include "farch_regs.h" 21874aeea5SJeff Kirsher #include "io.h" 22874aeea5SJeff Kirsher #include "workarounds.h" 23874aeea5SJeff Kirsher 24874aeea5SJeff Kirsher /************************************************************************** 25874aeea5SJeff Kirsher * 26874aeea5SJeff Kirsher * Generic buffer handling 27f7251a9cSBen Hutchings * These buffers are used for interrupt status, MAC stats, etc. 28874aeea5SJeff Kirsher * 29874aeea5SJeff Kirsher **************************************************************************/ 30874aeea5SJeff Kirsher 31874aeea5SJeff Kirsher int efx_nic_alloc_buffer(struct efx_nic *efx, struct efx_buffer *buffer, 320d19a540SBen Hutchings unsigned int len, gfp_t gfp_flags) 33874aeea5SJeff Kirsher { 34750afb08SLuis Chamberlain buffer->addr = dma_alloc_coherent(&efx->pci_dev->dev, len, 35ede23fa8SJoe Perches &buffer->dma_addr, gfp_flags); 36874aeea5SJeff Kirsher if (!buffer->addr) 37874aeea5SJeff Kirsher return -ENOMEM; 38874aeea5SJeff Kirsher buffer->len = len; 39874aeea5SJeff Kirsher return 0; 40874aeea5SJeff Kirsher } 41874aeea5SJeff Kirsher 42874aeea5SJeff Kirsher void efx_nic_free_buffer(struct efx_nic *efx, struct efx_buffer *buffer) 43874aeea5SJeff Kirsher { 44874aeea5SJeff Kirsher if (buffer->addr) { 450e33d870SBen Hutchings dma_free_coherent(&efx->pci_dev->dev, buffer->len, 46874aeea5SJeff Kirsher buffer->addr, buffer->dma_addr); 47874aeea5SJeff Kirsher buffer->addr = NULL; 48874aeea5SJeff Kirsher } 49874aeea5SJeff Kirsher } 50874aeea5SJeff Kirsher 51874aeea5SJeff Kirsher /* Check whether an event is present in the eventq at the current 52874aeea5SJeff Kirsher * read pointer. Only useful for self-test. 53874aeea5SJeff Kirsher */ 54874aeea5SJeff Kirsher bool efx_nic_event_present(struct efx_channel *channel) 55874aeea5SJeff Kirsher { 56874aeea5SJeff Kirsher return efx_event_present(efx_event(channel, channel->eventq_read_ptr)); 57874aeea5SJeff Kirsher } 58874aeea5SJeff Kirsher 59eee6f6a9SBen Hutchings void efx_nic_event_test_start(struct efx_channel *channel) 60874aeea5SJeff Kirsher { 61dd40781eSBen Hutchings channel->event_test_cpu = -1; 62eee6f6a9SBen Hutchings smp_wmb(); 6386094f7fSBen Hutchings channel->efx->type->ev_test_generate(channel); 64874aeea5SJeff Kirsher } 65874aeea5SJeff Kirsher 66942e298eSJon Cooper int efx_nic_irq_test_start(struct efx_nic *efx) 67874aeea5SJeff Kirsher { 68eee6f6a9SBen Hutchings efx->last_irq_cpu = -1; 69eee6f6a9SBen Hutchings smp_wmb(); 70942e298eSJon Cooper return efx->type->irq_test_generate(efx); 71874aeea5SJeff Kirsher } 72874aeea5SJeff Kirsher 73874aeea5SJeff Kirsher /* Hook interrupt handler(s) 74874aeea5SJeff Kirsher * Try MSI and then legacy interrupts. 75874aeea5SJeff Kirsher */ 76874aeea5SJeff Kirsher int efx_nic_init_interrupt(struct efx_nic *efx) 77874aeea5SJeff Kirsher { 78874aeea5SJeff Kirsher struct efx_channel *channel; 791899c111SBen Hutchings unsigned int n_irqs; 80874aeea5SJeff Kirsher int rc; 81874aeea5SJeff Kirsher 82874aeea5SJeff Kirsher if (!EFX_INT_MODE_USE_MSI(efx)) { 8386094f7fSBen Hutchings rc = request_irq(efx->legacy_irq, 8486094f7fSBen Hutchings efx->type->irq_handle_legacy, IRQF_SHARED, 85874aeea5SJeff Kirsher efx->name, efx); 86874aeea5SJeff Kirsher if (rc) { 87874aeea5SJeff Kirsher netif_err(efx, drv, efx->net_dev, 88874aeea5SJeff Kirsher "failed to hook legacy IRQ %d\n", 89874aeea5SJeff Kirsher efx->pci_dev->irq); 90874aeea5SJeff Kirsher goto fail1; 91874aeea5SJeff Kirsher } 92874aeea5SJeff Kirsher return 0; 93874aeea5SJeff Kirsher } 94874aeea5SJeff Kirsher 951899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL 961899c111SBen Hutchings if (efx->interrupt_mode == EFX_INT_MODE_MSIX) { 971899c111SBen Hutchings efx->net_dev->rx_cpu_rmap = 981899c111SBen Hutchings alloc_irq_cpu_rmap(efx->n_rx_channels); 991899c111SBen Hutchings if (!efx->net_dev->rx_cpu_rmap) { 1001899c111SBen Hutchings rc = -ENOMEM; 1011899c111SBen Hutchings goto fail1; 1021899c111SBen Hutchings } 1031899c111SBen Hutchings } 1041899c111SBen Hutchings #endif 1051899c111SBen Hutchings 106874aeea5SJeff Kirsher /* Hook MSI or MSI-X interrupt */ 1071899c111SBen Hutchings n_irqs = 0; 108874aeea5SJeff Kirsher efx_for_each_channel(channel, efx) { 10986094f7fSBen Hutchings rc = request_irq(channel->irq, efx->type->irq_handle_msi, 110874aeea5SJeff Kirsher IRQF_PROBE_SHARED, /* Not shared */ 111d8291187SBen Hutchings efx->msi_context[channel->channel].name, 112d8291187SBen Hutchings &efx->msi_context[channel->channel]); 113874aeea5SJeff Kirsher if (rc) { 114874aeea5SJeff Kirsher netif_err(efx, drv, efx->net_dev, 115874aeea5SJeff Kirsher "failed to hook IRQ %d\n", channel->irq); 116874aeea5SJeff Kirsher goto fail2; 117874aeea5SJeff Kirsher } 1181899c111SBen Hutchings ++n_irqs; 1191899c111SBen Hutchings 1201899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL 1211899c111SBen Hutchings if (efx->interrupt_mode == EFX_INT_MODE_MSIX && 1221899c111SBen Hutchings channel->channel < efx->n_rx_channels) { 1231899c111SBen Hutchings rc = irq_cpu_rmap_add(efx->net_dev->rx_cpu_rmap, 1241899c111SBen Hutchings channel->irq); 1251899c111SBen Hutchings if (rc) 1261899c111SBen Hutchings goto fail2; 1271899c111SBen Hutchings } 1281899c111SBen Hutchings #endif 129874aeea5SJeff Kirsher } 130874aeea5SJeff Kirsher 131874aeea5SJeff Kirsher return 0; 132874aeea5SJeff Kirsher 133874aeea5SJeff Kirsher fail2: 1341899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL 1351899c111SBen Hutchings free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap); 1361899c111SBen Hutchings efx->net_dev->rx_cpu_rmap = NULL; 1371899c111SBen Hutchings #endif 1381899c111SBen Hutchings efx_for_each_channel(channel, efx) { 1391899c111SBen Hutchings if (n_irqs-- == 0) 1401899c111SBen Hutchings break; 141d8291187SBen Hutchings free_irq(channel->irq, &efx->msi_context[channel->channel]); 1421899c111SBen Hutchings } 143874aeea5SJeff Kirsher fail1: 144874aeea5SJeff Kirsher return rc; 145874aeea5SJeff Kirsher } 146874aeea5SJeff Kirsher 147874aeea5SJeff Kirsher void efx_nic_fini_interrupt(struct efx_nic *efx) 148874aeea5SJeff Kirsher { 149874aeea5SJeff Kirsher struct efx_channel *channel; 150874aeea5SJeff Kirsher 1511899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL 1521899c111SBen Hutchings free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap); 1531899c111SBen Hutchings efx->net_dev->rx_cpu_rmap = NULL; 1541899c111SBen Hutchings #endif 1551899c111SBen Hutchings 1561c363900SNikolay Aleksandrov if (EFX_INT_MODE_USE_MSI(efx)) { 157874aeea5SJeff Kirsher /* Disable MSI/MSI-X interrupts */ 1581899c111SBen Hutchings efx_for_each_channel(channel, efx) 1591c363900SNikolay Aleksandrov free_irq(channel->irq, 1601c363900SNikolay Aleksandrov &efx->msi_context[channel->channel]); 1611c363900SNikolay Aleksandrov } else { 162874aeea5SJeff Kirsher /* Disable legacy interrupt */ 163874aeea5SJeff Kirsher free_irq(efx->legacy_irq, efx); 164874aeea5SJeff Kirsher } 1651c363900SNikolay Aleksandrov } 166874aeea5SJeff Kirsher 167874aeea5SJeff Kirsher /* Register dump */ 168874aeea5SJeff Kirsher 169137b7922SBen Hutchings #define REGISTER_REVISION_FA 1 170137b7922SBen Hutchings #define REGISTER_REVISION_FB 2 171137b7922SBen Hutchings #define REGISTER_REVISION_FC 3 172137b7922SBen Hutchings #define REGISTER_REVISION_FZ 3 /* last Falcon arch revision */ 173137b7922SBen Hutchings #define REGISTER_REVISION_ED 4 174137b7922SBen Hutchings #define REGISTER_REVISION_EZ 4 /* latest EF10 revision */ 175874aeea5SJeff Kirsher 176874aeea5SJeff Kirsher struct efx_nic_reg { 177874aeea5SJeff Kirsher u32 offset:24; 178137b7922SBen Hutchings u32 min_revision:3, max_revision:3; 179874aeea5SJeff Kirsher }; 180874aeea5SJeff Kirsher 181137b7922SBen Hutchings #define REGISTER(name, arch, min_rev, max_rev) { \ 182137b7922SBen Hutchings arch ## R_ ## min_rev ## max_rev ## _ ## name, \ 183137b7922SBen Hutchings REGISTER_REVISION_ ## arch ## min_rev, \ 184137b7922SBen Hutchings REGISTER_REVISION_ ## arch ## max_rev \ 185874aeea5SJeff Kirsher } 186137b7922SBen Hutchings #define REGISTER_AA(name) REGISTER(name, F, A, A) 187137b7922SBen Hutchings #define REGISTER_AB(name) REGISTER(name, F, A, B) 188137b7922SBen Hutchings #define REGISTER_AZ(name) REGISTER(name, F, A, Z) 189137b7922SBen Hutchings #define REGISTER_BB(name) REGISTER(name, F, B, B) 190137b7922SBen Hutchings #define REGISTER_BZ(name) REGISTER(name, F, B, Z) 191137b7922SBen Hutchings #define REGISTER_CZ(name) REGISTER(name, F, C, Z) 192137b7922SBen Hutchings #define REGISTER_DZ(name) REGISTER(name, E, D, Z) 193874aeea5SJeff Kirsher 194874aeea5SJeff Kirsher static const struct efx_nic_reg efx_nic_regs[] = { 195874aeea5SJeff Kirsher REGISTER_AZ(ADR_REGION), 196874aeea5SJeff Kirsher REGISTER_AZ(INT_EN_KER), 197874aeea5SJeff Kirsher REGISTER_BZ(INT_EN_CHAR), 198874aeea5SJeff Kirsher REGISTER_AZ(INT_ADR_KER), 199874aeea5SJeff Kirsher REGISTER_BZ(INT_ADR_CHAR), 200874aeea5SJeff Kirsher /* INT_ACK_KER is WO */ 201874aeea5SJeff Kirsher /* INT_ISR0 is RC */ 202874aeea5SJeff Kirsher REGISTER_AZ(HW_INIT), 203874aeea5SJeff Kirsher REGISTER_CZ(USR_EV_CFG), 204874aeea5SJeff Kirsher REGISTER_AB(EE_SPI_HCMD), 205874aeea5SJeff Kirsher REGISTER_AB(EE_SPI_HADR), 206874aeea5SJeff Kirsher REGISTER_AB(EE_SPI_HDATA), 207874aeea5SJeff Kirsher REGISTER_AB(EE_BASE_PAGE), 208874aeea5SJeff Kirsher REGISTER_AB(EE_VPD_CFG0), 209874aeea5SJeff Kirsher /* EE_VPD_SW_CNTL and EE_VPD_SW_DATA are not used */ 210874aeea5SJeff Kirsher /* PMBX_DBG_IADDR and PBMX_DBG_IDATA are indirect */ 211874aeea5SJeff Kirsher /* PCIE_CORE_INDIRECT is indirect */ 212874aeea5SJeff Kirsher REGISTER_AB(NIC_STAT), 213874aeea5SJeff Kirsher REGISTER_AB(GPIO_CTL), 214874aeea5SJeff Kirsher REGISTER_AB(GLB_CTL), 215874aeea5SJeff Kirsher /* FATAL_INTR_KER and FATAL_INTR_CHAR are partly RC */ 216874aeea5SJeff Kirsher REGISTER_BZ(DP_CTRL), 217874aeea5SJeff Kirsher REGISTER_AZ(MEM_STAT), 218874aeea5SJeff Kirsher REGISTER_AZ(CS_DEBUG), 219874aeea5SJeff Kirsher REGISTER_AZ(ALTERA_BUILD), 220874aeea5SJeff Kirsher REGISTER_AZ(CSR_SPARE), 221874aeea5SJeff Kirsher REGISTER_AB(PCIE_SD_CTL0123), 222874aeea5SJeff Kirsher REGISTER_AB(PCIE_SD_CTL45), 223874aeea5SJeff Kirsher REGISTER_AB(PCIE_PCS_CTL_STAT), 224874aeea5SJeff Kirsher /* DEBUG_DATA_OUT is not used */ 225874aeea5SJeff Kirsher /* DRV_EV is WO */ 226874aeea5SJeff Kirsher REGISTER_AZ(EVQ_CTL), 227874aeea5SJeff Kirsher REGISTER_AZ(EVQ_CNT1), 228874aeea5SJeff Kirsher REGISTER_AZ(EVQ_CNT2), 229874aeea5SJeff Kirsher REGISTER_AZ(BUF_TBL_CFG), 230874aeea5SJeff Kirsher REGISTER_AZ(SRM_RX_DC_CFG), 231874aeea5SJeff Kirsher REGISTER_AZ(SRM_TX_DC_CFG), 232874aeea5SJeff Kirsher REGISTER_AZ(SRM_CFG), 233874aeea5SJeff Kirsher /* BUF_TBL_UPD is WO */ 234874aeea5SJeff Kirsher REGISTER_AZ(SRM_UPD_EVQ), 235874aeea5SJeff Kirsher REGISTER_AZ(SRAM_PARITY), 236874aeea5SJeff Kirsher REGISTER_AZ(RX_CFG), 237874aeea5SJeff Kirsher REGISTER_BZ(RX_FILTER_CTL), 238874aeea5SJeff Kirsher /* RX_FLUSH_DESCQ is WO */ 239874aeea5SJeff Kirsher REGISTER_AZ(RX_DC_CFG), 240874aeea5SJeff Kirsher REGISTER_AZ(RX_DC_PF_WM), 241874aeea5SJeff Kirsher REGISTER_BZ(RX_RSS_TKEY), 242874aeea5SJeff Kirsher /* RX_NODESC_DROP is RC */ 243874aeea5SJeff Kirsher REGISTER_AA(RX_SELF_RST), 244874aeea5SJeff Kirsher /* RX_DEBUG, RX_PUSH_DROP are not used */ 245874aeea5SJeff Kirsher REGISTER_CZ(RX_RSS_IPV6_REG1), 246874aeea5SJeff Kirsher REGISTER_CZ(RX_RSS_IPV6_REG2), 247874aeea5SJeff Kirsher REGISTER_CZ(RX_RSS_IPV6_REG3), 248874aeea5SJeff Kirsher /* TX_FLUSH_DESCQ is WO */ 249874aeea5SJeff Kirsher REGISTER_AZ(TX_DC_CFG), 250874aeea5SJeff Kirsher REGISTER_AA(TX_CHKSM_CFG), 251874aeea5SJeff Kirsher REGISTER_AZ(TX_CFG), 252874aeea5SJeff Kirsher /* TX_PUSH_DROP is not used */ 253874aeea5SJeff Kirsher REGISTER_AZ(TX_RESERVED), 254874aeea5SJeff Kirsher REGISTER_BZ(TX_PACE), 255874aeea5SJeff Kirsher /* TX_PACE_DROP_QID is RC */ 256874aeea5SJeff Kirsher REGISTER_BB(TX_VLAN), 257874aeea5SJeff Kirsher REGISTER_BZ(TX_IPFIL_PORTEN), 258874aeea5SJeff Kirsher REGISTER_AB(MD_TXD), 259874aeea5SJeff Kirsher REGISTER_AB(MD_RXD), 260874aeea5SJeff Kirsher REGISTER_AB(MD_CS), 261874aeea5SJeff Kirsher REGISTER_AB(MD_PHY_ADR), 262874aeea5SJeff Kirsher REGISTER_AB(MD_ID), 263874aeea5SJeff Kirsher /* MD_STAT is RC */ 264874aeea5SJeff Kirsher REGISTER_AB(MAC_STAT_DMA), 265874aeea5SJeff Kirsher REGISTER_AB(MAC_CTRL), 266874aeea5SJeff Kirsher REGISTER_BB(GEN_MODE), 267874aeea5SJeff Kirsher REGISTER_AB(MAC_MC_HASH_REG0), 268874aeea5SJeff Kirsher REGISTER_AB(MAC_MC_HASH_REG1), 269874aeea5SJeff Kirsher REGISTER_AB(GM_CFG1), 270874aeea5SJeff Kirsher REGISTER_AB(GM_CFG2), 271874aeea5SJeff Kirsher /* GM_IPG and GM_HD are not used */ 272874aeea5SJeff Kirsher REGISTER_AB(GM_MAX_FLEN), 273874aeea5SJeff Kirsher /* GM_TEST is not used */ 274874aeea5SJeff Kirsher REGISTER_AB(GM_ADR1), 275874aeea5SJeff Kirsher REGISTER_AB(GM_ADR2), 276874aeea5SJeff Kirsher REGISTER_AB(GMF_CFG0), 277874aeea5SJeff Kirsher REGISTER_AB(GMF_CFG1), 278874aeea5SJeff Kirsher REGISTER_AB(GMF_CFG2), 279874aeea5SJeff Kirsher REGISTER_AB(GMF_CFG3), 280874aeea5SJeff Kirsher REGISTER_AB(GMF_CFG4), 281874aeea5SJeff Kirsher REGISTER_AB(GMF_CFG5), 282874aeea5SJeff Kirsher REGISTER_BB(TX_SRC_MAC_CTL), 283874aeea5SJeff Kirsher REGISTER_AB(XM_ADR_LO), 284874aeea5SJeff Kirsher REGISTER_AB(XM_ADR_HI), 285874aeea5SJeff Kirsher REGISTER_AB(XM_GLB_CFG), 286874aeea5SJeff Kirsher REGISTER_AB(XM_TX_CFG), 287874aeea5SJeff Kirsher REGISTER_AB(XM_RX_CFG), 288874aeea5SJeff Kirsher REGISTER_AB(XM_MGT_INT_MASK), 289874aeea5SJeff Kirsher REGISTER_AB(XM_FC), 290874aeea5SJeff Kirsher REGISTER_AB(XM_PAUSE_TIME), 291874aeea5SJeff Kirsher REGISTER_AB(XM_TX_PARAM), 292874aeea5SJeff Kirsher REGISTER_AB(XM_RX_PARAM), 293874aeea5SJeff Kirsher /* XM_MGT_INT_MSK (note no 'A') is RC */ 294874aeea5SJeff Kirsher REGISTER_AB(XX_PWR_RST), 295874aeea5SJeff Kirsher REGISTER_AB(XX_SD_CTL), 296874aeea5SJeff Kirsher REGISTER_AB(XX_TXDRV_CTL), 297874aeea5SJeff Kirsher /* XX_PRBS_CTL, XX_PRBS_CHK and XX_PRBS_ERR are not used */ 298874aeea5SJeff Kirsher /* XX_CORE_STAT is partly RC */ 299137b7922SBen Hutchings REGISTER_DZ(BIU_HW_REV_ID), 300137b7922SBen Hutchings REGISTER_DZ(MC_DB_LWRD), 301137b7922SBen Hutchings REGISTER_DZ(MC_DB_HWRD), 302874aeea5SJeff Kirsher }; 303874aeea5SJeff Kirsher 304874aeea5SJeff Kirsher struct efx_nic_reg_table { 305874aeea5SJeff Kirsher u32 offset:24; 306137b7922SBen Hutchings u32 min_revision:3, max_revision:3; 307874aeea5SJeff Kirsher u32 step:6, rows:21; 308874aeea5SJeff Kirsher }; 309874aeea5SJeff Kirsher 310137b7922SBen Hutchings #define REGISTER_TABLE_DIMENSIONS(_, offset, arch, min_rev, max_rev, step, rows) { \ 311874aeea5SJeff Kirsher offset, \ 312137b7922SBen Hutchings REGISTER_REVISION_ ## arch ## min_rev, \ 313137b7922SBen Hutchings REGISTER_REVISION_ ## arch ## max_rev, \ 314874aeea5SJeff Kirsher step, rows \ 315874aeea5SJeff Kirsher } 316137b7922SBen Hutchings #define REGISTER_TABLE(name, arch, min_rev, max_rev) \ 317874aeea5SJeff Kirsher REGISTER_TABLE_DIMENSIONS( \ 318137b7922SBen Hutchings name, arch ## R_ ## min_rev ## max_rev ## _ ## name, \ 319137b7922SBen Hutchings arch, min_rev, max_rev, \ 320137b7922SBen Hutchings arch ## R_ ## min_rev ## max_rev ## _ ## name ## _STEP, \ 321137b7922SBen Hutchings arch ## R_ ## min_rev ## max_rev ## _ ## name ## _ROWS) 322137b7922SBen Hutchings #define REGISTER_TABLE_AA(name) REGISTER_TABLE(name, F, A, A) 323137b7922SBen Hutchings #define REGISTER_TABLE_AZ(name) REGISTER_TABLE(name, F, A, Z) 324137b7922SBen Hutchings #define REGISTER_TABLE_BB(name) REGISTER_TABLE(name, F, B, B) 325137b7922SBen Hutchings #define REGISTER_TABLE_BZ(name) REGISTER_TABLE(name, F, B, Z) 326874aeea5SJeff Kirsher #define REGISTER_TABLE_BB_CZ(name) \ 327137b7922SBen Hutchings REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, F, B, B, \ 328874aeea5SJeff Kirsher FR_BZ_ ## name ## _STEP, \ 329874aeea5SJeff Kirsher FR_BB_ ## name ## _ROWS), \ 330137b7922SBen Hutchings REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, F, C, Z, \ 331874aeea5SJeff Kirsher FR_BZ_ ## name ## _STEP, \ 332874aeea5SJeff Kirsher FR_CZ_ ## name ## _ROWS) 333137b7922SBen Hutchings #define REGISTER_TABLE_CZ(name) REGISTER_TABLE(name, F, C, Z) 334137b7922SBen Hutchings #define REGISTER_TABLE_DZ(name) REGISTER_TABLE(name, E, D, Z) 335874aeea5SJeff Kirsher 336874aeea5SJeff Kirsher static const struct efx_nic_reg_table efx_nic_reg_tables[] = { 337874aeea5SJeff Kirsher /* DRIVER is not used */ 338874aeea5SJeff Kirsher /* EVQ_RPTR, TIMER_COMMAND, USR_EV and {RX,TX}_DESC_UPD are WO */ 339874aeea5SJeff Kirsher REGISTER_TABLE_BB(TX_IPFIL_TBL), 340874aeea5SJeff Kirsher REGISTER_TABLE_BB(TX_SRC_MAC_TBL), 341874aeea5SJeff Kirsher REGISTER_TABLE_AA(RX_DESC_PTR_TBL_KER), 342874aeea5SJeff Kirsher REGISTER_TABLE_BB_CZ(RX_DESC_PTR_TBL), 343874aeea5SJeff Kirsher REGISTER_TABLE_AA(TX_DESC_PTR_TBL_KER), 344874aeea5SJeff Kirsher REGISTER_TABLE_BB_CZ(TX_DESC_PTR_TBL), 345874aeea5SJeff Kirsher REGISTER_TABLE_AA(EVQ_PTR_TBL_KER), 346874aeea5SJeff Kirsher REGISTER_TABLE_BB_CZ(EVQ_PTR_TBL), 347874aeea5SJeff Kirsher /* We can't reasonably read all of the buffer table (up to 8MB!). 348874aeea5SJeff Kirsher * However this driver will only use a few entries. Reading 349874aeea5SJeff Kirsher * 1K entries allows for some expansion of queue count and 350874aeea5SJeff Kirsher * size before we need to change the version. */ 351874aeea5SJeff Kirsher REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL_KER, FR_AA_BUF_FULL_TBL_KER, 352137b7922SBen Hutchings F, A, A, 8, 1024), 353874aeea5SJeff Kirsher REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL, FR_BZ_BUF_FULL_TBL, 354137b7922SBen Hutchings F, B, Z, 8, 1024), 355874aeea5SJeff Kirsher REGISTER_TABLE_CZ(RX_MAC_FILTER_TBL0), 356874aeea5SJeff Kirsher REGISTER_TABLE_BB_CZ(TIMER_TBL), 357874aeea5SJeff Kirsher REGISTER_TABLE_BB_CZ(TX_PACE_TBL), 358874aeea5SJeff Kirsher REGISTER_TABLE_BZ(RX_INDIRECTION_TBL), 359874aeea5SJeff Kirsher /* TX_FILTER_TBL0 is huge and not used by this driver */ 360874aeea5SJeff Kirsher REGISTER_TABLE_CZ(TX_MAC_FILTER_TBL0), 361874aeea5SJeff Kirsher REGISTER_TABLE_CZ(MC_TREG_SMEM), 362874aeea5SJeff Kirsher /* MSIX_PBA_TABLE is not mapped */ 363874aeea5SJeff Kirsher /* SRM_DBG is not mapped (and is redundant with BUF_FLL_TBL) */ 364874aeea5SJeff Kirsher REGISTER_TABLE_BZ(RX_FILTER_TBL0), 365137b7922SBen Hutchings REGISTER_TABLE_DZ(BIU_MC_SFT_STATUS), 366874aeea5SJeff Kirsher }; 367874aeea5SJeff Kirsher 368874aeea5SJeff Kirsher size_t efx_nic_get_regs_len(struct efx_nic *efx) 369874aeea5SJeff Kirsher { 370874aeea5SJeff Kirsher const struct efx_nic_reg *reg; 371874aeea5SJeff Kirsher const struct efx_nic_reg_table *table; 372874aeea5SJeff Kirsher size_t len = 0; 373874aeea5SJeff Kirsher 374874aeea5SJeff Kirsher for (reg = efx_nic_regs; 375874aeea5SJeff Kirsher reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs); 376874aeea5SJeff Kirsher reg++) 377874aeea5SJeff Kirsher if (efx->type->revision >= reg->min_revision && 378874aeea5SJeff Kirsher efx->type->revision <= reg->max_revision) 379874aeea5SJeff Kirsher len += sizeof(efx_oword_t); 380874aeea5SJeff Kirsher 381874aeea5SJeff Kirsher for (table = efx_nic_reg_tables; 382874aeea5SJeff Kirsher table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables); 383874aeea5SJeff Kirsher table++) 384874aeea5SJeff Kirsher if (efx->type->revision >= table->min_revision && 385874aeea5SJeff Kirsher efx->type->revision <= table->max_revision) 386874aeea5SJeff Kirsher len += table->rows * min_t(size_t, table->step, 16); 387874aeea5SJeff Kirsher 388874aeea5SJeff Kirsher return len; 389874aeea5SJeff Kirsher } 390874aeea5SJeff Kirsher 391874aeea5SJeff Kirsher void efx_nic_get_regs(struct efx_nic *efx, void *buf) 392874aeea5SJeff Kirsher { 393874aeea5SJeff Kirsher const struct efx_nic_reg *reg; 394874aeea5SJeff Kirsher const struct efx_nic_reg_table *table; 395874aeea5SJeff Kirsher 396874aeea5SJeff Kirsher for (reg = efx_nic_regs; 397874aeea5SJeff Kirsher reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs); 398874aeea5SJeff Kirsher reg++) { 399874aeea5SJeff Kirsher if (efx->type->revision >= reg->min_revision && 400874aeea5SJeff Kirsher efx->type->revision <= reg->max_revision) { 401874aeea5SJeff Kirsher efx_reado(efx, (efx_oword_t *)buf, reg->offset); 402874aeea5SJeff Kirsher buf += sizeof(efx_oword_t); 403874aeea5SJeff Kirsher } 404874aeea5SJeff Kirsher } 405874aeea5SJeff Kirsher 406874aeea5SJeff Kirsher for (table = efx_nic_reg_tables; 407874aeea5SJeff Kirsher table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables); 408874aeea5SJeff Kirsher table++) { 409874aeea5SJeff Kirsher size_t size, i; 410874aeea5SJeff Kirsher 411874aeea5SJeff Kirsher if (!(efx->type->revision >= table->min_revision && 412874aeea5SJeff Kirsher efx->type->revision <= table->max_revision)) 413874aeea5SJeff Kirsher continue; 414874aeea5SJeff Kirsher 415874aeea5SJeff Kirsher size = min_t(size_t, table->step, 16); 416874aeea5SJeff Kirsher 417874aeea5SJeff Kirsher for (i = 0; i < table->rows; i++) { 418874aeea5SJeff Kirsher switch (table->step) { 419778cdaf6SBen Hutchings case 4: /* 32-bit SRAM */ 420778cdaf6SBen Hutchings efx_readd(efx, buf, table->offset + 4 * i); 421874aeea5SJeff Kirsher break; 422874aeea5SJeff Kirsher case 8: /* 64-bit SRAM */ 423874aeea5SJeff Kirsher efx_sram_readq(efx, 424874aeea5SJeff Kirsher efx->membase + table->offset, 425874aeea5SJeff Kirsher buf, i); 426874aeea5SJeff Kirsher break; 427778cdaf6SBen Hutchings case 16: /* 128-bit-readable register */ 428874aeea5SJeff Kirsher efx_reado_table(efx, buf, table->offset, i); 429874aeea5SJeff Kirsher break; 430874aeea5SJeff Kirsher case 32: /* 128-bit register, interleaved */ 431874aeea5SJeff Kirsher efx_reado_table(efx, buf, table->offset, 2 * i); 432874aeea5SJeff Kirsher break; 433874aeea5SJeff Kirsher default: 434874aeea5SJeff Kirsher WARN_ON(1); 435874aeea5SJeff Kirsher return; 436874aeea5SJeff Kirsher } 437874aeea5SJeff Kirsher buf += size; 438874aeea5SJeff Kirsher } 439874aeea5SJeff Kirsher } 440874aeea5SJeff Kirsher } 441cd0ecc9aSBen Hutchings 442cd0ecc9aSBen Hutchings /** 443cd0ecc9aSBen Hutchings * efx_nic_describe_stats - Describe supported statistics for ethtool 444cd0ecc9aSBen Hutchings * @desc: Array of &struct efx_hw_stat_desc describing the statistics 445cd0ecc9aSBen Hutchings * @count: Length of the @desc array 446cd0ecc9aSBen Hutchings * @mask: Bitmask of which elements of @desc are enabled 447cd0ecc9aSBen Hutchings * @names: Buffer to copy names to, or %NULL. The names are copied 448cd0ecc9aSBen Hutchings * starting at intervals of %ETH_GSTRING_LEN bytes. 449cd0ecc9aSBen Hutchings * 450cd0ecc9aSBen Hutchings * Returns the number of visible statistics, i.e. the number of set 451cd0ecc9aSBen Hutchings * bits in the first @count bits of @mask for which a name is defined. 452cd0ecc9aSBen Hutchings */ 453cd0ecc9aSBen Hutchings size_t efx_nic_describe_stats(const struct efx_hw_stat_desc *desc, size_t count, 454cd0ecc9aSBen Hutchings const unsigned long *mask, u8 *names) 455cd0ecc9aSBen Hutchings { 456cd0ecc9aSBen Hutchings size_t visible = 0; 457cd0ecc9aSBen Hutchings size_t index; 458cd0ecc9aSBen Hutchings 459cd0ecc9aSBen Hutchings for_each_set_bit(index, mask, count) { 460cd0ecc9aSBen Hutchings if (desc[index].name) { 461cd0ecc9aSBen Hutchings if (names) { 462cd0ecc9aSBen Hutchings strlcpy(names, desc[index].name, 463cd0ecc9aSBen Hutchings ETH_GSTRING_LEN); 464cd0ecc9aSBen Hutchings names += ETH_GSTRING_LEN; 465cd0ecc9aSBen Hutchings } 466cd0ecc9aSBen Hutchings ++visible; 467cd0ecc9aSBen Hutchings } 468cd0ecc9aSBen Hutchings } 469cd0ecc9aSBen Hutchings 470cd0ecc9aSBen Hutchings return visible; 471cd0ecc9aSBen Hutchings } 472cd0ecc9aSBen Hutchings 473cd0ecc9aSBen Hutchings /** 474cd0ecc9aSBen Hutchings * efx_nic_update_stats - Convert statistics DMA buffer to array of u64 475cd0ecc9aSBen Hutchings * @desc: Array of &struct efx_hw_stat_desc describing the DMA buffer 476cd0ecc9aSBen Hutchings * layout. DMA widths of 0, 16, 32 and 64 are supported; where 477cd0ecc9aSBen Hutchings * the width is specified as 0 the corresponding element of 478cd0ecc9aSBen Hutchings * @stats is not updated. 479cd0ecc9aSBen Hutchings * @count: Length of the @desc array 480cd0ecc9aSBen Hutchings * @mask: Bitmask of which elements of @desc are enabled 481cd0ecc9aSBen Hutchings * @stats: Buffer to update with the converted statistics. The length 48287648cc9SEdward Cree * of this array must be at least @count. 483cd0ecc9aSBen Hutchings * @dma_buf: DMA buffer containing hardware statistics 484cd0ecc9aSBen Hutchings * @accumulate: If set, the converted values will be added rather than 485cd0ecc9aSBen Hutchings * directly stored to the corresponding elements of @stats 486cd0ecc9aSBen Hutchings */ 487cd0ecc9aSBen Hutchings void efx_nic_update_stats(const struct efx_hw_stat_desc *desc, size_t count, 488cd0ecc9aSBen Hutchings const unsigned long *mask, 489cd0ecc9aSBen Hutchings u64 *stats, const void *dma_buf, bool accumulate) 490cd0ecc9aSBen Hutchings { 491cd0ecc9aSBen Hutchings size_t index; 492cd0ecc9aSBen Hutchings 493cd0ecc9aSBen Hutchings for_each_set_bit(index, mask, count) { 494cd0ecc9aSBen Hutchings if (desc[index].dma_width) { 495cd0ecc9aSBen Hutchings const void *addr = dma_buf + desc[index].offset; 496cd0ecc9aSBen Hutchings u64 val; 497cd0ecc9aSBen Hutchings 498cd0ecc9aSBen Hutchings switch (desc[index].dma_width) { 499cd0ecc9aSBen Hutchings case 16: 500cd0ecc9aSBen Hutchings val = le16_to_cpup((__le16 *)addr); 501cd0ecc9aSBen Hutchings break; 502cd0ecc9aSBen Hutchings case 32: 503cd0ecc9aSBen Hutchings val = le32_to_cpup((__le32 *)addr); 504cd0ecc9aSBen Hutchings break; 505cd0ecc9aSBen Hutchings case 64: 506cd0ecc9aSBen Hutchings val = le64_to_cpup((__le64 *)addr); 507cd0ecc9aSBen Hutchings break; 508cd0ecc9aSBen Hutchings default: 509cd0ecc9aSBen Hutchings WARN_ON(1); 510cd0ecc9aSBen Hutchings val = 0; 511cd0ecc9aSBen Hutchings break; 512cd0ecc9aSBen Hutchings } 513cd0ecc9aSBen Hutchings 514cd0ecc9aSBen Hutchings if (accumulate) 51587648cc9SEdward Cree stats[index] += val; 516cd0ecc9aSBen Hutchings else 51787648cc9SEdward Cree stats[index] = val; 518cd0ecc9aSBen Hutchings } 519cd0ecc9aSBen Hutchings } 520cd0ecc9aSBen Hutchings } 521f8f3b5aeSJon Cooper 522f8f3b5aeSJon Cooper void efx_nic_fix_nodesc_drop_stat(struct efx_nic *efx, u64 *rx_nodesc_drops) 523f8f3b5aeSJon Cooper { 524f8f3b5aeSJon Cooper /* if down, or this is the first update after coming up */ 525f8f3b5aeSJon Cooper if (!(efx->net_dev->flags & IFF_UP) || !efx->rx_nodesc_drops_prev_state) 526f8f3b5aeSJon Cooper efx->rx_nodesc_drops_while_down += 527f8f3b5aeSJon Cooper *rx_nodesc_drops - efx->rx_nodesc_drops_total; 528f8f3b5aeSJon Cooper efx->rx_nodesc_drops_total = *rx_nodesc_drops; 529f8f3b5aeSJon Cooper efx->rx_nodesc_drops_prev_state = !!(efx->net_dev->flags & IFF_UP); 530f8f3b5aeSJon Cooper *rx_nodesc_drops -= efx->rx_nodesc_drops_while_down; 531f8f3b5aeSJon Cooper } 532