1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2874aeea5SJeff Kirsher /**************************************************************************** 3f7a6d2c4SBen Hutchings * Driver for Solarflare network controllers and boards 4874aeea5SJeff Kirsher * Copyright 2005-2006 Fen Systems Ltd. 5f7a6d2c4SBen Hutchings * Copyright 2006-2013 Solarflare Communications Inc. 6874aeea5SJeff Kirsher */ 7874aeea5SJeff Kirsher 8874aeea5SJeff Kirsher #include <linux/bitops.h> 9874aeea5SJeff Kirsher #include <linux/delay.h> 10874aeea5SJeff Kirsher #include <linux/interrupt.h> 11874aeea5SJeff Kirsher #include <linux/pci.h> 12874aeea5SJeff Kirsher #include <linux/module.h> 13874aeea5SJeff Kirsher #include <linux/seq_file.h> 141899c111SBen Hutchings #include <linux/cpu_rmap.h> 15874aeea5SJeff Kirsher #include "net_driver.h" 16874aeea5SJeff Kirsher #include "bitfield.h" 17874aeea5SJeff Kirsher #include "efx.h" 18874aeea5SJeff Kirsher #include "nic.h" 19137b7922SBen Hutchings #include "ef10_regs.h" 208b8a95a1SBen Hutchings #include "farch_regs.h" 21874aeea5SJeff Kirsher #include "io.h" 22874aeea5SJeff Kirsher #include "workarounds.h" 23d3142c19SEdward Cree #include "mcdi_pcol.h" 24874aeea5SJeff Kirsher 25874aeea5SJeff Kirsher /************************************************************************** 26874aeea5SJeff Kirsher * 27874aeea5SJeff Kirsher * Generic buffer handling 28f7251a9cSBen Hutchings * These buffers are used for interrupt status, MAC stats, etc. 29874aeea5SJeff Kirsher * 30874aeea5SJeff Kirsher **************************************************************************/ 31874aeea5SJeff Kirsher 32874aeea5SJeff Kirsher int efx_nic_alloc_buffer(struct efx_nic *efx, struct efx_buffer *buffer, 330d19a540SBen Hutchings unsigned int len, gfp_t gfp_flags) 34874aeea5SJeff Kirsher { 35750afb08SLuis Chamberlain buffer->addr = dma_alloc_coherent(&efx->pci_dev->dev, len, 36ede23fa8SJoe Perches &buffer->dma_addr, gfp_flags); 37874aeea5SJeff Kirsher if (!buffer->addr) 38874aeea5SJeff Kirsher return -ENOMEM; 39874aeea5SJeff Kirsher buffer->len = len; 40874aeea5SJeff Kirsher return 0; 41874aeea5SJeff Kirsher } 42874aeea5SJeff Kirsher 43874aeea5SJeff Kirsher void efx_nic_free_buffer(struct efx_nic *efx, struct efx_buffer *buffer) 44874aeea5SJeff Kirsher { 45874aeea5SJeff Kirsher if (buffer->addr) { 460e33d870SBen Hutchings dma_free_coherent(&efx->pci_dev->dev, buffer->len, 47874aeea5SJeff Kirsher buffer->addr, buffer->dma_addr); 48874aeea5SJeff Kirsher buffer->addr = NULL; 49874aeea5SJeff Kirsher } 50874aeea5SJeff Kirsher } 51874aeea5SJeff Kirsher 52874aeea5SJeff Kirsher /* Check whether an event is present in the eventq at the current 53874aeea5SJeff Kirsher * read pointer. Only useful for self-test. 54874aeea5SJeff Kirsher */ 55874aeea5SJeff Kirsher bool efx_nic_event_present(struct efx_channel *channel) 56874aeea5SJeff Kirsher { 57874aeea5SJeff Kirsher return efx_event_present(efx_event(channel, channel->eventq_read_ptr)); 58874aeea5SJeff Kirsher } 59874aeea5SJeff Kirsher 60eee6f6a9SBen Hutchings void efx_nic_event_test_start(struct efx_channel *channel) 61874aeea5SJeff Kirsher { 62dd40781eSBen Hutchings channel->event_test_cpu = -1; 63eee6f6a9SBen Hutchings smp_wmb(); 6486094f7fSBen Hutchings channel->efx->type->ev_test_generate(channel); 65874aeea5SJeff Kirsher } 66874aeea5SJeff Kirsher 67942e298eSJon Cooper int efx_nic_irq_test_start(struct efx_nic *efx) 68874aeea5SJeff Kirsher { 69eee6f6a9SBen Hutchings efx->last_irq_cpu = -1; 70eee6f6a9SBen Hutchings smp_wmb(); 71942e298eSJon Cooper return efx->type->irq_test_generate(efx); 72874aeea5SJeff Kirsher } 73874aeea5SJeff Kirsher 74874aeea5SJeff Kirsher /* Hook interrupt handler(s) 75874aeea5SJeff Kirsher * Try MSI and then legacy interrupts. 76874aeea5SJeff Kirsher */ 77874aeea5SJeff Kirsher int efx_nic_init_interrupt(struct efx_nic *efx) 78874aeea5SJeff Kirsher { 79874aeea5SJeff Kirsher struct efx_channel *channel; 801899c111SBen Hutchings unsigned int n_irqs; 81874aeea5SJeff Kirsher int rc; 82874aeea5SJeff Kirsher 83874aeea5SJeff Kirsher if (!EFX_INT_MODE_USE_MSI(efx)) { 8486094f7fSBen Hutchings rc = request_irq(efx->legacy_irq, 8586094f7fSBen Hutchings efx->type->irq_handle_legacy, IRQF_SHARED, 86874aeea5SJeff Kirsher efx->name, efx); 87874aeea5SJeff Kirsher if (rc) { 88874aeea5SJeff Kirsher netif_err(efx, drv, efx->net_dev, 89874aeea5SJeff Kirsher "failed to hook legacy IRQ %d\n", 90874aeea5SJeff Kirsher efx->pci_dev->irq); 91874aeea5SJeff Kirsher goto fail1; 92874aeea5SJeff Kirsher } 93*8f03eeb6SÍñigo Huguet efx->irqs_hooked = true; 94874aeea5SJeff Kirsher return 0; 95874aeea5SJeff Kirsher } 96874aeea5SJeff Kirsher 971899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL 981899c111SBen Hutchings if (efx->interrupt_mode == EFX_INT_MODE_MSIX) { 991899c111SBen Hutchings efx->net_dev->rx_cpu_rmap = 1001899c111SBen Hutchings alloc_irq_cpu_rmap(efx->n_rx_channels); 1011899c111SBen Hutchings if (!efx->net_dev->rx_cpu_rmap) { 1021899c111SBen Hutchings rc = -ENOMEM; 1031899c111SBen Hutchings goto fail1; 1041899c111SBen Hutchings } 1051899c111SBen Hutchings } 1061899c111SBen Hutchings #endif 1071899c111SBen Hutchings 108874aeea5SJeff Kirsher /* Hook MSI or MSI-X interrupt */ 1091899c111SBen Hutchings n_irqs = 0; 110874aeea5SJeff Kirsher efx_for_each_channel(channel, efx) { 11186094f7fSBen Hutchings rc = request_irq(channel->irq, efx->type->irq_handle_msi, 112874aeea5SJeff Kirsher IRQF_PROBE_SHARED, /* Not shared */ 113d8291187SBen Hutchings efx->msi_context[channel->channel].name, 114d8291187SBen Hutchings &efx->msi_context[channel->channel]); 115874aeea5SJeff Kirsher if (rc) { 116874aeea5SJeff Kirsher netif_err(efx, drv, efx->net_dev, 117874aeea5SJeff Kirsher "failed to hook IRQ %d\n", channel->irq); 118874aeea5SJeff Kirsher goto fail2; 119874aeea5SJeff Kirsher } 1201899c111SBen Hutchings ++n_irqs; 1211899c111SBen Hutchings 1221899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL 1231899c111SBen Hutchings if (efx->interrupt_mode == EFX_INT_MODE_MSIX && 1241899c111SBen Hutchings channel->channel < efx->n_rx_channels) { 1251899c111SBen Hutchings rc = irq_cpu_rmap_add(efx->net_dev->rx_cpu_rmap, 1261899c111SBen Hutchings channel->irq); 1271899c111SBen Hutchings if (rc) 1281899c111SBen Hutchings goto fail2; 1291899c111SBen Hutchings } 1301899c111SBen Hutchings #endif 131874aeea5SJeff Kirsher } 132874aeea5SJeff Kirsher 133e6a43910SEdward Cree efx->irqs_hooked = true; 134874aeea5SJeff Kirsher return 0; 135874aeea5SJeff Kirsher 136874aeea5SJeff Kirsher fail2: 1371899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL 1381899c111SBen Hutchings free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap); 1391899c111SBen Hutchings efx->net_dev->rx_cpu_rmap = NULL; 1401899c111SBen Hutchings #endif 1411899c111SBen Hutchings efx_for_each_channel(channel, efx) { 1421899c111SBen Hutchings if (n_irqs-- == 0) 1431899c111SBen Hutchings break; 144d8291187SBen Hutchings free_irq(channel->irq, &efx->msi_context[channel->channel]); 1451899c111SBen Hutchings } 146874aeea5SJeff Kirsher fail1: 147874aeea5SJeff Kirsher return rc; 148874aeea5SJeff Kirsher } 149874aeea5SJeff Kirsher 150874aeea5SJeff Kirsher void efx_nic_fini_interrupt(struct efx_nic *efx) 151874aeea5SJeff Kirsher { 152874aeea5SJeff Kirsher struct efx_channel *channel; 153874aeea5SJeff Kirsher 1541899c111SBen Hutchings #ifdef CONFIG_RFS_ACCEL 1551899c111SBen Hutchings free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap); 1561899c111SBen Hutchings efx->net_dev->rx_cpu_rmap = NULL; 1571899c111SBen Hutchings #endif 1581899c111SBen Hutchings 159e6a43910SEdward Cree if (!efx->irqs_hooked) 160e6a43910SEdward Cree return; 1611c363900SNikolay Aleksandrov if (EFX_INT_MODE_USE_MSI(efx)) { 162874aeea5SJeff Kirsher /* Disable MSI/MSI-X interrupts */ 1631899c111SBen Hutchings efx_for_each_channel(channel, efx) 1641c363900SNikolay Aleksandrov free_irq(channel->irq, 1651c363900SNikolay Aleksandrov &efx->msi_context[channel->channel]); 1661c363900SNikolay Aleksandrov } else { 167874aeea5SJeff Kirsher /* Disable legacy interrupt */ 168874aeea5SJeff Kirsher free_irq(efx->legacy_irq, efx); 169874aeea5SJeff Kirsher } 170e6a43910SEdward Cree efx->irqs_hooked = false; 1711c363900SNikolay Aleksandrov } 172874aeea5SJeff Kirsher 173874aeea5SJeff Kirsher /* Register dump */ 174874aeea5SJeff Kirsher 175137b7922SBen Hutchings #define REGISTER_REVISION_FA 1 176137b7922SBen Hutchings #define REGISTER_REVISION_FB 2 177137b7922SBen Hutchings #define REGISTER_REVISION_FC 3 178137b7922SBen Hutchings #define REGISTER_REVISION_FZ 3 /* last Falcon arch revision */ 179137b7922SBen Hutchings #define REGISTER_REVISION_ED 4 180137b7922SBen Hutchings #define REGISTER_REVISION_EZ 4 /* latest EF10 revision */ 181874aeea5SJeff Kirsher 182874aeea5SJeff Kirsher struct efx_nic_reg { 183874aeea5SJeff Kirsher u32 offset:24; 184137b7922SBen Hutchings u32 min_revision:3, max_revision:3; 185874aeea5SJeff Kirsher }; 186874aeea5SJeff Kirsher 187137b7922SBen Hutchings #define REGISTER(name, arch, min_rev, max_rev) { \ 188137b7922SBen Hutchings arch ## R_ ## min_rev ## max_rev ## _ ## name, \ 189137b7922SBen Hutchings REGISTER_REVISION_ ## arch ## min_rev, \ 190137b7922SBen Hutchings REGISTER_REVISION_ ## arch ## max_rev \ 191874aeea5SJeff Kirsher } 192137b7922SBen Hutchings #define REGISTER_AA(name) REGISTER(name, F, A, A) 193137b7922SBen Hutchings #define REGISTER_AB(name) REGISTER(name, F, A, B) 194137b7922SBen Hutchings #define REGISTER_AZ(name) REGISTER(name, F, A, Z) 195137b7922SBen Hutchings #define REGISTER_BB(name) REGISTER(name, F, B, B) 196137b7922SBen Hutchings #define REGISTER_BZ(name) REGISTER(name, F, B, Z) 197137b7922SBen Hutchings #define REGISTER_CZ(name) REGISTER(name, F, C, Z) 198137b7922SBen Hutchings #define REGISTER_DZ(name) REGISTER(name, E, D, Z) 199874aeea5SJeff Kirsher 200874aeea5SJeff Kirsher static const struct efx_nic_reg efx_nic_regs[] = { 201874aeea5SJeff Kirsher REGISTER_AZ(ADR_REGION), 202874aeea5SJeff Kirsher REGISTER_AZ(INT_EN_KER), 203874aeea5SJeff Kirsher REGISTER_BZ(INT_EN_CHAR), 204874aeea5SJeff Kirsher REGISTER_AZ(INT_ADR_KER), 205874aeea5SJeff Kirsher REGISTER_BZ(INT_ADR_CHAR), 206874aeea5SJeff Kirsher /* INT_ACK_KER is WO */ 207874aeea5SJeff Kirsher /* INT_ISR0 is RC */ 208874aeea5SJeff Kirsher REGISTER_AZ(HW_INIT), 209874aeea5SJeff Kirsher REGISTER_CZ(USR_EV_CFG), 210874aeea5SJeff Kirsher REGISTER_AB(EE_SPI_HCMD), 211874aeea5SJeff Kirsher REGISTER_AB(EE_SPI_HADR), 212874aeea5SJeff Kirsher REGISTER_AB(EE_SPI_HDATA), 213874aeea5SJeff Kirsher REGISTER_AB(EE_BASE_PAGE), 214874aeea5SJeff Kirsher REGISTER_AB(EE_VPD_CFG0), 215874aeea5SJeff Kirsher /* EE_VPD_SW_CNTL and EE_VPD_SW_DATA are not used */ 216874aeea5SJeff Kirsher /* PMBX_DBG_IADDR and PBMX_DBG_IDATA are indirect */ 217874aeea5SJeff Kirsher /* PCIE_CORE_INDIRECT is indirect */ 218874aeea5SJeff Kirsher REGISTER_AB(NIC_STAT), 219874aeea5SJeff Kirsher REGISTER_AB(GPIO_CTL), 220874aeea5SJeff Kirsher REGISTER_AB(GLB_CTL), 221874aeea5SJeff Kirsher /* FATAL_INTR_KER and FATAL_INTR_CHAR are partly RC */ 222874aeea5SJeff Kirsher REGISTER_BZ(DP_CTRL), 223874aeea5SJeff Kirsher REGISTER_AZ(MEM_STAT), 224874aeea5SJeff Kirsher REGISTER_AZ(CS_DEBUG), 225874aeea5SJeff Kirsher REGISTER_AZ(ALTERA_BUILD), 226874aeea5SJeff Kirsher REGISTER_AZ(CSR_SPARE), 227874aeea5SJeff Kirsher REGISTER_AB(PCIE_SD_CTL0123), 228874aeea5SJeff Kirsher REGISTER_AB(PCIE_SD_CTL45), 229874aeea5SJeff Kirsher REGISTER_AB(PCIE_PCS_CTL_STAT), 230874aeea5SJeff Kirsher /* DEBUG_DATA_OUT is not used */ 231874aeea5SJeff Kirsher /* DRV_EV is WO */ 232874aeea5SJeff Kirsher REGISTER_AZ(EVQ_CTL), 233874aeea5SJeff Kirsher REGISTER_AZ(EVQ_CNT1), 234874aeea5SJeff Kirsher REGISTER_AZ(EVQ_CNT2), 235874aeea5SJeff Kirsher REGISTER_AZ(BUF_TBL_CFG), 236874aeea5SJeff Kirsher REGISTER_AZ(SRM_RX_DC_CFG), 237874aeea5SJeff Kirsher REGISTER_AZ(SRM_TX_DC_CFG), 238874aeea5SJeff Kirsher REGISTER_AZ(SRM_CFG), 239874aeea5SJeff Kirsher /* BUF_TBL_UPD is WO */ 240874aeea5SJeff Kirsher REGISTER_AZ(SRM_UPD_EVQ), 241874aeea5SJeff Kirsher REGISTER_AZ(SRAM_PARITY), 242874aeea5SJeff Kirsher REGISTER_AZ(RX_CFG), 243874aeea5SJeff Kirsher REGISTER_BZ(RX_FILTER_CTL), 244874aeea5SJeff Kirsher /* RX_FLUSH_DESCQ is WO */ 245874aeea5SJeff Kirsher REGISTER_AZ(RX_DC_CFG), 246874aeea5SJeff Kirsher REGISTER_AZ(RX_DC_PF_WM), 247874aeea5SJeff Kirsher REGISTER_BZ(RX_RSS_TKEY), 248874aeea5SJeff Kirsher /* RX_NODESC_DROP is RC */ 249874aeea5SJeff Kirsher REGISTER_AA(RX_SELF_RST), 250874aeea5SJeff Kirsher /* RX_DEBUG, RX_PUSH_DROP are not used */ 251874aeea5SJeff Kirsher REGISTER_CZ(RX_RSS_IPV6_REG1), 252874aeea5SJeff Kirsher REGISTER_CZ(RX_RSS_IPV6_REG2), 253874aeea5SJeff Kirsher REGISTER_CZ(RX_RSS_IPV6_REG3), 254874aeea5SJeff Kirsher /* TX_FLUSH_DESCQ is WO */ 255874aeea5SJeff Kirsher REGISTER_AZ(TX_DC_CFG), 256874aeea5SJeff Kirsher REGISTER_AA(TX_CHKSM_CFG), 257874aeea5SJeff Kirsher REGISTER_AZ(TX_CFG), 258874aeea5SJeff Kirsher /* TX_PUSH_DROP is not used */ 259874aeea5SJeff Kirsher REGISTER_AZ(TX_RESERVED), 260874aeea5SJeff Kirsher REGISTER_BZ(TX_PACE), 261874aeea5SJeff Kirsher /* TX_PACE_DROP_QID is RC */ 262874aeea5SJeff Kirsher REGISTER_BB(TX_VLAN), 263874aeea5SJeff Kirsher REGISTER_BZ(TX_IPFIL_PORTEN), 264874aeea5SJeff Kirsher REGISTER_AB(MD_TXD), 265874aeea5SJeff Kirsher REGISTER_AB(MD_RXD), 266874aeea5SJeff Kirsher REGISTER_AB(MD_CS), 267874aeea5SJeff Kirsher REGISTER_AB(MD_PHY_ADR), 268874aeea5SJeff Kirsher REGISTER_AB(MD_ID), 269874aeea5SJeff Kirsher /* MD_STAT is RC */ 270874aeea5SJeff Kirsher REGISTER_AB(MAC_STAT_DMA), 271874aeea5SJeff Kirsher REGISTER_AB(MAC_CTRL), 272874aeea5SJeff Kirsher REGISTER_BB(GEN_MODE), 273874aeea5SJeff Kirsher REGISTER_AB(MAC_MC_HASH_REG0), 274874aeea5SJeff Kirsher REGISTER_AB(MAC_MC_HASH_REG1), 275874aeea5SJeff Kirsher REGISTER_AB(GM_CFG1), 276874aeea5SJeff Kirsher REGISTER_AB(GM_CFG2), 277874aeea5SJeff Kirsher /* GM_IPG and GM_HD are not used */ 278874aeea5SJeff Kirsher REGISTER_AB(GM_MAX_FLEN), 279874aeea5SJeff Kirsher /* GM_TEST is not used */ 280874aeea5SJeff Kirsher REGISTER_AB(GM_ADR1), 281874aeea5SJeff Kirsher REGISTER_AB(GM_ADR2), 282874aeea5SJeff Kirsher REGISTER_AB(GMF_CFG0), 283874aeea5SJeff Kirsher REGISTER_AB(GMF_CFG1), 284874aeea5SJeff Kirsher REGISTER_AB(GMF_CFG2), 285874aeea5SJeff Kirsher REGISTER_AB(GMF_CFG3), 286874aeea5SJeff Kirsher REGISTER_AB(GMF_CFG4), 287874aeea5SJeff Kirsher REGISTER_AB(GMF_CFG5), 288874aeea5SJeff Kirsher REGISTER_BB(TX_SRC_MAC_CTL), 289874aeea5SJeff Kirsher REGISTER_AB(XM_ADR_LO), 290874aeea5SJeff Kirsher REGISTER_AB(XM_ADR_HI), 291874aeea5SJeff Kirsher REGISTER_AB(XM_GLB_CFG), 292874aeea5SJeff Kirsher REGISTER_AB(XM_TX_CFG), 293874aeea5SJeff Kirsher REGISTER_AB(XM_RX_CFG), 294874aeea5SJeff Kirsher REGISTER_AB(XM_MGT_INT_MASK), 295874aeea5SJeff Kirsher REGISTER_AB(XM_FC), 296874aeea5SJeff Kirsher REGISTER_AB(XM_PAUSE_TIME), 297874aeea5SJeff Kirsher REGISTER_AB(XM_TX_PARAM), 298874aeea5SJeff Kirsher REGISTER_AB(XM_RX_PARAM), 299874aeea5SJeff Kirsher /* XM_MGT_INT_MSK (note no 'A') is RC */ 300874aeea5SJeff Kirsher REGISTER_AB(XX_PWR_RST), 301874aeea5SJeff Kirsher REGISTER_AB(XX_SD_CTL), 302874aeea5SJeff Kirsher REGISTER_AB(XX_TXDRV_CTL), 303874aeea5SJeff Kirsher /* XX_PRBS_CTL, XX_PRBS_CHK and XX_PRBS_ERR are not used */ 304874aeea5SJeff Kirsher /* XX_CORE_STAT is partly RC */ 305137b7922SBen Hutchings REGISTER_DZ(BIU_HW_REV_ID), 306137b7922SBen Hutchings REGISTER_DZ(MC_DB_LWRD), 307137b7922SBen Hutchings REGISTER_DZ(MC_DB_HWRD), 308874aeea5SJeff Kirsher }; 309874aeea5SJeff Kirsher 310874aeea5SJeff Kirsher struct efx_nic_reg_table { 311874aeea5SJeff Kirsher u32 offset:24; 312137b7922SBen Hutchings u32 min_revision:3, max_revision:3; 313874aeea5SJeff Kirsher u32 step:6, rows:21; 314874aeea5SJeff Kirsher }; 315874aeea5SJeff Kirsher 316137b7922SBen Hutchings #define REGISTER_TABLE_DIMENSIONS(_, offset, arch, min_rev, max_rev, step, rows) { \ 317874aeea5SJeff Kirsher offset, \ 318137b7922SBen Hutchings REGISTER_REVISION_ ## arch ## min_rev, \ 319137b7922SBen Hutchings REGISTER_REVISION_ ## arch ## max_rev, \ 320874aeea5SJeff Kirsher step, rows \ 321874aeea5SJeff Kirsher } 322137b7922SBen Hutchings #define REGISTER_TABLE(name, arch, min_rev, max_rev) \ 323874aeea5SJeff Kirsher REGISTER_TABLE_DIMENSIONS( \ 324137b7922SBen Hutchings name, arch ## R_ ## min_rev ## max_rev ## _ ## name, \ 325137b7922SBen Hutchings arch, min_rev, max_rev, \ 326137b7922SBen Hutchings arch ## R_ ## min_rev ## max_rev ## _ ## name ## _STEP, \ 327137b7922SBen Hutchings arch ## R_ ## min_rev ## max_rev ## _ ## name ## _ROWS) 328137b7922SBen Hutchings #define REGISTER_TABLE_AA(name) REGISTER_TABLE(name, F, A, A) 329137b7922SBen Hutchings #define REGISTER_TABLE_AZ(name) REGISTER_TABLE(name, F, A, Z) 330137b7922SBen Hutchings #define REGISTER_TABLE_BB(name) REGISTER_TABLE(name, F, B, B) 331137b7922SBen Hutchings #define REGISTER_TABLE_BZ(name) REGISTER_TABLE(name, F, B, Z) 332874aeea5SJeff Kirsher #define REGISTER_TABLE_BB_CZ(name) \ 333137b7922SBen Hutchings REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, F, B, B, \ 334874aeea5SJeff Kirsher FR_BZ_ ## name ## _STEP, \ 335874aeea5SJeff Kirsher FR_BB_ ## name ## _ROWS), \ 336137b7922SBen Hutchings REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, F, C, Z, \ 337874aeea5SJeff Kirsher FR_BZ_ ## name ## _STEP, \ 338874aeea5SJeff Kirsher FR_CZ_ ## name ## _ROWS) 339137b7922SBen Hutchings #define REGISTER_TABLE_CZ(name) REGISTER_TABLE(name, F, C, Z) 340137b7922SBen Hutchings #define REGISTER_TABLE_DZ(name) REGISTER_TABLE(name, E, D, Z) 341874aeea5SJeff Kirsher 342874aeea5SJeff Kirsher static const struct efx_nic_reg_table efx_nic_reg_tables[] = { 343874aeea5SJeff Kirsher /* DRIVER is not used */ 344874aeea5SJeff Kirsher /* EVQ_RPTR, TIMER_COMMAND, USR_EV and {RX,TX}_DESC_UPD are WO */ 345874aeea5SJeff Kirsher REGISTER_TABLE_BB(TX_IPFIL_TBL), 346874aeea5SJeff Kirsher REGISTER_TABLE_BB(TX_SRC_MAC_TBL), 347874aeea5SJeff Kirsher REGISTER_TABLE_AA(RX_DESC_PTR_TBL_KER), 348874aeea5SJeff Kirsher REGISTER_TABLE_BB_CZ(RX_DESC_PTR_TBL), 349874aeea5SJeff Kirsher REGISTER_TABLE_AA(TX_DESC_PTR_TBL_KER), 350874aeea5SJeff Kirsher REGISTER_TABLE_BB_CZ(TX_DESC_PTR_TBL), 351874aeea5SJeff Kirsher REGISTER_TABLE_AA(EVQ_PTR_TBL_KER), 352874aeea5SJeff Kirsher REGISTER_TABLE_BB_CZ(EVQ_PTR_TBL), 353874aeea5SJeff Kirsher /* We can't reasonably read all of the buffer table (up to 8MB!). 354874aeea5SJeff Kirsher * However this driver will only use a few entries. Reading 355874aeea5SJeff Kirsher * 1K entries allows for some expansion of queue count and 356874aeea5SJeff Kirsher * size before we need to change the version. */ 357874aeea5SJeff Kirsher REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL_KER, FR_AA_BUF_FULL_TBL_KER, 358137b7922SBen Hutchings F, A, A, 8, 1024), 359874aeea5SJeff Kirsher REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL, FR_BZ_BUF_FULL_TBL, 360137b7922SBen Hutchings F, B, Z, 8, 1024), 361874aeea5SJeff Kirsher REGISTER_TABLE_CZ(RX_MAC_FILTER_TBL0), 362874aeea5SJeff Kirsher REGISTER_TABLE_BB_CZ(TIMER_TBL), 363874aeea5SJeff Kirsher REGISTER_TABLE_BB_CZ(TX_PACE_TBL), 364874aeea5SJeff Kirsher REGISTER_TABLE_BZ(RX_INDIRECTION_TBL), 365874aeea5SJeff Kirsher /* TX_FILTER_TBL0 is huge and not used by this driver */ 366874aeea5SJeff Kirsher REGISTER_TABLE_CZ(TX_MAC_FILTER_TBL0), 367874aeea5SJeff Kirsher REGISTER_TABLE_CZ(MC_TREG_SMEM), 368874aeea5SJeff Kirsher /* MSIX_PBA_TABLE is not mapped */ 369874aeea5SJeff Kirsher /* SRM_DBG is not mapped (and is redundant with BUF_FLL_TBL) */ 370874aeea5SJeff Kirsher REGISTER_TABLE_BZ(RX_FILTER_TBL0), 371137b7922SBen Hutchings REGISTER_TABLE_DZ(BIU_MC_SFT_STATUS), 372874aeea5SJeff Kirsher }; 373874aeea5SJeff Kirsher 374874aeea5SJeff Kirsher size_t efx_nic_get_regs_len(struct efx_nic *efx) 375874aeea5SJeff Kirsher { 376874aeea5SJeff Kirsher const struct efx_nic_reg *reg; 377874aeea5SJeff Kirsher const struct efx_nic_reg_table *table; 378874aeea5SJeff Kirsher size_t len = 0; 379874aeea5SJeff Kirsher 380874aeea5SJeff Kirsher for (reg = efx_nic_regs; 381874aeea5SJeff Kirsher reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs); 382874aeea5SJeff Kirsher reg++) 383874aeea5SJeff Kirsher if (efx->type->revision >= reg->min_revision && 384874aeea5SJeff Kirsher efx->type->revision <= reg->max_revision) 385874aeea5SJeff Kirsher len += sizeof(efx_oword_t); 386874aeea5SJeff Kirsher 387874aeea5SJeff Kirsher for (table = efx_nic_reg_tables; 388874aeea5SJeff Kirsher table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables); 389874aeea5SJeff Kirsher table++) 390874aeea5SJeff Kirsher if (efx->type->revision >= table->min_revision && 391874aeea5SJeff Kirsher efx->type->revision <= table->max_revision) 392874aeea5SJeff Kirsher len += table->rows * min_t(size_t, table->step, 16); 393874aeea5SJeff Kirsher 394874aeea5SJeff Kirsher return len; 395874aeea5SJeff Kirsher } 396874aeea5SJeff Kirsher 397874aeea5SJeff Kirsher void efx_nic_get_regs(struct efx_nic *efx, void *buf) 398874aeea5SJeff Kirsher { 399874aeea5SJeff Kirsher const struct efx_nic_reg *reg; 400874aeea5SJeff Kirsher const struct efx_nic_reg_table *table; 401874aeea5SJeff Kirsher 402874aeea5SJeff Kirsher for (reg = efx_nic_regs; 403874aeea5SJeff Kirsher reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs); 404874aeea5SJeff Kirsher reg++) { 405874aeea5SJeff Kirsher if (efx->type->revision >= reg->min_revision && 406874aeea5SJeff Kirsher efx->type->revision <= reg->max_revision) { 407874aeea5SJeff Kirsher efx_reado(efx, (efx_oword_t *)buf, reg->offset); 408874aeea5SJeff Kirsher buf += sizeof(efx_oword_t); 409874aeea5SJeff Kirsher } 410874aeea5SJeff Kirsher } 411874aeea5SJeff Kirsher 412874aeea5SJeff Kirsher for (table = efx_nic_reg_tables; 413874aeea5SJeff Kirsher table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables); 414874aeea5SJeff Kirsher table++) { 415874aeea5SJeff Kirsher size_t size, i; 416874aeea5SJeff Kirsher 417874aeea5SJeff Kirsher if (!(efx->type->revision >= table->min_revision && 418874aeea5SJeff Kirsher efx->type->revision <= table->max_revision)) 419874aeea5SJeff Kirsher continue; 420874aeea5SJeff Kirsher 421874aeea5SJeff Kirsher size = min_t(size_t, table->step, 16); 422874aeea5SJeff Kirsher 423874aeea5SJeff Kirsher for (i = 0; i < table->rows; i++) { 424874aeea5SJeff Kirsher switch (table->step) { 425778cdaf6SBen Hutchings case 4: /* 32-bit SRAM */ 426778cdaf6SBen Hutchings efx_readd(efx, buf, table->offset + 4 * i); 427874aeea5SJeff Kirsher break; 428874aeea5SJeff Kirsher case 8: /* 64-bit SRAM */ 429874aeea5SJeff Kirsher efx_sram_readq(efx, 430874aeea5SJeff Kirsher efx->membase + table->offset, 431874aeea5SJeff Kirsher buf, i); 432874aeea5SJeff Kirsher break; 433778cdaf6SBen Hutchings case 16: /* 128-bit-readable register */ 434874aeea5SJeff Kirsher efx_reado_table(efx, buf, table->offset, i); 435874aeea5SJeff Kirsher break; 436874aeea5SJeff Kirsher case 32: /* 128-bit register, interleaved */ 437874aeea5SJeff Kirsher efx_reado_table(efx, buf, table->offset, 2 * i); 438874aeea5SJeff Kirsher break; 439874aeea5SJeff Kirsher default: 440874aeea5SJeff Kirsher WARN_ON(1); 441874aeea5SJeff Kirsher return; 442874aeea5SJeff Kirsher } 443874aeea5SJeff Kirsher buf += size; 444874aeea5SJeff Kirsher } 445874aeea5SJeff Kirsher } 446874aeea5SJeff Kirsher } 447cd0ecc9aSBen Hutchings 448cd0ecc9aSBen Hutchings /** 449cd0ecc9aSBen Hutchings * efx_nic_describe_stats - Describe supported statistics for ethtool 450cd0ecc9aSBen Hutchings * @desc: Array of &struct efx_hw_stat_desc describing the statistics 451cd0ecc9aSBen Hutchings * @count: Length of the @desc array 452cd0ecc9aSBen Hutchings * @mask: Bitmask of which elements of @desc are enabled 453cd0ecc9aSBen Hutchings * @names: Buffer to copy names to, or %NULL. The names are copied 454cd0ecc9aSBen Hutchings * starting at intervals of %ETH_GSTRING_LEN bytes. 455cd0ecc9aSBen Hutchings * 456cd0ecc9aSBen Hutchings * Returns the number of visible statistics, i.e. the number of set 457cd0ecc9aSBen Hutchings * bits in the first @count bits of @mask for which a name is defined. 458cd0ecc9aSBen Hutchings */ 459cd0ecc9aSBen Hutchings size_t efx_nic_describe_stats(const struct efx_hw_stat_desc *desc, size_t count, 460cd0ecc9aSBen Hutchings const unsigned long *mask, u8 *names) 461cd0ecc9aSBen Hutchings { 462cd0ecc9aSBen Hutchings size_t visible = 0; 463cd0ecc9aSBen Hutchings size_t index; 464cd0ecc9aSBen Hutchings 465cd0ecc9aSBen Hutchings for_each_set_bit(index, mask, count) { 466cd0ecc9aSBen Hutchings if (desc[index].name) { 467cd0ecc9aSBen Hutchings if (names) { 468cd0ecc9aSBen Hutchings strlcpy(names, desc[index].name, 469cd0ecc9aSBen Hutchings ETH_GSTRING_LEN); 470cd0ecc9aSBen Hutchings names += ETH_GSTRING_LEN; 471cd0ecc9aSBen Hutchings } 472cd0ecc9aSBen Hutchings ++visible; 473cd0ecc9aSBen Hutchings } 474cd0ecc9aSBen Hutchings } 475cd0ecc9aSBen Hutchings 476cd0ecc9aSBen Hutchings return visible; 477cd0ecc9aSBen Hutchings } 478cd0ecc9aSBen Hutchings 479cd0ecc9aSBen Hutchings /** 480d3142c19SEdward Cree * efx_nic_copy_stats - Copy stats from the DMA buffer in to an 481d3142c19SEdward Cree * intermediate buffer. This is used to get a consistent 482d3142c19SEdward Cree * set of stats while the DMA buffer can be written at any time 483d3142c19SEdward Cree * by the NIC. 484d3142c19SEdward Cree * @efx: The associated NIC. 485d3142c19SEdward Cree * @dest: Destination buffer. Must be the same size as the DMA buffer. 486d3142c19SEdward Cree */ 487d3142c19SEdward Cree int efx_nic_copy_stats(struct efx_nic *efx, __le64 *dest) 488d3142c19SEdward Cree { 489d3142c19SEdward Cree __le64 *dma_stats = efx->stats_buffer.addr; 490d3142c19SEdward Cree __le64 generation_start, generation_end; 491d3142c19SEdward Cree int rc = 0, retry; 492d3142c19SEdward Cree 493d3142c19SEdward Cree if (!dest) 494d3142c19SEdward Cree return 0; 495d3142c19SEdward Cree 496d3142c19SEdward Cree if (!dma_stats) 497d3142c19SEdward Cree goto return_zeroes; 498d3142c19SEdward Cree 499d3142c19SEdward Cree /* If we're unlucky enough to read statistics during the DMA, wait 500d3142c19SEdward Cree * up to 10ms for it to finish (typically takes <500us) 501d3142c19SEdward Cree */ 502d3142c19SEdward Cree for (retry = 0; retry < 100; ++retry) { 503d3142c19SEdward Cree generation_end = dma_stats[efx->num_mac_stats - 1]; 504d3142c19SEdward Cree if (generation_end == EFX_MC_STATS_GENERATION_INVALID) 505d3142c19SEdward Cree goto return_zeroes; 506d3142c19SEdward Cree rmb(); 507d3142c19SEdward Cree memcpy(dest, dma_stats, efx->num_mac_stats * sizeof(__le64)); 508d3142c19SEdward Cree rmb(); 509d3142c19SEdward Cree generation_start = dma_stats[MC_CMD_MAC_GENERATION_START]; 510d3142c19SEdward Cree if (generation_end == generation_start) 511d3142c19SEdward Cree return 0; /* return good data */ 512d3142c19SEdward Cree udelay(100); 513d3142c19SEdward Cree } 514d3142c19SEdward Cree 515d3142c19SEdward Cree rc = -EIO; 516d3142c19SEdward Cree 517d3142c19SEdward Cree return_zeroes: 518d3142c19SEdward Cree memset(dest, 0, efx->num_mac_stats * sizeof(u64)); 519d3142c19SEdward Cree return rc; 520d3142c19SEdward Cree } 521d3142c19SEdward Cree 522d3142c19SEdward Cree /** 523cd0ecc9aSBen Hutchings * efx_nic_update_stats - Convert statistics DMA buffer to array of u64 524cd0ecc9aSBen Hutchings * @desc: Array of &struct efx_hw_stat_desc describing the DMA buffer 525cd0ecc9aSBen Hutchings * layout. DMA widths of 0, 16, 32 and 64 are supported; where 526cd0ecc9aSBen Hutchings * the width is specified as 0 the corresponding element of 527cd0ecc9aSBen Hutchings * @stats is not updated. 528cd0ecc9aSBen Hutchings * @count: Length of the @desc array 529cd0ecc9aSBen Hutchings * @mask: Bitmask of which elements of @desc are enabled 530cd0ecc9aSBen Hutchings * @stats: Buffer to update with the converted statistics. The length 53187648cc9SEdward Cree * of this array must be at least @count. 532cd0ecc9aSBen Hutchings * @dma_buf: DMA buffer containing hardware statistics 533cd0ecc9aSBen Hutchings * @accumulate: If set, the converted values will be added rather than 534cd0ecc9aSBen Hutchings * directly stored to the corresponding elements of @stats 535cd0ecc9aSBen Hutchings */ 536cd0ecc9aSBen Hutchings void efx_nic_update_stats(const struct efx_hw_stat_desc *desc, size_t count, 537cd0ecc9aSBen Hutchings const unsigned long *mask, 538cd0ecc9aSBen Hutchings u64 *stats, const void *dma_buf, bool accumulate) 539cd0ecc9aSBen Hutchings { 540cd0ecc9aSBen Hutchings size_t index; 541cd0ecc9aSBen Hutchings 542cd0ecc9aSBen Hutchings for_each_set_bit(index, mask, count) { 543cd0ecc9aSBen Hutchings if (desc[index].dma_width) { 544cd0ecc9aSBen Hutchings const void *addr = dma_buf + desc[index].offset; 545cd0ecc9aSBen Hutchings u64 val; 546cd0ecc9aSBen Hutchings 547cd0ecc9aSBen Hutchings switch (desc[index].dma_width) { 548cd0ecc9aSBen Hutchings case 16: 549cd0ecc9aSBen Hutchings val = le16_to_cpup((__le16 *)addr); 550cd0ecc9aSBen Hutchings break; 551cd0ecc9aSBen Hutchings case 32: 552cd0ecc9aSBen Hutchings val = le32_to_cpup((__le32 *)addr); 553cd0ecc9aSBen Hutchings break; 554cd0ecc9aSBen Hutchings case 64: 555cd0ecc9aSBen Hutchings val = le64_to_cpup((__le64 *)addr); 556cd0ecc9aSBen Hutchings break; 557cd0ecc9aSBen Hutchings default: 558cd0ecc9aSBen Hutchings WARN_ON(1); 559cd0ecc9aSBen Hutchings val = 0; 560cd0ecc9aSBen Hutchings break; 561cd0ecc9aSBen Hutchings } 562cd0ecc9aSBen Hutchings 563cd0ecc9aSBen Hutchings if (accumulate) 56487648cc9SEdward Cree stats[index] += val; 565cd0ecc9aSBen Hutchings else 56687648cc9SEdward Cree stats[index] = val; 567cd0ecc9aSBen Hutchings } 568cd0ecc9aSBen Hutchings } 569cd0ecc9aSBen Hutchings } 570f8f3b5aeSJon Cooper 571f8f3b5aeSJon Cooper void efx_nic_fix_nodesc_drop_stat(struct efx_nic *efx, u64 *rx_nodesc_drops) 572f8f3b5aeSJon Cooper { 573f8f3b5aeSJon Cooper /* if down, or this is the first update after coming up */ 574f8f3b5aeSJon Cooper if (!(efx->net_dev->flags & IFF_UP) || !efx->rx_nodesc_drops_prev_state) 575f8f3b5aeSJon Cooper efx->rx_nodesc_drops_while_down += 576f8f3b5aeSJon Cooper *rx_nodesc_drops - efx->rx_nodesc_drops_total; 577f8f3b5aeSJon Cooper efx->rx_nodesc_drops_total = *rx_nodesc_drops; 578f8f3b5aeSJon Cooper efx->rx_nodesc_drops_prev_state = !!(efx->net_dev->flags & IFF_UP); 579f8f3b5aeSJon Cooper *rx_nodesc_drops -= efx->rx_nodesc_drops_while_down; 580f8f3b5aeSJon Cooper } 581