xref: /openbmc/linux/drivers/net/ethernet/seeq/sgiseeq.h (revision 498495dba268b20e8eadd7fe93c140c68b6cc9d2)
1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
29e13fbf7SJeff Kirsher /*
39e13fbf7SJeff Kirsher  * sgiseeq.h: Defines for the Seeq8003 ethernet controller.
49e13fbf7SJeff Kirsher  *
59e13fbf7SJeff Kirsher  * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
69e13fbf7SJeff Kirsher  */
79e13fbf7SJeff Kirsher #ifndef _SGISEEQ_H
89e13fbf7SJeff Kirsher #define _SGISEEQ_H
99e13fbf7SJeff Kirsher 
109e13fbf7SJeff Kirsher struct sgiseeq_wregs {
119e13fbf7SJeff Kirsher 	volatile unsigned int multicase_high[2];
129e13fbf7SJeff Kirsher 	volatile unsigned int frame_gap;
139e13fbf7SJeff Kirsher 	volatile unsigned int control;
149e13fbf7SJeff Kirsher };
159e13fbf7SJeff Kirsher 
169e13fbf7SJeff Kirsher struct sgiseeq_rregs {
179e13fbf7SJeff Kirsher 	volatile unsigned int collision_tx[2];
189e13fbf7SJeff Kirsher 	volatile unsigned int collision_all[2];
199e13fbf7SJeff Kirsher 	volatile unsigned int _unused0;
209e13fbf7SJeff Kirsher 	volatile unsigned int rflags;
219e13fbf7SJeff Kirsher };
229e13fbf7SJeff Kirsher 
239e13fbf7SJeff Kirsher struct sgiseeq_regs {
249e13fbf7SJeff Kirsher 	union {
259e13fbf7SJeff Kirsher 		volatile unsigned int eth_addr[6];
269e13fbf7SJeff Kirsher 		volatile unsigned int multicast_low[6];
279e13fbf7SJeff Kirsher 		struct sgiseeq_wregs wregs;
289e13fbf7SJeff Kirsher 		struct sgiseeq_rregs rregs;
299e13fbf7SJeff Kirsher 	} rw;
309e13fbf7SJeff Kirsher 	volatile unsigned int rstat;
319e13fbf7SJeff Kirsher 	volatile unsigned int tstat;
329e13fbf7SJeff Kirsher };
339e13fbf7SJeff Kirsher 
349e13fbf7SJeff Kirsher /* Seeq8003 receive status register */
359e13fbf7SJeff Kirsher #define SEEQ_RSTAT_OVERF   0x001 /* Overflow */
369e13fbf7SJeff Kirsher #define SEEQ_RSTAT_CERROR  0x002 /* CRC error */
379e13fbf7SJeff Kirsher #define SEEQ_RSTAT_DERROR  0x004 /* Dribble error */
389e13fbf7SJeff Kirsher #define SEEQ_RSTAT_SFRAME  0x008 /* Short frame */
399e13fbf7SJeff Kirsher #define SEEQ_RSTAT_REOF    0x010 /* Received end of frame */
409e13fbf7SJeff Kirsher #define SEEQ_RSTAT_FIG     0x020 /* Frame is good */
419e13fbf7SJeff Kirsher #define SEEQ_RSTAT_TIMEO   0x040 /* Timeout, or late receive */
429e13fbf7SJeff Kirsher #define SEEQ_RSTAT_WHICH   0x080 /* Which status, 1=old 0=new */
439e13fbf7SJeff Kirsher #define SEEQ_RSTAT_LITTLE  0x100 /* DMA is done in little endian format */
449e13fbf7SJeff Kirsher #define SEEQ_RSTAT_SDMA    0x200 /* DMA has started */
459e13fbf7SJeff Kirsher #define SEEQ_RSTAT_ADMA    0x400 /* DMA is active */
469e13fbf7SJeff Kirsher #define SEEQ_RSTAT_ROVERF  0x800 /* Receive buffer overflow */
479e13fbf7SJeff Kirsher 
489e13fbf7SJeff Kirsher /* Seeq8003 receive command register */
499e13fbf7SJeff Kirsher #define SEEQ_RCMD_RDISAB   0x000 /* Disable receiver on the Seeq8003 */
509e13fbf7SJeff Kirsher #define SEEQ_RCMD_IOVERF   0x001 /* IRQ on buffer overflows */
519e13fbf7SJeff Kirsher #define SEEQ_RCMD_ICRC     0x002 /* IRQ on CRC errors */
529e13fbf7SJeff Kirsher #define SEEQ_RCMD_IDRIB    0x004 /* IRQ on dribble errors */
539e13fbf7SJeff Kirsher #define SEEQ_RCMD_ISHORT   0x008 /* IRQ on short frames */
549e13fbf7SJeff Kirsher #define SEEQ_RCMD_IEOF     0x010 /* IRQ on end of frame */
559e13fbf7SJeff Kirsher #define SEEQ_RCMD_IGOOD    0x020 /* IRQ on good frames */
569e13fbf7SJeff Kirsher #define SEEQ_RCMD_RANY     0x040 /* Receive any frame */
579e13fbf7SJeff Kirsher #define SEEQ_RCMD_RBCAST   0x080 /* Receive broadcasts */
589e13fbf7SJeff Kirsher #define SEEQ_RCMD_RBMCAST  0x0c0 /* Receive broadcasts/multicasts */
599e13fbf7SJeff Kirsher 
609e13fbf7SJeff Kirsher /* Seeq8003 transmit status register */
619e13fbf7SJeff Kirsher #define SEEQ_TSTAT_UFLOW   0x001 /* Transmit buffer underflow */
629e13fbf7SJeff Kirsher #define SEEQ_TSTAT_CLS     0x002 /* Collision detected */
639e13fbf7SJeff Kirsher #define SEEQ_TSTAT_R16     0x004 /* Did 16 retries to tx a frame */
649e13fbf7SJeff Kirsher #define SEEQ_TSTAT_PTRANS  0x008 /* Packet was transmitted ok */
659e13fbf7SJeff Kirsher #define SEEQ_TSTAT_LCLS    0x010 /* Late collision occurred */
669e13fbf7SJeff Kirsher #define SEEQ_TSTAT_WHICH   0x080 /* Which status, 1=old 0=new */
679e13fbf7SJeff Kirsher #define SEEQ_TSTAT_TLE     0x100 /* DMA is done in little endian format */
689e13fbf7SJeff Kirsher #define SEEQ_TSTAT_SDMA    0x200 /* DMA has started */
699e13fbf7SJeff Kirsher #define SEEQ_TSTAT_ADMA    0x400 /* DMA is active */
709e13fbf7SJeff Kirsher 
719e13fbf7SJeff Kirsher /* Seeq8003 transmit command register */
729e13fbf7SJeff Kirsher #define SEEQ_TCMD_RB0      0x00 /* Register bank zero w/station addr */
739e13fbf7SJeff Kirsher #define SEEQ_TCMD_IUF      0x01 /* IRQ on tx underflow */
749e13fbf7SJeff Kirsher #define SEEQ_TCMD_IC       0x02 /* IRQ on collisions */
759e13fbf7SJeff Kirsher #define SEEQ_TCMD_I16      0x04 /* IRQ after 16 failed attempts to tx frame */
769e13fbf7SJeff Kirsher #define SEEQ_TCMD_IPT      0x08 /* IRQ when packet successfully transmitted */
779e13fbf7SJeff Kirsher #define SEEQ_TCMD_RB1      0x20 /* Register bank one w/multi-cast low byte */
789e13fbf7SJeff Kirsher #define SEEQ_TCMD_RB2      0x40 /* Register bank two w/multi-cast high byte */
799e13fbf7SJeff Kirsher 
809e13fbf7SJeff Kirsher /* Seeq8003 control register */
819e13fbf7SJeff Kirsher #define SEEQ_CTRL_XCNT     0x01
829e13fbf7SJeff Kirsher #define SEEQ_CTRL_ACCNT    0x02
839e13fbf7SJeff Kirsher #define SEEQ_CTRL_SFLAG    0x04
849e13fbf7SJeff Kirsher #define SEEQ_CTRL_EMULTI   0x08
859e13fbf7SJeff Kirsher #define SEEQ_CTRL_ESHORT   0x10
869e13fbf7SJeff Kirsher #define SEEQ_CTRL_ENCARR   0x20
879e13fbf7SJeff Kirsher 
889e13fbf7SJeff Kirsher /* Seeq8003 control registers on the SGI Hollywood HPC. */
899e13fbf7SJeff Kirsher #define SEEQ_HPIO_P1BITS  0x00000001 /* cycles to stay in P1 phase for PIO */
909e13fbf7SJeff Kirsher #define SEEQ_HPIO_P2BITS  0x00000060 /* cycles to stay in P2 phase for PIO */
919e13fbf7SJeff Kirsher #define SEEQ_HPIO_P3BITS  0x00000100 /* cycles to stay in P3 phase for PIO */
929e13fbf7SJeff Kirsher #define SEEQ_HDMA_D1BITS  0x00000006 /* cycles to stay in D1 phase for DMA */
939e13fbf7SJeff Kirsher #define SEEQ_HDMA_D2BITS  0x00000020 /* cycles to stay in D2 phase for DMA */
949e13fbf7SJeff Kirsher #define SEEQ_HDMA_D3BITS  0x00000000 /* cycles to stay in D3 phase for DMA */
959e13fbf7SJeff Kirsher #define SEEQ_HDMA_TIMEO   0x00030000 /* cycles for DMA timeout */
969e13fbf7SJeff Kirsher #define SEEQ_HCTL_NORM    0x00000000 /* Normal operation mode */
979e13fbf7SJeff Kirsher #define SEEQ_HCTL_RESET   0x00000001 /* Reset Seeq8003 and HPC interface */
989e13fbf7SJeff Kirsher #define SEEQ_HCTL_IPEND   0x00000002 /* IRQ is pending for the chip */
999e13fbf7SJeff Kirsher #define SEEQ_HCTL_IPG     0x00001000 /* Inter-packet gap */
1009e13fbf7SJeff Kirsher #define SEEQ_HCTL_RFIX    0x00002000 /* At rxdc, clear end-of-packet */
1019e13fbf7SJeff Kirsher #define SEEQ_HCTL_EFIX    0x00004000 /* fixes intr status bit settings */
1029e13fbf7SJeff Kirsher #define SEEQ_HCTL_IFIX    0x00008000 /* enable startup timeouts */
1039e13fbf7SJeff Kirsher 
1049e13fbf7SJeff Kirsher #endif /* !(_SGISEEQ_H) */
105