1*97fb5e8dSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
21e88ab6fSTimur Tabi /* Copyright (c) 2015-2016, The Linux Foundation. All rights reserved.
31e88ab6fSTimur Tabi */
41e88ab6fSTimur Tabi
51e88ab6fSTimur Tabi /* Qualcomm Technologies, Inc. QDF2432 EMAC SGMII Controller driver.
61e88ab6fSTimur Tabi */
71e88ab6fSTimur Tabi
81e88ab6fSTimur Tabi #include <linux/iopoll.h>
91e88ab6fSTimur Tabi #include "emac.h"
101e88ab6fSTimur Tabi
111e88ab6fSTimur Tabi /* EMAC_SGMII register offsets */
121e88ab6fSTimur Tabi #define EMAC_SGMII_PHY_TX_PWR_CTRL 0x000C
131e88ab6fSTimur Tabi #define EMAC_SGMII_PHY_LANE_CTRL1 0x0018
141e88ab6fSTimur Tabi #define EMAC_SGMII_PHY_CDR_CTRL0 0x0058
151e88ab6fSTimur Tabi #define EMAC_SGMII_PHY_POW_DWN_CTRL0 0x0080
161e88ab6fSTimur Tabi #define EMAC_SGMII_PHY_RESET_CTRL 0x00a8
171e88ab6fSTimur Tabi #define EMAC_SGMII_PHY_INTERRUPT_MASK 0x00b4
181e88ab6fSTimur Tabi
191e88ab6fSTimur Tabi /* SGMII digital lane registers */
201e88ab6fSTimur Tabi #define EMAC_SGMII_LN_DRVR_CTRL0 0x000C
211e88ab6fSTimur Tabi #define EMAC_SGMII_LN_DRVR_TAP_EN 0x0018
221e88ab6fSTimur Tabi #define EMAC_SGMII_LN_TX_MARGINING 0x001C
231e88ab6fSTimur Tabi #define EMAC_SGMII_LN_TX_PRE 0x0020
241e88ab6fSTimur Tabi #define EMAC_SGMII_LN_TX_POST 0x0024
251e88ab6fSTimur Tabi #define EMAC_SGMII_LN_TX_BAND_MODE 0x0060
261e88ab6fSTimur Tabi #define EMAC_SGMII_LN_LANE_MODE 0x0064
271e88ab6fSTimur Tabi #define EMAC_SGMII_LN_PARALLEL_RATE 0x0078
281e88ab6fSTimur Tabi #define EMAC_SGMII_LN_CML_CTRL_MODE0 0x00B8
291e88ab6fSTimur Tabi #define EMAC_SGMII_LN_MIXER_CTRL_MODE0 0x00D0
301e88ab6fSTimur Tabi #define EMAC_SGMII_LN_VGA_INITVAL 0x0134
311e88ab6fSTimur Tabi #define EMAC_SGMII_LN_UCDR_FO_GAIN_MODE0 0x017C
321e88ab6fSTimur Tabi #define EMAC_SGMII_LN_UCDR_SO_GAIN_MODE0 0x0188
331e88ab6fSTimur Tabi #define EMAC_SGMII_LN_UCDR_SO_CONFIG 0x0194
341e88ab6fSTimur Tabi #define EMAC_SGMII_LN_RX_BAND 0x019C
351e88ab6fSTimur Tabi #define EMAC_SGMII_LN_RX_RCVR_PATH1_MODE0 0x01B8
361e88ab6fSTimur Tabi #define EMAC_SGMII_LN_RSM_CONFIG 0x01F0
371e88ab6fSTimur Tabi #define EMAC_SGMII_LN_SIGDET_ENABLES 0x0224
381e88ab6fSTimur Tabi #define EMAC_SGMII_LN_SIGDET_CNTRL 0x0228
391e88ab6fSTimur Tabi #define EMAC_SGMII_LN_SIGDET_DEGLITCH_CNTRL 0x022C
401e88ab6fSTimur Tabi #define EMAC_SGMII_LN_RX_EN_SIGNAL 0x02A0
411e88ab6fSTimur Tabi #define EMAC_SGMII_LN_RX_MISC_CNTRL0 0x02AC
421e88ab6fSTimur Tabi #define EMAC_SGMII_LN_DRVR_LOGIC_CLKDIV 0x02BC
431e88ab6fSTimur Tabi
441e88ab6fSTimur Tabi /* SGMII digital lane register values */
451e88ab6fSTimur Tabi #define UCDR_STEP_BY_TWO_MODE0 BIT(7)
461e88ab6fSTimur Tabi #define UCDR_xO_GAIN_MODE(x) ((x) & 0x7f)
471e88ab6fSTimur Tabi #define UCDR_ENABLE BIT(6)
481e88ab6fSTimur Tabi #define UCDR_SO_SATURATION(x) ((x) & 0x3f)
491e88ab6fSTimur Tabi
501e88ab6fSTimur Tabi #define SIGDET_LP_BYP_PS4 BIT(7)
511e88ab6fSTimur Tabi #define SIGDET_EN_PS0_TO_PS2 BIT(6)
521e88ab6fSTimur Tabi
531e88ab6fSTimur Tabi #define TXVAL_VALID_INIT BIT(4)
541e88ab6fSTimur Tabi #define KR_PCIGEN3_MODE BIT(0)
551e88ab6fSTimur Tabi
561e88ab6fSTimur Tabi #define MAIN_EN BIT(0)
571e88ab6fSTimur Tabi
581e88ab6fSTimur Tabi #define TX_MARGINING_MUX BIT(6)
591e88ab6fSTimur Tabi #define TX_MARGINING(x) ((x) & 0x3f)
601e88ab6fSTimur Tabi
611e88ab6fSTimur Tabi #define TX_PRE_MUX BIT(6)
621e88ab6fSTimur Tabi
631e88ab6fSTimur Tabi #define TX_POST_MUX BIT(6)
641e88ab6fSTimur Tabi
651e88ab6fSTimur Tabi #define CML_GEAR_MODE(x) (((x) & 7) << 3)
661e88ab6fSTimur Tabi #define CML2CMOS_IBOOST_MODE(x) ((x) & 7)
671e88ab6fSTimur Tabi
681e88ab6fSTimur Tabi #define MIXER_LOADB_MODE(x) (((x) & 0xf) << 2)
691e88ab6fSTimur Tabi #define MIXER_DATARATE_MODE(x) ((x) & 3)
701e88ab6fSTimur Tabi
711e88ab6fSTimur Tabi #define VGA_THRESH_DFE(x) ((x) & 0x3f)
721e88ab6fSTimur Tabi
731e88ab6fSTimur Tabi #define SIGDET_LP_BYP_PS0_TO_PS2 BIT(5)
741e88ab6fSTimur Tabi #define SIGDET_FLT_BYP BIT(0)
751e88ab6fSTimur Tabi
761e88ab6fSTimur Tabi #define SIGDET_LVL(x) (((x) & 0xf) << 4)
771e88ab6fSTimur Tabi
781e88ab6fSTimur Tabi #define SIGDET_DEGLITCH_CTRL(x) (((x) & 0xf) << 1)
791e88ab6fSTimur Tabi
801e88ab6fSTimur Tabi #define DRVR_LOGIC_CLK_EN BIT(4)
811e88ab6fSTimur Tabi #define DRVR_LOGIC_CLK_DIV(x) ((x) & 0xf)
821e88ab6fSTimur Tabi
831e88ab6fSTimur Tabi #define PARALLEL_RATE_MODE0(x) ((x) & 0x3)
841e88ab6fSTimur Tabi
851e88ab6fSTimur Tabi #define BAND_MODE0(x) ((x) & 0x3)
861e88ab6fSTimur Tabi
871e88ab6fSTimur Tabi #define LANE_MODE(x) ((x) & 0x1f)
881e88ab6fSTimur Tabi
891e88ab6fSTimur Tabi #define CDR_PD_SEL_MODE0(x) (((x) & 0x3) << 5)
901e88ab6fSTimur Tabi #define BYPASS_RSM_SAMP_CAL BIT(1)
911e88ab6fSTimur Tabi #define BYPASS_RSM_DLL_CAL BIT(0)
921e88ab6fSTimur Tabi
931e88ab6fSTimur Tabi #define L0_RX_EQUALIZE_ENABLE BIT(6)
941e88ab6fSTimur Tabi
951e88ab6fSTimur Tabi #define PWRDN_B BIT(0)
961e88ab6fSTimur Tabi
971e88ab6fSTimur Tabi #define CDR_MAX_CNT(x) ((x) & 0xff)
981e88ab6fSTimur Tabi
991e88ab6fSTimur Tabi #define SERDES_START_WAIT_TIMES 100
1001e88ab6fSTimur Tabi
1011e88ab6fSTimur Tabi struct emac_reg_write {
1021e88ab6fSTimur Tabi unsigned int offset;
1031e88ab6fSTimur Tabi u32 val;
1041e88ab6fSTimur Tabi };
1051e88ab6fSTimur Tabi
emac_reg_write_all(void __iomem * base,const struct emac_reg_write * itr,size_t size)1061e88ab6fSTimur Tabi static void emac_reg_write_all(void __iomem *base,
1071e88ab6fSTimur Tabi const struct emac_reg_write *itr, size_t size)
1081e88ab6fSTimur Tabi {
1091e88ab6fSTimur Tabi size_t i;
1101e88ab6fSTimur Tabi
1111e88ab6fSTimur Tabi for (i = 0; i < size; ++itr, ++i)
1121e88ab6fSTimur Tabi writel(itr->val, base + itr->offset);
1131e88ab6fSTimur Tabi }
1141e88ab6fSTimur Tabi
1151e88ab6fSTimur Tabi static const struct emac_reg_write sgmii_laned[] = {
1161e88ab6fSTimur Tabi /* CDR Settings */
1171e88ab6fSTimur Tabi {EMAC_SGMII_LN_UCDR_FO_GAIN_MODE0,
1181e88ab6fSTimur Tabi UCDR_STEP_BY_TWO_MODE0 | UCDR_xO_GAIN_MODE(10)},
1191e88ab6fSTimur Tabi {EMAC_SGMII_LN_UCDR_SO_GAIN_MODE0, UCDR_xO_GAIN_MODE(0)},
1201e88ab6fSTimur Tabi {EMAC_SGMII_LN_UCDR_SO_CONFIG, UCDR_ENABLE | UCDR_SO_SATURATION(12)},
1211e88ab6fSTimur Tabi
1221e88ab6fSTimur Tabi /* TX/RX Settings */
1231e88ab6fSTimur Tabi {EMAC_SGMII_LN_RX_EN_SIGNAL, SIGDET_LP_BYP_PS4 | SIGDET_EN_PS0_TO_PS2},
1241e88ab6fSTimur Tabi
1251e88ab6fSTimur Tabi {EMAC_SGMII_LN_DRVR_CTRL0, TXVAL_VALID_INIT | KR_PCIGEN3_MODE},
1261e88ab6fSTimur Tabi {EMAC_SGMII_LN_DRVR_TAP_EN, MAIN_EN},
1271e88ab6fSTimur Tabi {EMAC_SGMII_LN_TX_MARGINING, TX_MARGINING_MUX | TX_MARGINING(25)},
1281e88ab6fSTimur Tabi {EMAC_SGMII_LN_TX_PRE, TX_PRE_MUX},
1291e88ab6fSTimur Tabi {EMAC_SGMII_LN_TX_POST, TX_POST_MUX},
1301e88ab6fSTimur Tabi
1311e88ab6fSTimur Tabi {EMAC_SGMII_LN_CML_CTRL_MODE0,
1321e88ab6fSTimur Tabi CML_GEAR_MODE(1) | CML2CMOS_IBOOST_MODE(1)},
1331e88ab6fSTimur Tabi {EMAC_SGMII_LN_MIXER_CTRL_MODE0,
1341e88ab6fSTimur Tabi MIXER_LOADB_MODE(12) | MIXER_DATARATE_MODE(1)},
1351e88ab6fSTimur Tabi {EMAC_SGMII_LN_VGA_INITVAL, VGA_THRESH_DFE(31)},
1361e88ab6fSTimur Tabi {EMAC_SGMII_LN_SIGDET_ENABLES,
1371e88ab6fSTimur Tabi SIGDET_LP_BYP_PS0_TO_PS2 | SIGDET_FLT_BYP},
1381e88ab6fSTimur Tabi {EMAC_SGMII_LN_SIGDET_CNTRL, SIGDET_LVL(8)},
1391e88ab6fSTimur Tabi
1401e88ab6fSTimur Tabi {EMAC_SGMII_LN_SIGDET_DEGLITCH_CNTRL, SIGDET_DEGLITCH_CTRL(4)},
1411e88ab6fSTimur Tabi {EMAC_SGMII_LN_RX_MISC_CNTRL0, 0},
1421e88ab6fSTimur Tabi {EMAC_SGMII_LN_DRVR_LOGIC_CLKDIV,
1431e88ab6fSTimur Tabi DRVR_LOGIC_CLK_EN | DRVR_LOGIC_CLK_DIV(4)},
1441e88ab6fSTimur Tabi
1451e88ab6fSTimur Tabi {EMAC_SGMII_LN_PARALLEL_RATE, PARALLEL_RATE_MODE0(1)},
1461e88ab6fSTimur Tabi {EMAC_SGMII_LN_TX_BAND_MODE, BAND_MODE0(2)},
1471e88ab6fSTimur Tabi {EMAC_SGMII_LN_RX_BAND, BAND_MODE0(3)},
1481e88ab6fSTimur Tabi {EMAC_SGMII_LN_LANE_MODE, LANE_MODE(26)},
1491e88ab6fSTimur Tabi {EMAC_SGMII_LN_RX_RCVR_PATH1_MODE0, CDR_PD_SEL_MODE0(3)},
1501e88ab6fSTimur Tabi {EMAC_SGMII_LN_RSM_CONFIG, BYPASS_RSM_SAMP_CAL | BYPASS_RSM_DLL_CAL},
1511e88ab6fSTimur Tabi };
1521e88ab6fSTimur Tabi
1531e88ab6fSTimur Tabi static const struct emac_reg_write physical_coding_sublayer_programming[] = {
1541e88ab6fSTimur Tabi {EMAC_SGMII_PHY_POW_DWN_CTRL0, PWRDN_B},
1551e88ab6fSTimur Tabi {EMAC_SGMII_PHY_CDR_CTRL0, CDR_MAX_CNT(15)},
1561e88ab6fSTimur Tabi {EMAC_SGMII_PHY_TX_PWR_CTRL, 0},
1571e88ab6fSTimur Tabi {EMAC_SGMII_PHY_LANE_CTRL1, L0_RX_EQUALIZE_ENABLE},
1581e88ab6fSTimur Tabi };
1591e88ab6fSTimur Tabi
emac_sgmii_init_qdf2432(struct emac_adapter * adpt)1601e88ab6fSTimur Tabi int emac_sgmii_init_qdf2432(struct emac_adapter *adpt)
1611e88ab6fSTimur Tabi {
16241c1093fSTimur Tabi struct emac_sgmii *phy = &adpt->phy;
1631e88ab6fSTimur Tabi void __iomem *phy_regs = phy->base;
1641e88ab6fSTimur Tabi void __iomem *laned = phy->digital;
1651e88ab6fSTimur Tabi unsigned int i;
1661e88ab6fSTimur Tabi u32 lnstatus;
1671e88ab6fSTimur Tabi
1681e88ab6fSTimur Tabi /* PCS lane-x init */
1691e88ab6fSTimur Tabi emac_reg_write_all(phy->base, physical_coding_sublayer_programming,
1701e88ab6fSTimur Tabi ARRAY_SIZE(physical_coding_sublayer_programming));
1711e88ab6fSTimur Tabi
1721e88ab6fSTimur Tabi /* SGMII lane-x init */
1731e88ab6fSTimur Tabi emac_reg_write_all(phy->digital, sgmii_laned, ARRAY_SIZE(sgmii_laned));
1741e88ab6fSTimur Tabi
1751e88ab6fSTimur Tabi /* Power up PCS and start reset lane state machine */
1761e88ab6fSTimur Tabi
1771e88ab6fSTimur Tabi writel(0, phy_regs + EMAC_SGMII_PHY_RESET_CTRL);
1781e88ab6fSTimur Tabi writel(1, laned + SGMII_LN_RSM_START);
1791e88ab6fSTimur Tabi
1801e88ab6fSTimur Tabi /* Wait for c_ready assertion */
1811e88ab6fSTimur Tabi for (i = 0; i < SERDES_START_WAIT_TIMES; i++) {
1821e88ab6fSTimur Tabi lnstatus = readl(phy_regs + SGMII_PHY_LN_LANE_STATUS);
1831e88ab6fSTimur Tabi if (lnstatus & BIT(1))
1841e88ab6fSTimur Tabi break;
1851e88ab6fSTimur Tabi usleep_range(100, 200);
1861e88ab6fSTimur Tabi }
1871e88ab6fSTimur Tabi
1881e88ab6fSTimur Tabi if (i == SERDES_START_WAIT_TIMES) {
1891e88ab6fSTimur Tabi netdev_err(adpt->netdev, "SGMII failed to start\n");
1901e88ab6fSTimur Tabi return -EIO;
1911e88ab6fSTimur Tabi }
1921e88ab6fSTimur Tabi
1931e88ab6fSTimur Tabi /* Disable digital and SERDES loopback */
1941e88ab6fSTimur Tabi writel(0, phy_regs + SGMII_PHY_LN_BIST_GEN0);
1951e88ab6fSTimur Tabi writel(0, phy_regs + SGMII_PHY_LN_BIST_GEN2);
1961e88ab6fSTimur Tabi writel(0, phy_regs + SGMII_PHY_LN_CDR_CTRL1);
1971e88ab6fSTimur Tabi
1981e88ab6fSTimur Tabi /* Mask out all the SGMII Interrupt */
1991e88ab6fSTimur Tabi writel(0, phy_regs + EMAC_SGMII_PHY_INTERRUPT_MASK);
2001e88ab6fSTimur Tabi
2011e88ab6fSTimur Tabi return 0;
2021e88ab6fSTimur Tabi }
203