xref: /openbmc/linux/drivers/net/ethernet/qualcomm/emac/emac-sgmii-qdf2400.c (revision 75bf465f0bc33e9b776a46d6a1b9b990f5fb7c37)
1*97fb5e8dSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2a51f4047STimur Tabi /* Copyright (c) 2015-2016, The Linux Foundation. All rights reserved.
3a51f4047STimur Tabi  */
4a51f4047STimur Tabi 
5a51f4047STimur Tabi /* Qualcomm Technologies, Inc. QDF2400 EMAC SGMII Controller driver.
6a51f4047STimur Tabi  */
7a51f4047STimur Tabi 
8a51f4047STimur Tabi #include <linux/iopoll.h>
9a51f4047STimur Tabi #include "emac.h"
10a51f4047STimur Tabi 
11a51f4047STimur Tabi /* EMAC_SGMII register offsets */
12a51f4047STimur Tabi #define EMAC_SGMII_PHY_TX_PWR_CTRL		0x000C
13a51f4047STimur Tabi #define EMAC_SGMII_PHY_LANE_CTRL1		0x0018
14a51f4047STimur Tabi #define EMAC_SGMII_PHY_CDR_CTRL0		0x0058
15a51f4047STimur Tabi #define EMAC_SGMII_PHY_POW_DWN_CTRL0		0x0080
16a51f4047STimur Tabi #define EMAC_SGMII_PHY_RESET_CTRL		0x00a8
17a51f4047STimur Tabi #define EMAC_SGMII_PHY_INTERRUPT_MASK		0x00b4
18a51f4047STimur Tabi 
19a51f4047STimur Tabi /* SGMII digital lane registers */
20a51f4047STimur Tabi #define EMAC_SGMII_LN_DRVR_CTRL0		0x000C
2157dacfedSTimur Tabi #define EMAC_SGMII_LN_DRVR_CTRL1		0x0010
22a51f4047STimur Tabi #define EMAC_SGMII_LN_DRVR_TAP_EN		0x0018
23a51f4047STimur Tabi #define EMAC_SGMII_LN_TX_MARGINING		0x001C
24a51f4047STimur Tabi #define EMAC_SGMII_LN_TX_PRE			0x0020
25a51f4047STimur Tabi #define EMAC_SGMII_LN_TX_POST			0x0024
26a51f4047STimur Tabi #define EMAC_SGMII_LN_TX_BAND_MODE		0x0060
27a51f4047STimur Tabi #define EMAC_SGMII_LN_LANE_MODE			0x0064
28a51f4047STimur Tabi #define EMAC_SGMII_LN_PARALLEL_RATE		0x007C
29a51f4047STimur Tabi #define EMAC_SGMII_LN_CML_CTRL_MODE0		0x00C0
30a51f4047STimur Tabi #define EMAC_SGMII_LN_MIXER_CTRL_MODE0		0x00D8
31a51f4047STimur Tabi #define EMAC_SGMII_LN_VGA_INITVAL		0x013C
32a51f4047STimur Tabi #define EMAC_SGMII_LN_UCDR_FO_GAIN_MODE0	0x0184
33a51f4047STimur Tabi #define EMAC_SGMII_LN_UCDR_SO_GAIN_MODE0	0x0190
34a51f4047STimur Tabi #define EMAC_SGMII_LN_UCDR_SO_CONFIG		0x019C
35a51f4047STimur Tabi #define EMAC_SGMII_LN_RX_BAND			0x01A4
36a51f4047STimur Tabi #define EMAC_SGMII_LN_RX_RCVR_PATH1_MODE0	0x01C0
37a51f4047STimur Tabi #define EMAC_SGMII_LN_RSM_CONFIG		0x01F8
38a51f4047STimur Tabi #define EMAC_SGMII_LN_SIGDET_ENABLES		0x0230
39a51f4047STimur Tabi #define EMAC_SGMII_LN_SIGDET_CNTRL		0x0234
40a51f4047STimur Tabi #define EMAC_SGMII_LN_SIGDET_DEGLITCH_CNTRL	0x0238
41a51f4047STimur Tabi #define EMAC_SGMII_LN_RX_EN_SIGNAL		0x02AC
42a51f4047STimur Tabi #define EMAC_SGMII_LN_RX_MISC_CNTRL0		0x02B8
43a51f4047STimur Tabi #define EMAC_SGMII_LN_DRVR_LOGIC_CLKDIV		0x02C8
4457dacfedSTimur Tabi #define EMAC_SGMII_LN_RX_RESECODE_OFFSET	0x02CC
45a51f4047STimur Tabi 
46a51f4047STimur Tabi /* SGMII digital lane register values */
47a51f4047STimur Tabi #define UCDR_STEP_BY_TWO_MODE0			BIT(7)
48a51f4047STimur Tabi #define UCDR_xO_GAIN_MODE(x)			((x) & 0x7f)
49a51f4047STimur Tabi #define UCDR_ENABLE				BIT(6)
50a51f4047STimur Tabi #define UCDR_SO_SATURATION(x)			((x) & 0x3f)
51a51f4047STimur Tabi 
52a51f4047STimur Tabi #define SIGDET_LP_BYP_PS4			BIT(7)
53a51f4047STimur Tabi #define SIGDET_EN_PS0_TO_PS2			BIT(6)
54a51f4047STimur Tabi 
55a51f4047STimur Tabi #define TXVAL_VALID_INIT			BIT(4)
56a51f4047STimur Tabi #define KR_PCIGEN3_MODE				BIT(0)
57a51f4047STimur Tabi 
58a51f4047STimur Tabi #define MAIN_EN					BIT(0)
59a51f4047STimur Tabi 
60a51f4047STimur Tabi #define TX_MARGINING_MUX			BIT(6)
61a51f4047STimur Tabi #define TX_MARGINING(x)				((x) & 0x3f)
62a51f4047STimur Tabi 
63a51f4047STimur Tabi #define TX_PRE_MUX				BIT(6)
64a51f4047STimur Tabi 
65a51f4047STimur Tabi #define TX_POST_MUX				BIT(6)
66a51f4047STimur Tabi 
67a51f4047STimur Tabi #define CML_GEAR_MODE(x)			(((x) & 7) << 3)
68a51f4047STimur Tabi #define CML2CMOS_IBOOST_MODE(x)			((x) & 7)
69a51f4047STimur Tabi 
7057dacfedSTimur Tabi #define RESCODE_OFFSET(x)			((x) & 0x1f)
7157dacfedSTimur Tabi 
72a51f4047STimur Tabi #define MIXER_LOADB_MODE(x)			(((x) & 0xf) << 2)
73a51f4047STimur Tabi #define MIXER_DATARATE_MODE(x)			((x) & 3)
74a51f4047STimur Tabi 
75a51f4047STimur Tabi #define VGA_THRESH_DFE(x)			((x) & 0x3f)
76a51f4047STimur Tabi 
77a51f4047STimur Tabi #define SIGDET_LP_BYP_PS0_TO_PS2		BIT(5)
78a51f4047STimur Tabi #define SIGDET_FLT_BYP				BIT(0)
79a51f4047STimur Tabi 
80a51f4047STimur Tabi #define SIGDET_LVL(x)				(((x) & 0xf) << 4)
81a51f4047STimur Tabi 
82a51f4047STimur Tabi #define SIGDET_DEGLITCH_CTRL(x)			(((x) & 0xf) << 1)
83a51f4047STimur Tabi 
84a51f4047STimur Tabi #define INVERT_PCS_RX_CLK			BIT(7)
85a51f4047STimur Tabi 
86a51f4047STimur Tabi #define DRVR_LOGIC_CLK_EN			BIT(4)
87a51f4047STimur Tabi #define DRVR_LOGIC_CLK_DIV(x)			((x) & 0xf)
88a51f4047STimur Tabi 
89a51f4047STimur Tabi #define PARALLEL_RATE_MODE0(x)			((x) & 0x3)
90a51f4047STimur Tabi 
91a51f4047STimur Tabi #define BAND_MODE0(x)				((x) & 0x3)
92a51f4047STimur Tabi 
93a51f4047STimur Tabi #define LANE_MODE(x)				((x) & 0x1f)
94a51f4047STimur Tabi 
95a51f4047STimur Tabi #define CDR_PD_SEL_MODE0(x)			(((x) & 0x3) << 5)
96a51f4047STimur Tabi #define EN_DLL_MODE0				BIT(4)
97a51f4047STimur Tabi #define EN_IQ_DCC_MODE0				BIT(3)
98a51f4047STimur Tabi #define EN_IQCAL_MODE0				BIT(2)
99a51f4047STimur Tabi 
100a51f4047STimur Tabi #define BYPASS_RSM_SAMP_CAL			BIT(1)
101a51f4047STimur Tabi #define BYPASS_RSM_DLL_CAL			BIT(0)
102a51f4047STimur Tabi 
103a51f4047STimur Tabi #define L0_RX_EQUALIZE_ENABLE			BIT(6)
104a51f4047STimur Tabi 
105a51f4047STimur Tabi #define PWRDN_B					BIT(0)
106a51f4047STimur Tabi 
107a51f4047STimur Tabi #define CDR_MAX_CNT(x)				((x) & 0xff)
108a51f4047STimur Tabi 
109a51f4047STimur Tabi #define SERDES_START_WAIT_TIMES			100
110a51f4047STimur Tabi 
111a51f4047STimur Tabi struct emac_reg_write {
112a51f4047STimur Tabi 	unsigned int offset;
113a51f4047STimur Tabi 	u32 val;
114a51f4047STimur Tabi };
115a51f4047STimur Tabi 
emac_reg_write_all(void __iomem * base,const struct emac_reg_write * itr,size_t size)116a51f4047STimur Tabi static void emac_reg_write_all(void __iomem *base,
117a51f4047STimur Tabi 			       const struct emac_reg_write *itr, size_t size)
118a51f4047STimur Tabi {
119a51f4047STimur Tabi 	size_t i;
120a51f4047STimur Tabi 
121a51f4047STimur Tabi 	for (i = 0; i < size; ++itr, ++i)
122a51f4047STimur Tabi 		writel(itr->val, base + itr->offset);
123a51f4047STimur Tabi }
124a51f4047STimur Tabi 
125a51f4047STimur Tabi static const struct emac_reg_write sgmii_laned[] = {
126a51f4047STimur Tabi 	/* CDR Settings */
127a51f4047STimur Tabi 	{EMAC_SGMII_LN_UCDR_FO_GAIN_MODE0,
128a51f4047STimur Tabi 		UCDR_STEP_BY_TWO_MODE0 | UCDR_xO_GAIN_MODE(10)},
129a51f4047STimur Tabi 	{EMAC_SGMII_LN_UCDR_SO_GAIN_MODE0, UCDR_xO_GAIN_MODE(0)},
130a51f4047STimur Tabi 	{EMAC_SGMII_LN_UCDR_SO_CONFIG, UCDR_ENABLE | UCDR_SO_SATURATION(12)},
131a51f4047STimur Tabi 
132a51f4047STimur Tabi 	/* TX/RX Settings */
133a51f4047STimur Tabi 	{EMAC_SGMII_LN_RX_EN_SIGNAL, SIGDET_LP_BYP_PS4 | SIGDET_EN_PS0_TO_PS2},
134a51f4047STimur Tabi 
135a51f4047STimur Tabi 	{EMAC_SGMII_LN_DRVR_CTRL0, TXVAL_VALID_INIT | KR_PCIGEN3_MODE},
136a51f4047STimur Tabi 	{EMAC_SGMII_LN_DRVR_TAP_EN, MAIN_EN},
137a51f4047STimur Tabi 	{EMAC_SGMII_LN_TX_MARGINING, TX_MARGINING_MUX | TX_MARGINING(25)},
138a51f4047STimur Tabi 	{EMAC_SGMII_LN_TX_PRE, TX_PRE_MUX},
139a51f4047STimur Tabi 	{EMAC_SGMII_LN_TX_POST, TX_POST_MUX},
140a51f4047STimur Tabi 
141a51f4047STimur Tabi 	{EMAC_SGMII_LN_CML_CTRL_MODE0,
142a51f4047STimur Tabi 		CML_GEAR_MODE(1) | CML2CMOS_IBOOST_MODE(1)},
143a51f4047STimur Tabi 	{EMAC_SGMII_LN_MIXER_CTRL_MODE0,
144a51f4047STimur Tabi 		MIXER_LOADB_MODE(12) | MIXER_DATARATE_MODE(1)},
145a51f4047STimur Tabi 	{EMAC_SGMII_LN_VGA_INITVAL, VGA_THRESH_DFE(31)},
146a51f4047STimur Tabi 	{EMAC_SGMII_LN_SIGDET_ENABLES,
147a51f4047STimur Tabi 		SIGDET_LP_BYP_PS0_TO_PS2 | SIGDET_FLT_BYP},
148a51f4047STimur Tabi 	{EMAC_SGMII_LN_SIGDET_CNTRL, SIGDET_LVL(8)},
149a51f4047STimur Tabi 
150a51f4047STimur Tabi 	{EMAC_SGMII_LN_SIGDET_DEGLITCH_CNTRL, SIGDET_DEGLITCH_CTRL(4)},
151a51f4047STimur Tabi 	{EMAC_SGMII_LN_RX_MISC_CNTRL0, INVERT_PCS_RX_CLK},
152a51f4047STimur Tabi 	{EMAC_SGMII_LN_DRVR_LOGIC_CLKDIV,
153a51f4047STimur Tabi 		DRVR_LOGIC_CLK_EN | DRVR_LOGIC_CLK_DIV(4)},
154a51f4047STimur Tabi 
155a51f4047STimur Tabi 	{EMAC_SGMII_LN_PARALLEL_RATE, PARALLEL_RATE_MODE0(1)},
156a51f4047STimur Tabi 	{EMAC_SGMII_LN_TX_BAND_MODE, BAND_MODE0(1)},
157a51f4047STimur Tabi 	{EMAC_SGMII_LN_RX_BAND, BAND_MODE0(2)},
15857dacfedSTimur Tabi 	{EMAC_SGMII_LN_DRVR_CTRL1, RESCODE_OFFSET(7)},
15957dacfedSTimur Tabi 	{EMAC_SGMII_LN_RX_RESECODE_OFFSET, RESCODE_OFFSET(9)},
160a51f4047STimur Tabi 	{EMAC_SGMII_LN_LANE_MODE, LANE_MODE(26)},
161a51f4047STimur Tabi 	{EMAC_SGMII_LN_RX_RCVR_PATH1_MODE0, CDR_PD_SEL_MODE0(2) |
162a51f4047STimur Tabi 		EN_DLL_MODE0 | EN_IQ_DCC_MODE0 | EN_IQCAL_MODE0},
163a51f4047STimur Tabi 	{EMAC_SGMII_LN_RSM_CONFIG, BYPASS_RSM_SAMP_CAL | BYPASS_RSM_DLL_CAL},
164a51f4047STimur Tabi };
165a51f4047STimur Tabi 
166a51f4047STimur Tabi static const struct emac_reg_write physical_coding_sublayer_programming[] = {
167a51f4047STimur Tabi 	{EMAC_SGMII_PHY_POW_DWN_CTRL0, PWRDN_B},
168a51f4047STimur Tabi 	{EMAC_SGMII_PHY_CDR_CTRL0, CDR_MAX_CNT(15)},
169a51f4047STimur Tabi 	{EMAC_SGMII_PHY_TX_PWR_CTRL, 0},
170a51f4047STimur Tabi 	{EMAC_SGMII_PHY_LANE_CTRL1, L0_RX_EQUALIZE_ENABLE},
171a51f4047STimur Tabi };
172a51f4047STimur Tabi 
emac_sgmii_init_qdf2400(struct emac_adapter * adpt)173a51f4047STimur Tabi int emac_sgmii_init_qdf2400(struct emac_adapter *adpt)
174a51f4047STimur Tabi {
17541c1093fSTimur Tabi 	struct emac_sgmii *phy = &adpt->phy;
176a51f4047STimur Tabi 	void __iomem *phy_regs = phy->base;
177a51f4047STimur Tabi 	void __iomem *laned = phy->digital;
178a51f4047STimur Tabi 	unsigned int i;
179a51f4047STimur Tabi 	u32 lnstatus;
180a51f4047STimur Tabi 
181a51f4047STimur Tabi 	/* PCS lane-x init */
182a51f4047STimur Tabi 	emac_reg_write_all(phy->base, physical_coding_sublayer_programming,
183a51f4047STimur Tabi 			   ARRAY_SIZE(physical_coding_sublayer_programming));
184a51f4047STimur Tabi 
185a51f4047STimur Tabi 	/* SGMII lane-x init */
186a51f4047STimur Tabi 	emac_reg_write_all(phy->digital, sgmii_laned, ARRAY_SIZE(sgmii_laned));
187a51f4047STimur Tabi 
188a51f4047STimur Tabi 	/* Power up PCS and start reset lane state machine */
189a51f4047STimur Tabi 
190a51f4047STimur Tabi 	writel(0, phy_regs + EMAC_SGMII_PHY_RESET_CTRL);
191a51f4047STimur Tabi 	writel(1, laned + SGMII_LN_RSM_START);
192a51f4047STimur Tabi 
193a51f4047STimur Tabi 	/* Wait for c_ready assertion */
194a51f4047STimur Tabi 	for (i = 0; i < SERDES_START_WAIT_TIMES; i++) {
195a51f4047STimur Tabi 		lnstatus = readl(phy_regs + SGMII_PHY_LN_LANE_STATUS);
196a51f4047STimur Tabi 		if (lnstatus & BIT(1))
197a51f4047STimur Tabi 			break;
198a51f4047STimur Tabi 		usleep_range(100, 200);
199a51f4047STimur Tabi 	}
200a51f4047STimur Tabi 
201a51f4047STimur Tabi 	if (i == SERDES_START_WAIT_TIMES) {
202a51f4047STimur Tabi 		netdev_err(adpt->netdev, "SGMII failed to start\n");
203a51f4047STimur Tabi 		return -EIO;
204a51f4047STimur Tabi 	}
205a51f4047STimur Tabi 
206a51f4047STimur Tabi 	/* Disable digital and SERDES loopback */
207a51f4047STimur Tabi 	writel(0, phy_regs + SGMII_PHY_LN_BIST_GEN0);
208a51f4047STimur Tabi 	writel(0, phy_regs + SGMII_PHY_LN_BIST_GEN2);
209a51f4047STimur Tabi 	writel(0, phy_regs + SGMII_PHY_LN_CDR_CTRL1);
210a51f4047STimur Tabi 
211a51f4047STimur Tabi 	/* Mask out all the SGMII Interrupt */
212a51f4047STimur Tabi 	writel(0, phy_regs + EMAC_SGMII_PHY_INTERRUPT_MASK);
213a51f4047STimur Tabi 
214a51f4047STimur Tabi 	return 0;
215a51f4047STimur Tabi }
216