xref: /openbmc/linux/drivers/net/ethernet/qualcomm/emac/emac-sgmii-fsm9900.c (revision 75bf465f0bc33e9b776a46d6a1b9b990f5fb7c37)
1*97fb5e8dSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
21e88ab6fSTimur Tabi /* Copyright (c) 2015-2016, The Linux Foundation. All rights reserved.
31e88ab6fSTimur Tabi  */
41e88ab6fSTimur Tabi 
51e88ab6fSTimur Tabi /* Qualcomm Technologies, Inc. FSM9900 EMAC SGMII Controller driver.
61e88ab6fSTimur Tabi  */
71e88ab6fSTimur Tabi 
81e88ab6fSTimur Tabi #include <linux/iopoll.h>
91e88ab6fSTimur Tabi #include "emac.h"
101e88ab6fSTimur Tabi 
111e88ab6fSTimur Tabi /* EMAC_QSERDES register offsets */
121e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_SYS_CLK_CTRL		0x0000
131e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_PLL_CNTRL		0x0014
141e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_PLL_IP_SETI		0x0018
151e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_PLL_CP_SETI		0x0024
161e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_PLL_IP_SETP		0x0028
171e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_PLL_CP_SETP		0x002c
181e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_SYSCLK_EN_SEL		0x0038
191e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_RESETSM_CNTRL		0x0040
201e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_PLLLOCK_CMP1		0x0044
211e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_PLLLOCK_CMP2		0x0048
221e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_PLLLOCK_CMP3		0x004c
231e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_PLLLOCK_CMP_EN		0x0050
241e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_DEC_START1		0x0064
251e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_DIV_FRAC_START1	0x0098
261e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_DIV_FRAC_START2	0x009c
271e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_DIV_FRAC_START3	0x00a0
281e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_DEC_START2		0x00a4
291e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_PLL_CRCTRL		0x00ac
301e88ab6fSTimur Tabi #define EMAC_QSERDES_COM_RESET_SM		0x00bc
311e88ab6fSTimur Tabi #define EMAC_QSERDES_TX_BIST_MODE_LANENO	0x0100
321e88ab6fSTimur Tabi #define EMAC_QSERDES_TX_TX_EMP_POST1_LVL	0x0108
331e88ab6fSTimur Tabi #define EMAC_QSERDES_TX_TX_DRV_LVL		0x010c
341e88ab6fSTimur Tabi #define EMAC_QSERDES_TX_LANE_MODE		0x0150
351e88ab6fSTimur Tabi #define EMAC_QSERDES_TX_TRAN_DRVR_EMP_EN	0x0170
361e88ab6fSTimur Tabi #define EMAC_QSERDES_RX_CDR_CONTROL		0x0200
371e88ab6fSTimur Tabi #define EMAC_QSERDES_RX_CDR_CONTROL2		0x0210
381e88ab6fSTimur Tabi #define EMAC_QSERDES_RX_RX_EQ_GAIN12		0x0230
391e88ab6fSTimur Tabi 
401e88ab6fSTimur Tabi /* EMAC_SGMII register offsets */
411e88ab6fSTimur Tabi #define EMAC_SGMII_PHY_SERDES_START		0x0000
421e88ab6fSTimur Tabi #define EMAC_SGMII_PHY_CMN_PWR_CTRL		0x0004
431e88ab6fSTimur Tabi #define EMAC_SGMII_PHY_RX_PWR_CTRL		0x0008
441e88ab6fSTimur Tabi #define EMAC_SGMII_PHY_TX_PWR_CTRL		0x000C
451e88ab6fSTimur Tabi #define EMAC_SGMII_PHY_LANE_CTRL1		0x0018
461e88ab6fSTimur Tabi #define EMAC_SGMII_PHY_CDR_CTRL0		0x0058
471e88ab6fSTimur Tabi #define EMAC_SGMII_PHY_POW_DWN_CTRL0		0x0080
481e88ab6fSTimur Tabi #define EMAC_SGMII_PHY_INTERRUPT_MASK		0x00b4
491e88ab6fSTimur Tabi 
501e88ab6fSTimur Tabi #define PLL_IPSETI(x)				((x) & 0x3f)
511e88ab6fSTimur Tabi 
521e88ab6fSTimur Tabi #define PLL_CPSETI(x)				((x) & 0xff)
531e88ab6fSTimur Tabi 
541e88ab6fSTimur Tabi #define PLL_IPSETP(x)				((x) & 0x3f)
551e88ab6fSTimur Tabi 
561e88ab6fSTimur Tabi #define PLL_CPSETP(x)				((x) & 0x1f)
571e88ab6fSTimur Tabi 
581e88ab6fSTimur Tabi #define PLL_RCTRL(x)				(((x) & 0xf) << 4)
591e88ab6fSTimur Tabi #define PLL_CCTRL(x)				((x) & 0xf)
601e88ab6fSTimur Tabi 
611e88ab6fSTimur Tabi #define LANE_MODE(x)				((x) & 0x1f)
621e88ab6fSTimur Tabi 
631e88ab6fSTimur Tabi #define SYSCLK_CM				BIT(4)
641e88ab6fSTimur Tabi #define SYSCLK_AC_COUPLE			BIT(3)
651e88ab6fSTimur Tabi 
661e88ab6fSTimur Tabi #define OCP_EN					BIT(5)
671e88ab6fSTimur Tabi #define PLL_DIV_FFEN				BIT(2)
681e88ab6fSTimur Tabi #define PLL_DIV_ORD				BIT(1)
691e88ab6fSTimur Tabi 
701e88ab6fSTimur Tabi #define SYSCLK_SEL_CMOS				BIT(3)
711e88ab6fSTimur Tabi 
721e88ab6fSTimur Tabi #define FRQ_TUNE_MODE				BIT(4)
731e88ab6fSTimur Tabi 
741e88ab6fSTimur Tabi #define PLLLOCK_CMP_EN				BIT(0)
751e88ab6fSTimur Tabi 
761e88ab6fSTimur Tabi #define DEC_START1_MUX				BIT(7)
771e88ab6fSTimur Tabi #define DEC_START1(x)				((x) & 0x7f)
781e88ab6fSTimur Tabi 
791e88ab6fSTimur Tabi #define DIV_FRAC_START_MUX			BIT(7)
801e88ab6fSTimur Tabi #define DIV_FRAC_START(x)			((x) & 0x7f)
811e88ab6fSTimur Tabi 
821e88ab6fSTimur Tabi #define DIV_FRAC_START3_MUX			BIT(4)
831e88ab6fSTimur Tabi #define DIV_FRAC_START3(x)			((x) & 0xf)
841e88ab6fSTimur Tabi 
851e88ab6fSTimur Tabi #define DEC_START2_MUX				BIT(1)
861e88ab6fSTimur Tabi #define DEC_START2				BIT(0)
871e88ab6fSTimur Tabi 
881e88ab6fSTimur Tabi #define READY					BIT(5)
891e88ab6fSTimur Tabi 
901e88ab6fSTimur Tabi #define TX_EMP_POST1_LVL_MUX			BIT(5)
911e88ab6fSTimur Tabi #define TX_EMP_POST1_LVL(x)			((x) & 0x1f)
921e88ab6fSTimur Tabi 
931e88ab6fSTimur Tabi #define TX_DRV_LVL_MUX				BIT(4)
941e88ab6fSTimur Tabi #define TX_DRV_LVL(x)				((x) & 0xf)
951e88ab6fSTimur Tabi 
961e88ab6fSTimur Tabi #define EMP_EN_MUX				BIT(1)
971e88ab6fSTimur Tabi #define EMP_EN					BIT(0)
981e88ab6fSTimur Tabi 
991e88ab6fSTimur Tabi #define SECONDORDERENABLE			BIT(6)
1001e88ab6fSTimur Tabi #define FIRSTORDER_THRESH(x)			(((x) & 0x7) << 3)
1011e88ab6fSTimur Tabi #define SECONDORDERGAIN(x)			((x) & 0x7)
1021e88ab6fSTimur Tabi 
1031e88ab6fSTimur Tabi #define RX_EQ_GAIN2(x)				(((x) & 0xf) << 4)
1041e88ab6fSTimur Tabi #define RX_EQ_GAIN1(x)				((x) & 0xf)
1051e88ab6fSTimur Tabi 
1061e88ab6fSTimur Tabi #define SERDES_START				BIT(0)
1071e88ab6fSTimur Tabi 
1081e88ab6fSTimur Tabi #define BIAS_EN					BIT(6)
1091e88ab6fSTimur Tabi #define PLL_EN					BIT(5)
1101e88ab6fSTimur Tabi #define SYSCLK_EN				BIT(4)
1111e88ab6fSTimur Tabi #define CLKBUF_L_EN				BIT(3)
1121e88ab6fSTimur Tabi #define PLL_TXCLK_EN				BIT(1)
1131e88ab6fSTimur Tabi #define PLL_RXCLK_EN				BIT(0)
1141e88ab6fSTimur Tabi 
1151e88ab6fSTimur Tabi #define L0_RX_SIGDET_EN				BIT(7)
1161e88ab6fSTimur Tabi #define L0_RX_TERM_MODE(x)			(((x) & 3) << 4)
1171e88ab6fSTimur Tabi #define L0_RX_I_EN				BIT(1)
1181e88ab6fSTimur Tabi 
1191e88ab6fSTimur Tabi #define L0_TX_EN				BIT(5)
1201e88ab6fSTimur Tabi #define L0_CLKBUF_EN				BIT(4)
1211e88ab6fSTimur Tabi #define L0_TRAN_BIAS_EN				BIT(1)
1221e88ab6fSTimur Tabi 
1231e88ab6fSTimur Tabi #define L0_RX_EQUALIZE_ENABLE			BIT(6)
1241e88ab6fSTimur Tabi #define L0_RESET_TSYNC_EN			BIT(4)
1251e88ab6fSTimur Tabi #define L0_DRV_LVL(x)				((x) & 0xf)
1261e88ab6fSTimur Tabi 
1271e88ab6fSTimur Tabi #define PWRDN_B					BIT(0)
1281e88ab6fSTimur Tabi #define CDR_MAX_CNT(x)				((x) & 0xff)
1291e88ab6fSTimur Tabi 
1301e88ab6fSTimur Tabi #define PLLLOCK_CMP(x)				((x) & 0xff)
1311e88ab6fSTimur Tabi 
1321e88ab6fSTimur Tabi #define SERDES_START_WAIT_TIMES			100
1331e88ab6fSTimur Tabi 
1341e88ab6fSTimur Tabi struct emac_reg_write {
1351e88ab6fSTimur Tabi 	unsigned int offset;
1361e88ab6fSTimur Tabi 	u32 val;
1371e88ab6fSTimur Tabi };
1381e88ab6fSTimur Tabi 
emac_reg_write_all(void __iomem * base,const struct emac_reg_write * itr,size_t size)1391e88ab6fSTimur Tabi static void emac_reg_write_all(void __iomem *base,
1401e88ab6fSTimur Tabi 			       const struct emac_reg_write *itr, size_t size)
1411e88ab6fSTimur Tabi {
1421e88ab6fSTimur Tabi 	size_t i;
1431e88ab6fSTimur Tabi 
1441e88ab6fSTimur Tabi 	for (i = 0; i < size; ++itr, ++i)
1451e88ab6fSTimur Tabi 		writel(itr->val, base + itr->offset);
1461e88ab6fSTimur Tabi }
1471e88ab6fSTimur Tabi 
1481e88ab6fSTimur Tabi static const struct emac_reg_write physical_coding_sublayer_programming[] = {
1491e88ab6fSTimur Tabi 	{EMAC_SGMII_PHY_CDR_CTRL0, CDR_MAX_CNT(15)},
1501e88ab6fSTimur Tabi 	{EMAC_SGMII_PHY_POW_DWN_CTRL0, PWRDN_B},
1511e88ab6fSTimur Tabi 	{EMAC_SGMII_PHY_CMN_PWR_CTRL,
1521e88ab6fSTimur Tabi 		BIAS_EN | SYSCLK_EN | CLKBUF_L_EN | PLL_TXCLK_EN | PLL_RXCLK_EN},
1531e88ab6fSTimur Tabi 	{EMAC_SGMII_PHY_TX_PWR_CTRL, L0_TX_EN | L0_CLKBUF_EN | L0_TRAN_BIAS_EN},
1541e88ab6fSTimur Tabi 	{EMAC_SGMII_PHY_RX_PWR_CTRL,
1551e88ab6fSTimur Tabi 		L0_RX_SIGDET_EN | L0_RX_TERM_MODE(1) | L0_RX_I_EN},
1561e88ab6fSTimur Tabi 	{EMAC_SGMII_PHY_CMN_PWR_CTRL,
1571e88ab6fSTimur Tabi 		BIAS_EN | PLL_EN | SYSCLK_EN | CLKBUF_L_EN | PLL_TXCLK_EN |
1581e88ab6fSTimur Tabi 		PLL_RXCLK_EN},
1591e88ab6fSTimur Tabi 	{EMAC_SGMII_PHY_LANE_CTRL1,
1601e88ab6fSTimur Tabi 		L0_RX_EQUALIZE_ENABLE | L0_RESET_TSYNC_EN | L0_DRV_LVL(15)},
1611e88ab6fSTimur Tabi };
1621e88ab6fSTimur Tabi 
1631e88ab6fSTimur Tabi static const struct emac_reg_write sysclk_refclk_setting[] = {
1641e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_SYSCLK_EN_SEL, SYSCLK_SEL_CMOS},
1651e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_SYS_CLK_CTRL,	SYSCLK_CM | SYSCLK_AC_COUPLE},
1661e88ab6fSTimur Tabi };
1671e88ab6fSTimur Tabi 
1681e88ab6fSTimur Tabi static const struct emac_reg_write pll_setting[] = {
1691e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_PLL_IP_SETI, PLL_IPSETI(1)},
1701e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_PLL_CP_SETI, PLL_CPSETI(59)},
1711e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_PLL_IP_SETP, PLL_IPSETP(10)},
1721e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_PLL_CP_SETP, PLL_CPSETP(9)},
1731e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_PLL_CRCTRL, PLL_RCTRL(15) | PLL_CCTRL(11)},
1741e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_PLL_CNTRL, OCP_EN | PLL_DIV_FFEN | PLL_DIV_ORD},
1751e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_DEC_START1, DEC_START1_MUX | DEC_START1(2)},
1761e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_DEC_START2, DEC_START2_MUX | DEC_START2},
1771e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_DIV_FRAC_START1,
1781e88ab6fSTimur Tabi 		DIV_FRAC_START_MUX | DIV_FRAC_START(85)},
1791e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_DIV_FRAC_START2,
1801e88ab6fSTimur Tabi 		DIV_FRAC_START_MUX | DIV_FRAC_START(42)},
1811e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_DIV_FRAC_START3,
1821e88ab6fSTimur Tabi 		DIV_FRAC_START3_MUX | DIV_FRAC_START3(3)},
1831e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_PLLLOCK_CMP1, PLLLOCK_CMP(43)},
1841e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_PLLLOCK_CMP2, PLLLOCK_CMP(104)},
1851e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_PLLLOCK_CMP3, PLLLOCK_CMP(0)},
1861e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_PLLLOCK_CMP_EN, PLLLOCK_CMP_EN},
1871e88ab6fSTimur Tabi 	{EMAC_QSERDES_COM_RESETSM_CNTRL, FRQ_TUNE_MODE},
1881e88ab6fSTimur Tabi };
1891e88ab6fSTimur Tabi 
1901e88ab6fSTimur Tabi static const struct emac_reg_write cdr_setting[] = {
1911e88ab6fSTimur Tabi 	{EMAC_QSERDES_RX_CDR_CONTROL,
1921e88ab6fSTimur Tabi 		SECONDORDERENABLE | FIRSTORDER_THRESH(3) | SECONDORDERGAIN(2)},
1931e88ab6fSTimur Tabi 	{EMAC_QSERDES_RX_CDR_CONTROL2,
1941e88ab6fSTimur Tabi 		SECONDORDERENABLE | FIRSTORDER_THRESH(3) | SECONDORDERGAIN(4)},
1951e88ab6fSTimur Tabi };
1961e88ab6fSTimur Tabi 
1971e88ab6fSTimur Tabi static const struct emac_reg_write tx_rx_setting[] = {
1981e88ab6fSTimur Tabi 	{EMAC_QSERDES_TX_BIST_MODE_LANENO, 0},
1991e88ab6fSTimur Tabi 	{EMAC_QSERDES_TX_TX_DRV_LVL, TX_DRV_LVL_MUX | TX_DRV_LVL(15)},
2001e88ab6fSTimur Tabi 	{EMAC_QSERDES_TX_TRAN_DRVR_EMP_EN, EMP_EN_MUX | EMP_EN},
2011e88ab6fSTimur Tabi 	{EMAC_QSERDES_TX_TX_EMP_POST1_LVL,
2021e88ab6fSTimur Tabi 		TX_EMP_POST1_LVL_MUX | TX_EMP_POST1_LVL(1)},
2031e88ab6fSTimur Tabi 	{EMAC_QSERDES_RX_RX_EQ_GAIN12, RX_EQ_GAIN2(15) | RX_EQ_GAIN1(15)},
2041e88ab6fSTimur Tabi 	{EMAC_QSERDES_TX_LANE_MODE, LANE_MODE(8)},
2051e88ab6fSTimur Tabi };
2061e88ab6fSTimur Tabi 
emac_sgmii_init_fsm9900(struct emac_adapter * adpt)2071e88ab6fSTimur Tabi int emac_sgmii_init_fsm9900(struct emac_adapter *adpt)
2081e88ab6fSTimur Tabi {
20941c1093fSTimur Tabi 	struct emac_sgmii *phy = &adpt->phy;
2101e88ab6fSTimur Tabi 	unsigned int i;
2111e88ab6fSTimur Tabi 
2121e88ab6fSTimur Tabi 	emac_reg_write_all(phy->base, physical_coding_sublayer_programming,
2131e88ab6fSTimur Tabi 			   ARRAY_SIZE(physical_coding_sublayer_programming));
2141e88ab6fSTimur Tabi 	emac_reg_write_all(phy->base, sysclk_refclk_setting,
2151e88ab6fSTimur Tabi 			   ARRAY_SIZE(sysclk_refclk_setting));
2161e88ab6fSTimur Tabi 	emac_reg_write_all(phy->base, pll_setting, ARRAY_SIZE(pll_setting));
2171e88ab6fSTimur Tabi 	emac_reg_write_all(phy->base, cdr_setting, ARRAY_SIZE(cdr_setting));
2181e88ab6fSTimur Tabi 	emac_reg_write_all(phy->base, tx_rx_setting, ARRAY_SIZE(tx_rx_setting));
2191e88ab6fSTimur Tabi 
2201e88ab6fSTimur Tabi 	/* Power up the Ser/Des engine */
2211e88ab6fSTimur Tabi 	writel(SERDES_START, phy->base + EMAC_SGMII_PHY_SERDES_START);
2221e88ab6fSTimur Tabi 
2231e88ab6fSTimur Tabi 	for (i = 0; i < SERDES_START_WAIT_TIMES; i++) {
2241e88ab6fSTimur Tabi 		if (readl(phy->base + EMAC_QSERDES_COM_RESET_SM) & READY)
2251e88ab6fSTimur Tabi 			break;
2261e88ab6fSTimur Tabi 		usleep_range(100, 200);
2271e88ab6fSTimur Tabi 	}
2281e88ab6fSTimur Tabi 
2291e88ab6fSTimur Tabi 	if (i == SERDES_START_WAIT_TIMES) {
2301e88ab6fSTimur Tabi 		netdev_err(adpt->netdev, "error: ser/des failed to start\n");
2311e88ab6fSTimur Tabi 		return -EIO;
2321e88ab6fSTimur Tabi 	}
2331e88ab6fSTimur Tabi 	/* Mask out all the SGMII Interrupt */
2341e88ab6fSTimur Tabi 	writel(0, phy->base + EMAC_SGMII_PHY_INTERRUPT_MASK);
2351e88ab6fSTimur Tabi 
2361e88ab6fSTimur Tabi 	return 0;
2371e88ab6fSTimur Tabi }
238