1b9b17debSTimur Tabi /* Copyright (c) 2013-2016, The Linux Foundation. All rights reserved. 2b9b17debSTimur Tabi * 3b9b17debSTimur Tabi * This program is free software; you can redistribute it and/or modify 4b9b17debSTimur Tabi * it under the terms of the GNU General Public License version 2 and 5b9b17debSTimur Tabi * only version 2 as published by the Free Software Foundation. 6b9b17debSTimur Tabi * 7b9b17debSTimur Tabi * This program is distributed in the hope that it will be useful, 8b9b17debSTimur Tabi * but WITHOUT ANY WARRANTY; without even the implied warranty of 9b9b17debSTimur Tabi * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 10b9b17debSTimur Tabi * GNU General Public License for more details. 11b9b17debSTimur Tabi */ 12b9b17debSTimur Tabi 13b9b17debSTimur Tabi /* Qualcomm Technologies, Inc. EMAC Ethernet Controller MAC layer support 14b9b17debSTimur Tabi */ 15b9b17debSTimur Tabi 16b9b17debSTimur Tabi #include <linux/tcp.h> 17b9b17debSTimur Tabi #include <linux/ip.h> 18b9b17debSTimur Tabi #include <linux/ipv6.h> 19b9b17debSTimur Tabi #include <linux/crc32.h> 20b9b17debSTimur Tabi #include <linux/if_vlan.h> 21b9b17debSTimur Tabi #include <linux/jiffies.h> 22b9b17debSTimur Tabi #include <linux/phy.h> 23b9b17debSTimur Tabi #include <linux/of.h> 24b9b17debSTimur Tabi #include <net/ip6_checksum.h> 25b9b17debSTimur Tabi #include "emac.h" 26b9b17debSTimur Tabi #include "emac-sgmii.h" 27b9b17debSTimur Tabi 28b9b17debSTimur Tabi /* EMAC base register offsets */ 29b9b17debSTimur Tabi #define EMAC_MAC_CTRL 0x001480 30b9b17debSTimur Tabi #define EMAC_WOL_CTRL0 0x0014a0 31b9b17debSTimur Tabi #define EMAC_RSS_KEY0 0x0014b0 32b9b17debSTimur Tabi #define EMAC_H1TPD_BASE_ADDR_LO 0x0014e0 33b9b17debSTimur Tabi #define EMAC_H2TPD_BASE_ADDR_LO 0x0014e4 34b9b17debSTimur Tabi #define EMAC_H3TPD_BASE_ADDR_LO 0x0014e8 35b9b17debSTimur Tabi #define EMAC_INTER_SRAM_PART9 0x001534 36b9b17debSTimur Tabi #define EMAC_DESC_CTRL_0 0x001540 37b9b17debSTimur Tabi #define EMAC_DESC_CTRL_1 0x001544 38b9b17debSTimur Tabi #define EMAC_DESC_CTRL_2 0x001550 39b9b17debSTimur Tabi #define EMAC_DESC_CTRL_10 0x001554 40b9b17debSTimur Tabi #define EMAC_DESC_CTRL_12 0x001558 41b9b17debSTimur Tabi #define EMAC_DESC_CTRL_13 0x00155c 42b9b17debSTimur Tabi #define EMAC_DESC_CTRL_3 0x001560 43b9b17debSTimur Tabi #define EMAC_DESC_CTRL_4 0x001564 44b9b17debSTimur Tabi #define EMAC_DESC_CTRL_5 0x001568 45b9b17debSTimur Tabi #define EMAC_DESC_CTRL_14 0x00156c 46b9b17debSTimur Tabi #define EMAC_DESC_CTRL_15 0x001570 47b9b17debSTimur Tabi #define EMAC_DESC_CTRL_16 0x001574 48b9b17debSTimur Tabi #define EMAC_DESC_CTRL_6 0x001578 49b9b17debSTimur Tabi #define EMAC_DESC_CTRL_8 0x001580 50b9b17debSTimur Tabi #define EMAC_DESC_CTRL_9 0x001584 51b9b17debSTimur Tabi #define EMAC_DESC_CTRL_11 0x001588 52b9b17debSTimur Tabi #define EMAC_TXQ_CTRL_0 0x001590 53b9b17debSTimur Tabi #define EMAC_TXQ_CTRL_1 0x001594 54b9b17debSTimur Tabi #define EMAC_TXQ_CTRL_2 0x001598 55b9b17debSTimur Tabi #define EMAC_RXQ_CTRL_0 0x0015a0 56b9b17debSTimur Tabi #define EMAC_RXQ_CTRL_1 0x0015a4 57b9b17debSTimur Tabi #define EMAC_RXQ_CTRL_2 0x0015a8 58b9b17debSTimur Tabi #define EMAC_RXQ_CTRL_3 0x0015ac 59b9b17debSTimur Tabi #define EMAC_BASE_CPU_NUMBER 0x0015b8 60b9b17debSTimur Tabi #define EMAC_DMA_CTRL 0x0015c0 61b9b17debSTimur Tabi #define EMAC_MAILBOX_0 0x0015e0 62b9b17debSTimur Tabi #define EMAC_MAILBOX_5 0x0015e4 63b9b17debSTimur Tabi #define EMAC_MAILBOX_6 0x0015e8 64b9b17debSTimur Tabi #define EMAC_MAILBOX_13 0x0015ec 65b9b17debSTimur Tabi #define EMAC_MAILBOX_2 0x0015f4 66b9b17debSTimur Tabi #define EMAC_MAILBOX_3 0x0015f8 67b9b17debSTimur Tabi #define EMAC_MAILBOX_11 0x00160c 68b9b17debSTimur Tabi #define EMAC_AXI_MAST_CTRL 0x001610 69b9b17debSTimur Tabi #define EMAC_MAILBOX_12 0x001614 70b9b17debSTimur Tabi #define EMAC_MAILBOX_9 0x001618 71b9b17debSTimur Tabi #define EMAC_MAILBOX_10 0x00161c 72b9b17debSTimur Tabi #define EMAC_ATHR_HEADER_CTRL 0x001620 73b9b17debSTimur Tabi #define EMAC_CLK_GATE_CTRL 0x001814 74b9b17debSTimur Tabi #define EMAC_MISC_CTRL 0x001990 75b9b17debSTimur Tabi #define EMAC_MAILBOX_7 0x0019e0 76b9b17debSTimur Tabi #define EMAC_MAILBOX_8 0x0019e4 77b9b17debSTimur Tabi #define EMAC_MAILBOX_15 0x001bd4 78b9b17debSTimur Tabi #define EMAC_MAILBOX_16 0x001bd8 79b9b17debSTimur Tabi 80b9b17debSTimur Tabi /* EMAC_MAC_CTRL */ 81b9b17debSTimur Tabi #define SINGLE_PAUSE_MODE 0x10000000 82b9b17debSTimur Tabi #define DEBUG_MODE 0x08000000 83b9b17debSTimur Tabi #define BROAD_EN 0x04000000 84b9b17debSTimur Tabi #define MULTI_ALL 0x02000000 85b9b17debSTimur Tabi #define RX_CHKSUM_EN 0x01000000 86b9b17debSTimur Tabi #define HUGE 0x00800000 87b9b17debSTimur Tabi #define SPEED(x) (((x) & 0x3) << 20) 88b9b17debSTimur Tabi #define SPEED_MASK SPEED(0x3) 89b9b17debSTimur Tabi #define SIMR 0x00080000 90b9b17debSTimur Tabi #define TPAUSE 0x00010000 91b9b17debSTimur Tabi #define PROM_MODE 0x00008000 92b9b17debSTimur Tabi #define VLAN_STRIP 0x00004000 93b9b17debSTimur Tabi #define PRLEN_BMSK 0x00003c00 94b9b17debSTimur Tabi #define PRLEN_SHFT 10 95b9b17debSTimur Tabi #define HUGEN 0x00000200 96b9b17debSTimur Tabi #define FLCHK 0x00000100 97b9b17debSTimur Tabi #define PCRCE 0x00000080 98b9b17debSTimur Tabi #define CRCE 0x00000040 99b9b17debSTimur Tabi #define FULLD 0x00000020 100b9b17debSTimur Tabi #define MAC_LP_EN 0x00000010 101b9b17debSTimur Tabi #define RXFC 0x00000008 102b9b17debSTimur Tabi #define TXFC 0x00000004 103b9b17debSTimur Tabi #define RXEN 0x00000002 104b9b17debSTimur Tabi #define TXEN 0x00000001 105b9b17debSTimur Tabi 106b9b17debSTimur Tabi 107b9b17debSTimur Tabi /* EMAC_WOL_CTRL0 */ 108b9b17debSTimur Tabi #define LK_CHG_PME 0x20 109b9b17debSTimur Tabi #define LK_CHG_EN 0x10 110b9b17debSTimur Tabi #define MG_FRAME_PME 0x8 111b9b17debSTimur Tabi #define MG_FRAME_EN 0x4 112b9b17debSTimur Tabi #define WK_FRAME_EN 0x1 113b9b17debSTimur Tabi 114b9b17debSTimur Tabi /* EMAC_DESC_CTRL_3 */ 115b9b17debSTimur Tabi #define RFD_RING_SIZE_BMSK 0xfff 116b9b17debSTimur Tabi 117b9b17debSTimur Tabi /* EMAC_DESC_CTRL_4 */ 118b9b17debSTimur Tabi #define RX_BUFFER_SIZE_BMSK 0xffff 119b9b17debSTimur Tabi 120b9b17debSTimur Tabi /* EMAC_DESC_CTRL_6 */ 121b9b17debSTimur Tabi #define RRD_RING_SIZE_BMSK 0xfff 122b9b17debSTimur Tabi 123b9b17debSTimur Tabi /* EMAC_DESC_CTRL_9 */ 124b9b17debSTimur Tabi #define TPD_RING_SIZE_BMSK 0xffff 125b9b17debSTimur Tabi 126b9b17debSTimur Tabi /* EMAC_TXQ_CTRL_0 */ 127b9b17debSTimur Tabi #define NUM_TXF_BURST_PREF_BMSK 0xffff0000 128b9b17debSTimur Tabi #define NUM_TXF_BURST_PREF_SHFT 16 129b9b17debSTimur Tabi #define LS_8023_SP 0x80 130b9b17debSTimur Tabi #define TXQ_MODE 0x40 131b9b17debSTimur Tabi #define TXQ_EN 0x20 132b9b17debSTimur Tabi #define IP_OP_SP 0x10 133b9b17debSTimur Tabi #define NUM_TPD_BURST_PREF_BMSK 0xf 134b9b17debSTimur Tabi #define NUM_TPD_BURST_PREF_SHFT 0 135b9b17debSTimur Tabi 136b9b17debSTimur Tabi /* EMAC_TXQ_CTRL_1 */ 137b9b17debSTimur Tabi #define JUMBO_TASK_OFFLOAD_THRESHOLD_BMSK 0x7ff 138b9b17debSTimur Tabi 139b9b17debSTimur Tabi /* EMAC_TXQ_CTRL_2 */ 140b9b17debSTimur Tabi #define TXF_HWM_BMSK 0xfff0000 141b9b17debSTimur Tabi #define TXF_LWM_BMSK 0xfff 142b9b17debSTimur Tabi 143b9b17debSTimur Tabi /* EMAC_RXQ_CTRL_0 */ 144b9b17debSTimur Tabi #define RXQ_EN BIT(31) 145b9b17debSTimur Tabi #define CUT_THRU_EN BIT(30) 146b9b17debSTimur Tabi #define RSS_HASH_EN BIT(29) 147b9b17debSTimur Tabi #define NUM_RFD_BURST_PREF_BMSK 0x3f00000 148b9b17debSTimur Tabi #define NUM_RFD_BURST_PREF_SHFT 20 149b9b17debSTimur Tabi #define IDT_TABLE_SIZE_BMSK 0x1ff00 150b9b17debSTimur Tabi #define IDT_TABLE_SIZE_SHFT 8 151b9b17debSTimur Tabi #define SP_IPV6 0x80 152b9b17debSTimur Tabi 153b9b17debSTimur Tabi /* EMAC_RXQ_CTRL_1 */ 154b9b17debSTimur Tabi #define JUMBO_1KAH_BMSK 0xf000 155b9b17debSTimur Tabi #define JUMBO_1KAH_SHFT 12 156b9b17debSTimur Tabi #define RFD_PREF_LOW_TH 0x10 157b9b17debSTimur Tabi #define RFD_PREF_LOW_THRESHOLD_BMSK 0xfc0 158b9b17debSTimur Tabi #define RFD_PREF_LOW_THRESHOLD_SHFT 6 159b9b17debSTimur Tabi #define RFD_PREF_UP_TH 0x10 160b9b17debSTimur Tabi #define RFD_PREF_UP_THRESHOLD_BMSK 0x3f 161b9b17debSTimur Tabi #define RFD_PREF_UP_THRESHOLD_SHFT 0 162b9b17debSTimur Tabi 163b9b17debSTimur Tabi /* EMAC_RXQ_CTRL_2 */ 164b9b17debSTimur Tabi #define RXF_DOF_THRESFHOLD 0x1a0 165b9b17debSTimur Tabi #define RXF_DOF_THRESHOLD_BMSK 0xfff0000 166b9b17debSTimur Tabi #define RXF_DOF_THRESHOLD_SHFT 16 167b9b17debSTimur Tabi #define RXF_UOF_THRESFHOLD 0xbe 168b9b17debSTimur Tabi #define RXF_UOF_THRESHOLD_BMSK 0xfff 169b9b17debSTimur Tabi #define RXF_UOF_THRESHOLD_SHFT 0 170b9b17debSTimur Tabi 171b9b17debSTimur Tabi /* EMAC_RXQ_CTRL_3 */ 172b9b17debSTimur Tabi #define RXD_TIMER_BMSK 0xffff0000 173b9b17debSTimur Tabi #define RXD_THRESHOLD_BMSK 0xfff 174b9b17debSTimur Tabi #define RXD_THRESHOLD_SHFT 0 175b9b17debSTimur Tabi 176b9b17debSTimur Tabi /* EMAC_DMA_CTRL */ 177b9b17debSTimur Tabi #define DMAW_DLY_CNT_BMSK 0xf0000 178b9b17debSTimur Tabi #define DMAW_DLY_CNT_SHFT 16 179b9b17debSTimur Tabi #define DMAR_DLY_CNT_BMSK 0xf800 180b9b17debSTimur Tabi #define DMAR_DLY_CNT_SHFT 11 181b9b17debSTimur Tabi #define DMAR_REQ_PRI 0x400 182b9b17debSTimur Tabi #define REGWRBLEN_BMSK 0x380 183b9b17debSTimur Tabi #define REGWRBLEN_SHFT 7 184b9b17debSTimur Tabi #define REGRDBLEN_BMSK 0x70 185b9b17debSTimur Tabi #define REGRDBLEN_SHFT 4 186b9b17debSTimur Tabi #define OUT_ORDER_MODE 0x4 187b9b17debSTimur Tabi #define ENH_ORDER_MODE 0x2 188b9b17debSTimur Tabi #define IN_ORDER_MODE 0x1 189b9b17debSTimur Tabi 190b9b17debSTimur Tabi /* EMAC_MAILBOX_13 */ 191b9b17debSTimur Tabi #define RFD3_PROC_IDX_BMSK 0xfff0000 192b9b17debSTimur Tabi #define RFD3_PROC_IDX_SHFT 16 193b9b17debSTimur Tabi #define RFD3_PROD_IDX_BMSK 0xfff 194b9b17debSTimur Tabi #define RFD3_PROD_IDX_SHFT 0 195b9b17debSTimur Tabi 196b9b17debSTimur Tabi /* EMAC_MAILBOX_2 */ 197b9b17debSTimur Tabi #define NTPD_CONS_IDX_BMSK 0xffff0000 198b9b17debSTimur Tabi #define NTPD_CONS_IDX_SHFT 16 199b9b17debSTimur Tabi 200b9b17debSTimur Tabi /* EMAC_MAILBOX_3 */ 201b9b17debSTimur Tabi #define RFD0_CONS_IDX_BMSK 0xfff 202b9b17debSTimur Tabi #define RFD0_CONS_IDX_SHFT 0 203b9b17debSTimur Tabi 204b9b17debSTimur Tabi /* EMAC_MAILBOX_11 */ 205b9b17debSTimur Tabi #define H3TPD_PROD_IDX_BMSK 0xffff0000 206b9b17debSTimur Tabi #define H3TPD_PROD_IDX_SHFT 16 207b9b17debSTimur Tabi 208b9b17debSTimur Tabi /* EMAC_AXI_MAST_CTRL */ 209b9b17debSTimur Tabi #define DATA_BYTE_SWAP 0x8 210b9b17debSTimur Tabi #define MAX_BOUND 0x2 211b9b17debSTimur Tabi #define MAX_BTYPE 0x1 212b9b17debSTimur Tabi 213b9b17debSTimur Tabi /* EMAC_MAILBOX_12 */ 214b9b17debSTimur Tabi #define H3TPD_CONS_IDX_BMSK 0xffff0000 215b9b17debSTimur Tabi #define H3TPD_CONS_IDX_SHFT 16 216b9b17debSTimur Tabi 217b9b17debSTimur Tabi /* EMAC_MAILBOX_9 */ 218b9b17debSTimur Tabi #define H2TPD_PROD_IDX_BMSK 0xffff 219b9b17debSTimur Tabi #define H2TPD_PROD_IDX_SHFT 0 220b9b17debSTimur Tabi 221b9b17debSTimur Tabi /* EMAC_MAILBOX_10 */ 222b9b17debSTimur Tabi #define H1TPD_CONS_IDX_BMSK 0xffff0000 223b9b17debSTimur Tabi #define H1TPD_CONS_IDX_SHFT 16 224b9b17debSTimur Tabi #define H2TPD_CONS_IDX_BMSK 0xffff 225b9b17debSTimur Tabi #define H2TPD_CONS_IDX_SHFT 0 226b9b17debSTimur Tabi 227b9b17debSTimur Tabi /* EMAC_ATHR_HEADER_CTRL */ 228b9b17debSTimur Tabi #define HEADER_CNT_EN 0x2 229b9b17debSTimur Tabi #define HEADER_ENABLE 0x1 230b9b17debSTimur Tabi 231b9b17debSTimur Tabi /* EMAC_MAILBOX_0 */ 232b9b17debSTimur Tabi #define RFD0_PROC_IDX_BMSK 0xfff0000 233b9b17debSTimur Tabi #define RFD0_PROC_IDX_SHFT 16 234b9b17debSTimur Tabi #define RFD0_PROD_IDX_BMSK 0xfff 235b9b17debSTimur Tabi #define RFD0_PROD_IDX_SHFT 0 236b9b17debSTimur Tabi 237b9b17debSTimur Tabi /* EMAC_MAILBOX_5 */ 238b9b17debSTimur Tabi #define RFD1_PROC_IDX_BMSK 0xfff0000 239b9b17debSTimur Tabi #define RFD1_PROC_IDX_SHFT 16 240b9b17debSTimur Tabi #define RFD1_PROD_IDX_BMSK 0xfff 241b9b17debSTimur Tabi #define RFD1_PROD_IDX_SHFT 0 242b9b17debSTimur Tabi 243b9b17debSTimur Tabi /* EMAC_MISC_CTRL */ 244b9b17debSTimur Tabi #define RX_UNCPL_INT_EN 0x1 245b9b17debSTimur Tabi 246b9b17debSTimur Tabi /* EMAC_MAILBOX_7 */ 247b9b17debSTimur Tabi #define RFD2_CONS_IDX_BMSK 0xfff0000 248b9b17debSTimur Tabi #define RFD2_CONS_IDX_SHFT 16 249b9b17debSTimur Tabi #define RFD1_CONS_IDX_BMSK 0xfff 250b9b17debSTimur Tabi #define RFD1_CONS_IDX_SHFT 0 251b9b17debSTimur Tabi 252b9b17debSTimur Tabi /* EMAC_MAILBOX_8 */ 253b9b17debSTimur Tabi #define RFD3_CONS_IDX_BMSK 0xfff 254b9b17debSTimur Tabi #define RFD3_CONS_IDX_SHFT 0 255b9b17debSTimur Tabi 256b9b17debSTimur Tabi /* EMAC_MAILBOX_15 */ 257b9b17debSTimur Tabi #define NTPD_PROD_IDX_BMSK 0xffff 258b9b17debSTimur Tabi #define NTPD_PROD_IDX_SHFT 0 259b9b17debSTimur Tabi 260b9b17debSTimur Tabi /* EMAC_MAILBOX_16 */ 261b9b17debSTimur Tabi #define H1TPD_PROD_IDX_BMSK 0xffff 262b9b17debSTimur Tabi #define H1TPD_PROD_IDX_SHFT 0 263b9b17debSTimur Tabi 264b9b17debSTimur Tabi #define RXQ0_RSS_HSTYP_IPV6_TCP_EN 0x20 265b9b17debSTimur Tabi #define RXQ0_RSS_HSTYP_IPV6_EN 0x10 266b9b17debSTimur Tabi #define RXQ0_RSS_HSTYP_IPV4_TCP_EN 0x8 267b9b17debSTimur Tabi #define RXQ0_RSS_HSTYP_IPV4_EN 0x4 268b9b17debSTimur Tabi 269b9b17debSTimur Tabi /* EMAC_EMAC_WRAPPER_TX_TS_INX */ 270b9b17debSTimur Tabi #define EMAC_WRAPPER_TX_TS_EMPTY BIT(31) 271b9b17debSTimur Tabi #define EMAC_WRAPPER_TX_TS_INX_BMSK 0xffff 272b9b17debSTimur Tabi 273b9b17debSTimur Tabi struct emac_skb_cb { 274b9b17debSTimur Tabi u32 tpd_idx; 275b9b17debSTimur Tabi unsigned long jiffies; 276b9b17debSTimur Tabi }; 277b9b17debSTimur Tabi 278b9b17debSTimur Tabi #define EMAC_SKB_CB(skb) ((struct emac_skb_cb *)(skb)->cb) 279b9b17debSTimur Tabi #define EMAC_RSS_IDT_SIZE 256 280b9b17debSTimur Tabi #define JUMBO_1KAH 0x4 281b9b17debSTimur Tabi #define RXD_TH 0x100 282b9b17debSTimur Tabi #define EMAC_TPD_LAST_FRAGMENT 0x80000000 283b9b17debSTimur Tabi #define EMAC_TPD_TSTAMP_SAVE 0x80000000 284b9b17debSTimur Tabi 285b9b17debSTimur Tabi /* EMAC Errors in emac_rrd.word[3] */ 286b9b17debSTimur Tabi #define EMAC_RRD_L4F BIT(14) 287b9b17debSTimur Tabi #define EMAC_RRD_IPF BIT(15) 288b9b17debSTimur Tabi #define EMAC_RRD_CRC BIT(21) 289b9b17debSTimur Tabi #define EMAC_RRD_FAE BIT(22) 290b9b17debSTimur Tabi #define EMAC_RRD_TRN BIT(23) 291b9b17debSTimur Tabi #define EMAC_RRD_RNT BIT(24) 292b9b17debSTimur Tabi #define EMAC_RRD_INC BIT(25) 293b9b17debSTimur Tabi #define EMAC_RRD_FOV BIT(29) 294b9b17debSTimur Tabi #define EMAC_RRD_LEN BIT(30) 295b9b17debSTimur Tabi 296b9b17debSTimur Tabi /* Error bits that will result in a received frame being discarded */ 297b9b17debSTimur Tabi #define EMAC_RRD_ERROR (EMAC_RRD_IPF | EMAC_RRD_CRC | EMAC_RRD_FAE | \ 298b9b17debSTimur Tabi EMAC_RRD_TRN | EMAC_RRD_RNT | EMAC_RRD_INC | \ 299b9b17debSTimur Tabi EMAC_RRD_FOV | EMAC_RRD_LEN) 300b9b17debSTimur Tabi #define EMAC_RRD_STATS_DW_IDX 3 301b9b17debSTimur Tabi 302b9b17debSTimur Tabi #define EMAC_RRD(RXQ, SIZE, IDX) ((RXQ)->rrd.v_addr + (SIZE * (IDX))) 303b9b17debSTimur Tabi #define EMAC_RFD(RXQ, SIZE, IDX) ((RXQ)->rfd.v_addr + (SIZE * (IDX))) 304b9b17debSTimur Tabi #define EMAC_TPD(TXQ, SIZE, IDX) ((TXQ)->tpd.v_addr + (SIZE * (IDX))) 305b9b17debSTimur Tabi 306b9b17debSTimur Tabi #define GET_RFD_BUFFER(RXQ, IDX) (&((RXQ)->rfd.rfbuff[(IDX)])) 307b9b17debSTimur Tabi #define GET_TPD_BUFFER(RTQ, IDX) (&((RTQ)->tpd.tpbuff[(IDX)])) 308b9b17debSTimur Tabi 309b9b17debSTimur Tabi #define EMAC_TX_POLL_HWTXTSTAMP_THRESHOLD 8 310b9b17debSTimur Tabi 311b9b17debSTimur Tabi #define ISR_RX_PKT (\ 312b9b17debSTimur Tabi RX_PKT_INT0 |\ 313b9b17debSTimur Tabi RX_PKT_INT1 |\ 314b9b17debSTimur Tabi RX_PKT_INT2 |\ 315b9b17debSTimur Tabi RX_PKT_INT3) 316b9b17debSTimur Tabi 317b9b17debSTimur Tabi void emac_mac_multicast_addr_set(struct emac_adapter *adpt, u8 *addr) 318b9b17debSTimur Tabi { 319b9b17debSTimur Tabi u32 crc32, bit, reg, mta; 320b9b17debSTimur Tabi 321b9b17debSTimur Tabi /* Calculate the CRC of the MAC address */ 322b9b17debSTimur Tabi crc32 = ether_crc(ETH_ALEN, addr); 323b9b17debSTimur Tabi 324b9b17debSTimur Tabi /* The HASH Table is an array of 2 32-bit registers. It is 325b9b17debSTimur Tabi * treated like an array of 64 bits (BitArray[hash_value]). 326b9b17debSTimur Tabi * Use the upper 6 bits of the above CRC as the hash value. 327b9b17debSTimur Tabi */ 328b9b17debSTimur Tabi reg = (crc32 >> 31) & 0x1; 329b9b17debSTimur Tabi bit = (crc32 >> 26) & 0x1F; 330b9b17debSTimur Tabi 331b9b17debSTimur Tabi mta = readl(adpt->base + EMAC_HASH_TAB_REG0 + (reg << 2)); 332b9b17debSTimur Tabi mta |= BIT(bit); 333b9b17debSTimur Tabi writel(mta, adpt->base + EMAC_HASH_TAB_REG0 + (reg << 2)); 334b9b17debSTimur Tabi } 335b9b17debSTimur Tabi 336b9b17debSTimur Tabi void emac_mac_multicast_addr_clear(struct emac_adapter *adpt) 337b9b17debSTimur Tabi { 338b9b17debSTimur Tabi writel(0, adpt->base + EMAC_HASH_TAB_REG0); 339b9b17debSTimur Tabi writel(0, adpt->base + EMAC_HASH_TAB_REG1); 340b9b17debSTimur Tabi } 341b9b17debSTimur Tabi 342b9b17debSTimur Tabi /* definitions for RSS */ 343b9b17debSTimur Tabi #define EMAC_RSS_KEY(_i, _type) \ 344b9b17debSTimur Tabi (EMAC_RSS_KEY0 + ((_i) * sizeof(_type))) 345b9b17debSTimur Tabi #define EMAC_RSS_TBL(_i, _type) \ 346b9b17debSTimur Tabi (EMAC_IDT_TABLE0 + ((_i) * sizeof(_type))) 347b9b17debSTimur Tabi 348b9b17debSTimur Tabi /* Config MAC modes */ 349b9b17debSTimur Tabi void emac_mac_mode_config(struct emac_adapter *adpt) 350b9b17debSTimur Tabi { 351b9b17debSTimur Tabi struct net_device *netdev = adpt->netdev; 352b9b17debSTimur Tabi u32 mac; 353b9b17debSTimur Tabi 354b9b17debSTimur Tabi mac = readl(adpt->base + EMAC_MAC_CTRL); 355b9b17debSTimur Tabi mac &= ~(VLAN_STRIP | PROM_MODE | MULTI_ALL | MAC_LP_EN); 356b9b17debSTimur Tabi 357b9b17debSTimur Tabi if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) 358b9b17debSTimur Tabi mac |= VLAN_STRIP; 359b9b17debSTimur Tabi 360b9b17debSTimur Tabi if (netdev->flags & IFF_PROMISC) 361b9b17debSTimur Tabi mac |= PROM_MODE; 362b9b17debSTimur Tabi 363b9b17debSTimur Tabi if (netdev->flags & IFF_ALLMULTI) 364b9b17debSTimur Tabi mac |= MULTI_ALL; 365b9b17debSTimur Tabi 366b9b17debSTimur Tabi writel(mac, adpt->base + EMAC_MAC_CTRL); 367b9b17debSTimur Tabi } 368b9b17debSTimur Tabi 369b9b17debSTimur Tabi /* Config descriptor rings */ 370b9b17debSTimur Tabi static void emac_mac_dma_rings_config(struct emac_adapter *adpt) 371b9b17debSTimur Tabi { 372b9b17debSTimur Tabi static const unsigned short tpd_q_offset[] = { 373b9b17debSTimur Tabi EMAC_DESC_CTRL_8, EMAC_H1TPD_BASE_ADDR_LO, 374b9b17debSTimur Tabi EMAC_H2TPD_BASE_ADDR_LO, EMAC_H3TPD_BASE_ADDR_LO}; 375b9b17debSTimur Tabi static const unsigned short rfd_q_offset[] = { 376b9b17debSTimur Tabi EMAC_DESC_CTRL_2, EMAC_DESC_CTRL_10, 377b9b17debSTimur Tabi EMAC_DESC_CTRL_12, EMAC_DESC_CTRL_13}; 378b9b17debSTimur Tabi static const unsigned short rrd_q_offset[] = { 379b9b17debSTimur Tabi EMAC_DESC_CTRL_5, EMAC_DESC_CTRL_14, 380b9b17debSTimur Tabi EMAC_DESC_CTRL_15, EMAC_DESC_CTRL_16}; 381b9b17debSTimur Tabi 382b9b17debSTimur Tabi /* TPD (Transmit Packet Descriptor) */ 383b9b17debSTimur Tabi writel(upper_32_bits(adpt->tx_q.tpd.dma_addr), 384b9b17debSTimur Tabi adpt->base + EMAC_DESC_CTRL_1); 385b9b17debSTimur Tabi 386b9b17debSTimur Tabi writel(lower_32_bits(adpt->tx_q.tpd.dma_addr), 387b9b17debSTimur Tabi adpt->base + tpd_q_offset[0]); 388b9b17debSTimur Tabi 389b9b17debSTimur Tabi writel(adpt->tx_q.tpd.count & TPD_RING_SIZE_BMSK, 390b9b17debSTimur Tabi adpt->base + EMAC_DESC_CTRL_9); 391b9b17debSTimur Tabi 392b9b17debSTimur Tabi /* RFD (Receive Free Descriptor) & RRD (Receive Return Descriptor) */ 393b9b17debSTimur Tabi writel(upper_32_bits(adpt->rx_q.rfd.dma_addr), 394b9b17debSTimur Tabi adpt->base + EMAC_DESC_CTRL_0); 395b9b17debSTimur Tabi 396b9b17debSTimur Tabi writel(lower_32_bits(adpt->rx_q.rfd.dma_addr), 397b9b17debSTimur Tabi adpt->base + rfd_q_offset[0]); 398b9b17debSTimur Tabi writel(lower_32_bits(adpt->rx_q.rrd.dma_addr), 399b9b17debSTimur Tabi adpt->base + rrd_q_offset[0]); 400b9b17debSTimur Tabi 401b9b17debSTimur Tabi writel(adpt->rx_q.rfd.count & RFD_RING_SIZE_BMSK, 402b9b17debSTimur Tabi adpt->base + EMAC_DESC_CTRL_3); 403b9b17debSTimur Tabi writel(adpt->rx_q.rrd.count & RRD_RING_SIZE_BMSK, 404b9b17debSTimur Tabi adpt->base + EMAC_DESC_CTRL_6); 405b9b17debSTimur Tabi 406b9b17debSTimur Tabi writel(adpt->rxbuf_size & RX_BUFFER_SIZE_BMSK, 407b9b17debSTimur Tabi adpt->base + EMAC_DESC_CTRL_4); 408b9b17debSTimur Tabi 409b9b17debSTimur Tabi writel(0, adpt->base + EMAC_DESC_CTRL_11); 410b9b17debSTimur Tabi 411b9b17debSTimur Tabi /* Load all of the base addresses above and ensure that triggering HW to 412b9b17debSTimur Tabi * read ring pointers is flushed 413b9b17debSTimur Tabi */ 414b9b17debSTimur Tabi writel(1, adpt->base + EMAC_INTER_SRAM_PART9); 415b9b17debSTimur Tabi } 416b9b17debSTimur Tabi 417b9b17debSTimur Tabi /* Config transmit parameters */ 418b9b17debSTimur Tabi static void emac_mac_tx_config(struct emac_adapter *adpt) 419b9b17debSTimur Tabi { 420b9b17debSTimur Tabi u32 val; 421b9b17debSTimur Tabi 422b9b17debSTimur Tabi writel((EMAC_MAX_TX_OFFLOAD_THRESH >> 3) & 423b9b17debSTimur Tabi JUMBO_TASK_OFFLOAD_THRESHOLD_BMSK, adpt->base + EMAC_TXQ_CTRL_1); 424b9b17debSTimur Tabi 425b9b17debSTimur Tabi val = (adpt->tpd_burst << NUM_TPD_BURST_PREF_SHFT) & 426b9b17debSTimur Tabi NUM_TPD_BURST_PREF_BMSK; 427b9b17debSTimur Tabi 428b9b17debSTimur Tabi val |= TXQ_MODE | LS_8023_SP; 429b9b17debSTimur Tabi val |= (0x0100 << NUM_TXF_BURST_PREF_SHFT) & 430b9b17debSTimur Tabi NUM_TXF_BURST_PREF_BMSK; 431b9b17debSTimur Tabi 432b9b17debSTimur Tabi writel(val, adpt->base + EMAC_TXQ_CTRL_0); 433b9b17debSTimur Tabi emac_reg_update32(adpt->base + EMAC_TXQ_CTRL_2, 434b9b17debSTimur Tabi (TXF_HWM_BMSK | TXF_LWM_BMSK), 0); 435b9b17debSTimur Tabi } 436b9b17debSTimur Tabi 437b9b17debSTimur Tabi /* Config receive parameters */ 438b9b17debSTimur Tabi static void emac_mac_rx_config(struct emac_adapter *adpt) 439b9b17debSTimur Tabi { 440b9b17debSTimur Tabi u32 val; 441b9b17debSTimur Tabi 442b9b17debSTimur Tabi val = (adpt->rfd_burst << NUM_RFD_BURST_PREF_SHFT) & 443b9b17debSTimur Tabi NUM_RFD_BURST_PREF_BMSK; 444b9b17debSTimur Tabi val |= (SP_IPV6 | CUT_THRU_EN); 445b9b17debSTimur Tabi 446b9b17debSTimur Tabi writel(val, adpt->base + EMAC_RXQ_CTRL_0); 447b9b17debSTimur Tabi 448b9b17debSTimur Tabi val = readl(adpt->base + EMAC_RXQ_CTRL_1); 449b9b17debSTimur Tabi val &= ~(JUMBO_1KAH_BMSK | RFD_PREF_LOW_THRESHOLD_BMSK | 450b9b17debSTimur Tabi RFD_PREF_UP_THRESHOLD_BMSK); 451b9b17debSTimur Tabi val |= (JUMBO_1KAH << JUMBO_1KAH_SHFT) | 452b9b17debSTimur Tabi (RFD_PREF_LOW_TH << RFD_PREF_LOW_THRESHOLD_SHFT) | 453b9b17debSTimur Tabi (RFD_PREF_UP_TH << RFD_PREF_UP_THRESHOLD_SHFT); 454b9b17debSTimur Tabi writel(val, adpt->base + EMAC_RXQ_CTRL_1); 455b9b17debSTimur Tabi 456b9b17debSTimur Tabi val = readl(adpt->base + EMAC_RXQ_CTRL_2); 457b9b17debSTimur Tabi val &= ~(RXF_DOF_THRESHOLD_BMSK | RXF_UOF_THRESHOLD_BMSK); 458b9b17debSTimur Tabi val |= (RXF_DOF_THRESFHOLD << RXF_DOF_THRESHOLD_SHFT) | 459b9b17debSTimur Tabi (RXF_UOF_THRESFHOLD << RXF_UOF_THRESHOLD_SHFT); 460b9b17debSTimur Tabi writel(val, adpt->base + EMAC_RXQ_CTRL_2); 461b9b17debSTimur Tabi 462b9b17debSTimur Tabi val = readl(adpt->base + EMAC_RXQ_CTRL_3); 463b9b17debSTimur Tabi val &= ~(RXD_TIMER_BMSK | RXD_THRESHOLD_BMSK); 464b9b17debSTimur Tabi val |= RXD_TH << RXD_THRESHOLD_SHFT; 465b9b17debSTimur Tabi writel(val, adpt->base + EMAC_RXQ_CTRL_3); 466b9b17debSTimur Tabi } 467b9b17debSTimur Tabi 468b9b17debSTimur Tabi /* Config dma */ 469b9b17debSTimur Tabi static void emac_mac_dma_config(struct emac_adapter *adpt) 470b9b17debSTimur Tabi { 471b9b17debSTimur Tabi u32 dma_ctrl = DMAR_REQ_PRI; 472b9b17debSTimur Tabi 473b9b17debSTimur Tabi switch (adpt->dma_order) { 474b9b17debSTimur Tabi case emac_dma_ord_in: 475b9b17debSTimur Tabi dma_ctrl |= IN_ORDER_MODE; 476b9b17debSTimur Tabi break; 477b9b17debSTimur Tabi case emac_dma_ord_enh: 478b9b17debSTimur Tabi dma_ctrl |= ENH_ORDER_MODE; 479b9b17debSTimur Tabi break; 480b9b17debSTimur Tabi case emac_dma_ord_out: 481b9b17debSTimur Tabi dma_ctrl |= OUT_ORDER_MODE; 482b9b17debSTimur Tabi break; 483b9b17debSTimur Tabi default: 484b9b17debSTimur Tabi break; 485b9b17debSTimur Tabi } 486b9b17debSTimur Tabi 487b9b17debSTimur Tabi dma_ctrl |= (((u32)adpt->dmar_block) << REGRDBLEN_SHFT) & 488b9b17debSTimur Tabi REGRDBLEN_BMSK; 489b9b17debSTimur Tabi dma_ctrl |= (((u32)adpt->dmaw_block) << REGWRBLEN_SHFT) & 490b9b17debSTimur Tabi REGWRBLEN_BMSK; 491b9b17debSTimur Tabi dma_ctrl |= (((u32)adpt->dmar_dly_cnt) << DMAR_DLY_CNT_SHFT) & 492b9b17debSTimur Tabi DMAR_DLY_CNT_BMSK; 493b9b17debSTimur Tabi dma_ctrl |= (((u32)adpt->dmaw_dly_cnt) << DMAW_DLY_CNT_SHFT) & 494b9b17debSTimur Tabi DMAW_DLY_CNT_BMSK; 495b9b17debSTimur Tabi 496b9b17debSTimur Tabi /* config DMA and ensure that configuration is flushed to HW */ 497b9b17debSTimur Tabi writel(dma_ctrl, adpt->base + EMAC_DMA_CTRL); 498b9b17debSTimur Tabi } 499b9b17debSTimur Tabi 500b9b17debSTimur Tabi /* set MAC address */ 501b9b17debSTimur Tabi static void emac_set_mac_address(struct emac_adapter *adpt, u8 *addr) 502b9b17debSTimur Tabi { 503b9b17debSTimur Tabi u32 sta; 504b9b17debSTimur Tabi 505b9b17debSTimur Tabi /* for example: 00-A0-C6-11-22-33 506b9b17debSTimur Tabi * 0<-->C6112233, 1<-->00A0. 507b9b17debSTimur Tabi */ 508b9b17debSTimur Tabi 509b9b17debSTimur Tabi /* low 32bit word */ 510b9b17debSTimur Tabi sta = (((u32)addr[2]) << 24) | (((u32)addr[3]) << 16) | 511b9b17debSTimur Tabi (((u32)addr[4]) << 8) | (((u32)addr[5])); 512b9b17debSTimur Tabi writel(sta, adpt->base + EMAC_MAC_STA_ADDR0); 513b9b17debSTimur Tabi 514b9b17debSTimur Tabi /* hight 32bit word */ 515b9b17debSTimur Tabi sta = (((u32)addr[0]) << 8) | (u32)addr[1]; 516b9b17debSTimur Tabi writel(sta, adpt->base + EMAC_MAC_STA_ADDR1); 517b9b17debSTimur Tabi } 518b9b17debSTimur Tabi 519b9b17debSTimur Tabi static void emac_mac_config(struct emac_adapter *adpt) 520b9b17debSTimur Tabi { 521b9b17debSTimur Tabi struct net_device *netdev = adpt->netdev; 522b9b17debSTimur Tabi unsigned int max_frame; 523b9b17debSTimur Tabi u32 val; 524b9b17debSTimur Tabi 525b9b17debSTimur Tabi emac_set_mac_address(adpt, netdev->dev_addr); 526b9b17debSTimur Tabi 527b9b17debSTimur Tabi max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN; 528b9b17debSTimur Tabi adpt->rxbuf_size = netdev->mtu > EMAC_DEF_RX_BUF_SIZE ? 529b9b17debSTimur Tabi ALIGN(max_frame, 8) : EMAC_DEF_RX_BUF_SIZE; 530b9b17debSTimur Tabi 531b9b17debSTimur Tabi emac_mac_dma_rings_config(adpt); 532b9b17debSTimur Tabi 533b9b17debSTimur Tabi writel(netdev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN, 534b9b17debSTimur Tabi adpt->base + EMAC_MAX_FRAM_LEN_CTRL); 535b9b17debSTimur Tabi 536b9b17debSTimur Tabi emac_mac_tx_config(adpt); 537b9b17debSTimur Tabi emac_mac_rx_config(adpt); 538b9b17debSTimur Tabi emac_mac_dma_config(adpt); 539b9b17debSTimur Tabi 540b9b17debSTimur Tabi val = readl(adpt->base + EMAC_AXI_MAST_CTRL); 541b9b17debSTimur Tabi val &= ~(DATA_BYTE_SWAP | MAX_BOUND); 542b9b17debSTimur Tabi val |= MAX_BTYPE; 543b9b17debSTimur Tabi writel(val, adpt->base + EMAC_AXI_MAST_CTRL); 544b9b17debSTimur Tabi writel(0, adpt->base + EMAC_CLK_GATE_CTRL); 545b9b17debSTimur Tabi writel(RX_UNCPL_INT_EN, adpt->base + EMAC_MISC_CTRL); 546b9b17debSTimur Tabi } 547b9b17debSTimur Tabi 548b9b17debSTimur Tabi void emac_mac_reset(struct emac_adapter *adpt) 549b9b17debSTimur Tabi { 550b9b17debSTimur Tabi emac_mac_stop(adpt); 551b9b17debSTimur Tabi 552b9b17debSTimur Tabi emac_reg_update32(adpt->base + EMAC_DMA_MAS_CTRL, 0, SOFT_RST); 553b9b17debSTimur Tabi usleep_range(100, 150); /* reset may take up to 100usec */ 554b9b17debSTimur Tabi 555b9b17debSTimur Tabi /* interrupt clear-on-read */ 556b9b17debSTimur Tabi emac_reg_update32(adpt->base + EMAC_DMA_MAS_CTRL, 0, INT_RD_CLR_EN); 557b9b17debSTimur Tabi } 558b9b17debSTimur Tabi 559b9b17debSTimur Tabi void emac_mac_start(struct emac_adapter *adpt) 560b9b17debSTimur Tabi { 561b9b17debSTimur Tabi struct phy_device *phydev = adpt->phydev; 562b9b17debSTimur Tabi u32 mac, csr1; 563b9b17debSTimur Tabi 564b9b17debSTimur Tabi /* enable tx queue */ 565b9b17debSTimur Tabi emac_reg_update32(adpt->base + EMAC_TXQ_CTRL_0, 0, TXQ_EN); 566b9b17debSTimur Tabi 567b9b17debSTimur Tabi /* enable rx queue */ 568b9b17debSTimur Tabi emac_reg_update32(adpt->base + EMAC_RXQ_CTRL_0, 0, RXQ_EN); 569b9b17debSTimur Tabi 570b9b17debSTimur Tabi /* enable mac control */ 571b9b17debSTimur Tabi mac = readl(adpt->base + EMAC_MAC_CTRL); 572b9b17debSTimur Tabi csr1 = readl(adpt->csr + EMAC_EMAC_WRAPPER_CSR1); 573b9b17debSTimur Tabi 574b9b17debSTimur Tabi mac |= TXEN | RXEN; /* enable RX/TX */ 575b9b17debSTimur Tabi 576df63022eSTimur Tabi /* Configure MAC flow control to match the PHY's settings. */ 577df63022eSTimur Tabi if (phydev->pause) 578df63022eSTimur Tabi mac |= RXFC; 579df63022eSTimur Tabi if (phydev->pause != phydev->asym_pause) 580df63022eSTimur Tabi mac |= TXFC; 581b9b17debSTimur Tabi 582b9b17debSTimur Tabi /* setup link speed */ 583b9b17debSTimur Tabi mac &= ~SPEED_MASK; 584b9b17debSTimur Tabi if (phydev->speed == SPEED_1000) { 585b9b17debSTimur Tabi mac |= SPEED(2); 586b9b17debSTimur Tabi csr1 |= FREQ_MODE; 587b9b17debSTimur Tabi } else { 588b9b17debSTimur Tabi mac |= SPEED(1); 589b9b17debSTimur Tabi csr1 &= ~FREQ_MODE; 590b9b17debSTimur Tabi } 591b9b17debSTimur Tabi 592b9b17debSTimur Tabi if (phydev->duplex == DUPLEX_FULL) 593b9b17debSTimur Tabi mac |= FULLD; 594b9b17debSTimur Tabi else 595b9b17debSTimur Tabi mac &= ~FULLD; 596b9b17debSTimur Tabi 597b9b17debSTimur Tabi /* other parameters */ 598b9b17debSTimur Tabi mac |= (CRCE | PCRCE); 599b9b17debSTimur Tabi mac |= ((adpt->preamble << PRLEN_SHFT) & PRLEN_BMSK); 600b9b17debSTimur Tabi mac |= BROAD_EN; 601b9b17debSTimur Tabi mac |= FLCHK; 602b9b17debSTimur Tabi mac &= ~RX_CHKSUM_EN; 603b9b17debSTimur Tabi mac &= ~(HUGEN | VLAN_STRIP | TPAUSE | SIMR | HUGE | MULTI_ALL | 604b9b17debSTimur Tabi DEBUG_MODE | SINGLE_PAUSE_MODE); 605b9b17debSTimur Tabi 606b9b17debSTimur Tabi writel_relaxed(csr1, adpt->csr + EMAC_EMAC_WRAPPER_CSR1); 607b9b17debSTimur Tabi 608b9b17debSTimur Tabi writel_relaxed(mac, adpt->base + EMAC_MAC_CTRL); 609b9b17debSTimur Tabi 610b9b17debSTimur Tabi /* enable interrupt read clear, low power sleep mode and 611b9b17debSTimur Tabi * the irq moderators 612b9b17debSTimur Tabi */ 613b9b17debSTimur Tabi 614b9b17debSTimur Tabi writel_relaxed(adpt->irq_mod, adpt->base + EMAC_IRQ_MOD_TIM_INIT); 615b9b17debSTimur Tabi writel_relaxed(INT_RD_CLR_EN | LPW_MODE | IRQ_MODERATOR_EN | 616b9b17debSTimur Tabi IRQ_MODERATOR2_EN, adpt->base + EMAC_DMA_MAS_CTRL); 617b9b17debSTimur Tabi 618b9b17debSTimur Tabi emac_mac_mode_config(adpt); 619b9b17debSTimur Tabi 620b9b17debSTimur Tabi emac_reg_update32(adpt->base + EMAC_ATHR_HEADER_CTRL, 621b9b17debSTimur Tabi (HEADER_ENABLE | HEADER_CNT_EN), 0); 622b9b17debSTimur Tabi 623b9b17debSTimur Tabi emac_reg_update32(adpt->csr + EMAC_EMAC_WRAPPER_CSR2, 0, WOL_EN); 624b9b17debSTimur Tabi } 625b9b17debSTimur Tabi 626b9b17debSTimur Tabi void emac_mac_stop(struct emac_adapter *adpt) 627b9b17debSTimur Tabi { 628b9b17debSTimur Tabi emac_reg_update32(adpt->base + EMAC_RXQ_CTRL_0, RXQ_EN, 0); 629b9b17debSTimur Tabi emac_reg_update32(adpt->base + EMAC_TXQ_CTRL_0, TXQ_EN, 0); 630b9b17debSTimur Tabi emac_reg_update32(adpt->base + EMAC_MAC_CTRL, TXEN | RXEN, 0); 631b9b17debSTimur Tabi usleep_range(1000, 1050); /* stopping mac may take upto 1msec */ 632b9b17debSTimur Tabi } 633b9b17debSTimur Tabi 634b9b17debSTimur Tabi /* Free all descriptors of given transmit queue */ 635b9b17debSTimur Tabi static void emac_tx_q_descs_free(struct emac_adapter *adpt) 636b9b17debSTimur Tabi { 637b9b17debSTimur Tabi struct emac_tx_queue *tx_q = &adpt->tx_q; 638b9b17debSTimur Tabi unsigned int i; 639b9b17debSTimur Tabi size_t size; 640b9b17debSTimur Tabi 641b9b17debSTimur Tabi /* ring already cleared, nothing to do */ 642b9b17debSTimur Tabi if (!tx_q->tpd.tpbuff) 643b9b17debSTimur Tabi return; 644b9b17debSTimur Tabi 645b9b17debSTimur Tabi for (i = 0; i < tx_q->tpd.count; i++) { 646b9b17debSTimur Tabi struct emac_buffer *tpbuf = GET_TPD_BUFFER(tx_q, i); 647b9b17debSTimur Tabi 648b9b17debSTimur Tabi if (tpbuf->dma_addr) { 649b9b17debSTimur Tabi dma_unmap_single(adpt->netdev->dev.parent, 650b9b17debSTimur Tabi tpbuf->dma_addr, tpbuf->length, 651b9b17debSTimur Tabi DMA_TO_DEVICE); 652b9b17debSTimur Tabi tpbuf->dma_addr = 0; 653b9b17debSTimur Tabi } 654b9b17debSTimur Tabi if (tpbuf->skb) { 655b9b17debSTimur Tabi dev_kfree_skb_any(tpbuf->skb); 656b9b17debSTimur Tabi tpbuf->skb = NULL; 657b9b17debSTimur Tabi } 658b9b17debSTimur Tabi } 659b9b17debSTimur Tabi 660b9b17debSTimur Tabi size = sizeof(struct emac_buffer) * tx_q->tpd.count; 661b9b17debSTimur Tabi memset(tx_q->tpd.tpbuff, 0, size); 662b9b17debSTimur Tabi 663b9b17debSTimur Tabi /* clear the descriptor ring */ 664b9b17debSTimur Tabi memset(tx_q->tpd.v_addr, 0, tx_q->tpd.size); 665b9b17debSTimur Tabi 666b9b17debSTimur Tabi tx_q->tpd.consume_idx = 0; 667b9b17debSTimur Tabi tx_q->tpd.produce_idx = 0; 668b9b17debSTimur Tabi } 669b9b17debSTimur Tabi 670b9b17debSTimur Tabi /* Free all descriptors of given receive queue */ 671b9b17debSTimur Tabi static void emac_rx_q_free_descs(struct emac_adapter *adpt) 672b9b17debSTimur Tabi { 673b9b17debSTimur Tabi struct device *dev = adpt->netdev->dev.parent; 674b9b17debSTimur Tabi struct emac_rx_queue *rx_q = &adpt->rx_q; 675b9b17debSTimur Tabi unsigned int i; 676b9b17debSTimur Tabi size_t size; 677b9b17debSTimur Tabi 678b9b17debSTimur Tabi /* ring already cleared, nothing to do */ 679b9b17debSTimur Tabi if (!rx_q->rfd.rfbuff) 680b9b17debSTimur Tabi return; 681b9b17debSTimur Tabi 682b9b17debSTimur Tabi for (i = 0; i < rx_q->rfd.count; i++) { 683b9b17debSTimur Tabi struct emac_buffer *rfbuf = GET_RFD_BUFFER(rx_q, i); 684b9b17debSTimur Tabi 685b9b17debSTimur Tabi if (rfbuf->dma_addr) { 686b9b17debSTimur Tabi dma_unmap_single(dev, rfbuf->dma_addr, rfbuf->length, 687b9b17debSTimur Tabi DMA_FROM_DEVICE); 688b9b17debSTimur Tabi rfbuf->dma_addr = 0; 689b9b17debSTimur Tabi } 690b9b17debSTimur Tabi if (rfbuf->skb) { 691b9b17debSTimur Tabi dev_kfree_skb(rfbuf->skb); 692b9b17debSTimur Tabi rfbuf->skb = NULL; 693b9b17debSTimur Tabi } 694b9b17debSTimur Tabi } 695b9b17debSTimur Tabi 696b9b17debSTimur Tabi size = sizeof(struct emac_buffer) * rx_q->rfd.count; 697b9b17debSTimur Tabi memset(rx_q->rfd.rfbuff, 0, size); 698b9b17debSTimur Tabi 699b9b17debSTimur Tabi /* clear the descriptor rings */ 700b9b17debSTimur Tabi memset(rx_q->rrd.v_addr, 0, rx_q->rrd.size); 701b9b17debSTimur Tabi rx_q->rrd.produce_idx = 0; 702b9b17debSTimur Tabi rx_q->rrd.consume_idx = 0; 703b9b17debSTimur Tabi 704b9b17debSTimur Tabi memset(rx_q->rfd.v_addr, 0, rx_q->rfd.size); 705b9b17debSTimur Tabi rx_q->rfd.produce_idx = 0; 706b9b17debSTimur Tabi rx_q->rfd.consume_idx = 0; 707b9b17debSTimur Tabi } 708b9b17debSTimur Tabi 709b9b17debSTimur Tabi /* Free all buffers associated with given transmit queue */ 710b9b17debSTimur Tabi static void emac_tx_q_bufs_free(struct emac_adapter *adpt) 711b9b17debSTimur Tabi { 712b9b17debSTimur Tabi struct emac_tx_queue *tx_q = &adpt->tx_q; 713b9b17debSTimur Tabi 714b9b17debSTimur Tabi emac_tx_q_descs_free(adpt); 715b9b17debSTimur Tabi 716b9b17debSTimur Tabi kfree(tx_q->tpd.tpbuff); 717b9b17debSTimur Tabi tx_q->tpd.tpbuff = NULL; 718b9b17debSTimur Tabi tx_q->tpd.v_addr = NULL; 719b9b17debSTimur Tabi tx_q->tpd.dma_addr = 0; 720b9b17debSTimur Tabi tx_q->tpd.size = 0; 721b9b17debSTimur Tabi } 722b9b17debSTimur Tabi 723b9b17debSTimur Tabi /* Allocate TX descriptor ring for the given transmit queue */ 724b9b17debSTimur Tabi static int emac_tx_q_desc_alloc(struct emac_adapter *adpt, 725b9b17debSTimur Tabi struct emac_tx_queue *tx_q) 726b9b17debSTimur Tabi { 727b9b17debSTimur Tabi struct emac_ring_header *ring_header = &adpt->ring_header; 728b9b17debSTimur Tabi size_t size; 729b9b17debSTimur Tabi 730b9b17debSTimur Tabi size = sizeof(struct emac_buffer) * tx_q->tpd.count; 731b9b17debSTimur Tabi tx_q->tpd.tpbuff = kzalloc(size, GFP_KERNEL); 732b9b17debSTimur Tabi if (!tx_q->tpd.tpbuff) 733b9b17debSTimur Tabi return -ENOMEM; 734b9b17debSTimur Tabi 735b9b17debSTimur Tabi tx_q->tpd.size = tx_q->tpd.count * (adpt->tpd_size * 4); 736b9b17debSTimur Tabi tx_q->tpd.dma_addr = ring_header->dma_addr + ring_header->used; 737b9b17debSTimur Tabi tx_q->tpd.v_addr = ring_header->v_addr + ring_header->used; 738b9b17debSTimur Tabi ring_header->used += ALIGN(tx_q->tpd.size, 8); 739b9b17debSTimur Tabi tx_q->tpd.produce_idx = 0; 740b9b17debSTimur Tabi tx_q->tpd.consume_idx = 0; 741b9b17debSTimur Tabi 742b9b17debSTimur Tabi return 0; 743b9b17debSTimur Tabi } 744b9b17debSTimur Tabi 745b9b17debSTimur Tabi /* Free all buffers associated with given transmit queue */ 746b9b17debSTimur Tabi static void emac_rx_q_bufs_free(struct emac_adapter *adpt) 747b9b17debSTimur Tabi { 748b9b17debSTimur Tabi struct emac_rx_queue *rx_q = &adpt->rx_q; 749b9b17debSTimur Tabi 750b9b17debSTimur Tabi emac_rx_q_free_descs(adpt); 751b9b17debSTimur Tabi 752b9b17debSTimur Tabi kfree(rx_q->rfd.rfbuff); 753b9b17debSTimur Tabi rx_q->rfd.rfbuff = NULL; 754b9b17debSTimur Tabi 755b9b17debSTimur Tabi rx_q->rfd.v_addr = NULL; 756b9b17debSTimur Tabi rx_q->rfd.dma_addr = 0; 757b9b17debSTimur Tabi rx_q->rfd.size = 0; 758b9b17debSTimur Tabi 759b9b17debSTimur Tabi rx_q->rrd.v_addr = NULL; 760b9b17debSTimur Tabi rx_q->rrd.dma_addr = 0; 761b9b17debSTimur Tabi rx_q->rrd.size = 0; 762b9b17debSTimur Tabi } 763b9b17debSTimur Tabi 764b9b17debSTimur Tabi /* Allocate RX descriptor rings for the given receive queue */ 765b9b17debSTimur Tabi static int emac_rx_descs_alloc(struct emac_adapter *adpt) 766b9b17debSTimur Tabi { 767b9b17debSTimur Tabi struct emac_ring_header *ring_header = &adpt->ring_header; 768b9b17debSTimur Tabi struct emac_rx_queue *rx_q = &adpt->rx_q; 769b9b17debSTimur Tabi size_t size; 770b9b17debSTimur Tabi 771b9b17debSTimur Tabi size = sizeof(struct emac_buffer) * rx_q->rfd.count; 772b9b17debSTimur Tabi rx_q->rfd.rfbuff = kzalloc(size, GFP_KERNEL); 773b9b17debSTimur Tabi if (!rx_q->rfd.rfbuff) 774b9b17debSTimur Tabi return -ENOMEM; 775b9b17debSTimur Tabi 776b9b17debSTimur Tabi rx_q->rrd.size = rx_q->rrd.count * (adpt->rrd_size * 4); 777b9b17debSTimur Tabi rx_q->rfd.size = rx_q->rfd.count * (adpt->rfd_size * 4); 778b9b17debSTimur Tabi 779b9b17debSTimur Tabi rx_q->rrd.dma_addr = ring_header->dma_addr + ring_header->used; 780b9b17debSTimur Tabi rx_q->rrd.v_addr = ring_header->v_addr + ring_header->used; 781b9b17debSTimur Tabi ring_header->used += ALIGN(rx_q->rrd.size, 8); 782b9b17debSTimur Tabi 783b9b17debSTimur Tabi rx_q->rfd.dma_addr = ring_header->dma_addr + ring_header->used; 784b9b17debSTimur Tabi rx_q->rfd.v_addr = ring_header->v_addr + ring_header->used; 785b9b17debSTimur Tabi ring_header->used += ALIGN(rx_q->rfd.size, 8); 786b9b17debSTimur Tabi 787b9b17debSTimur Tabi rx_q->rrd.produce_idx = 0; 788b9b17debSTimur Tabi rx_q->rrd.consume_idx = 0; 789b9b17debSTimur Tabi 790b9b17debSTimur Tabi rx_q->rfd.produce_idx = 0; 791b9b17debSTimur Tabi rx_q->rfd.consume_idx = 0; 792b9b17debSTimur Tabi 793b9b17debSTimur Tabi return 0; 794b9b17debSTimur Tabi } 795b9b17debSTimur Tabi 796b9b17debSTimur Tabi /* Allocate all TX and RX descriptor rings */ 797b9b17debSTimur Tabi int emac_mac_rx_tx_rings_alloc_all(struct emac_adapter *adpt) 798b9b17debSTimur Tabi { 799b9b17debSTimur Tabi struct emac_ring_header *ring_header = &adpt->ring_header; 800b9b17debSTimur Tabi struct device *dev = adpt->netdev->dev.parent; 801b9b17debSTimur Tabi unsigned int num_tx_descs = adpt->tx_desc_cnt; 802b9b17debSTimur Tabi unsigned int num_rx_descs = adpt->rx_desc_cnt; 803b9b17debSTimur Tabi int ret; 804b9b17debSTimur Tabi 805b9b17debSTimur Tabi adpt->tx_q.tpd.count = adpt->tx_desc_cnt; 806b9b17debSTimur Tabi 807b9b17debSTimur Tabi adpt->rx_q.rrd.count = adpt->rx_desc_cnt; 808b9b17debSTimur Tabi adpt->rx_q.rfd.count = adpt->rx_desc_cnt; 809b9b17debSTimur Tabi 810b9b17debSTimur Tabi /* Ring DMA buffer. Each ring may need up to 8 bytes for alignment, 811b9b17debSTimur Tabi * hence the additional padding bytes are allocated. 812b9b17debSTimur Tabi */ 813b9b17debSTimur Tabi ring_header->size = num_tx_descs * (adpt->tpd_size * 4) + 814b9b17debSTimur Tabi num_rx_descs * (adpt->rfd_size * 4) + 815b9b17debSTimur Tabi num_rx_descs * (adpt->rrd_size * 4) + 816b9b17debSTimur Tabi 8 + 2 * 8; /* 8 byte per one Tx and two Rx rings */ 817b9b17debSTimur Tabi 818b9b17debSTimur Tabi ring_header->used = 0; 819b9b17debSTimur Tabi ring_header->v_addr = dma_zalloc_coherent(dev, ring_header->size, 820b9b17debSTimur Tabi &ring_header->dma_addr, 821b9b17debSTimur Tabi GFP_KERNEL); 822b9b17debSTimur Tabi if (!ring_header->v_addr) 823b9b17debSTimur Tabi return -ENOMEM; 824b9b17debSTimur Tabi 825b9b17debSTimur Tabi ring_header->used = ALIGN(ring_header->dma_addr, 8) - 826b9b17debSTimur Tabi ring_header->dma_addr; 827b9b17debSTimur Tabi 828b9b17debSTimur Tabi ret = emac_tx_q_desc_alloc(adpt, &adpt->tx_q); 829b9b17debSTimur Tabi if (ret) { 830b9b17debSTimur Tabi netdev_err(adpt->netdev, "error: Tx Queue alloc failed\n"); 831b9b17debSTimur Tabi goto err_alloc_tx; 832b9b17debSTimur Tabi } 833b9b17debSTimur Tabi 834b9b17debSTimur Tabi ret = emac_rx_descs_alloc(adpt); 835b9b17debSTimur Tabi if (ret) { 836b9b17debSTimur Tabi netdev_err(adpt->netdev, "error: Rx Queue alloc failed\n"); 837b9b17debSTimur Tabi goto err_alloc_rx; 838b9b17debSTimur Tabi } 839b9b17debSTimur Tabi 840b9b17debSTimur Tabi return 0; 841b9b17debSTimur Tabi 842b9b17debSTimur Tabi err_alloc_rx: 843b9b17debSTimur Tabi emac_tx_q_bufs_free(adpt); 844b9b17debSTimur Tabi err_alloc_tx: 845b9b17debSTimur Tabi dma_free_coherent(dev, ring_header->size, 846b9b17debSTimur Tabi ring_header->v_addr, ring_header->dma_addr); 847b9b17debSTimur Tabi 848b9b17debSTimur Tabi ring_header->v_addr = NULL; 849b9b17debSTimur Tabi ring_header->dma_addr = 0; 850b9b17debSTimur Tabi ring_header->size = 0; 851b9b17debSTimur Tabi ring_header->used = 0; 852b9b17debSTimur Tabi 853b9b17debSTimur Tabi return ret; 854b9b17debSTimur Tabi } 855b9b17debSTimur Tabi 856b9b17debSTimur Tabi /* Free all TX and RX descriptor rings */ 857b9b17debSTimur Tabi void emac_mac_rx_tx_rings_free_all(struct emac_adapter *adpt) 858b9b17debSTimur Tabi { 859b9b17debSTimur Tabi struct emac_ring_header *ring_header = &adpt->ring_header; 860b9b17debSTimur Tabi struct device *dev = adpt->netdev->dev.parent; 861b9b17debSTimur Tabi 862b9b17debSTimur Tabi emac_tx_q_bufs_free(adpt); 863b9b17debSTimur Tabi emac_rx_q_bufs_free(adpt); 864b9b17debSTimur Tabi 865b9b17debSTimur Tabi dma_free_coherent(dev, ring_header->size, 866b9b17debSTimur Tabi ring_header->v_addr, ring_header->dma_addr); 867b9b17debSTimur Tabi 868b9b17debSTimur Tabi ring_header->v_addr = NULL; 869b9b17debSTimur Tabi ring_header->dma_addr = 0; 870b9b17debSTimur Tabi ring_header->size = 0; 871b9b17debSTimur Tabi ring_header->used = 0; 872b9b17debSTimur Tabi } 873b9b17debSTimur Tabi 874b9b17debSTimur Tabi /* Initialize descriptor rings */ 875b9b17debSTimur Tabi static void emac_mac_rx_tx_ring_reset_all(struct emac_adapter *adpt) 876b9b17debSTimur Tabi { 877b9b17debSTimur Tabi unsigned int i; 878b9b17debSTimur Tabi 879b9b17debSTimur Tabi adpt->tx_q.tpd.produce_idx = 0; 880b9b17debSTimur Tabi adpt->tx_q.tpd.consume_idx = 0; 881b9b17debSTimur Tabi for (i = 0; i < adpt->tx_q.tpd.count; i++) 882b9b17debSTimur Tabi adpt->tx_q.tpd.tpbuff[i].dma_addr = 0; 883b9b17debSTimur Tabi 884b9b17debSTimur Tabi adpt->rx_q.rrd.produce_idx = 0; 885b9b17debSTimur Tabi adpt->rx_q.rrd.consume_idx = 0; 886b9b17debSTimur Tabi adpt->rx_q.rfd.produce_idx = 0; 887b9b17debSTimur Tabi adpt->rx_q.rfd.consume_idx = 0; 888b9b17debSTimur Tabi for (i = 0; i < adpt->rx_q.rfd.count; i++) 889b9b17debSTimur Tabi adpt->rx_q.rfd.rfbuff[i].dma_addr = 0; 890b9b17debSTimur Tabi } 891b9b17debSTimur Tabi 892b9b17debSTimur Tabi /* Produce new receive free descriptor */ 893b9b17debSTimur Tabi static void emac_mac_rx_rfd_create(struct emac_adapter *adpt, 894b9b17debSTimur Tabi struct emac_rx_queue *rx_q, 895b9b17debSTimur Tabi dma_addr_t addr) 896b9b17debSTimur Tabi { 897b9b17debSTimur Tabi u32 *hw_rfd = EMAC_RFD(rx_q, adpt->rfd_size, rx_q->rfd.produce_idx); 898b9b17debSTimur Tabi 899b9b17debSTimur Tabi *(hw_rfd++) = lower_32_bits(addr); 900b9b17debSTimur Tabi *hw_rfd = upper_32_bits(addr); 901b9b17debSTimur Tabi 902b9b17debSTimur Tabi if (++rx_q->rfd.produce_idx == rx_q->rfd.count) 903b9b17debSTimur Tabi rx_q->rfd.produce_idx = 0; 904b9b17debSTimur Tabi } 905b9b17debSTimur Tabi 906b9b17debSTimur Tabi /* Fill up receive queue's RFD with preallocated receive buffers */ 907b9b17debSTimur Tabi static void emac_mac_rx_descs_refill(struct emac_adapter *adpt, 908b9b17debSTimur Tabi struct emac_rx_queue *rx_q) 909b9b17debSTimur Tabi { 910b9b17debSTimur Tabi struct emac_buffer *curr_rxbuf; 911b9b17debSTimur Tabi struct emac_buffer *next_rxbuf; 912b9b17debSTimur Tabi unsigned int count = 0; 913b9b17debSTimur Tabi u32 next_produce_idx; 914b9b17debSTimur Tabi 915b9b17debSTimur Tabi next_produce_idx = rx_q->rfd.produce_idx + 1; 916b9b17debSTimur Tabi if (next_produce_idx == rx_q->rfd.count) 917b9b17debSTimur Tabi next_produce_idx = 0; 918b9b17debSTimur Tabi 919b9b17debSTimur Tabi curr_rxbuf = GET_RFD_BUFFER(rx_q, rx_q->rfd.produce_idx); 920b9b17debSTimur Tabi next_rxbuf = GET_RFD_BUFFER(rx_q, next_produce_idx); 921b9b17debSTimur Tabi 922b9b17debSTimur Tabi /* this always has a blank rx_buffer*/ 923b9b17debSTimur Tabi while (!next_rxbuf->dma_addr) { 924b9b17debSTimur Tabi struct sk_buff *skb; 925b9b17debSTimur Tabi int ret; 926b9b17debSTimur Tabi 927b9b17debSTimur Tabi skb = netdev_alloc_skb_ip_align(adpt->netdev, adpt->rxbuf_size); 928b9b17debSTimur Tabi if (!skb) 929b9b17debSTimur Tabi break; 930b9b17debSTimur Tabi 931b9b17debSTimur Tabi curr_rxbuf->dma_addr = 932b9b17debSTimur Tabi dma_map_single(adpt->netdev->dev.parent, skb->data, 933b9b17debSTimur Tabi curr_rxbuf->length, DMA_FROM_DEVICE); 934b9b17debSTimur Tabi ret = dma_mapping_error(adpt->netdev->dev.parent, 935b9b17debSTimur Tabi curr_rxbuf->dma_addr); 936b9b17debSTimur Tabi if (ret) { 937b9b17debSTimur Tabi dev_kfree_skb(skb); 938b9b17debSTimur Tabi break; 939b9b17debSTimur Tabi } 940b9b17debSTimur Tabi curr_rxbuf->skb = skb; 941b9b17debSTimur Tabi curr_rxbuf->length = adpt->rxbuf_size; 942b9b17debSTimur Tabi 943b9b17debSTimur Tabi emac_mac_rx_rfd_create(adpt, rx_q, curr_rxbuf->dma_addr); 944b9b17debSTimur Tabi next_produce_idx = rx_q->rfd.produce_idx + 1; 945b9b17debSTimur Tabi if (next_produce_idx == rx_q->rfd.count) 946b9b17debSTimur Tabi next_produce_idx = 0; 947b9b17debSTimur Tabi 948b9b17debSTimur Tabi curr_rxbuf = GET_RFD_BUFFER(rx_q, rx_q->rfd.produce_idx); 949b9b17debSTimur Tabi next_rxbuf = GET_RFD_BUFFER(rx_q, next_produce_idx); 950b9b17debSTimur Tabi count++; 951b9b17debSTimur Tabi } 952b9b17debSTimur Tabi 953b9b17debSTimur Tabi if (count) { 954b9b17debSTimur Tabi u32 prod_idx = (rx_q->rfd.produce_idx << rx_q->produce_shift) & 955b9b17debSTimur Tabi rx_q->produce_mask; 956b9b17debSTimur Tabi emac_reg_update32(adpt->base + rx_q->produce_reg, 957b9b17debSTimur Tabi rx_q->produce_mask, prod_idx); 958b9b17debSTimur Tabi } 959b9b17debSTimur Tabi } 960b9b17debSTimur Tabi 961b9b17debSTimur Tabi static void emac_adjust_link(struct net_device *netdev) 962b9b17debSTimur Tabi { 963b9b17debSTimur Tabi struct emac_adapter *adpt = netdev_priv(netdev); 964b9b17debSTimur Tabi struct phy_device *phydev = netdev->phydev; 965b9b17debSTimur Tabi 966b9b17debSTimur Tabi if (phydev->link) 967b9b17debSTimur Tabi emac_mac_start(adpt); 968b9b17debSTimur Tabi else 969b9b17debSTimur Tabi emac_mac_stop(adpt); 970b9b17debSTimur Tabi 971b9b17debSTimur Tabi phy_print_status(phydev); 972b9b17debSTimur Tabi } 973b9b17debSTimur Tabi 974b9b17debSTimur Tabi /* Bringup the interface/HW */ 975b9b17debSTimur Tabi int emac_mac_up(struct emac_adapter *adpt) 976b9b17debSTimur Tabi { 977b9b17debSTimur Tabi struct net_device *netdev = adpt->netdev; 978b9b17debSTimur Tabi int ret; 979b9b17debSTimur Tabi 980b9b17debSTimur Tabi emac_mac_rx_tx_ring_reset_all(adpt); 981b9b17debSTimur Tabi emac_mac_config(adpt); 982b9b17debSTimur Tabi emac_mac_rx_descs_refill(adpt, &adpt->rx_q); 983b9b17debSTimur Tabi 984*9da34f27STimur Tabi adpt->phydev->irq = PHY_IGNORE_INTERRUPT; 985b9b17debSTimur Tabi ret = phy_connect_direct(netdev, adpt->phydev, emac_adjust_link, 986b9b17debSTimur Tabi PHY_INTERFACE_MODE_SGMII); 987b9b17debSTimur Tabi if (ret) { 988b9b17debSTimur Tabi netdev_err(adpt->netdev, "could not connect phy\n"); 989b9b17debSTimur Tabi return ret; 990b9b17debSTimur Tabi } 991b9b17debSTimur Tabi 992*9da34f27STimur Tabi phy_attached_print(adpt->phydev, NULL); 993*9da34f27STimur Tabi 994b9b17debSTimur Tabi /* enable mac irq */ 995b9b17debSTimur Tabi writel((u32)~DIS_INT, adpt->base + EMAC_INT_STATUS); 996b9b17debSTimur Tabi writel(adpt->irq.mask, adpt->base + EMAC_INT_MASK); 997b9b17debSTimur Tabi 998b9b17debSTimur Tabi phy_start(adpt->phydev); 999b9b17debSTimur Tabi 1000b9b17debSTimur Tabi napi_enable(&adpt->rx_q.napi); 1001b9b17debSTimur Tabi netif_start_queue(netdev); 1002b9b17debSTimur Tabi 1003b9b17debSTimur Tabi return 0; 1004b9b17debSTimur Tabi } 1005b9b17debSTimur Tabi 1006b9b17debSTimur Tabi /* Bring down the interface/HW */ 1007b9b17debSTimur Tabi void emac_mac_down(struct emac_adapter *adpt) 1008b9b17debSTimur Tabi { 1009b9b17debSTimur Tabi struct net_device *netdev = adpt->netdev; 1010b9b17debSTimur Tabi 1011b9b17debSTimur Tabi netif_stop_queue(netdev); 1012b9b17debSTimur Tabi napi_disable(&adpt->rx_q.napi); 1013b9b17debSTimur Tabi 1014b9b17debSTimur Tabi phy_stop(adpt->phydev); 1015b9b17debSTimur Tabi 101693966b71STimur Tabi /* Interrupts must be disabled before the PHY is disconnected, to 101793966b71STimur Tabi * avoid a race condition where adjust_link is null when we get 101893966b71STimur Tabi * an interrupt. 101993966b71STimur Tabi */ 1020b9b17debSTimur Tabi writel(DIS_INT, adpt->base + EMAC_INT_STATUS); 1021b9b17debSTimur Tabi writel(0, adpt->base + EMAC_INT_MASK); 1022b9b17debSTimur Tabi synchronize_irq(adpt->irq.irq); 1023b9b17debSTimur Tabi 102493966b71STimur Tabi phy_disconnect(adpt->phydev); 102593966b71STimur Tabi 1026b9b17debSTimur Tabi emac_mac_reset(adpt); 1027b9b17debSTimur Tabi 1028b9b17debSTimur Tabi emac_tx_q_descs_free(adpt); 1029b9b17debSTimur Tabi netdev_reset_queue(adpt->netdev); 1030b9b17debSTimur Tabi emac_rx_q_free_descs(adpt); 1031b9b17debSTimur Tabi } 1032b9b17debSTimur Tabi 1033b9b17debSTimur Tabi /* Consume next received packet descriptor */ 1034b9b17debSTimur Tabi static bool emac_rx_process_rrd(struct emac_adapter *adpt, 1035b9b17debSTimur Tabi struct emac_rx_queue *rx_q, 1036b9b17debSTimur Tabi struct emac_rrd *rrd) 1037b9b17debSTimur Tabi { 1038b9b17debSTimur Tabi u32 *hw_rrd = EMAC_RRD(rx_q, adpt->rrd_size, rx_q->rrd.consume_idx); 1039b9b17debSTimur Tabi 1040b9b17debSTimur Tabi rrd->word[3] = *(hw_rrd + 3); 1041b9b17debSTimur Tabi 1042b9b17debSTimur Tabi if (!RRD_UPDT(rrd)) 1043b9b17debSTimur Tabi return false; 1044b9b17debSTimur Tabi 1045b9b17debSTimur Tabi rrd->word[4] = 0; 1046b9b17debSTimur Tabi rrd->word[5] = 0; 1047b9b17debSTimur Tabi 1048b9b17debSTimur Tabi rrd->word[0] = *(hw_rrd++); 1049b9b17debSTimur Tabi rrd->word[1] = *(hw_rrd++); 1050b9b17debSTimur Tabi rrd->word[2] = *(hw_rrd++); 1051b9b17debSTimur Tabi 1052b9b17debSTimur Tabi if (unlikely(RRD_NOR(rrd) != 1)) { 1053b9b17debSTimur Tabi netdev_err(adpt->netdev, 1054b9b17debSTimur Tabi "error: multi-RFD not support yet! nor:%lu\n", 1055b9b17debSTimur Tabi RRD_NOR(rrd)); 1056b9b17debSTimur Tabi } 1057b9b17debSTimur Tabi 1058b9b17debSTimur Tabi /* mark rrd as processed */ 1059b9b17debSTimur Tabi RRD_UPDT_SET(rrd, 0); 1060b9b17debSTimur Tabi *hw_rrd = rrd->word[3]; 1061b9b17debSTimur Tabi 1062b9b17debSTimur Tabi if (++rx_q->rrd.consume_idx == rx_q->rrd.count) 1063b9b17debSTimur Tabi rx_q->rrd.consume_idx = 0; 1064b9b17debSTimur Tabi 1065b9b17debSTimur Tabi return true; 1066b9b17debSTimur Tabi } 1067b9b17debSTimur Tabi 1068b9b17debSTimur Tabi /* Produce new transmit descriptor */ 1069b9b17debSTimur Tabi static void emac_tx_tpd_create(struct emac_adapter *adpt, 1070b9b17debSTimur Tabi struct emac_tx_queue *tx_q, struct emac_tpd *tpd) 1071b9b17debSTimur Tabi { 1072b9b17debSTimur Tabi u32 *hw_tpd; 1073b9b17debSTimur Tabi 1074b9b17debSTimur Tabi tx_q->tpd.last_produce_idx = tx_q->tpd.produce_idx; 1075b9b17debSTimur Tabi hw_tpd = EMAC_TPD(tx_q, adpt->tpd_size, tx_q->tpd.produce_idx); 1076b9b17debSTimur Tabi 1077b9b17debSTimur Tabi if (++tx_q->tpd.produce_idx == tx_q->tpd.count) 1078b9b17debSTimur Tabi tx_q->tpd.produce_idx = 0; 1079b9b17debSTimur Tabi 1080b9b17debSTimur Tabi *(hw_tpd++) = tpd->word[0]; 1081b9b17debSTimur Tabi *(hw_tpd++) = tpd->word[1]; 1082b9b17debSTimur Tabi *(hw_tpd++) = tpd->word[2]; 1083b9b17debSTimur Tabi *hw_tpd = tpd->word[3]; 1084b9b17debSTimur Tabi } 1085b9b17debSTimur Tabi 1086b9b17debSTimur Tabi /* Mark the last transmit descriptor as such (for the transmit packet) */ 1087b9b17debSTimur Tabi static void emac_tx_tpd_mark_last(struct emac_adapter *adpt, 1088b9b17debSTimur Tabi struct emac_tx_queue *tx_q) 1089b9b17debSTimur Tabi { 1090b9b17debSTimur Tabi u32 *hw_tpd = 1091b9b17debSTimur Tabi EMAC_TPD(tx_q, adpt->tpd_size, tx_q->tpd.last_produce_idx); 1092b9b17debSTimur Tabi u32 tmp_tpd; 1093b9b17debSTimur Tabi 1094b9b17debSTimur Tabi tmp_tpd = *(hw_tpd + 1); 1095b9b17debSTimur Tabi tmp_tpd |= EMAC_TPD_LAST_FRAGMENT; 1096b9b17debSTimur Tabi *(hw_tpd + 1) = tmp_tpd; 1097b9b17debSTimur Tabi } 1098b9b17debSTimur Tabi 1099b9b17debSTimur Tabi static void emac_rx_rfd_clean(struct emac_rx_queue *rx_q, struct emac_rrd *rrd) 1100b9b17debSTimur Tabi { 1101b9b17debSTimur Tabi struct emac_buffer *rfbuf = rx_q->rfd.rfbuff; 1102b9b17debSTimur Tabi u32 consume_idx = RRD_SI(rrd); 1103b9b17debSTimur Tabi unsigned int i; 1104b9b17debSTimur Tabi 1105b9b17debSTimur Tabi for (i = 0; i < RRD_NOR(rrd); i++) { 1106b9b17debSTimur Tabi rfbuf[consume_idx].skb = NULL; 1107b9b17debSTimur Tabi if (++consume_idx == rx_q->rfd.count) 1108b9b17debSTimur Tabi consume_idx = 0; 1109b9b17debSTimur Tabi } 1110b9b17debSTimur Tabi 1111b9b17debSTimur Tabi rx_q->rfd.consume_idx = consume_idx; 1112b9b17debSTimur Tabi rx_q->rfd.process_idx = consume_idx; 1113b9b17debSTimur Tabi } 1114b9b17debSTimur Tabi 1115b9b17debSTimur Tabi /* Push the received skb to upper layers */ 1116b9b17debSTimur Tabi static void emac_receive_skb(struct emac_rx_queue *rx_q, 1117b9b17debSTimur Tabi struct sk_buff *skb, 1118b9b17debSTimur Tabi u16 vlan_tag, bool vlan_flag) 1119b9b17debSTimur Tabi { 1120b9b17debSTimur Tabi if (vlan_flag) { 1121b9b17debSTimur Tabi u16 vlan; 1122b9b17debSTimur Tabi 1123b9b17debSTimur Tabi EMAC_TAG_TO_VLAN(vlan_tag, vlan); 1124b9b17debSTimur Tabi __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan); 1125b9b17debSTimur Tabi } 1126b9b17debSTimur Tabi 1127b9b17debSTimur Tabi napi_gro_receive(&rx_q->napi, skb); 1128b9b17debSTimur Tabi } 1129b9b17debSTimur Tabi 1130b9b17debSTimur Tabi /* Process receive event */ 1131b9b17debSTimur Tabi void emac_mac_rx_process(struct emac_adapter *adpt, struct emac_rx_queue *rx_q, 1132b9b17debSTimur Tabi int *num_pkts, int max_pkts) 1133b9b17debSTimur Tabi { 1134b9b17debSTimur Tabi u32 proc_idx, hw_consume_idx, num_consume_pkts; 1135b9b17debSTimur Tabi struct net_device *netdev = adpt->netdev; 1136b9b17debSTimur Tabi struct emac_buffer *rfbuf; 1137b9b17debSTimur Tabi unsigned int count = 0; 1138b9b17debSTimur Tabi struct emac_rrd rrd; 1139b9b17debSTimur Tabi struct sk_buff *skb; 1140b9b17debSTimur Tabi u32 reg; 1141b9b17debSTimur Tabi 1142b9b17debSTimur Tabi reg = readl_relaxed(adpt->base + rx_q->consume_reg); 1143b9b17debSTimur Tabi 1144b9b17debSTimur Tabi hw_consume_idx = (reg & rx_q->consume_mask) >> rx_q->consume_shift; 1145b9b17debSTimur Tabi num_consume_pkts = (hw_consume_idx >= rx_q->rrd.consume_idx) ? 1146b9b17debSTimur Tabi (hw_consume_idx - rx_q->rrd.consume_idx) : 1147b9b17debSTimur Tabi (hw_consume_idx + rx_q->rrd.count - rx_q->rrd.consume_idx); 1148b9b17debSTimur Tabi 1149b9b17debSTimur Tabi do { 1150b9b17debSTimur Tabi if (!num_consume_pkts) 1151b9b17debSTimur Tabi break; 1152b9b17debSTimur Tabi 1153b9b17debSTimur Tabi if (!emac_rx_process_rrd(adpt, rx_q, &rrd)) 1154b9b17debSTimur Tabi break; 1155b9b17debSTimur Tabi 1156b9b17debSTimur Tabi if (likely(RRD_NOR(&rrd) == 1)) { 1157b9b17debSTimur Tabi /* good receive */ 1158b9b17debSTimur Tabi rfbuf = GET_RFD_BUFFER(rx_q, RRD_SI(&rrd)); 1159b9b17debSTimur Tabi dma_unmap_single(adpt->netdev->dev.parent, 1160b9b17debSTimur Tabi rfbuf->dma_addr, rfbuf->length, 1161b9b17debSTimur Tabi DMA_FROM_DEVICE); 1162b9b17debSTimur Tabi rfbuf->dma_addr = 0; 1163b9b17debSTimur Tabi skb = rfbuf->skb; 1164b9b17debSTimur Tabi } else { 1165b9b17debSTimur Tabi netdev_err(adpt->netdev, 1166b9b17debSTimur Tabi "error: multi-RFD not support yet!\n"); 1167b9b17debSTimur Tabi break; 1168b9b17debSTimur Tabi } 1169b9b17debSTimur Tabi emac_rx_rfd_clean(rx_q, &rrd); 1170b9b17debSTimur Tabi num_consume_pkts--; 1171b9b17debSTimur Tabi count++; 1172b9b17debSTimur Tabi 1173b9b17debSTimur Tabi /* Due to a HW issue in L4 check sum detection (UDP/TCP frags 1174b9b17debSTimur Tabi * with DF set are marked as error), drop packets based on the 1175b9b17debSTimur Tabi * error mask rather than the summary bit (ignoring L4F errors) 1176b9b17debSTimur Tabi */ 1177b9b17debSTimur Tabi if (rrd.word[EMAC_RRD_STATS_DW_IDX] & EMAC_RRD_ERROR) { 1178b9b17debSTimur Tabi netif_dbg(adpt, rx_status, adpt->netdev, 1179b9b17debSTimur Tabi "Drop error packet[RRD: 0x%x:0x%x:0x%x:0x%x]\n", 1180b9b17debSTimur Tabi rrd.word[0], rrd.word[1], 1181b9b17debSTimur Tabi rrd.word[2], rrd.word[3]); 1182b9b17debSTimur Tabi 1183b9b17debSTimur Tabi dev_kfree_skb(skb); 1184b9b17debSTimur Tabi continue; 1185b9b17debSTimur Tabi } 1186b9b17debSTimur Tabi 1187b9b17debSTimur Tabi skb_put(skb, RRD_PKT_SIZE(&rrd) - ETH_FCS_LEN); 1188b9b17debSTimur Tabi skb->dev = netdev; 1189b9b17debSTimur Tabi skb->protocol = eth_type_trans(skb, skb->dev); 1190b9b17debSTimur Tabi if (netdev->features & NETIF_F_RXCSUM) 1191b9b17debSTimur Tabi skb->ip_summed = RRD_L4F(&rrd) ? 1192b9b17debSTimur Tabi CHECKSUM_NONE : CHECKSUM_UNNECESSARY; 1193b9b17debSTimur Tabi else 1194b9b17debSTimur Tabi skb_checksum_none_assert(skb); 1195b9b17debSTimur Tabi 1196b9b17debSTimur Tabi emac_receive_skb(rx_q, skb, (u16)RRD_CVALN_TAG(&rrd), 1197b9b17debSTimur Tabi (bool)RRD_CVTAG(&rrd)); 1198b9b17debSTimur Tabi 1199b9b17debSTimur Tabi (*num_pkts)++; 1200b9b17debSTimur Tabi } while (*num_pkts < max_pkts); 1201b9b17debSTimur Tabi 1202b9b17debSTimur Tabi if (count) { 1203b9b17debSTimur Tabi proc_idx = (rx_q->rfd.process_idx << rx_q->process_shft) & 1204b9b17debSTimur Tabi rx_q->process_mask; 1205b9b17debSTimur Tabi emac_reg_update32(adpt->base + rx_q->process_reg, 1206b9b17debSTimur Tabi rx_q->process_mask, proc_idx); 1207b9b17debSTimur Tabi emac_mac_rx_descs_refill(adpt, rx_q); 1208b9b17debSTimur Tabi } 1209b9b17debSTimur Tabi } 1210b9b17debSTimur Tabi 1211b9b17debSTimur Tabi /* get the number of free transmit descriptors */ 1212b9b17debSTimur Tabi static unsigned int emac_tpd_num_free_descs(struct emac_tx_queue *tx_q) 1213b9b17debSTimur Tabi { 1214b9b17debSTimur Tabi u32 produce_idx = tx_q->tpd.produce_idx; 1215b9b17debSTimur Tabi u32 consume_idx = tx_q->tpd.consume_idx; 1216b9b17debSTimur Tabi 1217b9b17debSTimur Tabi return (consume_idx > produce_idx) ? 1218b9b17debSTimur Tabi (consume_idx - produce_idx - 1) : 1219b9b17debSTimur Tabi (tx_q->tpd.count + consume_idx - produce_idx - 1); 1220b9b17debSTimur Tabi } 1221b9b17debSTimur Tabi 1222b9b17debSTimur Tabi /* Process transmit event */ 1223b9b17debSTimur Tabi void emac_mac_tx_process(struct emac_adapter *adpt, struct emac_tx_queue *tx_q) 1224b9b17debSTimur Tabi { 1225b9b17debSTimur Tabi u32 reg = readl_relaxed(adpt->base + tx_q->consume_reg); 1226b9b17debSTimur Tabi u32 hw_consume_idx, pkts_compl = 0, bytes_compl = 0; 1227b9b17debSTimur Tabi struct emac_buffer *tpbuf; 1228b9b17debSTimur Tabi 1229b9b17debSTimur Tabi hw_consume_idx = (reg & tx_q->consume_mask) >> tx_q->consume_shift; 1230b9b17debSTimur Tabi 1231b9b17debSTimur Tabi while (tx_q->tpd.consume_idx != hw_consume_idx) { 1232b9b17debSTimur Tabi tpbuf = GET_TPD_BUFFER(tx_q, tx_q->tpd.consume_idx); 1233b9b17debSTimur Tabi if (tpbuf->dma_addr) { 1234b9b17debSTimur Tabi dma_unmap_single(adpt->netdev->dev.parent, 1235b9b17debSTimur Tabi tpbuf->dma_addr, tpbuf->length, 1236b9b17debSTimur Tabi DMA_TO_DEVICE); 1237b9b17debSTimur Tabi tpbuf->dma_addr = 0; 1238b9b17debSTimur Tabi } 1239b9b17debSTimur Tabi 1240b9b17debSTimur Tabi if (tpbuf->skb) { 1241b9b17debSTimur Tabi pkts_compl++; 1242b9b17debSTimur Tabi bytes_compl += tpbuf->skb->len; 1243b9b17debSTimur Tabi dev_kfree_skb_irq(tpbuf->skb); 1244b9b17debSTimur Tabi tpbuf->skb = NULL; 1245b9b17debSTimur Tabi } 1246b9b17debSTimur Tabi 1247b9b17debSTimur Tabi if (++tx_q->tpd.consume_idx == tx_q->tpd.count) 1248b9b17debSTimur Tabi tx_q->tpd.consume_idx = 0; 1249b9b17debSTimur Tabi } 1250b9b17debSTimur Tabi 1251b9b17debSTimur Tabi netdev_completed_queue(adpt->netdev, pkts_compl, bytes_compl); 1252b9b17debSTimur Tabi 1253b9b17debSTimur Tabi if (netif_queue_stopped(adpt->netdev)) 1254b9b17debSTimur Tabi if (emac_tpd_num_free_descs(tx_q) > (MAX_SKB_FRAGS + 1)) 1255b9b17debSTimur Tabi netif_wake_queue(adpt->netdev); 1256b9b17debSTimur Tabi } 1257b9b17debSTimur Tabi 1258b9b17debSTimur Tabi /* Initialize all queue data structures */ 1259b9b17debSTimur Tabi void emac_mac_rx_tx_ring_init_all(struct platform_device *pdev, 1260b9b17debSTimur Tabi struct emac_adapter *adpt) 1261b9b17debSTimur Tabi { 1262b9b17debSTimur Tabi adpt->rx_q.netdev = adpt->netdev; 1263b9b17debSTimur Tabi 1264b9b17debSTimur Tabi adpt->rx_q.produce_reg = EMAC_MAILBOX_0; 1265b9b17debSTimur Tabi adpt->rx_q.produce_mask = RFD0_PROD_IDX_BMSK; 1266b9b17debSTimur Tabi adpt->rx_q.produce_shift = RFD0_PROD_IDX_SHFT; 1267b9b17debSTimur Tabi 1268b9b17debSTimur Tabi adpt->rx_q.process_reg = EMAC_MAILBOX_0; 1269b9b17debSTimur Tabi adpt->rx_q.process_mask = RFD0_PROC_IDX_BMSK; 1270b9b17debSTimur Tabi adpt->rx_q.process_shft = RFD0_PROC_IDX_SHFT; 1271b9b17debSTimur Tabi 1272b9b17debSTimur Tabi adpt->rx_q.consume_reg = EMAC_MAILBOX_3; 1273b9b17debSTimur Tabi adpt->rx_q.consume_mask = RFD0_CONS_IDX_BMSK; 1274b9b17debSTimur Tabi adpt->rx_q.consume_shift = RFD0_CONS_IDX_SHFT; 1275b9b17debSTimur Tabi 1276b9b17debSTimur Tabi adpt->rx_q.irq = &adpt->irq; 1277b9b17debSTimur Tabi adpt->rx_q.intr = adpt->irq.mask & ISR_RX_PKT; 1278b9b17debSTimur Tabi 1279b9b17debSTimur Tabi adpt->tx_q.produce_reg = EMAC_MAILBOX_15; 1280b9b17debSTimur Tabi adpt->tx_q.produce_mask = NTPD_PROD_IDX_BMSK; 1281b9b17debSTimur Tabi adpt->tx_q.produce_shift = NTPD_PROD_IDX_SHFT; 1282b9b17debSTimur Tabi 1283b9b17debSTimur Tabi adpt->tx_q.consume_reg = EMAC_MAILBOX_2; 1284b9b17debSTimur Tabi adpt->tx_q.consume_mask = NTPD_CONS_IDX_BMSK; 1285b9b17debSTimur Tabi adpt->tx_q.consume_shift = NTPD_CONS_IDX_SHFT; 1286b9b17debSTimur Tabi } 1287b9b17debSTimur Tabi 1288b9b17debSTimur Tabi /* Fill up transmit descriptors with TSO and Checksum offload information */ 1289b9b17debSTimur Tabi static int emac_tso_csum(struct emac_adapter *adpt, 1290b9b17debSTimur Tabi struct emac_tx_queue *tx_q, 1291b9b17debSTimur Tabi struct sk_buff *skb, 1292b9b17debSTimur Tabi struct emac_tpd *tpd) 1293b9b17debSTimur Tabi { 1294b9b17debSTimur Tabi unsigned int hdr_len; 1295b9b17debSTimur Tabi int ret; 1296b9b17debSTimur Tabi 1297b9b17debSTimur Tabi if (skb_is_gso(skb)) { 1298b9b17debSTimur Tabi if (skb_header_cloned(skb)) { 1299b9b17debSTimur Tabi ret = pskb_expand_head(skb, 0, 0, GFP_ATOMIC); 1300b9b17debSTimur Tabi if (unlikely(ret)) 1301b9b17debSTimur Tabi return ret; 1302b9b17debSTimur Tabi } 1303b9b17debSTimur Tabi 1304b9b17debSTimur Tabi if (skb->protocol == htons(ETH_P_IP)) { 1305b9b17debSTimur Tabi u32 pkt_len = ((unsigned char *)ip_hdr(skb) - skb->data) 1306b9b17debSTimur Tabi + ntohs(ip_hdr(skb)->tot_len); 1307b9b17debSTimur Tabi if (skb->len > pkt_len) 1308b9b17debSTimur Tabi pskb_trim(skb, pkt_len); 1309b9b17debSTimur Tabi } 1310b9b17debSTimur Tabi 1311b9b17debSTimur Tabi hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb); 1312b9b17debSTimur Tabi if (unlikely(skb->len == hdr_len)) { 1313b9b17debSTimur Tabi /* we only need to do csum */ 1314b9b17debSTimur Tabi netif_warn(adpt, tx_err, adpt->netdev, 1315b9b17debSTimur Tabi "tso not needed for packet with 0 data\n"); 1316b9b17debSTimur Tabi goto do_csum; 1317b9b17debSTimur Tabi } 1318b9b17debSTimur Tabi 1319b9b17debSTimur Tabi if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4) { 1320b9b17debSTimur Tabi ip_hdr(skb)->check = 0; 1321b9b17debSTimur Tabi tcp_hdr(skb)->check = 1322b9b17debSTimur Tabi ~csum_tcpudp_magic(ip_hdr(skb)->saddr, 1323b9b17debSTimur Tabi ip_hdr(skb)->daddr, 1324b9b17debSTimur Tabi 0, IPPROTO_TCP, 0); 1325b9b17debSTimur Tabi TPD_IPV4_SET(tpd, 1); 1326b9b17debSTimur Tabi } 1327b9b17debSTimur Tabi 1328b9b17debSTimur Tabi if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) { 1329b9b17debSTimur Tabi /* ipv6 tso need an extra tpd */ 1330b9b17debSTimur Tabi struct emac_tpd extra_tpd; 1331b9b17debSTimur Tabi 1332b9b17debSTimur Tabi memset(tpd, 0, sizeof(*tpd)); 1333b9b17debSTimur Tabi memset(&extra_tpd, 0, sizeof(extra_tpd)); 1334b9b17debSTimur Tabi 1335b9b17debSTimur Tabi ipv6_hdr(skb)->payload_len = 0; 1336b9b17debSTimur Tabi tcp_hdr(skb)->check = 1337b9b17debSTimur Tabi ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr, 1338b9b17debSTimur Tabi &ipv6_hdr(skb)->daddr, 1339b9b17debSTimur Tabi 0, IPPROTO_TCP, 0); 1340b9b17debSTimur Tabi TPD_PKT_LEN_SET(&extra_tpd, skb->len); 1341b9b17debSTimur Tabi TPD_LSO_SET(&extra_tpd, 1); 1342b9b17debSTimur Tabi TPD_LSOV_SET(&extra_tpd, 1); 1343b9b17debSTimur Tabi emac_tx_tpd_create(adpt, tx_q, &extra_tpd); 1344b9b17debSTimur Tabi TPD_LSOV_SET(tpd, 1); 1345b9b17debSTimur Tabi } 1346b9b17debSTimur Tabi 1347b9b17debSTimur Tabi TPD_LSO_SET(tpd, 1); 1348b9b17debSTimur Tabi TPD_TCPHDR_OFFSET_SET(tpd, skb_transport_offset(skb)); 1349b9b17debSTimur Tabi TPD_MSS_SET(tpd, skb_shinfo(skb)->gso_size); 1350b9b17debSTimur Tabi return 0; 1351b9b17debSTimur Tabi } 1352b9b17debSTimur Tabi 1353b9b17debSTimur Tabi do_csum: 1354b9b17debSTimur Tabi if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) { 1355b9b17debSTimur Tabi unsigned int css, cso; 1356b9b17debSTimur Tabi 1357b9b17debSTimur Tabi cso = skb_transport_offset(skb); 1358b9b17debSTimur Tabi if (unlikely(cso & 0x1)) { 1359b9b17debSTimur Tabi netdev_err(adpt->netdev, 1360b9b17debSTimur Tabi "error: payload offset should be even\n"); 1361b9b17debSTimur Tabi return -EINVAL; 1362b9b17debSTimur Tabi } 1363b9b17debSTimur Tabi css = cso + skb->csum_offset; 1364b9b17debSTimur Tabi 1365b9b17debSTimur Tabi TPD_PAYLOAD_OFFSET_SET(tpd, cso >> 1); 1366b9b17debSTimur Tabi TPD_CXSUM_OFFSET_SET(tpd, css >> 1); 1367b9b17debSTimur Tabi TPD_CSX_SET(tpd, 1); 1368b9b17debSTimur Tabi } 1369b9b17debSTimur Tabi 1370b9b17debSTimur Tabi return 0; 1371b9b17debSTimur Tabi } 1372b9b17debSTimur Tabi 1373b9b17debSTimur Tabi /* Fill up transmit descriptors */ 1374b9b17debSTimur Tabi static void emac_tx_fill_tpd(struct emac_adapter *adpt, 1375b9b17debSTimur Tabi struct emac_tx_queue *tx_q, struct sk_buff *skb, 1376b9b17debSTimur Tabi struct emac_tpd *tpd) 1377b9b17debSTimur Tabi { 1378b9b17debSTimur Tabi unsigned int nr_frags = skb_shinfo(skb)->nr_frags; 1379b9b17debSTimur Tabi unsigned int first = tx_q->tpd.produce_idx; 1380b9b17debSTimur Tabi unsigned int len = skb_headlen(skb); 1381b9b17debSTimur Tabi struct emac_buffer *tpbuf = NULL; 1382b9b17debSTimur Tabi unsigned int mapped_len = 0; 1383b9b17debSTimur Tabi unsigned int i; 1384b9b17debSTimur Tabi int count = 0; 1385b9b17debSTimur Tabi int ret; 1386b9b17debSTimur Tabi 1387b9b17debSTimur Tabi /* if Large Segment Offload is (in TCP Segmentation Offload struct) */ 1388b9b17debSTimur Tabi if (TPD_LSO(tpd)) { 1389b9b17debSTimur Tabi mapped_len = skb_transport_offset(skb) + tcp_hdrlen(skb); 1390b9b17debSTimur Tabi 1391b9b17debSTimur Tabi tpbuf = GET_TPD_BUFFER(tx_q, tx_q->tpd.produce_idx); 1392b9b17debSTimur Tabi tpbuf->length = mapped_len; 1393b9b17debSTimur Tabi tpbuf->dma_addr = dma_map_single(adpt->netdev->dev.parent, 1394b9b17debSTimur Tabi skb->data, tpbuf->length, 1395b9b17debSTimur Tabi DMA_TO_DEVICE); 1396b9b17debSTimur Tabi ret = dma_mapping_error(adpt->netdev->dev.parent, 1397b9b17debSTimur Tabi tpbuf->dma_addr); 1398b9b17debSTimur Tabi if (ret) 1399b9b17debSTimur Tabi goto error; 1400b9b17debSTimur Tabi 1401b9b17debSTimur Tabi TPD_BUFFER_ADDR_L_SET(tpd, lower_32_bits(tpbuf->dma_addr)); 1402b9b17debSTimur Tabi TPD_BUFFER_ADDR_H_SET(tpd, upper_32_bits(tpbuf->dma_addr)); 1403b9b17debSTimur Tabi TPD_BUF_LEN_SET(tpd, tpbuf->length); 1404b9b17debSTimur Tabi emac_tx_tpd_create(adpt, tx_q, tpd); 1405b9b17debSTimur Tabi count++; 1406b9b17debSTimur Tabi } 1407b9b17debSTimur Tabi 1408b9b17debSTimur Tabi if (mapped_len < len) { 1409b9b17debSTimur Tabi tpbuf = GET_TPD_BUFFER(tx_q, tx_q->tpd.produce_idx); 1410b9b17debSTimur Tabi tpbuf->length = len - mapped_len; 1411b9b17debSTimur Tabi tpbuf->dma_addr = dma_map_single(adpt->netdev->dev.parent, 1412b9b17debSTimur Tabi skb->data + mapped_len, 1413b9b17debSTimur Tabi tpbuf->length, DMA_TO_DEVICE); 1414b9b17debSTimur Tabi ret = dma_mapping_error(adpt->netdev->dev.parent, 1415b9b17debSTimur Tabi tpbuf->dma_addr); 1416b9b17debSTimur Tabi if (ret) 1417b9b17debSTimur Tabi goto error; 1418b9b17debSTimur Tabi 1419b9b17debSTimur Tabi TPD_BUFFER_ADDR_L_SET(tpd, lower_32_bits(tpbuf->dma_addr)); 1420b9b17debSTimur Tabi TPD_BUFFER_ADDR_H_SET(tpd, upper_32_bits(tpbuf->dma_addr)); 1421b9b17debSTimur Tabi TPD_BUF_LEN_SET(tpd, tpbuf->length); 1422b9b17debSTimur Tabi emac_tx_tpd_create(adpt, tx_q, tpd); 1423b9b17debSTimur Tabi count++; 1424b9b17debSTimur Tabi } 1425b9b17debSTimur Tabi 1426b9b17debSTimur Tabi for (i = 0; i < nr_frags; i++) { 1427b9b17debSTimur Tabi struct skb_frag_struct *frag; 1428b9b17debSTimur Tabi 1429b9b17debSTimur Tabi frag = &skb_shinfo(skb)->frags[i]; 1430b9b17debSTimur Tabi 1431b9b17debSTimur Tabi tpbuf = GET_TPD_BUFFER(tx_q, tx_q->tpd.produce_idx); 1432b9b17debSTimur Tabi tpbuf->length = frag->size; 1433b9b17debSTimur Tabi tpbuf->dma_addr = dma_map_page(adpt->netdev->dev.parent, 1434b9b17debSTimur Tabi frag->page.p, frag->page_offset, 1435b9b17debSTimur Tabi tpbuf->length, DMA_TO_DEVICE); 1436b9b17debSTimur Tabi ret = dma_mapping_error(adpt->netdev->dev.parent, 1437b9b17debSTimur Tabi tpbuf->dma_addr); 1438b9b17debSTimur Tabi if (ret) 1439b9b17debSTimur Tabi goto error; 1440b9b17debSTimur Tabi 1441b9b17debSTimur Tabi TPD_BUFFER_ADDR_L_SET(tpd, lower_32_bits(tpbuf->dma_addr)); 1442b9b17debSTimur Tabi TPD_BUFFER_ADDR_H_SET(tpd, upper_32_bits(tpbuf->dma_addr)); 1443b9b17debSTimur Tabi TPD_BUF_LEN_SET(tpd, tpbuf->length); 1444b9b17debSTimur Tabi emac_tx_tpd_create(adpt, tx_q, tpd); 1445b9b17debSTimur Tabi count++; 1446b9b17debSTimur Tabi } 1447b9b17debSTimur Tabi 1448b9b17debSTimur Tabi /* The last tpd */ 1449b9b17debSTimur Tabi wmb(); 1450b9b17debSTimur Tabi emac_tx_tpd_mark_last(adpt, tx_q); 1451b9b17debSTimur Tabi 1452b9b17debSTimur Tabi /* The last buffer info contain the skb address, 1453b9b17debSTimur Tabi * so it will be freed after unmap 1454b9b17debSTimur Tabi */ 1455b9b17debSTimur Tabi tpbuf->skb = skb; 1456b9b17debSTimur Tabi 1457b9b17debSTimur Tabi return; 1458b9b17debSTimur Tabi 1459b9b17debSTimur Tabi error: 1460b9b17debSTimur Tabi /* One of the memory mappings failed, so undo everything */ 1461b9b17debSTimur Tabi tx_q->tpd.produce_idx = first; 1462b9b17debSTimur Tabi 1463b9b17debSTimur Tabi while (count--) { 1464b9b17debSTimur Tabi tpbuf = GET_TPD_BUFFER(tx_q, first); 1465b9b17debSTimur Tabi dma_unmap_page(adpt->netdev->dev.parent, tpbuf->dma_addr, 1466b9b17debSTimur Tabi tpbuf->length, DMA_TO_DEVICE); 1467b9b17debSTimur Tabi tpbuf->dma_addr = 0; 1468b9b17debSTimur Tabi tpbuf->length = 0; 1469b9b17debSTimur Tabi 1470b9b17debSTimur Tabi if (++first == tx_q->tpd.count) 1471b9b17debSTimur Tabi first = 0; 1472b9b17debSTimur Tabi } 1473b9b17debSTimur Tabi 1474b9b17debSTimur Tabi dev_kfree_skb(skb); 1475b9b17debSTimur Tabi } 1476b9b17debSTimur Tabi 1477b9b17debSTimur Tabi /* Transmit the packet using specified transmit queue */ 1478b9b17debSTimur Tabi int emac_mac_tx_buf_send(struct emac_adapter *adpt, struct emac_tx_queue *tx_q, 1479b9b17debSTimur Tabi struct sk_buff *skb) 1480b9b17debSTimur Tabi { 1481b9b17debSTimur Tabi struct emac_tpd tpd; 1482b9b17debSTimur Tabi u32 prod_idx; 1483b9b17debSTimur Tabi 1484b9b17debSTimur Tabi memset(&tpd, 0, sizeof(tpd)); 1485b9b17debSTimur Tabi 1486b9b17debSTimur Tabi if (emac_tso_csum(adpt, tx_q, skb, &tpd) != 0) { 1487b9b17debSTimur Tabi dev_kfree_skb_any(skb); 1488b9b17debSTimur Tabi return NETDEV_TX_OK; 1489b9b17debSTimur Tabi } 1490b9b17debSTimur Tabi 1491b9b17debSTimur Tabi if (skb_vlan_tag_present(skb)) { 1492b9b17debSTimur Tabi u16 tag; 1493b9b17debSTimur Tabi 1494b9b17debSTimur Tabi EMAC_VLAN_TO_TAG(skb_vlan_tag_get(skb), tag); 1495b9b17debSTimur Tabi TPD_CVLAN_TAG_SET(&tpd, tag); 1496b9b17debSTimur Tabi TPD_INSTC_SET(&tpd, 1); 1497b9b17debSTimur Tabi } 1498b9b17debSTimur Tabi 1499b9b17debSTimur Tabi if (skb_network_offset(skb) != ETH_HLEN) 1500b9b17debSTimur Tabi TPD_TYP_SET(&tpd, 1); 1501b9b17debSTimur Tabi 1502b9b17debSTimur Tabi emac_tx_fill_tpd(adpt, tx_q, skb, &tpd); 1503b9b17debSTimur Tabi 1504b9b17debSTimur Tabi netdev_sent_queue(adpt->netdev, skb->len); 1505b9b17debSTimur Tabi 1506b9b17debSTimur Tabi /* Make sure the are enough free descriptors to hold one 1507b9b17debSTimur Tabi * maximum-sized SKB. We need one desc for each fragment, 1508b9b17debSTimur Tabi * one for the checksum (emac_tso_csum), one for TSO, and 1509b9b17debSTimur Tabi * and one for the SKB header. 1510b9b17debSTimur Tabi */ 1511b9b17debSTimur Tabi if (emac_tpd_num_free_descs(tx_q) < (MAX_SKB_FRAGS + 3)) 1512b9b17debSTimur Tabi netif_stop_queue(adpt->netdev); 1513b9b17debSTimur Tabi 1514b9b17debSTimur Tabi /* update produce idx */ 1515b9b17debSTimur Tabi prod_idx = (tx_q->tpd.produce_idx << tx_q->produce_shift) & 1516b9b17debSTimur Tabi tx_q->produce_mask; 1517b9b17debSTimur Tabi emac_reg_update32(adpt->base + tx_q->produce_reg, 1518b9b17debSTimur Tabi tx_q->produce_mask, prod_idx); 1519b9b17debSTimur Tabi 1520b9b17debSTimur Tabi return NETDEV_TX_OK; 1521b9b17debSTimur Tabi } 1522