1492caffaSMoritz Fischer // SPDX-License-Identifier: GPL-2.0 2492caffaSMoritz Fischer /* Copyright (c) 2016-2017, National Instruments Corp. 3492caffaSMoritz Fischer * 4492caffaSMoritz Fischer * Author: Moritz Fischer <mdf@kernel.org> 5492caffaSMoritz Fischer */ 6492caffaSMoritz Fischer 7492caffaSMoritz Fischer #include <linux/etherdevice.h> 8492caffaSMoritz Fischer #include <linux/module.h> 9492caffaSMoritz Fischer #include <linux/netdevice.h> 10492caffaSMoritz Fischer #include <linux/of_address.h> 11492caffaSMoritz Fischer #include <linux/of_mdio.h> 12492caffaSMoritz Fischer #include <linux/of_net.h> 13492caffaSMoritz Fischer #include <linux/of_platform.h> 14492caffaSMoritz Fischer #include <linux/of_irq.h> 15492caffaSMoritz Fischer #include <linux/skbuff.h> 16492caffaSMoritz Fischer #include <linux/phy.h> 17492caffaSMoritz Fischer #include <linux/mii.h> 18492caffaSMoritz Fischer #include <linux/nvmem-consumer.h> 19492caffaSMoritz Fischer #include <linux/ethtool.h> 20492caffaSMoritz Fischer #include <linux/iopoll.h> 21492caffaSMoritz Fischer 22492caffaSMoritz Fischer #define TX_BD_NUM 64 23492caffaSMoritz Fischer #define RX_BD_NUM 128 24492caffaSMoritz Fischer 25492caffaSMoritz Fischer /* Axi DMA Register definitions */ 26492caffaSMoritz Fischer #define XAXIDMA_TX_CR_OFFSET 0x00 /* Channel control */ 27492caffaSMoritz Fischer #define XAXIDMA_TX_SR_OFFSET 0x04 /* Status */ 28492caffaSMoritz Fischer #define XAXIDMA_TX_CDESC_OFFSET 0x08 /* Current descriptor pointer */ 29492caffaSMoritz Fischer #define XAXIDMA_TX_TDESC_OFFSET 0x10 /* Tail descriptor pointer */ 30492caffaSMoritz Fischer 31492caffaSMoritz Fischer #define XAXIDMA_RX_CR_OFFSET 0x30 /* Channel control */ 32492caffaSMoritz Fischer #define XAXIDMA_RX_SR_OFFSET 0x34 /* Status */ 33492caffaSMoritz Fischer #define XAXIDMA_RX_CDESC_OFFSET 0x38 /* Current descriptor pointer */ 34492caffaSMoritz Fischer #define XAXIDMA_RX_TDESC_OFFSET 0x40 /* Tail descriptor pointer */ 35492caffaSMoritz Fischer 36492caffaSMoritz Fischer #define XAXIDMA_CR_RUNSTOP_MASK 0x1 /* Start/stop DMA channel */ 37492caffaSMoritz Fischer #define XAXIDMA_CR_RESET_MASK 0x4 /* Reset DMA engine */ 38492caffaSMoritz Fischer 39492caffaSMoritz Fischer #define XAXIDMA_BD_CTRL_LENGTH_MASK 0x007FFFFF /* Requested len */ 40492caffaSMoritz Fischer #define XAXIDMA_BD_CTRL_TXSOF_MASK 0x08000000 /* First tx packet */ 41492caffaSMoritz Fischer #define XAXIDMA_BD_CTRL_TXEOF_MASK 0x04000000 /* Last tx packet */ 42492caffaSMoritz Fischer #define XAXIDMA_BD_CTRL_ALL_MASK 0x0C000000 /* All control bits */ 43492caffaSMoritz Fischer 44492caffaSMoritz Fischer #define XAXIDMA_DELAY_MASK 0xFF000000 /* Delay timeout counter */ 45492caffaSMoritz Fischer #define XAXIDMA_COALESCE_MASK 0x00FF0000 /* Coalesce counter */ 46492caffaSMoritz Fischer 47492caffaSMoritz Fischer #define XAXIDMA_DELAY_SHIFT 24 48492caffaSMoritz Fischer #define XAXIDMA_COALESCE_SHIFT 16 49492caffaSMoritz Fischer 50492caffaSMoritz Fischer #define XAXIDMA_IRQ_IOC_MASK 0x00001000 /* Completion intr */ 51492caffaSMoritz Fischer #define XAXIDMA_IRQ_DELAY_MASK 0x00002000 /* Delay interrupt */ 52492caffaSMoritz Fischer #define XAXIDMA_IRQ_ERROR_MASK 0x00004000 /* Error interrupt */ 53492caffaSMoritz Fischer #define XAXIDMA_IRQ_ALL_MASK 0x00007000 /* All interrupts */ 54492caffaSMoritz Fischer 55492caffaSMoritz Fischer /* Default TX/RX Threshold and waitbound values for SGDMA mode */ 56492caffaSMoritz Fischer #define XAXIDMA_DFT_TX_THRESHOLD 24 57492caffaSMoritz Fischer #define XAXIDMA_DFT_TX_WAITBOUND 254 58492caffaSMoritz Fischer #define XAXIDMA_DFT_RX_THRESHOLD 24 59492caffaSMoritz Fischer #define XAXIDMA_DFT_RX_WAITBOUND 254 60492caffaSMoritz Fischer 61492caffaSMoritz Fischer #define XAXIDMA_BD_STS_ACTUAL_LEN_MASK 0x007FFFFF /* Actual len */ 62492caffaSMoritz Fischer #define XAXIDMA_BD_STS_COMPLETE_MASK 0x80000000 /* Completed */ 63492caffaSMoritz Fischer #define XAXIDMA_BD_STS_DEC_ERR_MASK 0x40000000 /* Decode error */ 64492caffaSMoritz Fischer #define XAXIDMA_BD_STS_SLV_ERR_MASK 0x20000000 /* Slave error */ 65492caffaSMoritz Fischer #define XAXIDMA_BD_STS_INT_ERR_MASK 0x10000000 /* Internal err */ 66492caffaSMoritz Fischer #define XAXIDMA_BD_STS_ALL_ERR_MASK 0x70000000 /* All errors */ 67492caffaSMoritz Fischer #define XAXIDMA_BD_STS_RXSOF_MASK 0x08000000 /* First rx pkt */ 68492caffaSMoritz Fischer #define XAXIDMA_BD_STS_RXEOF_MASK 0x04000000 /* Last rx pkt */ 69492caffaSMoritz Fischer #define XAXIDMA_BD_STS_ALL_MASK 0xFC000000 /* All status bits */ 70492caffaSMoritz Fischer 71492caffaSMoritz Fischer #define NIXGE_REG_CTRL_OFFSET 0x4000 72492caffaSMoritz Fischer #define NIXGE_REG_INFO 0x00 73492caffaSMoritz Fischer #define NIXGE_REG_MAC_CTL 0x04 74492caffaSMoritz Fischer #define NIXGE_REG_PHY_CTL 0x08 75492caffaSMoritz Fischer #define NIXGE_REG_LED_CTL 0x0c 76492caffaSMoritz Fischer #define NIXGE_REG_MDIO_DATA 0x10 77492caffaSMoritz Fischer #define NIXGE_REG_MDIO_ADDR 0x14 78492caffaSMoritz Fischer #define NIXGE_REG_MDIO_OP 0x18 79492caffaSMoritz Fischer #define NIXGE_REG_MDIO_CTRL 0x1c 80492caffaSMoritz Fischer 81492caffaSMoritz Fischer #define NIXGE_ID_LED_CTL_EN BIT(0) 82492caffaSMoritz Fischer #define NIXGE_ID_LED_CTL_VAL BIT(1) 83492caffaSMoritz Fischer 84492caffaSMoritz Fischer #define NIXGE_MDIO_CLAUSE45 BIT(12) 85492caffaSMoritz Fischer #define NIXGE_MDIO_CLAUSE22 0 86492caffaSMoritz Fischer #define NIXGE_MDIO_OP(n) (((n) & 0x3) << 10) 87492caffaSMoritz Fischer #define NIXGE_MDIO_OP_ADDRESS 0 88492caffaSMoritz Fischer #define NIXGE_MDIO_C45_WRITE BIT(0) 89492caffaSMoritz Fischer #define NIXGE_MDIO_C45_READ (BIT(1) | BIT(0)) 90492caffaSMoritz Fischer #define NIXGE_MDIO_C22_WRITE BIT(0) 91492caffaSMoritz Fischer #define NIXGE_MDIO_C22_READ BIT(1) 92492caffaSMoritz Fischer #define NIXGE_MDIO_ADDR(n) (((n) & 0x1f) << 5) 93492caffaSMoritz Fischer #define NIXGE_MDIO_MMD(n) (((n) & 0x1f) << 0) 94492caffaSMoritz Fischer 95492caffaSMoritz Fischer #define NIXGE_REG_MAC_LSB 0x1000 96492caffaSMoritz Fischer #define NIXGE_REG_MAC_MSB 0x1004 97492caffaSMoritz Fischer 98492caffaSMoritz Fischer /* Packet size info */ 99492caffaSMoritz Fischer #define NIXGE_HDR_SIZE 14 /* Size of Ethernet header */ 100492caffaSMoritz Fischer #define NIXGE_TRL_SIZE 4 /* Size of Ethernet trailer (FCS) */ 101492caffaSMoritz Fischer #define NIXGE_MTU 1500 /* Max MTU of an Ethernet frame */ 102492caffaSMoritz Fischer #define NIXGE_JUMBO_MTU 9000 /* Max MTU of a jumbo Eth. frame */ 103492caffaSMoritz Fischer 104492caffaSMoritz Fischer #define NIXGE_MAX_FRAME_SIZE (NIXGE_MTU + NIXGE_HDR_SIZE + NIXGE_TRL_SIZE) 105492caffaSMoritz Fischer #define NIXGE_MAX_JUMBO_FRAME_SIZE \ 106492caffaSMoritz Fischer (NIXGE_JUMBO_MTU + NIXGE_HDR_SIZE + NIXGE_TRL_SIZE) 107492caffaSMoritz Fischer 108492caffaSMoritz Fischer struct nixge_hw_dma_bd { 109492caffaSMoritz Fischer u32 next; 110492caffaSMoritz Fischer u32 reserved1; 111492caffaSMoritz Fischer u32 phys; 112492caffaSMoritz Fischer u32 reserved2; 113492caffaSMoritz Fischer u32 reserved3; 114492caffaSMoritz Fischer u32 reserved4; 115492caffaSMoritz Fischer u32 cntrl; 116492caffaSMoritz Fischer u32 status; 117492caffaSMoritz Fischer u32 app0; 118492caffaSMoritz Fischer u32 app1; 119492caffaSMoritz Fischer u32 app2; 120492caffaSMoritz Fischer u32 app3; 121492caffaSMoritz Fischer u32 app4; 122492caffaSMoritz Fischer u32 sw_id_offset; 123492caffaSMoritz Fischer u32 reserved5; 124492caffaSMoritz Fischer u32 reserved6; 125492caffaSMoritz Fischer }; 126492caffaSMoritz Fischer 127492caffaSMoritz Fischer struct nixge_tx_skb { 128492caffaSMoritz Fischer struct sk_buff *skb; 129492caffaSMoritz Fischer dma_addr_t mapping; 130492caffaSMoritz Fischer size_t size; 131492caffaSMoritz Fischer bool mapped_as_page; 132492caffaSMoritz Fischer }; 133492caffaSMoritz Fischer 134492caffaSMoritz Fischer struct nixge_priv { 135492caffaSMoritz Fischer struct net_device *ndev; 136492caffaSMoritz Fischer struct napi_struct napi; 137492caffaSMoritz Fischer struct device *dev; 138492caffaSMoritz Fischer 139492caffaSMoritz Fischer /* Connection to PHY device */ 140492caffaSMoritz Fischer struct device_node *phy_node; 141492caffaSMoritz Fischer phy_interface_t phy_mode; 142492caffaSMoritz Fischer 143492caffaSMoritz Fischer int link; 144492caffaSMoritz Fischer unsigned int speed; 145492caffaSMoritz Fischer unsigned int duplex; 146492caffaSMoritz Fischer 147492caffaSMoritz Fischer /* MDIO bus data */ 148492caffaSMoritz Fischer struct mii_bus *mii_bus; /* MII bus reference */ 149492caffaSMoritz Fischer 150492caffaSMoritz Fischer /* IO registers, dma functions and IRQs */ 151492caffaSMoritz Fischer void __iomem *ctrl_regs; 152492caffaSMoritz Fischer void __iomem *dma_regs; 153492caffaSMoritz Fischer 154492caffaSMoritz Fischer struct tasklet_struct dma_err_tasklet; 155492caffaSMoritz Fischer 156492caffaSMoritz Fischer int tx_irq; 157492caffaSMoritz Fischer int rx_irq; 158492caffaSMoritz Fischer u32 last_link; 159492caffaSMoritz Fischer 160492caffaSMoritz Fischer /* Buffer descriptors */ 161492caffaSMoritz Fischer struct nixge_hw_dma_bd *tx_bd_v; 162492caffaSMoritz Fischer struct nixge_tx_skb *tx_skb; 163492caffaSMoritz Fischer dma_addr_t tx_bd_p; 164492caffaSMoritz Fischer 165492caffaSMoritz Fischer struct nixge_hw_dma_bd *rx_bd_v; 166492caffaSMoritz Fischer dma_addr_t rx_bd_p; 167492caffaSMoritz Fischer u32 tx_bd_ci; 168492caffaSMoritz Fischer u32 tx_bd_tail; 169492caffaSMoritz Fischer u32 rx_bd_ci; 170492caffaSMoritz Fischer 171492caffaSMoritz Fischer u32 coalesce_count_rx; 172492caffaSMoritz Fischer u32 coalesce_count_tx; 173492caffaSMoritz Fischer }; 174492caffaSMoritz Fischer 175492caffaSMoritz Fischer static void nixge_dma_write_reg(struct nixge_priv *priv, off_t offset, u32 val) 176492caffaSMoritz Fischer { 177492caffaSMoritz Fischer writel(val, priv->dma_regs + offset); 178492caffaSMoritz Fischer } 179492caffaSMoritz Fischer 180492caffaSMoritz Fischer static u32 nixge_dma_read_reg(const struct nixge_priv *priv, off_t offset) 181492caffaSMoritz Fischer { 182492caffaSMoritz Fischer return readl(priv->dma_regs + offset); 183492caffaSMoritz Fischer } 184492caffaSMoritz Fischer 185492caffaSMoritz Fischer static void nixge_ctrl_write_reg(struct nixge_priv *priv, off_t offset, u32 val) 186492caffaSMoritz Fischer { 187492caffaSMoritz Fischer writel(val, priv->ctrl_regs + offset); 188492caffaSMoritz Fischer } 189492caffaSMoritz Fischer 190492caffaSMoritz Fischer static u32 nixge_ctrl_read_reg(struct nixge_priv *priv, off_t offset) 191492caffaSMoritz Fischer { 192492caffaSMoritz Fischer return readl(priv->ctrl_regs + offset); 193492caffaSMoritz Fischer } 194492caffaSMoritz Fischer 195492caffaSMoritz Fischer #define nixge_ctrl_poll_timeout(priv, addr, val, cond, sleep_us, timeout_us) \ 196492caffaSMoritz Fischer readl_poll_timeout((priv)->ctrl_regs + (addr), (val), (cond), \ 197492caffaSMoritz Fischer (sleep_us), (timeout_us)) 198492caffaSMoritz Fischer 199492caffaSMoritz Fischer #define nixge_dma_poll_timeout(priv, addr, val, cond, sleep_us, timeout_us) \ 200492caffaSMoritz Fischer readl_poll_timeout((priv)->dma_regs + (addr), (val), (cond), \ 201492caffaSMoritz Fischer (sleep_us), (timeout_us)) 202492caffaSMoritz Fischer 203492caffaSMoritz Fischer static void nixge_hw_dma_bd_release(struct net_device *ndev) 204492caffaSMoritz Fischer { 205492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 206492caffaSMoritz Fischer int i; 207492caffaSMoritz Fischer 208492caffaSMoritz Fischer for (i = 0; i < RX_BD_NUM; i++) { 209492caffaSMoritz Fischer dma_unmap_single(ndev->dev.parent, priv->rx_bd_v[i].phys, 210492caffaSMoritz Fischer NIXGE_MAX_JUMBO_FRAME_SIZE, DMA_FROM_DEVICE); 211492caffaSMoritz Fischer dev_kfree_skb((struct sk_buff *) 212492caffaSMoritz Fischer (priv->rx_bd_v[i].sw_id_offset)); 213492caffaSMoritz Fischer } 214492caffaSMoritz Fischer 215492caffaSMoritz Fischer if (priv->rx_bd_v) 216492caffaSMoritz Fischer dma_free_coherent(ndev->dev.parent, 217492caffaSMoritz Fischer sizeof(*priv->rx_bd_v) * RX_BD_NUM, 218492caffaSMoritz Fischer priv->rx_bd_v, 219492caffaSMoritz Fischer priv->rx_bd_p); 220492caffaSMoritz Fischer 221492caffaSMoritz Fischer if (priv->tx_skb) 222492caffaSMoritz Fischer devm_kfree(ndev->dev.parent, priv->tx_skb); 223492caffaSMoritz Fischer 224492caffaSMoritz Fischer if (priv->tx_bd_v) 225492caffaSMoritz Fischer dma_free_coherent(ndev->dev.parent, 226492caffaSMoritz Fischer sizeof(*priv->tx_bd_v) * TX_BD_NUM, 227492caffaSMoritz Fischer priv->tx_bd_v, 228492caffaSMoritz Fischer priv->tx_bd_p); 229492caffaSMoritz Fischer } 230492caffaSMoritz Fischer 231492caffaSMoritz Fischer static int nixge_hw_dma_bd_init(struct net_device *ndev) 232492caffaSMoritz Fischer { 233492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 234492caffaSMoritz Fischer struct sk_buff *skb; 235492caffaSMoritz Fischer u32 cr; 236492caffaSMoritz Fischer int i; 237492caffaSMoritz Fischer 238492caffaSMoritz Fischer /* Reset the indexes which are used for accessing the BDs */ 239492caffaSMoritz Fischer priv->tx_bd_ci = 0; 240492caffaSMoritz Fischer priv->tx_bd_tail = 0; 241492caffaSMoritz Fischer priv->rx_bd_ci = 0; 242492caffaSMoritz Fischer 243492caffaSMoritz Fischer /* Allocate the Tx and Rx buffer descriptors. */ 244492caffaSMoritz Fischer priv->tx_bd_v = dma_zalloc_coherent(ndev->dev.parent, 245492caffaSMoritz Fischer sizeof(*priv->tx_bd_v) * TX_BD_NUM, 246492caffaSMoritz Fischer &priv->tx_bd_p, GFP_KERNEL); 247492caffaSMoritz Fischer if (!priv->tx_bd_v) 248492caffaSMoritz Fischer goto out; 249492caffaSMoritz Fischer 250492caffaSMoritz Fischer priv->tx_skb = devm_kzalloc(ndev->dev.parent, 251492caffaSMoritz Fischer sizeof(*priv->tx_skb) * 252492caffaSMoritz Fischer TX_BD_NUM, 253492caffaSMoritz Fischer GFP_KERNEL); 254492caffaSMoritz Fischer if (!priv->tx_skb) 255492caffaSMoritz Fischer goto out; 256492caffaSMoritz Fischer 257492caffaSMoritz Fischer priv->rx_bd_v = dma_zalloc_coherent(ndev->dev.parent, 258492caffaSMoritz Fischer sizeof(*priv->rx_bd_v) * RX_BD_NUM, 259492caffaSMoritz Fischer &priv->rx_bd_p, GFP_KERNEL); 260492caffaSMoritz Fischer if (!priv->rx_bd_v) 261492caffaSMoritz Fischer goto out; 262492caffaSMoritz Fischer 263492caffaSMoritz Fischer for (i = 0; i < TX_BD_NUM; i++) { 264492caffaSMoritz Fischer priv->tx_bd_v[i].next = priv->tx_bd_p + 265492caffaSMoritz Fischer sizeof(*priv->tx_bd_v) * 266492caffaSMoritz Fischer ((i + 1) % TX_BD_NUM); 267492caffaSMoritz Fischer } 268492caffaSMoritz Fischer 269492caffaSMoritz Fischer for (i = 0; i < RX_BD_NUM; i++) { 270492caffaSMoritz Fischer priv->rx_bd_v[i].next = priv->rx_bd_p + 271492caffaSMoritz Fischer sizeof(*priv->rx_bd_v) * 272492caffaSMoritz Fischer ((i + 1) % RX_BD_NUM); 273492caffaSMoritz Fischer 274492caffaSMoritz Fischer skb = netdev_alloc_skb_ip_align(ndev, 275492caffaSMoritz Fischer NIXGE_MAX_JUMBO_FRAME_SIZE); 276492caffaSMoritz Fischer if (!skb) 277492caffaSMoritz Fischer goto out; 278492caffaSMoritz Fischer 279492caffaSMoritz Fischer priv->rx_bd_v[i].sw_id_offset = (u32)skb; 280492caffaSMoritz Fischer priv->rx_bd_v[i].phys = 281492caffaSMoritz Fischer dma_map_single(ndev->dev.parent, 282492caffaSMoritz Fischer skb->data, 283492caffaSMoritz Fischer NIXGE_MAX_JUMBO_FRAME_SIZE, 284492caffaSMoritz Fischer DMA_FROM_DEVICE); 285492caffaSMoritz Fischer priv->rx_bd_v[i].cntrl = NIXGE_MAX_JUMBO_FRAME_SIZE; 286492caffaSMoritz Fischer } 287492caffaSMoritz Fischer 288492caffaSMoritz Fischer /* Start updating the Rx channel control register */ 289492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET); 290492caffaSMoritz Fischer /* Update the interrupt coalesce count */ 291492caffaSMoritz Fischer cr = ((cr & ~XAXIDMA_COALESCE_MASK) | 292492caffaSMoritz Fischer ((priv->coalesce_count_rx) << XAXIDMA_COALESCE_SHIFT)); 293492caffaSMoritz Fischer /* Update the delay timer count */ 294492caffaSMoritz Fischer cr = ((cr & ~XAXIDMA_DELAY_MASK) | 295492caffaSMoritz Fischer (XAXIDMA_DFT_RX_WAITBOUND << XAXIDMA_DELAY_SHIFT)); 296492caffaSMoritz Fischer /* Enable coalesce, delay timer and error interrupts */ 297492caffaSMoritz Fischer cr |= XAXIDMA_IRQ_ALL_MASK; 298492caffaSMoritz Fischer /* Write to the Rx channel control register */ 299492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr); 300492caffaSMoritz Fischer 301492caffaSMoritz Fischer /* Start updating the Tx channel control register */ 302492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET); 303492caffaSMoritz Fischer /* Update the interrupt coalesce count */ 304492caffaSMoritz Fischer cr = (((cr & ~XAXIDMA_COALESCE_MASK)) | 305492caffaSMoritz Fischer ((priv->coalesce_count_tx) << XAXIDMA_COALESCE_SHIFT)); 306492caffaSMoritz Fischer /* Update the delay timer count */ 307492caffaSMoritz Fischer cr = (((cr & ~XAXIDMA_DELAY_MASK)) | 308492caffaSMoritz Fischer (XAXIDMA_DFT_TX_WAITBOUND << XAXIDMA_DELAY_SHIFT)); 309492caffaSMoritz Fischer /* Enable coalesce, delay timer and error interrupts */ 310492caffaSMoritz Fischer cr |= XAXIDMA_IRQ_ALL_MASK; 311492caffaSMoritz Fischer /* Write to the Tx channel control register */ 312492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, cr); 313492caffaSMoritz Fischer 314492caffaSMoritz Fischer /* Populate the tail pointer and bring the Rx Axi DMA engine out of 315492caffaSMoritz Fischer * halted state. This will make the Rx side ready for reception. 316492caffaSMoritz Fischer */ 317492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_CDESC_OFFSET, priv->rx_bd_p); 318492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET); 319492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, 320492caffaSMoritz Fischer cr | XAXIDMA_CR_RUNSTOP_MASK); 321492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_TDESC_OFFSET, priv->rx_bd_p + 322492caffaSMoritz Fischer (sizeof(*priv->rx_bd_v) * (RX_BD_NUM - 1))); 323492caffaSMoritz Fischer 324492caffaSMoritz Fischer /* Write to the RS (Run-stop) bit in the Tx channel control register. 325492caffaSMoritz Fischer * Tx channel is now ready to run. But only after we write to the 326492caffaSMoritz Fischer * tail pointer register that the Tx channel will start transmitting. 327492caffaSMoritz Fischer */ 328492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_TX_CDESC_OFFSET, priv->tx_bd_p); 329492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET); 330492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, 331492caffaSMoritz Fischer cr | XAXIDMA_CR_RUNSTOP_MASK); 332492caffaSMoritz Fischer 333492caffaSMoritz Fischer return 0; 334492caffaSMoritz Fischer out: 335492caffaSMoritz Fischer nixge_hw_dma_bd_release(ndev); 336492caffaSMoritz Fischer return -ENOMEM; 337492caffaSMoritz Fischer } 338492caffaSMoritz Fischer 339492caffaSMoritz Fischer static void __nixge_device_reset(struct nixge_priv *priv, off_t offset) 340492caffaSMoritz Fischer { 341492caffaSMoritz Fischer u32 status; 342492caffaSMoritz Fischer int err; 343492caffaSMoritz Fischer 344492caffaSMoritz Fischer /* Reset Axi DMA. This would reset NIXGE Ethernet core as well. 345492caffaSMoritz Fischer * The reset process of Axi DMA takes a while to complete as all 346492caffaSMoritz Fischer * pending commands/transfers will be flushed or completed during 347492caffaSMoritz Fischer * this reset process. 348492caffaSMoritz Fischer */ 349492caffaSMoritz Fischer nixge_dma_write_reg(priv, offset, XAXIDMA_CR_RESET_MASK); 350492caffaSMoritz Fischer err = nixge_dma_poll_timeout(priv, offset, status, 351492caffaSMoritz Fischer !(status & XAXIDMA_CR_RESET_MASK), 10, 352492caffaSMoritz Fischer 1000); 353492caffaSMoritz Fischer if (err) 354492caffaSMoritz Fischer netdev_err(priv->ndev, "%s: DMA reset timeout!\n", __func__); 355492caffaSMoritz Fischer } 356492caffaSMoritz Fischer 357492caffaSMoritz Fischer static void nixge_device_reset(struct net_device *ndev) 358492caffaSMoritz Fischer { 359492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 360492caffaSMoritz Fischer 361492caffaSMoritz Fischer __nixge_device_reset(priv, XAXIDMA_TX_CR_OFFSET); 362492caffaSMoritz Fischer __nixge_device_reset(priv, XAXIDMA_RX_CR_OFFSET); 363492caffaSMoritz Fischer 364492caffaSMoritz Fischer if (nixge_hw_dma_bd_init(ndev)) 365492caffaSMoritz Fischer netdev_err(ndev, "%s: descriptor allocation failed\n", 366492caffaSMoritz Fischer __func__); 367492caffaSMoritz Fischer 368492caffaSMoritz Fischer netif_trans_update(ndev); 369492caffaSMoritz Fischer } 370492caffaSMoritz Fischer 371492caffaSMoritz Fischer static void nixge_handle_link_change(struct net_device *ndev) 372492caffaSMoritz Fischer { 373492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 374492caffaSMoritz Fischer struct phy_device *phydev = ndev->phydev; 375492caffaSMoritz Fischer 376492caffaSMoritz Fischer if (phydev->link != priv->link || phydev->speed != priv->speed || 377492caffaSMoritz Fischer phydev->duplex != priv->duplex) { 378492caffaSMoritz Fischer priv->link = phydev->link; 379492caffaSMoritz Fischer priv->speed = phydev->speed; 380492caffaSMoritz Fischer priv->duplex = phydev->duplex; 381492caffaSMoritz Fischer phy_print_status(phydev); 382492caffaSMoritz Fischer } 383492caffaSMoritz Fischer } 384492caffaSMoritz Fischer 385492caffaSMoritz Fischer static void nixge_tx_skb_unmap(struct nixge_priv *priv, 386492caffaSMoritz Fischer struct nixge_tx_skb *tx_skb) 387492caffaSMoritz Fischer { 388492caffaSMoritz Fischer if (tx_skb->mapping) { 389492caffaSMoritz Fischer if (tx_skb->mapped_as_page) 390492caffaSMoritz Fischer dma_unmap_page(priv->ndev->dev.parent, tx_skb->mapping, 391492caffaSMoritz Fischer tx_skb->size, DMA_TO_DEVICE); 392492caffaSMoritz Fischer else 393492caffaSMoritz Fischer dma_unmap_single(priv->ndev->dev.parent, 394492caffaSMoritz Fischer tx_skb->mapping, 395492caffaSMoritz Fischer tx_skb->size, DMA_TO_DEVICE); 396492caffaSMoritz Fischer tx_skb->mapping = 0; 397492caffaSMoritz Fischer } 398492caffaSMoritz Fischer 399492caffaSMoritz Fischer if (tx_skb->skb) { 400492caffaSMoritz Fischer dev_kfree_skb_any(tx_skb->skb); 401492caffaSMoritz Fischer tx_skb->skb = NULL; 402492caffaSMoritz Fischer } 403492caffaSMoritz Fischer } 404492caffaSMoritz Fischer 405492caffaSMoritz Fischer static void nixge_start_xmit_done(struct net_device *ndev) 406492caffaSMoritz Fischer { 407492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 408492caffaSMoritz Fischer struct nixge_hw_dma_bd *cur_p; 409492caffaSMoritz Fischer struct nixge_tx_skb *tx_skb; 410492caffaSMoritz Fischer unsigned int status = 0; 411492caffaSMoritz Fischer u32 packets = 0; 412492caffaSMoritz Fischer u32 size = 0; 413492caffaSMoritz Fischer 414492caffaSMoritz Fischer cur_p = &priv->tx_bd_v[priv->tx_bd_ci]; 415492caffaSMoritz Fischer tx_skb = &priv->tx_skb[priv->tx_bd_ci]; 416492caffaSMoritz Fischer 417492caffaSMoritz Fischer status = cur_p->status; 418492caffaSMoritz Fischer 419492caffaSMoritz Fischer while (status & XAXIDMA_BD_STS_COMPLETE_MASK) { 420492caffaSMoritz Fischer nixge_tx_skb_unmap(priv, tx_skb); 421492caffaSMoritz Fischer cur_p->status = 0; 422492caffaSMoritz Fischer 423492caffaSMoritz Fischer size += status & XAXIDMA_BD_STS_ACTUAL_LEN_MASK; 424492caffaSMoritz Fischer packets++; 425492caffaSMoritz Fischer 426492caffaSMoritz Fischer ++priv->tx_bd_ci; 427492caffaSMoritz Fischer priv->tx_bd_ci %= TX_BD_NUM; 428492caffaSMoritz Fischer cur_p = &priv->tx_bd_v[priv->tx_bd_ci]; 429492caffaSMoritz Fischer tx_skb = &priv->tx_skb[priv->tx_bd_ci]; 430492caffaSMoritz Fischer status = cur_p->status; 431492caffaSMoritz Fischer } 432492caffaSMoritz Fischer 433492caffaSMoritz Fischer ndev->stats.tx_packets += packets; 434492caffaSMoritz Fischer ndev->stats.tx_bytes += size; 435492caffaSMoritz Fischer 436492caffaSMoritz Fischer if (packets) 437492caffaSMoritz Fischer netif_wake_queue(ndev); 438492caffaSMoritz Fischer } 439492caffaSMoritz Fischer 440492caffaSMoritz Fischer static int nixge_check_tx_bd_space(struct nixge_priv *priv, 441492caffaSMoritz Fischer int num_frag) 442492caffaSMoritz Fischer { 443492caffaSMoritz Fischer struct nixge_hw_dma_bd *cur_p; 444492caffaSMoritz Fischer 445492caffaSMoritz Fischer cur_p = &priv->tx_bd_v[(priv->tx_bd_tail + num_frag) % TX_BD_NUM]; 446492caffaSMoritz Fischer if (cur_p->status & XAXIDMA_BD_STS_ALL_MASK) 447492caffaSMoritz Fischer return NETDEV_TX_BUSY; 448492caffaSMoritz Fischer return 0; 449492caffaSMoritz Fischer } 450492caffaSMoritz Fischer 451492caffaSMoritz Fischer static int nixge_start_xmit(struct sk_buff *skb, struct net_device *ndev) 452492caffaSMoritz Fischer { 453492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 454492caffaSMoritz Fischer struct nixge_hw_dma_bd *cur_p; 455492caffaSMoritz Fischer struct nixge_tx_skb *tx_skb; 456492caffaSMoritz Fischer dma_addr_t tail_p; 457492caffaSMoritz Fischer skb_frag_t *frag; 458492caffaSMoritz Fischer u32 num_frag; 459492caffaSMoritz Fischer u32 ii; 460492caffaSMoritz Fischer 461492caffaSMoritz Fischer num_frag = skb_shinfo(skb)->nr_frags; 462492caffaSMoritz Fischer cur_p = &priv->tx_bd_v[priv->tx_bd_tail]; 463492caffaSMoritz Fischer tx_skb = &priv->tx_skb[priv->tx_bd_tail]; 464492caffaSMoritz Fischer 465492caffaSMoritz Fischer if (nixge_check_tx_bd_space(priv, num_frag)) { 466492caffaSMoritz Fischer if (!netif_queue_stopped(ndev)) 467492caffaSMoritz Fischer netif_stop_queue(ndev); 468492caffaSMoritz Fischer return NETDEV_TX_OK; 469492caffaSMoritz Fischer } 470492caffaSMoritz Fischer 471492caffaSMoritz Fischer cur_p->phys = dma_map_single(ndev->dev.parent, skb->data, 472492caffaSMoritz Fischer skb_headlen(skb), DMA_TO_DEVICE); 473492caffaSMoritz Fischer if (dma_mapping_error(ndev->dev.parent, cur_p->phys)) 474492caffaSMoritz Fischer goto drop; 475492caffaSMoritz Fischer 476492caffaSMoritz Fischer cur_p->cntrl = skb_headlen(skb) | XAXIDMA_BD_CTRL_TXSOF_MASK; 477492caffaSMoritz Fischer 478492caffaSMoritz Fischer tx_skb->skb = NULL; 479492caffaSMoritz Fischer tx_skb->mapping = cur_p->phys; 480492caffaSMoritz Fischer tx_skb->size = skb_headlen(skb); 481492caffaSMoritz Fischer tx_skb->mapped_as_page = false; 482492caffaSMoritz Fischer 483492caffaSMoritz Fischer for (ii = 0; ii < num_frag; ii++) { 484492caffaSMoritz Fischer ++priv->tx_bd_tail; 485492caffaSMoritz Fischer priv->tx_bd_tail %= TX_BD_NUM; 486492caffaSMoritz Fischer cur_p = &priv->tx_bd_v[priv->tx_bd_tail]; 487492caffaSMoritz Fischer tx_skb = &priv->tx_skb[priv->tx_bd_tail]; 488492caffaSMoritz Fischer frag = &skb_shinfo(skb)->frags[ii]; 489492caffaSMoritz Fischer 490492caffaSMoritz Fischer cur_p->phys = skb_frag_dma_map(ndev->dev.parent, frag, 0, 491492caffaSMoritz Fischer skb_frag_size(frag), 492492caffaSMoritz Fischer DMA_TO_DEVICE); 493492caffaSMoritz Fischer if (dma_mapping_error(ndev->dev.parent, cur_p->phys)) 494492caffaSMoritz Fischer goto frag_err; 495492caffaSMoritz Fischer 496492caffaSMoritz Fischer cur_p->cntrl = skb_frag_size(frag); 497492caffaSMoritz Fischer 498492caffaSMoritz Fischer tx_skb->skb = NULL; 499492caffaSMoritz Fischer tx_skb->mapping = cur_p->phys; 500492caffaSMoritz Fischer tx_skb->size = skb_frag_size(frag); 501492caffaSMoritz Fischer tx_skb->mapped_as_page = true; 502492caffaSMoritz Fischer } 503492caffaSMoritz Fischer 504492caffaSMoritz Fischer /* last buffer of the frame */ 505492caffaSMoritz Fischer tx_skb->skb = skb; 506492caffaSMoritz Fischer 507492caffaSMoritz Fischer cur_p->cntrl |= XAXIDMA_BD_CTRL_TXEOF_MASK; 508492caffaSMoritz Fischer cur_p->app4 = (unsigned long)skb; 509492caffaSMoritz Fischer 510492caffaSMoritz Fischer tail_p = priv->tx_bd_p + sizeof(*priv->tx_bd_v) * priv->tx_bd_tail; 511492caffaSMoritz Fischer /* Start the transfer */ 512492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_TX_TDESC_OFFSET, tail_p); 513492caffaSMoritz Fischer ++priv->tx_bd_tail; 514492caffaSMoritz Fischer priv->tx_bd_tail %= TX_BD_NUM; 515492caffaSMoritz Fischer 516492caffaSMoritz Fischer return NETDEV_TX_OK; 517492caffaSMoritz Fischer frag_err: 518492caffaSMoritz Fischer for (; ii > 0; ii--) { 519492caffaSMoritz Fischer if (priv->tx_bd_tail) 520492caffaSMoritz Fischer priv->tx_bd_tail--; 521492caffaSMoritz Fischer else 522492caffaSMoritz Fischer priv->tx_bd_tail = TX_BD_NUM - 1; 523492caffaSMoritz Fischer 524492caffaSMoritz Fischer tx_skb = &priv->tx_skb[priv->tx_bd_tail]; 525492caffaSMoritz Fischer nixge_tx_skb_unmap(priv, tx_skb); 526492caffaSMoritz Fischer 527492caffaSMoritz Fischer cur_p = &priv->tx_bd_v[priv->tx_bd_tail]; 528492caffaSMoritz Fischer cur_p->status = 0; 529492caffaSMoritz Fischer } 530492caffaSMoritz Fischer dma_unmap_single(priv->ndev->dev.parent, 531492caffaSMoritz Fischer tx_skb->mapping, 532492caffaSMoritz Fischer tx_skb->size, DMA_TO_DEVICE); 533492caffaSMoritz Fischer drop: 534492caffaSMoritz Fischer ndev->stats.tx_dropped++; 535492caffaSMoritz Fischer return NETDEV_TX_OK; 536492caffaSMoritz Fischer } 537492caffaSMoritz Fischer 538492caffaSMoritz Fischer static int nixge_recv(struct net_device *ndev, int budget) 539492caffaSMoritz Fischer { 540492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 541492caffaSMoritz Fischer struct sk_buff *skb, *new_skb; 542492caffaSMoritz Fischer struct nixge_hw_dma_bd *cur_p; 543492caffaSMoritz Fischer dma_addr_t tail_p = 0; 544492caffaSMoritz Fischer u32 packets = 0; 545492caffaSMoritz Fischer u32 length = 0; 546492caffaSMoritz Fischer u32 size = 0; 547492caffaSMoritz Fischer 548492caffaSMoritz Fischer cur_p = &priv->rx_bd_v[priv->rx_bd_ci]; 549492caffaSMoritz Fischer 550492caffaSMoritz Fischer while ((cur_p->status & XAXIDMA_BD_STS_COMPLETE_MASK && 551492caffaSMoritz Fischer budget > packets)) { 552492caffaSMoritz Fischer tail_p = priv->rx_bd_p + sizeof(*priv->rx_bd_v) * 553492caffaSMoritz Fischer priv->rx_bd_ci; 554492caffaSMoritz Fischer 555492caffaSMoritz Fischer skb = (struct sk_buff *)(cur_p->sw_id_offset); 556492caffaSMoritz Fischer 557492caffaSMoritz Fischer length = cur_p->status & XAXIDMA_BD_STS_ACTUAL_LEN_MASK; 558492caffaSMoritz Fischer if (length > NIXGE_MAX_JUMBO_FRAME_SIZE) 559492caffaSMoritz Fischer length = NIXGE_MAX_JUMBO_FRAME_SIZE; 560492caffaSMoritz Fischer 561492caffaSMoritz Fischer dma_unmap_single(ndev->dev.parent, cur_p->phys, 562492caffaSMoritz Fischer NIXGE_MAX_JUMBO_FRAME_SIZE, 563492caffaSMoritz Fischer DMA_FROM_DEVICE); 564492caffaSMoritz Fischer 565492caffaSMoritz Fischer skb_put(skb, length); 566492caffaSMoritz Fischer 567492caffaSMoritz Fischer skb->protocol = eth_type_trans(skb, ndev); 568492caffaSMoritz Fischer skb_checksum_none_assert(skb); 569492caffaSMoritz Fischer 570492caffaSMoritz Fischer /* For now mark them as CHECKSUM_NONE since 571492caffaSMoritz Fischer * we don't have offload capabilities 572492caffaSMoritz Fischer */ 573492caffaSMoritz Fischer skb->ip_summed = CHECKSUM_NONE; 574492caffaSMoritz Fischer 575492caffaSMoritz Fischer napi_gro_receive(&priv->napi, skb); 576492caffaSMoritz Fischer 577492caffaSMoritz Fischer size += length; 578492caffaSMoritz Fischer packets++; 579492caffaSMoritz Fischer 580492caffaSMoritz Fischer new_skb = netdev_alloc_skb_ip_align(ndev, 581492caffaSMoritz Fischer NIXGE_MAX_JUMBO_FRAME_SIZE); 582492caffaSMoritz Fischer if (!new_skb) 583492caffaSMoritz Fischer return packets; 584492caffaSMoritz Fischer 585492caffaSMoritz Fischer cur_p->phys = dma_map_single(ndev->dev.parent, new_skb->data, 586492caffaSMoritz Fischer NIXGE_MAX_JUMBO_FRAME_SIZE, 587492caffaSMoritz Fischer DMA_FROM_DEVICE); 588492caffaSMoritz Fischer if (dma_mapping_error(ndev->dev.parent, cur_p->phys)) { 589492caffaSMoritz Fischer /* FIXME: bail out and clean up */ 590492caffaSMoritz Fischer netdev_err(ndev, "Failed to map ...\n"); 591492caffaSMoritz Fischer } 592492caffaSMoritz Fischer cur_p->cntrl = NIXGE_MAX_JUMBO_FRAME_SIZE; 593492caffaSMoritz Fischer cur_p->status = 0; 594492caffaSMoritz Fischer cur_p->sw_id_offset = (u32)new_skb; 595492caffaSMoritz Fischer 596492caffaSMoritz Fischer ++priv->rx_bd_ci; 597492caffaSMoritz Fischer priv->rx_bd_ci %= RX_BD_NUM; 598492caffaSMoritz Fischer cur_p = &priv->rx_bd_v[priv->rx_bd_ci]; 599492caffaSMoritz Fischer } 600492caffaSMoritz Fischer 601492caffaSMoritz Fischer ndev->stats.rx_packets += packets; 602492caffaSMoritz Fischer ndev->stats.rx_bytes += size; 603492caffaSMoritz Fischer 604492caffaSMoritz Fischer if (tail_p) 605492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_TDESC_OFFSET, tail_p); 606492caffaSMoritz Fischer 607492caffaSMoritz Fischer return packets; 608492caffaSMoritz Fischer } 609492caffaSMoritz Fischer 610492caffaSMoritz Fischer static int nixge_poll(struct napi_struct *napi, int budget) 611492caffaSMoritz Fischer { 612492caffaSMoritz Fischer struct nixge_priv *priv = container_of(napi, struct nixge_priv, napi); 613492caffaSMoritz Fischer int work_done; 614492caffaSMoritz Fischer u32 status, cr; 615492caffaSMoritz Fischer 616492caffaSMoritz Fischer work_done = 0; 617492caffaSMoritz Fischer 618492caffaSMoritz Fischer work_done = nixge_recv(priv->ndev, budget); 619492caffaSMoritz Fischer if (work_done < budget) { 620492caffaSMoritz Fischer napi_complete_done(napi, work_done); 621492caffaSMoritz Fischer status = nixge_dma_read_reg(priv, XAXIDMA_RX_SR_OFFSET); 622492caffaSMoritz Fischer 623492caffaSMoritz Fischer if (status & (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK)) { 624492caffaSMoritz Fischer /* If there's more, reschedule, but clear */ 625492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_SR_OFFSET, status); 626492caffaSMoritz Fischer napi_reschedule(napi); 627492caffaSMoritz Fischer } else { 628492caffaSMoritz Fischer /* if not, turn on RX IRQs again ... */ 629492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET); 630492caffaSMoritz Fischer cr |= (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK); 631492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr); 632492caffaSMoritz Fischer } 633492caffaSMoritz Fischer } 634492caffaSMoritz Fischer 635492caffaSMoritz Fischer return work_done; 636492caffaSMoritz Fischer } 637492caffaSMoritz Fischer 638492caffaSMoritz Fischer static irqreturn_t nixge_tx_irq(int irq, void *_ndev) 639492caffaSMoritz Fischer { 640492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(_ndev); 641492caffaSMoritz Fischer struct net_device *ndev = _ndev; 642492caffaSMoritz Fischer unsigned int status; 643492caffaSMoritz Fischer u32 cr; 644492caffaSMoritz Fischer 645492caffaSMoritz Fischer status = nixge_dma_read_reg(priv, XAXIDMA_TX_SR_OFFSET); 646492caffaSMoritz Fischer if (status & (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK)) { 647492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_TX_SR_OFFSET, status); 648492caffaSMoritz Fischer nixge_start_xmit_done(priv->ndev); 649492caffaSMoritz Fischer goto out; 650492caffaSMoritz Fischer } 651492caffaSMoritz Fischer if (!(status & XAXIDMA_IRQ_ALL_MASK)) { 652492caffaSMoritz Fischer netdev_err(ndev, "No interrupts asserted in Tx path\n"); 653492caffaSMoritz Fischer return IRQ_NONE; 654492caffaSMoritz Fischer } 655492caffaSMoritz Fischer if (status & XAXIDMA_IRQ_ERROR_MASK) { 656492caffaSMoritz Fischer netdev_err(ndev, "DMA Tx error 0x%x\n", status); 657492caffaSMoritz Fischer netdev_err(ndev, "Current BD is at: 0x%x\n", 658492caffaSMoritz Fischer (priv->tx_bd_v[priv->tx_bd_ci]).phys); 659492caffaSMoritz Fischer 660492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET); 661492caffaSMoritz Fischer /* Disable coalesce, delay timer and error interrupts */ 662492caffaSMoritz Fischer cr &= (~XAXIDMA_IRQ_ALL_MASK); 663492caffaSMoritz Fischer /* Write to the Tx channel control register */ 664492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, cr); 665492caffaSMoritz Fischer 666492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET); 667492caffaSMoritz Fischer /* Disable coalesce, delay timer and error interrupts */ 668492caffaSMoritz Fischer cr &= (~XAXIDMA_IRQ_ALL_MASK); 669492caffaSMoritz Fischer /* Write to the Rx channel control register */ 670492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr); 671492caffaSMoritz Fischer 672492caffaSMoritz Fischer tasklet_schedule(&priv->dma_err_tasklet); 673492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_TX_SR_OFFSET, status); 674492caffaSMoritz Fischer } 675492caffaSMoritz Fischer out: 676492caffaSMoritz Fischer return IRQ_HANDLED; 677492caffaSMoritz Fischer } 678492caffaSMoritz Fischer 679492caffaSMoritz Fischer static irqreturn_t nixge_rx_irq(int irq, void *_ndev) 680492caffaSMoritz Fischer { 681492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(_ndev); 682492caffaSMoritz Fischer struct net_device *ndev = _ndev; 683492caffaSMoritz Fischer unsigned int status; 684492caffaSMoritz Fischer u32 cr; 685492caffaSMoritz Fischer 686492caffaSMoritz Fischer status = nixge_dma_read_reg(priv, XAXIDMA_RX_SR_OFFSET); 687492caffaSMoritz Fischer if (status & (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK)) { 688492caffaSMoritz Fischer /* Turn of IRQs because NAPI */ 689492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_SR_OFFSET, status); 690492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET); 691492caffaSMoritz Fischer cr &= ~(XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK); 692492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr); 693492caffaSMoritz Fischer 694492caffaSMoritz Fischer if (napi_schedule_prep(&priv->napi)) 695492caffaSMoritz Fischer __napi_schedule(&priv->napi); 696492caffaSMoritz Fischer goto out; 697492caffaSMoritz Fischer } 698492caffaSMoritz Fischer if (!(status & XAXIDMA_IRQ_ALL_MASK)) { 699492caffaSMoritz Fischer netdev_err(ndev, "No interrupts asserted in Rx path\n"); 700492caffaSMoritz Fischer return IRQ_NONE; 701492caffaSMoritz Fischer } 702492caffaSMoritz Fischer if (status & XAXIDMA_IRQ_ERROR_MASK) { 703492caffaSMoritz Fischer netdev_err(ndev, "DMA Rx error 0x%x\n", status); 704492caffaSMoritz Fischer netdev_err(ndev, "Current BD is at: 0x%x\n", 705492caffaSMoritz Fischer (priv->rx_bd_v[priv->rx_bd_ci]).phys); 706492caffaSMoritz Fischer 707492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET); 708492caffaSMoritz Fischer /* Disable coalesce, delay timer and error interrupts */ 709492caffaSMoritz Fischer cr &= (~XAXIDMA_IRQ_ALL_MASK); 710492caffaSMoritz Fischer /* Finally write to the Tx channel control register */ 711492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, cr); 712492caffaSMoritz Fischer 713492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET); 714492caffaSMoritz Fischer /* Disable coalesce, delay timer and error interrupts */ 715492caffaSMoritz Fischer cr &= (~XAXIDMA_IRQ_ALL_MASK); 716492caffaSMoritz Fischer /* write to the Rx channel control register */ 717492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr); 718492caffaSMoritz Fischer 719492caffaSMoritz Fischer tasklet_schedule(&priv->dma_err_tasklet); 720492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_SR_OFFSET, status); 721492caffaSMoritz Fischer } 722492caffaSMoritz Fischer out: 723492caffaSMoritz Fischer return IRQ_HANDLED; 724492caffaSMoritz Fischer } 725492caffaSMoritz Fischer 726492caffaSMoritz Fischer static void nixge_dma_err_handler(unsigned long data) 727492caffaSMoritz Fischer { 728492caffaSMoritz Fischer struct nixge_priv *lp = (struct nixge_priv *)data; 729492caffaSMoritz Fischer struct nixge_hw_dma_bd *cur_p; 730492caffaSMoritz Fischer struct nixge_tx_skb *tx_skb; 731492caffaSMoritz Fischer u32 cr, i; 732492caffaSMoritz Fischer 733492caffaSMoritz Fischer __nixge_device_reset(lp, XAXIDMA_TX_CR_OFFSET); 734492caffaSMoritz Fischer __nixge_device_reset(lp, XAXIDMA_RX_CR_OFFSET); 735492caffaSMoritz Fischer 736492caffaSMoritz Fischer for (i = 0; i < TX_BD_NUM; i++) { 737492caffaSMoritz Fischer cur_p = &lp->tx_bd_v[i]; 738492caffaSMoritz Fischer tx_skb = &lp->tx_skb[i]; 739492caffaSMoritz Fischer nixge_tx_skb_unmap(lp, tx_skb); 740492caffaSMoritz Fischer 741492caffaSMoritz Fischer cur_p->phys = 0; 742492caffaSMoritz Fischer cur_p->cntrl = 0; 743492caffaSMoritz Fischer cur_p->status = 0; 744492caffaSMoritz Fischer cur_p->app0 = 0; 745492caffaSMoritz Fischer cur_p->app1 = 0; 746492caffaSMoritz Fischer cur_p->app2 = 0; 747492caffaSMoritz Fischer cur_p->app3 = 0; 748492caffaSMoritz Fischer cur_p->app4 = 0; 749492caffaSMoritz Fischer cur_p->sw_id_offset = 0; 750492caffaSMoritz Fischer } 751492caffaSMoritz Fischer 752492caffaSMoritz Fischer for (i = 0; i < RX_BD_NUM; i++) { 753492caffaSMoritz Fischer cur_p = &lp->rx_bd_v[i]; 754492caffaSMoritz Fischer cur_p->status = 0; 755492caffaSMoritz Fischer cur_p->app0 = 0; 756492caffaSMoritz Fischer cur_p->app1 = 0; 757492caffaSMoritz Fischer cur_p->app2 = 0; 758492caffaSMoritz Fischer cur_p->app3 = 0; 759492caffaSMoritz Fischer cur_p->app4 = 0; 760492caffaSMoritz Fischer } 761492caffaSMoritz Fischer 762492caffaSMoritz Fischer lp->tx_bd_ci = 0; 763492caffaSMoritz Fischer lp->tx_bd_tail = 0; 764492caffaSMoritz Fischer lp->rx_bd_ci = 0; 765492caffaSMoritz Fischer 766492caffaSMoritz Fischer /* Start updating the Rx channel control register */ 767492caffaSMoritz Fischer cr = nixge_dma_read_reg(lp, XAXIDMA_RX_CR_OFFSET); 768492caffaSMoritz Fischer /* Update the interrupt coalesce count */ 769492caffaSMoritz Fischer cr = ((cr & ~XAXIDMA_COALESCE_MASK) | 770492caffaSMoritz Fischer (XAXIDMA_DFT_RX_THRESHOLD << XAXIDMA_COALESCE_SHIFT)); 771492caffaSMoritz Fischer /* Update the delay timer count */ 772492caffaSMoritz Fischer cr = ((cr & ~XAXIDMA_DELAY_MASK) | 773492caffaSMoritz Fischer (XAXIDMA_DFT_RX_WAITBOUND << XAXIDMA_DELAY_SHIFT)); 774492caffaSMoritz Fischer /* Enable coalesce, delay timer and error interrupts */ 775492caffaSMoritz Fischer cr |= XAXIDMA_IRQ_ALL_MASK; 776492caffaSMoritz Fischer /* Finally write to the Rx channel control register */ 777492caffaSMoritz Fischer nixge_dma_write_reg(lp, XAXIDMA_RX_CR_OFFSET, cr); 778492caffaSMoritz Fischer 779492caffaSMoritz Fischer /* Start updating the Tx channel control register */ 780492caffaSMoritz Fischer cr = nixge_dma_read_reg(lp, XAXIDMA_TX_CR_OFFSET); 781492caffaSMoritz Fischer /* Update the interrupt coalesce count */ 782492caffaSMoritz Fischer cr = (((cr & ~XAXIDMA_COALESCE_MASK)) | 783492caffaSMoritz Fischer (XAXIDMA_DFT_TX_THRESHOLD << XAXIDMA_COALESCE_SHIFT)); 784492caffaSMoritz Fischer /* Update the delay timer count */ 785492caffaSMoritz Fischer cr = (((cr & ~XAXIDMA_DELAY_MASK)) | 786492caffaSMoritz Fischer (XAXIDMA_DFT_TX_WAITBOUND << XAXIDMA_DELAY_SHIFT)); 787492caffaSMoritz Fischer /* Enable coalesce, delay timer and error interrupts */ 788492caffaSMoritz Fischer cr |= XAXIDMA_IRQ_ALL_MASK; 789492caffaSMoritz Fischer /* Finally write to the Tx channel control register */ 790492caffaSMoritz Fischer nixge_dma_write_reg(lp, XAXIDMA_TX_CR_OFFSET, cr); 791492caffaSMoritz Fischer 792492caffaSMoritz Fischer /* Populate the tail pointer and bring the Rx Axi DMA engine out of 793492caffaSMoritz Fischer * halted state. This will make the Rx side ready for reception. 794492caffaSMoritz Fischer */ 795492caffaSMoritz Fischer nixge_dma_write_reg(lp, XAXIDMA_RX_CDESC_OFFSET, lp->rx_bd_p); 796492caffaSMoritz Fischer cr = nixge_dma_read_reg(lp, XAXIDMA_RX_CR_OFFSET); 797492caffaSMoritz Fischer nixge_dma_write_reg(lp, XAXIDMA_RX_CR_OFFSET, 798492caffaSMoritz Fischer cr | XAXIDMA_CR_RUNSTOP_MASK); 799492caffaSMoritz Fischer nixge_dma_write_reg(lp, XAXIDMA_RX_TDESC_OFFSET, lp->rx_bd_p + 800492caffaSMoritz Fischer (sizeof(*lp->rx_bd_v) * (RX_BD_NUM - 1))); 801492caffaSMoritz Fischer 802492caffaSMoritz Fischer /* Write to the RS (Run-stop) bit in the Tx channel control register. 803492caffaSMoritz Fischer * Tx channel is now ready to run. But only after we write to the 804492caffaSMoritz Fischer * tail pointer register that the Tx channel will start transmitting 805492caffaSMoritz Fischer */ 806492caffaSMoritz Fischer nixge_dma_write_reg(lp, XAXIDMA_TX_CDESC_OFFSET, lp->tx_bd_p); 807492caffaSMoritz Fischer cr = nixge_dma_read_reg(lp, XAXIDMA_TX_CR_OFFSET); 808492caffaSMoritz Fischer nixge_dma_write_reg(lp, XAXIDMA_TX_CR_OFFSET, 809492caffaSMoritz Fischer cr | XAXIDMA_CR_RUNSTOP_MASK); 810492caffaSMoritz Fischer } 811492caffaSMoritz Fischer 812492caffaSMoritz Fischer static int nixge_open(struct net_device *ndev) 813492caffaSMoritz Fischer { 814492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 815492caffaSMoritz Fischer struct phy_device *phy; 816492caffaSMoritz Fischer int ret; 817492caffaSMoritz Fischer 818492caffaSMoritz Fischer nixge_device_reset(ndev); 819492caffaSMoritz Fischer 820492caffaSMoritz Fischer phy = of_phy_connect(ndev, priv->phy_node, 821492caffaSMoritz Fischer &nixge_handle_link_change, 0, priv->phy_mode); 822492caffaSMoritz Fischer if (!phy) 823492caffaSMoritz Fischer return -ENODEV; 824492caffaSMoritz Fischer 825492caffaSMoritz Fischer phy_start(phy); 826492caffaSMoritz Fischer 827492caffaSMoritz Fischer /* Enable tasklets for Axi DMA error handling */ 828492caffaSMoritz Fischer tasklet_init(&priv->dma_err_tasklet, nixge_dma_err_handler, 829492caffaSMoritz Fischer (unsigned long)priv); 830492caffaSMoritz Fischer 831492caffaSMoritz Fischer napi_enable(&priv->napi); 832492caffaSMoritz Fischer 833492caffaSMoritz Fischer /* Enable interrupts for Axi DMA Tx */ 834492caffaSMoritz Fischer ret = request_irq(priv->tx_irq, nixge_tx_irq, 0, ndev->name, ndev); 835492caffaSMoritz Fischer if (ret) 836492caffaSMoritz Fischer goto err_tx_irq; 837492caffaSMoritz Fischer /* Enable interrupts for Axi DMA Rx */ 838492caffaSMoritz Fischer ret = request_irq(priv->rx_irq, nixge_rx_irq, 0, ndev->name, ndev); 839492caffaSMoritz Fischer if (ret) 840492caffaSMoritz Fischer goto err_rx_irq; 841492caffaSMoritz Fischer 842492caffaSMoritz Fischer netif_start_queue(ndev); 843492caffaSMoritz Fischer 844492caffaSMoritz Fischer return 0; 845492caffaSMoritz Fischer 846492caffaSMoritz Fischer err_rx_irq: 847492caffaSMoritz Fischer free_irq(priv->tx_irq, ndev); 848492caffaSMoritz Fischer err_tx_irq: 849492caffaSMoritz Fischer phy_stop(phy); 850492caffaSMoritz Fischer phy_disconnect(phy); 851492caffaSMoritz Fischer tasklet_kill(&priv->dma_err_tasklet); 852492caffaSMoritz Fischer netdev_err(ndev, "request_irq() failed\n"); 853492caffaSMoritz Fischer return ret; 854492caffaSMoritz Fischer } 855492caffaSMoritz Fischer 856492caffaSMoritz Fischer static int nixge_stop(struct net_device *ndev) 857492caffaSMoritz Fischer { 858492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 859492caffaSMoritz Fischer u32 cr; 860492caffaSMoritz Fischer 861492caffaSMoritz Fischer netif_stop_queue(ndev); 862492caffaSMoritz Fischer napi_disable(&priv->napi); 863492caffaSMoritz Fischer 864492caffaSMoritz Fischer if (ndev->phydev) { 865492caffaSMoritz Fischer phy_stop(ndev->phydev); 866492caffaSMoritz Fischer phy_disconnect(ndev->phydev); 867492caffaSMoritz Fischer } 868492caffaSMoritz Fischer 869492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET); 870492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, 871492caffaSMoritz Fischer cr & (~XAXIDMA_CR_RUNSTOP_MASK)); 872492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET); 873492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, 874492caffaSMoritz Fischer cr & (~XAXIDMA_CR_RUNSTOP_MASK)); 875492caffaSMoritz Fischer 876492caffaSMoritz Fischer tasklet_kill(&priv->dma_err_tasklet); 877492caffaSMoritz Fischer 878492caffaSMoritz Fischer free_irq(priv->tx_irq, ndev); 879492caffaSMoritz Fischer free_irq(priv->rx_irq, ndev); 880492caffaSMoritz Fischer 881492caffaSMoritz Fischer nixge_hw_dma_bd_release(ndev); 882492caffaSMoritz Fischer 883492caffaSMoritz Fischer return 0; 884492caffaSMoritz Fischer } 885492caffaSMoritz Fischer 886492caffaSMoritz Fischer static int nixge_change_mtu(struct net_device *ndev, int new_mtu) 887492caffaSMoritz Fischer { 888492caffaSMoritz Fischer if (netif_running(ndev)) 889492caffaSMoritz Fischer return -EBUSY; 890492caffaSMoritz Fischer 891492caffaSMoritz Fischer if ((new_mtu + NIXGE_HDR_SIZE + NIXGE_TRL_SIZE) > 892492caffaSMoritz Fischer NIXGE_MAX_JUMBO_FRAME_SIZE) 893492caffaSMoritz Fischer return -EINVAL; 894492caffaSMoritz Fischer 895492caffaSMoritz Fischer ndev->mtu = new_mtu; 896492caffaSMoritz Fischer 897492caffaSMoritz Fischer return 0; 898492caffaSMoritz Fischer } 899492caffaSMoritz Fischer 900492caffaSMoritz Fischer static s32 __nixge_hw_set_mac_address(struct net_device *ndev) 901492caffaSMoritz Fischer { 902492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 903492caffaSMoritz Fischer 904492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MAC_LSB, 905492caffaSMoritz Fischer (ndev->dev_addr[2]) << 24 | 906492caffaSMoritz Fischer (ndev->dev_addr[3] << 16) | 907492caffaSMoritz Fischer (ndev->dev_addr[4] << 8) | 908492caffaSMoritz Fischer (ndev->dev_addr[5] << 0)); 909492caffaSMoritz Fischer 910492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MAC_MSB, 911492caffaSMoritz Fischer (ndev->dev_addr[1] | (ndev->dev_addr[0] << 8))); 912492caffaSMoritz Fischer 913492caffaSMoritz Fischer return 0; 914492caffaSMoritz Fischer } 915492caffaSMoritz Fischer 916492caffaSMoritz Fischer static int nixge_net_set_mac_address(struct net_device *ndev, void *p) 917492caffaSMoritz Fischer { 918492caffaSMoritz Fischer int err; 919492caffaSMoritz Fischer 920492caffaSMoritz Fischer err = eth_mac_addr(ndev, p); 921492caffaSMoritz Fischer if (!err) 922492caffaSMoritz Fischer __nixge_hw_set_mac_address(ndev); 923492caffaSMoritz Fischer 924492caffaSMoritz Fischer return err; 925492caffaSMoritz Fischer } 926492caffaSMoritz Fischer 927492caffaSMoritz Fischer static const struct net_device_ops nixge_netdev_ops = { 928492caffaSMoritz Fischer .ndo_open = nixge_open, 929492caffaSMoritz Fischer .ndo_stop = nixge_stop, 930492caffaSMoritz Fischer .ndo_start_xmit = nixge_start_xmit, 931492caffaSMoritz Fischer .ndo_change_mtu = nixge_change_mtu, 932492caffaSMoritz Fischer .ndo_set_mac_address = nixge_net_set_mac_address, 933492caffaSMoritz Fischer .ndo_validate_addr = eth_validate_addr, 934492caffaSMoritz Fischer }; 935492caffaSMoritz Fischer 936492caffaSMoritz Fischer static void nixge_ethtools_get_drvinfo(struct net_device *ndev, 937492caffaSMoritz Fischer struct ethtool_drvinfo *ed) 938492caffaSMoritz Fischer { 939492caffaSMoritz Fischer strlcpy(ed->driver, "nixge", sizeof(ed->driver)); 940492caffaSMoritz Fischer strlcpy(ed->bus_info, "platform", sizeof(ed->driver)); 941492caffaSMoritz Fischer } 942492caffaSMoritz Fischer 943492caffaSMoritz Fischer static int nixge_ethtools_get_coalesce(struct net_device *ndev, 944492caffaSMoritz Fischer struct ethtool_coalesce *ecoalesce) 945492caffaSMoritz Fischer { 946492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 947492caffaSMoritz Fischer u32 regval = 0; 948492caffaSMoritz Fischer 949492caffaSMoritz Fischer regval = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET); 950492caffaSMoritz Fischer ecoalesce->rx_max_coalesced_frames = (regval & XAXIDMA_COALESCE_MASK) 951492caffaSMoritz Fischer >> XAXIDMA_COALESCE_SHIFT; 952492caffaSMoritz Fischer regval = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET); 953492caffaSMoritz Fischer ecoalesce->tx_max_coalesced_frames = (regval & XAXIDMA_COALESCE_MASK) 954492caffaSMoritz Fischer >> XAXIDMA_COALESCE_SHIFT; 955492caffaSMoritz Fischer return 0; 956492caffaSMoritz Fischer } 957492caffaSMoritz Fischer 958492caffaSMoritz Fischer static int nixge_ethtools_set_coalesce(struct net_device *ndev, 959492caffaSMoritz Fischer struct ethtool_coalesce *ecoalesce) 960492caffaSMoritz Fischer { 961492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 962492caffaSMoritz Fischer 963492caffaSMoritz Fischer if (netif_running(ndev)) { 964492caffaSMoritz Fischer netdev_err(ndev, 965492caffaSMoritz Fischer "Please stop netif before applying configuration\n"); 966492caffaSMoritz Fischer return -EBUSY; 967492caffaSMoritz Fischer } 968492caffaSMoritz Fischer 969492caffaSMoritz Fischer if (ecoalesce->rx_coalesce_usecs || 970492caffaSMoritz Fischer ecoalesce->rx_coalesce_usecs_irq || 971492caffaSMoritz Fischer ecoalesce->rx_max_coalesced_frames_irq || 972492caffaSMoritz Fischer ecoalesce->tx_coalesce_usecs || 973492caffaSMoritz Fischer ecoalesce->tx_coalesce_usecs_irq || 974492caffaSMoritz Fischer ecoalesce->tx_max_coalesced_frames_irq || 975492caffaSMoritz Fischer ecoalesce->stats_block_coalesce_usecs || 976492caffaSMoritz Fischer ecoalesce->use_adaptive_rx_coalesce || 977492caffaSMoritz Fischer ecoalesce->use_adaptive_tx_coalesce || 978492caffaSMoritz Fischer ecoalesce->pkt_rate_low || 979492caffaSMoritz Fischer ecoalesce->rx_coalesce_usecs_low || 980492caffaSMoritz Fischer ecoalesce->rx_max_coalesced_frames_low || 981492caffaSMoritz Fischer ecoalesce->tx_coalesce_usecs_low || 982492caffaSMoritz Fischer ecoalesce->tx_max_coalesced_frames_low || 983492caffaSMoritz Fischer ecoalesce->pkt_rate_high || 984492caffaSMoritz Fischer ecoalesce->rx_coalesce_usecs_high || 985492caffaSMoritz Fischer ecoalesce->rx_max_coalesced_frames_high || 986492caffaSMoritz Fischer ecoalesce->tx_coalesce_usecs_high || 987492caffaSMoritz Fischer ecoalesce->tx_max_coalesced_frames_high || 988492caffaSMoritz Fischer ecoalesce->rate_sample_interval) 989492caffaSMoritz Fischer return -EOPNOTSUPP; 990492caffaSMoritz Fischer if (ecoalesce->rx_max_coalesced_frames) 991492caffaSMoritz Fischer priv->coalesce_count_rx = ecoalesce->rx_max_coalesced_frames; 992492caffaSMoritz Fischer if (ecoalesce->tx_max_coalesced_frames) 993492caffaSMoritz Fischer priv->coalesce_count_tx = ecoalesce->tx_max_coalesced_frames; 994492caffaSMoritz Fischer 995492caffaSMoritz Fischer return 0; 996492caffaSMoritz Fischer } 997492caffaSMoritz Fischer 998492caffaSMoritz Fischer static int nixge_ethtools_set_phys_id(struct net_device *ndev, 999492caffaSMoritz Fischer enum ethtool_phys_id_state state) 1000492caffaSMoritz Fischer { 1001492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 1002492caffaSMoritz Fischer u32 ctrl; 1003492caffaSMoritz Fischer 1004492caffaSMoritz Fischer ctrl = nixge_ctrl_read_reg(priv, NIXGE_REG_LED_CTL); 1005492caffaSMoritz Fischer switch (state) { 1006492caffaSMoritz Fischer case ETHTOOL_ID_ACTIVE: 1007492caffaSMoritz Fischer ctrl |= NIXGE_ID_LED_CTL_EN; 1008492caffaSMoritz Fischer /* Enable identification LED override*/ 1009492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl); 1010492caffaSMoritz Fischer return 2; 1011492caffaSMoritz Fischer 1012492caffaSMoritz Fischer case ETHTOOL_ID_ON: 1013492caffaSMoritz Fischer ctrl |= NIXGE_ID_LED_CTL_VAL; 1014492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl); 1015492caffaSMoritz Fischer break; 1016492caffaSMoritz Fischer 1017492caffaSMoritz Fischer case ETHTOOL_ID_OFF: 1018492caffaSMoritz Fischer ctrl &= ~NIXGE_ID_LED_CTL_VAL; 1019492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl); 1020492caffaSMoritz Fischer break; 1021492caffaSMoritz Fischer 1022492caffaSMoritz Fischer case ETHTOOL_ID_INACTIVE: 1023492caffaSMoritz Fischer /* Restore LED settings */ 1024492caffaSMoritz Fischer ctrl &= ~NIXGE_ID_LED_CTL_EN; 1025492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl); 1026492caffaSMoritz Fischer break; 1027492caffaSMoritz Fischer } 1028492caffaSMoritz Fischer 1029492caffaSMoritz Fischer return 0; 1030492caffaSMoritz Fischer } 1031492caffaSMoritz Fischer 1032492caffaSMoritz Fischer static const struct ethtool_ops nixge_ethtool_ops = { 1033492caffaSMoritz Fischer .get_drvinfo = nixge_ethtools_get_drvinfo, 1034492caffaSMoritz Fischer .get_coalesce = nixge_ethtools_get_coalesce, 1035492caffaSMoritz Fischer .set_coalesce = nixge_ethtools_set_coalesce, 1036492caffaSMoritz Fischer .set_phys_id = nixge_ethtools_set_phys_id, 1037492caffaSMoritz Fischer .get_link_ksettings = phy_ethtool_get_link_ksettings, 1038492caffaSMoritz Fischer .set_link_ksettings = phy_ethtool_set_link_ksettings, 1039492caffaSMoritz Fischer .get_link = ethtool_op_get_link, 1040492caffaSMoritz Fischer }; 1041492caffaSMoritz Fischer 1042492caffaSMoritz Fischer static int nixge_mdio_read(struct mii_bus *bus, int phy_id, int reg) 1043492caffaSMoritz Fischer { 1044492caffaSMoritz Fischer struct nixge_priv *priv = bus->priv; 1045492caffaSMoritz Fischer u32 status, tmp; 1046492caffaSMoritz Fischer int err; 1047492caffaSMoritz Fischer u16 device; 1048492caffaSMoritz Fischer 1049492caffaSMoritz Fischer if (reg & MII_ADDR_C45) { 1050492caffaSMoritz Fischer device = (reg >> 16) & 0x1f; 1051492caffaSMoritz Fischer 1052492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_ADDR, reg & 0xffff); 1053492caffaSMoritz Fischer 1054492caffaSMoritz Fischer tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_OP_ADDRESS) 1055492caffaSMoritz Fischer | NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device); 1056492caffaSMoritz Fischer 1057492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp); 1058492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1); 1059492caffaSMoritz Fischer 1060492caffaSMoritz Fischer err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status, 1061492caffaSMoritz Fischer !status, 10, 1000); 1062492caffaSMoritz Fischer if (err) { 1063492caffaSMoritz Fischer dev_err(priv->dev, "timeout setting address"); 1064492caffaSMoritz Fischer return err; 1065492caffaSMoritz Fischer } 1066492caffaSMoritz Fischer 1067492caffaSMoritz Fischer tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_C45_READ) | 1068492caffaSMoritz Fischer NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device); 1069492caffaSMoritz Fischer } else { 1070492caffaSMoritz Fischer device = reg & 0x1f; 1071492caffaSMoritz Fischer 1072492caffaSMoritz Fischer tmp = NIXGE_MDIO_CLAUSE22 | NIXGE_MDIO_OP(NIXGE_MDIO_C22_READ) | 1073492caffaSMoritz Fischer NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device); 1074492caffaSMoritz Fischer } 1075492caffaSMoritz Fischer 1076492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp); 1077492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1); 1078492caffaSMoritz Fischer 1079492caffaSMoritz Fischer err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status, 1080492caffaSMoritz Fischer !status, 10, 1000); 1081492caffaSMoritz Fischer if (err) { 1082492caffaSMoritz Fischer dev_err(priv->dev, "timeout setting read command"); 1083492caffaSMoritz Fischer return err; 1084492caffaSMoritz Fischer } 1085492caffaSMoritz Fischer 1086492caffaSMoritz Fischer status = nixge_ctrl_read_reg(priv, NIXGE_REG_MDIO_DATA); 1087492caffaSMoritz Fischer 1088492caffaSMoritz Fischer return status; 1089492caffaSMoritz Fischer } 1090492caffaSMoritz Fischer 1091492caffaSMoritz Fischer static int nixge_mdio_write(struct mii_bus *bus, int phy_id, int reg, u16 val) 1092492caffaSMoritz Fischer { 1093492caffaSMoritz Fischer struct nixge_priv *priv = bus->priv; 1094492caffaSMoritz Fischer u32 status, tmp; 1095492caffaSMoritz Fischer u16 device; 1096492caffaSMoritz Fischer int err; 1097492caffaSMoritz Fischer 1098492caffaSMoritz Fischer if (reg & MII_ADDR_C45) { 1099492caffaSMoritz Fischer device = (reg >> 16) & 0x1f; 1100492caffaSMoritz Fischer 1101492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_ADDR, reg & 0xffff); 1102492caffaSMoritz Fischer 1103492caffaSMoritz Fischer tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_OP_ADDRESS) 1104492caffaSMoritz Fischer | NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device); 1105492caffaSMoritz Fischer 1106492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp); 1107492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1); 1108492caffaSMoritz Fischer 1109492caffaSMoritz Fischer err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status, 1110492caffaSMoritz Fischer !status, 10, 1000); 1111492caffaSMoritz Fischer if (err) { 1112492caffaSMoritz Fischer dev_err(priv->dev, "timeout setting address"); 1113492caffaSMoritz Fischer return err; 1114492caffaSMoritz Fischer } 1115492caffaSMoritz Fischer 1116492caffaSMoritz Fischer tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_C45_WRITE) 1117492caffaSMoritz Fischer | NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device); 1118492caffaSMoritz Fischer 1119492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_DATA, val); 1120492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp); 1121492caffaSMoritz Fischer err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status, 1122492caffaSMoritz Fischer !status, 10, 1000); 1123492caffaSMoritz Fischer if (err) 1124492caffaSMoritz Fischer dev_err(priv->dev, "timeout setting write command"); 1125492caffaSMoritz Fischer } else { 1126492caffaSMoritz Fischer device = reg & 0x1f; 1127492caffaSMoritz Fischer 1128492caffaSMoritz Fischer tmp = NIXGE_MDIO_CLAUSE22 | 1129492caffaSMoritz Fischer NIXGE_MDIO_OP(NIXGE_MDIO_C22_WRITE) | 1130492caffaSMoritz Fischer NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device); 1131492caffaSMoritz Fischer 1132492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_DATA, val); 1133492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp); 1134492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1); 1135492caffaSMoritz Fischer 1136492caffaSMoritz Fischer err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status, 1137492caffaSMoritz Fischer !status, 10, 1000); 1138492caffaSMoritz Fischer if (err) 1139492caffaSMoritz Fischer dev_err(priv->dev, "timeout setting write command"); 1140492caffaSMoritz Fischer } 1141492caffaSMoritz Fischer 1142492caffaSMoritz Fischer return err; 1143492caffaSMoritz Fischer } 1144492caffaSMoritz Fischer 1145492caffaSMoritz Fischer static int nixge_mdio_setup(struct nixge_priv *priv, struct device_node *np) 1146492caffaSMoritz Fischer { 1147492caffaSMoritz Fischer struct mii_bus *bus; 1148492caffaSMoritz Fischer 1149492caffaSMoritz Fischer bus = devm_mdiobus_alloc(priv->dev); 1150492caffaSMoritz Fischer if (!bus) 1151492caffaSMoritz Fischer return -ENOMEM; 1152492caffaSMoritz Fischer 1153492caffaSMoritz Fischer snprintf(bus->id, MII_BUS_ID_SIZE, "%s-mii", dev_name(priv->dev)); 1154492caffaSMoritz Fischer bus->priv = priv; 1155492caffaSMoritz Fischer bus->name = "nixge_mii_bus"; 1156492caffaSMoritz Fischer bus->read = nixge_mdio_read; 1157492caffaSMoritz Fischer bus->write = nixge_mdio_write; 1158492caffaSMoritz Fischer bus->parent = priv->dev; 1159492caffaSMoritz Fischer 1160492caffaSMoritz Fischer priv->mii_bus = bus; 1161492caffaSMoritz Fischer 1162492caffaSMoritz Fischer return of_mdiobus_register(bus, np); 1163492caffaSMoritz Fischer } 1164492caffaSMoritz Fischer 1165492caffaSMoritz Fischer static void *nixge_get_nvmem_address(struct device *dev) 1166492caffaSMoritz Fischer { 1167492caffaSMoritz Fischer struct nvmem_cell *cell; 1168492caffaSMoritz Fischer size_t cell_size; 1169492caffaSMoritz Fischer char *mac; 1170492caffaSMoritz Fischer 1171492caffaSMoritz Fischer cell = nvmem_cell_get(dev, "address"); 1172492caffaSMoritz Fischer if (IS_ERR(cell)) 1173abcd3d6fSMoritz Fischer return NULL; 1174492caffaSMoritz Fischer 1175492caffaSMoritz Fischer mac = nvmem_cell_read(cell, &cell_size); 1176492caffaSMoritz Fischer nvmem_cell_put(cell); 1177492caffaSMoritz Fischer 1178492caffaSMoritz Fischer return mac; 1179492caffaSMoritz Fischer } 1180492caffaSMoritz Fischer 1181492caffaSMoritz Fischer static int nixge_probe(struct platform_device *pdev) 1182492caffaSMoritz Fischer { 1183492caffaSMoritz Fischer struct nixge_priv *priv; 1184492caffaSMoritz Fischer struct net_device *ndev; 1185492caffaSMoritz Fischer struct resource *dmares; 1186*a86b74d3SMoritz Fischer const u8 *mac_addr; 1187492caffaSMoritz Fischer int err; 1188492caffaSMoritz Fischer 1189492caffaSMoritz Fischer ndev = alloc_etherdev(sizeof(*priv)); 1190492caffaSMoritz Fischer if (!ndev) 1191492caffaSMoritz Fischer return -ENOMEM; 1192492caffaSMoritz Fischer 1193492caffaSMoritz Fischer platform_set_drvdata(pdev, ndev); 1194492caffaSMoritz Fischer SET_NETDEV_DEV(ndev, &pdev->dev); 1195492caffaSMoritz Fischer 1196492caffaSMoritz Fischer ndev->features = NETIF_F_SG; 1197492caffaSMoritz Fischer ndev->netdev_ops = &nixge_netdev_ops; 1198492caffaSMoritz Fischer ndev->ethtool_ops = &nixge_ethtool_ops; 1199492caffaSMoritz Fischer 1200492caffaSMoritz Fischer /* MTU range: 64 - 9000 */ 1201492caffaSMoritz Fischer ndev->min_mtu = 64; 1202492caffaSMoritz Fischer ndev->max_mtu = NIXGE_JUMBO_MTU; 1203492caffaSMoritz Fischer 1204492caffaSMoritz Fischer mac_addr = nixge_get_nvmem_address(&pdev->dev); 1205abcd3d6fSMoritz Fischer if (mac_addr && is_valid_ether_addr(mac_addr)) { 1206492caffaSMoritz Fischer ether_addr_copy(ndev->dev_addr, mac_addr); 1207abcd3d6fSMoritz Fischer kfree(mac_addr); 1208abcd3d6fSMoritz Fischer } else { 1209492caffaSMoritz Fischer eth_hw_addr_random(ndev); 1210abcd3d6fSMoritz Fischer } 1211492caffaSMoritz Fischer 1212492caffaSMoritz Fischer priv = netdev_priv(ndev); 1213492caffaSMoritz Fischer priv->ndev = ndev; 1214492caffaSMoritz Fischer priv->dev = &pdev->dev; 1215492caffaSMoritz Fischer 1216492caffaSMoritz Fischer netif_napi_add(ndev, &priv->napi, nixge_poll, NAPI_POLL_WEIGHT); 1217492caffaSMoritz Fischer 1218492caffaSMoritz Fischer dmares = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1219492caffaSMoritz Fischer priv->dma_regs = devm_ioremap_resource(&pdev->dev, dmares); 1220492caffaSMoritz Fischer if (IS_ERR(priv->dma_regs)) { 1221492caffaSMoritz Fischer netdev_err(ndev, "failed to map dma regs\n"); 1222492caffaSMoritz Fischer return PTR_ERR(priv->dma_regs); 1223492caffaSMoritz Fischer } 1224492caffaSMoritz Fischer priv->ctrl_regs = priv->dma_regs + NIXGE_REG_CTRL_OFFSET; 1225492caffaSMoritz Fischer __nixge_hw_set_mac_address(ndev); 1226492caffaSMoritz Fischer 1227492caffaSMoritz Fischer priv->tx_irq = platform_get_irq_byname(pdev, "tx"); 1228492caffaSMoritz Fischer if (priv->tx_irq < 0) { 1229492caffaSMoritz Fischer netdev_err(ndev, "could not find 'tx' irq"); 1230492caffaSMoritz Fischer return priv->tx_irq; 1231492caffaSMoritz Fischer } 1232492caffaSMoritz Fischer 1233492caffaSMoritz Fischer priv->rx_irq = platform_get_irq_byname(pdev, "rx"); 1234492caffaSMoritz Fischer if (priv->rx_irq < 0) { 1235492caffaSMoritz Fischer netdev_err(ndev, "could not find 'rx' irq"); 1236492caffaSMoritz Fischer return priv->rx_irq; 1237492caffaSMoritz Fischer } 1238492caffaSMoritz Fischer 1239492caffaSMoritz Fischer priv->coalesce_count_rx = XAXIDMA_DFT_RX_THRESHOLD; 1240492caffaSMoritz Fischer priv->coalesce_count_tx = XAXIDMA_DFT_TX_THRESHOLD; 1241492caffaSMoritz Fischer 1242492caffaSMoritz Fischer err = nixge_mdio_setup(priv, pdev->dev.of_node); 1243492caffaSMoritz Fischer if (err) { 1244492caffaSMoritz Fischer netdev_err(ndev, "error registering mdio bus"); 1245492caffaSMoritz Fischer goto free_netdev; 1246492caffaSMoritz Fischer } 1247492caffaSMoritz Fischer 1248492caffaSMoritz Fischer priv->phy_mode = of_get_phy_mode(pdev->dev.of_node); 1249492caffaSMoritz Fischer if (priv->phy_mode < 0) { 1250492caffaSMoritz Fischer netdev_err(ndev, "not find \"phy-mode\" property\n"); 1251492caffaSMoritz Fischer err = -EINVAL; 1252492caffaSMoritz Fischer goto unregister_mdio; 1253492caffaSMoritz Fischer } 1254492caffaSMoritz Fischer 1255492caffaSMoritz Fischer priv->phy_node = of_parse_phandle(pdev->dev.of_node, "phy-handle", 0); 1256492caffaSMoritz Fischer if (!priv->phy_node) { 1257492caffaSMoritz Fischer netdev_err(ndev, "not find \"phy-handle\" property\n"); 1258492caffaSMoritz Fischer err = -EINVAL; 1259492caffaSMoritz Fischer goto unregister_mdio; 1260492caffaSMoritz Fischer } 1261492caffaSMoritz Fischer 1262492caffaSMoritz Fischer err = register_netdev(priv->ndev); 1263492caffaSMoritz Fischer if (err) { 1264492caffaSMoritz Fischer netdev_err(ndev, "register_netdev() error (%i)\n", err); 1265492caffaSMoritz Fischer goto unregister_mdio; 1266492caffaSMoritz Fischer } 1267492caffaSMoritz Fischer 1268492caffaSMoritz Fischer return 0; 1269492caffaSMoritz Fischer 1270492caffaSMoritz Fischer unregister_mdio: 1271492caffaSMoritz Fischer mdiobus_unregister(priv->mii_bus); 1272492caffaSMoritz Fischer 1273492caffaSMoritz Fischer free_netdev: 1274492caffaSMoritz Fischer free_netdev(ndev); 1275492caffaSMoritz Fischer 1276492caffaSMoritz Fischer return err; 1277492caffaSMoritz Fischer } 1278492caffaSMoritz Fischer 1279492caffaSMoritz Fischer static int nixge_remove(struct platform_device *pdev) 1280492caffaSMoritz Fischer { 1281492caffaSMoritz Fischer struct net_device *ndev = platform_get_drvdata(pdev); 1282492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 1283492caffaSMoritz Fischer 1284492caffaSMoritz Fischer unregister_netdev(ndev); 1285492caffaSMoritz Fischer 1286492caffaSMoritz Fischer mdiobus_unregister(priv->mii_bus); 1287492caffaSMoritz Fischer 1288492caffaSMoritz Fischer free_netdev(ndev); 1289492caffaSMoritz Fischer 1290492caffaSMoritz Fischer return 0; 1291492caffaSMoritz Fischer } 1292492caffaSMoritz Fischer 1293492caffaSMoritz Fischer /* Match table for of_platform binding */ 1294492caffaSMoritz Fischer static const struct of_device_id nixge_dt_ids[] = { 1295492caffaSMoritz Fischer { .compatible = "ni,xge-enet-2.00", }, 1296492caffaSMoritz Fischer {}, 1297492caffaSMoritz Fischer }; 1298492caffaSMoritz Fischer MODULE_DEVICE_TABLE(of, nixge_dt_ids); 1299492caffaSMoritz Fischer 1300492caffaSMoritz Fischer static struct platform_driver nixge_driver = { 1301492caffaSMoritz Fischer .probe = nixge_probe, 1302492caffaSMoritz Fischer .remove = nixge_remove, 1303492caffaSMoritz Fischer .driver = { 1304492caffaSMoritz Fischer .name = "nixge", 1305492caffaSMoritz Fischer .of_match_table = of_match_ptr(nixge_dt_ids), 1306492caffaSMoritz Fischer }, 1307492caffaSMoritz Fischer }; 1308492caffaSMoritz Fischer module_platform_driver(nixge_driver); 1309492caffaSMoritz Fischer 1310492caffaSMoritz Fischer MODULE_LICENSE("GPL v2"); 1311492caffaSMoritz Fischer MODULE_DESCRIPTION("National Instruments XGE Management MAC"); 1312492caffaSMoritz Fischer MODULE_AUTHOR("Moritz Fischer <mdf@kernel.org>"); 1313