1492caffaSMoritz Fischer // SPDX-License-Identifier: GPL-2.0 2492caffaSMoritz Fischer /* Copyright (c) 2016-2017, National Instruments Corp. 3492caffaSMoritz Fischer * 4492caffaSMoritz Fischer * Author: Moritz Fischer <mdf@kernel.org> 5492caffaSMoritz Fischer */ 6492caffaSMoritz Fischer 7492caffaSMoritz Fischer #include <linux/etherdevice.h> 8492caffaSMoritz Fischer #include <linux/module.h> 9492caffaSMoritz Fischer #include <linux/netdevice.h> 10492caffaSMoritz Fischer #include <linux/of_address.h> 11492caffaSMoritz Fischer #include <linux/of_mdio.h> 12492caffaSMoritz Fischer #include <linux/of_net.h> 13492caffaSMoritz Fischer #include <linux/of_platform.h> 14492caffaSMoritz Fischer #include <linux/of_irq.h> 15492caffaSMoritz Fischer #include <linux/skbuff.h> 16492caffaSMoritz Fischer #include <linux/phy.h> 17492caffaSMoritz Fischer #include <linux/mii.h> 18492caffaSMoritz Fischer #include <linux/nvmem-consumer.h> 19492caffaSMoritz Fischer #include <linux/ethtool.h> 20492caffaSMoritz Fischer #include <linux/iopoll.h> 21492caffaSMoritz Fischer 22492caffaSMoritz Fischer #define TX_BD_NUM 64 23492caffaSMoritz Fischer #define RX_BD_NUM 128 24492caffaSMoritz Fischer 25492caffaSMoritz Fischer /* Axi DMA Register definitions */ 26492caffaSMoritz Fischer #define XAXIDMA_TX_CR_OFFSET 0x00 /* Channel control */ 27492caffaSMoritz Fischer #define XAXIDMA_TX_SR_OFFSET 0x04 /* Status */ 28492caffaSMoritz Fischer #define XAXIDMA_TX_CDESC_OFFSET 0x08 /* Current descriptor pointer */ 29492caffaSMoritz Fischer #define XAXIDMA_TX_TDESC_OFFSET 0x10 /* Tail descriptor pointer */ 30492caffaSMoritz Fischer 31492caffaSMoritz Fischer #define XAXIDMA_RX_CR_OFFSET 0x30 /* Channel control */ 32492caffaSMoritz Fischer #define XAXIDMA_RX_SR_OFFSET 0x34 /* Status */ 33492caffaSMoritz Fischer #define XAXIDMA_RX_CDESC_OFFSET 0x38 /* Current descriptor pointer */ 34492caffaSMoritz Fischer #define XAXIDMA_RX_TDESC_OFFSET 0x40 /* Tail descriptor pointer */ 35492caffaSMoritz Fischer 36492caffaSMoritz Fischer #define XAXIDMA_CR_RUNSTOP_MASK 0x1 /* Start/stop DMA channel */ 37492caffaSMoritz Fischer #define XAXIDMA_CR_RESET_MASK 0x4 /* Reset DMA engine */ 38492caffaSMoritz Fischer 39492caffaSMoritz Fischer #define XAXIDMA_BD_CTRL_LENGTH_MASK 0x007FFFFF /* Requested len */ 40492caffaSMoritz Fischer #define XAXIDMA_BD_CTRL_TXSOF_MASK 0x08000000 /* First tx packet */ 41492caffaSMoritz Fischer #define XAXIDMA_BD_CTRL_TXEOF_MASK 0x04000000 /* Last tx packet */ 42492caffaSMoritz Fischer #define XAXIDMA_BD_CTRL_ALL_MASK 0x0C000000 /* All control bits */ 43492caffaSMoritz Fischer 44492caffaSMoritz Fischer #define XAXIDMA_DELAY_MASK 0xFF000000 /* Delay timeout counter */ 45492caffaSMoritz Fischer #define XAXIDMA_COALESCE_MASK 0x00FF0000 /* Coalesce counter */ 46492caffaSMoritz Fischer 47492caffaSMoritz Fischer #define XAXIDMA_DELAY_SHIFT 24 48492caffaSMoritz Fischer #define XAXIDMA_COALESCE_SHIFT 16 49492caffaSMoritz Fischer 50492caffaSMoritz Fischer #define XAXIDMA_IRQ_IOC_MASK 0x00001000 /* Completion intr */ 51492caffaSMoritz Fischer #define XAXIDMA_IRQ_DELAY_MASK 0x00002000 /* Delay interrupt */ 52492caffaSMoritz Fischer #define XAXIDMA_IRQ_ERROR_MASK 0x00004000 /* Error interrupt */ 53492caffaSMoritz Fischer #define XAXIDMA_IRQ_ALL_MASK 0x00007000 /* All interrupts */ 54492caffaSMoritz Fischer 55492caffaSMoritz Fischer /* Default TX/RX Threshold and waitbound values for SGDMA mode */ 56492caffaSMoritz Fischer #define XAXIDMA_DFT_TX_THRESHOLD 24 57492caffaSMoritz Fischer #define XAXIDMA_DFT_TX_WAITBOUND 254 58492caffaSMoritz Fischer #define XAXIDMA_DFT_RX_THRESHOLD 24 59492caffaSMoritz Fischer #define XAXIDMA_DFT_RX_WAITBOUND 254 60492caffaSMoritz Fischer 61492caffaSMoritz Fischer #define XAXIDMA_BD_STS_ACTUAL_LEN_MASK 0x007FFFFF /* Actual len */ 62492caffaSMoritz Fischer #define XAXIDMA_BD_STS_COMPLETE_MASK 0x80000000 /* Completed */ 63492caffaSMoritz Fischer #define XAXIDMA_BD_STS_DEC_ERR_MASK 0x40000000 /* Decode error */ 64492caffaSMoritz Fischer #define XAXIDMA_BD_STS_SLV_ERR_MASK 0x20000000 /* Slave error */ 65492caffaSMoritz Fischer #define XAXIDMA_BD_STS_INT_ERR_MASK 0x10000000 /* Internal err */ 66492caffaSMoritz Fischer #define XAXIDMA_BD_STS_ALL_ERR_MASK 0x70000000 /* All errors */ 67492caffaSMoritz Fischer #define XAXIDMA_BD_STS_RXSOF_MASK 0x08000000 /* First rx pkt */ 68492caffaSMoritz Fischer #define XAXIDMA_BD_STS_RXEOF_MASK 0x04000000 /* Last rx pkt */ 69492caffaSMoritz Fischer #define XAXIDMA_BD_STS_ALL_MASK 0xFC000000 /* All status bits */ 70492caffaSMoritz Fischer 71492caffaSMoritz Fischer #define NIXGE_REG_CTRL_OFFSET 0x4000 72492caffaSMoritz Fischer #define NIXGE_REG_INFO 0x00 73492caffaSMoritz Fischer #define NIXGE_REG_MAC_CTL 0x04 74492caffaSMoritz Fischer #define NIXGE_REG_PHY_CTL 0x08 75492caffaSMoritz Fischer #define NIXGE_REG_LED_CTL 0x0c 76492caffaSMoritz Fischer #define NIXGE_REG_MDIO_DATA 0x10 77492caffaSMoritz Fischer #define NIXGE_REG_MDIO_ADDR 0x14 78492caffaSMoritz Fischer #define NIXGE_REG_MDIO_OP 0x18 79492caffaSMoritz Fischer #define NIXGE_REG_MDIO_CTRL 0x1c 80492caffaSMoritz Fischer 81492caffaSMoritz Fischer #define NIXGE_ID_LED_CTL_EN BIT(0) 82492caffaSMoritz Fischer #define NIXGE_ID_LED_CTL_VAL BIT(1) 83492caffaSMoritz Fischer 84492caffaSMoritz Fischer #define NIXGE_MDIO_CLAUSE45 BIT(12) 85492caffaSMoritz Fischer #define NIXGE_MDIO_CLAUSE22 0 86492caffaSMoritz Fischer #define NIXGE_MDIO_OP(n) (((n) & 0x3) << 10) 87492caffaSMoritz Fischer #define NIXGE_MDIO_OP_ADDRESS 0 88492caffaSMoritz Fischer #define NIXGE_MDIO_C45_WRITE BIT(0) 89492caffaSMoritz Fischer #define NIXGE_MDIO_C45_READ (BIT(1) | BIT(0)) 90492caffaSMoritz Fischer #define NIXGE_MDIO_C22_WRITE BIT(0) 91492caffaSMoritz Fischer #define NIXGE_MDIO_C22_READ BIT(1) 92492caffaSMoritz Fischer #define NIXGE_MDIO_ADDR(n) (((n) & 0x1f) << 5) 93492caffaSMoritz Fischer #define NIXGE_MDIO_MMD(n) (((n) & 0x1f) << 0) 94492caffaSMoritz Fischer 95492caffaSMoritz Fischer #define NIXGE_REG_MAC_LSB 0x1000 96492caffaSMoritz Fischer #define NIXGE_REG_MAC_MSB 0x1004 97492caffaSMoritz Fischer 98492caffaSMoritz Fischer /* Packet size info */ 99492caffaSMoritz Fischer #define NIXGE_HDR_SIZE 14 /* Size of Ethernet header */ 100492caffaSMoritz Fischer #define NIXGE_TRL_SIZE 4 /* Size of Ethernet trailer (FCS) */ 101492caffaSMoritz Fischer #define NIXGE_MTU 1500 /* Max MTU of an Ethernet frame */ 102492caffaSMoritz Fischer #define NIXGE_JUMBO_MTU 9000 /* Max MTU of a jumbo Eth. frame */ 103492caffaSMoritz Fischer 104492caffaSMoritz Fischer #define NIXGE_MAX_FRAME_SIZE (NIXGE_MTU + NIXGE_HDR_SIZE + NIXGE_TRL_SIZE) 105492caffaSMoritz Fischer #define NIXGE_MAX_JUMBO_FRAME_SIZE \ 106492caffaSMoritz Fischer (NIXGE_JUMBO_MTU + NIXGE_HDR_SIZE + NIXGE_TRL_SIZE) 107492caffaSMoritz Fischer 10887ab2079SAlex Williams enum nixge_version { 10987ab2079SAlex Williams NIXGE_V2, 11087ab2079SAlex Williams NIXGE_V3, 11187ab2079SAlex Williams NIXGE_VERSION_COUNT 11287ab2079SAlex Williams }; 11387ab2079SAlex Williams 114492caffaSMoritz Fischer struct nixge_hw_dma_bd { 1157e8d5755SMoritz Fischer u32 next_lo; 1167e8d5755SMoritz Fischer u32 next_hi; 1177e8d5755SMoritz Fischer u32 phys_lo; 1187e8d5755SMoritz Fischer u32 phys_hi; 119492caffaSMoritz Fischer u32 reserved3; 120492caffaSMoritz Fischer u32 reserved4; 121492caffaSMoritz Fischer u32 cntrl; 122492caffaSMoritz Fischer u32 status; 123492caffaSMoritz Fischer u32 app0; 124492caffaSMoritz Fischer u32 app1; 125492caffaSMoritz Fischer u32 app2; 126492caffaSMoritz Fischer u32 app3; 127492caffaSMoritz Fischer u32 app4; 1287e8d5755SMoritz Fischer u32 sw_id_offset_lo; 1297e8d5755SMoritz Fischer u32 sw_id_offset_hi; 130492caffaSMoritz Fischer u32 reserved6; 131492caffaSMoritz Fischer }; 132492caffaSMoritz Fischer 1337e8d5755SMoritz Fischer #ifdef CONFIG_PHYS_ADDR_T_64BIT 1347e8d5755SMoritz Fischer #define nixge_hw_dma_bd_set_addr(bd, field, addr) \ 1357e8d5755SMoritz Fischer do { \ 136ea43a590SMoritz Fischer (bd)->field##_lo = lower_32_bits((addr)); \ 137ea43a590SMoritz Fischer (bd)->field##_hi = upper_32_bits((addr)); \ 1387e8d5755SMoritz Fischer } while (0) 1397e8d5755SMoritz Fischer #else 1407e8d5755SMoritz Fischer #define nixge_hw_dma_bd_set_addr(bd, field, addr) \ 1417e8d5755SMoritz Fischer ((bd)->field##_lo = lower_32_bits((addr))) 1427e8d5755SMoritz Fischer #endif 1437e8d5755SMoritz Fischer 1447e8d5755SMoritz Fischer #define nixge_hw_dma_bd_set_phys(bd, addr) \ 1457e8d5755SMoritz Fischer nixge_hw_dma_bd_set_addr((bd), phys, (addr)) 1467e8d5755SMoritz Fischer 1477e8d5755SMoritz Fischer #define nixge_hw_dma_bd_set_next(bd, addr) \ 1487e8d5755SMoritz Fischer nixge_hw_dma_bd_set_addr((bd), next, (addr)) 1497e8d5755SMoritz Fischer 1507e8d5755SMoritz Fischer #define nixge_hw_dma_bd_set_offset(bd, addr) \ 1517e8d5755SMoritz Fischer nixge_hw_dma_bd_set_addr((bd), sw_id_offset, (addr)) 1527e8d5755SMoritz Fischer 1537e8d5755SMoritz Fischer #ifdef CONFIG_PHYS_ADDR_T_64BIT 1547e8d5755SMoritz Fischer #define nixge_hw_dma_bd_get_addr(bd, field) \ 1557e8d5755SMoritz Fischer (dma_addr_t)((((u64)(bd)->field##_hi) << 32) | ((bd)->field##_lo)) 1567e8d5755SMoritz Fischer #else 1577e8d5755SMoritz Fischer #define nixge_hw_dma_bd_get_addr(bd, field) \ 1587e8d5755SMoritz Fischer (dma_addr_t)((bd)->field##_lo) 1597e8d5755SMoritz Fischer #endif 1607e8d5755SMoritz Fischer 161492caffaSMoritz Fischer struct nixge_tx_skb { 162492caffaSMoritz Fischer struct sk_buff *skb; 163492caffaSMoritz Fischer dma_addr_t mapping; 164492caffaSMoritz Fischer size_t size; 165492caffaSMoritz Fischer bool mapped_as_page; 166492caffaSMoritz Fischer }; 167492caffaSMoritz Fischer 168492caffaSMoritz Fischer struct nixge_priv { 169492caffaSMoritz Fischer struct net_device *ndev; 170492caffaSMoritz Fischer struct napi_struct napi; 171492caffaSMoritz Fischer struct device *dev; 172492caffaSMoritz Fischer 173492caffaSMoritz Fischer /* Connection to PHY device */ 174492caffaSMoritz Fischer struct device_node *phy_node; 175492caffaSMoritz Fischer phy_interface_t phy_mode; 176492caffaSMoritz Fischer 177492caffaSMoritz Fischer int link; 178492caffaSMoritz Fischer unsigned int speed; 179492caffaSMoritz Fischer unsigned int duplex; 180492caffaSMoritz Fischer 181492caffaSMoritz Fischer /* MDIO bus data */ 182492caffaSMoritz Fischer struct mii_bus *mii_bus; /* MII bus reference */ 183492caffaSMoritz Fischer 184492caffaSMoritz Fischer /* IO registers, dma functions and IRQs */ 185492caffaSMoritz Fischer void __iomem *ctrl_regs; 186492caffaSMoritz Fischer void __iomem *dma_regs; 187492caffaSMoritz Fischer 188492caffaSMoritz Fischer struct tasklet_struct dma_err_tasklet; 189492caffaSMoritz Fischer 190492caffaSMoritz Fischer int tx_irq; 191492caffaSMoritz Fischer int rx_irq; 192492caffaSMoritz Fischer 193492caffaSMoritz Fischer /* Buffer descriptors */ 194492caffaSMoritz Fischer struct nixge_hw_dma_bd *tx_bd_v; 195492caffaSMoritz Fischer struct nixge_tx_skb *tx_skb; 196492caffaSMoritz Fischer dma_addr_t tx_bd_p; 197492caffaSMoritz Fischer 198492caffaSMoritz Fischer struct nixge_hw_dma_bd *rx_bd_v; 199492caffaSMoritz Fischer dma_addr_t rx_bd_p; 200492caffaSMoritz Fischer u32 tx_bd_ci; 201492caffaSMoritz Fischer u32 tx_bd_tail; 202492caffaSMoritz Fischer u32 rx_bd_ci; 203492caffaSMoritz Fischer 204492caffaSMoritz Fischer u32 coalesce_count_rx; 205492caffaSMoritz Fischer u32 coalesce_count_tx; 206492caffaSMoritz Fischer }; 207492caffaSMoritz Fischer 208492caffaSMoritz Fischer static void nixge_dma_write_reg(struct nixge_priv *priv, off_t offset, u32 val) 209492caffaSMoritz Fischer { 210492caffaSMoritz Fischer writel(val, priv->dma_regs + offset); 211492caffaSMoritz Fischer } 212492caffaSMoritz Fischer 2137e8d5755SMoritz Fischer static void nixge_dma_write_desc_reg(struct nixge_priv *priv, off_t offset, 2147e8d5755SMoritz Fischer dma_addr_t addr) 2157e8d5755SMoritz Fischer { 2167e8d5755SMoritz Fischer writel(lower_32_bits(addr), priv->dma_regs + offset); 2177e8d5755SMoritz Fischer #ifdef CONFIG_PHYS_ADDR_T_64BIT 2187e8d5755SMoritz Fischer writel(upper_32_bits(addr), priv->dma_regs + offset + 4); 2197e8d5755SMoritz Fischer #endif 2207e8d5755SMoritz Fischer } 2217e8d5755SMoritz Fischer 222492caffaSMoritz Fischer static u32 nixge_dma_read_reg(const struct nixge_priv *priv, off_t offset) 223492caffaSMoritz Fischer { 224492caffaSMoritz Fischer return readl(priv->dma_regs + offset); 225492caffaSMoritz Fischer } 226492caffaSMoritz Fischer 227492caffaSMoritz Fischer static void nixge_ctrl_write_reg(struct nixge_priv *priv, off_t offset, u32 val) 228492caffaSMoritz Fischer { 229492caffaSMoritz Fischer writel(val, priv->ctrl_regs + offset); 230492caffaSMoritz Fischer } 231492caffaSMoritz Fischer 232492caffaSMoritz Fischer static u32 nixge_ctrl_read_reg(struct nixge_priv *priv, off_t offset) 233492caffaSMoritz Fischer { 234492caffaSMoritz Fischer return readl(priv->ctrl_regs + offset); 235492caffaSMoritz Fischer } 236492caffaSMoritz Fischer 237492caffaSMoritz Fischer #define nixge_ctrl_poll_timeout(priv, addr, val, cond, sleep_us, timeout_us) \ 238492caffaSMoritz Fischer readl_poll_timeout((priv)->ctrl_regs + (addr), (val), (cond), \ 239492caffaSMoritz Fischer (sleep_us), (timeout_us)) 240492caffaSMoritz Fischer 241492caffaSMoritz Fischer #define nixge_dma_poll_timeout(priv, addr, val, cond, sleep_us, timeout_us) \ 242492caffaSMoritz Fischer readl_poll_timeout((priv)->dma_regs + (addr), (val), (cond), \ 243492caffaSMoritz Fischer (sleep_us), (timeout_us)) 244492caffaSMoritz Fischer 245492caffaSMoritz Fischer static void nixge_hw_dma_bd_release(struct net_device *ndev) 246492caffaSMoritz Fischer { 247492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 2487e8d5755SMoritz Fischer dma_addr_t phys_addr; 2497e8d5755SMoritz Fischer struct sk_buff *skb; 250492caffaSMoritz Fischer int i; 251492caffaSMoritz Fischer 2529256db4eSYuri Karpov if (priv->rx_bd_v) { 253492caffaSMoritz Fischer for (i = 0; i < RX_BD_NUM; i++) { 2547e8d5755SMoritz Fischer phys_addr = nixge_hw_dma_bd_get_addr(&priv->rx_bd_v[i], 2557e8d5755SMoritz Fischer phys); 2567e8d5755SMoritz Fischer 2577e8d5755SMoritz Fischer dma_unmap_single(ndev->dev.parent, phys_addr, 2587e8d5755SMoritz Fischer NIXGE_MAX_JUMBO_FRAME_SIZE, 2597e8d5755SMoritz Fischer DMA_FROM_DEVICE); 2607e8d5755SMoritz Fischer 261ea43a590SMoritz Fischer skb = (struct sk_buff *)(uintptr_t) 2627e8d5755SMoritz Fischer nixge_hw_dma_bd_get_addr(&priv->rx_bd_v[i], 2637e8d5755SMoritz Fischer sw_id_offset); 2647e8d5755SMoritz Fischer dev_kfree_skb(skb); 265492caffaSMoritz Fischer } 266492caffaSMoritz Fischer 267492caffaSMoritz Fischer dma_free_coherent(ndev->dev.parent, 268492caffaSMoritz Fischer sizeof(*priv->rx_bd_v) * RX_BD_NUM, 269492caffaSMoritz Fischer priv->rx_bd_v, 270492caffaSMoritz Fischer priv->rx_bd_p); 2719256db4eSYuri Karpov } 272492caffaSMoritz Fischer 273492caffaSMoritz Fischer if (priv->tx_skb) 274492caffaSMoritz Fischer devm_kfree(ndev->dev.parent, priv->tx_skb); 275492caffaSMoritz Fischer 276492caffaSMoritz Fischer if (priv->tx_bd_v) 277492caffaSMoritz Fischer dma_free_coherent(ndev->dev.parent, 278492caffaSMoritz Fischer sizeof(*priv->tx_bd_v) * TX_BD_NUM, 279492caffaSMoritz Fischer priv->tx_bd_v, 280492caffaSMoritz Fischer priv->tx_bd_p); 281492caffaSMoritz Fischer } 282492caffaSMoritz Fischer 283492caffaSMoritz Fischer static int nixge_hw_dma_bd_init(struct net_device *ndev) 284492caffaSMoritz Fischer { 285492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 286492caffaSMoritz Fischer struct sk_buff *skb; 2877e8d5755SMoritz Fischer dma_addr_t phys; 288492caffaSMoritz Fischer u32 cr; 289492caffaSMoritz Fischer int i; 290492caffaSMoritz Fischer 291492caffaSMoritz Fischer /* Reset the indexes which are used for accessing the BDs */ 292492caffaSMoritz Fischer priv->tx_bd_ci = 0; 293492caffaSMoritz Fischer priv->tx_bd_tail = 0; 294492caffaSMoritz Fischer priv->rx_bd_ci = 0; 295492caffaSMoritz Fischer 296492caffaSMoritz Fischer /* Allocate the Tx and Rx buffer descriptors. */ 297750afb08SLuis Chamberlain priv->tx_bd_v = dma_alloc_coherent(ndev->dev.parent, 298492caffaSMoritz Fischer sizeof(*priv->tx_bd_v) * TX_BD_NUM, 299492caffaSMoritz Fischer &priv->tx_bd_p, GFP_KERNEL); 300492caffaSMoritz Fischer if (!priv->tx_bd_v) 301492caffaSMoritz Fischer goto out; 302492caffaSMoritz Fischer 303a86854d0SKees Cook priv->tx_skb = devm_kcalloc(ndev->dev.parent, 304a86854d0SKees Cook TX_BD_NUM, sizeof(*priv->tx_skb), 305492caffaSMoritz Fischer GFP_KERNEL); 306492caffaSMoritz Fischer if (!priv->tx_skb) 307492caffaSMoritz Fischer goto out; 308492caffaSMoritz Fischer 309750afb08SLuis Chamberlain priv->rx_bd_v = dma_alloc_coherent(ndev->dev.parent, 310492caffaSMoritz Fischer sizeof(*priv->rx_bd_v) * RX_BD_NUM, 311492caffaSMoritz Fischer &priv->rx_bd_p, GFP_KERNEL); 312492caffaSMoritz Fischer if (!priv->rx_bd_v) 313492caffaSMoritz Fischer goto out; 314492caffaSMoritz Fischer 315492caffaSMoritz Fischer for (i = 0; i < TX_BD_NUM; i++) { 3167e8d5755SMoritz Fischer nixge_hw_dma_bd_set_next(&priv->tx_bd_v[i], 3177e8d5755SMoritz Fischer priv->tx_bd_p + 318492caffaSMoritz Fischer sizeof(*priv->tx_bd_v) * 3197e8d5755SMoritz Fischer ((i + 1) % TX_BD_NUM)); 320492caffaSMoritz Fischer } 321492caffaSMoritz Fischer 322492caffaSMoritz Fischer for (i = 0; i < RX_BD_NUM; i++) { 3237e8d5755SMoritz Fischer nixge_hw_dma_bd_set_next(&priv->rx_bd_v[i], 3247e8d5755SMoritz Fischer priv->rx_bd_p 3257e8d5755SMoritz Fischer + sizeof(*priv->rx_bd_v) * 3267e8d5755SMoritz Fischer ((i + 1) % RX_BD_NUM)); 327492caffaSMoritz Fischer 3286b48beceSChristophe JAILLET skb = __netdev_alloc_skb_ip_align(ndev, 3296b48beceSChristophe JAILLET NIXGE_MAX_JUMBO_FRAME_SIZE, 3306b48beceSChristophe JAILLET GFP_KERNEL); 331492caffaSMoritz Fischer if (!skb) 332492caffaSMoritz Fischer goto out; 333492caffaSMoritz Fischer 334ea43a590SMoritz Fischer nixge_hw_dma_bd_set_offset(&priv->rx_bd_v[i], (uintptr_t)skb); 3357e8d5755SMoritz Fischer phys = dma_map_single(ndev->dev.parent, skb->data, 336492caffaSMoritz Fischer NIXGE_MAX_JUMBO_FRAME_SIZE, 337492caffaSMoritz Fischer DMA_FROM_DEVICE); 3387e8d5755SMoritz Fischer 3397e8d5755SMoritz Fischer nixge_hw_dma_bd_set_phys(&priv->rx_bd_v[i], phys); 3407e8d5755SMoritz Fischer 341492caffaSMoritz Fischer priv->rx_bd_v[i].cntrl = NIXGE_MAX_JUMBO_FRAME_SIZE; 342492caffaSMoritz Fischer } 343492caffaSMoritz Fischer 344492caffaSMoritz Fischer /* Start updating the Rx channel control register */ 345492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET); 346492caffaSMoritz Fischer /* Update the interrupt coalesce count */ 347492caffaSMoritz Fischer cr = ((cr & ~XAXIDMA_COALESCE_MASK) | 348492caffaSMoritz Fischer ((priv->coalesce_count_rx) << XAXIDMA_COALESCE_SHIFT)); 349492caffaSMoritz Fischer /* Update the delay timer count */ 350492caffaSMoritz Fischer cr = ((cr & ~XAXIDMA_DELAY_MASK) | 351492caffaSMoritz Fischer (XAXIDMA_DFT_RX_WAITBOUND << XAXIDMA_DELAY_SHIFT)); 352492caffaSMoritz Fischer /* Enable coalesce, delay timer and error interrupts */ 353492caffaSMoritz Fischer cr |= XAXIDMA_IRQ_ALL_MASK; 354492caffaSMoritz Fischer /* Write to the Rx channel control register */ 355492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr); 356492caffaSMoritz Fischer 357492caffaSMoritz Fischer /* Start updating the Tx channel control register */ 358492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET); 359492caffaSMoritz Fischer /* Update the interrupt coalesce count */ 360492caffaSMoritz Fischer cr = (((cr & ~XAXIDMA_COALESCE_MASK)) | 361492caffaSMoritz Fischer ((priv->coalesce_count_tx) << XAXIDMA_COALESCE_SHIFT)); 362492caffaSMoritz Fischer /* Update the delay timer count */ 363492caffaSMoritz Fischer cr = (((cr & ~XAXIDMA_DELAY_MASK)) | 364492caffaSMoritz Fischer (XAXIDMA_DFT_TX_WAITBOUND << XAXIDMA_DELAY_SHIFT)); 365492caffaSMoritz Fischer /* Enable coalesce, delay timer and error interrupts */ 366492caffaSMoritz Fischer cr |= XAXIDMA_IRQ_ALL_MASK; 367492caffaSMoritz Fischer /* Write to the Tx channel control register */ 368492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, cr); 369492caffaSMoritz Fischer 370492caffaSMoritz Fischer /* Populate the tail pointer and bring the Rx Axi DMA engine out of 371492caffaSMoritz Fischer * halted state. This will make the Rx side ready for reception. 372492caffaSMoritz Fischer */ 3737e8d5755SMoritz Fischer nixge_dma_write_desc_reg(priv, XAXIDMA_RX_CDESC_OFFSET, priv->rx_bd_p); 374492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET); 375492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, 376492caffaSMoritz Fischer cr | XAXIDMA_CR_RUNSTOP_MASK); 3777e8d5755SMoritz Fischer nixge_dma_write_desc_reg(priv, XAXIDMA_RX_TDESC_OFFSET, priv->rx_bd_p + 378492caffaSMoritz Fischer (sizeof(*priv->rx_bd_v) * (RX_BD_NUM - 1))); 379492caffaSMoritz Fischer 380492caffaSMoritz Fischer /* Write to the RS (Run-stop) bit in the Tx channel control register. 381492caffaSMoritz Fischer * Tx channel is now ready to run. But only after we write to the 382492caffaSMoritz Fischer * tail pointer register that the Tx channel will start transmitting. 383492caffaSMoritz Fischer */ 3847e8d5755SMoritz Fischer nixge_dma_write_desc_reg(priv, XAXIDMA_TX_CDESC_OFFSET, priv->tx_bd_p); 385492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET); 386492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, 387492caffaSMoritz Fischer cr | XAXIDMA_CR_RUNSTOP_MASK); 388492caffaSMoritz Fischer 389492caffaSMoritz Fischer return 0; 390492caffaSMoritz Fischer out: 391492caffaSMoritz Fischer nixge_hw_dma_bd_release(ndev); 392492caffaSMoritz Fischer return -ENOMEM; 393492caffaSMoritz Fischer } 394492caffaSMoritz Fischer 395492caffaSMoritz Fischer static void __nixge_device_reset(struct nixge_priv *priv, off_t offset) 396492caffaSMoritz Fischer { 397492caffaSMoritz Fischer u32 status; 398492caffaSMoritz Fischer int err; 399492caffaSMoritz Fischer 400492caffaSMoritz Fischer /* Reset Axi DMA. This would reset NIXGE Ethernet core as well. 401492caffaSMoritz Fischer * The reset process of Axi DMA takes a while to complete as all 402492caffaSMoritz Fischer * pending commands/transfers will be flushed or completed during 403492caffaSMoritz Fischer * this reset process. 404492caffaSMoritz Fischer */ 405492caffaSMoritz Fischer nixge_dma_write_reg(priv, offset, XAXIDMA_CR_RESET_MASK); 406492caffaSMoritz Fischer err = nixge_dma_poll_timeout(priv, offset, status, 407492caffaSMoritz Fischer !(status & XAXIDMA_CR_RESET_MASK), 10, 408492caffaSMoritz Fischer 1000); 409492caffaSMoritz Fischer if (err) 410492caffaSMoritz Fischer netdev_err(priv->ndev, "%s: DMA reset timeout!\n", __func__); 411492caffaSMoritz Fischer } 412492caffaSMoritz Fischer 413492caffaSMoritz Fischer static void nixge_device_reset(struct net_device *ndev) 414492caffaSMoritz Fischer { 415492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 416492caffaSMoritz Fischer 417492caffaSMoritz Fischer __nixge_device_reset(priv, XAXIDMA_TX_CR_OFFSET); 418492caffaSMoritz Fischer __nixge_device_reset(priv, XAXIDMA_RX_CR_OFFSET); 419492caffaSMoritz Fischer 420492caffaSMoritz Fischer if (nixge_hw_dma_bd_init(ndev)) 421492caffaSMoritz Fischer netdev_err(ndev, "%s: descriptor allocation failed\n", 422492caffaSMoritz Fischer __func__); 423492caffaSMoritz Fischer 424492caffaSMoritz Fischer netif_trans_update(ndev); 425492caffaSMoritz Fischer } 426492caffaSMoritz Fischer 427492caffaSMoritz Fischer static void nixge_handle_link_change(struct net_device *ndev) 428492caffaSMoritz Fischer { 429492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 430492caffaSMoritz Fischer struct phy_device *phydev = ndev->phydev; 431492caffaSMoritz Fischer 432492caffaSMoritz Fischer if (phydev->link != priv->link || phydev->speed != priv->speed || 433492caffaSMoritz Fischer phydev->duplex != priv->duplex) { 434492caffaSMoritz Fischer priv->link = phydev->link; 435492caffaSMoritz Fischer priv->speed = phydev->speed; 436492caffaSMoritz Fischer priv->duplex = phydev->duplex; 437492caffaSMoritz Fischer phy_print_status(phydev); 438492caffaSMoritz Fischer } 439492caffaSMoritz Fischer } 440492caffaSMoritz Fischer 441492caffaSMoritz Fischer static void nixge_tx_skb_unmap(struct nixge_priv *priv, 442492caffaSMoritz Fischer struct nixge_tx_skb *tx_skb) 443492caffaSMoritz Fischer { 444492caffaSMoritz Fischer if (tx_skb->mapping) { 445492caffaSMoritz Fischer if (tx_skb->mapped_as_page) 446492caffaSMoritz Fischer dma_unmap_page(priv->ndev->dev.parent, tx_skb->mapping, 447492caffaSMoritz Fischer tx_skb->size, DMA_TO_DEVICE); 448492caffaSMoritz Fischer else 449492caffaSMoritz Fischer dma_unmap_single(priv->ndev->dev.parent, 450492caffaSMoritz Fischer tx_skb->mapping, 451492caffaSMoritz Fischer tx_skb->size, DMA_TO_DEVICE); 452492caffaSMoritz Fischer tx_skb->mapping = 0; 453492caffaSMoritz Fischer } 454492caffaSMoritz Fischer 455492caffaSMoritz Fischer if (tx_skb->skb) { 456492caffaSMoritz Fischer dev_kfree_skb_any(tx_skb->skb); 457492caffaSMoritz Fischer tx_skb->skb = NULL; 458492caffaSMoritz Fischer } 459492caffaSMoritz Fischer } 460492caffaSMoritz Fischer 461492caffaSMoritz Fischer static void nixge_start_xmit_done(struct net_device *ndev) 462492caffaSMoritz Fischer { 463492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 464492caffaSMoritz Fischer struct nixge_hw_dma_bd *cur_p; 465492caffaSMoritz Fischer struct nixge_tx_skb *tx_skb; 466492caffaSMoritz Fischer unsigned int status = 0; 467492caffaSMoritz Fischer u32 packets = 0; 468492caffaSMoritz Fischer u32 size = 0; 469492caffaSMoritz Fischer 470492caffaSMoritz Fischer cur_p = &priv->tx_bd_v[priv->tx_bd_ci]; 471492caffaSMoritz Fischer tx_skb = &priv->tx_skb[priv->tx_bd_ci]; 472492caffaSMoritz Fischer 473492caffaSMoritz Fischer status = cur_p->status; 474492caffaSMoritz Fischer 475492caffaSMoritz Fischer while (status & XAXIDMA_BD_STS_COMPLETE_MASK) { 476492caffaSMoritz Fischer nixge_tx_skb_unmap(priv, tx_skb); 477492caffaSMoritz Fischer cur_p->status = 0; 478492caffaSMoritz Fischer 479492caffaSMoritz Fischer size += status & XAXIDMA_BD_STS_ACTUAL_LEN_MASK; 480492caffaSMoritz Fischer packets++; 481492caffaSMoritz Fischer 482492caffaSMoritz Fischer ++priv->tx_bd_ci; 483492caffaSMoritz Fischer priv->tx_bd_ci %= TX_BD_NUM; 484492caffaSMoritz Fischer cur_p = &priv->tx_bd_v[priv->tx_bd_ci]; 485492caffaSMoritz Fischer tx_skb = &priv->tx_skb[priv->tx_bd_ci]; 486492caffaSMoritz Fischer status = cur_p->status; 487492caffaSMoritz Fischer } 488492caffaSMoritz Fischer 489492caffaSMoritz Fischer ndev->stats.tx_packets += packets; 490492caffaSMoritz Fischer ndev->stats.tx_bytes += size; 491492caffaSMoritz Fischer 492492caffaSMoritz Fischer if (packets) 493492caffaSMoritz Fischer netif_wake_queue(ndev); 494492caffaSMoritz Fischer } 495492caffaSMoritz Fischer 496492caffaSMoritz Fischer static int nixge_check_tx_bd_space(struct nixge_priv *priv, 497492caffaSMoritz Fischer int num_frag) 498492caffaSMoritz Fischer { 499492caffaSMoritz Fischer struct nixge_hw_dma_bd *cur_p; 500492caffaSMoritz Fischer 501492caffaSMoritz Fischer cur_p = &priv->tx_bd_v[(priv->tx_bd_tail + num_frag) % TX_BD_NUM]; 502492caffaSMoritz Fischer if (cur_p->status & XAXIDMA_BD_STS_ALL_MASK) 503492caffaSMoritz Fischer return NETDEV_TX_BUSY; 504492caffaSMoritz Fischer return 0; 505492caffaSMoritz Fischer } 506492caffaSMoritz Fischer 507015cba7eSYunjian Wang static netdev_tx_t nixge_start_xmit(struct sk_buff *skb, 508015cba7eSYunjian Wang struct net_device *ndev) 509492caffaSMoritz Fischer { 510492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 511492caffaSMoritz Fischer struct nixge_hw_dma_bd *cur_p; 512492caffaSMoritz Fischer struct nixge_tx_skb *tx_skb; 5137e8d5755SMoritz Fischer dma_addr_t tail_p, cur_phys; 514492caffaSMoritz Fischer skb_frag_t *frag; 515492caffaSMoritz Fischer u32 num_frag; 516492caffaSMoritz Fischer u32 ii; 517492caffaSMoritz Fischer 518492caffaSMoritz Fischer num_frag = skb_shinfo(skb)->nr_frags; 519492caffaSMoritz Fischer cur_p = &priv->tx_bd_v[priv->tx_bd_tail]; 520492caffaSMoritz Fischer tx_skb = &priv->tx_skb[priv->tx_bd_tail]; 521492caffaSMoritz Fischer 522492caffaSMoritz Fischer if (nixge_check_tx_bd_space(priv, num_frag)) { 523492caffaSMoritz Fischer if (!netif_queue_stopped(ndev)) 524492caffaSMoritz Fischer netif_stop_queue(ndev); 525492caffaSMoritz Fischer return NETDEV_TX_OK; 526492caffaSMoritz Fischer } 527492caffaSMoritz Fischer 5287e8d5755SMoritz Fischer cur_phys = dma_map_single(ndev->dev.parent, skb->data, 529492caffaSMoritz Fischer skb_headlen(skb), DMA_TO_DEVICE); 5307e8d5755SMoritz Fischer if (dma_mapping_error(ndev->dev.parent, cur_phys)) 531492caffaSMoritz Fischer goto drop; 5327e8d5755SMoritz Fischer nixge_hw_dma_bd_set_phys(cur_p, cur_phys); 533492caffaSMoritz Fischer 534492caffaSMoritz Fischer cur_p->cntrl = skb_headlen(skb) | XAXIDMA_BD_CTRL_TXSOF_MASK; 535492caffaSMoritz Fischer 536492caffaSMoritz Fischer tx_skb->skb = NULL; 5377e8d5755SMoritz Fischer tx_skb->mapping = cur_phys; 538492caffaSMoritz Fischer tx_skb->size = skb_headlen(skb); 539492caffaSMoritz Fischer tx_skb->mapped_as_page = false; 540492caffaSMoritz Fischer 541492caffaSMoritz Fischer for (ii = 0; ii < num_frag; ii++) { 542492caffaSMoritz Fischer ++priv->tx_bd_tail; 543492caffaSMoritz Fischer priv->tx_bd_tail %= TX_BD_NUM; 544492caffaSMoritz Fischer cur_p = &priv->tx_bd_v[priv->tx_bd_tail]; 545492caffaSMoritz Fischer tx_skb = &priv->tx_skb[priv->tx_bd_tail]; 546492caffaSMoritz Fischer frag = &skb_shinfo(skb)->frags[ii]; 547492caffaSMoritz Fischer 5487e8d5755SMoritz Fischer cur_phys = skb_frag_dma_map(ndev->dev.parent, frag, 0, 549492caffaSMoritz Fischer skb_frag_size(frag), 550492caffaSMoritz Fischer DMA_TO_DEVICE); 5517e8d5755SMoritz Fischer if (dma_mapping_error(ndev->dev.parent, cur_phys)) 552492caffaSMoritz Fischer goto frag_err; 5537e8d5755SMoritz Fischer nixge_hw_dma_bd_set_phys(cur_p, cur_phys); 554492caffaSMoritz Fischer 555492caffaSMoritz Fischer cur_p->cntrl = skb_frag_size(frag); 556492caffaSMoritz Fischer 557492caffaSMoritz Fischer tx_skb->skb = NULL; 5587e8d5755SMoritz Fischer tx_skb->mapping = cur_phys; 559492caffaSMoritz Fischer tx_skb->size = skb_frag_size(frag); 560492caffaSMoritz Fischer tx_skb->mapped_as_page = true; 561492caffaSMoritz Fischer } 562492caffaSMoritz Fischer 563492caffaSMoritz Fischer /* last buffer of the frame */ 564492caffaSMoritz Fischer tx_skb->skb = skb; 565492caffaSMoritz Fischer 566492caffaSMoritz Fischer cur_p->cntrl |= XAXIDMA_BD_CTRL_TXEOF_MASK; 567492caffaSMoritz Fischer 568492caffaSMoritz Fischer tail_p = priv->tx_bd_p + sizeof(*priv->tx_bd_v) * priv->tx_bd_tail; 569492caffaSMoritz Fischer /* Start the transfer */ 5707e8d5755SMoritz Fischer nixge_dma_write_desc_reg(priv, XAXIDMA_TX_TDESC_OFFSET, tail_p); 571492caffaSMoritz Fischer ++priv->tx_bd_tail; 572492caffaSMoritz Fischer priv->tx_bd_tail %= TX_BD_NUM; 573492caffaSMoritz Fischer 574492caffaSMoritz Fischer return NETDEV_TX_OK; 575492caffaSMoritz Fischer frag_err: 576492caffaSMoritz Fischer for (; ii > 0; ii--) { 577492caffaSMoritz Fischer if (priv->tx_bd_tail) 578492caffaSMoritz Fischer priv->tx_bd_tail--; 579492caffaSMoritz Fischer else 580492caffaSMoritz Fischer priv->tx_bd_tail = TX_BD_NUM - 1; 581492caffaSMoritz Fischer 582492caffaSMoritz Fischer tx_skb = &priv->tx_skb[priv->tx_bd_tail]; 583492caffaSMoritz Fischer nixge_tx_skb_unmap(priv, tx_skb); 584492caffaSMoritz Fischer 585492caffaSMoritz Fischer cur_p = &priv->tx_bd_v[priv->tx_bd_tail]; 586492caffaSMoritz Fischer cur_p->status = 0; 587492caffaSMoritz Fischer } 588492caffaSMoritz Fischer dma_unmap_single(priv->ndev->dev.parent, 589492caffaSMoritz Fischer tx_skb->mapping, 590492caffaSMoritz Fischer tx_skb->size, DMA_TO_DEVICE); 591492caffaSMoritz Fischer drop: 592492caffaSMoritz Fischer ndev->stats.tx_dropped++; 593492caffaSMoritz Fischer return NETDEV_TX_OK; 594492caffaSMoritz Fischer } 595492caffaSMoritz Fischer 596492caffaSMoritz Fischer static int nixge_recv(struct net_device *ndev, int budget) 597492caffaSMoritz Fischer { 598492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 599492caffaSMoritz Fischer struct sk_buff *skb, *new_skb; 600492caffaSMoritz Fischer struct nixge_hw_dma_bd *cur_p; 6017e8d5755SMoritz Fischer dma_addr_t tail_p = 0, cur_phys = 0; 602492caffaSMoritz Fischer u32 packets = 0; 603492caffaSMoritz Fischer u32 length = 0; 604492caffaSMoritz Fischer u32 size = 0; 605492caffaSMoritz Fischer 606492caffaSMoritz Fischer cur_p = &priv->rx_bd_v[priv->rx_bd_ci]; 607492caffaSMoritz Fischer 608492caffaSMoritz Fischer while ((cur_p->status & XAXIDMA_BD_STS_COMPLETE_MASK && 609492caffaSMoritz Fischer budget > packets)) { 610492caffaSMoritz Fischer tail_p = priv->rx_bd_p + sizeof(*priv->rx_bd_v) * 611492caffaSMoritz Fischer priv->rx_bd_ci; 612492caffaSMoritz Fischer 613ea43a590SMoritz Fischer skb = (struct sk_buff *)(uintptr_t) 614ea43a590SMoritz Fischer nixge_hw_dma_bd_get_addr(cur_p, sw_id_offset); 615492caffaSMoritz Fischer 616492caffaSMoritz Fischer length = cur_p->status & XAXIDMA_BD_STS_ACTUAL_LEN_MASK; 617492caffaSMoritz Fischer if (length > NIXGE_MAX_JUMBO_FRAME_SIZE) 618492caffaSMoritz Fischer length = NIXGE_MAX_JUMBO_FRAME_SIZE; 619492caffaSMoritz Fischer 6207e8d5755SMoritz Fischer dma_unmap_single(ndev->dev.parent, 6217e8d5755SMoritz Fischer nixge_hw_dma_bd_get_addr(cur_p, phys), 622492caffaSMoritz Fischer NIXGE_MAX_JUMBO_FRAME_SIZE, 623492caffaSMoritz Fischer DMA_FROM_DEVICE); 624492caffaSMoritz Fischer 625492caffaSMoritz Fischer skb_put(skb, length); 626492caffaSMoritz Fischer 627492caffaSMoritz Fischer skb->protocol = eth_type_trans(skb, ndev); 628492caffaSMoritz Fischer skb_checksum_none_assert(skb); 629492caffaSMoritz Fischer 630492caffaSMoritz Fischer /* For now mark them as CHECKSUM_NONE since 631492caffaSMoritz Fischer * we don't have offload capabilities 632492caffaSMoritz Fischer */ 633492caffaSMoritz Fischer skb->ip_summed = CHECKSUM_NONE; 634492caffaSMoritz Fischer 635492caffaSMoritz Fischer napi_gro_receive(&priv->napi, skb); 636492caffaSMoritz Fischer 637492caffaSMoritz Fischer size += length; 638492caffaSMoritz Fischer packets++; 639492caffaSMoritz Fischer 640492caffaSMoritz Fischer new_skb = netdev_alloc_skb_ip_align(ndev, 641492caffaSMoritz Fischer NIXGE_MAX_JUMBO_FRAME_SIZE); 642492caffaSMoritz Fischer if (!new_skb) 643492caffaSMoritz Fischer return packets; 644492caffaSMoritz Fischer 6457e8d5755SMoritz Fischer cur_phys = dma_map_single(ndev->dev.parent, new_skb->data, 646492caffaSMoritz Fischer NIXGE_MAX_JUMBO_FRAME_SIZE, 647492caffaSMoritz Fischer DMA_FROM_DEVICE); 6487e8d5755SMoritz Fischer if (dma_mapping_error(ndev->dev.parent, cur_phys)) { 649492caffaSMoritz Fischer /* FIXME: bail out and clean up */ 650492caffaSMoritz Fischer netdev_err(ndev, "Failed to map ...\n"); 651492caffaSMoritz Fischer } 6527e8d5755SMoritz Fischer nixge_hw_dma_bd_set_phys(cur_p, cur_phys); 653492caffaSMoritz Fischer cur_p->cntrl = NIXGE_MAX_JUMBO_FRAME_SIZE; 654492caffaSMoritz Fischer cur_p->status = 0; 655ea43a590SMoritz Fischer nixge_hw_dma_bd_set_offset(cur_p, (uintptr_t)new_skb); 656492caffaSMoritz Fischer 657492caffaSMoritz Fischer ++priv->rx_bd_ci; 658492caffaSMoritz Fischer priv->rx_bd_ci %= RX_BD_NUM; 659492caffaSMoritz Fischer cur_p = &priv->rx_bd_v[priv->rx_bd_ci]; 660492caffaSMoritz Fischer } 661492caffaSMoritz Fischer 662492caffaSMoritz Fischer ndev->stats.rx_packets += packets; 663492caffaSMoritz Fischer ndev->stats.rx_bytes += size; 664492caffaSMoritz Fischer 665492caffaSMoritz Fischer if (tail_p) 6667e8d5755SMoritz Fischer nixge_dma_write_desc_reg(priv, XAXIDMA_RX_TDESC_OFFSET, tail_p); 667492caffaSMoritz Fischer 668492caffaSMoritz Fischer return packets; 669492caffaSMoritz Fischer } 670492caffaSMoritz Fischer 671492caffaSMoritz Fischer static int nixge_poll(struct napi_struct *napi, int budget) 672492caffaSMoritz Fischer { 673492caffaSMoritz Fischer struct nixge_priv *priv = container_of(napi, struct nixge_priv, napi); 674492caffaSMoritz Fischer int work_done; 675492caffaSMoritz Fischer u32 status, cr; 676492caffaSMoritz Fischer 677492caffaSMoritz Fischer work_done = 0; 678492caffaSMoritz Fischer 679492caffaSMoritz Fischer work_done = nixge_recv(priv->ndev, budget); 680492caffaSMoritz Fischer if (work_done < budget) { 681492caffaSMoritz Fischer napi_complete_done(napi, work_done); 682492caffaSMoritz Fischer status = nixge_dma_read_reg(priv, XAXIDMA_RX_SR_OFFSET); 683492caffaSMoritz Fischer 684492caffaSMoritz Fischer if (status & (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK)) { 685492caffaSMoritz Fischer /* If there's more, reschedule, but clear */ 686492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_SR_OFFSET, status); 687492caffaSMoritz Fischer napi_reschedule(napi); 688492caffaSMoritz Fischer } else { 689492caffaSMoritz Fischer /* if not, turn on RX IRQs again ... */ 690492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET); 691492caffaSMoritz Fischer cr |= (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK); 692492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr); 693492caffaSMoritz Fischer } 694492caffaSMoritz Fischer } 695492caffaSMoritz Fischer 696492caffaSMoritz Fischer return work_done; 697492caffaSMoritz Fischer } 698492caffaSMoritz Fischer 699492caffaSMoritz Fischer static irqreturn_t nixge_tx_irq(int irq, void *_ndev) 700492caffaSMoritz Fischer { 701492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(_ndev); 702492caffaSMoritz Fischer struct net_device *ndev = _ndev; 703492caffaSMoritz Fischer unsigned int status; 7047e8d5755SMoritz Fischer dma_addr_t phys; 705492caffaSMoritz Fischer u32 cr; 706492caffaSMoritz Fischer 707492caffaSMoritz Fischer status = nixge_dma_read_reg(priv, XAXIDMA_TX_SR_OFFSET); 708492caffaSMoritz Fischer if (status & (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK)) { 709492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_TX_SR_OFFSET, status); 710492caffaSMoritz Fischer nixge_start_xmit_done(priv->ndev); 711492caffaSMoritz Fischer goto out; 712492caffaSMoritz Fischer } 713492caffaSMoritz Fischer if (!(status & XAXIDMA_IRQ_ALL_MASK)) { 714492caffaSMoritz Fischer netdev_err(ndev, "No interrupts asserted in Tx path\n"); 715492caffaSMoritz Fischer return IRQ_NONE; 716492caffaSMoritz Fischer } 717492caffaSMoritz Fischer if (status & XAXIDMA_IRQ_ERROR_MASK) { 7187e8d5755SMoritz Fischer phys = nixge_hw_dma_bd_get_addr(&priv->tx_bd_v[priv->tx_bd_ci], 7197e8d5755SMoritz Fischer phys); 7207e8d5755SMoritz Fischer 721492caffaSMoritz Fischer netdev_err(ndev, "DMA Tx error 0x%x\n", status); 7227e8d5755SMoritz Fischer netdev_err(ndev, "Current BD is at: 0x%llx\n", (u64)phys); 723492caffaSMoritz Fischer 724492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET); 725492caffaSMoritz Fischer /* Disable coalesce, delay timer and error interrupts */ 726492caffaSMoritz Fischer cr &= (~XAXIDMA_IRQ_ALL_MASK); 727492caffaSMoritz Fischer /* Write to the Tx channel control register */ 728492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, cr); 729492caffaSMoritz Fischer 730492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET); 731492caffaSMoritz Fischer /* Disable coalesce, delay timer and error interrupts */ 732492caffaSMoritz Fischer cr &= (~XAXIDMA_IRQ_ALL_MASK); 733492caffaSMoritz Fischer /* Write to the Rx channel control register */ 734492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr); 735492caffaSMoritz Fischer 736492caffaSMoritz Fischer tasklet_schedule(&priv->dma_err_tasklet); 737492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_TX_SR_OFFSET, status); 738492caffaSMoritz Fischer } 739492caffaSMoritz Fischer out: 740492caffaSMoritz Fischer return IRQ_HANDLED; 741492caffaSMoritz Fischer } 742492caffaSMoritz Fischer 743492caffaSMoritz Fischer static irqreturn_t nixge_rx_irq(int irq, void *_ndev) 744492caffaSMoritz Fischer { 745492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(_ndev); 746492caffaSMoritz Fischer struct net_device *ndev = _ndev; 747492caffaSMoritz Fischer unsigned int status; 7487e8d5755SMoritz Fischer dma_addr_t phys; 749492caffaSMoritz Fischer u32 cr; 750492caffaSMoritz Fischer 751492caffaSMoritz Fischer status = nixge_dma_read_reg(priv, XAXIDMA_RX_SR_OFFSET); 752492caffaSMoritz Fischer if (status & (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK)) { 753492caffaSMoritz Fischer /* Turn of IRQs because NAPI */ 754492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_SR_OFFSET, status); 755492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET); 756492caffaSMoritz Fischer cr &= ~(XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK); 757492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr); 758492caffaSMoritz Fischer 759492caffaSMoritz Fischer if (napi_schedule_prep(&priv->napi)) 760492caffaSMoritz Fischer __napi_schedule(&priv->napi); 761492caffaSMoritz Fischer goto out; 762492caffaSMoritz Fischer } 763492caffaSMoritz Fischer if (!(status & XAXIDMA_IRQ_ALL_MASK)) { 764492caffaSMoritz Fischer netdev_err(ndev, "No interrupts asserted in Rx path\n"); 765492caffaSMoritz Fischer return IRQ_NONE; 766492caffaSMoritz Fischer } 767492caffaSMoritz Fischer if (status & XAXIDMA_IRQ_ERROR_MASK) { 7687e8d5755SMoritz Fischer phys = nixge_hw_dma_bd_get_addr(&priv->rx_bd_v[priv->rx_bd_ci], 7697e8d5755SMoritz Fischer phys); 770492caffaSMoritz Fischer netdev_err(ndev, "DMA Rx error 0x%x\n", status); 7717e8d5755SMoritz Fischer netdev_err(ndev, "Current BD is at: 0x%llx\n", (u64)phys); 772492caffaSMoritz Fischer 773492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET); 774492caffaSMoritz Fischer /* Disable coalesce, delay timer and error interrupts */ 775492caffaSMoritz Fischer cr &= (~XAXIDMA_IRQ_ALL_MASK); 776492caffaSMoritz Fischer /* Finally write to the Tx channel control register */ 777492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, cr); 778492caffaSMoritz Fischer 779492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET); 780492caffaSMoritz Fischer /* Disable coalesce, delay timer and error interrupts */ 781492caffaSMoritz Fischer cr &= (~XAXIDMA_IRQ_ALL_MASK); 782492caffaSMoritz Fischer /* write to the Rx channel control register */ 783492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr); 784492caffaSMoritz Fischer 785492caffaSMoritz Fischer tasklet_schedule(&priv->dma_err_tasklet); 786492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_SR_OFFSET, status); 787492caffaSMoritz Fischer } 788492caffaSMoritz Fischer out: 789492caffaSMoritz Fischer return IRQ_HANDLED; 790492caffaSMoritz Fischer } 791492caffaSMoritz Fischer 792f246d129SAllen Pais static void nixge_dma_err_handler(struct tasklet_struct *t) 793492caffaSMoritz Fischer { 794f246d129SAllen Pais struct nixge_priv *lp = from_tasklet(lp, t, dma_err_tasklet); 795492caffaSMoritz Fischer struct nixge_hw_dma_bd *cur_p; 796492caffaSMoritz Fischer struct nixge_tx_skb *tx_skb; 797492caffaSMoritz Fischer u32 cr, i; 798492caffaSMoritz Fischer 799492caffaSMoritz Fischer __nixge_device_reset(lp, XAXIDMA_TX_CR_OFFSET); 800492caffaSMoritz Fischer __nixge_device_reset(lp, XAXIDMA_RX_CR_OFFSET); 801492caffaSMoritz Fischer 802492caffaSMoritz Fischer for (i = 0; i < TX_BD_NUM; i++) { 803492caffaSMoritz Fischer cur_p = &lp->tx_bd_v[i]; 804492caffaSMoritz Fischer tx_skb = &lp->tx_skb[i]; 805492caffaSMoritz Fischer nixge_tx_skb_unmap(lp, tx_skb); 806492caffaSMoritz Fischer 8077e8d5755SMoritz Fischer nixge_hw_dma_bd_set_phys(cur_p, 0); 808492caffaSMoritz Fischer cur_p->cntrl = 0; 809492caffaSMoritz Fischer cur_p->status = 0; 8107e8d5755SMoritz Fischer nixge_hw_dma_bd_set_offset(cur_p, 0); 811492caffaSMoritz Fischer } 812492caffaSMoritz Fischer 813492caffaSMoritz Fischer for (i = 0; i < RX_BD_NUM; i++) { 814492caffaSMoritz Fischer cur_p = &lp->rx_bd_v[i]; 815492caffaSMoritz Fischer cur_p->status = 0; 816492caffaSMoritz Fischer } 817492caffaSMoritz Fischer 818492caffaSMoritz Fischer lp->tx_bd_ci = 0; 819492caffaSMoritz Fischer lp->tx_bd_tail = 0; 820492caffaSMoritz Fischer lp->rx_bd_ci = 0; 821492caffaSMoritz Fischer 822492caffaSMoritz Fischer /* Start updating the Rx channel control register */ 823492caffaSMoritz Fischer cr = nixge_dma_read_reg(lp, XAXIDMA_RX_CR_OFFSET); 824492caffaSMoritz Fischer /* Update the interrupt coalesce count */ 825492caffaSMoritz Fischer cr = ((cr & ~XAXIDMA_COALESCE_MASK) | 826492caffaSMoritz Fischer (XAXIDMA_DFT_RX_THRESHOLD << XAXIDMA_COALESCE_SHIFT)); 827492caffaSMoritz Fischer /* Update the delay timer count */ 828492caffaSMoritz Fischer cr = ((cr & ~XAXIDMA_DELAY_MASK) | 829492caffaSMoritz Fischer (XAXIDMA_DFT_RX_WAITBOUND << XAXIDMA_DELAY_SHIFT)); 830492caffaSMoritz Fischer /* Enable coalesce, delay timer and error interrupts */ 831492caffaSMoritz Fischer cr |= XAXIDMA_IRQ_ALL_MASK; 832492caffaSMoritz Fischer /* Finally write to the Rx channel control register */ 833492caffaSMoritz Fischer nixge_dma_write_reg(lp, XAXIDMA_RX_CR_OFFSET, cr); 834492caffaSMoritz Fischer 835492caffaSMoritz Fischer /* Start updating the Tx channel control register */ 836492caffaSMoritz Fischer cr = nixge_dma_read_reg(lp, XAXIDMA_TX_CR_OFFSET); 837492caffaSMoritz Fischer /* Update the interrupt coalesce count */ 838492caffaSMoritz Fischer cr = (((cr & ~XAXIDMA_COALESCE_MASK)) | 839492caffaSMoritz Fischer (XAXIDMA_DFT_TX_THRESHOLD << XAXIDMA_COALESCE_SHIFT)); 840492caffaSMoritz Fischer /* Update the delay timer count */ 841492caffaSMoritz Fischer cr = (((cr & ~XAXIDMA_DELAY_MASK)) | 842492caffaSMoritz Fischer (XAXIDMA_DFT_TX_WAITBOUND << XAXIDMA_DELAY_SHIFT)); 843492caffaSMoritz Fischer /* Enable coalesce, delay timer and error interrupts */ 844492caffaSMoritz Fischer cr |= XAXIDMA_IRQ_ALL_MASK; 845492caffaSMoritz Fischer /* Finally write to the Tx channel control register */ 846492caffaSMoritz Fischer nixge_dma_write_reg(lp, XAXIDMA_TX_CR_OFFSET, cr); 847492caffaSMoritz Fischer 848492caffaSMoritz Fischer /* Populate the tail pointer and bring the Rx Axi DMA engine out of 849492caffaSMoritz Fischer * halted state. This will make the Rx side ready for reception. 850492caffaSMoritz Fischer */ 8517e8d5755SMoritz Fischer nixge_dma_write_desc_reg(lp, XAXIDMA_RX_CDESC_OFFSET, lp->rx_bd_p); 852492caffaSMoritz Fischer cr = nixge_dma_read_reg(lp, XAXIDMA_RX_CR_OFFSET); 853492caffaSMoritz Fischer nixge_dma_write_reg(lp, XAXIDMA_RX_CR_OFFSET, 854492caffaSMoritz Fischer cr | XAXIDMA_CR_RUNSTOP_MASK); 8557e8d5755SMoritz Fischer nixge_dma_write_desc_reg(lp, XAXIDMA_RX_TDESC_OFFSET, lp->rx_bd_p + 856492caffaSMoritz Fischer (sizeof(*lp->rx_bd_v) * (RX_BD_NUM - 1))); 857492caffaSMoritz Fischer 858492caffaSMoritz Fischer /* Write to the RS (Run-stop) bit in the Tx channel control register. 859492caffaSMoritz Fischer * Tx channel is now ready to run. But only after we write to the 860492caffaSMoritz Fischer * tail pointer register that the Tx channel will start transmitting 861492caffaSMoritz Fischer */ 8627e8d5755SMoritz Fischer nixge_dma_write_desc_reg(lp, XAXIDMA_TX_CDESC_OFFSET, lp->tx_bd_p); 863492caffaSMoritz Fischer cr = nixge_dma_read_reg(lp, XAXIDMA_TX_CR_OFFSET); 864492caffaSMoritz Fischer nixge_dma_write_reg(lp, XAXIDMA_TX_CR_OFFSET, 865492caffaSMoritz Fischer cr | XAXIDMA_CR_RUNSTOP_MASK); 866492caffaSMoritz Fischer } 867492caffaSMoritz Fischer 868492caffaSMoritz Fischer static int nixge_open(struct net_device *ndev) 869492caffaSMoritz Fischer { 870492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 871492caffaSMoritz Fischer struct phy_device *phy; 872492caffaSMoritz Fischer int ret; 873492caffaSMoritz Fischer 874492caffaSMoritz Fischer nixge_device_reset(ndev); 875492caffaSMoritz Fischer 876492caffaSMoritz Fischer phy = of_phy_connect(ndev, priv->phy_node, 877492caffaSMoritz Fischer &nixge_handle_link_change, 0, priv->phy_mode); 878492caffaSMoritz Fischer if (!phy) 879492caffaSMoritz Fischer return -ENODEV; 880492caffaSMoritz Fischer 881492caffaSMoritz Fischer phy_start(phy); 882492caffaSMoritz Fischer 883492caffaSMoritz Fischer /* Enable tasklets for Axi DMA error handling */ 884f246d129SAllen Pais tasklet_setup(&priv->dma_err_tasklet, nixge_dma_err_handler); 885492caffaSMoritz Fischer 886492caffaSMoritz Fischer napi_enable(&priv->napi); 887492caffaSMoritz Fischer 888492caffaSMoritz Fischer /* Enable interrupts for Axi DMA Tx */ 889492caffaSMoritz Fischer ret = request_irq(priv->tx_irq, nixge_tx_irq, 0, ndev->name, ndev); 890492caffaSMoritz Fischer if (ret) 891492caffaSMoritz Fischer goto err_tx_irq; 892492caffaSMoritz Fischer /* Enable interrupts for Axi DMA Rx */ 893492caffaSMoritz Fischer ret = request_irq(priv->rx_irq, nixge_rx_irq, 0, ndev->name, ndev); 894492caffaSMoritz Fischer if (ret) 895492caffaSMoritz Fischer goto err_rx_irq; 896492caffaSMoritz Fischer 897492caffaSMoritz Fischer netif_start_queue(ndev); 898492caffaSMoritz Fischer 899492caffaSMoritz Fischer return 0; 900492caffaSMoritz Fischer 901492caffaSMoritz Fischer err_rx_irq: 902492caffaSMoritz Fischer free_irq(priv->tx_irq, ndev); 903492caffaSMoritz Fischer err_tx_irq: 904b0633491SZhengchao Shao napi_disable(&priv->napi); 905492caffaSMoritz Fischer phy_stop(phy); 906492caffaSMoritz Fischer phy_disconnect(phy); 907492caffaSMoritz Fischer tasklet_kill(&priv->dma_err_tasklet); 908492caffaSMoritz Fischer netdev_err(ndev, "request_irq() failed\n"); 909492caffaSMoritz Fischer return ret; 910492caffaSMoritz Fischer } 911492caffaSMoritz Fischer 912492caffaSMoritz Fischer static int nixge_stop(struct net_device *ndev) 913492caffaSMoritz Fischer { 914492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 915492caffaSMoritz Fischer u32 cr; 916492caffaSMoritz Fischer 917492caffaSMoritz Fischer netif_stop_queue(ndev); 918492caffaSMoritz Fischer napi_disable(&priv->napi); 919492caffaSMoritz Fischer 920492caffaSMoritz Fischer if (ndev->phydev) { 921492caffaSMoritz Fischer phy_stop(ndev->phydev); 922492caffaSMoritz Fischer phy_disconnect(ndev->phydev); 923492caffaSMoritz Fischer } 924492caffaSMoritz Fischer 925492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET); 926492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, 927492caffaSMoritz Fischer cr & (~XAXIDMA_CR_RUNSTOP_MASK)); 928492caffaSMoritz Fischer cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET); 929492caffaSMoritz Fischer nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, 930492caffaSMoritz Fischer cr & (~XAXIDMA_CR_RUNSTOP_MASK)); 931492caffaSMoritz Fischer 932492caffaSMoritz Fischer tasklet_kill(&priv->dma_err_tasklet); 933492caffaSMoritz Fischer 934492caffaSMoritz Fischer free_irq(priv->tx_irq, ndev); 935492caffaSMoritz Fischer free_irq(priv->rx_irq, ndev); 936492caffaSMoritz Fischer 937492caffaSMoritz Fischer nixge_hw_dma_bd_release(ndev); 938492caffaSMoritz Fischer 939492caffaSMoritz Fischer return 0; 940492caffaSMoritz Fischer } 941492caffaSMoritz Fischer 942492caffaSMoritz Fischer static int nixge_change_mtu(struct net_device *ndev, int new_mtu) 943492caffaSMoritz Fischer { 944492caffaSMoritz Fischer if (netif_running(ndev)) 945492caffaSMoritz Fischer return -EBUSY; 946492caffaSMoritz Fischer 947492caffaSMoritz Fischer if ((new_mtu + NIXGE_HDR_SIZE + NIXGE_TRL_SIZE) > 948492caffaSMoritz Fischer NIXGE_MAX_JUMBO_FRAME_SIZE) 949492caffaSMoritz Fischer return -EINVAL; 950492caffaSMoritz Fischer 951492caffaSMoritz Fischer ndev->mtu = new_mtu; 952492caffaSMoritz Fischer 953492caffaSMoritz Fischer return 0; 954492caffaSMoritz Fischer } 955492caffaSMoritz Fischer 956492caffaSMoritz Fischer static s32 __nixge_hw_set_mac_address(struct net_device *ndev) 957492caffaSMoritz Fischer { 958492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 959492caffaSMoritz Fischer 960492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MAC_LSB, 961492caffaSMoritz Fischer (ndev->dev_addr[2]) << 24 | 962492caffaSMoritz Fischer (ndev->dev_addr[3] << 16) | 963492caffaSMoritz Fischer (ndev->dev_addr[4] << 8) | 964492caffaSMoritz Fischer (ndev->dev_addr[5] << 0)); 965492caffaSMoritz Fischer 966492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MAC_MSB, 967492caffaSMoritz Fischer (ndev->dev_addr[1] | (ndev->dev_addr[0] << 8))); 968492caffaSMoritz Fischer 969492caffaSMoritz Fischer return 0; 970492caffaSMoritz Fischer } 971492caffaSMoritz Fischer 972492caffaSMoritz Fischer static int nixge_net_set_mac_address(struct net_device *ndev, void *p) 973492caffaSMoritz Fischer { 974492caffaSMoritz Fischer int err; 975492caffaSMoritz Fischer 976492caffaSMoritz Fischer err = eth_mac_addr(ndev, p); 977492caffaSMoritz Fischer if (!err) 978492caffaSMoritz Fischer __nixge_hw_set_mac_address(ndev); 979492caffaSMoritz Fischer 980492caffaSMoritz Fischer return err; 981492caffaSMoritz Fischer } 982492caffaSMoritz Fischer 983492caffaSMoritz Fischer static const struct net_device_ops nixge_netdev_ops = { 984492caffaSMoritz Fischer .ndo_open = nixge_open, 985492caffaSMoritz Fischer .ndo_stop = nixge_stop, 986492caffaSMoritz Fischer .ndo_start_xmit = nixge_start_xmit, 987492caffaSMoritz Fischer .ndo_change_mtu = nixge_change_mtu, 988492caffaSMoritz Fischer .ndo_set_mac_address = nixge_net_set_mac_address, 989492caffaSMoritz Fischer .ndo_validate_addr = eth_validate_addr, 990492caffaSMoritz Fischer }; 991492caffaSMoritz Fischer 992492caffaSMoritz Fischer static void nixge_ethtools_get_drvinfo(struct net_device *ndev, 993492caffaSMoritz Fischer struct ethtool_drvinfo *ed) 994492caffaSMoritz Fischer { 995f029c781SWolfram Sang strscpy(ed->driver, "nixge", sizeof(ed->driver)); 996f029c781SWolfram Sang strscpy(ed->bus_info, "platform", sizeof(ed->bus_info)); 997492caffaSMoritz Fischer } 998492caffaSMoritz Fischer 999f3ccfda1SYufeng Mo static int 1000f3ccfda1SYufeng Mo nixge_ethtools_get_coalesce(struct net_device *ndev, 1001f3ccfda1SYufeng Mo struct ethtool_coalesce *ecoalesce, 1002f3ccfda1SYufeng Mo struct kernel_ethtool_coalesce *kernel_coal, 1003f3ccfda1SYufeng Mo struct netlink_ext_ack *extack) 1004492caffaSMoritz Fischer { 1005492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 1006492caffaSMoritz Fischer u32 regval = 0; 1007492caffaSMoritz Fischer 1008492caffaSMoritz Fischer regval = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET); 1009492caffaSMoritz Fischer ecoalesce->rx_max_coalesced_frames = (regval & XAXIDMA_COALESCE_MASK) 1010492caffaSMoritz Fischer >> XAXIDMA_COALESCE_SHIFT; 1011492caffaSMoritz Fischer regval = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET); 1012492caffaSMoritz Fischer ecoalesce->tx_max_coalesced_frames = (regval & XAXIDMA_COALESCE_MASK) 1013492caffaSMoritz Fischer >> XAXIDMA_COALESCE_SHIFT; 1014492caffaSMoritz Fischer return 0; 1015492caffaSMoritz Fischer } 1016492caffaSMoritz Fischer 1017f3ccfda1SYufeng Mo static int 1018f3ccfda1SYufeng Mo nixge_ethtools_set_coalesce(struct net_device *ndev, 1019f3ccfda1SYufeng Mo struct ethtool_coalesce *ecoalesce, 1020f3ccfda1SYufeng Mo struct kernel_ethtool_coalesce *kernel_coal, 1021f3ccfda1SYufeng Mo struct netlink_ext_ack *extack) 1022492caffaSMoritz Fischer { 1023492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 1024492caffaSMoritz Fischer 1025492caffaSMoritz Fischer if (netif_running(ndev)) { 1026492caffaSMoritz Fischer netdev_err(ndev, 1027492caffaSMoritz Fischer "Please stop netif before applying configuration\n"); 1028492caffaSMoritz Fischer return -EBUSY; 1029492caffaSMoritz Fischer } 1030492caffaSMoritz Fischer 1031492caffaSMoritz Fischer if (ecoalesce->rx_max_coalesced_frames) 1032492caffaSMoritz Fischer priv->coalesce_count_rx = ecoalesce->rx_max_coalesced_frames; 1033492caffaSMoritz Fischer if (ecoalesce->tx_max_coalesced_frames) 1034492caffaSMoritz Fischer priv->coalesce_count_tx = ecoalesce->tx_max_coalesced_frames; 1035492caffaSMoritz Fischer 1036492caffaSMoritz Fischer return 0; 1037492caffaSMoritz Fischer } 1038492caffaSMoritz Fischer 1039492caffaSMoritz Fischer static int nixge_ethtools_set_phys_id(struct net_device *ndev, 1040492caffaSMoritz Fischer enum ethtool_phys_id_state state) 1041492caffaSMoritz Fischer { 1042492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 1043492caffaSMoritz Fischer u32 ctrl; 1044492caffaSMoritz Fischer 1045492caffaSMoritz Fischer ctrl = nixge_ctrl_read_reg(priv, NIXGE_REG_LED_CTL); 1046492caffaSMoritz Fischer switch (state) { 1047492caffaSMoritz Fischer case ETHTOOL_ID_ACTIVE: 1048492caffaSMoritz Fischer ctrl |= NIXGE_ID_LED_CTL_EN; 1049492caffaSMoritz Fischer /* Enable identification LED override*/ 1050492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl); 1051492caffaSMoritz Fischer return 2; 1052492caffaSMoritz Fischer 1053492caffaSMoritz Fischer case ETHTOOL_ID_ON: 1054492caffaSMoritz Fischer ctrl |= NIXGE_ID_LED_CTL_VAL; 1055492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl); 1056492caffaSMoritz Fischer break; 1057492caffaSMoritz Fischer 1058492caffaSMoritz Fischer case ETHTOOL_ID_OFF: 1059492caffaSMoritz Fischer ctrl &= ~NIXGE_ID_LED_CTL_VAL; 1060492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl); 1061492caffaSMoritz Fischer break; 1062492caffaSMoritz Fischer 1063492caffaSMoritz Fischer case ETHTOOL_ID_INACTIVE: 1064492caffaSMoritz Fischer /* Restore LED settings */ 1065492caffaSMoritz Fischer ctrl &= ~NIXGE_ID_LED_CTL_EN; 1066492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl); 1067492caffaSMoritz Fischer break; 1068492caffaSMoritz Fischer } 1069492caffaSMoritz Fischer 1070492caffaSMoritz Fischer return 0; 1071492caffaSMoritz Fischer } 1072492caffaSMoritz Fischer 1073492caffaSMoritz Fischer static const struct ethtool_ops nixge_ethtool_ops = { 10748078f028SJakub Kicinski .supported_coalesce_params = ETHTOOL_COALESCE_MAX_FRAMES, 1075492caffaSMoritz Fischer .get_drvinfo = nixge_ethtools_get_drvinfo, 1076492caffaSMoritz Fischer .get_coalesce = nixge_ethtools_get_coalesce, 1077492caffaSMoritz Fischer .set_coalesce = nixge_ethtools_set_coalesce, 1078492caffaSMoritz Fischer .set_phys_id = nixge_ethtools_set_phys_id, 1079492caffaSMoritz Fischer .get_link_ksettings = phy_ethtool_get_link_ksettings, 1080492caffaSMoritz Fischer .set_link_ksettings = phy_ethtool_set_link_ksettings, 1081492caffaSMoritz Fischer .get_link = ethtool_op_get_link, 1082492caffaSMoritz Fischer }; 1083492caffaSMoritz Fischer 1084*064a6a88SAndrew Lunn static int nixge_mdio_read_c22(struct mii_bus *bus, int phy_id, int reg) 1085492caffaSMoritz Fischer { 1086492caffaSMoritz Fischer struct nixge_priv *priv = bus->priv; 1087492caffaSMoritz Fischer u32 status, tmp; 1088492caffaSMoritz Fischer int err; 1089492caffaSMoritz Fischer u16 device; 1090492caffaSMoritz Fischer 1091492caffaSMoritz Fischer device = reg & 0x1f; 1092492caffaSMoritz Fischer 1093492caffaSMoritz Fischer tmp = NIXGE_MDIO_CLAUSE22 | NIXGE_MDIO_OP(NIXGE_MDIO_C22_READ) | 1094492caffaSMoritz Fischer NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device); 1095492caffaSMoritz Fischer 1096492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp); 1097492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1); 1098492caffaSMoritz Fischer 1099492caffaSMoritz Fischer err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status, 1100492caffaSMoritz Fischer !status, 10, 1000); 1101492caffaSMoritz Fischer if (err) { 1102492caffaSMoritz Fischer dev_err(priv->dev, "timeout setting read command"); 1103492caffaSMoritz Fischer return err; 1104492caffaSMoritz Fischer } 1105492caffaSMoritz Fischer 1106492caffaSMoritz Fischer status = nixge_ctrl_read_reg(priv, NIXGE_REG_MDIO_DATA); 1107492caffaSMoritz Fischer 1108492caffaSMoritz Fischer return status; 1109492caffaSMoritz Fischer } 1110492caffaSMoritz Fischer 1111*064a6a88SAndrew Lunn static int nixge_mdio_read_c45(struct mii_bus *bus, int phy_id, int device, 1112*064a6a88SAndrew Lunn int reg) 1113492caffaSMoritz Fischer { 1114492caffaSMoritz Fischer struct nixge_priv *priv = bus->priv; 1115492caffaSMoritz Fischer u32 status, tmp; 1116492caffaSMoritz Fischer int err; 1117492caffaSMoritz Fischer 1118492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_ADDR, reg & 0xffff); 1119492caffaSMoritz Fischer 1120*064a6a88SAndrew Lunn tmp = NIXGE_MDIO_CLAUSE45 | 1121*064a6a88SAndrew Lunn NIXGE_MDIO_OP(NIXGE_MDIO_OP_ADDRESS) | 1122*064a6a88SAndrew Lunn NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device); 1123492caffaSMoritz Fischer 1124492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp); 1125492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1); 1126492caffaSMoritz Fischer 1127492caffaSMoritz Fischer err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status, 1128492caffaSMoritz Fischer !status, 10, 1000); 1129492caffaSMoritz Fischer if (err) { 1130492caffaSMoritz Fischer dev_err(priv->dev, "timeout setting address"); 1131492caffaSMoritz Fischer return err; 1132492caffaSMoritz Fischer } 1133492caffaSMoritz Fischer 1134*064a6a88SAndrew Lunn tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_C45_READ) | 1135*064a6a88SAndrew Lunn NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device); 1136492caffaSMoritz Fischer 1137492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp); 1138*064a6a88SAndrew Lunn nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1); 1139*064a6a88SAndrew Lunn 1140492caffaSMoritz Fischer err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status, 1141492caffaSMoritz Fischer !status, 10, 1000); 1142*064a6a88SAndrew Lunn if (err) { 1143*064a6a88SAndrew Lunn dev_err(priv->dev, "timeout setting read command"); 1144*064a6a88SAndrew Lunn return err; 1145*064a6a88SAndrew Lunn } 1146*064a6a88SAndrew Lunn 1147*064a6a88SAndrew Lunn status = nixge_ctrl_read_reg(priv, NIXGE_REG_MDIO_DATA); 1148*064a6a88SAndrew Lunn 1149*064a6a88SAndrew Lunn return status; 1150*064a6a88SAndrew Lunn } 1151*064a6a88SAndrew Lunn 1152*064a6a88SAndrew Lunn static int nixge_mdio_write_c22(struct mii_bus *bus, int phy_id, int reg, 1153*064a6a88SAndrew Lunn u16 val) 1154*064a6a88SAndrew Lunn { 1155*064a6a88SAndrew Lunn struct nixge_priv *priv = bus->priv; 1156*064a6a88SAndrew Lunn u32 status, tmp; 1157*064a6a88SAndrew Lunn u16 device; 1158*064a6a88SAndrew Lunn int err; 1159*064a6a88SAndrew Lunn 1160492caffaSMoritz Fischer device = reg & 0x1f; 1161492caffaSMoritz Fischer 1162*064a6a88SAndrew Lunn tmp = NIXGE_MDIO_CLAUSE22 | NIXGE_MDIO_OP(NIXGE_MDIO_C22_WRITE) | 1163492caffaSMoritz Fischer NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device); 1164492caffaSMoritz Fischer 1165492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_DATA, val); 1166492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp); 1167492caffaSMoritz Fischer nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1); 1168492caffaSMoritz Fischer 1169492caffaSMoritz Fischer err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status, 1170492caffaSMoritz Fischer !status, 10, 1000); 1171492caffaSMoritz Fischer if (err) 1172492caffaSMoritz Fischer dev_err(priv->dev, "timeout setting write command"); 1173*064a6a88SAndrew Lunn 1174*064a6a88SAndrew Lunn return err; 1175492caffaSMoritz Fischer } 1176492caffaSMoritz Fischer 1177*064a6a88SAndrew Lunn static int nixge_mdio_write_c45(struct mii_bus *bus, int phy_id, 1178*064a6a88SAndrew Lunn int device, int reg, u16 val) 1179*064a6a88SAndrew Lunn { 1180*064a6a88SAndrew Lunn struct nixge_priv *priv = bus->priv; 1181*064a6a88SAndrew Lunn u32 status, tmp; 1182*064a6a88SAndrew Lunn int err; 1183*064a6a88SAndrew Lunn 1184*064a6a88SAndrew Lunn nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_ADDR, reg & 0xffff); 1185*064a6a88SAndrew Lunn 1186*064a6a88SAndrew Lunn tmp = NIXGE_MDIO_CLAUSE45 | 1187*064a6a88SAndrew Lunn NIXGE_MDIO_OP(NIXGE_MDIO_OP_ADDRESS) | 1188*064a6a88SAndrew Lunn NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device); 1189*064a6a88SAndrew Lunn 1190*064a6a88SAndrew Lunn nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp); 1191*064a6a88SAndrew Lunn nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1); 1192*064a6a88SAndrew Lunn 1193*064a6a88SAndrew Lunn err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status, 1194*064a6a88SAndrew Lunn !status, 10, 1000); 1195*064a6a88SAndrew Lunn if (err) { 1196*064a6a88SAndrew Lunn dev_err(priv->dev, "timeout setting address"); 1197*064a6a88SAndrew Lunn return err; 1198*064a6a88SAndrew Lunn } 1199*064a6a88SAndrew Lunn 1200*064a6a88SAndrew Lunn tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_C45_WRITE) | 1201*064a6a88SAndrew Lunn NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device); 1202*064a6a88SAndrew Lunn 1203*064a6a88SAndrew Lunn nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_DATA, val); 1204*064a6a88SAndrew Lunn nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp); 1205*064a6a88SAndrew Lunn 1206*064a6a88SAndrew Lunn err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status, 1207*064a6a88SAndrew Lunn !status, 10, 1000); 1208*064a6a88SAndrew Lunn if (err) 1209*064a6a88SAndrew Lunn dev_err(priv->dev, "timeout setting write command"); 1210*064a6a88SAndrew Lunn 1211492caffaSMoritz Fischer return err; 1212492caffaSMoritz Fischer } 1213492caffaSMoritz Fischer 1214492caffaSMoritz Fischer static int nixge_mdio_setup(struct nixge_priv *priv, struct device_node *np) 1215492caffaSMoritz Fischer { 1216492caffaSMoritz Fischer struct mii_bus *bus; 1217492caffaSMoritz Fischer 1218492caffaSMoritz Fischer bus = devm_mdiobus_alloc(priv->dev); 1219492caffaSMoritz Fischer if (!bus) 1220492caffaSMoritz Fischer return -ENOMEM; 1221492caffaSMoritz Fischer 1222492caffaSMoritz Fischer snprintf(bus->id, MII_BUS_ID_SIZE, "%s-mii", dev_name(priv->dev)); 1223492caffaSMoritz Fischer bus->priv = priv; 1224492caffaSMoritz Fischer bus->name = "nixge_mii_bus"; 1225*064a6a88SAndrew Lunn bus->read = nixge_mdio_read_c22; 1226*064a6a88SAndrew Lunn bus->write = nixge_mdio_write_c22; 1227*064a6a88SAndrew Lunn bus->read_c45 = nixge_mdio_read_c45; 1228*064a6a88SAndrew Lunn bus->write_c45 = nixge_mdio_write_c45; 1229492caffaSMoritz Fischer bus->parent = priv->dev; 1230492caffaSMoritz Fischer 1231492caffaSMoritz Fischer priv->mii_bus = bus; 1232492caffaSMoritz Fischer 1233492caffaSMoritz Fischer return of_mdiobus_register(bus, np); 1234492caffaSMoritz Fischer } 1235492caffaSMoritz Fischer 1236492caffaSMoritz Fischer static void *nixge_get_nvmem_address(struct device *dev) 1237492caffaSMoritz Fischer { 1238492caffaSMoritz Fischer struct nvmem_cell *cell; 1239492caffaSMoritz Fischer size_t cell_size; 1240492caffaSMoritz Fischer char *mac; 1241492caffaSMoritz Fischer 1242492caffaSMoritz Fischer cell = nvmem_cell_get(dev, "address"); 1243492caffaSMoritz Fischer if (IS_ERR(cell)) 1244a68229caSArnd Bergmann return cell; 1245492caffaSMoritz Fischer 1246492caffaSMoritz Fischer mac = nvmem_cell_read(cell, &cell_size); 1247492caffaSMoritz Fischer nvmem_cell_put(cell); 1248492caffaSMoritz Fischer 1249492caffaSMoritz Fischer return mac; 1250492caffaSMoritz Fischer } 1251492caffaSMoritz Fischer 125287ab2079SAlex Williams /* Match table for of_platform binding */ 125387ab2079SAlex Williams static const struct of_device_id nixge_dt_ids[] = { 125487ab2079SAlex Williams { .compatible = "ni,xge-enet-2.00", .data = (void *)NIXGE_V2 }, 125587ab2079SAlex Williams { .compatible = "ni,xge-enet-3.00", .data = (void *)NIXGE_V3 }, 125687ab2079SAlex Williams {}, 125787ab2079SAlex Williams }; 125887ab2079SAlex Williams MODULE_DEVICE_TABLE(of, nixge_dt_ids); 125987ab2079SAlex Williams 126087ab2079SAlex Williams static int nixge_of_get_resources(struct platform_device *pdev) 126187ab2079SAlex Williams { 126287ab2079SAlex Williams const struct of_device_id *of_id; 126387ab2079SAlex Williams enum nixge_version version; 126487ab2079SAlex Williams struct net_device *ndev; 126587ab2079SAlex Williams struct nixge_priv *priv; 126687ab2079SAlex Williams 126787ab2079SAlex Williams ndev = platform_get_drvdata(pdev); 126887ab2079SAlex Williams priv = netdev_priv(ndev); 126987ab2079SAlex Williams of_id = of_match_node(nixge_dt_ids, pdev->dev.of_node); 127087ab2079SAlex Williams if (!of_id) 127187ab2079SAlex Williams return -ENODEV; 127287ab2079SAlex Williams 127387ab2079SAlex Williams version = (enum nixge_version)of_id->data; 127487ab2079SAlex Williams if (version <= NIXGE_V2) 12755b38b97fSYang Yingliang priv->dma_regs = devm_platform_get_and_ioremap_resource(pdev, 0, NULL); 127687ab2079SAlex Williams else 12775b38b97fSYang Yingliang priv->dma_regs = devm_platform_ioremap_resource_byname(pdev, "dma"); 127887ab2079SAlex Williams if (IS_ERR(priv->dma_regs)) { 127987ab2079SAlex Williams netdev_err(ndev, "failed to map dma regs\n"); 128087ab2079SAlex Williams return PTR_ERR(priv->dma_regs); 128187ab2079SAlex Williams } 1282464a5728SCai Huoqing if (version <= NIXGE_V2) 128387ab2079SAlex Williams priv->ctrl_regs = priv->dma_regs + NIXGE_REG_CTRL_OFFSET; 1284464a5728SCai Huoqing else 1285464a5728SCai Huoqing priv->ctrl_regs = devm_platform_ioremap_resource_byname(pdev, "ctrl"); 128687ab2079SAlex Williams if (IS_ERR(priv->ctrl_regs)) { 128787ab2079SAlex Williams netdev_err(ndev, "failed to map ctrl regs\n"); 128887ab2079SAlex Williams return PTR_ERR(priv->ctrl_regs); 128987ab2079SAlex Williams } 129087ab2079SAlex Williams return 0; 129187ab2079SAlex Williams } 129287ab2079SAlex Williams 1293492caffaSMoritz Fischer static int nixge_probe(struct platform_device *pdev) 1294492caffaSMoritz Fischer { 12958dc0ae90SMoritz Fischer struct device_node *mn, *phy_node; 1296492caffaSMoritz Fischer struct nixge_priv *priv; 1297492caffaSMoritz Fischer struct net_device *ndev; 1298a86b74d3SMoritz Fischer const u8 *mac_addr; 1299492caffaSMoritz Fischer int err; 1300492caffaSMoritz Fischer 1301492caffaSMoritz Fischer ndev = alloc_etherdev(sizeof(*priv)); 1302492caffaSMoritz Fischer if (!ndev) 1303492caffaSMoritz Fischer return -ENOMEM; 1304492caffaSMoritz Fischer 1305492caffaSMoritz Fischer platform_set_drvdata(pdev, ndev); 1306492caffaSMoritz Fischer SET_NETDEV_DEV(ndev, &pdev->dev); 1307492caffaSMoritz Fischer 1308492caffaSMoritz Fischer ndev->features = NETIF_F_SG; 1309492caffaSMoritz Fischer ndev->netdev_ops = &nixge_netdev_ops; 1310492caffaSMoritz Fischer ndev->ethtool_ops = &nixge_ethtool_ops; 1311492caffaSMoritz Fischer 1312492caffaSMoritz Fischer /* MTU range: 64 - 9000 */ 1313492caffaSMoritz Fischer ndev->min_mtu = 64; 1314492caffaSMoritz Fischer ndev->max_mtu = NIXGE_JUMBO_MTU; 1315492caffaSMoritz Fischer 1316492caffaSMoritz Fischer mac_addr = nixge_get_nvmem_address(&pdev->dev); 1317a68229caSArnd Bergmann if (!IS_ERR(mac_addr) && is_valid_ether_addr(mac_addr)) { 1318f3956ebbSJakub Kicinski eth_hw_addr_set(ndev, mac_addr); 1319abcd3d6fSMoritz Fischer kfree(mac_addr); 1320abcd3d6fSMoritz Fischer } else { 1321492caffaSMoritz Fischer eth_hw_addr_random(ndev); 1322abcd3d6fSMoritz Fischer } 1323492caffaSMoritz Fischer 1324492caffaSMoritz Fischer priv = netdev_priv(ndev); 1325492caffaSMoritz Fischer priv->ndev = ndev; 1326492caffaSMoritz Fischer priv->dev = &pdev->dev; 1327492caffaSMoritz Fischer 1328b48b89f9SJakub Kicinski netif_napi_add(ndev, &priv->napi, nixge_poll); 132987ab2079SAlex Williams err = nixge_of_get_resources(pdev); 133087ab2079SAlex Williams if (err) 1331366228edSLu Wei goto free_netdev; 1332492caffaSMoritz Fischer __nixge_hw_set_mac_address(ndev); 1333492caffaSMoritz Fischer 1334492caffaSMoritz Fischer priv->tx_irq = platform_get_irq_byname(pdev, "tx"); 1335492caffaSMoritz Fischer if (priv->tx_irq < 0) { 1336492caffaSMoritz Fischer netdev_err(ndev, "could not find 'tx' irq"); 1337366228edSLu Wei err = priv->tx_irq; 1338366228edSLu Wei goto free_netdev; 1339492caffaSMoritz Fischer } 1340492caffaSMoritz Fischer 1341492caffaSMoritz Fischer priv->rx_irq = platform_get_irq_byname(pdev, "rx"); 1342492caffaSMoritz Fischer if (priv->rx_irq < 0) { 1343492caffaSMoritz Fischer netdev_err(ndev, "could not find 'rx' irq"); 1344366228edSLu Wei err = priv->rx_irq; 1345366228edSLu Wei goto free_netdev; 1346492caffaSMoritz Fischer } 1347492caffaSMoritz Fischer 1348492caffaSMoritz Fischer priv->coalesce_count_rx = XAXIDMA_DFT_RX_THRESHOLD; 1349492caffaSMoritz Fischer priv->coalesce_count_tx = XAXIDMA_DFT_TX_THRESHOLD; 1350492caffaSMoritz Fischer 1351dd648818SMoritz Fischer mn = of_get_child_by_name(pdev->dev.of_node, "mdio"); 1352dd648818SMoritz Fischer if (mn) { 1353dd648818SMoritz Fischer err = nixge_mdio_setup(priv, mn); 1354dd648818SMoritz Fischer of_node_put(mn); 1355492caffaSMoritz Fischer if (err) { 1356492caffaSMoritz Fischer netdev_err(ndev, "error registering mdio bus"); 1357492caffaSMoritz Fischer goto free_netdev; 1358492caffaSMoritz Fischer } 1359dd648818SMoritz Fischer } 1360492caffaSMoritz Fischer 13610c65b2b9SAndrew Lunn err = of_get_phy_mode(pdev->dev.of_node, &priv->phy_mode); 13620c65b2b9SAndrew Lunn if (err) { 1363492caffaSMoritz Fischer netdev_err(ndev, "not find \"phy-mode\" property\n"); 1364492caffaSMoritz Fischer goto unregister_mdio; 1365492caffaSMoritz Fischer } 1366492caffaSMoritz Fischer 13678dc0ae90SMoritz Fischer phy_node = of_parse_phandle(pdev->dev.of_node, "phy-handle", 0); 13688dc0ae90SMoritz Fischer if (!phy_node && of_phy_is_fixed_link(pdev->dev.of_node)) { 13698dc0ae90SMoritz Fischer err = of_phy_register_fixed_link(pdev->dev.of_node); 13708dc0ae90SMoritz Fischer if (err < 0) { 13718dc0ae90SMoritz Fischer netdev_err(ndev, "broken fixed-link specification\n"); 1372492caffaSMoritz Fischer goto unregister_mdio; 1373492caffaSMoritz Fischer } 13748dc0ae90SMoritz Fischer phy_node = of_node_get(pdev->dev.of_node); 13758dc0ae90SMoritz Fischer } 13768dc0ae90SMoritz Fischer priv->phy_node = phy_node; 1377492caffaSMoritz Fischer 1378492caffaSMoritz Fischer err = register_netdev(priv->ndev); 1379492caffaSMoritz Fischer if (err) { 1380492caffaSMoritz Fischer netdev_err(ndev, "register_netdev() error (%i)\n", err); 13818dc0ae90SMoritz Fischer goto free_phy; 1382492caffaSMoritz Fischer } 1383492caffaSMoritz Fischer 1384492caffaSMoritz Fischer return 0; 1385492caffaSMoritz Fischer 13868dc0ae90SMoritz Fischer free_phy: 13878dc0ae90SMoritz Fischer if (of_phy_is_fixed_link(pdev->dev.of_node)) 13888dc0ae90SMoritz Fischer of_phy_deregister_fixed_link(pdev->dev.of_node); 13898dc0ae90SMoritz Fischer of_node_put(phy_node); 13908dc0ae90SMoritz Fischer 1391492caffaSMoritz Fischer unregister_mdio: 1392dd648818SMoritz Fischer if (priv->mii_bus) 1393492caffaSMoritz Fischer mdiobus_unregister(priv->mii_bus); 1394492caffaSMoritz Fischer 1395492caffaSMoritz Fischer free_netdev: 1396492caffaSMoritz Fischer free_netdev(ndev); 1397492caffaSMoritz Fischer 1398492caffaSMoritz Fischer return err; 1399492caffaSMoritz Fischer } 1400492caffaSMoritz Fischer 1401492caffaSMoritz Fischer static int nixge_remove(struct platform_device *pdev) 1402492caffaSMoritz Fischer { 1403492caffaSMoritz Fischer struct net_device *ndev = platform_get_drvdata(pdev); 1404492caffaSMoritz Fischer struct nixge_priv *priv = netdev_priv(ndev); 1405492caffaSMoritz Fischer 1406492caffaSMoritz Fischer unregister_netdev(ndev); 1407492caffaSMoritz Fischer 14088dc0ae90SMoritz Fischer if (of_phy_is_fixed_link(pdev->dev.of_node)) 14098dc0ae90SMoritz Fischer of_phy_deregister_fixed_link(pdev->dev.of_node); 14108dc0ae90SMoritz Fischer of_node_put(priv->phy_node); 14118dc0ae90SMoritz Fischer 1412dd648818SMoritz Fischer if (priv->mii_bus) 1413492caffaSMoritz Fischer mdiobus_unregister(priv->mii_bus); 1414492caffaSMoritz Fischer 1415492caffaSMoritz Fischer free_netdev(ndev); 1416492caffaSMoritz Fischer 1417492caffaSMoritz Fischer return 0; 1418492caffaSMoritz Fischer } 1419492caffaSMoritz Fischer 1420492caffaSMoritz Fischer static struct platform_driver nixge_driver = { 1421492caffaSMoritz Fischer .probe = nixge_probe, 1422492caffaSMoritz Fischer .remove = nixge_remove, 1423492caffaSMoritz Fischer .driver = { 1424492caffaSMoritz Fischer .name = "nixge", 1425492caffaSMoritz Fischer .of_match_table = of_match_ptr(nixge_dt_ids), 1426492caffaSMoritz Fischer }, 1427492caffaSMoritz Fischer }; 1428492caffaSMoritz Fischer module_platform_driver(nixge_driver); 1429492caffaSMoritz Fischer 1430492caffaSMoritz Fischer MODULE_LICENSE("GPL v2"); 1431492caffaSMoritz Fischer MODULE_DESCRIPTION("National Instruments XGE Management MAC"); 1432492caffaSMoritz Fischer MODULE_AUTHOR("Moritz Fischer <mdf@kernel.org>"); 1433