132ecd22bSColin Foster // SPDX-License-Identifier: (GPL-2.0 OR MIT) 232ecd22bSColin Foster /* 332ecd22bSColin Foster * Microsemi Ocelot Switch driver 432ecd22bSColin Foster * 532ecd22bSColin Foster * Copyright (c) 2017 Microsemi Corporation 632ecd22bSColin Foster * Copyright (c) 2021 Innovative Advantage 732ecd22bSColin Foster */ 832ecd22bSColin Foster #include <soc/mscc/ocelot_vcap.h> 932ecd22bSColin Foster #include <soc/mscc/vsc7514_regs.h> 1032ecd22bSColin Foster #include "ocelot.h" 1132ecd22bSColin Foster 12728d8019SColin Foster const struct reg_field vsc7514_regfields[REGFIELD_MAX] = { 13728d8019SColin Foster [ANA_ADVLEARN_VLAN_CHK] = REG_FIELD(ANA_ADVLEARN, 11, 11), 14728d8019SColin Foster [ANA_ADVLEARN_LEARN_MIRROR] = REG_FIELD(ANA_ADVLEARN, 0, 10), 15728d8019SColin Foster [ANA_ANEVENTS_MSTI_DROP] = REG_FIELD(ANA_ANEVENTS, 27, 27), 16728d8019SColin Foster [ANA_ANEVENTS_ACLKILL] = REG_FIELD(ANA_ANEVENTS, 26, 26), 17728d8019SColin Foster [ANA_ANEVENTS_ACLUSED] = REG_FIELD(ANA_ANEVENTS, 25, 25), 18728d8019SColin Foster [ANA_ANEVENTS_AUTOAGE] = REG_FIELD(ANA_ANEVENTS, 24, 24), 19728d8019SColin Foster [ANA_ANEVENTS_VS2TTL1] = REG_FIELD(ANA_ANEVENTS, 23, 23), 20728d8019SColin Foster [ANA_ANEVENTS_STORM_DROP] = REG_FIELD(ANA_ANEVENTS, 22, 22), 21728d8019SColin Foster [ANA_ANEVENTS_LEARN_DROP] = REG_FIELD(ANA_ANEVENTS, 21, 21), 22728d8019SColin Foster [ANA_ANEVENTS_AGED_ENTRY] = REG_FIELD(ANA_ANEVENTS, 20, 20), 23728d8019SColin Foster [ANA_ANEVENTS_CPU_LEARN_FAILED] = REG_FIELD(ANA_ANEVENTS, 19, 19), 24728d8019SColin Foster [ANA_ANEVENTS_AUTO_LEARN_FAILED] = REG_FIELD(ANA_ANEVENTS, 18, 18), 25728d8019SColin Foster [ANA_ANEVENTS_LEARN_REMOVE] = REG_FIELD(ANA_ANEVENTS, 17, 17), 26728d8019SColin Foster [ANA_ANEVENTS_AUTO_LEARNED] = REG_FIELD(ANA_ANEVENTS, 16, 16), 27728d8019SColin Foster [ANA_ANEVENTS_AUTO_MOVED] = REG_FIELD(ANA_ANEVENTS, 15, 15), 28728d8019SColin Foster [ANA_ANEVENTS_DROPPED] = REG_FIELD(ANA_ANEVENTS, 14, 14), 29728d8019SColin Foster [ANA_ANEVENTS_CLASSIFIED_DROP] = REG_FIELD(ANA_ANEVENTS, 13, 13), 30728d8019SColin Foster [ANA_ANEVENTS_CLASSIFIED_COPY] = REG_FIELD(ANA_ANEVENTS, 12, 12), 31728d8019SColin Foster [ANA_ANEVENTS_VLAN_DISCARD] = REG_FIELD(ANA_ANEVENTS, 11, 11), 32728d8019SColin Foster [ANA_ANEVENTS_FWD_DISCARD] = REG_FIELD(ANA_ANEVENTS, 10, 10), 33728d8019SColin Foster [ANA_ANEVENTS_MULTICAST_FLOOD] = REG_FIELD(ANA_ANEVENTS, 9, 9), 34728d8019SColin Foster [ANA_ANEVENTS_UNICAST_FLOOD] = REG_FIELD(ANA_ANEVENTS, 8, 8), 35728d8019SColin Foster [ANA_ANEVENTS_DEST_KNOWN] = REG_FIELD(ANA_ANEVENTS, 7, 7), 36728d8019SColin Foster [ANA_ANEVENTS_BUCKET3_MATCH] = REG_FIELD(ANA_ANEVENTS, 6, 6), 37728d8019SColin Foster [ANA_ANEVENTS_BUCKET2_MATCH] = REG_FIELD(ANA_ANEVENTS, 5, 5), 38728d8019SColin Foster [ANA_ANEVENTS_BUCKET1_MATCH] = REG_FIELD(ANA_ANEVENTS, 4, 4), 39728d8019SColin Foster [ANA_ANEVENTS_BUCKET0_MATCH] = REG_FIELD(ANA_ANEVENTS, 3, 3), 40728d8019SColin Foster [ANA_ANEVENTS_CPU_OPERATION] = REG_FIELD(ANA_ANEVENTS, 2, 2), 41728d8019SColin Foster [ANA_ANEVENTS_DMAC_LOOKUP] = REG_FIELD(ANA_ANEVENTS, 1, 1), 42728d8019SColin Foster [ANA_ANEVENTS_SMAC_LOOKUP] = REG_FIELD(ANA_ANEVENTS, 0, 0), 43728d8019SColin Foster [ANA_TABLES_MACACCESS_B_DOM] = REG_FIELD(ANA_TABLES_MACACCESS, 18, 18), 44728d8019SColin Foster [ANA_TABLES_MACTINDX_BUCKET] = REG_FIELD(ANA_TABLES_MACTINDX, 10, 11), 45728d8019SColin Foster [ANA_TABLES_MACTINDX_M_INDEX] = REG_FIELD(ANA_TABLES_MACTINDX, 0, 9), 46728d8019SColin Foster [QSYS_TIMED_FRAME_ENTRY_TFRM_VLD] = REG_FIELD(QSYS_TIMED_FRAME_ENTRY, 20, 20), 47728d8019SColin Foster [QSYS_TIMED_FRAME_ENTRY_TFRM_FP] = REG_FIELD(QSYS_TIMED_FRAME_ENTRY, 8, 19), 48728d8019SColin Foster [QSYS_TIMED_FRAME_ENTRY_TFRM_PORTNO] = REG_FIELD(QSYS_TIMED_FRAME_ENTRY, 4, 7), 49728d8019SColin Foster [QSYS_TIMED_FRAME_ENTRY_TFRM_TM_SEL] = REG_FIELD(QSYS_TIMED_FRAME_ENTRY, 1, 3), 50728d8019SColin Foster [QSYS_TIMED_FRAME_ENTRY_TFRM_TM_T] = REG_FIELD(QSYS_TIMED_FRAME_ENTRY, 0, 0), 51728d8019SColin Foster [SYS_RESET_CFG_CORE_ENA] = REG_FIELD(SYS_RESET_CFG, 2, 2), 52728d8019SColin Foster [SYS_RESET_CFG_MEM_ENA] = REG_FIELD(SYS_RESET_CFG, 1, 1), 53728d8019SColin Foster [SYS_RESET_CFG_MEM_INIT] = REG_FIELD(SYS_RESET_CFG, 0, 0), 54728d8019SColin Foster /* Replicated per number of ports (12), register size 4 per port */ 55728d8019SColin Foster [QSYS_SWITCH_PORT_MODE_PORT_ENA] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 14, 14, 12, 4), 56728d8019SColin Foster [QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 11, 13, 12, 4), 57728d8019SColin Foster [QSYS_SWITCH_PORT_MODE_YEL_RSRVD] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 10, 10, 12, 4), 58728d8019SColin Foster [QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 9, 9, 12, 4), 59728d8019SColin Foster [QSYS_SWITCH_PORT_MODE_TX_PFC_ENA] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 1, 8, 12, 4), 60728d8019SColin Foster [QSYS_SWITCH_PORT_MODE_TX_PFC_MODE] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 0, 0, 12, 4), 61728d8019SColin Foster [SYS_PORT_MODE_DATA_WO_TS] = REG_FIELD_ID(SYS_PORT_MODE, 5, 6, 12, 4), 62728d8019SColin Foster [SYS_PORT_MODE_INCL_INJ_HDR] = REG_FIELD_ID(SYS_PORT_MODE, 3, 4, 12, 4), 63728d8019SColin Foster [SYS_PORT_MODE_INCL_XTR_HDR] = REG_FIELD_ID(SYS_PORT_MODE, 1, 2, 12, 4), 64728d8019SColin Foster [SYS_PORT_MODE_INCL_HDR_ERR] = REG_FIELD_ID(SYS_PORT_MODE, 0, 0, 12, 4), 65728d8019SColin Foster [SYS_PAUSE_CFG_PAUSE_START] = REG_FIELD_ID(SYS_PAUSE_CFG, 10, 18, 12, 4), 66728d8019SColin Foster [SYS_PAUSE_CFG_PAUSE_STOP] = REG_FIELD_ID(SYS_PAUSE_CFG, 1, 9, 12, 4), 67728d8019SColin Foster [SYS_PAUSE_CFG_PAUSE_ENA] = REG_FIELD_ID(SYS_PAUSE_CFG, 0, 1, 12, 4), 68728d8019SColin Foster }; 69728d8019SColin Foster EXPORT_SYMBOL(vsc7514_regfields); 70728d8019SColin Foster 71b1ca2f1bSColin Foster static const u32 vsc7514_ana_regmap[] = { 7232ecd22bSColin Foster REG(ANA_ADVLEARN, 0x009000), 7332ecd22bSColin Foster REG(ANA_VLANMASK, 0x009004), 7432ecd22bSColin Foster REG(ANA_PORT_B_DOMAIN, 0x009008), 7532ecd22bSColin Foster REG(ANA_ANAGEFIL, 0x00900c), 7632ecd22bSColin Foster REG(ANA_ANEVENTS, 0x009010), 7732ecd22bSColin Foster REG(ANA_STORMLIMIT_BURST, 0x009014), 7832ecd22bSColin Foster REG(ANA_STORMLIMIT_CFG, 0x009018), 7932ecd22bSColin Foster REG(ANA_ISOLATED_PORTS, 0x009028), 8032ecd22bSColin Foster REG(ANA_COMMUNITY_PORTS, 0x00902c), 8132ecd22bSColin Foster REG(ANA_AUTOAGE, 0x009030), 8232ecd22bSColin Foster REG(ANA_MACTOPTIONS, 0x009034), 8332ecd22bSColin Foster REG(ANA_LEARNDISC, 0x009038), 8432ecd22bSColin Foster REG(ANA_AGENCTRL, 0x00903c), 8532ecd22bSColin Foster REG(ANA_MIRRORPORTS, 0x009040), 8632ecd22bSColin Foster REG(ANA_EMIRRORPORTS, 0x009044), 8732ecd22bSColin Foster REG(ANA_FLOODING, 0x009048), 8832ecd22bSColin Foster REG(ANA_FLOODING_IPMC, 0x00904c), 8932ecd22bSColin Foster REG(ANA_SFLOW_CFG, 0x009050), 9032ecd22bSColin Foster REG(ANA_PORT_MODE, 0x009080), 9132ecd22bSColin Foster REG(ANA_PGID_PGID, 0x008c00), 9232ecd22bSColin Foster REG(ANA_TABLES_ANMOVED, 0x008b30), 9332ecd22bSColin Foster REG(ANA_TABLES_MACHDATA, 0x008b34), 9432ecd22bSColin Foster REG(ANA_TABLES_MACLDATA, 0x008b38), 9532ecd22bSColin Foster REG(ANA_TABLES_MACACCESS, 0x008b3c), 9632ecd22bSColin Foster REG(ANA_TABLES_MACTINDX, 0x008b40), 9732ecd22bSColin Foster REG(ANA_TABLES_VLANACCESS, 0x008b44), 9832ecd22bSColin Foster REG(ANA_TABLES_VLANTIDX, 0x008b48), 9932ecd22bSColin Foster REG(ANA_TABLES_ISDXACCESS, 0x008b4c), 10032ecd22bSColin Foster REG(ANA_TABLES_ISDXTIDX, 0x008b50), 10132ecd22bSColin Foster REG(ANA_TABLES_ENTRYLIM, 0x008b00), 10232ecd22bSColin Foster REG(ANA_TABLES_PTP_ID_HIGH, 0x008b54), 10332ecd22bSColin Foster REG(ANA_TABLES_PTP_ID_LOW, 0x008b58), 10432ecd22bSColin Foster REG(ANA_MSTI_STATE, 0x008e00), 10532ecd22bSColin Foster REG(ANA_PORT_VLAN_CFG, 0x007000), 10632ecd22bSColin Foster REG(ANA_PORT_DROP_CFG, 0x007004), 10732ecd22bSColin Foster REG(ANA_PORT_QOS_CFG, 0x007008), 10832ecd22bSColin Foster REG(ANA_PORT_VCAP_CFG, 0x00700c), 10932ecd22bSColin Foster REG(ANA_PORT_VCAP_S1_KEY_CFG, 0x007010), 11032ecd22bSColin Foster REG(ANA_PORT_VCAP_S2_CFG, 0x00701c), 11132ecd22bSColin Foster REG(ANA_PORT_PCP_DEI_MAP, 0x007020), 11232ecd22bSColin Foster REG(ANA_PORT_CPU_FWD_CFG, 0x007060), 11332ecd22bSColin Foster REG(ANA_PORT_CPU_FWD_BPDU_CFG, 0x007064), 11432ecd22bSColin Foster REG(ANA_PORT_CPU_FWD_GARP_CFG, 0x007068), 11532ecd22bSColin Foster REG(ANA_PORT_CPU_FWD_CCM_CFG, 0x00706c), 11632ecd22bSColin Foster REG(ANA_PORT_PORT_CFG, 0x007070), 11732ecd22bSColin Foster REG(ANA_PORT_POL_CFG, 0x007074), 11832ecd22bSColin Foster REG(ANA_PORT_PTP_CFG, 0x007078), 11932ecd22bSColin Foster REG(ANA_PORT_PTP_DLY1_CFG, 0x00707c), 12032ecd22bSColin Foster REG(ANA_OAM_UPM_LM_CNT, 0x007c00), 12132ecd22bSColin Foster REG(ANA_PORT_PTP_DLY2_CFG, 0x007080), 12232ecd22bSColin Foster REG(ANA_PFC_PFC_CFG, 0x008800), 12332ecd22bSColin Foster REG(ANA_PFC_PFC_TIMER, 0x008804), 12432ecd22bSColin Foster REG(ANA_IPT_OAM_MEP_CFG, 0x008000), 12532ecd22bSColin Foster REG(ANA_IPT_IPT, 0x008004), 12632ecd22bSColin Foster REG(ANA_PPT_PPT, 0x008ac0), 12732ecd22bSColin Foster REG(ANA_FID_MAP_FID_MAP, 0x000000), 12832ecd22bSColin Foster REG(ANA_AGGR_CFG, 0x0090b4), 12932ecd22bSColin Foster REG(ANA_CPUQ_CFG, 0x0090b8), 13032ecd22bSColin Foster REG(ANA_CPUQ_CFG2, 0x0090bc), 13132ecd22bSColin Foster REG(ANA_CPUQ_8021_CFG, 0x0090c0), 13232ecd22bSColin Foster REG(ANA_DSCP_CFG, 0x009100), 13332ecd22bSColin Foster REG(ANA_DSCP_REWR_CFG, 0x009200), 13432ecd22bSColin Foster REG(ANA_VCAP_RNG_TYPE_CFG, 0x009240), 13532ecd22bSColin Foster REG(ANA_VCAP_RNG_VAL_CFG, 0x009260), 13632ecd22bSColin Foster REG(ANA_VRAP_CFG, 0x009280), 13732ecd22bSColin Foster REG(ANA_VRAP_HDR_DATA, 0x009284), 13832ecd22bSColin Foster REG(ANA_VRAP_HDR_MASK, 0x009288), 13932ecd22bSColin Foster REG(ANA_DISCARD_CFG, 0x00928c), 14032ecd22bSColin Foster REG(ANA_FID_CFG, 0x009290), 14132ecd22bSColin Foster REG(ANA_POL_PIR_CFG, 0x004000), 14232ecd22bSColin Foster REG(ANA_POL_CIR_CFG, 0x004004), 14332ecd22bSColin Foster REG(ANA_POL_MODE_CFG, 0x004008), 14432ecd22bSColin Foster REG(ANA_POL_PIR_STATE, 0x00400c), 14532ecd22bSColin Foster REG(ANA_POL_CIR_STATE, 0x004010), 14632ecd22bSColin Foster REG(ANA_POL_STATE, 0x004014), 14732ecd22bSColin Foster REG(ANA_POL_FLOWC, 0x008b80), 14832ecd22bSColin Foster REG(ANA_POL_HYST, 0x008bec), 14932ecd22bSColin Foster REG(ANA_POL_MISC_CFG, 0x008bf0), 15032ecd22bSColin Foster }; 15132ecd22bSColin Foster 152b1ca2f1bSColin Foster static const u32 vsc7514_qs_regmap[] = { 15332ecd22bSColin Foster REG(QS_XTR_GRP_CFG, 0x000000), 15432ecd22bSColin Foster REG(QS_XTR_RD, 0x000008), 15532ecd22bSColin Foster REG(QS_XTR_FRM_PRUNING, 0x000010), 15632ecd22bSColin Foster REG(QS_XTR_FLUSH, 0x000018), 15732ecd22bSColin Foster REG(QS_XTR_DATA_PRESENT, 0x00001c), 15832ecd22bSColin Foster REG(QS_XTR_CFG, 0x000020), 15932ecd22bSColin Foster REG(QS_INJ_GRP_CFG, 0x000024), 16032ecd22bSColin Foster REG(QS_INJ_WR, 0x00002c), 16132ecd22bSColin Foster REG(QS_INJ_CTRL, 0x000034), 16232ecd22bSColin Foster REG(QS_INJ_STATUS, 0x00003c), 16332ecd22bSColin Foster REG(QS_INJ_ERR, 0x000040), 16432ecd22bSColin Foster REG(QS_INH_DBG, 0x000048), 16532ecd22bSColin Foster }; 16632ecd22bSColin Foster 167b1ca2f1bSColin Foster static const u32 vsc7514_qsys_regmap[] = { 16832ecd22bSColin Foster REG(QSYS_PORT_MODE, 0x011200), 16932ecd22bSColin Foster REG(QSYS_SWITCH_PORT_MODE, 0x011234), 17032ecd22bSColin Foster REG(QSYS_STAT_CNT_CFG, 0x011264), 17132ecd22bSColin Foster REG(QSYS_EEE_CFG, 0x011268), 17232ecd22bSColin Foster REG(QSYS_EEE_THRES, 0x011294), 17332ecd22bSColin Foster REG(QSYS_IGR_NO_SHARING, 0x011298), 17432ecd22bSColin Foster REG(QSYS_EGR_NO_SHARING, 0x01129c), 17532ecd22bSColin Foster REG(QSYS_SW_STATUS, 0x0112a0), 17632ecd22bSColin Foster REG(QSYS_EXT_CPU_CFG, 0x0112d0), 17732ecd22bSColin Foster REG(QSYS_PAD_CFG, 0x0112d4), 17832ecd22bSColin Foster REG(QSYS_CPU_GROUP_MAP, 0x0112d8), 17932ecd22bSColin Foster REG(QSYS_QMAP, 0x0112dc), 18032ecd22bSColin Foster REG(QSYS_ISDX_SGRP, 0x011400), 18132ecd22bSColin Foster REG(QSYS_TIMED_FRAME_ENTRY, 0x014000), 18232ecd22bSColin Foster REG(QSYS_TFRM_MISC, 0x011310), 18332ecd22bSColin Foster REG(QSYS_TFRM_PORT_DLY, 0x011314), 18432ecd22bSColin Foster REG(QSYS_TFRM_TIMER_CFG_1, 0x011318), 18532ecd22bSColin Foster REG(QSYS_TFRM_TIMER_CFG_2, 0x01131c), 18632ecd22bSColin Foster REG(QSYS_TFRM_TIMER_CFG_3, 0x011320), 18732ecd22bSColin Foster REG(QSYS_TFRM_TIMER_CFG_4, 0x011324), 18832ecd22bSColin Foster REG(QSYS_TFRM_TIMER_CFG_5, 0x011328), 18932ecd22bSColin Foster REG(QSYS_TFRM_TIMER_CFG_6, 0x01132c), 19032ecd22bSColin Foster REG(QSYS_TFRM_TIMER_CFG_7, 0x011330), 19132ecd22bSColin Foster REG(QSYS_TFRM_TIMER_CFG_8, 0x011334), 19232ecd22bSColin Foster REG(QSYS_RED_PROFILE, 0x011338), 19332ecd22bSColin Foster REG(QSYS_RES_QOS_MODE, 0x011378), 19432ecd22bSColin Foster REG(QSYS_RES_CFG, 0x012000), 19532ecd22bSColin Foster REG(QSYS_RES_STAT, 0x012004), 19632ecd22bSColin Foster REG(QSYS_EGR_DROP_MODE, 0x01137c), 19732ecd22bSColin Foster REG(QSYS_EQ_CTRL, 0x011380), 19832ecd22bSColin Foster REG(QSYS_EVENTS_CORE, 0x011384), 19932ecd22bSColin Foster REG(QSYS_CIR_CFG, 0x000000), 20032ecd22bSColin Foster REG(QSYS_EIR_CFG, 0x000004), 20132ecd22bSColin Foster REG(QSYS_SE_CFG, 0x000008), 20232ecd22bSColin Foster REG(QSYS_SE_DWRR_CFG, 0x00000c), 20332ecd22bSColin Foster REG(QSYS_SE_CONNECT, 0x00003c), 20432ecd22bSColin Foster REG(QSYS_SE_DLB_SENSE, 0x000040), 20532ecd22bSColin Foster REG(QSYS_CIR_STATE, 0x000044), 20632ecd22bSColin Foster REG(QSYS_EIR_STATE, 0x000048), 20732ecd22bSColin Foster REG(QSYS_SE_STATE, 0x00004c), 20832ecd22bSColin Foster REG(QSYS_HSCH_MISC_CFG, 0x011388), 20932ecd22bSColin Foster }; 21032ecd22bSColin Foster 211b1ca2f1bSColin Foster static const u32 vsc7514_rew_regmap[] = { 21232ecd22bSColin Foster REG(REW_PORT_VLAN_CFG, 0x000000), 21332ecd22bSColin Foster REG(REW_TAG_CFG, 0x000004), 21432ecd22bSColin Foster REG(REW_PORT_CFG, 0x000008), 21532ecd22bSColin Foster REG(REW_DSCP_CFG, 0x00000c), 21632ecd22bSColin Foster REG(REW_PCP_DEI_QOS_MAP_CFG, 0x000010), 21732ecd22bSColin Foster REG(REW_PTP_CFG, 0x000050), 21832ecd22bSColin Foster REG(REW_PTP_DLY1_CFG, 0x000054), 21932ecd22bSColin Foster REG(REW_DSCP_REMAP_DP1_CFG, 0x000690), 22032ecd22bSColin Foster REG(REW_DSCP_REMAP_CFG, 0x000790), 22132ecd22bSColin Foster REG(REW_STAT_CFG, 0x000890), 22232ecd22bSColin Foster REG(REW_PPT, 0x000680), 22332ecd22bSColin Foster }; 22432ecd22bSColin Foster 225b1ca2f1bSColin Foster static const u32 vsc7514_sys_regmap[] = { 22632ecd22bSColin Foster REG(SYS_COUNT_RX_OCTETS, 0x000000), 22732ecd22bSColin Foster REG(SYS_COUNT_RX_UNICAST, 0x000004), 22832ecd22bSColin Foster REG(SYS_COUNT_RX_MULTICAST, 0x000008), 22932ecd22bSColin Foster REG(SYS_COUNT_RX_BROADCAST, 0x00000c), 23032ecd22bSColin Foster REG(SYS_COUNT_RX_SHORTS, 0x000010), 23132ecd22bSColin Foster REG(SYS_COUNT_RX_FRAGMENTS, 0x000014), 23232ecd22bSColin Foster REG(SYS_COUNT_RX_JABBERS, 0x000018), 23332ecd22bSColin Foster REG(SYS_COUNT_RX_CRC_ALIGN_ERRS, 0x00001c), 23432ecd22bSColin Foster REG(SYS_COUNT_RX_SYM_ERRS, 0x000020), 23532ecd22bSColin Foster REG(SYS_COUNT_RX_64, 0x000024), 23632ecd22bSColin Foster REG(SYS_COUNT_RX_65_127, 0x000028), 23732ecd22bSColin Foster REG(SYS_COUNT_RX_128_255, 0x00002c), 2385152de7bSVladimir Oltean REG(SYS_COUNT_RX_256_511, 0x000030), 2395152de7bSVladimir Oltean REG(SYS_COUNT_RX_512_1023, 0x000034), 2405152de7bSVladimir Oltean REG(SYS_COUNT_RX_1024_1526, 0x000038), 2415152de7bSVladimir Oltean REG(SYS_COUNT_RX_1527_MAX, 0x00003c), 2425152de7bSVladimir Oltean REG(SYS_COUNT_RX_PAUSE, 0x000040), 2435152de7bSVladimir Oltean REG(SYS_COUNT_RX_CONTROL, 0x000044), 2445152de7bSVladimir Oltean REG(SYS_COUNT_RX_LONGS, 0x000048), 2455152de7bSVladimir Oltean REG(SYS_COUNT_RX_CLASSIFIED_DROPS, 0x00004c), 246d4c36765SVladimir Oltean REG(SYS_COUNT_RX_RED_PRIO_0, 0x000050), 247d4c36765SVladimir Oltean REG(SYS_COUNT_RX_RED_PRIO_1, 0x000054), 248d4c36765SVladimir Oltean REG(SYS_COUNT_RX_RED_PRIO_2, 0x000058), 249d4c36765SVladimir Oltean REG(SYS_COUNT_RX_RED_PRIO_3, 0x00005c), 250d4c36765SVladimir Oltean REG(SYS_COUNT_RX_RED_PRIO_4, 0x000060), 251d4c36765SVladimir Oltean REG(SYS_COUNT_RX_RED_PRIO_5, 0x000064), 252d4c36765SVladimir Oltean REG(SYS_COUNT_RX_RED_PRIO_6, 0x000068), 253d4c36765SVladimir Oltean REG(SYS_COUNT_RX_RED_PRIO_7, 0x00006c), 254d4c36765SVladimir Oltean REG(SYS_COUNT_RX_YELLOW_PRIO_0, 0x000070), 255d4c36765SVladimir Oltean REG(SYS_COUNT_RX_YELLOW_PRIO_1, 0x000074), 256d4c36765SVladimir Oltean REG(SYS_COUNT_RX_YELLOW_PRIO_2, 0x000078), 257d4c36765SVladimir Oltean REG(SYS_COUNT_RX_YELLOW_PRIO_3, 0x00007c), 258d4c36765SVladimir Oltean REG(SYS_COUNT_RX_YELLOW_PRIO_4, 0x000080), 259d4c36765SVladimir Oltean REG(SYS_COUNT_RX_YELLOW_PRIO_5, 0x000084), 260d4c36765SVladimir Oltean REG(SYS_COUNT_RX_YELLOW_PRIO_6, 0x000088), 261d4c36765SVladimir Oltean REG(SYS_COUNT_RX_YELLOW_PRIO_7, 0x00008c), 262d4c36765SVladimir Oltean REG(SYS_COUNT_RX_GREEN_PRIO_0, 0x000090), 263d4c36765SVladimir Oltean REG(SYS_COUNT_RX_GREEN_PRIO_1, 0x000094), 264d4c36765SVladimir Oltean REG(SYS_COUNT_RX_GREEN_PRIO_2, 0x000098), 265d4c36765SVladimir Oltean REG(SYS_COUNT_RX_GREEN_PRIO_3, 0x00009c), 266d4c36765SVladimir Oltean REG(SYS_COUNT_RX_GREEN_PRIO_4, 0x0000a0), 267d4c36765SVladimir Oltean REG(SYS_COUNT_RX_GREEN_PRIO_5, 0x0000a4), 268d4c36765SVladimir Oltean REG(SYS_COUNT_RX_GREEN_PRIO_6, 0x0000a8), 269d4c36765SVladimir Oltean REG(SYS_COUNT_RX_GREEN_PRIO_7, 0x0000ac), 27032ecd22bSColin Foster REG(SYS_COUNT_TX_OCTETS, 0x000100), 27132ecd22bSColin Foster REG(SYS_COUNT_TX_UNICAST, 0x000104), 27232ecd22bSColin Foster REG(SYS_COUNT_TX_MULTICAST, 0x000108), 27332ecd22bSColin Foster REG(SYS_COUNT_TX_BROADCAST, 0x00010c), 27432ecd22bSColin Foster REG(SYS_COUNT_TX_COLLISION, 0x000110), 27532ecd22bSColin Foster REG(SYS_COUNT_TX_DROPS, 0x000114), 27632ecd22bSColin Foster REG(SYS_COUNT_TX_PAUSE, 0x000118), 27732ecd22bSColin Foster REG(SYS_COUNT_TX_64, 0x00011c), 27832ecd22bSColin Foster REG(SYS_COUNT_TX_65_127, 0x000120), 2795152de7bSVladimir Oltean REG(SYS_COUNT_TX_128_255, 0x000124), 2805152de7bSVladimir Oltean REG(SYS_COUNT_TX_256_511, 0x000128), 2815152de7bSVladimir Oltean REG(SYS_COUNT_TX_512_1023, 0x00012c), 2825152de7bSVladimir Oltean REG(SYS_COUNT_TX_1024_1526, 0x000130), 2835152de7bSVladimir Oltean REG(SYS_COUNT_TX_1527_MAX, 0x000134), 284d4c36765SVladimir Oltean REG(SYS_COUNT_TX_YELLOW_PRIO_0, 0x000138), 285d4c36765SVladimir Oltean REG(SYS_COUNT_TX_YELLOW_PRIO_1, 0x00013c), 286d4c36765SVladimir Oltean REG(SYS_COUNT_TX_YELLOW_PRIO_2, 0x000140), 287d4c36765SVladimir Oltean REG(SYS_COUNT_TX_YELLOW_PRIO_3, 0x000144), 288d4c36765SVladimir Oltean REG(SYS_COUNT_TX_YELLOW_PRIO_4, 0x000148), 289d4c36765SVladimir Oltean REG(SYS_COUNT_TX_YELLOW_PRIO_5, 0x00014c), 290d4c36765SVladimir Oltean REG(SYS_COUNT_TX_YELLOW_PRIO_6, 0x000150), 291d4c36765SVladimir Oltean REG(SYS_COUNT_TX_YELLOW_PRIO_7, 0x000154), 292d4c36765SVladimir Oltean REG(SYS_COUNT_TX_GREEN_PRIO_0, 0x000158), 293d4c36765SVladimir Oltean REG(SYS_COUNT_TX_GREEN_PRIO_1, 0x00015c), 294d4c36765SVladimir Oltean REG(SYS_COUNT_TX_GREEN_PRIO_2, 0x000160), 295d4c36765SVladimir Oltean REG(SYS_COUNT_TX_GREEN_PRIO_3, 0x000164), 296d4c36765SVladimir Oltean REG(SYS_COUNT_TX_GREEN_PRIO_4, 0x000168), 297d4c36765SVladimir Oltean REG(SYS_COUNT_TX_GREEN_PRIO_5, 0x00016c), 298d4c36765SVladimir Oltean REG(SYS_COUNT_TX_GREEN_PRIO_6, 0x000170), 299d4c36765SVladimir Oltean REG(SYS_COUNT_TX_GREEN_PRIO_7, 0x000174), 300be5c13f2SVladimir Oltean REG(SYS_COUNT_TX_AGED, 0x000178), 301d4c36765SVladimir Oltean REG(SYS_COUNT_DROP_LOCAL, 0x000200), 302d4c36765SVladimir Oltean REG(SYS_COUNT_DROP_TAIL, 0x000204), 303d4c36765SVladimir Oltean REG(SYS_COUNT_DROP_YELLOW_PRIO_0, 0x000208), 304d4c36765SVladimir Oltean REG(SYS_COUNT_DROP_YELLOW_PRIO_1, 0x00020c), 305d4c36765SVladimir Oltean REG(SYS_COUNT_DROP_YELLOW_PRIO_2, 0x000210), 306d4c36765SVladimir Oltean REG(SYS_COUNT_DROP_YELLOW_PRIO_3, 0x000214), 307d4c36765SVladimir Oltean REG(SYS_COUNT_DROP_YELLOW_PRIO_4, 0x000218), 308d4c36765SVladimir Oltean REG(SYS_COUNT_DROP_YELLOW_PRIO_5, 0x00021c), 309d4c36765SVladimir Oltean REG(SYS_COUNT_DROP_YELLOW_PRIO_6, 0x000220), 310*cdc2e28eSColin Foster REG(SYS_COUNT_DROP_YELLOW_PRIO_7, 0x000224), 311*cdc2e28eSColin Foster REG(SYS_COUNT_DROP_GREEN_PRIO_0, 0x000228), 312*cdc2e28eSColin Foster REG(SYS_COUNT_DROP_GREEN_PRIO_1, 0x00022c), 313*cdc2e28eSColin Foster REG(SYS_COUNT_DROP_GREEN_PRIO_2, 0x000230), 314*cdc2e28eSColin Foster REG(SYS_COUNT_DROP_GREEN_PRIO_3, 0x000234), 315*cdc2e28eSColin Foster REG(SYS_COUNT_DROP_GREEN_PRIO_4, 0x000238), 316*cdc2e28eSColin Foster REG(SYS_COUNT_DROP_GREEN_PRIO_5, 0x00023c), 317*cdc2e28eSColin Foster REG(SYS_COUNT_DROP_GREEN_PRIO_6, 0x000240), 318*cdc2e28eSColin Foster REG(SYS_COUNT_DROP_GREEN_PRIO_7, 0x000244), 31932ecd22bSColin Foster REG(SYS_RESET_CFG, 0x000508), 32032ecd22bSColin Foster REG(SYS_CMID, 0x00050c), 32132ecd22bSColin Foster REG(SYS_VLAN_ETYPE_CFG, 0x000510), 32232ecd22bSColin Foster REG(SYS_PORT_MODE, 0x000514), 32332ecd22bSColin Foster REG(SYS_FRONT_PORT_MODE, 0x000548), 32432ecd22bSColin Foster REG(SYS_FRM_AGING, 0x000574), 32532ecd22bSColin Foster REG(SYS_STAT_CFG, 0x000578), 32632ecd22bSColin Foster REG(SYS_SW_STATUS, 0x00057c), 32732ecd22bSColin Foster REG(SYS_MISC_CFG, 0x0005ac), 32832ecd22bSColin Foster REG(SYS_REW_MAC_HIGH_CFG, 0x0005b0), 32932ecd22bSColin Foster REG(SYS_REW_MAC_LOW_CFG, 0x0005dc), 33032ecd22bSColin Foster REG(SYS_CM_ADDR, 0x000500), 33132ecd22bSColin Foster REG(SYS_CM_DATA, 0x000504), 33232ecd22bSColin Foster REG(SYS_PAUSE_CFG, 0x000608), 33332ecd22bSColin Foster REG(SYS_PAUSE_TOT_CFG, 0x000638), 33432ecd22bSColin Foster REG(SYS_ATOP, 0x00063c), 33532ecd22bSColin Foster REG(SYS_ATOP_TOT_CFG, 0x00066c), 33632ecd22bSColin Foster REG(SYS_MAC_FC_CFG, 0x000670), 33732ecd22bSColin Foster REG(SYS_MMGT, 0x00069c), 33832ecd22bSColin Foster REG(SYS_MMGT_FAST, 0x0006a0), 33932ecd22bSColin Foster REG(SYS_EVENTS_DIF, 0x0006a4), 34032ecd22bSColin Foster REG(SYS_EVENTS_CORE, 0x0006b4), 34132ecd22bSColin Foster REG(SYS_PTP_STATUS, 0x0006b8), 34232ecd22bSColin Foster REG(SYS_PTP_TXSTAMP, 0x0006bc), 34332ecd22bSColin Foster REG(SYS_PTP_NXT, 0x0006c0), 34432ecd22bSColin Foster REG(SYS_PTP_CFG, 0x0006c4), 34532ecd22bSColin Foster }; 34632ecd22bSColin Foster 347b1ca2f1bSColin Foster static const u32 vsc7514_vcap_regmap[] = { 34832ecd22bSColin Foster /* VCAP_CORE_CFG */ 34932ecd22bSColin Foster REG(VCAP_CORE_UPDATE_CTRL, 0x000000), 35032ecd22bSColin Foster REG(VCAP_CORE_MV_CFG, 0x000004), 35132ecd22bSColin Foster /* VCAP_CORE_CACHE */ 35232ecd22bSColin Foster REG(VCAP_CACHE_ENTRY_DAT, 0x000008), 35332ecd22bSColin Foster REG(VCAP_CACHE_MASK_DAT, 0x000108), 35432ecd22bSColin Foster REG(VCAP_CACHE_ACTION_DAT, 0x000208), 35532ecd22bSColin Foster REG(VCAP_CACHE_CNT_DAT, 0x000308), 35632ecd22bSColin Foster REG(VCAP_CACHE_TG_DAT, 0x000388), 35732ecd22bSColin Foster /* VCAP_CONST */ 35832ecd22bSColin Foster REG(VCAP_CONST_VCAP_VER, 0x000398), 35932ecd22bSColin Foster REG(VCAP_CONST_ENTRY_WIDTH, 0x00039c), 36032ecd22bSColin Foster REG(VCAP_CONST_ENTRY_CNT, 0x0003a0), 36132ecd22bSColin Foster REG(VCAP_CONST_ENTRY_SWCNT, 0x0003a4), 36232ecd22bSColin Foster REG(VCAP_CONST_ENTRY_TG_WIDTH, 0x0003a8), 36332ecd22bSColin Foster REG(VCAP_CONST_ACTION_DEF_CNT, 0x0003ac), 36432ecd22bSColin Foster REG(VCAP_CONST_ACTION_WIDTH, 0x0003b0), 36532ecd22bSColin Foster REG(VCAP_CONST_CNT_WIDTH, 0x0003b4), 36632ecd22bSColin Foster REG(VCAP_CONST_CORE_CNT, 0x0003b8), 36732ecd22bSColin Foster REG(VCAP_CONST_IF_CNT, 0x0003bc), 36832ecd22bSColin Foster }; 36932ecd22bSColin Foster 370b1ca2f1bSColin Foster static const u32 vsc7514_ptp_regmap[] = { 37132ecd22bSColin Foster REG(PTP_PIN_CFG, 0x000000), 37232ecd22bSColin Foster REG(PTP_PIN_TOD_SEC_MSB, 0x000004), 37332ecd22bSColin Foster REG(PTP_PIN_TOD_SEC_LSB, 0x000008), 37432ecd22bSColin Foster REG(PTP_PIN_TOD_NSEC, 0x00000c), 37532ecd22bSColin Foster REG(PTP_PIN_WF_HIGH_PERIOD, 0x000014), 37632ecd22bSColin Foster REG(PTP_PIN_WF_LOW_PERIOD, 0x000018), 37732ecd22bSColin Foster REG(PTP_CFG_MISC, 0x0000a0), 37832ecd22bSColin Foster REG(PTP_CLK_CFG_ADJ_CFG, 0x0000a4), 37932ecd22bSColin Foster REG(PTP_CLK_CFG_ADJ_FREQ, 0x0000a8), 38032ecd22bSColin Foster }; 38132ecd22bSColin Foster 382b1ca2f1bSColin Foster static const u32 vsc7514_dev_gmii_regmap[] = { 38332ecd22bSColin Foster REG(DEV_CLOCK_CFG, 0x0), 38432ecd22bSColin Foster REG(DEV_PORT_MISC, 0x4), 38532ecd22bSColin Foster REG(DEV_EVENTS, 0x8), 38632ecd22bSColin Foster REG(DEV_EEE_CFG, 0xc), 38732ecd22bSColin Foster REG(DEV_RX_PATH_DELAY, 0x10), 38832ecd22bSColin Foster REG(DEV_TX_PATH_DELAY, 0x14), 38932ecd22bSColin Foster REG(DEV_PTP_PREDICT_CFG, 0x18), 39032ecd22bSColin Foster REG(DEV_MAC_ENA_CFG, 0x1c), 39132ecd22bSColin Foster REG(DEV_MAC_MODE_CFG, 0x20), 39232ecd22bSColin Foster REG(DEV_MAC_MAXLEN_CFG, 0x24), 39332ecd22bSColin Foster REG(DEV_MAC_TAGS_CFG, 0x28), 39432ecd22bSColin Foster REG(DEV_MAC_ADV_CHK_CFG, 0x2c), 39532ecd22bSColin Foster REG(DEV_MAC_IFG_CFG, 0x30), 39632ecd22bSColin Foster REG(DEV_MAC_HDX_CFG, 0x34), 39732ecd22bSColin Foster REG(DEV_MAC_DBG_CFG, 0x38), 39832ecd22bSColin Foster REG(DEV_MAC_FC_MAC_LOW_CFG, 0x3c), 39932ecd22bSColin Foster REG(DEV_MAC_FC_MAC_HIGH_CFG, 0x40), 40032ecd22bSColin Foster REG(DEV_MAC_STICKY, 0x44), 40132ecd22bSColin Foster REG(PCS1G_CFG, 0x48), 40232ecd22bSColin Foster REG(PCS1G_MODE_CFG, 0x4c), 40332ecd22bSColin Foster REG(PCS1G_SD_CFG, 0x50), 40432ecd22bSColin Foster REG(PCS1G_ANEG_CFG, 0x54), 40532ecd22bSColin Foster REG(PCS1G_ANEG_NP_CFG, 0x58), 40632ecd22bSColin Foster REG(PCS1G_LB_CFG, 0x5c), 40732ecd22bSColin Foster REG(PCS1G_DBG_CFG, 0x60), 40832ecd22bSColin Foster REG(PCS1G_CDET_CFG, 0x64), 40932ecd22bSColin Foster REG(PCS1G_ANEG_STATUS, 0x68), 41032ecd22bSColin Foster REG(PCS1G_ANEG_NP_STATUS, 0x6c), 41132ecd22bSColin Foster REG(PCS1G_LINK_STATUS, 0x70), 41232ecd22bSColin Foster REG(PCS1G_LINK_DOWN_CNT, 0x74), 41332ecd22bSColin Foster REG(PCS1G_STICKY, 0x78), 41432ecd22bSColin Foster REG(PCS1G_DEBUG_STATUS, 0x7c), 41532ecd22bSColin Foster REG(PCS1G_LPI_CFG, 0x80), 41632ecd22bSColin Foster REG(PCS1G_LPI_WAKE_ERROR_CNT, 0x84), 41732ecd22bSColin Foster REG(PCS1G_LPI_STATUS, 0x88), 41832ecd22bSColin Foster REG(PCS1G_TSTPAT_MODE_CFG, 0x8c), 41932ecd22bSColin Foster REG(PCS1G_TSTPAT_STATUS, 0x90), 42032ecd22bSColin Foster REG(DEV_PCS_FX100_CFG, 0x94), 42132ecd22bSColin Foster REG(DEV_PCS_FX100_STATUS, 0x98), 42232ecd22bSColin Foster }; 42332ecd22bSColin Foster 4242efaca41SColin Foster const u32 *vsc7514_regmap[TARGET_MAX] = { 4252efaca41SColin Foster [ANA] = vsc7514_ana_regmap, 4262efaca41SColin Foster [QS] = vsc7514_qs_regmap, 4272efaca41SColin Foster [QSYS] = vsc7514_qsys_regmap, 4282efaca41SColin Foster [REW] = vsc7514_rew_regmap, 4292efaca41SColin Foster [SYS] = vsc7514_sys_regmap, 4302efaca41SColin Foster [S0] = vsc7514_vcap_regmap, 4312efaca41SColin Foster [S1] = vsc7514_vcap_regmap, 4322efaca41SColin Foster [S2] = vsc7514_vcap_regmap, 4332efaca41SColin Foster [PTP] = vsc7514_ptp_regmap, 4342efaca41SColin Foster [DEV_GMII] = vsc7514_dev_gmii_regmap, 4352efaca41SColin Foster }; 4362efaca41SColin Foster EXPORT_SYMBOL(vsc7514_regmap); 4372efaca41SColin Foster 438b1ca2f1bSColin Foster static const struct vcap_field vsc7514_vcap_es0_keys[] = { 43932ecd22bSColin Foster [VCAP_ES0_EGR_PORT] = { 0, 4 }, 44032ecd22bSColin Foster [VCAP_ES0_IGR_PORT] = { 4, 4 }, 44132ecd22bSColin Foster [VCAP_ES0_RSV] = { 8, 2 }, 44232ecd22bSColin Foster [VCAP_ES0_L2_MC] = { 10, 1 }, 44332ecd22bSColin Foster [VCAP_ES0_L2_BC] = { 11, 1 }, 44432ecd22bSColin Foster [VCAP_ES0_VID] = { 12, 12 }, 44532ecd22bSColin Foster [VCAP_ES0_DP] = { 24, 1 }, 44632ecd22bSColin Foster [VCAP_ES0_PCP] = { 25, 3 }, 44732ecd22bSColin Foster }; 44832ecd22bSColin Foster 449b1ca2f1bSColin Foster static const struct vcap_field vsc7514_vcap_es0_actions[] = { 45032ecd22bSColin Foster [VCAP_ES0_ACT_PUSH_OUTER_TAG] = { 0, 2 }, 45132ecd22bSColin Foster [VCAP_ES0_ACT_PUSH_INNER_TAG] = { 2, 1 }, 45232ecd22bSColin Foster [VCAP_ES0_ACT_TAG_A_TPID_SEL] = { 3, 2 }, 45332ecd22bSColin Foster [VCAP_ES0_ACT_TAG_A_VID_SEL] = { 5, 1 }, 45432ecd22bSColin Foster [VCAP_ES0_ACT_TAG_A_PCP_SEL] = { 6, 2 }, 45532ecd22bSColin Foster [VCAP_ES0_ACT_TAG_A_DEI_SEL] = { 8, 2 }, 45632ecd22bSColin Foster [VCAP_ES0_ACT_TAG_B_TPID_SEL] = { 10, 2 }, 45732ecd22bSColin Foster [VCAP_ES0_ACT_TAG_B_VID_SEL] = { 12, 1 }, 45832ecd22bSColin Foster [VCAP_ES0_ACT_TAG_B_PCP_SEL] = { 13, 2 }, 45932ecd22bSColin Foster [VCAP_ES0_ACT_TAG_B_DEI_SEL] = { 15, 2 }, 46032ecd22bSColin Foster [VCAP_ES0_ACT_VID_A_VAL] = { 17, 12 }, 46132ecd22bSColin Foster [VCAP_ES0_ACT_PCP_A_VAL] = { 29, 3 }, 46232ecd22bSColin Foster [VCAP_ES0_ACT_DEI_A_VAL] = { 32, 1 }, 46332ecd22bSColin Foster [VCAP_ES0_ACT_VID_B_VAL] = { 33, 12 }, 46432ecd22bSColin Foster [VCAP_ES0_ACT_PCP_B_VAL] = { 45, 3 }, 46532ecd22bSColin Foster [VCAP_ES0_ACT_DEI_B_VAL] = { 48, 1 }, 46632ecd22bSColin Foster [VCAP_ES0_ACT_RSV] = { 49, 24 }, 46732ecd22bSColin Foster [VCAP_ES0_ACT_HIT_STICKY] = { 73, 1 }, 46832ecd22bSColin Foster }; 46932ecd22bSColin Foster 470b1ca2f1bSColin Foster static const struct vcap_field vsc7514_vcap_is1_keys[] = { 47132ecd22bSColin Foster [VCAP_IS1_HK_TYPE] = { 0, 1 }, 47232ecd22bSColin Foster [VCAP_IS1_HK_LOOKUP] = { 1, 2 }, 47332ecd22bSColin Foster [VCAP_IS1_HK_IGR_PORT_MASK] = { 3, 12 }, 47432ecd22bSColin Foster [VCAP_IS1_HK_RSV] = { 15, 9 }, 47532ecd22bSColin Foster [VCAP_IS1_HK_OAM_Y1731] = { 24, 1 }, 47632ecd22bSColin Foster [VCAP_IS1_HK_L2_MC] = { 25, 1 }, 47732ecd22bSColin Foster [VCAP_IS1_HK_L2_BC] = { 26, 1 }, 47832ecd22bSColin Foster [VCAP_IS1_HK_IP_MC] = { 27, 1 }, 47932ecd22bSColin Foster [VCAP_IS1_HK_VLAN_TAGGED] = { 28, 1 }, 48032ecd22bSColin Foster [VCAP_IS1_HK_VLAN_DBL_TAGGED] = { 29, 1 }, 48132ecd22bSColin Foster [VCAP_IS1_HK_TPID] = { 30, 1 }, 48232ecd22bSColin Foster [VCAP_IS1_HK_VID] = { 31, 12 }, 48332ecd22bSColin Foster [VCAP_IS1_HK_DEI] = { 43, 1 }, 48432ecd22bSColin Foster [VCAP_IS1_HK_PCP] = { 44, 3 }, 48532ecd22bSColin Foster /* Specific Fields for IS1 Half Key S1_NORMAL */ 48632ecd22bSColin Foster [VCAP_IS1_HK_L2_SMAC] = { 47, 48 }, 48732ecd22bSColin Foster [VCAP_IS1_HK_ETYPE_LEN] = { 95, 1 }, 48832ecd22bSColin Foster [VCAP_IS1_HK_ETYPE] = { 96, 16 }, 48932ecd22bSColin Foster [VCAP_IS1_HK_IP_SNAP] = { 112, 1 }, 49032ecd22bSColin Foster [VCAP_IS1_HK_IP4] = { 113, 1 }, 49132ecd22bSColin Foster /* Layer-3 Information */ 49232ecd22bSColin Foster [VCAP_IS1_HK_L3_FRAGMENT] = { 114, 1 }, 49332ecd22bSColin Foster [VCAP_IS1_HK_L3_FRAG_OFS_GT0] = { 115, 1 }, 49432ecd22bSColin Foster [VCAP_IS1_HK_L3_OPTIONS] = { 116, 1 }, 49532ecd22bSColin Foster [VCAP_IS1_HK_L3_DSCP] = { 117, 6 }, 49632ecd22bSColin Foster [VCAP_IS1_HK_L3_IP4_SIP] = { 123, 32 }, 49732ecd22bSColin Foster /* Layer-4 Information */ 49832ecd22bSColin Foster [VCAP_IS1_HK_TCP_UDP] = { 155, 1 }, 49932ecd22bSColin Foster [VCAP_IS1_HK_TCP] = { 156, 1 }, 50032ecd22bSColin Foster [VCAP_IS1_HK_L4_SPORT] = { 157, 16 }, 50132ecd22bSColin Foster [VCAP_IS1_HK_L4_RNG] = { 173, 8 }, 50232ecd22bSColin Foster /* Specific Fields for IS1 Half Key S1_5TUPLE_IP4 */ 50332ecd22bSColin Foster [VCAP_IS1_HK_IP4_INNER_TPID] = { 47, 1 }, 50432ecd22bSColin Foster [VCAP_IS1_HK_IP4_INNER_VID] = { 48, 12 }, 50532ecd22bSColin Foster [VCAP_IS1_HK_IP4_INNER_DEI] = { 60, 1 }, 50632ecd22bSColin Foster [VCAP_IS1_HK_IP4_INNER_PCP] = { 61, 3 }, 50732ecd22bSColin Foster [VCAP_IS1_HK_IP4_IP4] = { 64, 1 }, 50832ecd22bSColin Foster [VCAP_IS1_HK_IP4_L3_FRAGMENT] = { 65, 1 }, 50932ecd22bSColin Foster [VCAP_IS1_HK_IP4_L3_FRAG_OFS_GT0] = { 66, 1 }, 51032ecd22bSColin Foster [VCAP_IS1_HK_IP4_L3_OPTIONS] = { 67, 1 }, 51132ecd22bSColin Foster [VCAP_IS1_HK_IP4_L3_DSCP] = { 68, 6 }, 51232ecd22bSColin Foster [VCAP_IS1_HK_IP4_L3_IP4_DIP] = { 74, 32 }, 51332ecd22bSColin Foster [VCAP_IS1_HK_IP4_L3_IP4_SIP] = { 106, 32 }, 51432ecd22bSColin Foster [VCAP_IS1_HK_IP4_L3_PROTO] = { 138, 8 }, 51532ecd22bSColin Foster [VCAP_IS1_HK_IP4_TCP_UDP] = { 146, 1 }, 51632ecd22bSColin Foster [VCAP_IS1_HK_IP4_TCP] = { 147, 1 }, 51732ecd22bSColin Foster [VCAP_IS1_HK_IP4_L4_RNG] = { 148, 8 }, 51832ecd22bSColin Foster [VCAP_IS1_HK_IP4_IP_PAYLOAD_S1_5TUPLE] = { 156, 32 }, 51932ecd22bSColin Foster }; 52032ecd22bSColin Foster 521b1ca2f1bSColin Foster static const struct vcap_field vsc7514_vcap_is1_actions[] = { 52232ecd22bSColin Foster [VCAP_IS1_ACT_DSCP_ENA] = { 0, 1 }, 52332ecd22bSColin Foster [VCAP_IS1_ACT_DSCP_VAL] = { 1, 6 }, 52432ecd22bSColin Foster [VCAP_IS1_ACT_QOS_ENA] = { 7, 1 }, 52532ecd22bSColin Foster [VCAP_IS1_ACT_QOS_VAL] = { 8, 3 }, 52632ecd22bSColin Foster [VCAP_IS1_ACT_DP_ENA] = { 11, 1 }, 52732ecd22bSColin Foster [VCAP_IS1_ACT_DP_VAL] = { 12, 1 }, 52832ecd22bSColin Foster [VCAP_IS1_ACT_PAG_OVERRIDE_MASK] = { 13, 8 }, 52932ecd22bSColin Foster [VCAP_IS1_ACT_PAG_VAL] = { 21, 8 }, 53032ecd22bSColin Foster [VCAP_IS1_ACT_RSV] = { 29, 9 }, 53132ecd22bSColin Foster /* The fields below are incorrectly shifted by 2 in the manual */ 53232ecd22bSColin Foster [VCAP_IS1_ACT_VID_REPLACE_ENA] = { 38, 1 }, 53332ecd22bSColin Foster [VCAP_IS1_ACT_VID_ADD_VAL] = { 39, 12 }, 53432ecd22bSColin Foster [VCAP_IS1_ACT_FID_SEL] = { 51, 2 }, 53532ecd22bSColin Foster [VCAP_IS1_ACT_FID_VAL] = { 53, 13 }, 53632ecd22bSColin Foster [VCAP_IS1_ACT_PCP_DEI_ENA] = { 66, 1 }, 53732ecd22bSColin Foster [VCAP_IS1_ACT_PCP_VAL] = { 67, 3 }, 53832ecd22bSColin Foster [VCAP_IS1_ACT_DEI_VAL] = { 70, 1 }, 53932ecd22bSColin Foster [VCAP_IS1_ACT_VLAN_POP_CNT_ENA] = { 71, 1 }, 54032ecd22bSColin Foster [VCAP_IS1_ACT_VLAN_POP_CNT] = { 72, 2 }, 54132ecd22bSColin Foster [VCAP_IS1_ACT_CUSTOM_ACE_TYPE_ENA] = { 74, 4 }, 54232ecd22bSColin Foster [VCAP_IS1_ACT_HIT_STICKY] = { 78, 1 }, 54332ecd22bSColin Foster }; 54432ecd22bSColin Foster 545b1ca2f1bSColin Foster static const struct vcap_field vsc7514_vcap_is2_keys[] = { 54632ecd22bSColin Foster /* Common: 46 bits */ 54732ecd22bSColin Foster [VCAP_IS2_TYPE] = { 0, 4 }, 54832ecd22bSColin Foster [VCAP_IS2_HK_FIRST] = { 4, 1 }, 54932ecd22bSColin Foster [VCAP_IS2_HK_PAG] = { 5, 8 }, 55032ecd22bSColin Foster [VCAP_IS2_HK_IGR_PORT_MASK] = { 13, 12 }, 55132ecd22bSColin Foster [VCAP_IS2_HK_RSV2] = { 25, 1 }, 55232ecd22bSColin Foster [VCAP_IS2_HK_HOST_MATCH] = { 26, 1 }, 55332ecd22bSColin Foster [VCAP_IS2_HK_L2_MC] = { 27, 1 }, 55432ecd22bSColin Foster [VCAP_IS2_HK_L2_BC] = { 28, 1 }, 55532ecd22bSColin Foster [VCAP_IS2_HK_VLAN_TAGGED] = { 29, 1 }, 55632ecd22bSColin Foster [VCAP_IS2_HK_VID] = { 30, 12 }, 55732ecd22bSColin Foster [VCAP_IS2_HK_DEI] = { 42, 1 }, 55832ecd22bSColin Foster [VCAP_IS2_HK_PCP] = { 43, 3 }, 55932ecd22bSColin Foster /* MAC_ETYPE / MAC_LLC / MAC_SNAP / OAM common */ 56032ecd22bSColin Foster [VCAP_IS2_HK_L2_DMAC] = { 46, 48 }, 56132ecd22bSColin Foster [VCAP_IS2_HK_L2_SMAC] = { 94, 48 }, 56232ecd22bSColin Foster /* MAC_ETYPE (TYPE=000) */ 56332ecd22bSColin Foster [VCAP_IS2_HK_MAC_ETYPE_ETYPE] = { 142, 16 }, 56432ecd22bSColin Foster [VCAP_IS2_HK_MAC_ETYPE_L2_PAYLOAD0] = { 158, 16 }, 56532ecd22bSColin Foster [VCAP_IS2_HK_MAC_ETYPE_L2_PAYLOAD1] = { 174, 8 }, 56632ecd22bSColin Foster [VCAP_IS2_HK_MAC_ETYPE_L2_PAYLOAD2] = { 182, 3 }, 56732ecd22bSColin Foster /* MAC_LLC (TYPE=001) */ 56832ecd22bSColin Foster [VCAP_IS2_HK_MAC_LLC_L2_LLC] = { 142, 40 }, 56932ecd22bSColin Foster /* MAC_SNAP (TYPE=010) */ 57032ecd22bSColin Foster [VCAP_IS2_HK_MAC_SNAP_L2_SNAP] = { 142, 40 }, 57132ecd22bSColin Foster /* MAC_ARP (TYPE=011) */ 57232ecd22bSColin Foster [VCAP_IS2_HK_MAC_ARP_SMAC] = { 46, 48 }, 57332ecd22bSColin Foster [VCAP_IS2_HK_MAC_ARP_ADDR_SPACE_OK] = { 94, 1 }, 57432ecd22bSColin Foster [VCAP_IS2_HK_MAC_ARP_PROTO_SPACE_OK] = { 95, 1 }, 57532ecd22bSColin Foster [VCAP_IS2_HK_MAC_ARP_LEN_OK] = { 96, 1 }, 57632ecd22bSColin Foster [VCAP_IS2_HK_MAC_ARP_TARGET_MATCH] = { 97, 1 }, 57732ecd22bSColin Foster [VCAP_IS2_HK_MAC_ARP_SENDER_MATCH] = { 98, 1 }, 57832ecd22bSColin Foster [VCAP_IS2_HK_MAC_ARP_OPCODE_UNKNOWN] = { 99, 1 }, 57932ecd22bSColin Foster [VCAP_IS2_HK_MAC_ARP_OPCODE] = { 100, 2 }, 58032ecd22bSColin Foster [VCAP_IS2_HK_MAC_ARP_L3_IP4_DIP] = { 102, 32 }, 58132ecd22bSColin Foster [VCAP_IS2_HK_MAC_ARP_L3_IP4_SIP] = { 134, 32 }, 58232ecd22bSColin Foster [VCAP_IS2_HK_MAC_ARP_DIP_EQ_SIP] = { 166, 1 }, 58332ecd22bSColin Foster /* IP4_TCP_UDP / IP4_OTHER common */ 58432ecd22bSColin Foster [VCAP_IS2_HK_IP4] = { 46, 1 }, 58532ecd22bSColin Foster [VCAP_IS2_HK_L3_FRAGMENT] = { 47, 1 }, 58632ecd22bSColin Foster [VCAP_IS2_HK_L3_FRAG_OFS_GT0] = { 48, 1 }, 58732ecd22bSColin Foster [VCAP_IS2_HK_L3_OPTIONS] = { 49, 1 }, 58832ecd22bSColin Foster [VCAP_IS2_HK_IP4_L3_TTL_GT0] = { 50, 1 }, 58932ecd22bSColin Foster [VCAP_IS2_HK_L3_TOS] = { 51, 8 }, 59032ecd22bSColin Foster [VCAP_IS2_HK_L3_IP4_DIP] = { 59, 32 }, 59132ecd22bSColin Foster [VCAP_IS2_HK_L3_IP4_SIP] = { 91, 32 }, 59232ecd22bSColin Foster [VCAP_IS2_HK_DIP_EQ_SIP] = { 123, 1 }, 59332ecd22bSColin Foster /* IP4_TCP_UDP (TYPE=100) */ 59432ecd22bSColin Foster [VCAP_IS2_HK_TCP] = { 124, 1 }, 59532ecd22bSColin Foster [VCAP_IS2_HK_L4_DPORT] = { 125, 16 }, 59632ecd22bSColin Foster [VCAP_IS2_HK_L4_SPORT] = { 141, 16 }, 59732ecd22bSColin Foster [VCAP_IS2_HK_L4_RNG] = { 157, 8 }, 59832ecd22bSColin Foster [VCAP_IS2_HK_L4_SPORT_EQ_DPORT] = { 165, 1 }, 59932ecd22bSColin Foster [VCAP_IS2_HK_L4_SEQUENCE_EQ0] = { 166, 1 }, 60032ecd22bSColin Foster [VCAP_IS2_HK_L4_FIN] = { 167, 1 }, 60132ecd22bSColin Foster [VCAP_IS2_HK_L4_SYN] = { 168, 1 }, 60232ecd22bSColin Foster [VCAP_IS2_HK_L4_RST] = { 169, 1 }, 60332ecd22bSColin Foster [VCAP_IS2_HK_L4_PSH] = { 170, 1 }, 60432ecd22bSColin Foster [VCAP_IS2_HK_L4_ACK] = { 171, 1 }, 60532ecd22bSColin Foster [VCAP_IS2_HK_L4_URG] = { 172, 1 }, 60632ecd22bSColin Foster [VCAP_IS2_HK_L4_1588_DOM] = { 173, 8 }, 60732ecd22bSColin Foster [VCAP_IS2_HK_L4_1588_VER] = { 181, 4 }, 60832ecd22bSColin Foster /* IP4_OTHER (TYPE=101) */ 60932ecd22bSColin Foster [VCAP_IS2_HK_IP4_L3_PROTO] = { 124, 8 }, 61032ecd22bSColin Foster [VCAP_IS2_HK_L3_PAYLOAD] = { 132, 56 }, 61132ecd22bSColin Foster /* IP6_STD (TYPE=110) */ 61232ecd22bSColin Foster [VCAP_IS2_HK_IP6_L3_TTL_GT0] = { 46, 1 }, 61332ecd22bSColin Foster [VCAP_IS2_HK_L3_IP6_SIP] = { 47, 128 }, 61432ecd22bSColin Foster [VCAP_IS2_HK_IP6_L3_PROTO] = { 175, 8 }, 61532ecd22bSColin Foster /* OAM (TYPE=111) */ 61632ecd22bSColin Foster [VCAP_IS2_HK_OAM_MEL_FLAGS] = { 142, 7 }, 61732ecd22bSColin Foster [VCAP_IS2_HK_OAM_VER] = { 149, 5 }, 61832ecd22bSColin Foster [VCAP_IS2_HK_OAM_OPCODE] = { 154, 8 }, 61932ecd22bSColin Foster [VCAP_IS2_HK_OAM_FLAGS] = { 162, 8 }, 62032ecd22bSColin Foster [VCAP_IS2_HK_OAM_MEPID] = { 170, 16 }, 62132ecd22bSColin Foster [VCAP_IS2_HK_OAM_CCM_CNTS_EQ0] = { 186, 1 }, 62232ecd22bSColin Foster [VCAP_IS2_HK_OAM_IS_Y1731] = { 187, 1 }, 62332ecd22bSColin Foster }; 62432ecd22bSColin Foster 625b1ca2f1bSColin Foster static const struct vcap_field vsc7514_vcap_is2_actions[] = { 62632ecd22bSColin Foster [VCAP_IS2_ACT_HIT_ME_ONCE] = { 0, 1 }, 62732ecd22bSColin Foster [VCAP_IS2_ACT_CPU_COPY_ENA] = { 1, 1 }, 62832ecd22bSColin Foster [VCAP_IS2_ACT_CPU_QU_NUM] = { 2, 3 }, 62932ecd22bSColin Foster [VCAP_IS2_ACT_MASK_MODE] = { 5, 2 }, 63032ecd22bSColin Foster [VCAP_IS2_ACT_MIRROR_ENA] = { 7, 1 }, 63132ecd22bSColin Foster [VCAP_IS2_ACT_LRN_DIS] = { 8, 1 }, 63232ecd22bSColin Foster [VCAP_IS2_ACT_POLICE_ENA] = { 9, 1 }, 63332ecd22bSColin Foster [VCAP_IS2_ACT_POLICE_IDX] = { 10, 9 }, 63432ecd22bSColin Foster [VCAP_IS2_ACT_POLICE_VCAP_ONLY] = { 19, 1 }, 63532ecd22bSColin Foster [VCAP_IS2_ACT_PORT_MASK] = { 20, 11 }, 63632ecd22bSColin Foster [VCAP_IS2_ACT_REW_OP] = { 31, 9 }, 63732ecd22bSColin Foster [VCAP_IS2_ACT_SMAC_REPLACE_ENA] = { 40, 1 }, 63832ecd22bSColin Foster [VCAP_IS2_ACT_RSV] = { 41, 2 }, 63932ecd22bSColin Foster [VCAP_IS2_ACT_ACL_ID] = { 43, 6 }, 64032ecd22bSColin Foster [VCAP_IS2_ACT_HIT_CNT] = { 49, 32 }, 64132ecd22bSColin Foster }; 642beb9a74eSColin Foster 643beb9a74eSColin Foster struct vcap_props vsc7514_vcap_props[] = { 644beb9a74eSColin Foster [VCAP_ES0] = { 645beb9a74eSColin Foster .action_type_width = 0, 646beb9a74eSColin Foster .action_table = { 647beb9a74eSColin Foster [ES0_ACTION_TYPE_NORMAL] = { 648beb9a74eSColin Foster .width = 73, /* HIT_STICKY not included */ 649beb9a74eSColin Foster .count = 1, 650beb9a74eSColin Foster }, 651beb9a74eSColin Foster }, 652beb9a74eSColin Foster .target = S0, 653beb9a74eSColin Foster .keys = vsc7514_vcap_es0_keys, 654beb9a74eSColin Foster .actions = vsc7514_vcap_es0_actions, 655beb9a74eSColin Foster }, 656beb9a74eSColin Foster [VCAP_IS1] = { 657beb9a74eSColin Foster .action_type_width = 0, 658beb9a74eSColin Foster .action_table = { 659beb9a74eSColin Foster [IS1_ACTION_TYPE_NORMAL] = { 660beb9a74eSColin Foster .width = 78, /* HIT_STICKY not included */ 661beb9a74eSColin Foster .count = 4, 662beb9a74eSColin Foster }, 663beb9a74eSColin Foster }, 664beb9a74eSColin Foster .target = S1, 665beb9a74eSColin Foster .keys = vsc7514_vcap_is1_keys, 666beb9a74eSColin Foster .actions = vsc7514_vcap_is1_actions, 667beb9a74eSColin Foster }, 668beb9a74eSColin Foster [VCAP_IS2] = { 669beb9a74eSColin Foster .action_type_width = 1, 670beb9a74eSColin Foster .action_table = { 671beb9a74eSColin Foster [IS2_ACTION_TYPE_NORMAL] = { 672beb9a74eSColin Foster .width = 49, 673beb9a74eSColin Foster .count = 2 674beb9a74eSColin Foster }, 675beb9a74eSColin Foster [IS2_ACTION_TYPE_SMAC_SIP] = { 676beb9a74eSColin Foster .width = 6, 677beb9a74eSColin Foster .count = 4 678beb9a74eSColin Foster }, 679beb9a74eSColin Foster }, 680beb9a74eSColin Foster .target = S2, 681beb9a74eSColin Foster .keys = vsc7514_vcap_is2_keys, 682beb9a74eSColin Foster .actions = vsc7514_vcap_is2_actions, 683beb9a74eSColin Foster }, 684beb9a74eSColin Foster }; 685beb9a74eSColin Foster EXPORT_SYMBOL(vsc7514_vcap_props); 686