xref: /openbmc/linux/drivers/net/ethernet/mscc/ocelot.c (revision dd17e1e682554d21b5346b7573c2c999300e97b5)
1 // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2 /*
3  * Microsemi Ocelot Switch driver
4  *
5  * Copyright (c) 2017 Microsemi Corporation
6  */
7 #include <linux/dsa/ocelot.h>
8 #include <linux/if_bridge.h>
9 #include <linux/iopoll.h>
10 #include <linux/phy/phy.h>
11 #include <net/pkt_sched.h>
12 #include <soc/mscc/ocelot_hsio.h>
13 #include <soc/mscc/ocelot_vcap.h>
14 #include "ocelot.h"
15 #include "ocelot_vcap.h"
16 
17 #define TABLE_UPDATE_SLEEP_US	10
18 #define TABLE_UPDATE_TIMEOUT_US	100000
19 #define MEM_INIT_SLEEP_US	1000
20 #define MEM_INIT_TIMEOUT_US	100000
21 
22 #define OCELOT_RSV_VLAN_RANGE_START 4000
23 
24 struct ocelot_mact_entry {
25 	u8 mac[ETH_ALEN];
26 	u16 vid;
27 	enum macaccess_entry_type type;
28 };
29 
30 /* Caller must hold &ocelot->mact_lock */
31 static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot)
32 {
33 	return ocelot_read(ocelot, ANA_TABLES_MACACCESS);
34 }
35 
36 /* Caller must hold &ocelot->mact_lock */
37 static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot)
38 {
39 	u32 val;
40 
41 	return readx_poll_timeout(ocelot_mact_read_macaccess,
42 		ocelot, val,
43 		(val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) ==
44 		MACACCESS_CMD_IDLE,
45 		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
46 }
47 
48 /* Caller must hold &ocelot->mact_lock */
49 static void ocelot_mact_select(struct ocelot *ocelot,
50 			       const unsigned char mac[ETH_ALEN],
51 			       unsigned int vid)
52 {
53 	u32 macl = 0, mach = 0;
54 
55 	/* Set the MAC address to handle and the vlan associated in a format
56 	 * understood by the hardware.
57 	 */
58 	mach |= vid    << 16;
59 	mach |= mac[0] << 8;
60 	mach |= mac[1] << 0;
61 	macl |= mac[2] << 24;
62 	macl |= mac[3] << 16;
63 	macl |= mac[4] << 8;
64 	macl |= mac[5] << 0;
65 
66 	ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA);
67 	ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA);
68 
69 }
70 
71 static int __ocelot_mact_learn(struct ocelot *ocelot, int port,
72 			       const unsigned char mac[ETH_ALEN],
73 			       unsigned int vid, enum macaccess_entry_type type)
74 {
75 	u32 cmd = ANA_TABLES_MACACCESS_VALID |
76 		ANA_TABLES_MACACCESS_DEST_IDX(port) |
77 		ANA_TABLES_MACACCESS_ENTRYTYPE(type) |
78 		ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN);
79 	unsigned int mc_ports;
80 	int err;
81 
82 	/* Set MAC_CPU_COPY if the CPU port is used by a multicast entry */
83 	if (type == ENTRYTYPE_MACv4)
84 		mc_ports = (mac[1] << 8) | mac[2];
85 	else if (type == ENTRYTYPE_MACv6)
86 		mc_ports = (mac[0] << 8) | mac[1];
87 	else
88 		mc_ports = 0;
89 
90 	if (mc_ports & BIT(ocelot->num_phys_ports))
91 		cmd |= ANA_TABLES_MACACCESS_MAC_CPU_COPY;
92 
93 	ocelot_mact_select(ocelot, mac, vid);
94 
95 	/* Issue a write command */
96 	ocelot_write(ocelot, cmd, ANA_TABLES_MACACCESS);
97 
98 	err = ocelot_mact_wait_for_completion(ocelot);
99 
100 	return err;
101 }
102 
103 int ocelot_mact_learn(struct ocelot *ocelot, int port,
104 		      const unsigned char mac[ETH_ALEN],
105 		      unsigned int vid, enum macaccess_entry_type type)
106 {
107 	int ret;
108 
109 	mutex_lock(&ocelot->mact_lock);
110 	ret = __ocelot_mact_learn(ocelot, port, mac, vid, type);
111 	mutex_unlock(&ocelot->mact_lock);
112 
113 	return ret;
114 }
115 EXPORT_SYMBOL(ocelot_mact_learn);
116 
117 int ocelot_mact_forget(struct ocelot *ocelot,
118 		       const unsigned char mac[ETH_ALEN], unsigned int vid)
119 {
120 	int err;
121 
122 	mutex_lock(&ocelot->mact_lock);
123 
124 	ocelot_mact_select(ocelot, mac, vid);
125 
126 	/* Issue a forget command */
127 	ocelot_write(ocelot,
128 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET),
129 		     ANA_TABLES_MACACCESS);
130 
131 	err = ocelot_mact_wait_for_completion(ocelot);
132 
133 	mutex_unlock(&ocelot->mact_lock);
134 
135 	return err;
136 }
137 EXPORT_SYMBOL(ocelot_mact_forget);
138 
139 int ocelot_mact_lookup(struct ocelot *ocelot, int *dst_idx,
140 		       const unsigned char mac[ETH_ALEN],
141 		       unsigned int vid, enum macaccess_entry_type *type)
142 {
143 	int val;
144 
145 	mutex_lock(&ocelot->mact_lock);
146 
147 	ocelot_mact_select(ocelot, mac, vid);
148 
149 	/* Issue a read command with MACACCESS_VALID=1. */
150 	ocelot_write(ocelot, ANA_TABLES_MACACCESS_VALID |
151 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ),
152 		     ANA_TABLES_MACACCESS);
153 
154 	if (ocelot_mact_wait_for_completion(ocelot)) {
155 		mutex_unlock(&ocelot->mact_lock);
156 		return -ETIMEDOUT;
157 	}
158 
159 	/* Read back the entry flags */
160 	val = ocelot_read(ocelot, ANA_TABLES_MACACCESS);
161 
162 	mutex_unlock(&ocelot->mact_lock);
163 
164 	if (!(val & ANA_TABLES_MACACCESS_VALID))
165 		return -ENOENT;
166 
167 	*dst_idx = ANA_TABLES_MACACCESS_DEST_IDX_X(val);
168 	*type = ANA_TABLES_MACACCESS_ENTRYTYPE_X(val);
169 
170 	return 0;
171 }
172 EXPORT_SYMBOL(ocelot_mact_lookup);
173 
174 int ocelot_mact_learn_streamdata(struct ocelot *ocelot, int dst_idx,
175 				 const unsigned char mac[ETH_ALEN],
176 				 unsigned int vid,
177 				 enum macaccess_entry_type type,
178 				 int sfid, int ssid)
179 {
180 	int ret;
181 
182 	mutex_lock(&ocelot->mact_lock);
183 
184 	ocelot_write(ocelot,
185 		     (sfid < 0 ? 0 : ANA_TABLES_STREAMDATA_SFID_VALID) |
186 		     ANA_TABLES_STREAMDATA_SFID(sfid) |
187 		     (ssid < 0 ? 0 : ANA_TABLES_STREAMDATA_SSID_VALID) |
188 		     ANA_TABLES_STREAMDATA_SSID(ssid),
189 		     ANA_TABLES_STREAMDATA);
190 
191 	ret = __ocelot_mact_learn(ocelot, dst_idx, mac, vid, type);
192 
193 	mutex_unlock(&ocelot->mact_lock);
194 
195 	return ret;
196 }
197 EXPORT_SYMBOL(ocelot_mact_learn_streamdata);
198 
199 static void ocelot_mact_init(struct ocelot *ocelot)
200 {
201 	/* Configure the learning mode entries attributes:
202 	 * - Do not copy the frame to the CPU extraction queues.
203 	 * - Use the vlan and mac_cpoy for dmac lookup.
204 	 */
205 	ocelot_rmw(ocelot, 0,
206 		   ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS
207 		   | ANA_AGENCTRL_LEARN_FWD_KILL
208 		   | ANA_AGENCTRL_LEARN_IGNORE_VLAN,
209 		   ANA_AGENCTRL);
210 
211 	/* Clear the MAC table. We are not concurrent with anyone, so
212 	 * holding &ocelot->mact_lock is pointless.
213 	 */
214 	ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS);
215 }
216 
217 void ocelot_pll5_init(struct ocelot *ocelot)
218 {
219 	/* Configure PLL5. This will need a proper CCF driver
220 	 * The values are coming from the VTSS API for Ocelot
221 	 */
222 	regmap_write(ocelot->targets[HSIO], HSIO_PLL5G_CFG4,
223 		     HSIO_PLL5G_CFG4_IB_CTRL(0x7600) |
224 		     HSIO_PLL5G_CFG4_IB_BIAS_CTRL(0x8));
225 	regmap_write(ocelot->targets[HSIO], HSIO_PLL5G_CFG0,
226 		     HSIO_PLL5G_CFG0_CORE_CLK_DIV(0x11) |
227 		     HSIO_PLL5G_CFG0_CPU_CLK_DIV(2) |
228 		     HSIO_PLL5G_CFG0_ENA_BIAS |
229 		     HSIO_PLL5G_CFG0_ENA_VCO_BUF |
230 		     HSIO_PLL5G_CFG0_ENA_CP1 |
231 		     HSIO_PLL5G_CFG0_SELCPI(2) |
232 		     HSIO_PLL5G_CFG0_LOOP_BW_RES(0xe) |
233 		     HSIO_PLL5G_CFG0_SELBGV820(4) |
234 		     HSIO_PLL5G_CFG0_DIV4 |
235 		     HSIO_PLL5G_CFG0_ENA_CLKTREE |
236 		     HSIO_PLL5G_CFG0_ENA_LANE);
237 	regmap_write(ocelot->targets[HSIO], HSIO_PLL5G_CFG2,
238 		     HSIO_PLL5G_CFG2_EN_RESET_FRQ_DET |
239 		     HSIO_PLL5G_CFG2_EN_RESET_OVERRUN |
240 		     HSIO_PLL5G_CFG2_GAIN_TEST(0x8) |
241 		     HSIO_PLL5G_CFG2_ENA_AMPCTRL |
242 		     HSIO_PLL5G_CFG2_PWD_AMPCTRL_N |
243 		     HSIO_PLL5G_CFG2_AMPC_SEL(0x10));
244 }
245 EXPORT_SYMBOL(ocelot_pll5_init);
246 
247 static void ocelot_vcap_enable(struct ocelot *ocelot, int port)
248 {
249 	ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA |
250 			 ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa),
251 			 ANA_PORT_VCAP_S2_CFG, port);
252 
253 	ocelot_write_gix(ocelot, ANA_PORT_VCAP_CFG_S1_ENA,
254 			 ANA_PORT_VCAP_CFG, port);
255 
256 	ocelot_rmw_gix(ocelot, REW_PORT_CFG_ES0_EN,
257 		       REW_PORT_CFG_ES0_EN,
258 		       REW_PORT_CFG, port);
259 }
260 
261 static int ocelot_single_vlan_aware_bridge(struct ocelot *ocelot,
262 					   struct netlink_ext_ack *extack)
263 {
264 	struct net_device *bridge = NULL;
265 	int port;
266 
267 	for (port = 0; port < ocelot->num_phys_ports; port++) {
268 		struct ocelot_port *ocelot_port = ocelot->ports[port];
269 
270 		if (!ocelot_port || !ocelot_port->bridge ||
271 		    !br_vlan_enabled(ocelot_port->bridge))
272 			continue;
273 
274 		if (!bridge) {
275 			bridge = ocelot_port->bridge;
276 			continue;
277 		}
278 
279 		if (bridge == ocelot_port->bridge)
280 			continue;
281 
282 		NL_SET_ERR_MSG_MOD(extack,
283 				   "Only one VLAN-aware bridge is supported");
284 		return -EBUSY;
285 	}
286 
287 	return 0;
288 }
289 
290 static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot)
291 {
292 	return ocelot_read(ocelot, ANA_TABLES_VLANACCESS);
293 }
294 
295 static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot)
296 {
297 	u32 val;
298 
299 	return readx_poll_timeout(ocelot_vlant_read_vlanaccess,
300 		ocelot,
301 		val,
302 		(val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) ==
303 		ANA_TABLES_VLANACCESS_CMD_IDLE,
304 		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
305 }
306 
307 static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask)
308 {
309 	/* Select the VID to configure */
310 	ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid),
311 		     ANA_TABLES_VLANTIDX);
312 	/* Set the vlan port members mask and issue a write command */
313 	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) |
314 			     ANA_TABLES_VLANACCESS_CMD_WRITE,
315 		     ANA_TABLES_VLANACCESS);
316 
317 	return ocelot_vlant_wait_for_completion(ocelot);
318 }
319 
320 static int ocelot_port_num_untagged_vlans(struct ocelot *ocelot, int port)
321 {
322 	struct ocelot_bridge_vlan *vlan;
323 	int num_untagged = 0;
324 
325 	list_for_each_entry(vlan, &ocelot->vlans, list) {
326 		if (!(vlan->portmask & BIT(port)))
327 			continue;
328 
329 		/* Ignore the VLAN added by ocelot_add_vlan_unaware_pvid(),
330 		 * because this is never active in hardware at the same time as
331 		 * the bridge VLANs, which only matter in VLAN-aware mode.
332 		 */
333 		if (vlan->vid >= OCELOT_RSV_VLAN_RANGE_START)
334 			continue;
335 
336 		if (vlan->untagged & BIT(port))
337 			num_untagged++;
338 	}
339 
340 	return num_untagged;
341 }
342 
343 static int ocelot_port_num_tagged_vlans(struct ocelot *ocelot, int port)
344 {
345 	struct ocelot_bridge_vlan *vlan;
346 	int num_tagged = 0;
347 
348 	list_for_each_entry(vlan, &ocelot->vlans, list) {
349 		if (!(vlan->portmask & BIT(port)))
350 			continue;
351 
352 		if (!(vlan->untagged & BIT(port)))
353 			num_tagged++;
354 	}
355 
356 	return num_tagged;
357 }
358 
359 /* We use native VLAN when we have to mix egress-tagged VLANs with exactly
360  * _one_ egress-untagged VLAN (_the_ native VLAN)
361  */
362 static bool ocelot_port_uses_native_vlan(struct ocelot *ocelot, int port)
363 {
364 	return ocelot_port_num_tagged_vlans(ocelot, port) &&
365 	       ocelot_port_num_untagged_vlans(ocelot, port) == 1;
366 }
367 
368 static struct ocelot_bridge_vlan *
369 ocelot_port_find_native_vlan(struct ocelot *ocelot, int port)
370 {
371 	struct ocelot_bridge_vlan *vlan;
372 
373 	list_for_each_entry(vlan, &ocelot->vlans, list)
374 		if (vlan->portmask & BIT(port) && vlan->untagged & BIT(port))
375 			return vlan;
376 
377 	return NULL;
378 }
379 
380 /* Keep in sync REW_TAG_CFG_TAG_CFG and, if applicable,
381  * REW_PORT_VLAN_CFG_PORT_VID, with the bridge VLAN table and VLAN awareness
382  * state of the port.
383  */
384 static void ocelot_port_manage_port_tag(struct ocelot *ocelot, int port)
385 {
386 	struct ocelot_port *ocelot_port = ocelot->ports[port];
387 	enum ocelot_port_tag_config tag_cfg;
388 	bool uses_native_vlan = false;
389 
390 	if (ocelot_port->vlan_aware) {
391 		uses_native_vlan = ocelot_port_uses_native_vlan(ocelot, port);
392 
393 		if (uses_native_vlan)
394 			tag_cfg = OCELOT_PORT_TAG_NATIVE;
395 		else if (ocelot_port_num_untagged_vlans(ocelot, port))
396 			tag_cfg = OCELOT_PORT_TAG_DISABLED;
397 		else
398 			tag_cfg = OCELOT_PORT_TAG_TRUNK;
399 	} else {
400 		tag_cfg = OCELOT_PORT_TAG_DISABLED;
401 	}
402 
403 	ocelot_rmw_gix(ocelot, REW_TAG_CFG_TAG_CFG(tag_cfg),
404 		       REW_TAG_CFG_TAG_CFG_M,
405 		       REW_TAG_CFG, port);
406 
407 	if (uses_native_vlan) {
408 		struct ocelot_bridge_vlan *native_vlan;
409 
410 		/* Not having a native VLAN is impossible, because
411 		 * ocelot_port_num_untagged_vlans has returned 1.
412 		 * So there is no use in checking for NULL here.
413 		 */
414 		native_vlan = ocelot_port_find_native_vlan(ocelot, port);
415 
416 		ocelot_rmw_gix(ocelot,
417 			       REW_PORT_VLAN_CFG_PORT_VID(native_vlan->vid),
418 			       REW_PORT_VLAN_CFG_PORT_VID_M,
419 			       REW_PORT_VLAN_CFG, port);
420 	}
421 }
422 
423 int ocelot_bridge_num_find(struct ocelot *ocelot,
424 			   const struct net_device *bridge)
425 {
426 	int port;
427 
428 	for (port = 0; port < ocelot->num_phys_ports; port++) {
429 		struct ocelot_port *ocelot_port = ocelot->ports[port];
430 
431 		if (ocelot_port && ocelot_port->bridge == bridge)
432 			return ocelot_port->bridge_num;
433 	}
434 
435 	return -1;
436 }
437 EXPORT_SYMBOL_GPL(ocelot_bridge_num_find);
438 
439 static u16 ocelot_vlan_unaware_pvid(struct ocelot *ocelot,
440 				    const struct net_device *bridge)
441 {
442 	int bridge_num;
443 
444 	/* Standalone ports use VID 0 */
445 	if (!bridge)
446 		return 0;
447 
448 	bridge_num = ocelot_bridge_num_find(ocelot, bridge);
449 	if (WARN_ON(bridge_num < 0))
450 		return 0;
451 
452 	/* VLAN-unaware bridges use a reserved VID going from 4095 downwards */
453 	return VLAN_N_VID - bridge_num - 1;
454 }
455 
456 /* Default vlan to clasify for untagged frames (may be zero) */
457 static void ocelot_port_set_pvid(struct ocelot *ocelot, int port,
458 				 const struct ocelot_bridge_vlan *pvid_vlan)
459 {
460 	struct ocelot_port *ocelot_port = ocelot->ports[port];
461 	u16 pvid = ocelot_vlan_unaware_pvid(ocelot, ocelot_port->bridge);
462 	u32 val = 0;
463 
464 	ocelot_port->pvid_vlan = pvid_vlan;
465 
466 	if (ocelot_port->vlan_aware && pvid_vlan)
467 		pvid = pvid_vlan->vid;
468 
469 	ocelot_rmw_gix(ocelot,
470 		       ANA_PORT_VLAN_CFG_VLAN_VID(pvid),
471 		       ANA_PORT_VLAN_CFG_VLAN_VID_M,
472 		       ANA_PORT_VLAN_CFG, port);
473 
474 	/* If there's no pvid, we should drop not only untagged traffic (which
475 	 * happens automatically), but also 802.1p traffic which gets
476 	 * classified to VLAN 0, but that is always in our RX filter, so it
477 	 * would get accepted were it not for this setting.
478 	 */
479 	if (!pvid_vlan && ocelot_port->vlan_aware)
480 		val = ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
481 		      ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA;
482 
483 	ocelot_rmw_gix(ocelot, val,
484 		       ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
485 		       ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA,
486 		       ANA_PORT_DROP_CFG, port);
487 }
488 
489 static struct ocelot_bridge_vlan *ocelot_bridge_vlan_find(struct ocelot *ocelot,
490 							  u16 vid)
491 {
492 	struct ocelot_bridge_vlan *vlan;
493 
494 	list_for_each_entry(vlan, &ocelot->vlans, list)
495 		if (vlan->vid == vid)
496 			return vlan;
497 
498 	return NULL;
499 }
500 
501 static int ocelot_vlan_member_add(struct ocelot *ocelot, int port, u16 vid,
502 				  bool untagged)
503 {
504 	struct ocelot_bridge_vlan *vlan = ocelot_bridge_vlan_find(ocelot, vid);
505 	unsigned long portmask;
506 	int err;
507 
508 	if (vlan) {
509 		portmask = vlan->portmask | BIT(port);
510 
511 		err = ocelot_vlant_set_mask(ocelot, vid, portmask);
512 		if (err)
513 			return err;
514 
515 		vlan->portmask = portmask;
516 		/* Bridge VLANs can be overwritten with a different
517 		 * egress-tagging setting, so make sure to override an untagged
518 		 * with a tagged VID if that's going on.
519 		 */
520 		if (untagged)
521 			vlan->untagged |= BIT(port);
522 		else
523 			vlan->untagged &= ~BIT(port);
524 
525 		return 0;
526 	}
527 
528 	vlan = kzalloc(sizeof(*vlan), GFP_KERNEL);
529 	if (!vlan)
530 		return -ENOMEM;
531 
532 	portmask = BIT(port);
533 
534 	err = ocelot_vlant_set_mask(ocelot, vid, portmask);
535 	if (err) {
536 		kfree(vlan);
537 		return err;
538 	}
539 
540 	vlan->vid = vid;
541 	vlan->portmask = portmask;
542 	if (untagged)
543 		vlan->untagged = BIT(port);
544 	INIT_LIST_HEAD(&vlan->list);
545 	list_add_tail(&vlan->list, &ocelot->vlans);
546 
547 	return 0;
548 }
549 
550 static int ocelot_vlan_member_del(struct ocelot *ocelot, int port, u16 vid)
551 {
552 	struct ocelot_bridge_vlan *vlan = ocelot_bridge_vlan_find(ocelot, vid);
553 	unsigned long portmask;
554 	int err;
555 
556 	if (!vlan)
557 		return 0;
558 
559 	portmask = vlan->portmask & ~BIT(port);
560 
561 	err = ocelot_vlant_set_mask(ocelot, vid, portmask);
562 	if (err)
563 		return err;
564 
565 	vlan->portmask = portmask;
566 	if (vlan->portmask)
567 		return 0;
568 
569 	list_del(&vlan->list);
570 	kfree(vlan);
571 
572 	return 0;
573 }
574 
575 static int ocelot_add_vlan_unaware_pvid(struct ocelot *ocelot, int port,
576 					const struct net_device *bridge)
577 {
578 	u16 vid = ocelot_vlan_unaware_pvid(ocelot, bridge);
579 
580 	return ocelot_vlan_member_add(ocelot, port, vid, true);
581 }
582 
583 static int ocelot_del_vlan_unaware_pvid(struct ocelot *ocelot, int port,
584 					const struct net_device *bridge)
585 {
586 	u16 vid = ocelot_vlan_unaware_pvid(ocelot, bridge);
587 
588 	return ocelot_vlan_member_del(ocelot, port, vid);
589 }
590 
591 int ocelot_port_vlan_filtering(struct ocelot *ocelot, int port,
592 			       bool vlan_aware, struct netlink_ext_ack *extack)
593 {
594 	struct ocelot_vcap_block *block = &ocelot->block[VCAP_IS1];
595 	struct ocelot_port *ocelot_port = ocelot->ports[port];
596 	struct ocelot_vcap_filter *filter;
597 	int err = 0;
598 	u32 val;
599 
600 	list_for_each_entry(filter, &block->rules, list) {
601 		if (filter->ingress_port_mask & BIT(port) &&
602 		    filter->action.vid_replace_ena) {
603 			NL_SET_ERR_MSG_MOD(extack,
604 					   "Cannot change VLAN state with vlan modify rules active");
605 			return -EBUSY;
606 		}
607 	}
608 
609 	err = ocelot_single_vlan_aware_bridge(ocelot, extack);
610 	if (err)
611 		return err;
612 
613 	if (vlan_aware)
614 		err = ocelot_del_vlan_unaware_pvid(ocelot, port,
615 						   ocelot_port->bridge);
616 	else if (ocelot_port->bridge)
617 		err = ocelot_add_vlan_unaware_pvid(ocelot, port,
618 						   ocelot_port->bridge);
619 	if (err)
620 		return err;
621 
622 	ocelot_port->vlan_aware = vlan_aware;
623 
624 	if (vlan_aware)
625 		val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
626 		      ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1);
627 	else
628 		val = 0;
629 	ocelot_rmw_gix(ocelot, val,
630 		       ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
631 		       ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M,
632 		       ANA_PORT_VLAN_CFG, port);
633 
634 	ocelot_port_set_pvid(ocelot, port, ocelot_port->pvid_vlan);
635 	ocelot_port_manage_port_tag(ocelot, port);
636 
637 	return 0;
638 }
639 EXPORT_SYMBOL(ocelot_port_vlan_filtering);
640 
641 int ocelot_vlan_prepare(struct ocelot *ocelot, int port, u16 vid, bool pvid,
642 			bool untagged, struct netlink_ext_ack *extack)
643 {
644 	if (untagged) {
645 		/* We are adding an egress-tagged VLAN */
646 		if (ocelot_port_uses_native_vlan(ocelot, port)) {
647 			NL_SET_ERR_MSG_MOD(extack,
648 					   "Port with egress-tagged VLANs cannot have more than one egress-untagged (native) VLAN");
649 			return -EBUSY;
650 		}
651 	} else {
652 		/* We are adding an egress-tagged VLAN */
653 		if (ocelot_port_num_untagged_vlans(ocelot, port) > 1) {
654 			NL_SET_ERR_MSG_MOD(extack,
655 					   "Port with more than one egress-untagged VLAN cannot have egress-tagged VLANs");
656 			return -EBUSY;
657 		}
658 	}
659 
660 	if (vid > OCELOT_RSV_VLAN_RANGE_START) {
661 		NL_SET_ERR_MSG_MOD(extack,
662 				   "VLAN range 4000-4095 reserved for VLAN-unaware bridging");
663 		return -EBUSY;
664 	}
665 
666 	return 0;
667 }
668 EXPORT_SYMBOL(ocelot_vlan_prepare);
669 
670 int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid,
671 		    bool untagged)
672 {
673 	int err;
674 
675 	/* Ignore VID 0 added to our RX filter by the 8021q module, since
676 	 * that collides with OCELOT_STANDALONE_PVID and changes it from
677 	 * egress-untagged to egress-tagged.
678 	 */
679 	if (!vid)
680 		return 0;
681 
682 	err = ocelot_vlan_member_add(ocelot, port, vid, untagged);
683 	if (err)
684 		return err;
685 
686 	/* Default ingress vlan classification */
687 	if (pvid)
688 		ocelot_port_set_pvid(ocelot, port,
689 				     ocelot_bridge_vlan_find(ocelot, vid));
690 
691 	/* Untagged egress vlan clasification */
692 	ocelot_port_manage_port_tag(ocelot, port);
693 
694 	return 0;
695 }
696 EXPORT_SYMBOL(ocelot_vlan_add);
697 
698 int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid)
699 {
700 	struct ocelot_port *ocelot_port = ocelot->ports[port];
701 	bool del_pvid = false;
702 	int err;
703 
704 	if (!vid)
705 		return 0;
706 
707 	if (ocelot_port->pvid_vlan && ocelot_port->pvid_vlan->vid == vid)
708 		del_pvid = true;
709 
710 	err = ocelot_vlan_member_del(ocelot, port, vid);
711 	if (err)
712 		return err;
713 
714 	/* Ingress */
715 	if (del_pvid)
716 		ocelot_port_set_pvid(ocelot, port, NULL);
717 
718 	/* Egress */
719 	ocelot_port_manage_port_tag(ocelot, port);
720 
721 	return 0;
722 }
723 EXPORT_SYMBOL(ocelot_vlan_del);
724 
725 static void ocelot_vlan_init(struct ocelot *ocelot)
726 {
727 	unsigned long all_ports = GENMASK(ocelot->num_phys_ports - 1, 0);
728 	u16 port, vid;
729 
730 	/* Clear VLAN table, by default all ports are members of all VLANs */
731 	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT,
732 		     ANA_TABLES_VLANACCESS);
733 	ocelot_vlant_wait_for_completion(ocelot);
734 
735 	/* Configure the port VLAN memberships */
736 	for (vid = 1; vid < VLAN_N_VID; vid++)
737 		ocelot_vlant_set_mask(ocelot, vid, 0);
738 
739 	/* We need VID 0 to get traffic on standalone ports.
740 	 * It is added automatically if the 8021q module is loaded, but we
741 	 * can't rely on that since it might not be.
742 	 */
743 	ocelot_vlant_set_mask(ocelot, OCELOT_STANDALONE_PVID, all_ports);
744 
745 	/* Set vlan ingress filter mask to all ports but the CPU port by
746 	 * default.
747 	 */
748 	ocelot_write(ocelot, all_ports, ANA_VLANMASK);
749 
750 	for (port = 0; port < ocelot->num_phys_ports; port++) {
751 		ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port);
752 		ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port);
753 	}
754 }
755 
756 static u32 ocelot_read_eq_avail(struct ocelot *ocelot, int port)
757 {
758 	return ocelot_read_rix(ocelot, QSYS_SW_STATUS, port);
759 }
760 
761 static int ocelot_port_flush(struct ocelot *ocelot, int port)
762 {
763 	unsigned int pause_ena;
764 	int err, val;
765 
766 	/* Disable dequeuing from the egress queues */
767 	ocelot_rmw_rix(ocelot, QSYS_PORT_MODE_DEQUEUE_DIS,
768 		       QSYS_PORT_MODE_DEQUEUE_DIS,
769 		       QSYS_PORT_MODE, port);
770 
771 	/* Disable flow control */
772 	ocelot_fields_read(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, &pause_ena);
773 	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 0);
774 
775 	/* Disable priority flow control */
776 	ocelot_fields_write(ocelot, port,
777 			    QSYS_SWITCH_PORT_MODE_TX_PFC_ENA, 0);
778 
779 	/* Wait at least the time it takes to receive a frame of maximum length
780 	 * at the port.
781 	 * Worst-case delays for 10 kilobyte jumbo frames are:
782 	 * 8 ms on a 10M port
783 	 * 800 μs on a 100M port
784 	 * 80 μs on a 1G port
785 	 * 32 μs on a 2.5G port
786 	 */
787 	usleep_range(8000, 10000);
788 
789 	/* Disable half duplex backpressure. */
790 	ocelot_rmw_rix(ocelot, 0, SYS_FRONT_PORT_MODE_HDX_MODE,
791 		       SYS_FRONT_PORT_MODE, port);
792 
793 	/* Flush the queues associated with the port. */
794 	ocelot_rmw_gix(ocelot, REW_PORT_CFG_FLUSH_ENA, REW_PORT_CFG_FLUSH_ENA,
795 		       REW_PORT_CFG, port);
796 
797 	/* Enable dequeuing from the egress queues. */
798 	ocelot_rmw_rix(ocelot, 0, QSYS_PORT_MODE_DEQUEUE_DIS, QSYS_PORT_MODE,
799 		       port);
800 
801 	/* Wait until flushing is complete. */
802 	err = read_poll_timeout(ocelot_read_eq_avail, val, !val,
803 				100, 2000000, false, ocelot, port);
804 
805 	/* Clear flushing again. */
806 	ocelot_rmw_gix(ocelot, 0, REW_PORT_CFG_FLUSH_ENA, REW_PORT_CFG, port);
807 
808 	/* Re-enable flow control */
809 	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, pause_ena);
810 
811 	return err;
812 }
813 
814 int ocelot_port_configure_serdes(struct ocelot *ocelot, int port,
815 				 struct device_node *portnp)
816 {
817 	struct ocelot_port *ocelot_port = ocelot->ports[port];
818 	struct device *dev = ocelot->dev;
819 	int err;
820 
821 	/* Ensure clock signals and speed are set on all QSGMII links */
822 	if (ocelot_port->phy_mode == PHY_INTERFACE_MODE_QSGMII)
823 		ocelot_port_rmwl(ocelot_port, 0,
824 				 DEV_CLOCK_CFG_MAC_TX_RST |
825 				 DEV_CLOCK_CFG_MAC_RX_RST,
826 				 DEV_CLOCK_CFG);
827 
828 	if (ocelot_port->phy_mode != PHY_INTERFACE_MODE_INTERNAL) {
829 		struct phy *serdes = of_phy_get(portnp, NULL);
830 
831 		if (IS_ERR(serdes)) {
832 			err = PTR_ERR(serdes);
833 			dev_err_probe(dev, err,
834 				      "missing SerDes phys for port %d\n",
835 				      port);
836 			return err;
837 		}
838 
839 		err = phy_set_mode_ext(serdes, PHY_MODE_ETHERNET,
840 				       ocelot_port->phy_mode);
841 		of_phy_put(serdes);
842 		if (err) {
843 			dev_err(dev, "Could not SerDes mode on port %d: %pe\n",
844 				port, ERR_PTR(err));
845 			return err;
846 		}
847 	}
848 
849 	return 0;
850 }
851 EXPORT_SYMBOL_GPL(ocelot_port_configure_serdes);
852 
853 void ocelot_phylink_mac_config(struct ocelot *ocelot, int port,
854 			       unsigned int link_an_mode,
855 			       const struct phylink_link_state *state)
856 {
857 	struct ocelot_port *ocelot_port = ocelot->ports[port];
858 
859 	/* Disable HDX fast control */
860 	ocelot_port_writel(ocelot_port, DEV_PORT_MISC_HDX_FAST_DIS,
861 			   DEV_PORT_MISC);
862 
863 	/* SGMII only for now */
864 	ocelot_port_writel(ocelot_port, PCS1G_MODE_CFG_SGMII_MODE_ENA,
865 			   PCS1G_MODE_CFG);
866 	ocelot_port_writel(ocelot_port, PCS1G_SD_CFG_SD_SEL, PCS1G_SD_CFG);
867 
868 	/* Enable PCS */
869 	ocelot_port_writel(ocelot_port, PCS1G_CFG_PCS_ENA, PCS1G_CFG);
870 
871 	/* No aneg on SGMII */
872 	ocelot_port_writel(ocelot_port, 0, PCS1G_ANEG_CFG);
873 
874 	/* No loopback */
875 	ocelot_port_writel(ocelot_port, 0, PCS1G_LB_CFG);
876 }
877 EXPORT_SYMBOL_GPL(ocelot_phylink_mac_config);
878 
879 void ocelot_phylink_mac_link_down(struct ocelot *ocelot, int port,
880 				  unsigned int link_an_mode,
881 				  phy_interface_t interface,
882 				  unsigned long quirks)
883 {
884 	struct ocelot_port *ocelot_port = ocelot->ports[port];
885 	int err;
886 
887 	ocelot_port->speed = SPEED_UNKNOWN;
888 
889 	ocelot_port_rmwl(ocelot_port, 0, DEV_MAC_ENA_CFG_RX_ENA,
890 			 DEV_MAC_ENA_CFG);
891 
892 	if (ocelot->ops->cut_through_fwd) {
893 		mutex_lock(&ocelot->fwd_domain_lock);
894 		ocelot->ops->cut_through_fwd(ocelot);
895 		mutex_unlock(&ocelot->fwd_domain_lock);
896 	}
897 
898 	ocelot_fields_write(ocelot, port, QSYS_SWITCH_PORT_MODE_PORT_ENA, 0);
899 
900 	err = ocelot_port_flush(ocelot, port);
901 	if (err)
902 		dev_err(ocelot->dev, "failed to flush port %d: %d\n",
903 			port, err);
904 
905 	/* Put the port in reset. */
906 	if (interface != PHY_INTERFACE_MODE_QSGMII ||
907 	    !(quirks & OCELOT_QUIRK_QSGMII_PORTS_MUST_BE_UP))
908 		ocelot_port_rmwl(ocelot_port,
909 				 DEV_CLOCK_CFG_MAC_TX_RST |
910 				 DEV_CLOCK_CFG_MAC_RX_RST,
911 				 DEV_CLOCK_CFG_MAC_TX_RST |
912 				 DEV_CLOCK_CFG_MAC_RX_RST,
913 				 DEV_CLOCK_CFG);
914 }
915 EXPORT_SYMBOL_GPL(ocelot_phylink_mac_link_down);
916 
917 void ocelot_phylink_mac_link_up(struct ocelot *ocelot, int port,
918 				struct phy_device *phydev,
919 				unsigned int link_an_mode,
920 				phy_interface_t interface,
921 				int speed, int duplex,
922 				bool tx_pause, bool rx_pause,
923 				unsigned long quirks)
924 {
925 	struct ocelot_port *ocelot_port = ocelot->ports[port];
926 	int mac_speed, mode = 0;
927 	u32 mac_fc_cfg;
928 
929 	ocelot_port->speed = speed;
930 
931 	/* The MAC might be integrated in systems where the MAC speed is fixed
932 	 * and it's the PCS who is performing the rate adaptation, so we have
933 	 * to write "1000Mbps" into the LINK_SPEED field of DEV_CLOCK_CFG
934 	 * (which is also its default value).
935 	 */
936 	if ((quirks & OCELOT_QUIRK_PCS_PERFORMS_RATE_ADAPTATION) ||
937 	    speed == SPEED_1000) {
938 		mac_speed = OCELOT_SPEED_1000;
939 		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
940 	} else if (speed == SPEED_2500) {
941 		mac_speed = OCELOT_SPEED_2500;
942 		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
943 	} else if (speed == SPEED_100) {
944 		mac_speed = OCELOT_SPEED_100;
945 	} else {
946 		mac_speed = OCELOT_SPEED_10;
947 	}
948 
949 	if (duplex == DUPLEX_FULL)
950 		mode |= DEV_MAC_MODE_CFG_FDX_ENA;
951 
952 	ocelot_port_writel(ocelot_port, mode, DEV_MAC_MODE_CFG);
953 
954 	/* Take port out of reset by clearing the MAC_TX_RST, MAC_RX_RST and
955 	 * PORT_RST bits in DEV_CLOCK_CFG.
956 	 */
957 	ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(mac_speed),
958 			   DEV_CLOCK_CFG);
959 
960 	switch (speed) {
961 	case SPEED_10:
962 		mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_10);
963 		break;
964 	case SPEED_100:
965 		mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_100);
966 		break;
967 	case SPEED_1000:
968 	case SPEED_2500:
969 		mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_1000);
970 		break;
971 	default:
972 		dev_err(ocelot->dev, "Unsupported speed on port %d: %d\n",
973 			port, speed);
974 		return;
975 	}
976 
977 	if (rx_pause)
978 		mac_fc_cfg |= SYS_MAC_FC_CFG_RX_FC_ENA;
979 
980 	if (tx_pause)
981 		mac_fc_cfg |= SYS_MAC_FC_CFG_TX_FC_ENA |
982 			      SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) |
983 			      SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) |
984 			      SYS_MAC_FC_CFG_ZERO_PAUSE_ENA;
985 
986 	/* Flow control. Link speed is only used here to evaluate the time
987 	 * specification in incoming pause frames.
988 	 */
989 	ocelot_write_rix(ocelot, mac_fc_cfg, SYS_MAC_FC_CFG, port);
990 
991 	ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port);
992 
993 	/* Don't attempt to send PAUSE frames on the NPI port, it's broken */
994 	if (port != ocelot->npi)
995 		ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA,
996 				    tx_pause);
997 
998 	/* Undo the effects of ocelot_phylink_mac_link_down:
999 	 * enable MAC module
1000 	 */
1001 	ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA |
1002 			   DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG);
1003 
1004 	/* If the port supports cut-through forwarding, update the masks before
1005 	 * enabling forwarding on the port.
1006 	 */
1007 	if (ocelot->ops->cut_through_fwd) {
1008 		mutex_lock(&ocelot->fwd_domain_lock);
1009 		/* Workaround for hardware bug - FP doesn't work
1010 		 * at all link speeds for all PHY modes. The function
1011 		 * below also calls ocelot->ops->cut_through_fwd(),
1012 		 * so we don't need to do it twice.
1013 		 */
1014 		ocelot_port_update_active_preemptible_tcs(ocelot, port);
1015 		mutex_unlock(&ocelot->fwd_domain_lock);
1016 	}
1017 
1018 	/* Core: Enable port for frame transfer */
1019 	ocelot_fields_write(ocelot, port,
1020 			    QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
1021 }
1022 EXPORT_SYMBOL_GPL(ocelot_phylink_mac_link_up);
1023 
1024 static int ocelot_rx_frame_word(struct ocelot *ocelot, u8 grp, bool ifh,
1025 				u32 *rval)
1026 {
1027 	u32 bytes_valid, val;
1028 
1029 	val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
1030 	if (val == XTR_NOT_READY) {
1031 		if (ifh)
1032 			return -EIO;
1033 
1034 		do {
1035 			val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
1036 		} while (val == XTR_NOT_READY);
1037 	}
1038 
1039 	switch (val) {
1040 	case XTR_ABORT:
1041 		return -EIO;
1042 	case XTR_EOF_0:
1043 	case XTR_EOF_1:
1044 	case XTR_EOF_2:
1045 	case XTR_EOF_3:
1046 	case XTR_PRUNED:
1047 		bytes_valid = XTR_VALID_BYTES(val);
1048 		val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
1049 		if (val == XTR_ESCAPE)
1050 			*rval = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
1051 		else
1052 			*rval = val;
1053 
1054 		return bytes_valid;
1055 	case XTR_ESCAPE:
1056 		*rval = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
1057 
1058 		return 4;
1059 	default:
1060 		*rval = val;
1061 
1062 		return 4;
1063 	}
1064 }
1065 
1066 static int ocelot_xtr_poll_xfh(struct ocelot *ocelot, int grp, u32 *xfh)
1067 {
1068 	int i, err = 0;
1069 
1070 	for (i = 0; i < OCELOT_TAG_LEN / 4; i++) {
1071 		err = ocelot_rx_frame_word(ocelot, grp, true, &xfh[i]);
1072 		if (err != 4)
1073 			return (err < 0) ? err : -EIO;
1074 	}
1075 
1076 	return 0;
1077 }
1078 
1079 void ocelot_ptp_rx_timestamp(struct ocelot *ocelot, struct sk_buff *skb,
1080 			     u64 timestamp)
1081 {
1082 	struct skb_shared_hwtstamps *shhwtstamps;
1083 	u64 tod_in_ns, full_ts_in_ns;
1084 	struct timespec64 ts;
1085 
1086 	ocelot_ptp_gettime64(&ocelot->ptp_info, &ts);
1087 
1088 	tod_in_ns = ktime_set(ts.tv_sec, ts.tv_nsec);
1089 	if ((tod_in_ns & 0xffffffff) < timestamp)
1090 		full_ts_in_ns = (((tod_in_ns >> 32) - 1) << 32) |
1091 				timestamp;
1092 	else
1093 		full_ts_in_ns = (tod_in_ns & GENMASK_ULL(63, 32)) |
1094 				timestamp;
1095 
1096 	shhwtstamps = skb_hwtstamps(skb);
1097 	memset(shhwtstamps, 0, sizeof(struct skb_shared_hwtstamps));
1098 	shhwtstamps->hwtstamp = full_ts_in_ns;
1099 }
1100 EXPORT_SYMBOL(ocelot_ptp_rx_timestamp);
1101 
1102 int ocelot_xtr_poll_frame(struct ocelot *ocelot, int grp, struct sk_buff **nskb)
1103 {
1104 	u64 timestamp, src_port, len;
1105 	u32 xfh[OCELOT_TAG_LEN / 4];
1106 	struct net_device *dev;
1107 	struct sk_buff *skb;
1108 	int sz, buf_len;
1109 	u32 val, *buf;
1110 	int err;
1111 
1112 	err = ocelot_xtr_poll_xfh(ocelot, grp, xfh);
1113 	if (err)
1114 		return err;
1115 
1116 	ocelot_xfh_get_src_port(xfh, &src_port);
1117 	ocelot_xfh_get_len(xfh, &len);
1118 	ocelot_xfh_get_rew_val(xfh, &timestamp);
1119 
1120 	if (WARN_ON(src_port >= ocelot->num_phys_ports))
1121 		return -EINVAL;
1122 
1123 	dev = ocelot->ops->port_to_netdev(ocelot, src_port);
1124 	if (!dev)
1125 		return -EINVAL;
1126 
1127 	skb = netdev_alloc_skb(dev, len);
1128 	if (unlikely(!skb)) {
1129 		netdev_err(dev, "Unable to allocate sk_buff\n");
1130 		return -ENOMEM;
1131 	}
1132 
1133 	buf_len = len - ETH_FCS_LEN;
1134 	buf = (u32 *)skb_put(skb, buf_len);
1135 
1136 	len = 0;
1137 	do {
1138 		sz = ocelot_rx_frame_word(ocelot, grp, false, &val);
1139 		if (sz < 0) {
1140 			err = sz;
1141 			goto out_free_skb;
1142 		}
1143 		*buf++ = val;
1144 		len += sz;
1145 	} while (len < buf_len);
1146 
1147 	/* Read the FCS */
1148 	sz = ocelot_rx_frame_word(ocelot, grp, false, &val);
1149 	if (sz < 0) {
1150 		err = sz;
1151 		goto out_free_skb;
1152 	}
1153 
1154 	/* Update the statistics if part of the FCS was read before */
1155 	len -= ETH_FCS_LEN - sz;
1156 
1157 	if (unlikely(dev->features & NETIF_F_RXFCS)) {
1158 		buf = (u32 *)skb_put(skb, ETH_FCS_LEN);
1159 		*buf = val;
1160 	}
1161 
1162 	if (ocelot->ptp)
1163 		ocelot_ptp_rx_timestamp(ocelot, skb, timestamp);
1164 
1165 	/* Everything we see on an interface that is in the HW bridge
1166 	 * has already been forwarded.
1167 	 */
1168 	if (ocelot->ports[src_port]->bridge)
1169 		skb->offload_fwd_mark = 1;
1170 
1171 	skb->protocol = eth_type_trans(skb, dev);
1172 
1173 	*nskb = skb;
1174 
1175 	return 0;
1176 
1177 out_free_skb:
1178 	kfree_skb(skb);
1179 	return err;
1180 }
1181 EXPORT_SYMBOL(ocelot_xtr_poll_frame);
1182 
1183 bool ocelot_can_inject(struct ocelot *ocelot, int grp)
1184 {
1185 	u32 val = ocelot_read(ocelot, QS_INJ_STATUS);
1186 
1187 	if (!(val & QS_INJ_STATUS_FIFO_RDY(BIT(grp))))
1188 		return false;
1189 	if (val & QS_INJ_STATUS_WMARK_REACHED(BIT(grp)))
1190 		return false;
1191 
1192 	return true;
1193 }
1194 EXPORT_SYMBOL(ocelot_can_inject);
1195 
1196 /**
1197  * ocelot_ifh_set_basic - Set basic information in Injection Frame Header
1198  * @ifh: Pointer to Injection Frame Header memory
1199  * @ocelot: Switch private data structure
1200  * @port: Egress port number
1201  * @rew_op: Egress rewriter operation for PTP
1202  * @skb: Pointer to socket buffer (packet)
1203  *
1204  * Populate the Injection Frame Header with basic information for this skb: the
1205  * analyzer bypass bit, destination port, VLAN info, egress rewriter info.
1206  */
1207 void ocelot_ifh_set_basic(void *ifh, struct ocelot *ocelot, int port,
1208 			  u32 rew_op, struct sk_buff *skb)
1209 {
1210 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1211 	u64 vlan_tci, tag_type;
1212 
1213 	ocelot_xmit_get_vlan_info(skb, ocelot_port->bridge, &vlan_tci,
1214 				  &tag_type);
1215 
1216 	ocelot_ifh_set_bypass(ifh, 1);
1217 	ocelot_ifh_set_dest(ifh, BIT_ULL(port));
1218 	ocelot_ifh_set_tag_type(ifh, tag_type);
1219 	ocelot_ifh_set_vlan_tci(ifh, vlan_tci);
1220 	if (rew_op)
1221 		ocelot_ifh_set_rew_op(ifh, rew_op);
1222 }
1223 EXPORT_SYMBOL(ocelot_ifh_set_basic);
1224 
1225 void ocelot_port_inject_frame(struct ocelot *ocelot, int port, int grp,
1226 			      u32 rew_op, struct sk_buff *skb)
1227 {
1228 	u32 ifh[OCELOT_TAG_LEN / 4] = {0};
1229 	unsigned int i, count, last;
1230 
1231 	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
1232 			 QS_INJ_CTRL_SOF, QS_INJ_CTRL, grp);
1233 
1234 	ocelot_ifh_set_basic(ifh, ocelot, port, rew_op, skb);
1235 
1236 	for (i = 0; i < OCELOT_TAG_LEN / 4; i++)
1237 		ocelot_write_rix(ocelot, ifh[i], QS_INJ_WR, grp);
1238 
1239 	count = DIV_ROUND_UP(skb->len, 4);
1240 	last = skb->len % 4;
1241 	for (i = 0; i < count; i++)
1242 		ocelot_write_rix(ocelot, ((u32 *)skb->data)[i], QS_INJ_WR, grp);
1243 
1244 	/* Add padding */
1245 	while (i < (OCELOT_BUFFER_CELL_SZ / 4)) {
1246 		ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
1247 		i++;
1248 	}
1249 
1250 	/* Indicate EOF and valid bytes in last word */
1251 	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
1252 			 QS_INJ_CTRL_VLD_BYTES(skb->len < OCELOT_BUFFER_CELL_SZ ? 0 : last) |
1253 			 QS_INJ_CTRL_EOF,
1254 			 QS_INJ_CTRL, grp);
1255 
1256 	/* Add dummy CRC */
1257 	ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
1258 	skb_tx_timestamp(skb);
1259 
1260 	skb->dev->stats.tx_packets++;
1261 	skb->dev->stats.tx_bytes += skb->len;
1262 }
1263 EXPORT_SYMBOL(ocelot_port_inject_frame);
1264 
1265 void ocelot_drain_cpu_queue(struct ocelot *ocelot, int grp)
1266 {
1267 	while (ocelot_read(ocelot, QS_XTR_DATA_PRESENT) & BIT(grp))
1268 		ocelot_read_rix(ocelot, QS_XTR_RD, grp);
1269 }
1270 EXPORT_SYMBOL(ocelot_drain_cpu_queue);
1271 
1272 int ocelot_fdb_add(struct ocelot *ocelot, int port, const unsigned char *addr,
1273 		   u16 vid, const struct net_device *bridge)
1274 {
1275 	if (!vid)
1276 		vid = ocelot_vlan_unaware_pvid(ocelot, bridge);
1277 
1278 	return ocelot_mact_learn(ocelot, port, addr, vid, ENTRYTYPE_LOCKED);
1279 }
1280 EXPORT_SYMBOL(ocelot_fdb_add);
1281 
1282 int ocelot_fdb_del(struct ocelot *ocelot, int port, const unsigned char *addr,
1283 		   u16 vid, const struct net_device *bridge)
1284 {
1285 	if (!vid)
1286 		vid = ocelot_vlan_unaware_pvid(ocelot, bridge);
1287 
1288 	return ocelot_mact_forget(ocelot, addr, vid);
1289 }
1290 EXPORT_SYMBOL(ocelot_fdb_del);
1291 
1292 /* Caller must hold &ocelot->mact_lock */
1293 static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col,
1294 			    struct ocelot_mact_entry *entry)
1295 {
1296 	u32 val, dst, macl, mach;
1297 	char mac[ETH_ALEN];
1298 
1299 	/* Set row and column to read from */
1300 	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row);
1301 	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col);
1302 
1303 	/* Issue a read command */
1304 	ocelot_write(ocelot,
1305 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ),
1306 		     ANA_TABLES_MACACCESS);
1307 
1308 	if (ocelot_mact_wait_for_completion(ocelot))
1309 		return -ETIMEDOUT;
1310 
1311 	/* Read the entry flags */
1312 	val = ocelot_read(ocelot, ANA_TABLES_MACACCESS);
1313 	if (!(val & ANA_TABLES_MACACCESS_VALID))
1314 		return -EINVAL;
1315 
1316 	/* If the entry read has another port configured as its destination,
1317 	 * do not report it.
1318 	 */
1319 	dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3;
1320 	if (dst != port)
1321 		return -EINVAL;
1322 
1323 	/* Get the entry's MAC address and VLAN id */
1324 	macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA);
1325 	mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA);
1326 
1327 	mac[0] = (mach >> 8)  & 0xff;
1328 	mac[1] = (mach >> 0)  & 0xff;
1329 	mac[2] = (macl >> 24) & 0xff;
1330 	mac[3] = (macl >> 16) & 0xff;
1331 	mac[4] = (macl >> 8)  & 0xff;
1332 	mac[5] = (macl >> 0)  & 0xff;
1333 
1334 	entry->vid = (mach >> 16) & 0xfff;
1335 	ether_addr_copy(entry->mac, mac);
1336 
1337 	return 0;
1338 }
1339 
1340 int ocelot_mact_flush(struct ocelot *ocelot, int port)
1341 {
1342 	int err;
1343 
1344 	mutex_lock(&ocelot->mact_lock);
1345 
1346 	/* Program ageing filter for a single port */
1347 	ocelot_write(ocelot, ANA_ANAGEFIL_PID_EN | ANA_ANAGEFIL_PID_VAL(port),
1348 		     ANA_ANAGEFIL);
1349 
1350 	/* Flushing dynamic FDB entries requires two successive age scans */
1351 	ocelot_write(ocelot,
1352 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_AGE),
1353 		     ANA_TABLES_MACACCESS);
1354 
1355 	err = ocelot_mact_wait_for_completion(ocelot);
1356 	if (err) {
1357 		mutex_unlock(&ocelot->mact_lock);
1358 		return err;
1359 	}
1360 
1361 	/* And second... */
1362 	ocelot_write(ocelot,
1363 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_AGE),
1364 		     ANA_TABLES_MACACCESS);
1365 
1366 	err = ocelot_mact_wait_for_completion(ocelot);
1367 
1368 	/* Restore ageing filter */
1369 	ocelot_write(ocelot, 0, ANA_ANAGEFIL);
1370 
1371 	mutex_unlock(&ocelot->mact_lock);
1372 
1373 	return err;
1374 }
1375 EXPORT_SYMBOL_GPL(ocelot_mact_flush);
1376 
1377 int ocelot_fdb_dump(struct ocelot *ocelot, int port,
1378 		    dsa_fdb_dump_cb_t *cb, void *data)
1379 {
1380 	int err = 0;
1381 	int i, j;
1382 
1383 	/* We could take the lock just around ocelot_mact_read, but doing so
1384 	 * thousands of times in a row seems rather pointless and inefficient.
1385 	 */
1386 	mutex_lock(&ocelot->mact_lock);
1387 
1388 	/* Loop through all the mac tables entries. */
1389 	for (i = 0; i < ocelot->num_mact_rows; i++) {
1390 		for (j = 0; j < 4; j++) {
1391 			struct ocelot_mact_entry entry;
1392 			bool is_static;
1393 
1394 			err = ocelot_mact_read(ocelot, port, i, j, &entry);
1395 			/* If the entry is invalid (wrong port, invalid...),
1396 			 * skip it.
1397 			 */
1398 			if (err == -EINVAL)
1399 				continue;
1400 			else if (err)
1401 				break;
1402 
1403 			is_static = (entry.type == ENTRYTYPE_LOCKED);
1404 
1405 			/* Hide the reserved VLANs used for
1406 			 * VLAN-unaware bridging.
1407 			 */
1408 			if (entry.vid > OCELOT_RSV_VLAN_RANGE_START)
1409 				entry.vid = 0;
1410 
1411 			err = cb(entry.mac, entry.vid, is_static, data);
1412 			if (err)
1413 				break;
1414 		}
1415 	}
1416 
1417 	mutex_unlock(&ocelot->mact_lock);
1418 
1419 	return err;
1420 }
1421 EXPORT_SYMBOL(ocelot_fdb_dump);
1422 
1423 int ocelot_trap_add(struct ocelot *ocelot, int port,
1424 		    unsigned long cookie, bool take_ts,
1425 		    void (*populate)(struct ocelot_vcap_filter *f))
1426 {
1427 	struct ocelot_vcap_block *block_vcap_is2;
1428 	struct ocelot_vcap_filter *trap;
1429 	bool new = false;
1430 	int err;
1431 
1432 	block_vcap_is2 = &ocelot->block[VCAP_IS2];
1433 
1434 	trap = ocelot_vcap_block_find_filter_by_id(block_vcap_is2, cookie,
1435 						   false);
1436 	if (!trap) {
1437 		trap = kzalloc(sizeof(*trap), GFP_KERNEL);
1438 		if (!trap)
1439 			return -ENOMEM;
1440 
1441 		populate(trap);
1442 		trap->prio = 1;
1443 		trap->id.cookie = cookie;
1444 		trap->id.tc_offload = false;
1445 		trap->block_id = VCAP_IS2;
1446 		trap->type = OCELOT_VCAP_FILTER_OFFLOAD;
1447 		trap->lookup = 0;
1448 		trap->action.cpu_copy_ena = true;
1449 		trap->action.mask_mode = OCELOT_MASK_MODE_PERMIT_DENY;
1450 		trap->action.port_mask = 0;
1451 		trap->take_ts = take_ts;
1452 		trap->is_trap = true;
1453 		new = true;
1454 	}
1455 
1456 	trap->ingress_port_mask |= BIT(port);
1457 
1458 	if (new)
1459 		err = ocelot_vcap_filter_add(ocelot, trap, NULL);
1460 	else
1461 		err = ocelot_vcap_filter_replace(ocelot, trap);
1462 	if (err) {
1463 		trap->ingress_port_mask &= ~BIT(port);
1464 		if (!trap->ingress_port_mask)
1465 			kfree(trap);
1466 		return err;
1467 	}
1468 
1469 	return 0;
1470 }
1471 
1472 int ocelot_trap_del(struct ocelot *ocelot, int port, unsigned long cookie)
1473 {
1474 	struct ocelot_vcap_block *block_vcap_is2;
1475 	struct ocelot_vcap_filter *trap;
1476 
1477 	block_vcap_is2 = &ocelot->block[VCAP_IS2];
1478 
1479 	trap = ocelot_vcap_block_find_filter_by_id(block_vcap_is2, cookie,
1480 						   false);
1481 	if (!trap)
1482 		return 0;
1483 
1484 	trap->ingress_port_mask &= ~BIT(port);
1485 	if (!trap->ingress_port_mask)
1486 		return ocelot_vcap_filter_del(ocelot, trap);
1487 
1488 	return ocelot_vcap_filter_replace(ocelot, trap);
1489 }
1490 
1491 static u32 ocelot_get_bond_mask(struct ocelot *ocelot, struct net_device *bond)
1492 {
1493 	u32 mask = 0;
1494 	int port;
1495 
1496 	lockdep_assert_held(&ocelot->fwd_domain_lock);
1497 
1498 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1499 		struct ocelot_port *ocelot_port = ocelot->ports[port];
1500 
1501 		if (!ocelot_port)
1502 			continue;
1503 
1504 		if (ocelot_port->bond == bond)
1505 			mask |= BIT(port);
1506 	}
1507 
1508 	return mask;
1509 }
1510 
1511 /* The logical port number of a LAG is equal to the lowest numbered physical
1512  * port ID present in that LAG. It may change if that port ever leaves the LAG.
1513  */
1514 int ocelot_bond_get_id(struct ocelot *ocelot, struct net_device *bond)
1515 {
1516 	int bond_mask = ocelot_get_bond_mask(ocelot, bond);
1517 
1518 	if (!bond_mask)
1519 		return -ENOENT;
1520 
1521 	return __ffs(bond_mask);
1522 }
1523 EXPORT_SYMBOL_GPL(ocelot_bond_get_id);
1524 
1525 /* Returns the mask of user ports assigned to this DSA tag_8021q CPU port.
1526  * Note that when CPU ports are in a LAG, the user ports are assigned to the
1527  * 'primary' CPU port, the one whose physical port number gives the logical
1528  * port number of the LAG.
1529  *
1530  * We leave PGID_SRC poorly configured for the 'secondary' CPU port in the LAG
1531  * (to which no user port is assigned), but it appears that forwarding from
1532  * this secondary CPU port looks at the PGID_SRC associated with the logical
1533  * port ID that it's assigned to, which *is* configured properly.
1534  */
1535 static u32 ocelot_dsa_8021q_cpu_assigned_ports(struct ocelot *ocelot,
1536 					       struct ocelot_port *cpu)
1537 {
1538 	u32 mask = 0;
1539 	int port;
1540 
1541 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1542 		struct ocelot_port *ocelot_port = ocelot->ports[port];
1543 
1544 		if (!ocelot_port)
1545 			continue;
1546 
1547 		if (ocelot_port->dsa_8021q_cpu == cpu)
1548 			mask |= BIT(port);
1549 	}
1550 
1551 	if (cpu->bond)
1552 		mask &= ~ocelot_get_bond_mask(ocelot, cpu->bond);
1553 
1554 	return mask;
1555 }
1556 
1557 /* Returns the DSA tag_8021q CPU port that the given port is assigned to,
1558  * or the bit mask of CPU ports if said CPU port is in a LAG.
1559  */
1560 u32 ocelot_port_assigned_dsa_8021q_cpu_mask(struct ocelot *ocelot, int port)
1561 {
1562 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1563 	struct ocelot_port *cpu_port = ocelot_port->dsa_8021q_cpu;
1564 
1565 	if (!cpu_port)
1566 		return 0;
1567 
1568 	if (cpu_port->bond)
1569 		return ocelot_get_bond_mask(ocelot, cpu_port->bond);
1570 
1571 	return BIT(cpu_port->index);
1572 }
1573 EXPORT_SYMBOL_GPL(ocelot_port_assigned_dsa_8021q_cpu_mask);
1574 
1575 u32 ocelot_get_bridge_fwd_mask(struct ocelot *ocelot, int src_port)
1576 {
1577 	struct ocelot_port *ocelot_port = ocelot->ports[src_port];
1578 	const struct net_device *bridge;
1579 	u32 mask = 0;
1580 	int port;
1581 
1582 	if (!ocelot_port || ocelot_port->stp_state != BR_STATE_FORWARDING)
1583 		return 0;
1584 
1585 	bridge = ocelot_port->bridge;
1586 	if (!bridge)
1587 		return 0;
1588 
1589 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1590 		ocelot_port = ocelot->ports[port];
1591 
1592 		if (!ocelot_port)
1593 			continue;
1594 
1595 		if (ocelot_port->stp_state == BR_STATE_FORWARDING &&
1596 		    ocelot_port->bridge == bridge)
1597 			mask |= BIT(port);
1598 	}
1599 
1600 	return mask;
1601 }
1602 EXPORT_SYMBOL_GPL(ocelot_get_bridge_fwd_mask);
1603 
1604 static void ocelot_apply_bridge_fwd_mask(struct ocelot *ocelot, bool joining)
1605 {
1606 	int port;
1607 
1608 	lockdep_assert_held(&ocelot->fwd_domain_lock);
1609 
1610 	/* If cut-through forwarding is supported, update the masks before a
1611 	 * port joins the forwarding domain, to avoid potential underruns if it
1612 	 * has the highest speed from the new domain.
1613 	 */
1614 	if (joining && ocelot->ops->cut_through_fwd)
1615 		ocelot->ops->cut_through_fwd(ocelot);
1616 
1617 	/* Apply FWD mask. The loop is needed to add/remove the current port as
1618 	 * a source for the other ports.
1619 	 */
1620 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1621 		struct ocelot_port *ocelot_port = ocelot->ports[port];
1622 		unsigned long mask;
1623 
1624 		if (!ocelot_port) {
1625 			/* Unused ports can't send anywhere */
1626 			mask = 0;
1627 		} else if (ocelot_port->is_dsa_8021q_cpu) {
1628 			/* The DSA tag_8021q CPU ports need to be able to
1629 			 * forward packets to all ports assigned to them.
1630 			 */
1631 			mask = ocelot_dsa_8021q_cpu_assigned_ports(ocelot,
1632 								   ocelot_port);
1633 		} else if (ocelot_port->bridge) {
1634 			struct net_device *bond = ocelot_port->bond;
1635 
1636 			mask = ocelot_get_bridge_fwd_mask(ocelot, port);
1637 			mask &= ~BIT(port);
1638 
1639 			mask |= ocelot_port_assigned_dsa_8021q_cpu_mask(ocelot,
1640 									port);
1641 
1642 			if (bond)
1643 				mask &= ~ocelot_get_bond_mask(ocelot, bond);
1644 		} else {
1645 			/* Standalone ports forward only to DSA tag_8021q CPU
1646 			 * ports (if those exist), or to the hardware CPU port
1647 			 * module otherwise.
1648 			 */
1649 			mask = ocelot_port_assigned_dsa_8021q_cpu_mask(ocelot,
1650 								       port);
1651 		}
1652 
1653 		ocelot_write_rix(ocelot, mask, ANA_PGID_PGID, PGID_SRC + port);
1654 	}
1655 
1656 	/* If cut-through forwarding is supported and a port is leaving, there
1657 	 * is a chance that cut-through was disabled on the other ports due to
1658 	 * the port which is leaving (it has a higher link speed). We need to
1659 	 * update the cut-through masks of the remaining ports no earlier than
1660 	 * after the port has left, to prevent underruns from happening between
1661 	 * the cut-through update and the forwarding domain update.
1662 	 */
1663 	if (!joining && ocelot->ops->cut_through_fwd)
1664 		ocelot->ops->cut_through_fwd(ocelot);
1665 }
1666 
1667 /* Update PGID_CPU which is the destination port mask used for whitelisting
1668  * unicast addresses filtered towards the host. In the normal and NPI modes,
1669  * this points to the analyzer entry for the CPU port module, while in DSA
1670  * tag_8021q mode, it is a bit mask of all active CPU ports.
1671  * PGID_SRC will take care of forwarding a packet from one user port to
1672  * no more than a single CPU port.
1673  */
1674 static void ocelot_update_pgid_cpu(struct ocelot *ocelot)
1675 {
1676 	int pgid_cpu = 0;
1677 	int port;
1678 
1679 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1680 		struct ocelot_port *ocelot_port = ocelot->ports[port];
1681 
1682 		if (!ocelot_port || !ocelot_port->is_dsa_8021q_cpu)
1683 			continue;
1684 
1685 		pgid_cpu |= BIT(port);
1686 	}
1687 
1688 	if (!pgid_cpu)
1689 		pgid_cpu = BIT(ocelot->num_phys_ports);
1690 
1691 	ocelot_write_rix(ocelot, pgid_cpu, ANA_PGID_PGID, PGID_CPU);
1692 }
1693 
1694 void ocelot_port_setup_dsa_8021q_cpu(struct ocelot *ocelot, int cpu)
1695 {
1696 	struct ocelot_port *cpu_port = ocelot->ports[cpu];
1697 	u16 vid;
1698 
1699 	mutex_lock(&ocelot->fwd_domain_lock);
1700 
1701 	cpu_port->is_dsa_8021q_cpu = true;
1702 
1703 	for (vid = OCELOT_RSV_VLAN_RANGE_START; vid < VLAN_N_VID; vid++)
1704 		ocelot_vlan_member_add(ocelot, cpu, vid, true);
1705 
1706 	ocelot_update_pgid_cpu(ocelot);
1707 
1708 	mutex_unlock(&ocelot->fwd_domain_lock);
1709 }
1710 EXPORT_SYMBOL_GPL(ocelot_port_setup_dsa_8021q_cpu);
1711 
1712 void ocelot_port_teardown_dsa_8021q_cpu(struct ocelot *ocelot, int cpu)
1713 {
1714 	struct ocelot_port *cpu_port = ocelot->ports[cpu];
1715 	u16 vid;
1716 
1717 	mutex_lock(&ocelot->fwd_domain_lock);
1718 
1719 	cpu_port->is_dsa_8021q_cpu = false;
1720 
1721 	for (vid = OCELOT_RSV_VLAN_RANGE_START; vid < VLAN_N_VID; vid++)
1722 		ocelot_vlan_member_del(ocelot, cpu_port->index, vid);
1723 
1724 	ocelot_update_pgid_cpu(ocelot);
1725 
1726 	mutex_unlock(&ocelot->fwd_domain_lock);
1727 }
1728 EXPORT_SYMBOL_GPL(ocelot_port_teardown_dsa_8021q_cpu);
1729 
1730 void ocelot_port_assign_dsa_8021q_cpu(struct ocelot *ocelot, int port,
1731 				      int cpu)
1732 {
1733 	struct ocelot_port *cpu_port = ocelot->ports[cpu];
1734 
1735 	mutex_lock(&ocelot->fwd_domain_lock);
1736 
1737 	ocelot->ports[port]->dsa_8021q_cpu = cpu_port;
1738 	ocelot_apply_bridge_fwd_mask(ocelot, true);
1739 
1740 	mutex_unlock(&ocelot->fwd_domain_lock);
1741 }
1742 EXPORT_SYMBOL_GPL(ocelot_port_assign_dsa_8021q_cpu);
1743 
1744 void ocelot_port_unassign_dsa_8021q_cpu(struct ocelot *ocelot, int port)
1745 {
1746 	mutex_lock(&ocelot->fwd_domain_lock);
1747 
1748 	ocelot->ports[port]->dsa_8021q_cpu = NULL;
1749 	ocelot_apply_bridge_fwd_mask(ocelot, true);
1750 
1751 	mutex_unlock(&ocelot->fwd_domain_lock);
1752 }
1753 EXPORT_SYMBOL_GPL(ocelot_port_unassign_dsa_8021q_cpu);
1754 
1755 void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port, u8 state)
1756 {
1757 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1758 	u32 learn_ena = 0;
1759 
1760 	mutex_lock(&ocelot->fwd_domain_lock);
1761 
1762 	ocelot_port->stp_state = state;
1763 
1764 	if ((state == BR_STATE_LEARNING || state == BR_STATE_FORWARDING) &&
1765 	    ocelot_port->learn_ena)
1766 		learn_ena = ANA_PORT_PORT_CFG_LEARN_ENA;
1767 
1768 	ocelot_rmw_gix(ocelot, learn_ena, ANA_PORT_PORT_CFG_LEARN_ENA,
1769 		       ANA_PORT_PORT_CFG, port);
1770 
1771 	ocelot_apply_bridge_fwd_mask(ocelot, state == BR_STATE_FORWARDING);
1772 
1773 	mutex_unlock(&ocelot->fwd_domain_lock);
1774 }
1775 EXPORT_SYMBOL(ocelot_bridge_stp_state_set);
1776 
1777 void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs)
1778 {
1779 	unsigned int age_period = ANA_AUTOAGE_AGE_PERIOD(msecs / 2000);
1780 
1781 	/* Setting AGE_PERIOD to zero effectively disables automatic aging,
1782 	 * which is clearly not what our intention is. So avoid that.
1783 	 */
1784 	if (!age_period)
1785 		age_period = 1;
1786 
1787 	ocelot_rmw(ocelot, age_period, ANA_AUTOAGE_AGE_PERIOD_M, ANA_AUTOAGE);
1788 }
1789 EXPORT_SYMBOL(ocelot_set_ageing_time);
1790 
1791 static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot,
1792 						     const unsigned char *addr,
1793 						     u16 vid)
1794 {
1795 	struct ocelot_multicast *mc;
1796 
1797 	list_for_each_entry(mc, &ocelot->multicast, list) {
1798 		if (ether_addr_equal(mc->addr, addr) && mc->vid == vid)
1799 			return mc;
1800 	}
1801 
1802 	return NULL;
1803 }
1804 
1805 static enum macaccess_entry_type ocelot_classify_mdb(const unsigned char *addr)
1806 {
1807 	if (addr[0] == 0x01 && addr[1] == 0x00 && addr[2] == 0x5e)
1808 		return ENTRYTYPE_MACv4;
1809 	if (addr[0] == 0x33 && addr[1] == 0x33)
1810 		return ENTRYTYPE_MACv6;
1811 	return ENTRYTYPE_LOCKED;
1812 }
1813 
1814 static struct ocelot_pgid *ocelot_pgid_alloc(struct ocelot *ocelot, int index,
1815 					     unsigned long ports)
1816 {
1817 	struct ocelot_pgid *pgid;
1818 
1819 	pgid = kzalloc(sizeof(*pgid), GFP_KERNEL);
1820 	if (!pgid)
1821 		return ERR_PTR(-ENOMEM);
1822 
1823 	pgid->ports = ports;
1824 	pgid->index = index;
1825 	refcount_set(&pgid->refcount, 1);
1826 	list_add_tail(&pgid->list, &ocelot->pgids);
1827 
1828 	return pgid;
1829 }
1830 
1831 static void ocelot_pgid_free(struct ocelot *ocelot, struct ocelot_pgid *pgid)
1832 {
1833 	if (!refcount_dec_and_test(&pgid->refcount))
1834 		return;
1835 
1836 	list_del(&pgid->list);
1837 	kfree(pgid);
1838 }
1839 
1840 static struct ocelot_pgid *ocelot_mdb_get_pgid(struct ocelot *ocelot,
1841 					       const struct ocelot_multicast *mc)
1842 {
1843 	struct ocelot_pgid *pgid;
1844 	int index;
1845 
1846 	/* According to VSC7514 datasheet 3.9.1.5 IPv4 Multicast Entries and
1847 	 * 3.9.1.6 IPv6 Multicast Entries, "Instead of a lookup in the
1848 	 * destination mask table (PGID), the destination set is programmed as
1849 	 * part of the entry MAC address.", and the DEST_IDX is set to 0.
1850 	 */
1851 	if (mc->entry_type == ENTRYTYPE_MACv4 ||
1852 	    mc->entry_type == ENTRYTYPE_MACv6)
1853 		return ocelot_pgid_alloc(ocelot, 0, mc->ports);
1854 
1855 	list_for_each_entry(pgid, &ocelot->pgids, list) {
1856 		/* When searching for a nonreserved multicast PGID, ignore the
1857 		 * dummy PGID of zero that we have for MACv4/MACv6 entries
1858 		 */
1859 		if (pgid->index && pgid->ports == mc->ports) {
1860 			refcount_inc(&pgid->refcount);
1861 			return pgid;
1862 		}
1863 	}
1864 
1865 	/* Search for a free index in the nonreserved multicast PGID area */
1866 	for_each_nonreserved_multicast_dest_pgid(ocelot, index) {
1867 		bool used = false;
1868 
1869 		list_for_each_entry(pgid, &ocelot->pgids, list) {
1870 			if (pgid->index == index) {
1871 				used = true;
1872 				break;
1873 			}
1874 		}
1875 
1876 		if (!used)
1877 			return ocelot_pgid_alloc(ocelot, index, mc->ports);
1878 	}
1879 
1880 	return ERR_PTR(-ENOSPC);
1881 }
1882 
1883 static void ocelot_encode_ports_to_mdb(unsigned char *addr,
1884 				       struct ocelot_multicast *mc)
1885 {
1886 	ether_addr_copy(addr, mc->addr);
1887 
1888 	if (mc->entry_type == ENTRYTYPE_MACv4) {
1889 		addr[0] = 0;
1890 		addr[1] = mc->ports >> 8;
1891 		addr[2] = mc->ports & 0xff;
1892 	} else if (mc->entry_type == ENTRYTYPE_MACv6) {
1893 		addr[0] = mc->ports >> 8;
1894 		addr[1] = mc->ports & 0xff;
1895 	}
1896 }
1897 
1898 int ocelot_port_mdb_add(struct ocelot *ocelot, int port,
1899 			const struct switchdev_obj_port_mdb *mdb,
1900 			const struct net_device *bridge)
1901 {
1902 	unsigned char addr[ETH_ALEN];
1903 	struct ocelot_multicast *mc;
1904 	struct ocelot_pgid *pgid;
1905 	u16 vid = mdb->vid;
1906 
1907 	if (!vid)
1908 		vid = ocelot_vlan_unaware_pvid(ocelot, bridge);
1909 
1910 	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
1911 	if (!mc) {
1912 		/* New entry */
1913 		mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL);
1914 		if (!mc)
1915 			return -ENOMEM;
1916 
1917 		mc->entry_type = ocelot_classify_mdb(mdb->addr);
1918 		ether_addr_copy(mc->addr, mdb->addr);
1919 		mc->vid = vid;
1920 
1921 		list_add_tail(&mc->list, &ocelot->multicast);
1922 	} else {
1923 		/* Existing entry. Clean up the current port mask from
1924 		 * hardware now, because we'll be modifying it.
1925 		 */
1926 		ocelot_pgid_free(ocelot, mc->pgid);
1927 		ocelot_encode_ports_to_mdb(addr, mc);
1928 		ocelot_mact_forget(ocelot, addr, vid);
1929 	}
1930 
1931 	mc->ports |= BIT(port);
1932 
1933 	pgid = ocelot_mdb_get_pgid(ocelot, mc);
1934 	if (IS_ERR(pgid)) {
1935 		dev_err(ocelot->dev,
1936 			"Cannot allocate PGID for mdb %pM vid %d\n",
1937 			mc->addr, mc->vid);
1938 		devm_kfree(ocelot->dev, mc);
1939 		return PTR_ERR(pgid);
1940 	}
1941 	mc->pgid = pgid;
1942 
1943 	ocelot_encode_ports_to_mdb(addr, mc);
1944 
1945 	if (mc->entry_type != ENTRYTYPE_MACv4 &&
1946 	    mc->entry_type != ENTRYTYPE_MACv6)
1947 		ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID,
1948 				 pgid->index);
1949 
1950 	return ocelot_mact_learn(ocelot, pgid->index, addr, vid,
1951 				 mc->entry_type);
1952 }
1953 EXPORT_SYMBOL(ocelot_port_mdb_add);
1954 
1955 int ocelot_port_mdb_del(struct ocelot *ocelot, int port,
1956 			const struct switchdev_obj_port_mdb *mdb,
1957 			const struct net_device *bridge)
1958 {
1959 	unsigned char addr[ETH_ALEN];
1960 	struct ocelot_multicast *mc;
1961 	struct ocelot_pgid *pgid;
1962 	u16 vid = mdb->vid;
1963 
1964 	if (!vid)
1965 		vid = ocelot_vlan_unaware_pvid(ocelot, bridge);
1966 
1967 	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
1968 	if (!mc)
1969 		return -ENOENT;
1970 
1971 	ocelot_encode_ports_to_mdb(addr, mc);
1972 	ocelot_mact_forget(ocelot, addr, vid);
1973 
1974 	ocelot_pgid_free(ocelot, mc->pgid);
1975 	mc->ports &= ~BIT(port);
1976 	if (!mc->ports) {
1977 		list_del(&mc->list);
1978 		devm_kfree(ocelot->dev, mc);
1979 		return 0;
1980 	}
1981 
1982 	/* We have a PGID with fewer ports now */
1983 	pgid = ocelot_mdb_get_pgid(ocelot, mc);
1984 	if (IS_ERR(pgid))
1985 		return PTR_ERR(pgid);
1986 	mc->pgid = pgid;
1987 
1988 	ocelot_encode_ports_to_mdb(addr, mc);
1989 
1990 	if (mc->entry_type != ENTRYTYPE_MACv4 &&
1991 	    mc->entry_type != ENTRYTYPE_MACv6)
1992 		ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID,
1993 				 pgid->index);
1994 
1995 	return ocelot_mact_learn(ocelot, pgid->index, addr, vid,
1996 				 mc->entry_type);
1997 }
1998 EXPORT_SYMBOL(ocelot_port_mdb_del);
1999 
2000 int ocelot_port_bridge_join(struct ocelot *ocelot, int port,
2001 			    struct net_device *bridge, int bridge_num,
2002 			    struct netlink_ext_ack *extack)
2003 {
2004 	struct ocelot_port *ocelot_port = ocelot->ports[port];
2005 	int err;
2006 
2007 	err = ocelot_single_vlan_aware_bridge(ocelot, extack);
2008 	if (err)
2009 		return err;
2010 
2011 	mutex_lock(&ocelot->fwd_domain_lock);
2012 
2013 	ocelot_port->bridge = bridge;
2014 	ocelot_port->bridge_num = bridge_num;
2015 
2016 	ocelot_apply_bridge_fwd_mask(ocelot, true);
2017 
2018 	mutex_unlock(&ocelot->fwd_domain_lock);
2019 
2020 	if (br_vlan_enabled(bridge))
2021 		return 0;
2022 
2023 	return ocelot_add_vlan_unaware_pvid(ocelot, port, bridge);
2024 }
2025 EXPORT_SYMBOL(ocelot_port_bridge_join);
2026 
2027 void ocelot_port_bridge_leave(struct ocelot *ocelot, int port,
2028 			      struct net_device *bridge)
2029 {
2030 	struct ocelot_port *ocelot_port = ocelot->ports[port];
2031 
2032 	mutex_lock(&ocelot->fwd_domain_lock);
2033 
2034 	if (!br_vlan_enabled(bridge))
2035 		ocelot_del_vlan_unaware_pvid(ocelot, port, bridge);
2036 
2037 	ocelot_port->bridge = NULL;
2038 	ocelot_port->bridge_num = -1;
2039 
2040 	ocelot_port_set_pvid(ocelot, port, NULL);
2041 	ocelot_port_manage_port_tag(ocelot, port);
2042 	ocelot_apply_bridge_fwd_mask(ocelot, false);
2043 
2044 	mutex_unlock(&ocelot->fwd_domain_lock);
2045 }
2046 EXPORT_SYMBOL(ocelot_port_bridge_leave);
2047 
2048 static void ocelot_set_aggr_pgids(struct ocelot *ocelot)
2049 {
2050 	unsigned long visited = GENMASK(ocelot->num_phys_ports - 1, 0);
2051 	int i, port, lag;
2052 
2053 	/* Reset destination and aggregation PGIDS */
2054 	for_each_unicast_dest_pgid(ocelot, port)
2055 		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
2056 
2057 	for_each_aggr_pgid(ocelot, i)
2058 		ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
2059 				 ANA_PGID_PGID, i);
2060 
2061 	/* The visited ports bitmask holds the list of ports offloading any
2062 	 * bonding interface. Initially we mark all these ports as unvisited,
2063 	 * then every time we visit a port in this bitmask, we know that it is
2064 	 * the lowest numbered port, i.e. the one whose logical ID == physical
2065 	 * port ID == LAG ID. So we mark as visited all further ports in the
2066 	 * bitmask that are offloading the same bonding interface. This way,
2067 	 * we set up the aggregation PGIDs only once per bonding interface.
2068 	 */
2069 	for (port = 0; port < ocelot->num_phys_ports; port++) {
2070 		struct ocelot_port *ocelot_port = ocelot->ports[port];
2071 
2072 		if (!ocelot_port || !ocelot_port->bond)
2073 			continue;
2074 
2075 		visited &= ~BIT(port);
2076 	}
2077 
2078 	/* Now, set PGIDs for each active LAG */
2079 	for (lag = 0; lag < ocelot->num_phys_ports; lag++) {
2080 		struct net_device *bond = ocelot->ports[lag]->bond;
2081 		int num_active_ports = 0;
2082 		unsigned long bond_mask;
2083 		u8 aggr_idx[16];
2084 
2085 		if (!bond || (visited & BIT(lag)))
2086 			continue;
2087 
2088 		bond_mask = ocelot_get_bond_mask(ocelot, bond);
2089 
2090 		for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) {
2091 			struct ocelot_port *ocelot_port = ocelot->ports[port];
2092 
2093 			// Destination mask
2094 			ocelot_write_rix(ocelot, bond_mask,
2095 					 ANA_PGID_PGID, port);
2096 
2097 			if (ocelot_port->lag_tx_active)
2098 				aggr_idx[num_active_ports++] = port;
2099 		}
2100 
2101 		for_each_aggr_pgid(ocelot, i) {
2102 			u32 ac;
2103 
2104 			ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i);
2105 			ac &= ~bond_mask;
2106 			/* Don't do division by zero if there was no active
2107 			 * port. Just make all aggregation codes zero.
2108 			 */
2109 			if (num_active_ports)
2110 				ac |= BIT(aggr_idx[i % num_active_ports]);
2111 			ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i);
2112 		}
2113 
2114 		/* Mark all ports in the same LAG as visited to avoid applying
2115 		 * the same config again.
2116 		 */
2117 		for (port = lag; port < ocelot->num_phys_ports; port++) {
2118 			struct ocelot_port *ocelot_port = ocelot->ports[port];
2119 
2120 			if (!ocelot_port)
2121 				continue;
2122 
2123 			if (ocelot_port->bond == bond)
2124 				visited |= BIT(port);
2125 		}
2126 	}
2127 }
2128 
2129 /* When offloading a bonding interface, the switch ports configured under the
2130  * same bond must have the same logical port ID, equal to the physical port ID
2131  * of the lowest numbered physical port in that bond. Otherwise, in standalone/
2132  * bridged mode, each port has a logical port ID equal to its physical port ID.
2133  */
2134 static void ocelot_setup_logical_port_ids(struct ocelot *ocelot)
2135 {
2136 	int port;
2137 
2138 	for (port = 0; port < ocelot->num_phys_ports; port++) {
2139 		struct ocelot_port *ocelot_port = ocelot->ports[port];
2140 		struct net_device *bond;
2141 
2142 		if (!ocelot_port)
2143 			continue;
2144 
2145 		bond = ocelot_port->bond;
2146 		if (bond) {
2147 			int lag = ocelot_bond_get_id(ocelot, bond);
2148 
2149 			ocelot_rmw_gix(ocelot,
2150 				       ANA_PORT_PORT_CFG_PORTID_VAL(lag),
2151 				       ANA_PORT_PORT_CFG_PORTID_VAL_M,
2152 				       ANA_PORT_PORT_CFG, port);
2153 		} else {
2154 			ocelot_rmw_gix(ocelot,
2155 				       ANA_PORT_PORT_CFG_PORTID_VAL(port),
2156 				       ANA_PORT_PORT_CFG_PORTID_VAL_M,
2157 				       ANA_PORT_PORT_CFG, port);
2158 		}
2159 	}
2160 }
2161 
2162 static int ocelot_migrate_mc(struct ocelot *ocelot, struct ocelot_multicast *mc,
2163 			     unsigned long from_mask, unsigned long to_mask)
2164 {
2165 	unsigned char addr[ETH_ALEN];
2166 	struct ocelot_pgid *pgid;
2167 	u16 vid = mc->vid;
2168 
2169 	dev_dbg(ocelot->dev,
2170 		"Migrating multicast %pM vid %d from port mask 0x%lx to 0x%lx\n",
2171 		mc->addr, mc->vid, from_mask, to_mask);
2172 
2173 	/* First clean up the current port mask from hardware, because
2174 	 * we'll be modifying it.
2175 	 */
2176 	ocelot_pgid_free(ocelot, mc->pgid);
2177 	ocelot_encode_ports_to_mdb(addr, mc);
2178 	ocelot_mact_forget(ocelot, addr, vid);
2179 
2180 	mc->ports &= ~from_mask;
2181 	mc->ports |= to_mask;
2182 
2183 	pgid = ocelot_mdb_get_pgid(ocelot, mc);
2184 	if (IS_ERR(pgid)) {
2185 		dev_err(ocelot->dev,
2186 			"Cannot allocate PGID for mdb %pM vid %d\n",
2187 			mc->addr, mc->vid);
2188 		devm_kfree(ocelot->dev, mc);
2189 		return PTR_ERR(pgid);
2190 	}
2191 	mc->pgid = pgid;
2192 
2193 	ocelot_encode_ports_to_mdb(addr, mc);
2194 
2195 	if (mc->entry_type != ENTRYTYPE_MACv4 &&
2196 	    mc->entry_type != ENTRYTYPE_MACv6)
2197 		ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID,
2198 				 pgid->index);
2199 
2200 	return ocelot_mact_learn(ocelot, pgid->index, addr, vid,
2201 				 mc->entry_type);
2202 }
2203 
2204 int ocelot_migrate_mdbs(struct ocelot *ocelot, unsigned long from_mask,
2205 			unsigned long to_mask)
2206 {
2207 	struct ocelot_multicast *mc;
2208 	int err;
2209 
2210 	list_for_each_entry(mc, &ocelot->multicast, list) {
2211 		if (!(mc->ports & from_mask))
2212 			continue;
2213 
2214 		err = ocelot_migrate_mc(ocelot, mc, from_mask, to_mask);
2215 		if (err)
2216 			return err;
2217 	}
2218 
2219 	return 0;
2220 }
2221 EXPORT_SYMBOL_GPL(ocelot_migrate_mdbs);
2222 
2223 /* Documentation for PORTID_VAL says:
2224  *     Logical port number for front port. If port is not a member of a LLAG,
2225  *     then PORTID must be set to the physical port number.
2226  *     If port is a member of a LLAG, then PORTID must be set to the common
2227  *     PORTID_VAL used for all member ports of the LLAG.
2228  *     The value must not exceed the number of physical ports on the device.
2229  *
2230  * This means we have little choice but to migrate FDB entries pointing towards
2231  * a logical port when that changes.
2232  */
2233 static void ocelot_migrate_lag_fdbs(struct ocelot *ocelot,
2234 				    struct net_device *bond,
2235 				    int lag)
2236 {
2237 	struct ocelot_lag_fdb *fdb;
2238 	int err;
2239 
2240 	lockdep_assert_held(&ocelot->fwd_domain_lock);
2241 
2242 	list_for_each_entry(fdb, &ocelot->lag_fdbs, list) {
2243 		if (fdb->bond != bond)
2244 			continue;
2245 
2246 		err = ocelot_mact_forget(ocelot, fdb->addr, fdb->vid);
2247 		if (err) {
2248 			dev_err(ocelot->dev,
2249 				"failed to delete LAG %s FDB %pM vid %d: %pe\n",
2250 				bond->name, fdb->addr, fdb->vid, ERR_PTR(err));
2251 		}
2252 
2253 		err = ocelot_mact_learn(ocelot, lag, fdb->addr, fdb->vid,
2254 					ENTRYTYPE_LOCKED);
2255 		if (err) {
2256 			dev_err(ocelot->dev,
2257 				"failed to migrate LAG %s FDB %pM vid %d: %pe\n",
2258 				bond->name, fdb->addr, fdb->vid, ERR_PTR(err));
2259 		}
2260 	}
2261 }
2262 
2263 int ocelot_port_lag_join(struct ocelot *ocelot, int port,
2264 			 struct net_device *bond,
2265 			 struct netdev_lag_upper_info *info,
2266 			 struct netlink_ext_ack *extack)
2267 {
2268 	if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH) {
2269 		NL_SET_ERR_MSG_MOD(extack,
2270 				   "Can only offload LAG using hash TX type");
2271 		return -EOPNOTSUPP;
2272 	}
2273 
2274 	mutex_lock(&ocelot->fwd_domain_lock);
2275 
2276 	ocelot->ports[port]->bond = bond;
2277 
2278 	ocelot_setup_logical_port_ids(ocelot);
2279 	ocelot_apply_bridge_fwd_mask(ocelot, true);
2280 	ocelot_set_aggr_pgids(ocelot);
2281 
2282 	mutex_unlock(&ocelot->fwd_domain_lock);
2283 
2284 	return 0;
2285 }
2286 EXPORT_SYMBOL(ocelot_port_lag_join);
2287 
2288 void ocelot_port_lag_leave(struct ocelot *ocelot, int port,
2289 			   struct net_device *bond)
2290 {
2291 	int old_lag_id, new_lag_id;
2292 
2293 	mutex_lock(&ocelot->fwd_domain_lock);
2294 
2295 	old_lag_id = ocelot_bond_get_id(ocelot, bond);
2296 
2297 	ocelot->ports[port]->bond = NULL;
2298 
2299 	ocelot_setup_logical_port_ids(ocelot);
2300 	ocelot_apply_bridge_fwd_mask(ocelot, false);
2301 	ocelot_set_aggr_pgids(ocelot);
2302 
2303 	new_lag_id = ocelot_bond_get_id(ocelot, bond);
2304 
2305 	if (new_lag_id >= 0 && old_lag_id != new_lag_id)
2306 		ocelot_migrate_lag_fdbs(ocelot, bond, new_lag_id);
2307 
2308 	mutex_unlock(&ocelot->fwd_domain_lock);
2309 }
2310 EXPORT_SYMBOL(ocelot_port_lag_leave);
2311 
2312 void ocelot_port_lag_change(struct ocelot *ocelot, int port, bool lag_tx_active)
2313 {
2314 	struct ocelot_port *ocelot_port = ocelot->ports[port];
2315 
2316 	mutex_lock(&ocelot->fwd_domain_lock);
2317 
2318 	ocelot_port->lag_tx_active = lag_tx_active;
2319 
2320 	/* Rebalance the LAGs */
2321 	ocelot_set_aggr_pgids(ocelot);
2322 
2323 	mutex_unlock(&ocelot->fwd_domain_lock);
2324 }
2325 EXPORT_SYMBOL(ocelot_port_lag_change);
2326 
2327 int ocelot_lag_fdb_add(struct ocelot *ocelot, struct net_device *bond,
2328 		       const unsigned char *addr, u16 vid,
2329 		       const struct net_device *bridge)
2330 {
2331 	struct ocelot_lag_fdb *fdb;
2332 	int lag, err;
2333 
2334 	fdb = kzalloc(sizeof(*fdb), GFP_KERNEL);
2335 	if (!fdb)
2336 		return -ENOMEM;
2337 
2338 	mutex_lock(&ocelot->fwd_domain_lock);
2339 
2340 	if (!vid)
2341 		vid = ocelot_vlan_unaware_pvid(ocelot, bridge);
2342 
2343 	ether_addr_copy(fdb->addr, addr);
2344 	fdb->vid = vid;
2345 	fdb->bond = bond;
2346 
2347 	lag = ocelot_bond_get_id(ocelot, bond);
2348 
2349 	err = ocelot_mact_learn(ocelot, lag, addr, vid, ENTRYTYPE_LOCKED);
2350 	if (err) {
2351 		mutex_unlock(&ocelot->fwd_domain_lock);
2352 		kfree(fdb);
2353 		return err;
2354 	}
2355 
2356 	list_add_tail(&fdb->list, &ocelot->lag_fdbs);
2357 	mutex_unlock(&ocelot->fwd_domain_lock);
2358 
2359 	return 0;
2360 }
2361 EXPORT_SYMBOL_GPL(ocelot_lag_fdb_add);
2362 
2363 int ocelot_lag_fdb_del(struct ocelot *ocelot, struct net_device *bond,
2364 		       const unsigned char *addr, u16 vid,
2365 		       const struct net_device *bridge)
2366 {
2367 	struct ocelot_lag_fdb *fdb, *tmp;
2368 
2369 	mutex_lock(&ocelot->fwd_domain_lock);
2370 
2371 	if (!vid)
2372 		vid = ocelot_vlan_unaware_pvid(ocelot, bridge);
2373 
2374 	list_for_each_entry_safe(fdb, tmp, &ocelot->lag_fdbs, list) {
2375 		if (!ether_addr_equal(fdb->addr, addr) || fdb->vid != vid ||
2376 		    fdb->bond != bond)
2377 			continue;
2378 
2379 		ocelot_mact_forget(ocelot, addr, vid);
2380 		list_del(&fdb->list);
2381 		mutex_unlock(&ocelot->fwd_domain_lock);
2382 		kfree(fdb);
2383 
2384 		return 0;
2385 	}
2386 
2387 	mutex_unlock(&ocelot->fwd_domain_lock);
2388 
2389 	return -ENOENT;
2390 }
2391 EXPORT_SYMBOL_GPL(ocelot_lag_fdb_del);
2392 
2393 /* Configure the maximum SDU (L2 payload) on RX to the value specified in @sdu.
2394  * The length of VLAN tags is accounted for automatically via DEV_MAC_TAGS_CFG.
2395  * In the special case that it's the NPI port that we're configuring, the
2396  * length of the tag and optional prefix needs to be accounted for privately,
2397  * in order to be able to sustain communication at the requested @sdu.
2398  */
2399 void ocelot_port_set_maxlen(struct ocelot *ocelot, int port, size_t sdu)
2400 {
2401 	struct ocelot_port *ocelot_port = ocelot->ports[port];
2402 	int maxlen = sdu + ETH_HLEN + ETH_FCS_LEN;
2403 	int pause_start, pause_stop;
2404 	int atop, atop_tot;
2405 
2406 	if (port == ocelot->npi) {
2407 		maxlen += OCELOT_TAG_LEN;
2408 
2409 		if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_SHORT)
2410 			maxlen += OCELOT_SHORT_PREFIX_LEN;
2411 		else if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_LONG)
2412 			maxlen += OCELOT_LONG_PREFIX_LEN;
2413 	}
2414 
2415 	ocelot_port_writel(ocelot_port, maxlen, DEV_MAC_MAXLEN_CFG);
2416 
2417 	/* Set Pause watermark hysteresis */
2418 	pause_start = 6 * maxlen / OCELOT_BUFFER_CELL_SZ;
2419 	pause_stop = 4 * maxlen / OCELOT_BUFFER_CELL_SZ;
2420 	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_START,
2421 			    pause_start);
2422 	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_STOP,
2423 			    pause_stop);
2424 
2425 	/* Tail dropping watermarks */
2426 	atop_tot = (ocelot->packet_buffer_size - 9 * maxlen) /
2427 		   OCELOT_BUFFER_CELL_SZ;
2428 	atop = (9 * maxlen) / OCELOT_BUFFER_CELL_SZ;
2429 	ocelot_write_rix(ocelot, ocelot->ops->wm_enc(atop), SYS_ATOP, port);
2430 	ocelot_write(ocelot, ocelot->ops->wm_enc(atop_tot), SYS_ATOP_TOT_CFG);
2431 }
2432 EXPORT_SYMBOL(ocelot_port_set_maxlen);
2433 
2434 int ocelot_get_max_mtu(struct ocelot *ocelot, int port)
2435 {
2436 	int max_mtu = 65535 - ETH_HLEN - ETH_FCS_LEN;
2437 
2438 	if (port == ocelot->npi) {
2439 		max_mtu -= OCELOT_TAG_LEN;
2440 
2441 		if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_SHORT)
2442 			max_mtu -= OCELOT_SHORT_PREFIX_LEN;
2443 		else if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_LONG)
2444 			max_mtu -= OCELOT_LONG_PREFIX_LEN;
2445 	}
2446 
2447 	return max_mtu;
2448 }
2449 EXPORT_SYMBOL(ocelot_get_max_mtu);
2450 
2451 static void ocelot_port_set_learning(struct ocelot *ocelot, int port,
2452 				     bool enabled)
2453 {
2454 	struct ocelot_port *ocelot_port = ocelot->ports[port];
2455 	u32 val = 0;
2456 
2457 	if (enabled)
2458 		val = ANA_PORT_PORT_CFG_LEARN_ENA;
2459 
2460 	ocelot_rmw_gix(ocelot, val, ANA_PORT_PORT_CFG_LEARN_ENA,
2461 		       ANA_PORT_PORT_CFG, port);
2462 
2463 	ocelot_port->learn_ena = enabled;
2464 }
2465 
2466 static void ocelot_port_set_ucast_flood(struct ocelot *ocelot, int port,
2467 					bool enabled)
2468 {
2469 	u32 val = 0;
2470 
2471 	if (enabled)
2472 		val = BIT(port);
2473 
2474 	ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_UC);
2475 }
2476 
2477 static void ocelot_port_set_mcast_flood(struct ocelot *ocelot, int port,
2478 					bool enabled)
2479 {
2480 	u32 val = 0;
2481 
2482 	if (enabled)
2483 		val = BIT(port);
2484 
2485 	ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_MC);
2486 	ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_MCIPV4);
2487 	ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_MCIPV6);
2488 }
2489 
2490 static void ocelot_port_set_bcast_flood(struct ocelot *ocelot, int port,
2491 					bool enabled)
2492 {
2493 	u32 val = 0;
2494 
2495 	if (enabled)
2496 		val = BIT(port);
2497 
2498 	ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_BC);
2499 }
2500 
2501 int ocelot_port_pre_bridge_flags(struct ocelot *ocelot, int port,
2502 				 struct switchdev_brport_flags flags)
2503 {
2504 	if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD |
2505 			   BR_BCAST_FLOOD))
2506 		return -EINVAL;
2507 
2508 	return 0;
2509 }
2510 EXPORT_SYMBOL(ocelot_port_pre_bridge_flags);
2511 
2512 void ocelot_port_bridge_flags(struct ocelot *ocelot, int port,
2513 			      struct switchdev_brport_flags flags)
2514 {
2515 	if (flags.mask & BR_LEARNING)
2516 		ocelot_port_set_learning(ocelot, port,
2517 					 !!(flags.val & BR_LEARNING));
2518 
2519 	if (flags.mask & BR_FLOOD)
2520 		ocelot_port_set_ucast_flood(ocelot, port,
2521 					    !!(flags.val & BR_FLOOD));
2522 
2523 	if (flags.mask & BR_MCAST_FLOOD)
2524 		ocelot_port_set_mcast_flood(ocelot, port,
2525 					    !!(flags.val & BR_MCAST_FLOOD));
2526 
2527 	if (flags.mask & BR_BCAST_FLOOD)
2528 		ocelot_port_set_bcast_flood(ocelot, port,
2529 					    !!(flags.val & BR_BCAST_FLOOD));
2530 }
2531 EXPORT_SYMBOL(ocelot_port_bridge_flags);
2532 
2533 int ocelot_port_get_default_prio(struct ocelot *ocelot, int port)
2534 {
2535 	int val = ocelot_read_gix(ocelot, ANA_PORT_QOS_CFG, port);
2536 
2537 	return ANA_PORT_QOS_CFG_QOS_DEFAULT_VAL_X(val);
2538 }
2539 EXPORT_SYMBOL_GPL(ocelot_port_get_default_prio);
2540 
2541 int ocelot_port_set_default_prio(struct ocelot *ocelot, int port, u8 prio)
2542 {
2543 	if (prio >= OCELOT_NUM_TC)
2544 		return -ERANGE;
2545 
2546 	ocelot_rmw_gix(ocelot,
2547 		       ANA_PORT_QOS_CFG_QOS_DEFAULT_VAL(prio),
2548 		       ANA_PORT_QOS_CFG_QOS_DEFAULT_VAL_M,
2549 		       ANA_PORT_QOS_CFG,
2550 		       port);
2551 
2552 	return 0;
2553 }
2554 EXPORT_SYMBOL_GPL(ocelot_port_set_default_prio);
2555 
2556 int ocelot_port_get_dscp_prio(struct ocelot *ocelot, int port, u8 dscp)
2557 {
2558 	int qos_cfg = ocelot_read_gix(ocelot, ANA_PORT_QOS_CFG, port);
2559 	int dscp_cfg = ocelot_read_rix(ocelot, ANA_DSCP_CFG, dscp);
2560 
2561 	/* Return error if DSCP prioritization isn't enabled */
2562 	if (!(qos_cfg & ANA_PORT_QOS_CFG_QOS_DSCP_ENA))
2563 		return -EOPNOTSUPP;
2564 
2565 	if (qos_cfg & ANA_PORT_QOS_CFG_DSCP_TRANSLATE_ENA) {
2566 		dscp = ANA_DSCP_CFG_DSCP_TRANSLATE_VAL_X(dscp_cfg);
2567 		/* Re-read ANA_DSCP_CFG for the translated DSCP */
2568 		dscp_cfg = ocelot_read_rix(ocelot, ANA_DSCP_CFG, dscp);
2569 	}
2570 
2571 	/* If the DSCP value is not trusted, the QoS classification falls back
2572 	 * to VLAN PCP or port-based default.
2573 	 */
2574 	if (!(dscp_cfg & ANA_DSCP_CFG_DSCP_TRUST_ENA))
2575 		return -EOPNOTSUPP;
2576 
2577 	return ANA_DSCP_CFG_QOS_DSCP_VAL_X(dscp_cfg);
2578 }
2579 EXPORT_SYMBOL_GPL(ocelot_port_get_dscp_prio);
2580 
2581 int ocelot_port_add_dscp_prio(struct ocelot *ocelot, int port, u8 dscp, u8 prio)
2582 {
2583 	int mask, val;
2584 
2585 	if (prio >= OCELOT_NUM_TC)
2586 		return -ERANGE;
2587 
2588 	/* There is at least one app table priority (this one), so we need to
2589 	 * make sure DSCP prioritization is enabled on the port.
2590 	 * Also make sure DSCP translation is disabled
2591 	 * (dcbnl doesn't support it).
2592 	 */
2593 	mask = ANA_PORT_QOS_CFG_QOS_DSCP_ENA |
2594 	       ANA_PORT_QOS_CFG_DSCP_TRANSLATE_ENA;
2595 
2596 	ocelot_rmw_gix(ocelot, ANA_PORT_QOS_CFG_QOS_DSCP_ENA, mask,
2597 		       ANA_PORT_QOS_CFG, port);
2598 
2599 	/* Trust this DSCP value and map it to the given QoS class */
2600 	val = ANA_DSCP_CFG_DSCP_TRUST_ENA | ANA_DSCP_CFG_QOS_DSCP_VAL(prio);
2601 
2602 	ocelot_write_rix(ocelot, val, ANA_DSCP_CFG, dscp);
2603 
2604 	return 0;
2605 }
2606 EXPORT_SYMBOL_GPL(ocelot_port_add_dscp_prio);
2607 
2608 int ocelot_port_del_dscp_prio(struct ocelot *ocelot, int port, u8 dscp, u8 prio)
2609 {
2610 	int dscp_cfg = ocelot_read_rix(ocelot, ANA_DSCP_CFG, dscp);
2611 	int mask, i;
2612 
2613 	/* During a "dcb app replace" command, the new app table entry will be
2614 	 * added first, then the old one will be deleted. But the hardware only
2615 	 * supports one QoS class per DSCP value (duh), so if we blindly delete
2616 	 * the app table entry for this DSCP value, we end up deleting the
2617 	 * entry with the new priority. Avoid that by checking whether user
2618 	 * space wants to delete the priority which is currently configured, or
2619 	 * something else which is no longer current.
2620 	 */
2621 	if (ANA_DSCP_CFG_QOS_DSCP_VAL_X(dscp_cfg) != prio)
2622 		return 0;
2623 
2624 	/* Untrust this DSCP value */
2625 	ocelot_write_rix(ocelot, 0, ANA_DSCP_CFG, dscp);
2626 
2627 	for (i = 0; i < 64; i++) {
2628 		int dscp_cfg = ocelot_read_rix(ocelot, ANA_DSCP_CFG, i);
2629 
2630 		/* There are still app table entries on the port, so we need to
2631 		 * keep DSCP enabled, nothing to do.
2632 		 */
2633 		if (dscp_cfg & ANA_DSCP_CFG_DSCP_TRUST_ENA)
2634 			return 0;
2635 	}
2636 
2637 	/* Disable DSCP QoS classification if there isn't any trusted
2638 	 * DSCP value left.
2639 	 */
2640 	mask = ANA_PORT_QOS_CFG_QOS_DSCP_ENA |
2641 	       ANA_PORT_QOS_CFG_DSCP_TRANSLATE_ENA;
2642 
2643 	ocelot_rmw_gix(ocelot, 0, mask, ANA_PORT_QOS_CFG, port);
2644 
2645 	return 0;
2646 }
2647 EXPORT_SYMBOL_GPL(ocelot_port_del_dscp_prio);
2648 
2649 struct ocelot_mirror *ocelot_mirror_get(struct ocelot *ocelot, int to,
2650 					struct netlink_ext_ack *extack)
2651 {
2652 	struct ocelot_mirror *m = ocelot->mirror;
2653 
2654 	if (m) {
2655 		if (m->to != to) {
2656 			NL_SET_ERR_MSG_MOD(extack,
2657 					   "Mirroring already configured towards different egress port");
2658 			return ERR_PTR(-EBUSY);
2659 		}
2660 
2661 		refcount_inc(&m->refcount);
2662 		return m;
2663 	}
2664 
2665 	m = kzalloc(sizeof(*m), GFP_KERNEL);
2666 	if (!m)
2667 		return ERR_PTR(-ENOMEM);
2668 
2669 	m->to = to;
2670 	refcount_set(&m->refcount, 1);
2671 	ocelot->mirror = m;
2672 
2673 	/* Program the mirror port to hardware */
2674 	ocelot_write(ocelot, BIT(to), ANA_MIRRORPORTS);
2675 
2676 	return m;
2677 }
2678 
2679 void ocelot_mirror_put(struct ocelot *ocelot)
2680 {
2681 	struct ocelot_mirror *m = ocelot->mirror;
2682 
2683 	if (!refcount_dec_and_test(&m->refcount))
2684 		return;
2685 
2686 	ocelot_write(ocelot, 0, ANA_MIRRORPORTS);
2687 	ocelot->mirror = NULL;
2688 	kfree(m);
2689 }
2690 
2691 int ocelot_port_mirror_add(struct ocelot *ocelot, int from, int to,
2692 			   bool ingress, struct netlink_ext_ack *extack)
2693 {
2694 	struct ocelot_mirror *m = ocelot_mirror_get(ocelot, to, extack);
2695 
2696 	if (IS_ERR(m))
2697 		return PTR_ERR(m);
2698 
2699 	if (ingress) {
2700 		ocelot_rmw_gix(ocelot, ANA_PORT_PORT_CFG_SRC_MIRROR_ENA,
2701 			       ANA_PORT_PORT_CFG_SRC_MIRROR_ENA,
2702 			       ANA_PORT_PORT_CFG, from);
2703 	} else {
2704 		ocelot_rmw(ocelot, BIT(from), BIT(from),
2705 			   ANA_EMIRRORPORTS);
2706 	}
2707 
2708 	return 0;
2709 }
2710 EXPORT_SYMBOL_GPL(ocelot_port_mirror_add);
2711 
2712 void ocelot_port_mirror_del(struct ocelot *ocelot, int from, bool ingress)
2713 {
2714 	if (ingress) {
2715 		ocelot_rmw_gix(ocelot, 0, ANA_PORT_PORT_CFG_SRC_MIRROR_ENA,
2716 			       ANA_PORT_PORT_CFG, from);
2717 	} else {
2718 		ocelot_rmw(ocelot, 0, BIT(from), ANA_EMIRRORPORTS);
2719 	}
2720 
2721 	ocelot_mirror_put(ocelot);
2722 }
2723 EXPORT_SYMBOL_GPL(ocelot_port_mirror_del);
2724 
2725 static void ocelot_port_reset_mqprio(struct ocelot *ocelot, int port)
2726 {
2727 	struct net_device *dev = ocelot->ops->port_to_netdev(ocelot, port);
2728 
2729 	netdev_reset_tc(dev);
2730 	ocelot_port_change_fp(ocelot, port, 0);
2731 }
2732 
2733 int ocelot_port_mqprio(struct ocelot *ocelot, int port,
2734 		       struct tc_mqprio_qopt_offload *mqprio)
2735 {
2736 	struct net_device *dev = ocelot->ops->port_to_netdev(ocelot, port);
2737 	struct netlink_ext_ack *extack = mqprio->extack;
2738 	struct tc_mqprio_qopt *qopt = &mqprio->qopt;
2739 	int num_tc = qopt->num_tc;
2740 	int tc, err;
2741 
2742 	if (!num_tc) {
2743 		ocelot_port_reset_mqprio(ocelot, port);
2744 		return 0;
2745 	}
2746 
2747 	err = netdev_set_num_tc(dev, num_tc);
2748 	if (err)
2749 		return err;
2750 
2751 	for (tc = 0; tc < num_tc; tc++) {
2752 		if (qopt->count[tc] != 1) {
2753 			NL_SET_ERR_MSG_MOD(extack,
2754 					   "Only one TXQ per TC supported");
2755 			return -EINVAL;
2756 		}
2757 
2758 		err = netdev_set_tc_queue(dev, tc, 1, qopt->offset[tc]);
2759 		if (err)
2760 			goto err_reset_tc;
2761 	}
2762 
2763 	err = netif_set_real_num_tx_queues(dev, num_tc);
2764 	if (err)
2765 		goto err_reset_tc;
2766 
2767 	ocelot_port_change_fp(ocelot, port, mqprio->preemptible_tcs);
2768 
2769 	return 0;
2770 
2771 err_reset_tc:
2772 	ocelot_port_reset_mqprio(ocelot, port);
2773 	return err;
2774 }
2775 EXPORT_SYMBOL_GPL(ocelot_port_mqprio);
2776 
2777 void ocelot_init_port(struct ocelot *ocelot, int port)
2778 {
2779 	struct ocelot_port *ocelot_port = ocelot->ports[port];
2780 
2781 	skb_queue_head_init(&ocelot_port->tx_skbs);
2782 
2783 	/* Basic L2 initialization */
2784 
2785 	/* Set MAC IFG Gaps
2786 	 * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0
2787 	 * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5
2788 	 */
2789 	ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5),
2790 			   DEV_MAC_IFG_CFG);
2791 
2792 	/* Load seed (0) and set MAC HDX late collision  */
2793 	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) |
2794 			   DEV_MAC_HDX_CFG_SEED_LOAD,
2795 			   DEV_MAC_HDX_CFG);
2796 	mdelay(1);
2797 	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67),
2798 			   DEV_MAC_HDX_CFG);
2799 
2800 	/* Set Max Length and maximum tags allowed */
2801 	ocelot_port_set_maxlen(ocelot, port, ETH_DATA_LEN);
2802 	ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) |
2803 			   DEV_MAC_TAGS_CFG_VLAN_AWR_ENA |
2804 			   DEV_MAC_TAGS_CFG_VLAN_DBL_AWR_ENA |
2805 			   DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA,
2806 			   DEV_MAC_TAGS_CFG);
2807 
2808 	/* Set SMAC of Pause frame (00:00:00:00:00:00) */
2809 	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG);
2810 	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG);
2811 
2812 	/* Enable transmission of pause frames */
2813 	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 1);
2814 
2815 	/* Drop frames with multicast source address */
2816 	ocelot_rmw_gix(ocelot, ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
2817 		       ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
2818 		       ANA_PORT_DROP_CFG, port);
2819 
2820 	/* Set default VLAN and tag type to 8021Q. */
2821 	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q),
2822 		       REW_PORT_VLAN_CFG_PORT_TPID_M,
2823 		       REW_PORT_VLAN_CFG, port);
2824 
2825 	/* Disable source address learning for standalone mode */
2826 	ocelot_port_set_learning(ocelot, port, false);
2827 
2828 	/* Set the port's initial logical port ID value, enable receiving
2829 	 * frames on it, and configure the MAC address learning type to
2830 	 * automatic.
2831 	 */
2832 	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO |
2833 			 ANA_PORT_PORT_CFG_RECV_ENA |
2834 			 ANA_PORT_PORT_CFG_PORTID_VAL(port),
2835 			 ANA_PORT_PORT_CFG, port);
2836 
2837 	/* Enable vcap lookups */
2838 	ocelot_vcap_enable(ocelot, port);
2839 }
2840 EXPORT_SYMBOL(ocelot_init_port);
2841 
2842 /* Configure and enable the CPU port module, which is a set of queues
2843  * accessible through register MMIO, frame DMA or Ethernet (in case
2844  * NPI mode is used).
2845  */
2846 static void ocelot_cpu_port_init(struct ocelot *ocelot)
2847 {
2848 	int cpu = ocelot->num_phys_ports;
2849 
2850 	/* The unicast destination PGID for the CPU port module is unused */
2851 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu);
2852 	/* Instead set up a multicast destination PGID for traffic copied to
2853 	 * the CPU. Whitelisted MAC addresses like the port netdevice MAC
2854 	 * addresses will be copied to the CPU via this PGID.
2855 	 */
2856 	ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU);
2857 	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA |
2858 			 ANA_PORT_PORT_CFG_PORTID_VAL(cpu),
2859 			 ANA_PORT_PORT_CFG, cpu);
2860 
2861 	/* Enable CPU port module */
2862 	ocelot_fields_write(ocelot, cpu, QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
2863 	/* CPU port Injection/Extraction configuration */
2864 	ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_XTR_HDR,
2865 			    OCELOT_TAG_PREFIX_NONE);
2866 	ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_INJ_HDR,
2867 			    OCELOT_TAG_PREFIX_NONE);
2868 
2869 	/* Configure the CPU port to be VLAN aware */
2870 	ocelot_write_gix(ocelot,
2871 			 ANA_PORT_VLAN_CFG_VLAN_VID(OCELOT_STANDALONE_PVID) |
2872 			 ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
2873 			 ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1),
2874 			 ANA_PORT_VLAN_CFG, cpu);
2875 }
2876 
2877 static void ocelot_detect_features(struct ocelot *ocelot)
2878 {
2879 	int mmgt, eq_ctrl;
2880 
2881 	/* For Ocelot, Felix, Seville, Serval etc, SYS:MMGT:MMGT:FREECNT holds
2882 	 * the number of 240-byte free memory words (aka 4-cell chunks) and not
2883 	 * 192 bytes as the documentation incorrectly says.
2884 	 */
2885 	mmgt = ocelot_read(ocelot, SYS_MMGT);
2886 	ocelot->packet_buffer_size = 240 * SYS_MMGT_FREECNT(mmgt);
2887 
2888 	eq_ctrl = ocelot_read(ocelot, QSYS_EQ_CTRL);
2889 	ocelot->num_frame_refs = QSYS_MMGT_EQ_CTRL_FP_FREE_CNT(eq_ctrl);
2890 }
2891 
2892 static int ocelot_mem_init_status(struct ocelot *ocelot)
2893 {
2894 	unsigned int val;
2895 	int err;
2896 
2897 	err = regmap_field_read(ocelot->regfields[SYS_RESET_CFG_MEM_INIT],
2898 				&val);
2899 
2900 	return err ?: val;
2901 }
2902 
2903 int ocelot_reset(struct ocelot *ocelot)
2904 {
2905 	int err;
2906 	u32 val;
2907 
2908 	err = regmap_field_write(ocelot->regfields[SYS_RESET_CFG_MEM_INIT], 1);
2909 	if (err)
2910 		return err;
2911 
2912 	err = regmap_field_write(ocelot->regfields[SYS_RESET_CFG_MEM_ENA], 1);
2913 	if (err)
2914 		return err;
2915 
2916 	/* MEM_INIT is a self-clearing bit. Wait for it to be cleared (should be
2917 	 * 100us) before enabling the switch core.
2918 	 */
2919 	err = readx_poll_timeout(ocelot_mem_init_status, ocelot, val, !val,
2920 				 MEM_INIT_SLEEP_US, MEM_INIT_TIMEOUT_US);
2921 	if (err)
2922 		return err;
2923 
2924 	err = regmap_field_write(ocelot->regfields[SYS_RESET_CFG_MEM_ENA], 1);
2925 	if (err)
2926 		return err;
2927 
2928 	return regmap_field_write(ocelot->regfields[SYS_RESET_CFG_CORE_ENA], 1);
2929 }
2930 EXPORT_SYMBOL(ocelot_reset);
2931 
2932 int ocelot_init(struct ocelot *ocelot)
2933 {
2934 	int i, ret;
2935 	u32 port;
2936 
2937 	if (ocelot->ops->reset) {
2938 		ret = ocelot->ops->reset(ocelot);
2939 		if (ret) {
2940 			dev_err(ocelot->dev, "Switch reset failed\n");
2941 			return ret;
2942 		}
2943 	}
2944 
2945 	mutex_init(&ocelot->mact_lock);
2946 	mutex_init(&ocelot->fwd_domain_lock);
2947 	spin_lock_init(&ocelot->ptp_clock_lock);
2948 	spin_lock_init(&ocelot->ts_id_lock);
2949 
2950 	ocelot->owq = alloc_ordered_workqueue("ocelot-owq", 0);
2951 	if (!ocelot->owq)
2952 		return -ENOMEM;
2953 
2954 	ret = ocelot_stats_init(ocelot);
2955 	if (ret)
2956 		goto err_stats_init;
2957 
2958 	INIT_LIST_HEAD(&ocelot->multicast);
2959 	INIT_LIST_HEAD(&ocelot->pgids);
2960 	INIT_LIST_HEAD(&ocelot->vlans);
2961 	INIT_LIST_HEAD(&ocelot->lag_fdbs);
2962 	ocelot_detect_features(ocelot);
2963 	ocelot_mact_init(ocelot);
2964 	ocelot_vlan_init(ocelot);
2965 	ocelot_vcap_init(ocelot);
2966 	ocelot_cpu_port_init(ocelot);
2967 
2968 	if (ocelot->ops->psfp_init)
2969 		ocelot->ops->psfp_init(ocelot);
2970 
2971 	if (ocelot->mm_supported) {
2972 		ret = ocelot_mm_init(ocelot);
2973 		if (ret)
2974 			goto err_mm_init;
2975 	}
2976 
2977 	for (port = 0; port < ocelot->num_phys_ports; port++) {
2978 		/* Clear all counters (5 groups) */
2979 		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) |
2980 				     SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f),
2981 			     SYS_STAT_CFG);
2982 	}
2983 
2984 	/* Only use S-Tag */
2985 	ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG);
2986 
2987 	/* Aggregation mode */
2988 	ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA |
2989 			     ANA_AGGR_CFG_AC_DMAC_ENA |
2990 			     ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA |
2991 			     ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA |
2992 			     ANA_AGGR_CFG_AC_IP6_FLOW_LBL_ENA |
2993 			     ANA_AGGR_CFG_AC_IP6_TCPUDP_ENA,
2994 			     ANA_AGGR_CFG);
2995 
2996 	/* Set MAC age time to default value. The entry is aged after
2997 	 * 2*AGE_PERIOD
2998 	 */
2999 	ocelot_write(ocelot,
3000 		     ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ),
3001 		     ANA_AUTOAGE);
3002 
3003 	/* Disable learning for frames discarded by VLAN ingress filtering */
3004 	regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1);
3005 
3006 	/* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */
3007 	ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA |
3008 		     SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING);
3009 
3010 	/* Setup flooding PGIDs */
3011 	for (i = 0; i < ocelot->num_flooding_pgids; i++)
3012 		ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) |
3013 				 ANA_FLOODING_FLD_BROADCAST(PGID_BC) |
3014 				 ANA_FLOODING_FLD_UNICAST(PGID_UC),
3015 				 ANA_FLOODING, i);
3016 	ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) |
3017 		     ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) |
3018 		     ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) |
3019 		     ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC),
3020 		     ANA_FLOODING_IPMC);
3021 
3022 	for (port = 0; port < ocelot->num_phys_ports; port++) {
3023 		/* Transmit the frame to the local port. */
3024 		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
3025 		/* Do not forward BPDU frames to the front ports. */
3026 		ocelot_write_gix(ocelot,
3027 				 ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff),
3028 				 ANA_PORT_CPU_FWD_BPDU_CFG,
3029 				 port);
3030 		/* Ensure bridging is disabled */
3031 		ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port);
3032 	}
3033 
3034 	for_each_nonreserved_multicast_dest_pgid(ocelot, i) {
3035 		u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0));
3036 
3037 		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
3038 	}
3039 
3040 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_BLACKHOLE);
3041 
3042 	/* Allow broadcast and unknown L2 multicast to the CPU. */
3043 	ocelot_rmw_rix(ocelot, ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
3044 		       ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
3045 		       ANA_PGID_PGID, PGID_MC);
3046 	ocelot_rmw_rix(ocelot, ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
3047 		       ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
3048 		       ANA_PGID_PGID, PGID_BC);
3049 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4);
3050 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6);
3051 
3052 	/* Allow manual injection via DEVCPU_QS registers, and byte swap these
3053 	 * registers endianness.
3054 	 */
3055 	ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP |
3056 			 QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0);
3057 	ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP |
3058 			 QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0);
3059 	ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) |
3060 		     ANA_CPUQ_CFG_CPUQ_LRN(2) |
3061 		     ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) |
3062 		     ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) |
3063 		     ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) |
3064 		     ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) |
3065 		     ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) |
3066 		     ANA_CPUQ_CFG_CPUQ_IGMP(6) |
3067 		     ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG);
3068 	for (i = 0; i < 16; i++)
3069 		ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) |
3070 				 ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6),
3071 				 ANA_CPUQ_8021_CFG, i);
3072 
3073 	return 0;
3074 
3075 err_mm_init:
3076 	ocelot_stats_deinit(ocelot);
3077 err_stats_init:
3078 	destroy_workqueue(ocelot->owq);
3079 	return ret;
3080 }
3081 EXPORT_SYMBOL(ocelot_init);
3082 
3083 void ocelot_deinit(struct ocelot *ocelot)
3084 {
3085 	ocelot_stats_deinit(ocelot);
3086 	destroy_workqueue(ocelot->owq);
3087 }
3088 EXPORT_SYMBOL(ocelot_deinit);
3089 
3090 void ocelot_deinit_port(struct ocelot *ocelot, int port)
3091 {
3092 	struct ocelot_port *ocelot_port = ocelot->ports[port];
3093 
3094 	skb_queue_purge(&ocelot_port->tx_skbs);
3095 }
3096 EXPORT_SYMBOL(ocelot_deinit_port);
3097 
3098 MODULE_LICENSE("Dual MIT/GPL");
3099