1a556c76aSAlexandre Belloni // SPDX-License-Identifier: (GPL-2.0 OR MIT) 2a556c76aSAlexandre Belloni /* 3a556c76aSAlexandre Belloni * Microsemi Ocelot Switch driver 4a556c76aSAlexandre Belloni * 5a556c76aSAlexandre Belloni * Copyright (c) 2017 Microsemi Corporation 6a556c76aSAlexandre Belloni */ 740d3f295SVladimir Oltean #include <linux/dsa/ocelot.h> 8a556c76aSAlexandre Belloni #include <linux/if_bridge.h> 939e5308bSYangbo Lu #include <linux/ptp_classify.h> 1020968054SVladimir Oltean #include <soc/mscc/ocelot_vcap.h> 11a556c76aSAlexandre Belloni #include "ocelot.h" 123c83654fSVladimir Oltean #include "ocelot_vcap.h" 13a556c76aSAlexandre Belloni 14639c1b26SSteen Hegelund #define TABLE_UPDATE_SLEEP_US 10 15639c1b26SSteen Hegelund #define TABLE_UPDATE_TIMEOUT_US 100000 16639c1b26SSteen Hegelund 17a556c76aSAlexandre Belloni struct ocelot_mact_entry { 18a556c76aSAlexandre Belloni u8 mac[ETH_ALEN]; 19a556c76aSAlexandre Belloni u16 vid; 20a556c76aSAlexandre Belloni enum macaccess_entry_type type; 21a556c76aSAlexandre Belloni }; 22a556c76aSAlexandre Belloni 23639c1b26SSteen Hegelund static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot) 24639c1b26SSteen Hegelund { 25639c1b26SSteen Hegelund return ocelot_read(ocelot, ANA_TABLES_MACACCESS); 26639c1b26SSteen Hegelund } 27639c1b26SSteen Hegelund 28a556c76aSAlexandre Belloni static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot) 29a556c76aSAlexandre Belloni { 30639c1b26SSteen Hegelund u32 val; 31a556c76aSAlexandre Belloni 32639c1b26SSteen Hegelund return readx_poll_timeout(ocelot_mact_read_macaccess, 33639c1b26SSteen Hegelund ocelot, val, 34639c1b26SSteen Hegelund (val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) == 35639c1b26SSteen Hegelund MACACCESS_CMD_IDLE, 36639c1b26SSteen Hegelund TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US); 37a556c76aSAlexandre Belloni } 38a556c76aSAlexandre Belloni 39a556c76aSAlexandre Belloni static void ocelot_mact_select(struct ocelot *ocelot, 40a556c76aSAlexandre Belloni const unsigned char mac[ETH_ALEN], 41a556c76aSAlexandre Belloni unsigned int vid) 42a556c76aSAlexandre Belloni { 43a556c76aSAlexandre Belloni u32 macl = 0, mach = 0; 44a556c76aSAlexandre Belloni 45a556c76aSAlexandre Belloni /* Set the MAC address to handle and the vlan associated in a format 46a556c76aSAlexandre Belloni * understood by the hardware. 47a556c76aSAlexandre Belloni */ 48a556c76aSAlexandre Belloni mach |= vid << 16; 49a556c76aSAlexandre Belloni mach |= mac[0] << 8; 50a556c76aSAlexandre Belloni mach |= mac[1] << 0; 51a556c76aSAlexandre Belloni macl |= mac[2] << 24; 52a556c76aSAlexandre Belloni macl |= mac[3] << 16; 53a556c76aSAlexandre Belloni macl |= mac[4] << 8; 54a556c76aSAlexandre Belloni macl |= mac[5] << 0; 55a556c76aSAlexandre Belloni 56a556c76aSAlexandre Belloni ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA); 57a556c76aSAlexandre Belloni ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA); 58a556c76aSAlexandre Belloni 59a556c76aSAlexandre Belloni } 60a556c76aSAlexandre Belloni 619c90eea3SVladimir Oltean int ocelot_mact_learn(struct ocelot *ocelot, int port, 62a556c76aSAlexandre Belloni const unsigned char mac[ETH_ALEN], 639c90eea3SVladimir Oltean unsigned int vid, enum macaccess_entry_type type) 64a556c76aSAlexandre Belloni { 65584b7cfcSAlban Bedel u32 cmd = ANA_TABLES_MACACCESS_VALID | 66584b7cfcSAlban Bedel ANA_TABLES_MACACCESS_DEST_IDX(port) | 67584b7cfcSAlban Bedel ANA_TABLES_MACACCESS_ENTRYTYPE(type) | 68584b7cfcSAlban Bedel ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN); 69584b7cfcSAlban Bedel unsigned int mc_ports; 70584b7cfcSAlban Bedel 71584b7cfcSAlban Bedel /* Set MAC_CPU_COPY if the CPU port is used by a multicast entry */ 72584b7cfcSAlban Bedel if (type == ENTRYTYPE_MACv4) 73584b7cfcSAlban Bedel mc_ports = (mac[1] << 8) | mac[2]; 74584b7cfcSAlban Bedel else if (type == ENTRYTYPE_MACv6) 75584b7cfcSAlban Bedel mc_ports = (mac[0] << 8) | mac[1]; 76584b7cfcSAlban Bedel else 77584b7cfcSAlban Bedel mc_ports = 0; 78584b7cfcSAlban Bedel 79584b7cfcSAlban Bedel if (mc_ports & BIT(ocelot->num_phys_ports)) 80584b7cfcSAlban Bedel cmd |= ANA_TABLES_MACACCESS_MAC_CPU_COPY; 81584b7cfcSAlban Bedel 82a556c76aSAlexandre Belloni ocelot_mact_select(ocelot, mac, vid); 83a556c76aSAlexandre Belloni 84a556c76aSAlexandre Belloni /* Issue a write command */ 85584b7cfcSAlban Bedel ocelot_write(ocelot, cmd, ANA_TABLES_MACACCESS); 86a556c76aSAlexandre Belloni 87a556c76aSAlexandre Belloni return ocelot_mact_wait_for_completion(ocelot); 88a556c76aSAlexandre Belloni } 899c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_mact_learn); 90a556c76aSAlexandre Belloni 919c90eea3SVladimir Oltean int ocelot_mact_forget(struct ocelot *ocelot, 929c90eea3SVladimir Oltean const unsigned char mac[ETH_ALEN], unsigned int vid) 93a556c76aSAlexandre Belloni { 94a556c76aSAlexandre Belloni ocelot_mact_select(ocelot, mac, vid); 95a556c76aSAlexandre Belloni 96a556c76aSAlexandre Belloni /* Issue a forget command */ 97a556c76aSAlexandre Belloni ocelot_write(ocelot, 98a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET), 99a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS); 100a556c76aSAlexandre Belloni 101a556c76aSAlexandre Belloni return ocelot_mact_wait_for_completion(ocelot); 102a556c76aSAlexandre Belloni } 1039c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_mact_forget); 104a556c76aSAlexandre Belloni 105a556c76aSAlexandre Belloni static void ocelot_mact_init(struct ocelot *ocelot) 106a556c76aSAlexandre Belloni { 107a556c76aSAlexandre Belloni /* Configure the learning mode entries attributes: 108a556c76aSAlexandre Belloni * - Do not copy the frame to the CPU extraction queues. 109a556c76aSAlexandre Belloni * - Use the vlan and mac_cpoy for dmac lookup. 110a556c76aSAlexandre Belloni */ 111a556c76aSAlexandre Belloni ocelot_rmw(ocelot, 0, 112a556c76aSAlexandre Belloni ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS 113a556c76aSAlexandre Belloni | ANA_AGENCTRL_LEARN_FWD_KILL 114a556c76aSAlexandre Belloni | ANA_AGENCTRL_LEARN_IGNORE_VLAN, 115a556c76aSAlexandre Belloni ANA_AGENCTRL); 116a556c76aSAlexandre Belloni 117a556c76aSAlexandre Belloni /* Clear the MAC table */ 118a556c76aSAlexandre Belloni ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS); 119a556c76aSAlexandre Belloni } 120a556c76aSAlexandre Belloni 121f270dbfaSVladimir Oltean static void ocelot_vcap_enable(struct ocelot *ocelot, int port) 122b5962294SHoratiu Vultur { 123b5962294SHoratiu Vultur ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA | 124b5962294SHoratiu Vultur ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa), 125f270dbfaSVladimir Oltean ANA_PORT_VCAP_S2_CFG, port); 12675944fdaSXiaoliang Yang 12775944fdaSXiaoliang Yang ocelot_write_gix(ocelot, ANA_PORT_VCAP_CFG_S1_ENA, 12875944fdaSXiaoliang Yang ANA_PORT_VCAP_CFG, port); 1292f17c050SXiaoliang Yang 1302f17c050SXiaoliang Yang ocelot_rmw_gix(ocelot, REW_PORT_CFG_ES0_EN, 1312f17c050SXiaoliang Yang REW_PORT_CFG_ES0_EN, 1322f17c050SXiaoliang Yang REW_PORT_CFG, port); 133b5962294SHoratiu Vultur } 134b5962294SHoratiu Vultur 135639c1b26SSteen Hegelund static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot) 136639c1b26SSteen Hegelund { 137639c1b26SSteen Hegelund return ocelot_read(ocelot, ANA_TABLES_VLANACCESS); 138639c1b26SSteen Hegelund } 139639c1b26SSteen Hegelund 140a556c76aSAlexandre Belloni static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot) 141a556c76aSAlexandre Belloni { 142639c1b26SSteen Hegelund u32 val; 143a556c76aSAlexandre Belloni 144639c1b26SSteen Hegelund return readx_poll_timeout(ocelot_vlant_read_vlanaccess, 145639c1b26SSteen Hegelund ocelot, 146639c1b26SSteen Hegelund val, 147639c1b26SSteen Hegelund (val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) == 148639c1b26SSteen Hegelund ANA_TABLES_VLANACCESS_CMD_IDLE, 149639c1b26SSteen Hegelund TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US); 150a556c76aSAlexandre Belloni } 151a556c76aSAlexandre Belloni 1527142529fSAntoine Tenart static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask) 1537142529fSAntoine Tenart { 1547142529fSAntoine Tenart /* Select the VID to configure */ 1557142529fSAntoine Tenart ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid), 1567142529fSAntoine Tenart ANA_TABLES_VLANTIDX); 1577142529fSAntoine Tenart /* Set the vlan port members mask and issue a write command */ 1587142529fSAntoine Tenart ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) | 1597142529fSAntoine Tenart ANA_TABLES_VLANACCESS_CMD_WRITE, 1607142529fSAntoine Tenart ANA_TABLES_VLANACCESS); 1617142529fSAntoine Tenart 1627142529fSAntoine Tenart return ocelot_vlant_wait_for_completion(ocelot); 1637142529fSAntoine Tenart } 1647142529fSAntoine Tenart 1652f0402feSVladimir Oltean static void ocelot_port_set_native_vlan(struct ocelot *ocelot, int port, 166c3e58a75SVladimir Oltean struct ocelot_vlan native_vlan) 16797bb69e1SVladimir Oltean { 16897bb69e1SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 16987b0f983SVladimir Oltean u32 val = 0; 17097bb69e1SVladimir Oltean 171c3e58a75SVladimir Oltean ocelot_port->native_vlan = native_vlan; 17297bb69e1SVladimir Oltean 173c3e58a75SVladimir Oltean ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_VID(native_vlan.vid), 1747142529fSAntoine Tenart REW_PORT_VLAN_CFG_PORT_VID_M, 17597bb69e1SVladimir Oltean REW_PORT_VLAN_CFG, port); 17697bb69e1SVladimir Oltean 17787b0f983SVladimir Oltean if (ocelot_port->vlan_aware) { 178e2b2e83eSVladimir Oltean if (native_vlan.valid) 17987b0f983SVladimir Oltean /* Tag all frames except when VID == DEFAULT_VLAN */ 18087b0f983SVladimir Oltean val = REW_TAG_CFG_TAG_CFG(1); 18187b0f983SVladimir Oltean else 18287b0f983SVladimir Oltean /* Tag all frames */ 18387b0f983SVladimir Oltean val = REW_TAG_CFG_TAG_CFG(3); 18487b0f983SVladimir Oltean } else { 18587b0f983SVladimir Oltean /* Port tagging disabled. */ 18687b0f983SVladimir Oltean val = REW_TAG_CFG_TAG_CFG(0); 18787b0f983SVladimir Oltean } 18887b0f983SVladimir Oltean ocelot_rmw_gix(ocelot, val, 18987b0f983SVladimir Oltean REW_TAG_CFG_TAG_CFG_M, 19087b0f983SVladimir Oltean REW_TAG_CFG, port); 19197bb69e1SVladimir Oltean } 19297bb69e1SVladimir Oltean 19375e5a554SVladimir Oltean /* Default vlan to clasify for untagged frames (may be zero) */ 194c3e58a75SVladimir Oltean static void ocelot_port_set_pvid(struct ocelot *ocelot, int port, 195c3e58a75SVladimir Oltean struct ocelot_vlan pvid_vlan) 19675e5a554SVladimir Oltean { 19775e5a554SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 198be0576feSVladimir Oltean u32 val = 0; 19975e5a554SVladimir Oltean 200c3e58a75SVladimir Oltean ocelot_port->pvid_vlan = pvid_vlan; 20175e5a554SVladimir Oltean 20275e5a554SVladimir Oltean if (!ocelot_port->vlan_aware) 203c3e58a75SVladimir Oltean pvid_vlan.vid = 0; 20475e5a554SVladimir Oltean 20575e5a554SVladimir Oltean ocelot_rmw_gix(ocelot, 206c3e58a75SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_VID(pvid_vlan.vid), 20775e5a554SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_VID_M, 20875e5a554SVladimir Oltean ANA_PORT_VLAN_CFG, port); 209be0576feSVladimir Oltean 210be0576feSVladimir Oltean /* If there's no pvid, we should drop not only untagged traffic (which 211be0576feSVladimir Oltean * happens automatically), but also 802.1p traffic which gets 212be0576feSVladimir Oltean * classified to VLAN 0, but that is always in our RX filter, so it 213be0576feSVladimir Oltean * would get accepted were it not for this setting. 214be0576feSVladimir Oltean */ 215be0576feSVladimir Oltean if (!pvid_vlan.valid && ocelot_port->vlan_aware) 216be0576feSVladimir Oltean val = ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA | 217be0576feSVladimir Oltean ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA; 218be0576feSVladimir Oltean 219be0576feSVladimir Oltean ocelot_rmw_gix(ocelot, val, 220be0576feSVladimir Oltean ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA | 221be0576feSVladimir Oltean ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA, 222be0576feSVladimir Oltean ANA_PORT_DROP_CFG, port); 22375e5a554SVladimir Oltean } 22475e5a554SVladimir Oltean 225bbf6a2d9SVladimir Oltean static int ocelot_vlan_member_set(struct ocelot *ocelot, u32 vlan_mask, u16 vid) 226bbf6a2d9SVladimir Oltean { 227bbf6a2d9SVladimir Oltean int err; 228bbf6a2d9SVladimir Oltean 229bbf6a2d9SVladimir Oltean err = ocelot_vlant_set_mask(ocelot, vid, vlan_mask); 230bbf6a2d9SVladimir Oltean if (err) 231bbf6a2d9SVladimir Oltean return err; 232bbf6a2d9SVladimir Oltean 233bbf6a2d9SVladimir Oltean ocelot->vlan_mask[vid] = vlan_mask; 234bbf6a2d9SVladimir Oltean 235bbf6a2d9SVladimir Oltean return 0; 236bbf6a2d9SVladimir Oltean } 237bbf6a2d9SVladimir Oltean 238bbf6a2d9SVladimir Oltean static int ocelot_vlan_member_add(struct ocelot *ocelot, int port, u16 vid) 239bbf6a2d9SVladimir Oltean { 240bbf6a2d9SVladimir Oltean return ocelot_vlan_member_set(ocelot, 241bbf6a2d9SVladimir Oltean ocelot->vlan_mask[vid] | BIT(port), 242bbf6a2d9SVladimir Oltean vid); 243bbf6a2d9SVladimir Oltean } 244bbf6a2d9SVladimir Oltean 245bbf6a2d9SVladimir Oltean static int ocelot_vlan_member_del(struct ocelot *ocelot, int port, u16 vid) 246bbf6a2d9SVladimir Oltean { 247bbf6a2d9SVladimir Oltean return ocelot_vlan_member_set(ocelot, 248bbf6a2d9SVladimir Oltean ocelot->vlan_mask[vid] & ~BIT(port), 249bbf6a2d9SVladimir Oltean vid); 250bbf6a2d9SVladimir Oltean } 251bbf6a2d9SVladimir Oltean 2522e554a7aSVladimir Oltean int ocelot_port_vlan_filtering(struct ocelot *ocelot, int port, 2533b95d1b2SVladimir Oltean bool vlan_aware, struct netlink_ext_ack *extack) 25487b0f983SVladimir Oltean { 25570edfae1SVladimir Oltean struct ocelot_vcap_block *block = &ocelot->block[VCAP_IS1]; 256bae33f2bSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 25770edfae1SVladimir Oltean struct ocelot_vcap_filter *filter; 258bae33f2bSVladimir Oltean u32 val; 25970edfae1SVladimir Oltean 26070edfae1SVladimir Oltean list_for_each_entry(filter, &block->rules, list) { 26170edfae1SVladimir Oltean if (filter->ingress_port_mask & BIT(port) && 26270edfae1SVladimir Oltean filter->action.vid_replace_ena) { 2633b95d1b2SVladimir Oltean NL_SET_ERR_MSG_MOD(extack, 2643b95d1b2SVladimir Oltean "Cannot change VLAN state with vlan modify rules active"); 26570edfae1SVladimir Oltean return -EBUSY; 26670edfae1SVladimir Oltean } 26770edfae1SVladimir Oltean } 26870edfae1SVladimir Oltean 26987b0f983SVladimir Oltean ocelot_port->vlan_aware = vlan_aware; 27087b0f983SVladimir Oltean 27187b0f983SVladimir Oltean if (vlan_aware) 27287b0f983SVladimir Oltean val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA | 27387b0f983SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1); 27487b0f983SVladimir Oltean else 27587b0f983SVladimir Oltean val = 0; 27687b0f983SVladimir Oltean ocelot_rmw_gix(ocelot, val, 27787b0f983SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA | 27887b0f983SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M, 27987b0f983SVladimir Oltean ANA_PORT_VLAN_CFG, port); 28087b0f983SVladimir Oltean 281c3e58a75SVladimir Oltean ocelot_port_set_pvid(ocelot, port, ocelot_port->pvid_vlan); 282c3e58a75SVladimir Oltean ocelot_port_set_native_vlan(ocelot, port, ocelot_port->native_vlan); 2832e554a7aSVladimir Oltean 2842e554a7aSVladimir Oltean return 0; 28587b0f983SVladimir Oltean } 28687b0f983SVladimir Oltean EXPORT_SYMBOL(ocelot_port_vlan_filtering); 28787b0f983SVladimir Oltean 2882f0402feSVladimir Oltean int ocelot_vlan_prepare(struct ocelot *ocelot, int port, u16 vid, bool pvid, 28901af940eSVladimir Oltean bool untagged, struct netlink_ext_ack *extack) 2902f0402feSVladimir Oltean { 2912f0402feSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 2922f0402feSVladimir Oltean 2932f0402feSVladimir Oltean /* Deny changing the native VLAN, but always permit deleting it */ 2942f0402feSVladimir Oltean if (untagged && ocelot_port->native_vlan.vid != vid && 2952f0402feSVladimir Oltean ocelot_port->native_vlan.valid) { 29601af940eSVladimir Oltean NL_SET_ERR_MSG_MOD(extack, 29701af940eSVladimir Oltean "Port already has a native VLAN"); 2982f0402feSVladimir Oltean return -EBUSY; 2992f0402feSVladimir Oltean } 3002f0402feSVladimir Oltean 3012f0402feSVladimir Oltean return 0; 3022f0402feSVladimir Oltean } 3032f0402feSVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_prepare); 3042f0402feSVladimir Oltean 3055e256365SVladimir Oltean int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid, 3067142529fSAntoine Tenart bool untagged) 3077142529fSAntoine Tenart { 308bbf6a2d9SVladimir Oltean int err; 3097142529fSAntoine Tenart 310bbf6a2d9SVladimir Oltean err = ocelot_vlan_member_add(ocelot, port, vid); 311bbf6a2d9SVladimir Oltean if (err) 312bbf6a2d9SVladimir Oltean return err; 3137142529fSAntoine Tenart 3147142529fSAntoine Tenart /* Default ingress vlan classification */ 315c3e58a75SVladimir Oltean if (pvid) { 316c3e58a75SVladimir Oltean struct ocelot_vlan pvid_vlan; 317c3e58a75SVladimir Oltean 318c3e58a75SVladimir Oltean pvid_vlan.vid = vid; 319e2b2e83eSVladimir Oltean pvid_vlan.valid = true; 320c3e58a75SVladimir Oltean ocelot_port_set_pvid(ocelot, port, pvid_vlan); 321c3e58a75SVladimir Oltean } 3227142529fSAntoine Tenart 3237142529fSAntoine Tenart /* Untagged egress vlan clasification */ 32497bb69e1SVladimir Oltean if (untagged) { 325c3e58a75SVladimir Oltean struct ocelot_vlan native_vlan; 326c3e58a75SVladimir Oltean 327c3e58a75SVladimir Oltean native_vlan.vid = vid; 328e2b2e83eSVladimir Oltean native_vlan.valid = true; 3292f0402feSVladimir Oltean ocelot_port_set_native_vlan(ocelot, port, native_vlan); 330b9cd75e6SVladimir Oltean } 3317142529fSAntoine Tenart 3327142529fSAntoine Tenart return 0; 3337142529fSAntoine Tenart } 3345e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_add); 3357142529fSAntoine Tenart 3365e256365SVladimir Oltean int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid) 3379855934cSVladimir Oltean { 3389855934cSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 339bbf6a2d9SVladimir Oltean int err; 3407142529fSAntoine Tenart 341bbf6a2d9SVladimir Oltean err = ocelot_vlan_member_del(ocelot, port, vid); 342bbf6a2d9SVladimir Oltean if (err) 343bbf6a2d9SVladimir Oltean return err; 3447142529fSAntoine Tenart 345be0576feSVladimir Oltean /* Ingress */ 346be0576feSVladimir Oltean if (ocelot_port->pvid_vlan.vid == vid) { 347be0576feSVladimir Oltean struct ocelot_vlan pvid_vlan = {0}; 348be0576feSVladimir Oltean 349be0576feSVladimir Oltean ocelot_port_set_pvid(ocelot, port, pvid_vlan); 350be0576feSVladimir Oltean } 351be0576feSVladimir Oltean 3527142529fSAntoine Tenart /* Egress */ 353c3e58a75SVladimir Oltean if (ocelot_port->native_vlan.vid == vid) { 354e2b2e83eSVladimir Oltean struct ocelot_vlan native_vlan = {0}; 355c3e58a75SVladimir Oltean 356c3e58a75SVladimir Oltean ocelot_port_set_native_vlan(ocelot, port, native_vlan); 357c3e58a75SVladimir Oltean } 3587142529fSAntoine Tenart 3597142529fSAntoine Tenart return 0; 3607142529fSAntoine Tenart } 3615e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_del); 3627142529fSAntoine Tenart 363a556c76aSAlexandre Belloni static void ocelot_vlan_init(struct ocelot *ocelot) 364a556c76aSAlexandre Belloni { 365bbf6a2d9SVladimir Oltean unsigned long all_ports = GENMASK(ocelot->num_phys_ports - 1, 0); 3667142529fSAntoine Tenart u16 port, vid; 3677142529fSAntoine Tenart 368a556c76aSAlexandre Belloni /* Clear VLAN table, by default all ports are members of all VLANs */ 369a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT, 370a556c76aSAlexandre Belloni ANA_TABLES_VLANACCESS); 371a556c76aSAlexandre Belloni ocelot_vlant_wait_for_completion(ocelot); 3727142529fSAntoine Tenart 3737142529fSAntoine Tenart /* Configure the port VLAN memberships */ 374bbf6a2d9SVladimir Oltean for (vid = 1; vid < VLAN_N_VID; vid++) 375bbf6a2d9SVladimir Oltean ocelot_vlan_member_set(ocelot, 0, vid); 3767142529fSAntoine Tenart 3777142529fSAntoine Tenart /* Because VLAN filtering is enabled, we need VID 0 to get untagged 3787142529fSAntoine Tenart * traffic. It is added automatically if 8021q module is loaded, but 3797142529fSAntoine Tenart * we can't rely on it since module may be not loaded. 3807142529fSAntoine Tenart */ 381bbf6a2d9SVladimir Oltean ocelot_vlan_member_set(ocelot, all_ports, 0); 3827142529fSAntoine Tenart 3837142529fSAntoine Tenart /* Set vlan ingress filter mask to all ports but the CPU port by 3847142529fSAntoine Tenart * default. 3857142529fSAntoine Tenart */ 386bbf6a2d9SVladimir Oltean ocelot_write(ocelot, all_ports, ANA_VLANMASK); 3877142529fSAntoine Tenart 3887142529fSAntoine Tenart for (port = 0; port < ocelot->num_phys_ports; port++) { 3897142529fSAntoine Tenart ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port); 3907142529fSAntoine Tenart ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port); 3917142529fSAntoine Tenart } 392a556c76aSAlexandre Belloni } 393a556c76aSAlexandre Belloni 394eb4733d7SVladimir Oltean static u32 ocelot_read_eq_avail(struct ocelot *ocelot, int port) 395eb4733d7SVladimir Oltean { 396eb4733d7SVladimir Oltean return ocelot_read_rix(ocelot, QSYS_SW_STATUS, port); 397eb4733d7SVladimir Oltean } 398eb4733d7SVladimir Oltean 399e6e12df6SVladimir Oltean static int ocelot_port_flush(struct ocelot *ocelot, int port) 400eb4733d7SVladimir Oltean { 4011650bdb1SVladimir Oltean unsigned int pause_ena; 402eb4733d7SVladimir Oltean int err, val; 403eb4733d7SVladimir Oltean 404eb4733d7SVladimir Oltean /* Disable dequeuing from the egress queues */ 405eb4733d7SVladimir Oltean ocelot_rmw_rix(ocelot, QSYS_PORT_MODE_DEQUEUE_DIS, 406eb4733d7SVladimir Oltean QSYS_PORT_MODE_DEQUEUE_DIS, 407eb4733d7SVladimir Oltean QSYS_PORT_MODE, port); 408eb4733d7SVladimir Oltean 409eb4733d7SVladimir Oltean /* Disable flow control */ 4101650bdb1SVladimir Oltean ocelot_fields_read(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, &pause_ena); 411eb4733d7SVladimir Oltean ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 0); 412eb4733d7SVladimir Oltean 413eb4733d7SVladimir Oltean /* Disable priority flow control */ 414eb4733d7SVladimir Oltean ocelot_fields_write(ocelot, port, 415eb4733d7SVladimir Oltean QSYS_SWITCH_PORT_MODE_TX_PFC_ENA, 0); 416eb4733d7SVladimir Oltean 417eb4733d7SVladimir Oltean /* Wait at least the time it takes to receive a frame of maximum length 418eb4733d7SVladimir Oltean * at the port. 419eb4733d7SVladimir Oltean * Worst-case delays for 10 kilobyte jumbo frames are: 420eb4733d7SVladimir Oltean * 8 ms on a 10M port 421eb4733d7SVladimir Oltean * 800 μs on a 100M port 422eb4733d7SVladimir Oltean * 80 μs on a 1G port 423eb4733d7SVladimir Oltean * 32 μs on a 2.5G port 424eb4733d7SVladimir Oltean */ 425eb4733d7SVladimir Oltean usleep_range(8000, 10000); 426eb4733d7SVladimir Oltean 427eb4733d7SVladimir Oltean /* Disable half duplex backpressure. */ 428eb4733d7SVladimir Oltean ocelot_rmw_rix(ocelot, 0, SYS_FRONT_PORT_MODE_HDX_MODE, 429eb4733d7SVladimir Oltean SYS_FRONT_PORT_MODE, port); 430eb4733d7SVladimir Oltean 431eb4733d7SVladimir Oltean /* Flush the queues associated with the port. */ 432eb4733d7SVladimir Oltean ocelot_rmw_gix(ocelot, REW_PORT_CFG_FLUSH_ENA, REW_PORT_CFG_FLUSH_ENA, 433eb4733d7SVladimir Oltean REW_PORT_CFG, port); 434eb4733d7SVladimir Oltean 435eb4733d7SVladimir Oltean /* Enable dequeuing from the egress queues. */ 436eb4733d7SVladimir Oltean ocelot_rmw_rix(ocelot, 0, QSYS_PORT_MODE_DEQUEUE_DIS, QSYS_PORT_MODE, 437eb4733d7SVladimir Oltean port); 438eb4733d7SVladimir Oltean 439eb4733d7SVladimir Oltean /* Wait until flushing is complete. */ 440eb4733d7SVladimir Oltean err = read_poll_timeout(ocelot_read_eq_avail, val, !val, 441eb4733d7SVladimir Oltean 100, 2000000, false, ocelot, port); 442eb4733d7SVladimir Oltean 443eb4733d7SVladimir Oltean /* Clear flushing again. */ 444eb4733d7SVladimir Oltean ocelot_rmw_gix(ocelot, 0, REW_PORT_CFG_FLUSH_ENA, REW_PORT_CFG, port); 445eb4733d7SVladimir Oltean 4461650bdb1SVladimir Oltean /* Re-enable flow control */ 4471650bdb1SVladimir Oltean ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, pause_ena); 4481650bdb1SVladimir Oltean 449eb4733d7SVladimir Oltean return err; 450eb4733d7SVladimir Oltean } 451eb4733d7SVladimir Oltean 452e6e12df6SVladimir Oltean void ocelot_phylink_mac_link_down(struct ocelot *ocelot, int port, 453e6e12df6SVladimir Oltean unsigned int link_an_mode, 454e6e12df6SVladimir Oltean phy_interface_t interface, 455e6e12df6SVladimir Oltean unsigned long quirks) 456a556c76aSAlexandre Belloni { 45726f4dbabSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 458e6e12df6SVladimir Oltean int err; 459a556c76aSAlexandre Belloni 460e6e12df6SVladimir Oltean ocelot_port_rmwl(ocelot_port, 0, DEV_MAC_ENA_CFG_RX_ENA, 461e6e12df6SVladimir Oltean DEV_MAC_ENA_CFG); 462e6e12df6SVladimir Oltean 463e6e12df6SVladimir Oltean ocelot_fields_write(ocelot, port, QSYS_SWITCH_PORT_MODE_PORT_ENA, 0); 464e6e12df6SVladimir Oltean 465e6e12df6SVladimir Oltean err = ocelot_port_flush(ocelot, port); 466e6e12df6SVladimir Oltean if (err) 467e6e12df6SVladimir Oltean dev_err(ocelot->dev, "failed to flush port %d: %d\n", 468e6e12df6SVladimir Oltean port, err); 469e6e12df6SVladimir Oltean 470e6e12df6SVladimir Oltean /* Put the port in reset. */ 471e6e12df6SVladimir Oltean if (interface != PHY_INTERFACE_MODE_QSGMII || 472e6e12df6SVladimir Oltean !(quirks & OCELOT_QUIRK_QSGMII_PORTS_MUST_BE_UP)) 473e6e12df6SVladimir Oltean ocelot_port_rmwl(ocelot_port, 474e6e12df6SVladimir Oltean DEV_CLOCK_CFG_MAC_TX_RST | 47574a3bc42SWan Jiabing DEV_CLOCK_CFG_MAC_RX_RST, 476e6e12df6SVladimir Oltean DEV_CLOCK_CFG_MAC_TX_RST | 47774a3bc42SWan Jiabing DEV_CLOCK_CFG_MAC_RX_RST, 478e6e12df6SVladimir Oltean DEV_CLOCK_CFG); 479e6e12df6SVladimir Oltean } 480e6e12df6SVladimir Oltean EXPORT_SYMBOL_GPL(ocelot_phylink_mac_link_down); 481e6e12df6SVladimir Oltean 482e6e12df6SVladimir Oltean void ocelot_phylink_mac_link_up(struct ocelot *ocelot, int port, 483e6e12df6SVladimir Oltean struct phy_device *phydev, 484e6e12df6SVladimir Oltean unsigned int link_an_mode, 485e6e12df6SVladimir Oltean phy_interface_t interface, 486e6e12df6SVladimir Oltean int speed, int duplex, 487e6e12df6SVladimir Oltean bool tx_pause, bool rx_pause, 488e6e12df6SVladimir Oltean unsigned long quirks) 489e6e12df6SVladimir Oltean { 490e6e12df6SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 491e6e12df6SVladimir Oltean int mac_speed, mode = 0; 492e6e12df6SVladimir Oltean u32 mac_fc_cfg; 493e6e12df6SVladimir Oltean 494e6e12df6SVladimir Oltean /* The MAC might be integrated in systems where the MAC speed is fixed 495e6e12df6SVladimir Oltean * and it's the PCS who is performing the rate adaptation, so we have 496e6e12df6SVladimir Oltean * to write "1000Mbps" into the LINK_SPEED field of DEV_CLOCK_CFG 497e6e12df6SVladimir Oltean * (which is also its default value). 498e6e12df6SVladimir Oltean */ 499e6e12df6SVladimir Oltean if ((quirks & OCELOT_QUIRK_PCS_PERFORMS_RATE_ADAPTATION) || 500e6e12df6SVladimir Oltean speed == SPEED_1000) { 501e6e12df6SVladimir Oltean mac_speed = OCELOT_SPEED_1000; 502e6e12df6SVladimir Oltean mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA; 503e6e12df6SVladimir Oltean } else if (speed == SPEED_2500) { 504e6e12df6SVladimir Oltean mac_speed = OCELOT_SPEED_2500; 505e6e12df6SVladimir Oltean mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA; 506e6e12df6SVladimir Oltean } else if (speed == SPEED_100) { 507e6e12df6SVladimir Oltean mac_speed = OCELOT_SPEED_100; 508e6e12df6SVladimir Oltean } else { 509e6e12df6SVladimir Oltean mac_speed = OCELOT_SPEED_10; 510e6e12df6SVladimir Oltean } 511e6e12df6SVladimir Oltean 512e6e12df6SVladimir Oltean if (duplex == DUPLEX_FULL) 513e6e12df6SVladimir Oltean mode |= DEV_MAC_MODE_CFG_FDX_ENA; 514e6e12df6SVladimir Oltean 515e6e12df6SVladimir Oltean ocelot_port_writel(ocelot_port, mode, DEV_MAC_MODE_CFG); 516e6e12df6SVladimir Oltean 517e6e12df6SVladimir Oltean /* Take port out of reset by clearing the MAC_TX_RST, MAC_RX_RST and 518e6e12df6SVladimir Oltean * PORT_RST bits in DEV_CLOCK_CFG. 519e6e12df6SVladimir Oltean */ 520e6e12df6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(mac_speed), 521e6e12df6SVladimir Oltean DEV_CLOCK_CFG); 522e6e12df6SVladimir Oltean 523e6e12df6SVladimir Oltean switch (speed) { 524a556c76aSAlexandre Belloni case SPEED_10: 525e6e12df6SVladimir Oltean mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_10); 526a556c76aSAlexandre Belloni break; 527a556c76aSAlexandre Belloni case SPEED_100: 528e6e12df6SVladimir Oltean mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_100); 529a556c76aSAlexandre Belloni break; 530a556c76aSAlexandre Belloni case SPEED_1000: 531a556c76aSAlexandre Belloni case SPEED_2500: 532e6e12df6SVladimir Oltean mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_1000); 533a556c76aSAlexandre Belloni break; 534a556c76aSAlexandre Belloni default: 535e6e12df6SVladimir Oltean dev_err(ocelot->dev, "Unsupported speed on port %d: %d\n", 536e6e12df6SVladimir Oltean port, speed); 537a556c76aSAlexandre Belloni return; 538a556c76aSAlexandre Belloni } 539a556c76aSAlexandre Belloni 540e6e12df6SVladimir Oltean /* Handle RX pause in all cases, with 2500base-X this is used for rate 541e6e12df6SVladimir Oltean * adaptation. 542e6e12df6SVladimir Oltean */ 543e6e12df6SVladimir Oltean mac_fc_cfg |= SYS_MAC_FC_CFG_RX_FC_ENA; 544a556c76aSAlexandre Belloni 545e6e12df6SVladimir Oltean if (tx_pause) 546e6e12df6SVladimir Oltean mac_fc_cfg |= SYS_MAC_FC_CFG_TX_FC_ENA | 547e6e12df6SVladimir Oltean SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) | 548e6e12df6SVladimir Oltean SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) | 549e6e12df6SVladimir Oltean SYS_MAC_FC_CFG_ZERO_PAUSE_ENA; 550a556c76aSAlexandre Belloni 551e6e12df6SVladimir Oltean /* Flow control. Link speed is only used here to evaluate the time 552e6e12df6SVladimir Oltean * specification in incoming pause frames. 553e6e12df6SVladimir Oltean */ 554e6e12df6SVladimir Oltean ocelot_write_rix(ocelot, mac_fc_cfg, SYS_MAC_FC_CFG, port); 555a556c76aSAlexandre Belloni 556e6e12df6SVladimir Oltean ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port); 5571ba8f656SVladimir Oltean 558e6e12df6SVladimir Oltean ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, tx_pause); 5591ba8f656SVladimir Oltean 560e6e12df6SVladimir Oltean /* Undo the effects of ocelot_phylink_mac_link_down: 561e6e12df6SVladimir Oltean * enable MAC module 562e6e12df6SVladimir Oltean */ 563004d44f6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA | 564a556c76aSAlexandre Belloni DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG); 565a556c76aSAlexandre Belloni 566a556c76aSAlexandre Belloni /* Core: Enable port for frame transfer */ 567886e1387SVladimir Oltean ocelot_fields_write(ocelot, port, 568886e1387SVladimir Oltean QSYS_SWITCH_PORT_MODE_PORT_ENA, 1); 569a556c76aSAlexandre Belloni } 570e6e12df6SVladimir Oltean EXPORT_SYMBOL_GPL(ocelot_phylink_mac_link_up); 571889b8950SVladimir Oltean 57252849bcfSVladimir Oltean static int ocelot_port_add_txtstamp_skb(struct ocelot *ocelot, int port, 573e2f9a8feSVladimir Oltean struct sk_buff *clone) 574400928bfSYangbo Lu { 575e2f9a8feSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 57652849bcfSVladimir Oltean unsigned long flags; 577400928bfSYangbo Lu 57852849bcfSVladimir Oltean spin_lock_irqsave(&ocelot->ts_id_lock, flags); 57952849bcfSVladimir Oltean 58052849bcfSVladimir Oltean if (ocelot_port->ptp_skbs_in_flight == OCELOT_MAX_PTP_ID || 58152849bcfSVladimir Oltean ocelot->ptp_skbs_in_flight == OCELOT_PTP_FIFO_SIZE) { 58252849bcfSVladimir Oltean spin_unlock_irqrestore(&ocelot->ts_id_lock, flags); 58352849bcfSVladimir Oltean return -EBUSY; 58452849bcfSVladimir Oltean } 5856565243cSVladimir Oltean 586e2f9a8feSVladimir Oltean skb_shinfo(clone)->tx_flags |= SKBTX_IN_PROGRESS; 587c4b364ceSYangbo Lu /* Store timestamp ID in OCELOT_SKB_CB(clone)->ts_id */ 588c4b364ceSYangbo Lu OCELOT_SKB_CB(clone)->ts_id = ocelot_port->ts_id; 58952849bcfSVladimir Oltean 590c57fe003SVladimir Oltean ocelot_port->ts_id++; 591c57fe003SVladimir Oltean if (ocelot_port->ts_id == OCELOT_MAX_PTP_ID) 592c57fe003SVladimir Oltean ocelot_port->ts_id = 0; 59352849bcfSVladimir Oltean 59452849bcfSVladimir Oltean ocelot_port->ptp_skbs_in_flight++; 59552849bcfSVladimir Oltean ocelot->ptp_skbs_in_flight++; 59652849bcfSVladimir Oltean 597e2f9a8feSVladimir Oltean skb_queue_tail(&ocelot_port->tx_skbs, clone); 5986565243cSVladimir Oltean 59952849bcfSVladimir Oltean spin_unlock_irqrestore(&ocelot->ts_id_lock, flags); 60052849bcfSVladimir Oltean 60152849bcfSVladimir Oltean return 0; 602400928bfSYangbo Lu } 603682eaad9SYangbo Lu 60439e5308bSYangbo Lu u32 ocelot_ptp_rew_op(struct sk_buff *skb) 60539e5308bSYangbo Lu { 60639e5308bSYangbo Lu struct sk_buff *clone = OCELOT_SKB_CB(skb)->clone; 60739e5308bSYangbo Lu u8 ptp_cmd = OCELOT_SKB_CB(skb)->ptp_cmd; 60839e5308bSYangbo Lu u32 rew_op = 0; 60939e5308bSYangbo Lu 61039e5308bSYangbo Lu if (ptp_cmd == IFH_REW_OP_TWO_STEP_PTP && clone) { 61139e5308bSYangbo Lu rew_op = ptp_cmd; 61239e5308bSYangbo Lu rew_op |= OCELOT_SKB_CB(clone)->ts_id << 3; 61339e5308bSYangbo Lu } else if (ptp_cmd == IFH_REW_OP_ORIGIN_PTP) { 61439e5308bSYangbo Lu rew_op = ptp_cmd; 61539e5308bSYangbo Lu } 61639e5308bSYangbo Lu 61739e5308bSYangbo Lu return rew_op; 61839e5308bSYangbo Lu } 61939e5308bSYangbo Lu EXPORT_SYMBOL(ocelot_ptp_rew_op); 62039e5308bSYangbo Lu 621*fba01283SVladimir Oltean static bool ocelot_ptp_is_onestep_sync(struct sk_buff *skb, 622*fba01283SVladimir Oltean unsigned int ptp_class) 62339e5308bSYangbo Lu { 62439e5308bSYangbo Lu struct ptp_header *hdr; 62539e5308bSYangbo Lu u8 msgtype, twostep; 62639e5308bSYangbo Lu 62739e5308bSYangbo Lu hdr = ptp_parse_header(skb, ptp_class); 62839e5308bSYangbo Lu if (!hdr) 62939e5308bSYangbo Lu return false; 63039e5308bSYangbo Lu 63139e5308bSYangbo Lu msgtype = ptp_get_msgtype(hdr, ptp_class); 63239e5308bSYangbo Lu twostep = hdr->flag_field[0] & 0x2; 63339e5308bSYangbo Lu 63439e5308bSYangbo Lu if (msgtype == PTP_MSGTYPE_SYNC && twostep == 0) 63539e5308bSYangbo Lu return true; 63639e5308bSYangbo Lu 63739e5308bSYangbo Lu return false; 63839e5308bSYangbo Lu } 63939e5308bSYangbo Lu 640682eaad9SYangbo Lu int ocelot_port_txtstamp_request(struct ocelot *ocelot, int port, 641682eaad9SYangbo Lu struct sk_buff *skb, 642682eaad9SYangbo Lu struct sk_buff **clone) 643682eaad9SYangbo Lu { 644682eaad9SYangbo Lu struct ocelot_port *ocelot_port = ocelot->ports[port]; 645682eaad9SYangbo Lu u8 ptp_cmd = ocelot_port->ptp_cmd; 646*fba01283SVladimir Oltean unsigned int ptp_class; 64752849bcfSVladimir Oltean int err; 648682eaad9SYangbo Lu 649*fba01283SVladimir Oltean /* Don't do anything if PTP timestamping not enabled */ 650*fba01283SVladimir Oltean if (!ptp_cmd) 651*fba01283SVladimir Oltean return 0; 652*fba01283SVladimir Oltean 653*fba01283SVladimir Oltean ptp_class = ptp_classify_raw(skb); 654*fba01283SVladimir Oltean if (ptp_class == PTP_CLASS_NONE) 655*fba01283SVladimir Oltean return -EINVAL; 656*fba01283SVladimir Oltean 65739e5308bSYangbo Lu /* Store ptp_cmd in OCELOT_SKB_CB(skb)->ptp_cmd */ 65839e5308bSYangbo Lu if (ptp_cmd == IFH_REW_OP_ORIGIN_PTP) { 659*fba01283SVladimir Oltean if (ocelot_ptp_is_onestep_sync(skb, ptp_class)) { 66039e5308bSYangbo Lu OCELOT_SKB_CB(skb)->ptp_cmd = ptp_cmd; 66139e5308bSYangbo Lu return 0; 66239e5308bSYangbo Lu } 66339e5308bSYangbo Lu 66439e5308bSYangbo Lu /* Fall back to two-step timestamping */ 66539e5308bSYangbo Lu ptp_cmd = IFH_REW_OP_TWO_STEP_PTP; 66639e5308bSYangbo Lu } 66739e5308bSYangbo Lu 668682eaad9SYangbo Lu if (ptp_cmd == IFH_REW_OP_TWO_STEP_PTP) { 669682eaad9SYangbo Lu *clone = skb_clone_sk(skb); 670682eaad9SYangbo Lu if (!(*clone)) 671682eaad9SYangbo Lu return -ENOMEM; 672682eaad9SYangbo Lu 67352849bcfSVladimir Oltean err = ocelot_port_add_txtstamp_skb(ocelot, port, *clone); 67452849bcfSVladimir Oltean if (err) 67552849bcfSVladimir Oltean return err; 67652849bcfSVladimir Oltean 67739e5308bSYangbo Lu OCELOT_SKB_CB(skb)->ptp_cmd = ptp_cmd; 678682eaad9SYangbo Lu } 679682eaad9SYangbo Lu 680682eaad9SYangbo Lu return 0; 681682eaad9SYangbo Lu } 682682eaad9SYangbo Lu EXPORT_SYMBOL(ocelot_port_txtstamp_request); 683400928bfSYangbo Lu 684e23a7b3eSYangbo Lu static void ocelot_get_hwtimestamp(struct ocelot *ocelot, 685e23a7b3eSYangbo Lu struct timespec64 *ts) 6864e3b0468SAntoine Tenart { 6874e3b0468SAntoine Tenart unsigned long flags; 6884e3b0468SAntoine Tenart u32 val; 6894e3b0468SAntoine Tenart 6904e3b0468SAntoine Tenart spin_lock_irqsave(&ocelot->ptp_clock_lock, flags); 6914e3b0468SAntoine Tenart 6924e3b0468SAntoine Tenart /* Read current PTP time to get seconds */ 6934e3b0468SAntoine Tenart val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN); 6944e3b0468SAntoine Tenart 6954e3b0468SAntoine Tenart val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM); 6964e3b0468SAntoine Tenart val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE); 6974e3b0468SAntoine Tenart ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN); 6984e3b0468SAntoine Tenart ts->tv_sec = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN); 6994e3b0468SAntoine Tenart 7004e3b0468SAntoine Tenart /* Read packet HW timestamp from FIFO */ 7014e3b0468SAntoine Tenart val = ocelot_read(ocelot, SYS_PTP_TXSTAMP); 7024e3b0468SAntoine Tenart ts->tv_nsec = SYS_PTP_TXSTAMP_PTP_TXSTAMP(val); 7034e3b0468SAntoine Tenart 7044e3b0468SAntoine Tenart /* Sec has incremented since the ts was registered */ 7054e3b0468SAntoine Tenart if ((ts->tv_sec & 0x1) != !!(val & SYS_PTP_TXSTAMP_PTP_TXSTAMP_SEC)) 7064e3b0468SAntoine Tenart ts->tv_sec--; 7074e3b0468SAntoine Tenart 7084e3b0468SAntoine Tenart spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags); 7094e3b0468SAntoine Tenart } 710e23a7b3eSYangbo Lu 711e23a7b3eSYangbo Lu void ocelot_get_txtstamp(struct ocelot *ocelot) 712e23a7b3eSYangbo Lu { 713e23a7b3eSYangbo Lu int budget = OCELOT_PTP_QUEUE_SZ; 714e23a7b3eSYangbo Lu 715e23a7b3eSYangbo Lu while (budget--) { 716b049da13SYangbo Lu struct sk_buff *skb, *skb_tmp, *skb_match = NULL; 717e23a7b3eSYangbo Lu struct skb_shared_hwtstamps shhwtstamps; 718e23a7b3eSYangbo Lu struct ocelot_port *port; 719e23a7b3eSYangbo Lu struct timespec64 ts; 720b049da13SYangbo Lu unsigned long flags; 721e23a7b3eSYangbo Lu u32 val, id, txport; 722e23a7b3eSYangbo Lu 723e23a7b3eSYangbo Lu val = ocelot_read(ocelot, SYS_PTP_STATUS); 724e23a7b3eSYangbo Lu 725e23a7b3eSYangbo Lu /* Check if a timestamp can be retrieved */ 726e23a7b3eSYangbo Lu if (!(val & SYS_PTP_STATUS_PTP_MESS_VLD)) 727e23a7b3eSYangbo Lu break; 728e23a7b3eSYangbo Lu 729e23a7b3eSYangbo Lu WARN_ON(val & SYS_PTP_STATUS_PTP_OVFL); 730e23a7b3eSYangbo Lu 731e23a7b3eSYangbo Lu /* Retrieve the ts ID and Tx port */ 732e23a7b3eSYangbo Lu id = SYS_PTP_STATUS_PTP_MESS_ID_X(val); 733e23a7b3eSYangbo Lu txport = SYS_PTP_STATUS_PTP_MESS_TXPORT_X(val); 734e23a7b3eSYangbo Lu 735e23a7b3eSYangbo Lu port = ocelot->ports[txport]; 736e23a7b3eSYangbo Lu 73752849bcfSVladimir Oltean spin_lock(&ocelot->ts_id_lock); 73852849bcfSVladimir Oltean port->ptp_skbs_in_flight--; 73952849bcfSVladimir Oltean ocelot->ptp_skbs_in_flight--; 74052849bcfSVladimir Oltean spin_unlock(&ocelot->ts_id_lock); 74152849bcfSVladimir Oltean 74252849bcfSVladimir Oltean /* Retrieve its associated skb */ 743b049da13SYangbo Lu spin_lock_irqsave(&port->tx_skbs.lock, flags); 744b049da13SYangbo Lu 745b049da13SYangbo Lu skb_queue_walk_safe(&port->tx_skbs, skb, skb_tmp) { 746c4b364ceSYangbo Lu if (OCELOT_SKB_CB(skb)->ts_id != id) 747e23a7b3eSYangbo Lu continue; 748b049da13SYangbo Lu __skb_unlink(skb, &port->tx_skbs); 749b049da13SYangbo Lu skb_match = skb; 750fc62c094SYangbo Lu break; 751e23a7b3eSYangbo Lu } 752e23a7b3eSYangbo Lu 753b049da13SYangbo Lu spin_unlock_irqrestore(&port->tx_skbs.lock, flags); 754b049da13SYangbo Lu 7559fde506eSVladimir Oltean if (WARN_ON(!skb_match)) 7569fde506eSVladimir Oltean continue; 7579fde506eSVladimir Oltean 7585fd82200Slaurent brando /* Get the h/w timestamp */ 7595fd82200Slaurent brando ocelot_get_hwtimestamp(ocelot, &ts); 760e23a7b3eSYangbo Lu 761e23a7b3eSYangbo Lu /* Set the timestamp into the skb */ 762e23a7b3eSYangbo Lu memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 763e23a7b3eSYangbo Lu shhwtstamps.hwtstamp = ktime_set(ts.tv_sec, ts.tv_nsec); 764e2f9a8feSVladimir Oltean skb_complete_tx_timestamp(skb_match, &shhwtstamps); 7655fd82200Slaurent brando 7665fd82200Slaurent brando /* Next ts */ 7675fd82200Slaurent brando ocelot_write(ocelot, SYS_PTP_NXT_PTP_NXT, SYS_PTP_NXT); 768e23a7b3eSYangbo Lu } 769e23a7b3eSYangbo Lu } 770e23a7b3eSYangbo Lu EXPORT_SYMBOL(ocelot_get_txtstamp); 7714e3b0468SAntoine Tenart 772924ee317SVladimir Oltean static int ocelot_rx_frame_word(struct ocelot *ocelot, u8 grp, bool ifh, 773924ee317SVladimir Oltean u32 *rval) 774924ee317SVladimir Oltean { 775924ee317SVladimir Oltean u32 bytes_valid, val; 776924ee317SVladimir Oltean 777924ee317SVladimir Oltean val = ocelot_read_rix(ocelot, QS_XTR_RD, grp); 778924ee317SVladimir Oltean if (val == XTR_NOT_READY) { 779924ee317SVladimir Oltean if (ifh) 780924ee317SVladimir Oltean return -EIO; 781924ee317SVladimir Oltean 782924ee317SVladimir Oltean do { 783924ee317SVladimir Oltean val = ocelot_read_rix(ocelot, QS_XTR_RD, grp); 784924ee317SVladimir Oltean } while (val == XTR_NOT_READY); 785924ee317SVladimir Oltean } 786924ee317SVladimir Oltean 787924ee317SVladimir Oltean switch (val) { 788924ee317SVladimir Oltean case XTR_ABORT: 789924ee317SVladimir Oltean return -EIO; 790924ee317SVladimir Oltean case XTR_EOF_0: 791924ee317SVladimir Oltean case XTR_EOF_1: 792924ee317SVladimir Oltean case XTR_EOF_2: 793924ee317SVladimir Oltean case XTR_EOF_3: 794924ee317SVladimir Oltean case XTR_PRUNED: 795924ee317SVladimir Oltean bytes_valid = XTR_VALID_BYTES(val); 796924ee317SVladimir Oltean val = ocelot_read_rix(ocelot, QS_XTR_RD, grp); 797924ee317SVladimir Oltean if (val == XTR_ESCAPE) 798924ee317SVladimir Oltean *rval = ocelot_read_rix(ocelot, QS_XTR_RD, grp); 799924ee317SVladimir Oltean else 800924ee317SVladimir Oltean *rval = val; 801924ee317SVladimir Oltean 802924ee317SVladimir Oltean return bytes_valid; 803924ee317SVladimir Oltean case XTR_ESCAPE: 804924ee317SVladimir Oltean *rval = ocelot_read_rix(ocelot, QS_XTR_RD, grp); 805924ee317SVladimir Oltean 806924ee317SVladimir Oltean return 4; 807924ee317SVladimir Oltean default: 808924ee317SVladimir Oltean *rval = val; 809924ee317SVladimir Oltean 810924ee317SVladimir Oltean return 4; 811924ee317SVladimir Oltean } 812924ee317SVladimir Oltean } 813924ee317SVladimir Oltean 814924ee317SVladimir Oltean static int ocelot_xtr_poll_xfh(struct ocelot *ocelot, int grp, u32 *xfh) 815924ee317SVladimir Oltean { 816924ee317SVladimir Oltean int i, err = 0; 817924ee317SVladimir Oltean 818924ee317SVladimir Oltean for (i = 0; i < OCELOT_TAG_LEN / 4; i++) { 819924ee317SVladimir Oltean err = ocelot_rx_frame_word(ocelot, grp, true, &xfh[i]); 820924ee317SVladimir Oltean if (err != 4) 821924ee317SVladimir Oltean return (err < 0) ? err : -EIO; 822924ee317SVladimir Oltean } 823924ee317SVladimir Oltean 824924ee317SVladimir Oltean return 0; 825924ee317SVladimir Oltean } 826924ee317SVladimir Oltean 827924ee317SVladimir Oltean int ocelot_xtr_poll_frame(struct ocelot *ocelot, int grp, struct sk_buff **nskb) 828924ee317SVladimir Oltean { 829924ee317SVladimir Oltean struct skb_shared_hwtstamps *shhwtstamps; 8302ed2c5f0SHoratiu Vultur u64 tod_in_ns, full_ts_in_ns; 831924ee317SVladimir Oltean u64 timestamp, src_port, len; 832924ee317SVladimir Oltean u32 xfh[OCELOT_TAG_LEN / 4]; 833924ee317SVladimir Oltean struct net_device *dev; 834924ee317SVladimir Oltean struct timespec64 ts; 835924ee317SVladimir Oltean struct sk_buff *skb; 836924ee317SVladimir Oltean int sz, buf_len; 837924ee317SVladimir Oltean u32 val, *buf; 838924ee317SVladimir Oltean int err; 839924ee317SVladimir Oltean 840924ee317SVladimir Oltean err = ocelot_xtr_poll_xfh(ocelot, grp, xfh); 841924ee317SVladimir Oltean if (err) 842924ee317SVladimir Oltean return err; 843924ee317SVladimir Oltean 844924ee317SVladimir Oltean ocelot_xfh_get_src_port(xfh, &src_port); 845924ee317SVladimir Oltean ocelot_xfh_get_len(xfh, &len); 846924ee317SVladimir Oltean ocelot_xfh_get_rew_val(xfh, ×tamp); 847924ee317SVladimir Oltean 848924ee317SVladimir Oltean if (WARN_ON(src_port >= ocelot->num_phys_ports)) 849924ee317SVladimir Oltean return -EINVAL; 850924ee317SVladimir Oltean 851924ee317SVladimir Oltean dev = ocelot->ops->port_to_netdev(ocelot, src_port); 852924ee317SVladimir Oltean if (!dev) 853924ee317SVladimir Oltean return -EINVAL; 854924ee317SVladimir Oltean 855924ee317SVladimir Oltean skb = netdev_alloc_skb(dev, len); 856924ee317SVladimir Oltean if (unlikely(!skb)) { 857924ee317SVladimir Oltean netdev_err(dev, "Unable to allocate sk_buff\n"); 858924ee317SVladimir Oltean return -ENOMEM; 859924ee317SVladimir Oltean } 860924ee317SVladimir Oltean 861924ee317SVladimir Oltean buf_len = len - ETH_FCS_LEN; 862924ee317SVladimir Oltean buf = (u32 *)skb_put(skb, buf_len); 863924ee317SVladimir Oltean 864924ee317SVladimir Oltean len = 0; 865924ee317SVladimir Oltean do { 866924ee317SVladimir Oltean sz = ocelot_rx_frame_word(ocelot, grp, false, &val); 867924ee317SVladimir Oltean if (sz < 0) { 868924ee317SVladimir Oltean err = sz; 869924ee317SVladimir Oltean goto out_free_skb; 870924ee317SVladimir Oltean } 871924ee317SVladimir Oltean *buf++ = val; 872924ee317SVladimir Oltean len += sz; 873924ee317SVladimir Oltean } while (len < buf_len); 874924ee317SVladimir Oltean 875924ee317SVladimir Oltean /* Read the FCS */ 876924ee317SVladimir Oltean sz = ocelot_rx_frame_word(ocelot, grp, false, &val); 877924ee317SVladimir Oltean if (sz < 0) { 878924ee317SVladimir Oltean err = sz; 879924ee317SVladimir Oltean goto out_free_skb; 880924ee317SVladimir Oltean } 881924ee317SVladimir Oltean 882924ee317SVladimir Oltean /* Update the statistics if part of the FCS was read before */ 883924ee317SVladimir Oltean len -= ETH_FCS_LEN - sz; 884924ee317SVladimir Oltean 885924ee317SVladimir Oltean if (unlikely(dev->features & NETIF_F_RXFCS)) { 886924ee317SVladimir Oltean buf = (u32 *)skb_put(skb, ETH_FCS_LEN); 887924ee317SVladimir Oltean *buf = val; 888924ee317SVladimir Oltean } 889924ee317SVladimir Oltean 890924ee317SVladimir Oltean if (ocelot->ptp) { 891924ee317SVladimir Oltean ocelot_ptp_gettime64(&ocelot->ptp_info, &ts); 892924ee317SVladimir Oltean 893924ee317SVladimir Oltean tod_in_ns = ktime_set(ts.tv_sec, ts.tv_nsec); 894924ee317SVladimir Oltean if ((tod_in_ns & 0xffffffff) < timestamp) 895924ee317SVladimir Oltean full_ts_in_ns = (((tod_in_ns >> 32) - 1) << 32) | 896924ee317SVladimir Oltean timestamp; 897924ee317SVladimir Oltean else 898924ee317SVladimir Oltean full_ts_in_ns = (tod_in_ns & GENMASK_ULL(63, 32)) | 899924ee317SVladimir Oltean timestamp; 900924ee317SVladimir Oltean 901924ee317SVladimir Oltean shhwtstamps = skb_hwtstamps(skb); 902924ee317SVladimir Oltean memset(shhwtstamps, 0, sizeof(struct skb_shared_hwtstamps)); 903924ee317SVladimir Oltean shhwtstamps->hwtstamp = full_ts_in_ns; 904924ee317SVladimir Oltean } 905924ee317SVladimir Oltean 906924ee317SVladimir Oltean /* Everything we see on an interface that is in the HW bridge 907924ee317SVladimir Oltean * has already been forwarded. 908924ee317SVladimir Oltean */ 909df291e54SVladimir Oltean if (ocelot->ports[src_port]->bridge) 910924ee317SVladimir Oltean skb->offload_fwd_mark = 1; 911924ee317SVladimir Oltean 912924ee317SVladimir Oltean skb->protocol = eth_type_trans(skb, dev); 913d8ea7ff3SHoratiu Vultur 914924ee317SVladimir Oltean *nskb = skb; 915924ee317SVladimir Oltean 916924ee317SVladimir Oltean return 0; 917924ee317SVladimir Oltean 918924ee317SVladimir Oltean out_free_skb: 919924ee317SVladimir Oltean kfree_skb(skb); 920924ee317SVladimir Oltean return err; 921924ee317SVladimir Oltean } 922924ee317SVladimir Oltean EXPORT_SYMBOL(ocelot_xtr_poll_frame); 923924ee317SVladimir Oltean 924137ffbc4SVladimir Oltean bool ocelot_can_inject(struct ocelot *ocelot, int grp) 925137ffbc4SVladimir Oltean { 926137ffbc4SVladimir Oltean u32 val = ocelot_read(ocelot, QS_INJ_STATUS); 927137ffbc4SVladimir Oltean 928137ffbc4SVladimir Oltean if (!(val & QS_INJ_STATUS_FIFO_RDY(BIT(grp)))) 929137ffbc4SVladimir Oltean return false; 930137ffbc4SVladimir Oltean if (val & QS_INJ_STATUS_WMARK_REACHED(BIT(grp))) 931137ffbc4SVladimir Oltean return false; 932137ffbc4SVladimir Oltean 933137ffbc4SVladimir Oltean return true; 934137ffbc4SVladimir Oltean } 935137ffbc4SVladimir Oltean EXPORT_SYMBOL(ocelot_can_inject); 936137ffbc4SVladimir Oltean 937137ffbc4SVladimir Oltean void ocelot_port_inject_frame(struct ocelot *ocelot, int port, int grp, 938137ffbc4SVladimir Oltean u32 rew_op, struct sk_buff *skb) 939137ffbc4SVladimir Oltean { 94040d3f295SVladimir Oltean u32 ifh[OCELOT_TAG_LEN / 4] = {0}; 941137ffbc4SVladimir Oltean unsigned int i, count, last; 942137ffbc4SVladimir Oltean 943137ffbc4SVladimir Oltean ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) | 944137ffbc4SVladimir Oltean QS_INJ_CTRL_SOF, QS_INJ_CTRL, grp); 945137ffbc4SVladimir Oltean 94640d3f295SVladimir Oltean ocelot_ifh_set_bypass(ifh, 1); 9471f778d50SVladimir Oltean ocelot_ifh_set_dest(ifh, BIT_ULL(port)); 94840d3f295SVladimir Oltean ocelot_ifh_set_tag_type(ifh, IFH_TAG_TYPE_C); 94940d3f295SVladimir Oltean ocelot_ifh_set_vid(ifh, skb_vlan_tag_get(skb)); 95040d3f295SVladimir Oltean ocelot_ifh_set_rew_op(ifh, rew_op); 951137ffbc4SVladimir Oltean 952137ffbc4SVladimir Oltean for (i = 0; i < OCELOT_TAG_LEN / 4; i++) 95340d3f295SVladimir Oltean ocelot_write_rix(ocelot, ifh[i], QS_INJ_WR, grp); 954137ffbc4SVladimir Oltean 955137ffbc4SVladimir Oltean count = DIV_ROUND_UP(skb->len, 4); 956137ffbc4SVladimir Oltean last = skb->len % 4; 957137ffbc4SVladimir Oltean for (i = 0; i < count; i++) 958137ffbc4SVladimir Oltean ocelot_write_rix(ocelot, ((u32 *)skb->data)[i], QS_INJ_WR, grp); 959137ffbc4SVladimir Oltean 960137ffbc4SVladimir Oltean /* Add padding */ 961137ffbc4SVladimir Oltean while (i < (OCELOT_BUFFER_CELL_SZ / 4)) { 962137ffbc4SVladimir Oltean ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp); 963137ffbc4SVladimir Oltean i++; 964137ffbc4SVladimir Oltean } 965137ffbc4SVladimir Oltean 966137ffbc4SVladimir Oltean /* Indicate EOF and valid bytes in last word */ 967137ffbc4SVladimir Oltean ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) | 968137ffbc4SVladimir Oltean QS_INJ_CTRL_VLD_BYTES(skb->len < OCELOT_BUFFER_CELL_SZ ? 0 : last) | 969137ffbc4SVladimir Oltean QS_INJ_CTRL_EOF, 970137ffbc4SVladimir Oltean QS_INJ_CTRL, grp); 971137ffbc4SVladimir Oltean 972137ffbc4SVladimir Oltean /* Add dummy CRC */ 973137ffbc4SVladimir Oltean ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp); 974137ffbc4SVladimir Oltean skb_tx_timestamp(skb); 975137ffbc4SVladimir Oltean 976137ffbc4SVladimir Oltean skb->dev->stats.tx_packets++; 977137ffbc4SVladimir Oltean skb->dev->stats.tx_bytes += skb->len; 978137ffbc4SVladimir Oltean } 979137ffbc4SVladimir Oltean EXPORT_SYMBOL(ocelot_port_inject_frame); 980137ffbc4SVladimir Oltean 9810a6f17c6SVladimir Oltean void ocelot_drain_cpu_queue(struct ocelot *ocelot, int grp) 9820a6f17c6SVladimir Oltean { 9830a6f17c6SVladimir Oltean while (ocelot_read(ocelot, QS_XTR_DATA_PRESENT) & BIT(grp)) 9840a6f17c6SVladimir Oltean ocelot_read_rix(ocelot, QS_XTR_RD, grp); 9850a6f17c6SVladimir Oltean } 9860a6f17c6SVladimir Oltean EXPORT_SYMBOL(ocelot_drain_cpu_queue); 9870a6f17c6SVladimir Oltean 9885e256365SVladimir Oltean int ocelot_fdb_add(struct ocelot *ocelot, int port, 98987b0f983SVladimir Oltean const unsigned char *addr, u16 vid) 990a556c76aSAlexandre Belloni { 991471beb11SVladimir Oltean int pgid = port; 992471beb11SVladimir Oltean 993471beb11SVladimir Oltean if (port == ocelot->npi) 994471beb11SVladimir Oltean pgid = PGID_CPU; 995a556c76aSAlexandre Belloni 996471beb11SVladimir Oltean return ocelot_mact_learn(ocelot, pgid, addr, vid, ENTRYTYPE_LOCKED); 997a556c76aSAlexandre Belloni } 9985e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_add); 999a556c76aSAlexandre Belloni 10005e256365SVladimir Oltean int ocelot_fdb_del(struct ocelot *ocelot, int port, 1001531ee1a6SVladimir Oltean const unsigned char *addr, u16 vid) 1002531ee1a6SVladimir Oltean { 1003531ee1a6SVladimir Oltean return ocelot_mact_forget(ocelot, addr, vid); 1004531ee1a6SVladimir Oltean } 10055e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_del); 1006531ee1a6SVladimir Oltean 10079c90eea3SVladimir Oltean int ocelot_port_fdb_do_dump(const unsigned char *addr, u16 vid, 1008531ee1a6SVladimir Oltean bool is_static, void *data) 1009a556c76aSAlexandre Belloni { 1010531ee1a6SVladimir Oltean struct ocelot_dump_ctx *dump = data; 1011a556c76aSAlexandre Belloni u32 portid = NETLINK_CB(dump->cb->skb).portid; 1012a556c76aSAlexandre Belloni u32 seq = dump->cb->nlh->nlmsg_seq; 1013a556c76aSAlexandre Belloni struct nlmsghdr *nlh; 1014a556c76aSAlexandre Belloni struct ndmsg *ndm; 1015a556c76aSAlexandre Belloni 1016a556c76aSAlexandre Belloni if (dump->idx < dump->cb->args[2]) 1017a556c76aSAlexandre Belloni goto skip; 1018a556c76aSAlexandre Belloni 1019a556c76aSAlexandre Belloni nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH, 1020a556c76aSAlexandre Belloni sizeof(*ndm), NLM_F_MULTI); 1021a556c76aSAlexandre Belloni if (!nlh) 1022a556c76aSAlexandre Belloni return -EMSGSIZE; 1023a556c76aSAlexandre Belloni 1024a556c76aSAlexandre Belloni ndm = nlmsg_data(nlh); 1025a556c76aSAlexandre Belloni ndm->ndm_family = AF_BRIDGE; 1026a556c76aSAlexandre Belloni ndm->ndm_pad1 = 0; 1027a556c76aSAlexandre Belloni ndm->ndm_pad2 = 0; 1028a556c76aSAlexandre Belloni ndm->ndm_flags = NTF_SELF; 1029a556c76aSAlexandre Belloni ndm->ndm_type = 0; 1030a556c76aSAlexandre Belloni ndm->ndm_ifindex = dump->dev->ifindex; 1031531ee1a6SVladimir Oltean ndm->ndm_state = is_static ? NUD_NOARP : NUD_REACHABLE; 1032a556c76aSAlexandre Belloni 1033531ee1a6SVladimir Oltean if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, addr)) 1034a556c76aSAlexandre Belloni goto nla_put_failure; 1035a556c76aSAlexandre Belloni 1036531ee1a6SVladimir Oltean if (vid && nla_put_u16(dump->skb, NDA_VLAN, vid)) 1037a556c76aSAlexandre Belloni goto nla_put_failure; 1038a556c76aSAlexandre Belloni 1039a556c76aSAlexandre Belloni nlmsg_end(dump->skb, nlh); 1040a556c76aSAlexandre Belloni 1041a556c76aSAlexandre Belloni skip: 1042a556c76aSAlexandre Belloni dump->idx++; 1043a556c76aSAlexandre Belloni return 0; 1044a556c76aSAlexandre Belloni 1045a556c76aSAlexandre Belloni nla_put_failure: 1046a556c76aSAlexandre Belloni nlmsg_cancel(dump->skb, nlh); 1047a556c76aSAlexandre Belloni return -EMSGSIZE; 1048a556c76aSAlexandre Belloni } 10499c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_port_fdb_do_dump); 1050a556c76aSAlexandre Belloni 1051531ee1a6SVladimir Oltean static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col, 1052a556c76aSAlexandre Belloni struct ocelot_mact_entry *entry) 1053a556c76aSAlexandre Belloni { 1054a556c76aSAlexandre Belloni u32 val, dst, macl, mach; 1055531ee1a6SVladimir Oltean char mac[ETH_ALEN]; 1056a556c76aSAlexandre Belloni 1057a556c76aSAlexandre Belloni /* Set row and column to read from */ 1058a556c76aSAlexandre Belloni ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row); 1059a556c76aSAlexandre Belloni ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col); 1060a556c76aSAlexandre Belloni 1061a556c76aSAlexandre Belloni /* Issue a read command */ 1062a556c76aSAlexandre Belloni ocelot_write(ocelot, 1063a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ), 1064a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS); 1065a556c76aSAlexandre Belloni 1066a556c76aSAlexandre Belloni if (ocelot_mact_wait_for_completion(ocelot)) 1067a556c76aSAlexandre Belloni return -ETIMEDOUT; 1068a556c76aSAlexandre Belloni 1069a556c76aSAlexandre Belloni /* Read the entry flags */ 1070a556c76aSAlexandre Belloni val = ocelot_read(ocelot, ANA_TABLES_MACACCESS); 1071a556c76aSAlexandre Belloni if (!(val & ANA_TABLES_MACACCESS_VALID)) 1072a556c76aSAlexandre Belloni return -EINVAL; 1073a556c76aSAlexandre Belloni 1074a556c76aSAlexandre Belloni /* If the entry read has another port configured as its destination, 1075a556c76aSAlexandre Belloni * do not report it. 1076a556c76aSAlexandre Belloni */ 1077a556c76aSAlexandre Belloni dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3; 1078531ee1a6SVladimir Oltean if (dst != port) 1079a556c76aSAlexandre Belloni return -EINVAL; 1080a556c76aSAlexandre Belloni 1081a556c76aSAlexandre Belloni /* Get the entry's MAC address and VLAN id */ 1082a556c76aSAlexandre Belloni macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA); 1083a556c76aSAlexandre Belloni mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA); 1084a556c76aSAlexandre Belloni 1085a556c76aSAlexandre Belloni mac[0] = (mach >> 8) & 0xff; 1086a556c76aSAlexandre Belloni mac[1] = (mach >> 0) & 0xff; 1087a556c76aSAlexandre Belloni mac[2] = (macl >> 24) & 0xff; 1088a556c76aSAlexandre Belloni mac[3] = (macl >> 16) & 0xff; 1089a556c76aSAlexandre Belloni mac[4] = (macl >> 8) & 0xff; 1090a556c76aSAlexandre Belloni mac[5] = (macl >> 0) & 0xff; 1091a556c76aSAlexandre Belloni 1092a556c76aSAlexandre Belloni entry->vid = (mach >> 16) & 0xfff; 1093a556c76aSAlexandre Belloni ether_addr_copy(entry->mac, mac); 1094a556c76aSAlexandre Belloni 1095a556c76aSAlexandre Belloni return 0; 1096a556c76aSAlexandre Belloni } 1097a556c76aSAlexandre Belloni 10985e256365SVladimir Oltean int ocelot_fdb_dump(struct ocelot *ocelot, int port, 1099531ee1a6SVladimir Oltean dsa_fdb_dump_cb_t *cb, void *data) 1100a556c76aSAlexandre Belloni { 1101531ee1a6SVladimir Oltean int i, j; 1102a556c76aSAlexandre Belloni 110321ce7f3eSVladimir Oltean /* Loop through all the mac tables entries. */ 110421ce7f3eSVladimir Oltean for (i = 0; i < ocelot->num_mact_rows; i++) { 1105a556c76aSAlexandre Belloni for (j = 0; j < 4; j++) { 1106531ee1a6SVladimir Oltean struct ocelot_mact_entry entry; 1107531ee1a6SVladimir Oltean bool is_static; 1108531ee1a6SVladimir Oltean int ret; 1109531ee1a6SVladimir Oltean 1110531ee1a6SVladimir Oltean ret = ocelot_mact_read(ocelot, port, i, j, &entry); 1111a556c76aSAlexandre Belloni /* If the entry is invalid (wrong port, invalid...), 1112a556c76aSAlexandre Belloni * skip it. 1113a556c76aSAlexandre Belloni */ 1114a556c76aSAlexandre Belloni if (ret == -EINVAL) 1115a556c76aSAlexandre Belloni continue; 1116a556c76aSAlexandre Belloni else if (ret) 1117531ee1a6SVladimir Oltean return ret; 1118a556c76aSAlexandre Belloni 1119531ee1a6SVladimir Oltean is_static = (entry.type == ENTRYTYPE_LOCKED); 1120531ee1a6SVladimir Oltean 1121531ee1a6SVladimir Oltean ret = cb(entry.mac, entry.vid, is_static, data); 1122a556c76aSAlexandre Belloni if (ret) 1123531ee1a6SVladimir Oltean return ret; 1124a556c76aSAlexandre Belloni } 1125a556c76aSAlexandre Belloni } 1126a556c76aSAlexandre Belloni 1127531ee1a6SVladimir Oltean return 0; 1128531ee1a6SVladimir Oltean } 11295e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_dump); 1130531ee1a6SVladimir Oltean 1131f145922dSYangbo Lu int ocelot_hwstamp_get(struct ocelot *ocelot, int port, struct ifreq *ifr) 11324e3b0468SAntoine Tenart { 11334e3b0468SAntoine Tenart return copy_to_user(ifr->ifr_data, &ocelot->hwtstamp_config, 11344e3b0468SAntoine Tenart sizeof(ocelot->hwtstamp_config)) ? -EFAULT : 0; 11354e3b0468SAntoine Tenart } 1136f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_get); 11374e3b0468SAntoine Tenart 1138f145922dSYangbo Lu int ocelot_hwstamp_set(struct ocelot *ocelot, int port, struct ifreq *ifr) 11394e3b0468SAntoine Tenart { 1140306fd44bSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 11414e3b0468SAntoine Tenart struct hwtstamp_config cfg; 11424e3b0468SAntoine Tenart 11434e3b0468SAntoine Tenart if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg))) 11444e3b0468SAntoine Tenart return -EFAULT; 11454e3b0468SAntoine Tenart 11464e3b0468SAntoine Tenart /* reserved for future extensions */ 11474e3b0468SAntoine Tenart if (cfg.flags) 11484e3b0468SAntoine Tenart return -EINVAL; 11494e3b0468SAntoine Tenart 11504e3b0468SAntoine Tenart /* Tx type sanity check */ 11514e3b0468SAntoine Tenart switch (cfg.tx_type) { 11524e3b0468SAntoine Tenart case HWTSTAMP_TX_ON: 1153306fd44bSVladimir Oltean ocelot_port->ptp_cmd = IFH_REW_OP_TWO_STEP_PTP; 11544e3b0468SAntoine Tenart break; 11554e3b0468SAntoine Tenart case HWTSTAMP_TX_ONESTEP_SYNC: 11564e3b0468SAntoine Tenart /* IFH_REW_OP_ONE_STEP_PTP updates the correctional field, we 11574e3b0468SAntoine Tenart * need to update the origin time. 11584e3b0468SAntoine Tenart */ 1159306fd44bSVladimir Oltean ocelot_port->ptp_cmd = IFH_REW_OP_ORIGIN_PTP; 11604e3b0468SAntoine Tenart break; 11614e3b0468SAntoine Tenart case HWTSTAMP_TX_OFF: 1162306fd44bSVladimir Oltean ocelot_port->ptp_cmd = 0; 11634e3b0468SAntoine Tenart break; 11644e3b0468SAntoine Tenart default: 11654e3b0468SAntoine Tenart return -ERANGE; 11664e3b0468SAntoine Tenart } 11674e3b0468SAntoine Tenart 11684e3b0468SAntoine Tenart mutex_lock(&ocelot->ptp_lock); 11694e3b0468SAntoine Tenart 11704e3b0468SAntoine Tenart switch (cfg.rx_filter) { 11714e3b0468SAntoine Tenart case HWTSTAMP_FILTER_NONE: 11724e3b0468SAntoine Tenart break; 11734e3b0468SAntoine Tenart case HWTSTAMP_FILTER_ALL: 11744e3b0468SAntoine Tenart case HWTSTAMP_FILTER_SOME: 11754e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V1_L4_EVENT: 11764e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V1_L4_SYNC: 11774e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ: 11784e3b0468SAntoine Tenart case HWTSTAMP_FILTER_NTP_ALL: 11794e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: 11804e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: 11814e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: 11824e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L2_EVENT: 11834e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L2_SYNC: 11844e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ: 11854e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_EVENT: 11864e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_SYNC: 11874e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: 11884e3b0468SAntoine Tenart cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT; 11894e3b0468SAntoine Tenart break; 11904e3b0468SAntoine Tenart default: 11914e3b0468SAntoine Tenart mutex_unlock(&ocelot->ptp_lock); 11924e3b0468SAntoine Tenart return -ERANGE; 11934e3b0468SAntoine Tenart } 11944e3b0468SAntoine Tenart 11954e3b0468SAntoine Tenart /* Commit back the result & save it */ 11964e3b0468SAntoine Tenart memcpy(&ocelot->hwtstamp_config, &cfg, sizeof(cfg)); 11974e3b0468SAntoine Tenart mutex_unlock(&ocelot->ptp_lock); 11984e3b0468SAntoine Tenart 11994e3b0468SAntoine Tenart return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0; 12004e3b0468SAntoine Tenart } 1201f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_set); 12024e3b0468SAntoine Tenart 12035e256365SVladimir Oltean void ocelot_get_strings(struct ocelot *ocelot, int port, u32 sset, u8 *data) 1204a556c76aSAlexandre Belloni { 1205a556c76aSAlexandre Belloni int i; 1206a556c76aSAlexandre Belloni 1207a556c76aSAlexandre Belloni if (sset != ETH_SS_STATS) 1208a556c76aSAlexandre Belloni return; 1209a556c76aSAlexandre Belloni 1210a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_stats; i++) 1211a556c76aSAlexandre Belloni memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name, 1212a556c76aSAlexandre Belloni ETH_GSTRING_LEN); 1213a556c76aSAlexandre Belloni } 12145e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_strings); 1215a556c76aSAlexandre Belloni 12161e1caa97SClaudiu Manoil static void ocelot_update_stats(struct ocelot *ocelot) 1217a556c76aSAlexandre Belloni { 1218a556c76aSAlexandre Belloni int i, j; 1219a556c76aSAlexandre Belloni 1220a556c76aSAlexandre Belloni mutex_lock(&ocelot->stats_lock); 1221a556c76aSAlexandre Belloni 1222a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_phys_ports; i++) { 1223a556c76aSAlexandre Belloni /* Configure the port to read the stats from */ 1224a556c76aSAlexandre Belloni ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG); 1225a556c76aSAlexandre Belloni 1226a556c76aSAlexandre Belloni for (j = 0; j < ocelot->num_stats; j++) { 1227a556c76aSAlexandre Belloni u32 val; 1228a556c76aSAlexandre Belloni unsigned int idx = i * ocelot->num_stats + j; 1229a556c76aSAlexandre Belloni 1230a556c76aSAlexandre Belloni val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS, 1231a556c76aSAlexandre Belloni ocelot->stats_layout[j].offset); 1232a556c76aSAlexandre Belloni 1233a556c76aSAlexandre Belloni if (val < (ocelot->stats[idx] & U32_MAX)) 1234a556c76aSAlexandre Belloni ocelot->stats[idx] += (u64)1 << 32; 1235a556c76aSAlexandre Belloni 1236a556c76aSAlexandre Belloni ocelot->stats[idx] = (ocelot->stats[idx] & 1237a556c76aSAlexandre Belloni ~(u64)U32_MAX) + val; 1238a556c76aSAlexandre Belloni } 1239a556c76aSAlexandre Belloni } 1240a556c76aSAlexandre Belloni 12411e1caa97SClaudiu Manoil mutex_unlock(&ocelot->stats_lock); 12421e1caa97SClaudiu Manoil } 12431e1caa97SClaudiu Manoil 12441e1caa97SClaudiu Manoil static void ocelot_check_stats_work(struct work_struct *work) 12451e1caa97SClaudiu Manoil { 12461e1caa97SClaudiu Manoil struct delayed_work *del_work = to_delayed_work(work); 12471e1caa97SClaudiu Manoil struct ocelot *ocelot = container_of(del_work, struct ocelot, 12481e1caa97SClaudiu Manoil stats_work); 12491e1caa97SClaudiu Manoil 12501e1caa97SClaudiu Manoil ocelot_update_stats(ocelot); 12511e1caa97SClaudiu Manoil 1252a556c76aSAlexandre Belloni queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work, 1253a556c76aSAlexandre Belloni OCELOT_STATS_CHECK_DELAY); 1254a556c76aSAlexandre Belloni } 1255a556c76aSAlexandre Belloni 12565e256365SVladimir Oltean void ocelot_get_ethtool_stats(struct ocelot *ocelot, int port, u64 *data) 1257a556c76aSAlexandre Belloni { 1258a556c76aSAlexandre Belloni int i; 1259a556c76aSAlexandre Belloni 1260a556c76aSAlexandre Belloni /* check and update now */ 12611e1caa97SClaudiu Manoil ocelot_update_stats(ocelot); 1262a556c76aSAlexandre Belloni 1263a556c76aSAlexandre Belloni /* Copy all counters */ 1264a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_stats; i++) 1265004d44f6SVladimir Oltean *data++ = ocelot->stats[port * ocelot->num_stats + i]; 1266a556c76aSAlexandre Belloni } 12675e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ethtool_stats); 1268a556c76aSAlexandre Belloni 12695e256365SVladimir Oltean int ocelot_get_sset_count(struct ocelot *ocelot, int port, int sset) 1270c7282d38SVladimir Oltean { 1271a556c76aSAlexandre Belloni if (sset != ETH_SS_STATS) 1272a556c76aSAlexandre Belloni return -EOPNOTSUPP; 1273c7282d38SVladimir Oltean 1274a556c76aSAlexandre Belloni return ocelot->num_stats; 1275a556c76aSAlexandre Belloni } 12765e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_sset_count); 1277a556c76aSAlexandre Belloni 12785e256365SVladimir Oltean int ocelot_get_ts_info(struct ocelot *ocelot, int port, 1279c7282d38SVladimir Oltean struct ethtool_ts_info *info) 1280c7282d38SVladimir Oltean { 12814e3b0468SAntoine Tenart info->phc_index = ocelot->ptp_clock ? 12824e3b0468SAntoine Tenart ptp_clock_index(ocelot->ptp_clock) : -1; 1283d2b09a8eSYangbo Lu if (info->phc_index == -1) { 1284d2b09a8eSYangbo Lu info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE | 1285d2b09a8eSYangbo Lu SOF_TIMESTAMPING_RX_SOFTWARE | 1286d2b09a8eSYangbo Lu SOF_TIMESTAMPING_SOFTWARE; 1287d2b09a8eSYangbo Lu return 0; 1288d2b09a8eSYangbo Lu } 12894e3b0468SAntoine Tenart info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE | 12904e3b0468SAntoine Tenart SOF_TIMESTAMPING_RX_SOFTWARE | 12914e3b0468SAntoine Tenart SOF_TIMESTAMPING_SOFTWARE | 12924e3b0468SAntoine Tenart SOF_TIMESTAMPING_TX_HARDWARE | 12934e3b0468SAntoine Tenart SOF_TIMESTAMPING_RX_HARDWARE | 12944e3b0468SAntoine Tenart SOF_TIMESTAMPING_RAW_HARDWARE; 12954e3b0468SAntoine Tenart info->tx_types = BIT(HWTSTAMP_TX_OFF) | BIT(HWTSTAMP_TX_ON) | 12964e3b0468SAntoine Tenart BIT(HWTSTAMP_TX_ONESTEP_SYNC); 12974e3b0468SAntoine Tenart info->rx_filters = BIT(HWTSTAMP_FILTER_NONE) | BIT(HWTSTAMP_FILTER_ALL); 12984e3b0468SAntoine Tenart 12994e3b0468SAntoine Tenart return 0; 13004e3b0468SAntoine Tenart } 13015e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ts_info); 13024e3b0468SAntoine Tenart 130323ca3b72SVladimir Oltean static u32 ocelot_get_bond_mask(struct ocelot *ocelot, struct net_device *bond, 130423ca3b72SVladimir Oltean bool only_active_ports) 1305b80af659SVladimir Oltean { 1306b80af659SVladimir Oltean u32 mask = 0; 1307b80af659SVladimir Oltean int port; 1308b80af659SVladimir Oltean 1309b80af659SVladimir Oltean for (port = 0; port < ocelot->num_phys_ports; port++) { 1310b80af659SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1311b80af659SVladimir Oltean 1312b80af659SVladimir Oltean if (!ocelot_port) 1313b80af659SVladimir Oltean continue; 1314b80af659SVladimir Oltean 131523ca3b72SVladimir Oltean if (ocelot_port->bond == bond) { 131623ca3b72SVladimir Oltean if (only_active_ports && !ocelot_port->lag_tx_active) 131723ca3b72SVladimir Oltean continue; 131823ca3b72SVladimir Oltean 1319b80af659SVladimir Oltean mask |= BIT(port); 1320b80af659SVladimir Oltean } 132123ca3b72SVladimir Oltean } 1322b80af659SVladimir Oltean 1323b80af659SVladimir Oltean return mask; 1324b80af659SVladimir Oltean } 1325b80af659SVladimir Oltean 1326acc64f52SVladimir Oltean static u32 ocelot_get_bridge_fwd_mask(struct ocelot *ocelot, int src_port, 1327df291e54SVladimir Oltean struct net_device *bridge) 1328df291e54SVladimir Oltean { 1329acc64f52SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[src_port]; 1330df291e54SVladimir Oltean u32 mask = 0; 1331df291e54SVladimir Oltean int port; 1332df291e54SVladimir Oltean 1333acc64f52SVladimir Oltean if (!ocelot_port || ocelot_port->bridge != bridge || 1334acc64f52SVladimir Oltean ocelot_port->stp_state != BR_STATE_FORWARDING) 1335acc64f52SVladimir Oltean return 0; 1336acc64f52SVladimir Oltean 1337df291e54SVladimir Oltean for (port = 0; port < ocelot->num_phys_ports; port++) { 1338acc64f52SVladimir Oltean ocelot_port = ocelot->ports[port]; 1339df291e54SVladimir Oltean 1340df291e54SVladimir Oltean if (!ocelot_port) 1341df291e54SVladimir Oltean continue; 1342df291e54SVladimir Oltean 1343df291e54SVladimir Oltean if (ocelot_port->stp_state == BR_STATE_FORWARDING && 1344df291e54SVladimir Oltean ocelot_port->bridge == bridge) 1345df291e54SVladimir Oltean mask |= BIT(port); 1346df291e54SVladimir Oltean } 1347df291e54SVladimir Oltean 1348df291e54SVladimir Oltean return mask; 1349df291e54SVladimir Oltean } 1350df291e54SVladimir Oltean 1351e21268efSVladimir Oltean static u32 ocelot_get_dsa_8021q_cpu_mask(struct ocelot *ocelot) 13529b521250SVladimir Oltean { 1353e21268efSVladimir Oltean u32 mask = 0; 13549b521250SVladimir Oltean int port; 13559b521250SVladimir Oltean 1356e21268efSVladimir Oltean for (port = 0; port < ocelot->num_phys_ports; port++) { 1357e21268efSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1358e21268efSVladimir Oltean 1359e21268efSVladimir Oltean if (!ocelot_port) 1360e21268efSVladimir Oltean continue; 1361e21268efSVladimir Oltean 1362e21268efSVladimir Oltean if (ocelot_port->is_dsa_8021q_cpu) 1363e21268efSVladimir Oltean mask |= BIT(port); 1364e21268efSVladimir Oltean } 1365e21268efSVladimir Oltean 1366e21268efSVladimir Oltean return mask; 1367e21268efSVladimir Oltean } 1368e21268efSVladimir Oltean 1369e21268efSVladimir Oltean void ocelot_apply_bridge_fwd_mask(struct ocelot *ocelot) 1370e21268efSVladimir Oltean { 1371e21268efSVladimir Oltean unsigned long cpu_fwd_mask; 1372e21268efSVladimir Oltean int port; 1373e21268efSVladimir Oltean 1374e21268efSVladimir Oltean /* If a DSA tag_8021q CPU exists, it needs to be included in the 1375e21268efSVladimir Oltean * regular forwarding path of the front ports regardless of whether 1376e21268efSVladimir Oltean * those are bridged or standalone. 1377e21268efSVladimir Oltean * If DSA tag_8021q is not used, this returns 0, which is fine because 1378e21268efSVladimir Oltean * the hardware-based CPU port module can be a destination for packets 1379e21268efSVladimir Oltean * even if it isn't part of PGID_SRC. 1380e21268efSVladimir Oltean */ 1381e21268efSVladimir Oltean cpu_fwd_mask = ocelot_get_dsa_8021q_cpu_mask(ocelot); 1382e21268efSVladimir Oltean 13839b521250SVladimir Oltean /* Apply FWD mask. The loop is needed to add/remove the current port as 13849b521250SVladimir Oltean * a source for the other ports. 13859b521250SVladimir Oltean */ 13869b521250SVladimir Oltean for (port = 0; port < ocelot->num_phys_ports; port++) { 1387e21268efSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1388e21268efSVladimir Oltean unsigned long mask; 1389e21268efSVladimir Oltean 1390e21268efSVladimir Oltean if (!ocelot_port) { 1391e21268efSVladimir Oltean /* Unused ports can't send anywhere */ 1392e21268efSVladimir Oltean mask = 0; 1393e21268efSVladimir Oltean } else if (ocelot_port->is_dsa_8021q_cpu) { 1394e21268efSVladimir Oltean /* The DSA tag_8021q CPU ports need to be able to 1395e21268efSVladimir Oltean * forward packets to all other ports except for 1396e21268efSVladimir Oltean * themselves 1397e21268efSVladimir Oltean */ 1398e21268efSVladimir Oltean mask = GENMASK(ocelot->num_phys_ports - 1, 0); 1399e21268efSVladimir Oltean mask &= ~cpu_fwd_mask; 1400df291e54SVladimir Oltean } else if (ocelot_port->bridge) { 1401df291e54SVladimir Oltean struct net_device *bridge = ocelot_port->bridge; 1402528d3f19SVladimir Oltean struct net_device *bond = ocelot_port->bond; 14039b521250SVladimir Oltean 1404acc64f52SVladimir Oltean mask = ocelot_get_bridge_fwd_mask(ocelot, port, bridge); 1405c1930148SVladimir Oltean mask |= cpu_fwd_mask; 1406df291e54SVladimir Oltean mask &= ~BIT(port); 140723ca3b72SVladimir Oltean if (bond) { 140823ca3b72SVladimir Oltean mask &= ~ocelot_get_bond_mask(ocelot, bond, 140923ca3b72SVladimir Oltean false); 141023ca3b72SVladimir Oltean } 14119b521250SVladimir Oltean } else { 1412e21268efSVladimir Oltean /* Standalone ports forward only to DSA tag_8021q CPU 1413e21268efSVladimir Oltean * ports (if those exist), or to the hardware CPU port 1414e21268efSVladimir Oltean * module otherwise. 1415e21268efSVladimir Oltean */ 1416e21268efSVladimir Oltean mask = cpu_fwd_mask; 1417e21268efSVladimir Oltean } 1418e21268efSVladimir Oltean 1419e21268efSVladimir Oltean ocelot_write_rix(ocelot, mask, ANA_PGID_PGID, PGID_SRC + port); 14209b521250SVladimir Oltean } 14219b521250SVladimir Oltean } 1422e21268efSVladimir Oltean EXPORT_SYMBOL(ocelot_apply_bridge_fwd_mask); 14239b521250SVladimir Oltean 14245e256365SVladimir Oltean void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port, u8 state) 1425a556c76aSAlexandre Belloni { 1426421741eaSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1427df291e54SVladimir Oltean u32 learn_ena = 0; 1428a556c76aSAlexandre Belloni 1429df291e54SVladimir Oltean ocelot_port->stp_state = state; 1430a556c76aSAlexandre Belloni 1431df291e54SVladimir Oltean if ((state == BR_STATE_LEARNING || state == BR_STATE_FORWARDING) && 1432df291e54SVladimir Oltean ocelot_port->learn_ena) 1433df291e54SVladimir Oltean learn_ena = ANA_PORT_PORT_CFG_LEARN_ENA; 1434a556c76aSAlexandre Belloni 1435df291e54SVladimir Oltean ocelot_rmw_gix(ocelot, learn_ena, ANA_PORT_PORT_CFG_LEARN_ENA, 1436df291e54SVladimir Oltean ANA_PORT_PORT_CFG, port); 1437a556c76aSAlexandre Belloni 14389b521250SVladimir Oltean ocelot_apply_bridge_fwd_mask(ocelot); 1439a556c76aSAlexandre Belloni } 14405e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_bridge_stp_state_set); 1441a556c76aSAlexandre Belloni 14425e256365SVladimir Oltean void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs) 14434bda1415SVladimir Oltean { 1444c0d7eccbSVladimir Oltean unsigned int age_period = ANA_AUTOAGE_AGE_PERIOD(msecs / 2000); 1445c0d7eccbSVladimir Oltean 1446c0d7eccbSVladimir Oltean /* Setting AGE_PERIOD to zero effectively disables automatic aging, 1447c0d7eccbSVladimir Oltean * which is clearly not what our intention is. So avoid that. 1448c0d7eccbSVladimir Oltean */ 1449c0d7eccbSVladimir Oltean if (!age_period) 1450c0d7eccbSVladimir Oltean age_period = 1; 1451c0d7eccbSVladimir Oltean 1452c0d7eccbSVladimir Oltean ocelot_rmw(ocelot, age_period, ANA_AUTOAGE_AGE_PERIOD_M, ANA_AUTOAGE); 1453a556c76aSAlexandre Belloni } 14545e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_set_ageing_time); 1455a556c76aSAlexandre Belloni 1456a556c76aSAlexandre Belloni static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot, 1457a556c76aSAlexandre Belloni const unsigned char *addr, 1458a556c76aSAlexandre Belloni u16 vid) 1459a556c76aSAlexandre Belloni { 1460a556c76aSAlexandre Belloni struct ocelot_multicast *mc; 1461a556c76aSAlexandre Belloni 1462a556c76aSAlexandre Belloni list_for_each_entry(mc, &ocelot->multicast, list) { 1463a556c76aSAlexandre Belloni if (ether_addr_equal(mc->addr, addr) && mc->vid == vid) 1464a556c76aSAlexandre Belloni return mc; 1465a556c76aSAlexandre Belloni } 1466a556c76aSAlexandre Belloni 1467a556c76aSAlexandre Belloni return NULL; 1468a556c76aSAlexandre Belloni } 1469a556c76aSAlexandre Belloni 14709403c158SVladimir Oltean static enum macaccess_entry_type ocelot_classify_mdb(const unsigned char *addr) 14719403c158SVladimir Oltean { 14729403c158SVladimir Oltean if (addr[0] == 0x01 && addr[1] == 0x00 && addr[2] == 0x5e) 14739403c158SVladimir Oltean return ENTRYTYPE_MACv4; 14749403c158SVladimir Oltean if (addr[0] == 0x33 && addr[1] == 0x33) 14759403c158SVladimir Oltean return ENTRYTYPE_MACv6; 14767c313143SVladimir Oltean return ENTRYTYPE_LOCKED; 14779403c158SVladimir Oltean } 14789403c158SVladimir Oltean 1479e5d1f896SVladimir Oltean static struct ocelot_pgid *ocelot_pgid_alloc(struct ocelot *ocelot, int index, 1480e5d1f896SVladimir Oltean unsigned long ports) 1481e5d1f896SVladimir Oltean { 1482e5d1f896SVladimir Oltean struct ocelot_pgid *pgid; 1483e5d1f896SVladimir Oltean 1484e5d1f896SVladimir Oltean pgid = kzalloc(sizeof(*pgid), GFP_KERNEL); 1485e5d1f896SVladimir Oltean if (!pgid) 1486e5d1f896SVladimir Oltean return ERR_PTR(-ENOMEM); 1487e5d1f896SVladimir Oltean 1488e5d1f896SVladimir Oltean pgid->ports = ports; 1489e5d1f896SVladimir Oltean pgid->index = index; 1490e5d1f896SVladimir Oltean refcount_set(&pgid->refcount, 1); 1491e5d1f896SVladimir Oltean list_add_tail(&pgid->list, &ocelot->pgids); 1492e5d1f896SVladimir Oltean 1493e5d1f896SVladimir Oltean return pgid; 1494e5d1f896SVladimir Oltean } 1495e5d1f896SVladimir Oltean 1496e5d1f896SVladimir Oltean static void ocelot_pgid_free(struct ocelot *ocelot, struct ocelot_pgid *pgid) 1497e5d1f896SVladimir Oltean { 1498e5d1f896SVladimir Oltean if (!refcount_dec_and_test(&pgid->refcount)) 1499e5d1f896SVladimir Oltean return; 1500e5d1f896SVladimir Oltean 1501e5d1f896SVladimir Oltean list_del(&pgid->list); 1502e5d1f896SVladimir Oltean kfree(pgid); 1503e5d1f896SVladimir Oltean } 1504e5d1f896SVladimir Oltean 1505e5d1f896SVladimir Oltean static struct ocelot_pgid *ocelot_mdb_get_pgid(struct ocelot *ocelot, 1506bb8d53fdSVladimir Oltean const struct ocelot_multicast *mc) 15079403c158SVladimir Oltean { 1508e5d1f896SVladimir Oltean struct ocelot_pgid *pgid; 1509e5d1f896SVladimir Oltean int index; 15109403c158SVladimir Oltean 15119403c158SVladimir Oltean /* According to VSC7514 datasheet 3.9.1.5 IPv4 Multicast Entries and 15129403c158SVladimir Oltean * 3.9.1.6 IPv6 Multicast Entries, "Instead of a lookup in the 15139403c158SVladimir Oltean * destination mask table (PGID), the destination set is programmed as 15149403c158SVladimir Oltean * part of the entry MAC address.", and the DEST_IDX is set to 0. 15159403c158SVladimir Oltean */ 1516bb8d53fdSVladimir Oltean if (mc->entry_type == ENTRYTYPE_MACv4 || 1517bb8d53fdSVladimir Oltean mc->entry_type == ENTRYTYPE_MACv6) 1518e5d1f896SVladimir Oltean return ocelot_pgid_alloc(ocelot, 0, mc->ports); 15199403c158SVladimir Oltean 1520e5d1f896SVladimir Oltean list_for_each_entry(pgid, &ocelot->pgids, list) { 1521e5d1f896SVladimir Oltean /* When searching for a nonreserved multicast PGID, ignore the 1522e5d1f896SVladimir Oltean * dummy PGID of zero that we have for MACv4/MACv6 entries 1523e5d1f896SVladimir Oltean */ 1524e5d1f896SVladimir Oltean if (pgid->index && pgid->ports == mc->ports) { 1525e5d1f896SVladimir Oltean refcount_inc(&pgid->refcount); 1526e5d1f896SVladimir Oltean return pgid; 1527e5d1f896SVladimir Oltean } 1528e5d1f896SVladimir Oltean } 1529e5d1f896SVladimir Oltean 1530e5d1f896SVladimir Oltean /* Search for a free index in the nonreserved multicast PGID area */ 1531e5d1f896SVladimir Oltean for_each_nonreserved_multicast_dest_pgid(ocelot, index) { 15329403c158SVladimir Oltean bool used = false; 15339403c158SVladimir Oltean 1534e5d1f896SVladimir Oltean list_for_each_entry(pgid, &ocelot->pgids, list) { 1535e5d1f896SVladimir Oltean if (pgid->index == index) { 15369403c158SVladimir Oltean used = true; 15379403c158SVladimir Oltean break; 15389403c158SVladimir Oltean } 15399403c158SVladimir Oltean } 15409403c158SVladimir Oltean 15419403c158SVladimir Oltean if (!used) 1542e5d1f896SVladimir Oltean return ocelot_pgid_alloc(ocelot, index, mc->ports); 15439403c158SVladimir Oltean } 15449403c158SVladimir Oltean 1545e5d1f896SVladimir Oltean return ERR_PTR(-ENOSPC); 15469403c158SVladimir Oltean } 15479403c158SVladimir Oltean 15489403c158SVladimir Oltean static void ocelot_encode_ports_to_mdb(unsigned char *addr, 1549bb8d53fdSVladimir Oltean struct ocelot_multicast *mc) 15509403c158SVladimir Oltean { 1551ebbd860eSVladimir Oltean ether_addr_copy(addr, mc->addr); 15529403c158SVladimir Oltean 1553bb8d53fdSVladimir Oltean if (mc->entry_type == ENTRYTYPE_MACv4) { 15549403c158SVladimir Oltean addr[0] = 0; 15559403c158SVladimir Oltean addr[1] = mc->ports >> 8; 15569403c158SVladimir Oltean addr[2] = mc->ports & 0xff; 1557bb8d53fdSVladimir Oltean } else if (mc->entry_type == ENTRYTYPE_MACv6) { 15589403c158SVladimir Oltean addr[0] = mc->ports >> 8; 15599403c158SVladimir Oltean addr[1] = mc->ports & 0xff; 15609403c158SVladimir Oltean } 15619403c158SVladimir Oltean } 15629403c158SVladimir Oltean 1563209edf95SVladimir Oltean int ocelot_port_mdb_add(struct ocelot *ocelot, int port, 1564209edf95SVladimir Oltean const struct switchdev_obj_port_mdb *mdb) 1565a556c76aSAlexandre Belloni { 1566a556c76aSAlexandre Belloni unsigned char addr[ETH_ALEN]; 1567004d44f6SVladimir Oltean struct ocelot_multicast *mc; 1568e5d1f896SVladimir Oltean struct ocelot_pgid *pgid; 1569a556c76aSAlexandre Belloni u16 vid = mdb->vid; 1570a556c76aSAlexandre Belloni 1571471beb11SVladimir Oltean if (port == ocelot->npi) 1572471beb11SVladimir Oltean port = ocelot->num_phys_ports; 1573471beb11SVladimir Oltean 1574a556c76aSAlexandre Belloni mc = ocelot_multicast_get(ocelot, mdb->addr, vid); 1575a556c76aSAlexandre Belloni if (!mc) { 1576728e69aeSVladimir Oltean /* New entry */ 1577bb8d53fdSVladimir Oltean mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL); 1578bb8d53fdSVladimir Oltean if (!mc) 1579bb8d53fdSVladimir Oltean return -ENOMEM; 1580bb8d53fdSVladimir Oltean 1581bb8d53fdSVladimir Oltean mc->entry_type = ocelot_classify_mdb(mdb->addr); 1582bb8d53fdSVladimir Oltean ether_addr_copy(mc->addr, mdb->addr); 1583bb8d53fdSVladimir Oltean mc->vid = vid; 1584bb8d53fdSVladimir Oltean 1585a556c76aSAlexandre Belloni list_add_tail(&mc->list, &ocelot->multicast); 1586728e69aeSVladimir Oltean } else { 1587e5d1f896SVladimir Oltean /* Existing entry. Clean up the current port mask from 1588e5d1f896SVladimir Oltean * hardware now, because we'll be modifying it. 1589e5d1f896SVladimir Oltean */ 1590e5d1f896SVladimir Oltean ocelot_pgid_free(ocelot, mc->pgid); 1591bb8d53fdSVladimir Oltean ocelot_encode_ports_to_mdb(addr, mc); 1592a556c76aSAlexandre Belloni ocelot_mact_forget(ocelot, addr, vid); 1593a556c76aSAlexandre Belloni } 1594a556c76aSAlexandre Belloni 1595004d44f6SVladimir Oltean mc->ports |= BIT(port); 1596e5d1f896SVladimir Oltean 1597e5d1f896SVladimir Oltean pgid = ocelot_mdb_get_pgid(ocelot, mc); 1598e5d1f896SVladimir Oltean if (IS_ERR(pgid)) { 1599e5d1f896SVladimir Oltean dev_err(ocelot->dev, 1600e5d1f896SVladimir Oltean "Cannot allocate PGID for mdb %pM vid %d\n", 1601e5d1f896SVladimir Oltean mc->addr, mc->vid); 1602e5d1f896SVladimir Oltean devm_kfree(ocelot->dev, mc); 1603e5d1f896SVladimir Oltean return PTR_ERR(pgid); 1604e5d1f896SVladimir Oltean } 1605e5d1f896SVladimir Oltean mc->pgid = pgid; 1606e5d1f896SVladimir Oltean 1607bb8d53fdSVladimir Oltean ocelot_encode_ports_to_mdb(addr, mc); 1608a556c76aSAlexandre Belloni 1609e5d1f896SVladimir Oltean if (mc->entry_type != ENTRYTYPE_MACv4 && 1610e5d1f896SVladimir Oltean mc->entry_type != ENTRYTYPE_MACv6) 1611e5d1f896SVladimir Oltean ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID, 1612e5d1f896SVladimir Oltean pgid->index); 1613e5d1f896SVladimir Oltean 1614e5d1f896SVladimir Oltean return ocelot_mact_learn(ocelot, pgid->index, addr, vid, 1615bb8d53fdSVladimir Oltean mc->entry_type); 1616a556c76aSAlexandre Belloni } 1617209edf95SVladimir Oltean EXPORT_SYMBOL(ocelot_port_mdb_add); 1618a556c76aSAlexandre Belloni 1619209edf95SVladimir Oltean int ocelot_port_mdb_del(struct ocelot *ocelot, int port, 1620a556c76aSAlexandre Belloni const struct switchdev_obj_port_mdb *mdb) 1621a556c76aSAlexandre Belloni { 1622a556c76aSAlexandre Belloni unsigned char addr[ETH_ALEN]; 1623004d44f6SVladimir Oltean struct ocelot_multicast *mc; 1624e5d1f896SVladimir Oltean struct ocelot_pgid *pgid; 1625a556c76aSAlexandre Belloni u16 vid = mdb->vid; 1626a556c76aSAlexandre Belloni 1627471beb11SVladimir Oltean if (port == ocelot->npi) 1628471beb11SVladimir Oltean port = ocelot->num_phys_ports; 1629471beb11SVladimir Oltean 1630a556c76aSAlexandre Belloni mc = ocelot_multicast_get(ocelot, mdb->addr, vid); 1631a556c76aSAlexandre Belloni if (!mc) 1632a556c76aSAlexandre Belloni return -ENOENT; 1633a556c76aSAlexandre Belloni 1634bb8d53fdSVladimir Oltean ocelot_encode_ports_to_mdb(addr, mc); 1635a556c76aSAlexandre Belloni ocelot_mact_forget(ocelot, addr, vid); 1636a556c76aSAlexandre Belloni 1637e5d1f896SVladimir Oltean ocelot_pgid_free(ocelot, mc->pgid); 1638004d44f6SVladimir Oltean mc->ports &= ~BIT(port); 1639a556c76aSAlexandre Belloni if (!mc->ports) { 1640a556c76aSAlexandre Belloni list_del(&mc->list); 1641a556c76aSAlexandre Belloni devm_kfree(ocelot->dev, mc); 1642a556c76aSAlexandre Belloni return 0; 1643a556c76aSAlexandre Belloni } 1644a556c76aSAlexandre Belloni 1645e5d1f896SVladimir Oltean /* We have a PGID with fewer ports now */ 1646e5d1f896SVladimir Oltean pgid = ocelot_mdb_get_pgid(ocelot, mc); 1647e5d1f896SVladimir Oltean if (IS_ERR(pgid)) 1648e5d1f896SVladimir Oltean return PTR_ERR(pgid); 1649e5d1f896SVladimir Oltean mc->pgid = pgid; 1650e5d1f896SVladimir Oltean 1651bb8d53fdSVladimir Oltean ocelot_encode_ports_to_mdb(addr, mc); 1652a556c76aSAlexandre Belloni 1653e5d1f896SVladimir Oltean if (mc->entry_type != ENTRYTYPE_MACv4 && 1654e5d1f896SVladimir Oltean mc->entry_type != ENTRYTYPE_MACv6) 1655e5d1f896SVladimir Oltean ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID, 1656e5d1f896SVladimir Oltean pgid->index); 1657e5d1f896SVladimir Oltean 1658e5d1f896SVladimir Oltean return ocelot_mact_learn(ocelot, pgid->index, addr, vid, 1659bb8d53fdSVladimir Oltean mc->entry_type); 1660a556c76aSAlexandre Belloni } 1661209edf95SVladimir Oltean EXPORT_SYMBOL(ocelot_port_mdb_del); 1662a556c76aSAlexandre Belloni 1663e4bd44e8SVladimir Oltean void ocelot_port_bridge_join(struct ocelot *ocelot, int port, 1664a556c76aSAlexandre Belloni struct net_device *bridge) 1665a556c76aSAlexandre Belloni { 1666df291e54SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1667a556c76aSAlexandre Belloni 1668df291e54SVladimir Oltean ocelot_port->bridge = bridge; 1669a556c76aSAlexandre Belloni 1670e4bd44e8SVladimir Oltean ocelot_apply_bridge_fwd_mask(ocelot); 1671a556c76aSAlexandre Belloni } 16725e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_join); 1673a556c76aSAlexandre Belloni 1674e4bd44e8SVladimir Oltean void ocelot_port_bridge_leave(struct ocelot *ocelot, int port, 1675a556c76aSAlexandre Belloni struct net_device *bridge) 1676a556c76aSAlexandre Belloni { 1677df291e54SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1678c3e58a75SVladimir Oltean struct ocelot_vlan pvid = {0}, native_vlan = {0}; 16792e554a7aSVladimir Oltean 1680df291e54SVladimir Oltean ocelot_port->bridge = NULL; 16817142529fSAntoine Tenart 1682c3e58a75SVladimir Oltean ocelot_port_set_pvid(ocelot, port, pvid); 16832f0402feSVladimir Oltean ocelot_port_set_native_vlan(ocelot, port, native_vlan); 1684e4bd44e8SVladimir Oltean ocelot_apply_bridge_fwd_mask(ocelot); 1685a556c76aSAlexandre Belloni } 16865e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_leave); 1687a556c76aSAlexandre Belloni 1688dc96ee37SAlexandre Belloni static void ocelot_set_aggr_pgids(struct ocelot *ocelot) 1689dc96ee37SAlexandre Belloni { 1690528d3f19SVladimir Oltean unsigned long visited = GENMASK(ocelot->num_phys_ports - 1, 0); 1691dc96ee37SAlexandre Belloni int i, port, lag; 1692dc96ee37SAlexandre Belloni 1693dc96ee37SAlexandre Belloni /* Reset destination and aggregation PGIDS */ 169496b029b0SVladimir Oltean for_each_unicast_dest_pgid(ocelot, port) 1695dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port); 1696dc96ee37SAlexandre Belloni 169796b029b0SVladimir Oltean for_each_aggr_pgid(ocelot, i) 1698dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0), 1699dc96ee37SAlexandre Belloni ANA_PGID_PGID, i); 1700dc96ee37SAlexandre Belloni 1701528d3f19SVladimir Oltean /* The visited ports bitmask holds the list of ports offloading any 1702528d3f19SVladimir Oltean * bonding interface. Initially we mark all these ports as unvisited, 1703528d3f19SVladimir Oltean * then every time we visit a port in this bitmask, we know that it is 1704528d3f19SVladimir Oltean * the lowest numbered port, i.e. the one whose logical ID == physical 1705528d3f19SVladimir Oltean * port ID == LAG ID. So we mark as visited all further ports in the 1706528d3f19SVladimir Oltean * bitmask that are offloading the same bonding interface. This way, 1707528d3f19SVladimir Oltean * we set up the aggregation PGIDs only once per bonding interface. 1708528d3f19SVladimir Oltean */ 1709528d3f19SVladimir Oltean for (port = 0; port < ocelot->num_phys_ports; port++) { 1710528d3f19SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1711528d3f19SVladimir Oltean 1712528d3f19SVladimir Oltean if (!ocelot_port || !ocelot_port->bond) 1713528d3f19SVladimir Oltean continue; 1714528d3f19SVladimir Oltean 1715528d3f19SVladimir Oltean visited &= ~BIT(port); 1716528d3f19SVladimir Oltean } 1717528d3f19SVladimir Oltean 1718528d3f19SVladimir Oltean /* Now, set PGIDs for each active LAG */ 1719dc96ee37SAlexandre Belloni for (lag = 0; lag < ocelot->num_phys_ports; lag++) { 1720528d3f19SVladimir Oltean struct net_device *bond = ocelot->ports[lag]->bond; 172123ca3b72SVladimir Oltean int num_active_ports = 0; 1722dc96ee37SAlexandre Belloni unsigned long bond_mask; 1723dc96ee37SAlexandre Belloni u8 aggr_idx[16]; 1724dc96ee37SAlexandre Belloni 1725528d3f19SVladimir Oltean if (!bond || (visited & BIT(lag))) 1726dc96ee37SAlexandre Belloni continue; 1727dc96ee37SAlexandre Belloni 172823ca3b72SVladimir Oltean bond_mask = ocelot_get_bond_mask(ocelot, bond, true); 1729528d3f19SVladimir Oltean 1730dc96ee37SAlexandre Belloni for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) { 1731dc96ee37SAlexandre Belloni // Destination mask 1732dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, bond_mask, 1733dc96ee37SAlexandre Belloni ANA_PGID_PGID, port); 173423ca3b72SVladimir Oltean aggr_idx[num_active_ports++] = port; 1735dc96ee37SAlexandre Belloni } 1736dc96ee37SAlexandre Belloni 173796b029b0SVladimir Oltean for_each_aggr_pgid(ocelot, i) { 1738dc96ee37SAlexandre Belloni u32 ac; 1739dc96ee37SAlexandre Belloni 1740dc96ee37SAlexandre Belloni ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i); 1741dc96ee37SAlexandre Belloni ac &= ~bond_mask; 174223ca3b72SVladimir Oltean /* Don't do division by zero if there was no active 174323ca3b72SVladimir Oltean * port. Just make all aggregation codes zero. 174423ca3b72SVladimir Oltean */ 174523ca3b72SVladimir Oltean if (num_active_ports) 174623ca3b72SVladimir Oltean ac |= BIT(aggr_idx[i % num_active_ports]); 1747dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i); 1748dc96ee37SAlexandre Belloni } 1749528d3f19SVladimir Oltean 1750528d3f19SVladimir Oltean /* Mark all ports in the same LAG as visited to avoid applying 1751528d3f19SVladimir Oltean * the same config again. 1752528d3f19SVladimir Oltean */ 1753528d3f19SVladimir Oltean for (port = lag; port < ocelot->num_phys_ports; port++) { 1754528d3f19SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1755528d3f19SVladimir Oltean 1756528d3f19SVladimir Oltean if (!ocelot_port) 1757528d3f19SVladimir Oltean continue; 1758528d3f19SVladimir Oltean 1759528d3f19SVladimir Oltean if (ocelot_port->bond == bond) 1760528d3f19SVladimir Oltean visited |= BIT(port); 1761528d3f19SVladimir Oltean } 1762dc96ee37SAlexandre Belloni } 1763dc96ee37SAlexandre Belloni } 1764dc96ee37SAlexandre Belloni 17652527f2e8SVladimir Oltean /* When offloading a bonding interface, the switch ports configured under the 17662527f2e8SVladimir Oltean * same bond must have the same logical port ID, equal to the physical port ID 17672527f2e8SVladimir Oltean * of the lowest numbered physical port in that bond. Otherwise, in standalone/ 17682527f2e8SVladimir Oltean * bridged mode, each port has a logical port ID equal to its physical port ID. 17692527f2e8SVladimir Oltean */ 17702527f2e8SVladimir Oltean static void ocelot_setup_logical_port_ids(struct ocelot *ocelot) 1771dc96ee37SAlexandre Belloni { 17722527f2e8SVladimir Oltean int port; 1773dc96ee37SAlexandre Belloni 17742527f2e8SVladimir Oltean for (port = 0; port < ocelot->num_phys_ports; port++) { 17752527f2e8SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 17762527f2e8SVladimir Oltean struct net_device *bond; 1777dc96ee37SAlexandre Belloni 17782527f2e8SVladimir Oltean if (!ocelot_port) 17792527f2e8SVladimir Oltean continue; 1780dc96ee37SAlexandre Belloni 17812527f2e8SVladimir Oltean bond = ocelot_port->bond; 17822527f2e8SVladimir Oltean if (bond) { 178323ca3b72SVladimir Oltean int lag = __ffs(ocelot_get_bond_mask(ocelot, bond, 178423ca3b72SVladimir Oltean false)); 17852527f2e8SVladimir Oltean 17862527f2e8SVladimir Oltean ocelot_rmw_gix(ocelot, 1787dc96ee37SAlexandre Belloni ANA_PORT_PORT_CFG_PORTID_VAL(lag), 17882527f2e8SVladimir Oltean ANA_PORT_PORT_CFG_PORTID_VAL_M, 17892527f2e8SVladimir Oltean ANA_PORT_PORT_CFG, port); 17902527f2e8SVladimir Oltean } else { 17912527f2e8SVladimir Oltean ocelot_rmw_gix(ocelot, 17922527f2e8SVladimir Oltean ANA_PORT_PORT_CFG_PORTID_VAL(port), 17932527f2e8SVladimir Oltean ANA_PORT_PORT_CFG_PORTID_VAL_M, 17942527f2e8SVladimir Oltean ANA_PORT_PORT_CFG, port); 17952527f2e8SVladimir Oltean } 1796dc96ee37SAlexandre Belloni } 1797dc96ee37SAlexandre Belloni } 1798dc96ee37SAlexandre Belloni 17999c90eea3SVladimir Oltean int ocelot_port_lag_join(struct ocelot *ocelot, int port, 1800583cbbe3SVladimir Oltean struct net_device *bond, 1801583cbbe3SVladimir Oltean struct netdev_lag_upper_info *info) 1802dc96ee37SAlexandre Belloni { 1803583cbbe3SVladimir Oltean if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH) 1804583cbbe3SVladimir Oltean return -EOPNOTSUPP; 1805583cbbe3SVladimir Oltean 1806b80af659SVladimir Oltean ocelot->ports[port]->bond = bond; 1807dc96ee37SAlexandre Belloni 18082527f2e8SVladimir Oltean ocelot_setup_logical_port_ids(ocelot); 18099b521250SVladimir Oltean ocelot_apply_bridge_fwd_mask(ocelot); 1810dc96ee37SAlexandre Belloni ocelot_set_aggr_pgids(ocelot); 1811dc96ee37SAlexandre Belloni 1812dc96ee37SAlexandre Belloni return 0; 1813dc96ee37SAlexandre Belloni } 18149c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_port_lag_join); 1815dc96ee37SAlexandre Belloni 18169c90eea3SVladimir Oltean void ocelot_port_lag_leave(struct ocelot *ocelot, int port, 1817dc96ee37SAlexandre Belloni struct net_device *bond) 1818dc96ee37SAlexandre Belloni { 1819b80af659SVladimir Oltean ocelot->ports[port]->bond = NULL; 1820b80af659SVladimir Oltean 18212527f2e8SVladimir Oltean ocelot_setup_logical_port_ids(ocelot); 18229b521250SVladimir Oltean ocelot_apply_bridge_fwd_mask(ocelot); 1823dc96ee37SAlexandre Belloni ocelot_set_aggr_pgids(ocelot); 1824dc96ee37SAlexandre Belloni } 18259c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_port_lag_leave); 18260e332c85SPetr Machata 182723ca3b72SVladimir Oltean void ocelot_port_lag_change(struct ocelot *ocelot, int port, bool lag_tx_active) 182823ca3b72SVladimir Oltean { 182923ca3b72SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 183023ca3b72SVladimir Oltean 183123ca3b72SVladimir Oltean ocelot_port->lag_tx_active = lag_tx_active; 183223ca3b72SVladimir Oltean 183323ca3b72SVladimir Oltean /* Rebalance the LAGs */ 183423ca3b72SVladimir Oltean ocelot_set_aggr_pgids(ocelot); 183523ca3b72SVladimir Oltean } 183623ca3b72SVladimir Oltean EXPORT_SYMBOL(ocelot_port_lag_change); 183723ca3b72SVladimir Oltean 1838a8015dedSVladimir Oltean /* Configure the maximum SDU (L2 payload) on RX to the value specified in @sdu. 1839a8015dedSVladimir Oltean * The length of VLAN tags is accounted for automatically via DEV_MAC_TAGS_CFG. 18400b912fc9SVladimir Oltean * In the special case that it's the NPI port that we're configuring, the 18410b912fc9SVladimir Oltean * length of the tag and optional prefix needs to be accounted for privately, 18420b912fc9SVladimir Oltean * in order to be able to sustain communication at the requested @sdu. 1843a8015dedSVladimir Oltean */ 18440b912fc9SVladimir Oltean void ocelot_port_set_maxlen(struct ocelot *ocelot, int port, size_t sdu) 184531350d7fSVladimir Oltean { 184631350d7fSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1847a8015dedSVladimir Oltean int maxlen = sdu + ETH_HLEN + ETH_FCS_LEN; 1848e8e6e73dSVladimir Oltean int pause_start, pause_stop; 1849601e984fSVladimir Oltean int atop, atop_tot; 185031350d7fSVladimir Oltean 18510b912fc9SVladimir Oltean if (port == ocelot->npi) { 18520b912fc9SVladimir Oltean maxlen += OCELOT_TAG_LEN; 18530b912fc9SVladimir Oltean 1854cacea62fSVladimir Oltean if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_SHORT) 18550b912fc9SVladimir Oltean maxlen += OCELOT_SHORT_PREFIX_LEN; 1856cacea62fSVladimir Oltean else if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_LONG) 18570b912fc9SVladimir Oltean maxlen += OCELOT_LONG_PREFIX_LEN; 18580b912fc9SVladimir Oltean } 18590b912fc9SVladimir Oltean 1860a8015dedSVladimir Oltean ocelot_port_writel(ocelot_port, maxlen, DEV_MAC_MAXLEN_CFG); 1861fa914e9cSVladimir Oltean 1862e8e6e73dSVladimir Oltean /* Set Pause watermark hysteresis */ 1863e8e6e73dSVladimir Oltean pause_start = 6 * maxlen / OCELOT_BUFFER_CELL_SZ; 1864e8e6e73dSVladimir Oltean pause_stop = 4 * maxlen / OCELOT_BUFFER_CELL_SZ; 1865541132f0SMaxim Kochetkov ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_START, 1866541132f0SMaxim Kochetkov pause_start); 1867541132f0SMaxim Kochetkov ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_STOP, 1868541132f0SMaxim Kochetkov pause_stop); 1869fa914e9cSVladimir Oltean 1870601e984fSVladimir Oltean /* Tail dropping watermarks */ 1871f6fe01d6SVladimir Oltean atop_tot = (ocelot->packet_buffer_size - 9 * maxlen) / 1872a8015dedSVladimir Oltean OCELOT_BUFFER_CELL_SZ; 1873601e984fSVladimir Oltean atop = (9 * maxlen) / OCELOT_BUFFER_CELL_SZ; 1874601e984fSVladimir Oltean ocelot_write_rix(ocelot, ocelot->ops->wm_enc(atop), SYS_ATOP, port); 1875601e984fSVladimir Oltean ocelot_write(ocelot, ocelot->ops->wm_enc(atop_tot), SYS_ATOP_TOT_CFG); 1876fa914e9cSVladimir Oltean } 18770b912fc9SVladimir Oltean EXPORT_SYMBOL(ocelot_port_set_maxlen); 18780b912fc9SVladimir Oltean 18790b912fc9SVladimir Oltean int ocelot_get_max_mtu(struct ocelot *ocelot, int port) 18800b912fc9SVladimir Oltean { 18810b912fc9SVladimir Oltean int max_mtu = 65535 - ETH_HLEN - ETH_FCS_LEN; 18820b912fc9SVladimir Oltean 18830b912fc9SVladimir Oltean if (port == ocelot->npi) { 18840b912fc9SVladimir Oltean max_mtu -= OCELOT_TAG_LEN; 18850b912fc9SVladimir Oltean 1886cacea62fSVladimir Oltean if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_SHORT) 18870b912fc9SVladimir Oltean max_mtu -= OCELOT_SHORT_PREFIX_LEN; 1888cacea62fSVladimir Oltean else if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_LONG) 18890b912fc9SVladimir Oltean max_mtu -= OCELOT_LONG_PREFIX_LEN; 18900b912fc9SVladimir Oltean } 18910b912fc9SVladimir Oltean 18920b912fc9SVladimir Oltean return max_mtu; 18930b912fc9SVladimir Oltean } 18940b912fc9SVladimir Oltean EXPORT_SYMBOL(ocelot_get_max_mtu); 1895fa914e9cSVladimir Oltean 1896421741eaSVladimir Oltean static void ocelot_port_set_learning(struct ocelot *ocelot, int port, 1897421741eaSVladimir Oltean bool enabled) 1898421741eaSVladimir Oltean { 1899421741eaSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1900421741eaSVladimir Oltean u32 val = 0; 1901421741eaSVladimir Oltean 1902421741eaSVladimir Oltean if (enabled) 1903421741eaSVladimir Oltean val = ANA_PORT_PORT_CFG_LEARN_ENA; 1904421741eaSVladimir Oltean 1905421741eaSVladimir Oltean ocelot_rmw_gix(ocelot, val, ANA_PORT_PORT_CFG_LEARN_ENA, 1906421741eaSVladimir Oltean ANA_PORT_PORT_CFG, port); 1907421741eaSVladimir Oltean 1908421741eaSVladimir Oltean ocelot_port->learn_ena = enabled; 1909421741eaSVladimir Oltean } 1910421741eaSVladimir Oltean 1911421741eaSVladimir Oltean static void ocelot_port_set_ucast_flood(struct ocelot *ocelot, int port, 1912421741eaSVladimir Oltean bool enabled) 1913421741eaSVladimir Oltean { 1914421741eaSVladimir Oltean u32 val = 0; 1915421741eaSVladimir Oltean 1916421741eaSVladimir Oltean if (enabled) 1917421741eaSVladimir Oltean val = BIT(port); 1918421741eaSVladimir Oltean 1919421741eaSVladimir Oltean ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_UC); 1920421741eaSVladimir Oltean } 1921421741eaSVladimir Oltean 1922421741eaSVladimir Oltean static void ocelot_port_set_mcast_flood(struct ocelot *ocelot, int port, 1923421741eaSVladimir Oltean bool enabled) 1924421741eaSVladimir Oltean { 1925421741eaSVladimir Oltean u32 val = 0; 1926421741eaSVladimir Oltean 1927421741eaSVladimir Oltean if (enabled) 1928421741eaSVladimir Oltean val = BIT(port); 1929421741eaSVladimir Oltean 1930421741eaSVladimir Oltean ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_MC); 1931421741eaSVladimir Oltean } 1932421741eaSVladimir Oltean 1933421741eaSVladimir Oltean static void ocelot_port_set_bcast_flood(struct ocelot *ocelot, int port, 1934421741eaSVladimir Oltean bool enabled) 1935421741eaSVladimir Oltean { 1936421741eaSVladimir Oltean u32 val = 0; 1937421741eaSVladimir Oltean 1938421741eaSVladimir Oltean if (enabled) 1939421741eaSVladimir Oltean val = BIT(port); 1940421741eaSVladimir Oltean 1941421741eaSVladimir Oltean ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_BC); 1942421741eaSVladimir Oltean } 1943421741eaSVladimir Oltean 1944421741eaSVladimir Oltean int ocelot_port_pre_bridge_flags(struct ocelot *ocelot, int port, 1945421741eaSVladimir Oltean struct switchdev_brport_flags flags) 1946421741eaSVladimir Oltean { 1947421741eaSVladimir Oltean if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD | 1948421741eaSVladimir Oltean BR_BCAST_FLOOD)) 1949421741eaSVladimir Oltean return -EINVAL; 1950421741eaSVladimir Oltean 1951421741eaSVladimir Oltean return 0; 1952421741eaSVladimir Oltean } 1953421741eaSVladimir Oltean EXPORT_SYMBOL(ocelot_port_pre_bridge_flags); 1954421741eaSVladimir Oltean 1955421741eaSVladimir Oltean void ocelot_port_bridge_flags(struct ocelot *ocelot, int port, 1956421741eaSVladimir Oltean struct switchdev_brport_flags flags) 1957421741eaSVladimir Oltean { 1958421741eaSVladimir Oltean if (flags.mask & BR_LEARNING) 1959421741eaSVladimir Oltean ocelot_port_set_learning(ocelot, port, 1960421741eaSVladimir Oltean !!(flags.val & BR_LEARNING)); 1961421741eaSVladimir Oltean 1962421741eaSVladimir Oltean if (flags.mask & BR_FLOOD) 1963421741eaSVladimir Oltean ocelot_port_set_ucast_flood(ocelot, port, 1964421741eaSVladimir Oltean !!(flags.val & BR_FLOOD)); 1965421741eaSVladimir Oltean 1966421741eaSVladimir Oltean if (flags.mask & BR_MCAST_FLOOD) 1967421741eaSVladimir Oltean ocelot_port_set_mcast_flood(ocelot, port, 1968421741eaSVladimir Oltean !!(flags.val & BR_MCAST_FLOOD)); 1969421741eaSVladimir Oltean 1970421741eaSVladimir Oltean if (flags.mask & BR_BCAST_FLOOD) 1971421741eaSVladimir Oltean ocelot_port_set_bcast_flood(ocelot, port, 1972421741eaSVladimir Oltean !!(flags.val & BR_BCAST_FLOOD)); 1973421741eaSVladimir Oltean } 1974421741eaSVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_flags); 1975421741eaSVladimir Oltean 19765e256365SVladimir Oltean void ocelot_init_port(struct ocelot *ocelot, int port) 1977fa914e9cSVladimir Oltean { 1978fa914e9cSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1979fa914e9cSVladimir Oltean 1980b049da13SYangbo Lu skb_queue_head_init(&ocelot_port->tx_skbs); 198131350d7fSVladimir Oltean 198231350d7fSVladimir Oltean /* Basic L2 initialization */ 198331350d7fSVladimir Oltean 19845bc9d2e6SVladimir Oltean /* Set MAC IFG Gaps 19855bc9d2e6SVladimir Oltean * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0 19865bc9d2e6SVladimir Oltean * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5 19875bc9d2e6SVladimir Oltean */ 19885bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5), 19895bc9d2e6SVladimir Oltean DEV_MAC_IFG_CFG); 19905bc9d2e6SVladimir Oltean 19915bc9d2e6SVladimir Oltean /* Load seed (0) and set MAC HDX late collision */ 19925bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) | 19935bc9d2e6SVladimir Oltean DEV_MAC_HDX_CFG_SEED_LOAD, 19945bc9d2e6SVladimir Oltean DEV_MAC_HDX_CFG); 19955bc9d2e6SVladimir Oltean mdelay(1); 19965bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67), 19975bc9d2e6SVladimir Oltean DEV_MAC_HDX_CFG); 19985bc9d2e6SVladimir Oltean 19995bc9d2e6SVladimir Oltean /* Set Max Length and maximum tags allowed */ 2000a8015dedSVladimir Oltean ocelot_port_set_maxlen(ocelot, port, ETH_DATA_LEN); 20015bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) | 20025bc9d2e6SVladimir Oltean DEV_MAC_TAGS_CFG_VLAN_AWR_ENA | 2003a8015dedSVladimir Oltean DEV_MAC_TAGS_CFG_VLAN_DBL_AWR_ENA | 20045bc9d2e6SVladimir Oltean DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA, 20055bc9d2e6SVladimir Oltean DEV_MAC_TAGS_CFG); 20065bc9d2e6SVladimir Oltean 20075bc9d2e6SVladimir Oltean /* Set SMAC of Pause frame (00:00:00:00:00:00) */ 20085bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG); 20095bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG); 20105bc9d2e6SVladimir Oltean 2011e8e6e73dSVladimir Oltean /* Enable transmission of pause frames */ 2012541132f0SMaxim Kochetkov ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 1); 2013e8e6e73dSVladimir Oltean 201431350d7fSVladimir Oltean /* Drop frames with multicast source address */ 201531350d7fSVladimir Oltean ocelot_rmw_gix(ocelot, ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA, 201631350d7fSVladimir Oltean ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA, 201731350d7fSVladimir Oltean ANA_PORT_DROP_CFG, port); 201831350d7fSVladimir Oltean 201931350d7fSVladimir Oltean /* Set default VLAN and tag type to 8021Q. */ 202031350d7fSVladimir Oltean ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q), 202131350d7fSVladimir Oltean REW_PORT_VLAN_CFG_PORT_TPID_M, 202231350d7fSVladimir Oltean REW_PORT_VLAN_CFG, port); 202331350d7fSVladimir Oltean 2024421741eaSVladimir Oltean /* Disable source address learning for standalone mode */ 2025421741eaSVladimir Oltean ocelot_port_set_learning(ocelot, port, false); 2026421741eaSVladimir Oltean 202746efe4efSVladimir Oltean /* Set the port's initial logical port ID value, enable receiving 202846efe4efSVladimir Oltean * frames on it, and configure the MAC address learning type to 202946efe4efSVladimir Oltean * automatic. 203046efe4efSVladimir Oltean */ 203146efe4efSVladimir Oltean ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO | 203246efe4efSVladimir Oltean ANA_PORT_PORT_CFG_RECV_ENA | 203346efe4efSVladimir Oltean ANA_PORT_PORT_CFG_PORTID_VAL(port), 203446efe4efSVladimir Oltean ANA_PORT_PORT_CFG, port); 203546efe4efSVladimir Oltean 203631350d7fSVladimir Oltean /* Enable vcap lookups */ 203731350d7fSVladimir Oltean ocelot_vcap_enable(ocelot, port); 203831350d7fSVladimir Oltean } 20395e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_init_port); 204031350d7fSVladimir Oltean 20412d44b097SVladimir Oltean /* Configure and enable the CPU port module, which is a set of queues 20422d44b097SVladimir Oltean * accessible through register MMIO, frame DMA or Ethernet (in case 20432d44b097SVladimir Oltean * NPI mode is used). 204469df578cSVladimir Oltean */ 20452d44b097SVladimir Oltean static void ocelot_cpu_port_init(struct ocelot *ocelot) 204621468199SVladimir Oltean { 204769df578cSVladimir Oltean int cpu = ocelot->num_phys_ports; 204869df578cSVladimir Oltean 204969df578cSVladimir Oltean /* The unicast destination PGID for the CPU port module is unused */ 205021468199SVladimir Oltean ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu); 205169df578cSVladimir Oltean /* Instead set up a multicast destination PGID for traffic copied to 205269df578cSVladimir Oltean * the CPU. Whitelisted MAC addresses like the port netdevice MAC 205369df578cSVladimir Oltean * addresses will be copied to the CPU via this PGID. 205469df578cSVladimir Oltean */ 205521468199SVladimir Oltean ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU); 205621468199SVladimir Oltean ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA | 205721468199SVladimir Oltean ANA_PORT_PORT_CFG_PORTID_VAL(cpu), 205821468199SVladimir Oltean ANA_PORT_PORT_CFG, cpu); 205921468199SVladimir Oltean 206069df578cSVladimir Oltean /* Enable CPU port module */ 2061886e1387SVladimir Oltean ocelot_fields_write(ocelot, cpu, QSYS_SWITCH_PORT_MODE_PORT_ENA, 1); 206269df578cSVladimir Oltean /* CPU port Injection/Extraction configuration */ 2063886e1387SVladimir Oltean ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_XTR_HDR, 2064cacea62fSVladimir Oltean OCELOT_TAG_PREFIX_NONE); 2065886e1387SVladimir Oltean ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_INJ_HDR, 2066cacea62fSVladimir Oltean OCELOT_TAG_PREFIX_NONE); 206721468199SVladimir Oltean 206821468199SVladimir Oltean /* Configure the CPU port to be VLAN aware */ 206921468199SVladimir Oltean ocelot_write_gix(ocelot, ANA_PORT_VLAN_CFG_VLAN_VID(0) | 207021468199SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA | 207121468199SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1), 207221468199SVladimir Oltean ANA_PORT_VLAN_CFG, cpu); 207321468199SVladimir Oltean } 207421468199SVladimir Oltean 2075f6fe01d6SVladimir Oltean static void ocelot_detect_features(struct ocelot *ocelot) 2076f6fe01d6SVladimir Oltean { 2077f6fe01d6SVladimir Oltean int mmgt, eq_ctrl; 2078f6fe01d6SVladimir Oltean 2079f6fe01d6SVladimir Oltean /* For Ocelot, Felix, Seville, Serval etc, SYS:MMGT:MMGT:FREECNT holds 2080f6fe01d6SVladimir Oltean * the number of 240-byte free memory words (aka 4-cell chunks) and not 2081f6fe01d6SVladimir Oltean * 192 bytes as the documentation incorrectly says. 2082f6fe01d6SVladimir Oltean */ 2083f6fe01d6SVladimir Oltean mmgt = ocelot_read(ocelot, SYS_MMGT); 2084f6fe01d6SVladimir Oltean ocelot->packet_buffer_size = 240 * SYS_MMGT_FREECNT(mmgt); 2085f6fe01d6SVladimir Oltean 2086f6fe01d6SVladimir Oltean eq_ctrl = ocelot_read(ocelot, QSYS_EQ_CTRL); 2087f6fe01d6SVladimir Oltean ocelot->num_frame_refs = QSYS_MMGT_EQ_CTRL_FP_FREE_CNT(eq_ctrl); 2088f6fe01d6SVladimir Oltean } 2089f6fe01d6SVladimir Oltean 2090a556c76aSAlexandre Belloni int ocelot_init(struct ocelot *ocelot) 2091a556c76aSAlexandre Belloni { 2092a556c76aSAlexandre Belloni char queue_name[32]; 209321468199SVladimir Oltean int i, ret; 209421468199SVladimir Oltean u32 port; 2095a556c76aSAlexandre Belloni 20963a77b593SVladimir Oltean if (ocelot->ops->reset) { 20973a77b593SVladimir Oltean ret = ocelot->ops->reset(ocelot); 20983a77b593SVladimir Oltean if (ret) { 20993a77b593SVladimir Oltean dev_err(ocelot->dev, "Switch reset failed\n"); 21003a77b593SVladimir Oltean return ret; 21013a77b593SVladimir Oltean } 21023a77b593SVladimir Oltean } 21033a77b593SVladimir Oltean 2104a556c76aSAlexandre Belloni ocelot->stats = devm_kcalloc(ocelot->dev, 2105a556c76aSAlexandre Belloni ocelot->num_phys_ports * ocelot->num_stats, 2106a556c76aSAlexandre Belloni sizeof(u64), GFP_KERNEL); 2107a556c76aSAlexandre Belloni if (!ocelot->stats) 2108a556c76aSAlexandre Belloni return -ENOMEM; 2109a556c76aSAlexandre Belloni 2110a556c76aSAlexandre Belloni mutex_init(&ocelot->stats_lock); 21114e3b0468SAntoine Tenart mutex_init(&ocelot->ptp_lock); 21124e3b0468SAntoine Tenart spin_lock_init(&ocelot->ptp_clock_lock); 211352849bcfSVladimir Oltean spin_lock_init(&ocelot->ts_id_lock); 2114a556c76aSAlexandre Belloni snprintf(queue_name, sizeof(queue_name), "%s-stats", 2115a556c76aSAlexandre Belloni dev_name(ocelot->dev)); 2116a556c76aSAlexandre Belloni ocelot->stats_queue = create_singlethread_workqueue(queue_name); 2117a556c76aSAlexandre Belloni if (!ocelot->stats_queue) 2118a556c76aSAlexandre Belloni return -ENOMEM; 2119a556c76aSAlexandre Belloni 2120ca0b272bSVladimir Oltean ocelot->owq = alloc_ordered_workqueue("ocelot-owq", 0); 2121ca0b272bSVladimir Oltean if (!ocelot->owq) { 2122ca0b272bSVladimir Oltean destroy_workqueue(ocelot->stats_queue); 2123ca0b272bSVladimir Oltean return -ENOMEM; 2124ca0b272bSVladimir Oltean } 2125ca0b272bSVladimir Oltean 21262b120ddeSClaudiu Manoil INIT_LIST_HEAD(&ocelot->multicast); 2127e5d1f896SVladimir Oltean INIT_LIST_HEAD(&ocelot->pgids); 2128f6fe01d6SVladimir Oltean ocelot_detect_features(ocelot); 2129a556c76aSAlexandre Belloni ocelot_mact_init(ocelot); 2130a556c76aSAlexandre Belloni ocelot_vlan_init(ocelot); 2131aae4e500SVladimir Oltean ocelot_vcap_init(ocelot); 21322d44b097SVladimir Oltean ocelot_cpu_port_init(ocelot); 2133a556c76aSAlexandre Belloni 2134a556c76aSAlexandre Belloni for (port = 0; port < ocelot->num_phys_ports; port++) { 2135a556c76aSAlexandre Belloni /* Clear all counters (5 groups) */ 2136a556c76aSAlexandre Belloni ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) | 2137a556c76aSAlexandre Belloni SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f), 2138a556c76aSAlexandre Belloni SYS_STAT_CFG); 2139a556c76aSAlexandre Belloni } 2140a556c76aSAlexandre Belloni 2141a556c76aSAlexandre Belloni /* Only use S-Tag */ 2142a556c76aSAlexandre Belloni ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG); 2143a556c76aSAlexandre Belloni 2144a556c76aSAlexandre Belloni /* Aggregation mode */ 2145a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA | 2146a556c76aSAlexandre Belloni ANA_AGGR_CFG_AC_DMAC_ENA | 2147a556c76aSAlexandre Belloni ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA | 2148f79c20c8SVladimir Oltean ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA | 2149f79c20c8SVladimir Oltean ANA_AGGR_CFG_AC_IP6_FLOW_LBL_ENA | 2150f79c20c8SVladimir Oltean ANA_AGGR_CFG_AC_IP6_TCPUDP_ENA, 2151f79c20c8SVladimir Oltean ANA_AGGR_CFG); 2152a556c76aSAlexandre Belloni 2153a556c76aSAlexandre Belloni /* Set MAC age time to default value. The entry is aged after 2154a556c76aSAlexandre Belloni * 2*AGE_PERIOD 2155a556c76aSAlexandre Belloni */ 2156a556c76aSAlexandre Belloni ocelot_write(ocelot, 2157a556c76aSAlexandre Belloni ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ), 2158a556c76aSAlexandre Belloni ANA_AUTOAGE); 2159a556c76aSAlexandre Belloni 2160a556c76aSAlexandre Belloni /* Disable learning for frames discarded by VLAN ingress filtering */ 2161a556c76aSAlexandre Belloni regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1); 2162a556c76aSAlexandre Belloni 2163a556c76aSAlexandre Belloni /* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */ 2164a556c76aSAlexandre Belloni ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA | 2165a556c76aSAlexandre Belloni SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING); 2166a556c76aSAlexandre Belloni 2167a556c76aSAlexandre Belloni /* Setup flooding PGIDs */ 2168edd2410bSVladimir Oltean for (i = 0; i < ocelot->num_flooding_pgids; i++) 2169a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) | 2170b360d94fSVladimir Oltean ANA_FLOODING_FLD_BROADCAST(PGID_BC) | 2171a556c76aSAlexandre Belloni ANA_FLOODING_FLD_UNICAST(PGID_UC), 2172edd2410bSVladimir Oltean ANA_FLOODING, i); 2173a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) | 2174a556c76aSAlexandre Belloni ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) | 2175a556c76aSAlexandre Belloni ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) | 2176a556c76aSAlexandre Belloni ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC), 2177a556c76aSAlexandre Belloni ANA_FLOODING_IPMC); 2178a556c76aSAlexandre Belloni 2179a556c76aSAlexandre Belloni for (port = 0; port < ocelot->num_phys_ports; port++) { 2180a556c76aSAlexandre Belloni /* Transmit the frame to the local port. */ 2181a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port); 2182a556c76aSAlexandre Belloni /* Do not forward BPDU frames to the front ports. */ 2183a556c76aSAlexandre Belloni ocelot_write_gix(ocelot, 2184a556c76aSAlexandre Belloni ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff), 2185a556c76aSAlexandre Belloni ANA_PORT_CPU_FWD_BPDU_CFG, 2186a556c76aSAlexandre Belloni port); 2187a556c76aSAlexandre Belloni /* Ensure bridging is disabled */ 2188a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port); 2189a556c76aSAlexandre Belloni } 2190a556c76aSAlexandre Belloni 219196b029b0SVladimir Oltean for_each_nonreserved_multicast_dest_pgid(ocelot, i) { 2192a556c76aSAlexandre Belloni u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0)); 2193a556c76aSAlexandre Belloni 2194a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i); 2195a556c76aSAlexandre Belloni } 2196ebb1bb40SHoratiu Vultur 2197ebb1bb40SHoratiu Vultur ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_BLACKHOLE); 2198ebb1bb40SHoratiu Vultur 2199b360d94fSVladimir Oltean /* Allow broadcast and unknown L2 multicast to the CPU. */ 2200b360d94fSVladimir Oltean ocelot_rmw_rix(ocelot, ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)), 2201b360d94fSVladimir Oltean ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)), 2202a556c76aSAlexandre Belloni ANA_PGID_PGID, PGID_MC); 2203b360d94fSVladimir Oltean ocelot_rmw_rix(ocelot, ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)), 2204b360d94fSVladimir Oltean ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)), 2205b360d94fSVladimir Oltean ANA_PGID_PGID, PGID_BC); 2206a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4); 2207a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6); 2208a556c76aSAlexandre Belloni 2209a556c76aSAlexandre Belloni /* Allow manual injection via DEVCPU_QS registers, and byte swap these 2210a556c76aSAlexandre Belloni * registers endianness. 2211a556c76aSAlexandre Belloni */ 2212a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP | 2213a556c76aSAlexandre Belloni QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0); 2214a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP | 2215a556c76aSAlexandre Belloni QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0); 2216a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) | 2217a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_LRN(2) | 2218a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) | 2219a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) | 2220a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) | 2221a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) | 2222a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) | 2223a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_IGMP(6) | 2224a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG); 2225a556c76aSAlexandre Belloni for (i = 0; i < 16; i++) 2226a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) | 2227a556c76aSAlexandre Belloni ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6), 2228a556c76aSAlexandre Belloni ANA_CPUQ_8021_CFG, i); 2229a556c76aSAlexandre Belloni 22301e1caa97SClaudiu Manoil INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats_work); 2231a556c76aSAlexandre Belloni queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work, 2232a556c76aSAlexandre Belloni OCELOT_STATS_CHECK_DELAY); 22334e3b0468SAntoine Tenart 2234a556c76aSAlexandre Belloni return 0; 2235a556c76aSAlexandre Belloni } 2236a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_init); 2237a556c76aSAlexandre Belloni 2238a556c76aSAlexandre Belloni void ocelot_deinit(struct ocelot *ocelot) 2239a556c76aSAlexandre Belloni { 2240c5d13969SClaudiu Manoil cancel_delayed_work(&ocelot->stats_work); 2241a556c76aSAlexandre Belloni destroy_workqueue(ocelot->stats_queue); 2242ca0b272bSVladimir Oltean destroy_workqueue(ocelot->owq); 2243a556c76aSAlexandre Belloni mutex_destroy(&ocelot->stats_lock); 2244a556c76aSAlexandre Belloni } 2245a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_deinit); 2246a556c76aSAlexandre Belloni 2247e5fb512dSVladimir Oltean void ocelot_deinit_port(struct ocelot *ocelot, int port) 2248e5fb512dSVladimir Oltean { 2249e5fb512dSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 2250e5fb512dSVladimir Oltean 2251e5fb512dSVladimir Oltean skb_queue_purge(&ocelot_port->tx_skbs); 2252e5fb512dSVladimir Oltean } 2253e5fb512dSVladimir Oltean EXPORT_SYMBOL(ocelot_deinit_port); 2254e5fb512dSVladimir Oltean 2255a556c76aSAlexandre Belloni MODULE_LICENSE("Dual MIT/GPL"); 2256