xref: /openbmc/linux/drivers/net/ethernet/mscc/ocelot.c (revision f145922ddcaa1cb9688b3d053622c98d9f9a7fff)
1a556c76aSAlexandre Belloni // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2a556c76aSAlexandre Belloni /*
3a556c76aSAlexandre Belloni  * Microsemi Ocelot Switch driver
4a556c76aSAlexandre Belloni  *
5a556c76aSAlexandre Belloni  * Copyright (c) 2017 Microsemi Corporation
6a556c76aSAlexandre Belloni  */
7a556c76aSAlexandre Belloni #include <linux/etherdevice.h>
8a556c76aSAlexandre Belloni #include <linux/ethtool.h>
9a556c76aSAlexandre Belloni #include <linux/if_bridge.h>
10a556c76aSAlexandre Belloni #include <linux/if_ether.h>
11a556c76aSAlexandre Belloni #include <linux/if_vlan.h>
12a556c76aSAlexandre Belloni #include <linux/interrupt.h>
13a556c76aSAlexandre Belloni #include <linux/kernel.h>
14a556c76aSAlexandre Belloni #include <linux/module.h>
15a556c76aSAlexandre Belloni #include <linux/netdevice.h>
16a556c76aSAlexandre Belloni #include <linux/phy.h>
174e3b0468SAntoine Tenart #include <linux/ptp_clock_kernel.h>
18a556c76aSAlexandre Belloni #include <linux/skbuff.h>
19639c1b26SSteen Hegelund #include <linux/iopoll.h>
20a556c76aSAlexandre Belloni #include <net/arp.h>
21a556c76aSAlexandre Belloni #include <net/netevent.h>
22a556c76aSAlexandre Belloni #include <net/rtnetlink.h>
23a556c76aSAlexandre Belloni #include <net/switchdev.h>
24a556c76aSAlexandre Belloni 
25a556c76aSAlexandre Belloni #include "ocelot.h"
26b5962294SHoratiu Vultur #include "ocelot_ace.h"
27a556c76aSAlexandre Belloni 
28639c1b26SSteen Hegelund #define TABLE_UPDATE_SLEEP_US 10
29639c1b26SSteen Hegelund #define TABLE_UPDATE_TIMEOUT_US 100000
30639c1b26SSteen Hegelund 
31a556c76aSAlexandre Belloni /* MAC table entry types.
32a556c76aSAlexandre Belloni  * ENTRYTYPE_NORMAL is subject to aging.
33a556c76aSAlexandre Belloni  * ENTRYTYPE_LOCKED is not subject to aging.
34a556c76aSAlexandre Belloni  * ENTRYTYPE_MACv4 is not subject to aging. For IPv4 multicast.
35a556c76aSAlexandre Belloni  * ENTRYTYPE_MACv6 is not subject to aging. For IPv6 multicast.
36a556c76aSAlexandre Belloni  */
37a556c76aSAlexandre Belloni enum macaccess_entry_type {
38a556c76aSAlexandre Belloni 	ENTRYTYPE_NORMAL = 0,
39a556c76aSAlexandre Belloni 	ENTRYTYPE_LOCKED,
40a556c76aSAlexandre Belloni 	ENTRYTYPE_MACv4,
41a556c76aSAlexandre Belloni 	ENTRYTYPE_MACv6,
42a556c76aSAlexandre Belloni };
43a556c76aSAlexandre Belloni 
44a556c76aSAlexandre Belloni struct ocelot_mact_entry {
45a556c76aSAlexandre Belloni 	u8 mac[ETH_ALEN];
46a556c76aSAlexandre Belloni 	u16 vid;
47a556c76aSAlexandre Belloni 	enum macaccess_entry_type type;
48a556c76aSAlexandre Belloni };
49a556c76aSAlexandre Belloni 
50639c1b26SSteen Hegelund static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot)
51639c1b26SSteen Hegelund {
52639c1b26SSteen Hegelund 	return ocelot_read(ocelot, ANA_TABLES_MACACCESS);
53639c1b26SSteen Hegelund }
54639c1b26SSteen Hegelund 
55a556c76aSAlexandre Belloni static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot)
56a556c76aSAlexandre Belloni {
57639c1b26SSteen Hegelund 	u32 val;
58a556c76aSAlexandre Belloni 
59639c1b26SSteen Hegelund 	return readx_poll_timeout(ocelot_mact_read_macaccess,
60639c1b26SSteen Hegelund 		ocelot, val,
61639c1b26SSteen Hegelund 		(val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) ==
62639c1b26SSteen Hegelund 		MACACCESS_CMD_IDLE,
63639c1b26SSteen Hegelund 		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
64a556c76aSAlexandre Belloni }
65a556c76aSAlexandre Belloni 
66a556c76aSAlexandre Belloni static void ocelot_mact_select(struct ocelot *ocelot,
67a556c76aSAlexandre Belloni 			       const unsigned char mac[ETH_ALEN],
68a556c76aSAlexandre Belloni 			       unsigned int vid)
69a556c76aSAlexandre Belloni {
70a556c76aSAlexandre Belloni 	u32 macl = 0, mach = 0;
71a556c76aSAlexandre Belloni 
72a556c76aSAlexandre Belloni 	/* Set the MAC address to handle and the vlan associated in a format
73a556c76aSAlexandre Belloni 	 * understood by the hardware.
74a556c76aSAlexandre Belloni 	 */
75a556c76aSAlexandre Belloni 	mach |= vid    << 16;
76a556c76aSAlexandre Belloni 	mach |= mac[0] << 8;
77a556c76aSAlexandre Belloni 	mach |= mac[1] << 0;
78a556c76aSAlexandre Belloni 	macl |= mac[2] << 24;
79a556c76aSAlexandre Belloni 	macl |= mac[3] << 16;
80a556c76aSAlexandre Belloni 	macl |= mac[4] << 8;
81a556c76aSAlexandre Belloni 	macl |= mac[5] << 0;
82a556c76aSAlexandre Belloni 
83a556c76aSAlexandre Belloni 	ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA);
84a556c76aSAlexandre Belloni 	ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA);
85a556c76aSAlexandre Belloni 
86a556c76aSAlexandre Belloni }
87a556c76aSAlexandre Belloni 
88a556c76aSAlexandre Belloni static int ocelot_mact_learn(struct ocelot *ocelot, int port,
89a556c76aSAlexandre Belloni 			     const unsigned char mac[ETH_ALEN],
90a556c76aSAlexandre Belloni 			     unsigned int vid,
91a556c76aSAlexandre Belloni 			     enum macaccess_entry_type type)
92a556c76aSAlexandre Belloni {
93a556c76aSAlexandre Belloni 	ocelot_mact_select(ocelot, mac, vid);
94a556c76aSAlexandre Belloni 
95a556c76aSAlexandre Belloni 	/* Issue a write command */
96a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_TABLES_MACACCESS_VALID |
97a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS_DEST_IDX(port) |
98a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS_ENTRYTYPE(type) |
99a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN),
100a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS);
101a556c76aSAlexandre Belloni 
102a556c76aSAlexandre Belloni 	return ocelot_mact_wait_for_completion(ocelot);
103a556c76aSAlexandre Belloni }
104a556c76aSAlexandre Belloni 
105a556c76aSAlexandre Belloni static int ocelot_mact_forget(struct ocelot *ocelot,
106a556c76aSAlexandre Belloni 			      const unsigned char mac[ETH_ALEN],
107a556c76aSAlexandre Belloni 			      unsigned int vid)
108a556c76aSAlexandre Belloni {
109a556c76aSAlexandre Belloni 	ocelot_mact_select(ocelot, mac, vid);
110a556c76aSAlexandre Belloni 
111a556c76aSAlexandre Belloni 	/* Issue a forget command */
112a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
113a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET),
114a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS);
115a556c76aSAlexandre Belloni 
116a556c76aSAlexandre Belloni 	return ocelot_mact_wait_for_completion(ocelot);
117a556c76aSAlexandre Belloni }
118a556c76aSAlexandre Belloni 
119a556c76aSAlexandre Belloni static void ocelot_mact_init(struct ocelot *ocelot)
120a556c76aSAlexandre Belloni {
121a556c76aSAlexandre Belloni 	/* Configure the learning mode entries attributes:
122a556c76aSAlexandre Belloni 	 * - Do not copy the frame to the CPU extraction queues.
123a556c76aSAlexandre Belloni 	 * - Use the vlan and mac_cpoy for dmac lookup.
124a556c76aSAlexandre Belloni 	 */
125a556c76aSAlexandre Belloni 	ocelot_rmw(ocelot, 0,
126a556c76aSAlexandre Belloni 		   ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS
127a556c76aSAlexandre Belloni 		   | ANA_AGENCTRL_LEARN_FWD_KILL
128a556c76aSAlexandre Belloni 		   | ANA_AGENCTRL_LEARN_IGNORE_VLAN,
129a556c76aSAlexandre Belloni 		   ANA_AGENCTRL);
130a556c76aSAlexandre Belloni 
131a556c76aSAlexandre Belloni 	/* Clear the MAC table */
132a556c76aSAlexandre Belloni 	ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS);
133a556c76aSAlexandre Belloni }
134a556c76aSAlexandre Belloni 
135f270dbfaSVladimir Oltean static void ocelot_vcap_enable(struct ocelot *ocelot, int port)
136b5962294SHoratiu Vultur {
137b5962294SHoratiu Vultur 	ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA |
138b5962294SHoratiu Vultur 			 ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa),
139f270dbfaSVladimir Oltean 			 ANA_PORT_VCAP_S2_CFG, port);
140b5962294SHoratiu Vultur }
141b5962294SHoratiu Vultur 
142639c1b26SSteen Hegelund static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot)
143639c1b26SSteen Hegelund {
144639c1b26SSteen Hegelund 	return ocelot_read(ocelot, ANA_TABLES_VLANACCESS);
145639c1b26SSteen Hegelund }
146639c1b26SSteen Hegelund 
147a556c76aSAlexandre Belloni static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot)
148a556c76aSAlexandre Belloni {
149639c1b26SSteen Hegelund 	u32 val;
150a556c76aSAlexandre Belloni 
151639c1b26SSteen Hegelund 	return readx_poll_timeout(ocelot_vlant_read_vlanaccess,
152639c1b26SSteen Hegelund 		ocelot,
153639c1b26SSteen Hegelund 		val,
154639c1b26SSteen Hegelund 		(val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) ==
155639c1b26SSteen Hegelund 		ANA_TABLES_VLANACCESS_CMD_IDLE,
156639c1b26SSteen Hegelund 		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
157a556c76aSAlexandre Belloni }
158a556c76aSAlexandre Belloni 
1597142529fSAntoine Tenart static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask)
1607142529fSAntoine Tenart {
1617142529fSAntoine Tenart 	/* Select the VID to configure */
1627142529fSAntoine Tenart 	ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid),
1637142529fSAntoine Tenart 		     ANA_TABLES_VLANTIDX);
1647142529fSAntoine Tenart 	/* Set the vlan port members mask and issue a write command */
1657142529fSAntoine Tenart 	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) |
1667142529fSAntoine Tenart 			     ANA_TABLES_VLANACCESS_CMD_WRITE,
1677142529fSAntoine Tenart 		     ANA_TABLES_VLANACCESS);
1687142529fSAntoine Tenart 
1697142529fSAntoine Tenart 	return ocelot_vlant_wait_for_completion(ocelot);
1707142529fSAntoine Tenart }
1717142529fSAntoine Tenart 
172f270dbfaSVladimir Oltean static void ocelot_vlan_mode(struct ocelot *ocelot, int port,
1737142529fSAntoine Tenart 			     netdev_features_t features)
1747142529fSAntoine Tenart {
1757142529fSAntoine Tenart 	u32 val;
1767142529fSAntoine Tenart 
1777142529fSAntoine Tenart 	/* Filtering */
1787142529fSAntoine Tenart 	val = ocelot_read(ocelot, ANA_VLANMASK);
1797142529fSAntoine Tenart 	if (features & NETIF_F_HW_VLAN_CTAG_FILTER)
180f270dbfaSVladimir Oltean 		val |= BIT(port);
1817142529fSAntoine Tenart 	else
182f270dbfaSVladimir Oltean 		val &= ~BIT(port);
1837142529fSAntoine Tenart 	ocelot_write(ocelot, val, ANA_VLANMASK);
1847142529fSAntoine Tenart }
1857142529fSAntoine Tenart 
1865e256365SVladimir Oltean void ocelot_port_vlan_filtering(struct ocelot *ocelot, int port,
18797bb69e1SVladimir Oltean 				bool vlan_aware)
1887142529fSAntoine Tenart {
18997bb69e1SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1907142529fSAntoine Tenart 	u32 val;
1917142529fSAntoine Tenart 
19297bb69e1SVladimir Oltean 	if (vlan_aware)
19397bb69e1SVladimir Oltean 		val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
1947142529fSAntoine Tenart 		      ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1);
19597bb69e1SVladimir Oltean 	else
19697bb69e1SVladimir Oltean 		val = 0;
1977142529fSAntoine Tenart 	ocelot_rmw_gix(ocelot, val,
1987142529fSAntoine Tenart 		       ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
1997142529fSAntoine Tenart 		       ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M,
20097bb69e1SVladimir Oltean 		       ANA_PORT_VLAN_CFG, port);
2017142529fSAntoine Tenart 
20297bb69e1SVladimir Oltean 	if (vlan_aware && !ocelot_port->vid)
2037142529fSAntoine Tenart 		/* If port is vlan-aware and tagged, drop untagged and priority
2047142529fSAntoine Tenart 		 * tagged frames.
2057142529fSAntoine Tenart 		 */
20697bb69e1SVladimir Oltean 		val = ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA |
2077142529fSAntoine Tenart 		      ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
2087142529fSAntoine Tenart 		      ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA;
20997bb69e1SVladimir Oltean 	else
21097bb69e1SVladimir Oltean 		val = 0;
21197bb69e1SVladimir Oltean 	ocelot_rmw_gix(ocelot, val,
21297bb69e1SVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA |
21397bb69e1SVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
21497bb69e1SVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA,
21597bb69e1SVladimir Oltean 		       ANA_PORT_DROP_CFG, port);
2167142529fSAntoine Tenart 
21797bb69e1SVladimir Oltean 	if (vlan_aware) {
21897bb69e1SVladimir Oltean 		if (ocelot_port->vid)
2197142529fSAntoine Tenart 			/* Tag all frames except when VID == DEFAULT_VLAN */
2207142529fSAntoine Tenart 			val |= REW_TAG_CFG_TAG_CFG(1);
2217142529fSAntoine Tenart 		else
2227142529fSAntoine Tenart 			/* Tag all frames */
2237142529fSAntoine Tenart 			val |= REW_TAG_CFG_TAG_CFG(3);
22497bb69e1SVladimir Oltean 	} else {
22597bb69e1SVladimir Oltean 		/* Port tagging disabled. */
22697bb69e1SVladimir Oltean 		val = REW_TAG_CFG_TAG_CFG(0);
2277142529fSAntoine Tenart 	}
2287142529fSAntoine Tenart 	ocelot_rmw_gix(ocelot, val,
2297142529fSAntoine Tenart 		       REW_TAG_CFG_TAG_CFG_M,
23097bb69e1SVladimir Oltean 		       REW_TAG_CFG, port);
23197bb69e1SVladimir Oltean }
2325e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_vlan_filtering);
23397bb69e1SVladimir Oltean 
23497bb69e1SVladimir Oltean static int ocelot_port_set_native_vlan(struct ocelot *ocelot, int port,
23597bb69e1SVladimir Oltean 				       u16 vid)
23697bb69e1SVladimir Oltean {
23797bb69e1SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
23897bb69e1SVladimir Oltean 
23997bb69e1SVladimir Oltean 	if (ocelot_port->vid != vid) {
24097bb69e1SVladimir Oltean 		/* Always permit deleting the native VLAN (vid = 0) */
24197bb69e1SVladimir Oltean 		if (ocelot_port->vid && vid) {
24297bb69e1SVladimir Oltean 			dev_err(ocelot->dev,
24397bb69e1SVladimir Oltean 				"Port already has a native VLAN: %d\n",
24497bb69e1SVladimir Oltean 				ocelot_port->vid);
24597bb69e1SVladimir Oltean 			return -EBUSY;
24697bb69e1SVladimir Oltean 		}
24797bb69e1SVladimir Oltean 		ocelot_port->vid = vid;
24897bb69e1SVladimir Oltean 	}
24997bb69e1SVladimir Oltean 
25097bb69e1SVladimir Oltean 	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_VID(vid),
2517142529fSAntoine Tenart 		       REW_PORT_VLAN_CFG_PORT_VID_M,
25297bb69e1SVladimir Oltean 		       REW_PORT_VLAN_CFG, port);
25397bb69e1SVladimir Oltean 
25497bb69e1SVladimir Oltean 	return 0;
25597bb69e1SVladimir Oltean }
25697bb69e1SVladimir Oltean 
25797bb69e1SVladimir Oltean /* Default vlan to clasify for untagged frames (may be zero) */
25897bb69e1SVladimir Oltean static void ocelot_port_set_pvid(struct ocelot *ocelot, int port, u16 pvid)
25997bb69e1SVladimir Oltean {
26097bb69e1SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
26197bb69e1SVladimir Oltean 
26297bb69e1SVladimir Oltean 	ocelot_rmw_gix(ocelot,
26397bb69e1SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_VID(pvid),
26497bb69e1SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_VID_M,
26597bb69e1SVladimir Oltean 		       ANA_PORT_VLAN_CFG, port);
26697bb69e1SVladimir Oltean 
26797bb69e1SVladimir Oltean 	ocelot_port->pvid = pvid;
2687142529fSAntoine Tenart }
2697142529fSAntoine Tenart 
2705e256365SVladimir Oltean int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid,
2717142529fSAntoine Tenart 		    bool untagged)
2727142529fSAntoine Tenart {
2737142529fSAntoine Tenart 	int ret;
2747142529fSAntoine Tenart 
2757142529fSAntoine Tenart 	/* Make the port a member of the VLAN */
27697bb69e1SVladimir Oltean 	ocelot->vlan_mask[vid] |= BIT(port);
2777142529fSAntoine Tenart 	ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
2787142529fSAntoine Tenart 	if (ret)
2797142529fSAntoine Tenart 		return ret;
2807142529fSAntoine Tenart 
2817142529fSAntoine Tenart 	/* Default ingress vlan classification */
2827142529fSAntoine Tenart 	if (pvid)
28397bb69e1SVladimir Oltean 		ocelot_port_set_pvid(ocelot, port, vid);
2847142529fSAntoine Tenart 
2857142529fSAntoine Tenart 	/* Untagged egress vlan clasification */
28697bb69e1SVladimir Oltean 	if (untagged) {
28797bb69e1SVladimir Oltean 		ret = ocelot_port_set_native_vlan(ocelot, port, vid);
28897bb69e1SVladimir Oltean 		if (ret)
28997bb69e1SVladimir Oltean 			return ret;
290b9cd75e6SVladimir Oltean 	}
2917142529fSAntoine Tenart 
2927142529fSAntoine Tenart 	return 0;
2937142529fSAntoine Tenart }
2945e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_add);
2957142529fSAntoine Tenart 
2969855934cSVladimir Oltean static int ocelot_vlan_vid_add(struct net_device *dev, u16 vid, bool pvid,
2979855934cSVladimir Oltean 			       bool untagged)
2987142529fSAntoine Tenart {
299004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
300004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
30197bb69e1SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
302004d44f6SVladimir Oltean 	int port = priv->chip_port;
3037142529fSAntoine Tenart 	int ret;
3047142529fSAntoine Tenart 
3059855934cSVladimir Oltean 	ret = ocelot_vlan_add(ocelot, port, vid, pvid, untagged);
3069855934cSVladimir Oltean 	if (ret)
3079855934cSVladimir Oltean 		return ret;
3087142529fSAntoine Tenart 
3099855934cSVladimir Oltean 	/* Add the port MAC address to with the right VLAN information */
3109855934cSVladimir Oltean 	ocelot_mact_learn(ocelot, PGID_CPU, dev->dev_addr, vid,
3119855934cSVladimir Oltean 			  ENTRYTYPE_LOCKED);
3129855934cSVladimir Oltean 
3139855934cSVladimir Oltean 	return 0;
3149855934cSVladimir Oltean }
3159855934cSVladimir Oltean 
3165e256365SVladimir Oltean int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid)
3179855934cSVladimir Oltean {
3189855934cSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
3199855934cSVladimir Oltean 	int ret;
3207142529fSAntoine Tenart 
3217142529fSAntoine Tenart 	/* Stop the port from being a member of the vlan */
32297bb69e1SVladimir Oltean 	ocelot->vlan_mask[vid] &= ~BIT(port);
3237142529fSAntoine Tenart 	ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
3247142529fSAntoine Tenart 	if (ret)
3257142529fSAntoine Tenart 		return ret;
3267142529fSAntoine Tenart 
3277142529fSAntoine Tenart 	/* Ingress */
32897bb69e1SVladimir Oltean 	if (ocelot_port->pvid == vid)
32997bb69e1SVladimir Oltean 		ocelot_port_set_pvid(ocelot, port, 0);
3307142529fSAntoine Tenart 
3317142529fSAntoine Tenart 	/* Egress */
33297bb69e1SVladimir Oltean 	if (ocelot_port->vid == vid)
33397bb69e1SVladimir Oltean 		ocelot_port_set_native_vlan(ocelot, port, 0);
3347142529fSAntoine Tenart 
3357142529fSAntoine Tenart 	return 0;
3367142529fSAntoine Tenart }
3375e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_del);
3387142529fSAntoine Tenart 
3399855934cSVladimir Oltean static int ocelot_vlan_vid_del(struct net_device *dev, u16 vid)
3409855934cSVladimir Oltean {
341004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
342004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
343004d44f6SVladimir Oltean 	int port = priv->chip_port;
3449855934cSVladimir Oltean 	int ret;
3459855934cSVladimir Oltean 
3469855934cSVladimir Oltean 	/* 8021q removes VID 0 on module unload for all interfaces
3479855934cSVladimir Oltean 	 * with VLAN filtering feature. We need to keep it to receive
3489855934cSVladimir Oltean 	 * untagged traffic.
3499855934cSVladimir Oltean 	 */
3509855934cSVladimir Oltean 	if (vid == 0)
3519855934cSVladimir Oltean 		return 0;
3529855934cSVladimir Oltean 
3539855934cSVladimir Oltean 	ret = ocelot_vlan_del(ocelot, port, vid);
3549855934cSVladimir Oltean 	if (ret)
3559855934cSVladimir Oltean 		return ret;
3569855934cSVladimir Oltean 
3579855934cSVladimir Oltean 	/* Del the port MAC address to with the right VLAN information */
3589855934cSVladimir Oltean 	ocelot_mact_forget(ocelot, dev->dev_addr, vid);
3599855934cSVladimir Oltean 
3609855934cSVladimir Oltean 	return 0;
3619855934cSVladimir Oltean }
3629855934cSVladimir Oltean 
363a556c76aSAlexandre Belloni static void ocelot_vlan_init(struct ocelot *ocelot)
364a556c76aSAlexandre Belloni {
3657142529fSAntoine Tenart 	u16 port, vid;
3667142529fSAntoine Tenart 
367a556c76aSAlexandre Belloni 	/* Clear VLAN table, by default all ports are members of all VLANs */
368a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT,
369a556c76aSAlexandre Belloni 		     ANA_TABLES_VLANACCESS);
370a556c76aSAlexandre Belloni 	ocelot_vlant_wait_for_completion(ocelot);
3717142529fSAntoine Tenart 
3727142529fSAntoine Tenart 	/* Configure the port VLAN memberships */
3737142529fSAntoine Tenart 	for (vid = 1; vid < VLAN_N_VID; vid++) {
3747142529fSAntoine Tenart 		ocelot->vlan_mask[vid] = 0;
3757142529fSAntoine Tenart 		ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
3767142529fSAntoine Tenart 	}
3777142529fSAntoine Tenart 
3787142529fSAntoine Tenart 	/* Because VLAN filtering is enabled, we need VID 0 to get untagged
3797142529fSAntoine Tenart 	 * traffic.  It is added automatically if 8021q module is loaded, but
3807142529fSAntoine Tenart 	 * we can't rely on it since module may be not loaded.
3817142529fSAntoine Tenart 	 */
3827142529fSAntoine Tenart 	ocelot->vlan_mask[0] = GENMASK(ocelot->num_phys_ports - 1, 0);
3837142529fSAntoine Tenart 	ocelot_vlant_set_mask(ocelot, 0, ocelot->vlan_mask[0]);
3847142529fSAntoine Tenart 
3857142529fSAntoine Tenart 	/* Set vlan ingress filter mask to all ports but the CPU port by
3867142529fSAntoine Tenart 	 * default.
3877142529fSAntoine Tenart 	 */
388714d0ffaSVladimir Oltean 	ocelot_write(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
389714d0ffaSVladimir Oltean 		     ANA_VLANMASK);
3907142529fSAntoine Tenart 
3917142529fSAntoine Tenart 	for (port = 0; port < ocelot->num_phys_ports; port++) {
3927142529fSAntoine Tenart 		ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port);
3937142529fSAntoine Tenart 		ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port);
3947142529fSAntoine Tenart 	}
395a556c76aSAlexandre Belloni }
396a556c76aSAlexandre Belloni 
397a556c76aSAlexandre Belloni /* Watermark encode
398a556c76aSAlexandre Belloni  * Bit 8:   Unit; 0:1, 1:16
399a556c76aSAlexandre Belloni  * Bit 7-0: Value to be multiplied with unit
400a556c76aSAlexandre Belloni  */
401a556c76aSAlexandre Belloni static u16 ocelot_wm_enc(u16 value)
402a556c76aSAlexandre Belloni {
403a556c76aSAlexandre Belloni 	if (value >= BIT(8))
404a556c76aSAlexandre Belloni 		return BIT(8) | (value / 16);
405a556c76aSAlexandre Belloni 
406a556c76aSAlexandre Belloni 	return value;
407a556c76aSAlexandre Belloni }
408a556c76aSAlexandre Belloni 
4095e256365SVladimir Oltean void ocelot_adjust_link(struct ocelot *ocelot, int port,
41026f4dbabSVladimir Oltean 			struct phy_device *phydev)
411a556c76aSAlexandre Belloni {
41226f4dbabSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
4135bc9d2e6SVladimir Oltean 	int speed, mode = 0;
414a556c76aSAlexandre Belloni 
41526f4dbabSVladimir Oltean 	switch (phydev->speed) {
416a556c76aSAlexandre Belloni 	case SPEED_10:
417a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_10;
418a556c76aSAlexandre Belloni 		break;
419a556c76aSAlexandre Belloni 	case SPEED_100:
420a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_100;
421a556c76aSAlexandre Belloni 		break;
422a556c76aSAlexandre Belloni 	case SPEED_1000:
423a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_1000;
424a556c76aSAlexandre Belloni 		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
425a556c76aSAlexandre Belloni 		break;
426a556c76aSAlexandre Belloni 	case SPEED_2500:
427a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_2500;
428a556c76aSAlexandre Belloni 		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
429a556c76aSAlexandre Belloni 		break;
430a556c76aSAlexandre Belloni 	default:
43126f4dbabSVladimir Oltean 		dev_err(ocelot->dev, "Unsupported PHY speed on port %d: %d\n",
43226f4dbabSVladimir Oltean 			port, phydev->speed);
433a556c76aSAlexandre Belloni 		return;
434a556c76aSAlexandre Belloni 	}
435a556c76aSAlexandre Belloni 
43626f4dbabSVladimir Oltean 	phy_print_status(phydev);
437a556c76aSAlexandre Belloni 
43826f4dbabSVladimir Oltean 	if (!phydev->link)
439a556c76aSAlexandre Belloni 		return;
440a556c76aSAlexandre Belloni 
441a556c76aSAlexandre Belloni 	/* Only full duplex supported for now */
442004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_MODE_CFG_FDX_ENA |
443a556c76aSAlexandre Belloni 			   mode, DEV_MAC_MODE_CFG);
444a556c76aSAlexandre Belloni 
445dc3de2a2SClaudiu Manoil 	if (ocelot->ops->pcs_init)
446dc3de2a2SClaudiu Manoil 		ocelot->ops->pcs_init(ocelot, port);
447a556c76aSAlexandre Belloni 
448a556c76aSAlexandre Belloni 	/* Enable MAC module */
449004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA |
450a556c76aSAlexandre Belloni 			   DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG);
451a556c76aSAlexandre Belloni 
452a556c76aSAlexandre Belloni 	/* Take MAC, Port, Phy (intern) and PCS (SGMII/Serdes) clock out of
453a556c76aSAlexandre Belloni 	 * reset */
454004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(speed),
455a556c76aSAlexandre Belloni 			   DEV_CLOCK_CFG);
456a556c76aSAlexandre Belloni 
457a556c76aSAlexandre Belloni 	/* No PFC */
458a556c76aSAlexandre Belloni 	ocelot_write_gix(ocelot, ANA_PFC_PFC_CFG_FC_LINK_SPEED(speed),
459004d44f6SVladimir Oltean 			 ANA_PFC_PFC_CFG, port);
460a556c76aSAlexandre Belloni 
461a556c76aSAlexandre Belloni 	/* Core: Enable port for frame transfer */
462a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE |
463a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG(1) |
464a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE_PORT_ENA,
465004d44f6SVladimir Oltean 			 QSYS_SWITCH_PORT_MODE, port);
466a556c76aSAlexandre Belloni 
467a556c76aSAlexandre Belloni 	/* Flow control */
468a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) |
469a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_RX_FC_ENA | SYS_MAC_FC_CFG_TX_FC_ENA |
470a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_ZERO_PAUSE_ENA |
471a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) |
472a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_FC_LINK_SPEED(speed),
473004d44f6SVladimir Oltean 			 SYS_MAC_FC_CFG, port);
474004d44f6SVladimir Oltean 	ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port);
475a556c76aSAlexandre Belloni }
4765e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_adjust_link);
477a556c76aSAlexandre Belloni 
47826f4dbabSVladimir Oltean static void ocelot_port_adjust_link(struct net_device *dev)
47926f4dbabSVladimir Oltean {
48026f4dbabSVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
48126f4dbabSVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
48226f4dbabSVladimir Oltean 	int port = priv->chip_port;
48326f4dbabSVladimir Oltean 
48426f4dbabSVladimir Oltean 	ocelot_adjust_link(ocelot, port, dev->phydev);
48526f4dbabSVladimir Oltean }
48626f4dbabSVladimir Oltean 
4875e256365SVladimir Oltean void ocelot_port_enable(struct ocelot *ocelot, int port,
488889b8950SVladimir Oltean 			struct phy_device *phy)
489a556c76aSAlexandre Belloni {
490a556c76aSAlexandre Belloni 	/* Enable receiving frames on the port, and activate auto-learning of
491a556c76aSAlexandre Belloni 	 * MAC addresses.
492a556c76aSAlexandre Belloni 	 */
493a556c76aSAlexandre Belloni 	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO |
494a556c76aSAlexandre Belloni 			 ANA_PORT_PORT_CFG_RECV_ENA |
495004d44f6SVladimir Oltean 			 ANA_PORT_PORT_CFG_PORTID_VAL(port),
496004d44f6SVladimir Oltean 			 ANA_PORT_PORT_CFG, port);
497889b8950SVladimir Oltean }
4985e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_enable);
499889b8950SVladimir Oltean 
500889b8950SVladimir Oltean static int ocelot_port_open(struct net_device *dev)
501889b8950SVladimir Oltean {
502889b8950SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
503889b8950SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
504889b8950SVladimir Oltean 	int port = priv->chip_port;
505889b8950SVladimir Oltean 	int err;
506a556c76aSAlexandre Belloni 
507004d44f6SVladimir Oltean 	if (priv->serdes) {
508004d44f6SVladimir Oltean 		err = phy_set_mode_ext(priv->serdes, PHY_MODE_ETHERNET,
509004d44f6SVladimir Oltean 				       priv->phy_mode);
51071e32a20SQuentin Schulz 		if (err) {
51171e32a20SQuentin Schulz 			netdev_err(dev, "Could not set mode of SerDes\n");
51271e32a20SQuentin Schulz 			return err;
51371e32a20SQuentin Schulz 		}
51471e32a20SQuentin Schulz 	}
51571e32a20SQuentin Schulz 
516004d44f6SVladimir Oltean 	err = phy_connect_direct(dev, priv->phy, &ocelot_port_adjust_link,
517004d44f6SVladimir Oltean 				 priv->phy_mode);
518a556c76aSAlexandre Belloni 	if (err) {
519a556c76aSAlexandre Belloni 		netdev_err(dev, "Could not attach to PHY\n");
520a556c76aSAlexandre Belloni 		return err;
521a556c76aSAlexandre Belloni 	}
522a556c76aSAlexandre Belloni 
523004d44f6SVladimir Oltean 	dev->phydev = priv->phy;
524a556c76aSAlexandre Belloni 
525004d44f6SVladimir Oltean 	phy_attached_info(priv->phy);
526004d44f6SVladimir Oltean 	phy_start(priv->phy);
527889b8950SVladimir Oltean 
528889b8950SVladimir Oltean 	ocelot_port_enable(ocelot, port, priv->phy);
529889b8950SVladimir Oltean 
530a556c76aSAlexandre Belloni 	return 0;
531a556c76aSAlexandre Belloni }
532a556c76aSAlexandre Belloni 
5335e256365SVladimir Oltean void ocelot_port_disable(struct ocelot *ocelot, int port)
534889b8950SVladimir Oltean {
535889b8950SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
536889b8950SVladimir Oltean 
537889b8950SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, DEV_MAC_ENA_CFG);
538889b8950SVladimir Oltean 	ocelot_rmw_rix(ocelot, 0, QSYS_SWITCH_PORT_MODE_PORT_ENA,
539889b8950SVladimir Oltean 		       QSYS_SWITCH_PORT_MODE, port);
540889b8950SVladimir Oltean }
5415e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_disable);
542889b8950SVladimir Oltean 
543a556c76aSAlexandre Belloni static int ocelot_port_stop(struct net_device *dev)
544a556c76aSAlexandre Belloni {
545004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
546889b8950SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
547889b8950SVladimir Oltean 	int port = priv->chip_port;
548a556c76aSAlexandre Belloni 
549004d44f6SVladimir Oltean 	phy_disconnect(priv->phy);
550a556c76aSAlexandre Belloni 
551a556c76aSAlexandre Belloni 	dev->phydev = NULL;
552a556c76aSAlexandre Belloni 
553889b8950SVladimir Oltean 	ocelot_port_disable(ocelot, port);
554889b8950SVladimir Oltean 
555a556c76aSAlexandre Belloni 	return 0;
556a556c76aSAlexandre Belloni }
557a556c76aSAlexandre Belloni 
558a556c76aSAlexandre Belloni /* Generate the IFH for frame injection
559a556c76aSAlexandre Belloni  *
560a556c76aSAlexandre Belloni  * The IFH is a 128bit-value
561a556c76aSAlexandre Belloni  * bit 127: bypass the analyzer processing
562a556c76aSAlexandre Belloni  * bit 56-67: destination mask
563a556c76aSAlexandre Belloni  * bit 28-29: pop_cnt: 3 disables all rewriting of the frame
564a556c76aSAlexandre Belloni  * bit 20-27: cpu extraction queue mask
565a556c76aSAlexandre Belloni  * bit 16: tag type 0: C-tag, 1: S-tag
566a556c76aSAlexandre Belloni  * bit 0-11: VID
567a556c76aSAlexandre Belloni  */
568a556c76aSAlexandre Belloni static int ocelot_gen_ifh(u32 *ifh, struct frame_info *info)
569a556c76aSAlexandre Belloni {
5704e3b0468SAntoine Tenart 	ifh[0] = IFH_INJ_BYPASS | ((0x1ff & info->rew_op) << 21);
57108d02364SAntoine Tenart 	ifh[1] = (0xf00 & info->port) >> 8;
572a556c76aSAlexandre Belloni 	ifh[2] = (0xff & info->port) << 24;
57308d02364SAntoine Tenart 	ifh[3] = (info->tag_type << 16) | info->vid;
574a556c76aSAlexandre Belloni 
575a556c76aSAlexandre Belloni 	return 0;
576a556c76aSAlexandre Belloni }
577a556c76aSAlexandre Belloni 
578a556c76aSAlexandre Belloni static int ocelot_port_xmit(struct sk_buff *skb, struct net_device *dev)
579a556c76aSAlexandre Belloni {
580004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
5814e3b0468SAntoine Tenart 	struct skb_shared_info *shinfo = skb_shinfo(skb);
582004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
583004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
584f24711fdSVladimir Oltean 	u32 val, ifh[OCELOT_TAG_LEN / 4];
585a556c76aSAlexandre Belloni 	struct frame_info info = {};
586a556c76aSAlexandre Belloni 	u8 grp = 0; /* Send everything on CPU group 0 */
587a556c76aSAlexandre Belloni 	unsigned int i, count, last;
588004d44f6SVladimir Oltean 	int port = priv->chip_port;
589a556c76aSAlexandre Belloni 
590a556c76aSAlexandre Belloni 	val = ocelot_read(ocelot, QS_INJ_STATUS);
591a556c76aSAlexandre Belloni 	if (!(val & QS_INJ_STATUS_FIFO_RDY(BIT(grp))) ||
592a556c76aSAlexandre Belloni 	    (val & QS_INJ_STATUS_WMARK_REACHED(BIT(grp))))
593a556c76aSAlexandre Belloni 		return NETDEV_TX_BUSY;
594a556c76aSAlexandre Belloni 
595a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
596a556c76aSAlexandre Belloni 			 QS_INJ_CTRL_SOF, QS_INJ_CTRL, grp);
597a556c76aSAlexandre Belloni 
598004d44f6SVladimir Oltean 	info.port = BIT(port);
59908d02364SAntoine Tenart 	info.tag_type = IFH_TAG_TYPE_C;
60008d02364SAntoine Tenart 	info.vid = skb_vlan_tag_get(skb);
6014e3b0468SAntoine Tenart 
6024e3b0468SAntoine Tenart 	/* Check if timestamping is needed */
6034e3b0468SAntoine Tenart 	if (ocelot->ptp && shinfo->tx_flags & SKBTX_HW_TSTAMP) {
604004d44f6SVladimir Oltean 		info.rew_op = ocelot_port->ptp_cmd;
605004d44f6SVladimir Oltean 		if (ocelot_port->ptp_cmd == IFH_REW_OP_TWO_STEP_PTP)
606004d44f6SVladimir Oltean 			info.rew_op |= (ocelot_port->ts_id  % 4) << 3;
6074e3b0468SAntoine Tenart 	}
6084e3b0468SAntoine Tenart 
609a556c76aSAlexandre Belloni 	ocelot_gen_ifh(ifh, &info);
610a556c76aSAlexandre Belloni 
611f24711fdSVladimir Oltean 	for (i = 0; i < OCELOT_TAG_LEN / 4; i++)
612c2cd650bSAntoine Tenart 		ocelot_write_rix(ocelot, (__force u32)cpu_to_be32(ifh[i]),
613c2cd650bSAntoine Tenart 				 QS_INJ_WR, grp);
614a556c76aSAlexandre Belloni 
615a556c76aSAlexandre Belloni 	count = (skb->len + 3) / 4;
616a556c76aSAlexandre Belloni 	last = skb->len % 4;
617a556c76aSAlexandre Belloni 	for (i = 0; i < count; i++) {
618a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, ((u32 *)skb->data)[i], QS_INJ_WR, grp);
619a556c76aSAlexandre Belloni 	}
620a556c76aSAlexandre Belloni 
621a556c76aSAlexandre Belloni 	/* Add padding */
622a556c76aSAlexandre Belloni 	while (i < (OCELOT_BUFFER_CELL_SZ / 4)) {
623a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
624a556c76aSAlexandre Belloni 		i++;
625a556c76aSAlexandre Belloni 	}
626a556c76aSAlexandre Belloni 
627a556c76aSAlexandre Belloni 	/* Indicate EOF and valid bytes in last word */
628a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
629a556c76aSAlexandre Belloni 			 QS_INJ_CTRL_VLD_BYTES(skb->len < OCELOT_BUFFER_CELL_SZ ? 0 : last) |
630a556c76aSAlexandre Belloni 			 QS_INJ_CTRL_EOF,
631a556c76aSAlexandre Belloni 			 QS_INJ_CTRL, grp);
632a556c76aSAlexandre Belloni 
633a556c76aSAlexandre Belloni 	/* Add dummy CRC */
634a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
635a556c76aSAlexandre Belloni 	skb_tx_timestamp(skb);
636a556c76aSAlexandre Belloni 
637a556c76aSAlexandre Belloni 	dev->stats.tx_packets++;
638a556c76aSAlexandre Belloni 	dev->stats.tx_bytes += skb->len;
6394e3b0468SAntoine Tenart 
6404e3b0468SAntoine Tenart 	if (ocelot->ptp && shinfo->tx_flags & SKBTX_HW_TSTAMP &&
641004d44f6SVladimir Oltean 	    ocelot_port->ptp_cmd == IFH_REW_OP_TWO_STEP_PTP) {
6424e3b0468SAntoine Tenart 		struct ocelot_skb *oskb =
6434e3b0468SAntoine Tenart 			kzalloc(sizeof(struct ocelot_skb), GFP_ATOMIC);
6444e3b0468SAntoine Tenart 
6454e3b0468SAntoine Tenart 		if (unlikely(!oskb))
6464e3b0468SAntoine Tenart 			goto out;
6474e3b0468SAntoine Tenart 
6484e3b0468SAntoine Tenart 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
6494e3b0468SAntoine Tenart 
6504e3b0468SAntoine Tenart 		oskb->skb = skb;
651004d44f6SVladimir Oltean 		oskb->id = ocelot_port->ts_id % 4;
652004d44f6SVladimir Oltean 		ocelot_port->ts_id++;
6534e3b0468SAntoine Tenart 
654004d44f6SVladimir Oltean 		list_add_tail(&oskb->head, &ocelot_port->skbs);
655a556c76aSAlexandre Belloni 
656a556c76aSAlexandre Belloni 		return NETDEV_TX_OK;
657a556c76aSAlexandre Belloni 	}
658a556c76aSAlexandre Belloni 
6594e3b0468SAntoine Tenart out:
6604e3b0468SAntoine Tenart 	dev_kfree_skb_any(skb);
6614e3b0468SAntoine Tenart 	return NETDEV_TX_OK;
6624e3b0468SAntoine Tenart }
6634e3b0468SAntoine Tenart 
6644e3b0468SAntoine Tenart void ocelot_get_hwtimestamp(struct ocelot *ocelot, struct timespec64 *ts)
6654e3b0468SAntoine Tenart {
6664e3b0468SAntoine Tenart 	unsigned long flags;
6674e3b0468SAntoine Tenart 	u32 val;
6684e3b0468SAntoine Tenart 
6694e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
6704e3b0468SAntoine Tenart 
6714e3b0468SAntoine Tenart 	/* Read current PTP time to get seconds */
6724e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
6734e3b0468SAntoine Tenart 
6744e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
6754e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE);
6764e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
6774e3b0468SAntoine Tenart 	ts->tv_sec = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);
6784e3b0468SAntoine Tenart 
6794e3b0468SAntoine Tenart 	/* Read packet HW timestamp from FIFO */
6804e3b0468SAntoine Tenart 	val = ocelot_read(ocelot, SYS_PTP_TXSTAMP);
6814e3b0468SAntoine Tenart 	ts->tv_nsec = SYS_PTP_TXSTAMP_PTP_TXSTAMP(val);
6824e3b0468SAntoine Tenart 
6834e3b0468SAntoine Tenart 	/* Sec has incremented since the ts was registered */
6844e3b0468SAntoine Tenart 	if ((ts->tv_sec & 0x1) != !!(val & SYS_PTP_TXSTAMP_PTP_TXSTAMP_SEC))
6854e3b0468SAntoine Tenart 		ts->tv_sec--;
6864e3b0468SAntoine Tenart 
6874e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
6884e3b0468SAntoine Tenart }
6894e3b0468SAntoine Tenart EXPORT_SYMBOL(ocelot_get_hwtimestamp);
6904e3b0468SAntoine Tenart 
69140a1578dSClaudiu Manoil static int ocelot_mc_unsync(struct net_device *dev, const unsigned char *addr)
692a556c76aSAlexandre Belloni {
693004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
694004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
695004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
696a556c76aSAlexandre Belloni 
697004d44f6SVladimir Oltean 	return ocelot_mact_forget(ocelot, addr, ocelot_port->pvid);
698a556c76aSAlexandre Belloni }
699a556c76aSAlexandre Belloni 
70040a1578dSClaudiu Manoil static int ocelot_mc_sync(struct net_device *dev, const unsigned char *addr)
701a556c76aSAlexandre Belloni {
702004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
703004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
704004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
705a556c76aSAlexandre Belloni 
706004d44f6SVladimir Oltean 	return ocelot_mact_learn(ocelot, PGID_CPU, addr, ocelot_port->pvid,
707a556c76aSAlexandre Belloni 				 ENTRYTYPE_LOCKED);
708a556c76aSAlexandre Belloni }
709a556c76aSAlexandre Belloni 
710a556c76aSAlexandre Belloni static void ocelot_set_rx_mode(struct net_device *dev)
711a556c76aSAlexandre Belloni {
712004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
713004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
714a556c76aSAlexandre Belloni 	u32 val;
715004d44f6SVladimir Oltean 	int i;
716a556c76aSAlexandre Belloni 
717a556c76aSAlexandre Belloni 	/* This doesn't handle promiscuous mode because the bridge core is
718a556c76aSAlexandre Belloni 	 * setting IFF_PROMISC on all slave interfaces and all frames would be
719a556c76aSAlexandre Belloni 	 * forwarded to the CPU port.
720a556c76aSAlexandre Belloni 	 */
721a556c76aSAlexandre Belloni 	val = GENMASK(ocelot->num_phys_ports - 1, 0);
722a556c76aSAlexandre Belloni 	for (i = ocelot->num_phys_ports + 1; i < PGID_CPU; i++)
723a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
724a556c76aSAlexandre Belloni 
72540a1578dSClaudiu Manoil 	__dev_mc_sync(dev, ocelot_mc_sync, ocelot_mc_unsync);
726a556c76aSAlexandre Belloni }
727a556c76aSAlexandre Belloni 
728a556c76aSAlexandre Belloni static int ocelot_port_get_phys_port_name(struct net_device *dev,
729a556c76aSAlexandre Belloni 					  char *buf, size_t len)
730a556c76aSAlexandre Belloni {
731004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
732004d44f6SVladimir Oltean 	int port = priv->chip_port;
733a556c76aSAlexandre Belloni 	int ret;
734a556c76aSAlexandre Belloni 
735004d44f6SVladimir Oltean 	ret = snprintf(buf, len, "p%d", port);
736a556c76aSAlexandre Belloni 	if (ret >= len)
737a556c76aSAlexandre Belloni 		return -EINVAL;
738a556c76aSAlexandre Belloni 
739a556c76aSAlexandre Belloni 	return 0;
740a556c76aSAlexandre Belloni }
741a556c76aSAlexandre Belloni 
742a556c76aSAlexandre Belloni static int ocelot_port_set_mac_address(struct net_device *dev, void *p)
743a556c76aSAlexandre Belloni {
744004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
745004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
746004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
747a556c76aSAlexandre Belloni 	const struct sockaddr *addr = p;
748a556c76aSAlexandre Belloni 
749a556c76aSAlexandre Belloni 	/* Learn the new net device MAC address in the mac table. */
750004d44f6SVladimir Oltean 	ocelot_mact_learn(ocelot, PGID_CPU, addr->sa_data, ocelot_port->pvid,
751a556c76aSAlexandre Belloni 			  ENTRYTYPE_LOCKED);
752a556c76aSAlexandre Belloni 	/* Then forget the previous one. */
753004d44f6SVladimir Oltean 	ocelot_mact_forget(ocelot, dev->dev_addr, ocelot_port->pvid);
754a556c76aSAlexandre Belloni 
755a556c76aSAlexandre Belloni 	ether_addr_copy(dev->dev_addr, addr->sa_data);
756a556c76aSAlexandre Belloni 	return 0;
757a556c76aSAlexandre Belloni }
758a556c76aSAlexandre Belloni 
759a556c76aSAlexandre Belloni static void ocelot_get_stats64(struct net_device *dev,
760a556c76aSAlexandre Belloni 			       struct rtnl_link_stats64 *stats)
761a556c76aSAlexandre Belloni {
762004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
763004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
764004d44f6SVladimir Oltean 	int port = priv->chip_port;
765a556c76aSAlexandre Belloni 
766a556c76aSAlexandre Belloni 	/* Configure the port to read the stats from */
767004d44f6SVladimir Oltean 	ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port),
768a556c76aSAlexandre Belloni 		     SYS_STAT_CFG);
769a556c76aSAlexandre Belloni 
770a556c76aSAlexandre Belloni 	/* Get Rx stats */
771a556c76aSAlexandre Belloni 	stats->rx_bytes = ocelot_read(ocelot, SYS_COUNT_RX_OCTETS);
772a556c76aSAlexandre Belloni 	stats->rx_packets = ocelot_read(ocelot, SYS_COUNT_RX_SHORTS) +
773a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_FRAGMENTS) +
774a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_JABBERS) +
775a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_LONGS) +
776a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_64) +
777a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_65_127) +
778a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_128_255) +
779a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_256_1023) +
780a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_1024_1526) +
781a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_1527_MAX);
782a556c76aSAlexandre Belloni 	stats->multicast = ocelot_read(ocelot, SYS_COUNT_RX_MULTICAST);
783a556c76aSAlexandre Belloni 	stats->rx_dropped = dev->stats.rx_dropped;
784a556c76aSAlexandre Belloni 
785a556c76aSAlexandre Belloni 	/* Get Tx stats */
786a556c76aSAlexandre Belloni 	stats->tx_bytes = ocelot_read(ocelot, SYS_COUNT_TX_OCTETS);
787a556c76aSAlexandre Belloni 	stats->tx_packets = ocelot_read(ocelot, SYS_COUNT_TX_64) +
788a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_65_127) +
789a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_128_511) +
790a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_512_1023) +
791a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_1024_1526) +
792a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_1527_MAX);
793a556c76aSAlexandre Belloni 	stats->tx_dropped = ocelot_read(ocelot, SYS_COUNT_TX_DROPS) +
794a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_AGING);
795a556c76aSAlexandre Belloni 	stats->collisions = ocelot_read(ocelot, SYS_COUNT_TX_COLLISION);
796a556c76aSAlexandre Belloni }
797a556c76aSAlexandre Belloni 
7985e256365SVladimir Oltean int ocelot_fdb_add(struct ocelot *ocelot, int port,
7995e256365SVladimir Oltean 		   const unsigned char *addr, u16 vid, bool vlan_aware)
800a556c76aSAlexandre Belloni {
801531ee1a6SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
802a556c76aSAlexandre Belloni 
8037142529fSAntoine Tenart 	if (!vid) {
804004d44f6SVladimir Oltean 		if (!vlan_aware)
8057142529fSAntoine Tenart 			/* If the bridge is not VLAN aware and no VID was
8067142529fSAntoine Tenart 			 * provided, set it to pvid to ensure the MAC entry
8077142529fSAntoine Tenart 			 * matches incoming untagged packets
8087142529fSAntoine Tenart 			 */
809531ee1a6SVladimir Oltean 			vid = ocelot_port->pvid;
8107142529fSAntoine Tenart 		else
8117142529fSAntoine Tenart 			/* If the bridge is VLAN aware a VID must be provided as
8127142529fSAntoine Tenart 			 * otherwise the learnt entry wouldn't match any frame.
8137142529fSAntoine Tenart 			 */
8147142529fSAntoine Tenart 			return -EINVAL;
8157142529fSAntoine Tenart 	}
8167142529fSAntoine Tenart 
817531ee1a6SVladimir Oltean 	return ocelot_mact_learn(ocelot, port, addr, vid, ENTRYTYPE_LOCKED);
818a556c76aSAlexandre Belloni }
8195e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_add);
820a556c76aSAlexandre Belloni 
821531ee1a6SVladimir Oltean static int ocelot_port_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
822531ee1a6SVladimir Oltean 			       struct net_device *dev,
823531ee1a6SVladimir Oltean 			       const unsigned char *addr,
824531ee1a6SVladimir Oltean 			       u16 vid, u16 flags,
825531ee1a6SVladimir Oltean 			       struct netlink_ext_ack *extack)
826531ee1a6SVladimir Oltean {
827004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
828004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
829004d44f6SVladimir Oltean 	int port = priv->chip_port;
830531ee1a6SVladimir Oltean 
831004d44f6SVladimir Oltean 	return ocelot_fdb_add(ocelot, port, addr, vid, priv->vlan_aware);
832531ee1a6SVladimir Oltean }
833531ee1a6SVladimir Oltean 
8345e256365SVladimir Oltean int ocelot_fdb_del(struct ocelot *ocelot, int port,
835531ee1a6SVladimir Oltean 		   const unsigned char *addr, u16 vid)
836531ee1a6SVladimir Oltean {
837531ee1a6SVladimir Oltean 	return ocelot_mact_forget(ocelot, addr, vid);
838531ee1a6SVladimir Oltean }
8395e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_del);
840531ee1a6SVladimir Oltean 
841531ee1a6SVladimir Oltean static int ocelot_port_fdb_del(struct ndmsg *ndm, struct nlattr *tb[],
842a556c76aSAlexandre Belloni 			       struct net_device *dev,
843a556c76aSAlexandre Belloni 			       const unsigned char *addr, u16 vid)
844a556c76aSAlexandre Belloni {
845004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
846004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
847004d44f6SVladimir Oltean 	int port = priv->chip_port;
848a556c76aSAlexandre Belloni 
849004d44f6SVladimir Oltean 	return ocelot_fdb_del(ocelot, port, addr, vid);
850a556c76aSAlexandre Belloni }
851a556c76aSAlexandre Belloni 
852a556c76aSAlexandre Belloni struct ocelot_dump_ctx {
853a556c76aSAlexandre Belloni 	struct net_device *dev;
854a556c76aSAlexandre Belloni 	struct sk_buff *skb;
855a556c76aSAlexandre Belloni 	struct netlink_callback *cb;
856a556c76aSAlexandre Belloni 	int idx;
857a556c76aSAlexandre Belloni };
858a556c76aSAlexandre Belloni 
859531ee1a6SVladimir Oltean static int ocelot_port_fdb_do_dump(const unsigned char *addr, u16 vid,
860531ee1a6SVladimir Oltean 				   bool is_static, void *data)
861a556c76aSAlexandre Belloni {
862531ee1a6SVladimir Oltean 	struct ocelot_dump_ctx *dump = data;
863a556c76aSAlexandre Belloni 	u32 portid = NETLINK_CB(dump->cb->skb).portid;
864a556c76aSAlexandre Belloni 	u32 seq = dump->cb->nlh->nlmsg_seq;
865a556c76aSAlexandre Belloni 	struct nlmsghdr *nlh;
866a556c76aSAlexandre Belloni 	struct ndmsg *ndm;
867a556c76aSAlexandre Belloni 
868a556c76aSAlexandre Belloni 	if (dump->idx < dump->cb->args[2])
869a556c76aSAlexandre Belloni 		goto skip;
870a556c76aSAlexandre Belloni 
871a556c76aSAlexandre Belloni 	nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH,
872a556c76aSAlexandre Belloni 			sizeof(*ndm), NLM_F_MULTI);
873a556c76aSAlexandre Belloni 	if (!nlh)
874a556c76aSAlexandre Belloni 		return -EMSGSIZE;
875a556c76aSAlexandre Belloni 
876a556c76aSAlexandre Belloni 	ndm = nlmsg_data(nlh);
877a556c76aSAlexandre Belloni 	ndm->ndm_family  = AF_BRIDGE;
878a556c76aSAlexandre Belloni 	ndm->ndm_pad1    = 0;
879a556c76aSAlexandre Belloni 	ndm->ndm_pad2    = 0;
880a556c76aSAlexandre Belloni 	ndm->ndm_flags   = NTF_SELF;
881a556c76aSAlexandre Belloni 	ndm->ndm_type    = 0;
882a556c76aSAlexandre Belloni 	ndm->ndm_ifindex = dump->dev->ifindex;
883531ee1a6SVladimir Oltean 	ndm->ndm_state   = is_static ? NUD_NOARP : NUD_REACHABLE;
884a556c76aSAlexandre Belloni 
885531ee1a6SVladimir Oltean 	if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, addr))
886a556c76aSAlexandre Belloni 		goto nla_put_failure;
887a556c76aSAlexandre Belloni 
888531ee1a6SVladimir Oltean 	if (vid && nla_put_u16(dump->skb, NDA_VLAN, vid))
889a556c76aSAlexandre Belloni 		goto nla_put_failure;
890a556c76aSAlexandre Belloni 
891a556c76aSAlexandre Belloni 	nlmsg_end(dump->skb, nlh);
892a556c76aSAlexandre Belloni 
893a556c76aSAlexandre Belloni skip:
894a556c76aSAlexandre Belloni 	dump->idx++;
895a556c76aSAlexandre Belloni 	return 0;
896a556c76aSAlexandre Belloni 
897a556c76aSAlexandre Belloni nla_put_failure:
898a556c76aSAlexandre Belloni 	nlmsg_cancel(dump->skb, nlh);
899a556c76aSAlexandre Belloni 	return -EMSGSIZE;
900a556c76aSAlexandre Belloni }
901a556c76aSAlexandre Belloni 
902531ee1a6SVladimir Oltean static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col,
903a556c76aSAlexandre Belloni 			    struct ocelot_mact_entry *entry)
904a556c76aSAlexandre Belloni {
905a556c76aSAlexandre Belloni 	u32 val, dst, macl, mach;
906531ee1a6SVladimir Oltean 	char mac[ETH_ALEN];
907a556c76aSAlexandre Belloni 
908a556c76aSAlexandre Belloni 	/* Set row and column to read from */
909a556c76aSAlexandre Belloni 	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row);
910a556c76aSAlexandre Belloni 	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col);
911a556c76aSAlexandre Belloni 
912a556c76aSAlexandre Belloni 	/* Issue a read command */
913a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
914a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ),
915a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS);
916a556c76aSAlexandre Belloni 
917a556c76aSAlexandre Belloni 	if (ocelot_mact_wait_for_completion(ocelot))
918a556c76aSAlexandre Belloni 		return -ETIMEDOUT;
919a556c76aSAlexandre Belloni 
920a556c76aSAlexandre Belloni 	/* Read the entry flags */
921a556c76aSAlexandre Belloni 	val = ocelot_read(ocelot, ANA_TABLES_MACACCESS);
922a556c76aSAlexandre Belloni 	if (!(val & ANA_TABLES_MACACCESS_VALID))
923a556c76aSAlexandre Belloni 		return -EINVAL;
924a556c76aSAlexandre Belloni 
925a556c76aSAlexandre Belloni 	/* If the entry read has another port configured as its destination,
926a556c76aSAlexandre Belloni 	 * do not report it.
927a556c76aSAlexandre Belloni 	 */
928a556c76aSAlexandre Belloni 	dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3;
929531ee1a6SVladimir Oltean 	if (dst != port)
930a556c76aSAlexandre Belloni 		return -EINVAL;
931a556c76aSAlexandre Belloni 
932a556c76aSAlexandre Belloni 	/* Get the entry's MAC address and VLAN id */
933a556c76aSAlexandre Belloni 	macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA);
934a556c76aSAlexandre Belloni 	mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA);
935a556c76aSAlexandre Belloni 
936a556c76aSAlexandre Belloni 	mac[0] = (mach >> 8)  & 0xff;
937a556c76aSAlexandre Belloni 	mac[1] = (mach >> 0)  & 0xff;
938a556c76aSAlexandre Belloni 	mac[2] = (macl >> 24) & 0xff;
939a556c76aSAlexandre Belloni 	mac[3] = (macl >> 16) & 0xff;
940a556c76aSAlexandre Belloni 	mac[4] = (macl >> 8)  & 0xff;
941a556c76aSAlexandre Belloni 	mac[5] = (macl >> 0)  & 0xff;
942a556c76aSAlexandre Belloni 
943a556c76aSAlexandre Belloni 	entry->vid = (mach >> 16) & 0xfff;
944a556c76aSAlexandre Belloni 	ether_addr_copy(entry->mac, mac);
945a556c76aSAlexandre Belloni 
946a556c76aSAlexandre Belloni 	return 0;
947a556c76aSAlexandre Belloni }
948a556c76aSAlexandre Belloni 
9495e256365SVladimir Oltean int ocelot_fdb_dump(struct ocelot *ocelot, int port,
950531ee1a6SVladimir Oltean 		    dsa_fdb_dump_cb_t *cb, void *data)
951a556c76aSAlexandre Belloni {
952531ee1a6SVladimir Oltean 	int i, j;
953a556c76aSAlexandre Belloni 
954a556c76aSAlexandre Belloni 	/* Loop through all the mac tables entries. There are 1024 rows of 4
955a556c76aSAlexandre Belloni 	 * entries.
956a556c76aSAlexandre Belloni 	 */
957a556c76aSAlexandre Belloni 	for (i = 0; i < 1024; i++) {
958a556c76aSAlexandre Belloni 		for (j = 0; j < 4; j++) {
959531ee1a6SVladimir Oltean 			struct ocelot_mact_entry entry;
960531ee1a6SVladimir Oltean 			bool is_static;
961531ee1a6SVladimir Oltean 			int ret;
962531ee1a6SVladimir Oltean 
963531ee1a6SVladimir Oltean 			ret = ocelot_mact_read(ocelot, port, i, j, &entry);
964a556c76aSAlexandre Belloni 			/* If the entry is invalid (wrong port, invalid...),
965a556c76aSAlexandre Belloni 			 * skip it.
966a556c76aSAlexandre Belloni 			 */
967a556c76aSAlexandre Belloni 			if (ret == -EINVAL)
968a556c76aSAlexandre Belloni 				continue;
969a556c76aSAlexandre Belloni 			else if (ret)
970531ee1a6SVladimir Oltean 				return ret;
971a556c76aSAlexandre Belloni 
972531ee1a6SVladimir Oltean 			is_static = (entry.type == ENTRYTYPE_LOCKED);
973531ee1a6SVladimir Oltean 
974531ee1a6SVladimir Oltean 			ret = cb(entry.mac, entry.vid, is_static, data);
975a556c76aSAlexandre Belloni 			if (ret)
976531ee1a6SVladimir Oltean 				return ret;
977a556c76aSAlexandre Belloni 		}
978a556c76aSAlexandre Belloni 	}
979a556c76aSAlexandre Belloni 
980531ee1a6SVladimir Oltean 	return 0;
981531ee1a6SVladimir Oltean }
9825e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_dump);
983531ee1a6SVladimir Oltean 
984531ee1a6SVladimir Oltean static int ocelot_port_fdb_dump(struct sk_buff *skb,
985531ee1a6SVladimir Oltean 				struct netlink_callback *cb,
986531ee1a6SVladimir Oltean 				struct net_device *dev,
987531ee1a6SVladimir Oltean 				struct net_device *filter_dev, int *idx)
988531ee1a6SVladimir Oltean {
989004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
990004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
991531ee1a6SVladimir Oltean 	struct ocelot_dump_ctx dump = {
992531ee1a6SVladimir Oltean 		.dev = dev,
993531ee1a6SVladimir Oltean 		.skb = skb,
994531ee1a6SVladimir Oltean 		.cb = cb,
995531ee1a6SVladimir Oltean 		.idx = *idx,
996531ee1a6SVladimir Oltean 	};
997004d44f6SVladimir Oltean 	int port = priv->chip_port;
998531ee1a6SVladimir Oltean 	int ret;
999531ee1a6SVladimir Oltean 
1000004d44f6SVladimir Oltean 	ret = ocelot_fdb_dump(ocelot, port, ocelot_port_fdb_do_dump, &dump);
1001531ee1a6SVladimir Oltean 
1002a556c76aSAlexandre Belloni 	*idx = dump.idx;
1003531ee1a6SVladimir Oltean 
1004a556c76aSAlexandre Belloni 	return ret;
1005a556c76aSAlexandre Belloni }
1006a556c76aSAlexandre Belloni 
10077142529fSAntoine Tenart static int ocelot_vlan_rx_add_vid(struct net_device *dev, __be16 proto,
10087142529fSAntoine Tenart 				  u16 vid)
10097142529fSAntoine Tenart {
10101c44ce56SVladimir Oltean 	return ocelot_vlan_vid_add(dev, vid, false, false);
10117142529fSAntoine Tenart }
10127142529fSAntoine Tenart 
10137142529fSAntoine Tenart static int ocelot_vlan_rx_kill_vid(struct net_device *dev, __be16 proto,
10147142529fSAntoine Tenart 				   u16 vid)
10157142529fSAntoine Tenart {
10167142529fSAntoine Tenart 	return ocelot_vlan_vid_del(dev, vid);
10177142529fSAntoine Tenart }
10187142529fSAntoine Tenart 
10197142529fSAntoine Tenart static int ocelot_set_features(struct net_device *dev,
10207142529fSAntoine Tenart 			       netdev_features_t features)
10217142529fSAntoine Tenart {
10227142529fSAntoine Tenart 	netdev_features_t changed = dev->features ^ features;
1023004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1024004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1025004d44f6SVladimir Oltean 	int port = priv->chip_port;
10267142529fSAntoine Tenart 
10272c1d029aSJoergen Andreasen 	if ((dev->features & NETIF_F_HW_TC) > (features & NETIF_F_HW_TC) &&
1028004d44f6SVladimir Oltean 	    priv->tc.offload_cnt) {
10292c1d029aSJoergen Andreasen 		netdev_err(dev,
10302c1d029aSJoergen Andreasen 			   "Cannot disable HW TC offload while offloads active\n");
10312c1d029aSJoergen Andreasen 		return -EBUSY;
10322c1d029aSJoergen Andreasen 	}
10332c1d029aSJoergen Andreasen 
10347142529fSAntoine Tenart 	if (changed & NETIF_F_HW_VLAN_CTAG_FILTER)
1035f270dbfaSVladimir Oltean 		ocelot_vlan_mode(ocelot, port, features);
10367142529fSAntoine Tenart 
10377142529fSAntoine Tenart 	return 0;
10387142529fSAntoine Tenart }
10397142529fSAntoine Tenart 
1040751302c3SFlorian Fainelli static int ocelot_get_port_parent_id(struct net_device *dev,
1041751302c3SFlorian Fainelli 				     struct netdev_phys_item_id *ppid)
1042751302c3SFlorian Fainelli {
1043004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1044004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1045751302c3SFlorian Fainelli 
1046751302c3SFlorian Fainelli 	ppid->id_len = sizeof(ocelot->base_mac);
1047751302c3SFlorian Fainelli 	memcpy(&ppid->id, &ocelot->base_mac, ppid->id_len);
1048751302c3SFlorian Fainelli 
1049751302c3SFlorian Fainelli 	return 0;
1050751302c3SFlorian Fainelli }
1051751302c3SFlorian Fainelli 
1052*f145922dSYangbo Lu int ocelot_hwstamp_get(struct ocelot *ocelot, int port, struct ifreq *ifr)
10534e3b0468SAntoine Tenart {
10544e3b0468SAntoine Tenart 	return copy_to_user(ifr->ifr_data, &ocelot->hwtstamp_config,
10554e3b0468SAntoine Tenart 			    sizeof(ocelot->hwtstamp_config)) ? -EFAULT : 0;
10564e3b0468SAntoine Tenart }
1057*f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_get);
10584e3b0468SAntoine Tenart 
1059*f145922dSYangbo Lu int ocelot_hwstamp_set(struct ocelot *ocelot, int port, struct ifreq *ifr)
10604e3b0468SAntoine Tenart {
1061306fd44bSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
10624e3b0468SAntoine Tenart 	struct hwtstamp_config cfg;
10634e3b0468SAntoine Tenart 
10644e3b0468SAntoine Tenart 	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
10654e3b0468SAntoine Tenart 		return -EFAULT;
10664e3b0468SAntoine Tenart 
10674e3b0468SAntoine Tenart 	/* reserved for future extensions */
10684e3b0468SAntoine Tenart 	if (cfg.flags)
10694e3b0468SAntoine Tenart 		return -EINVAL;
10704e3b0468SAntoine Tenart 
10714e3b0468SAntoine Tenart 	/* Tx type sanity check */
10724e3b0468SAntoine Tenart 	switch (cfg.tx_type) {
10734e3b0468SAntoine Tenart 	case HWTSTAMP_TX_ON:
1074306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = IFH_REW_OP_TWO_STEP_PTP;
10754e3b0468SAntoine Tenart 		break;
10764e3b0468SAntoine Tenart 	case HWTSTAMP_TX_ONESTEP_SYNC:
10774e3b0468SAntoine Tenart 		/* IFH_REW_OP_ONE_STEP_PTP updates the correctional field, we
10784e3b0468SAntoine Tenart 		 * need to update the origin time.
10794e3b0468SAntoine Tenart 		 */
1080306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = IFH_REW_OP_ORIGIN_PTP;
10814e3b0468SAntoine Tenart 		break;
10824e3b0468SAntoine Tenart 	case HWTSTAMP_TX_OFF:
1083306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = 0;
10844e3b0468SAntoine Tenart 		break;
10854e3b0468SAntoine Tenart 	default:
10864e3b0468SAntoine Tenart 		return -ERANGE;
10874e3b0468SAntoine Tenart 	}
10884e3b0468SAntoine Tenart 
10894e3b0468SAntoine Tenart 	mutex_lock(&ocelot->ptp_lock);
10904e3b0468SAntoine Tenart 
10914e3b0468SAntoine Tenart 	switch (cfg.rx_filter) {
10924e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_NONE:
10934e3b0468SAntoine Tenart 		break;
10944e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_ALL:
10954e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_SOME:
10964e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
10974e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
10984e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
10994e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_NTP_ALL:
11004e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
11014e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
11024e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
11034e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
11044e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
11054e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
11064e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_EVENT:
11074e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_SYNC:
11084e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
11094e3b0468SAntoine Tenart 		cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
11104e3b0468SAntoine Tenart 		break;
11114e3b0468SAntoine Tenart 	default:
11124e3b0468SAntoine Tenart 		mutex_unlock(&ocelot->ptp_lock);
11134e3b0468SAntoine Tenart 		return -ERANGE;
11144e3b0468SAntoine Tenart 	}
11154e3b0468SAntoine Tenart 
11164e3b0468SAntoine Tenart 	/* Commit back the result & save it */
11174e3b0468SAntoine Tenart 	memcpy(&ocelot->hwtstamp_config, &cfg, sizeof(cfg));
11184e3b0468SAntoine Tenart 	mutex_unlock(&ocelot->ptp_lock);
11194e3b0468SAntoine Tenart 
11204e3b0468SAntoine Tenart 	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
11214e3b0468SAntoine Tenart }
1122*f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_set);
11234e3b0468SAntoine Tenart 
11244e3b0468SAntoine Tenart static int ocelot_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11254e3b0468SAntoine Tenart {
1126004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1127004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1128004d44f6SVladimir Oltean 	int port = priv->chip_port;
11294e3b0468SAntoine Tenart 
11304e3b0468SAntoine Tenart 	/* The function is only used for PTP operations for now */
11314e3b0468SAntoine Tenart 	if (!ocelot->ptp)
11324e3b0468SAntoine Tenart 		return -EOPNOTSUPP;
11334e3b0468SAntoine Tenart 
11344e3b0468SAntoine Tenart 	switch (cmd) {
11354e3b0468SAntoine Tenart 	case SIOCSHWTSTAMP:
1136306fd44bSVladimir Oltean 		return ocelot_hwstamp_set(ocelot, port, ifr);
11374e3b0468SAntoine Tenart 	case SIOCGHWTSTAMP:
1138306fd44bSVladimir Oltean 		return ocelot_hwstamp_get(ocelot, port, ifr);
11394e3b0468SAntoine Tenart 	default:
11404e3b0468SAntoine Tenart 		return -EOPNOTSUPP;
11414e3b0468SAntoine Tenart 	}
11424e3b0468SAntoine Tenart }
11434e3b0468SAntoine Tenart 
1144a556c76aSAlexandre Belloni static const struct net_device_ops ocelot_port_netdev_ops = {
1145a556c76aSAlexandre Belloni 	.ndo_open			= ocelot_port_open,
1146a556c76aSAlexandre Belloni 	.ndo_stop			= ocelot_port_stop,
1147a556c76aSAlexandre Belloni 	.ndo_start_xmit			= ocelot_port_xmit,
1148a556c76aSAlexandre Belloni 	.ndo_set_rx_mode		= ocelot_set_rx_mode,
1149a556c76aSAlexandre Belloni 	.ndo_get_phys_port_name		= ocelot_port_get_phys_port_name,
1150a556c76aSAlexandre Belloni 	.ndo_set_mac_address		= ocelot_port_set_mac_address,
1151a556c76aSAlexandre Belloni 	.ndo_get_stats64		= ocelot_get_stats64,
1152531ee1a6SVladimir Oltean 	.ndo_fdb_add			= ocelot_port_fdb_add,
1153531ee1a6SVladimir Oltean 	.ndo_fdb_del			= ocelot_port_fdb_del,
1154531ee1a6SVladimir Oltean 	.ndo_fdb_dump			= ocelot_port_fdb_dump,
11557142529fSAntoine Tenart 	.ndo_vlan_rx_add_vid		= ocelot_vlan_rx_add_vid,
11567142529fSAntoine Tenart 	.ndo_vlan_rx_kill_vid		= ocelot_vlan_rx_kill_vid,
11577142529fSAntoine Tenart 	.ndo_set_features		= ocelot_set_features,
1158751302c3SFlorian Fainelli 	.ndo_get_port_parent_id		= ocelot_get_port_parent_id,
11592c1d029aSJoergen Andreasen 	.ndo_setup_tc			= ocelot_setup_tc,
11604e3b0468SAntoine Tenart 	.ndo_do_ioctl			= ocelot_ioctl,
1161a556c76aSAlexandre Belloni };
1162a556c76aSAlexandre Belloni 
11635e256365SVladimir Oltean void ocelot_get_strings(struct ocelot *ocelot, int port, u32 sset, u8 *data)
1164a556c76aSAlexandre Belloni {
1165a556c76aSAlexandre Belloni 	int i;
1166a556c76aSAlexandre Belloni 
1167a556c76aSAlexandre Belloni 	if (sset != ETH_SS_STATS)
1168a556c76aSAlexandre Belloni 		return;
1169a556c76aSAlexandre Belloni 
1170a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_stats; i++)
1171a556c76aSAlexandre Belloni 		memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name,
1172a556c76aSAlexandre Belloni 		       ETH_GSTRING_LEN);
1173a556c76aSAlexandre Belloni }
11745e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_strings);
1175a556c76aSAlexandre Belloni 
1176c7282d38SVladimir Oltean static void ocelot_port_get_strings(struct net_device *netdev, u32 sset,
1177c7282d38SVladimir Oltean 				    u8 *data)
1178c7282d38SVladimir Oltean {
1179c7282d38SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(netdev);
1180c7282d38SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1181c7282d38SVladimir Oltean 	int port = priv->chip_port;
1182c7282d38SVladimir Oltean 
1183c7282d38SVladimir Oltean 	ocelot_get_strings(ocelot, port, sset, data);
1184c7282d38SVladimir Oltean }
1185c7282d38SVladimir Oltean 
11861e1caa97SClaudiu Manoil static void ocelot_update_stats(struct ocelot *ocelot)
1187a556c76aSAlexandre Belloni {
1188a556c76aSAlexandre Belloni 	int i, j;
1189a556c76aSAlexandre Belloni 
1190a556c76aSAlexandre Belloni 	mutex_lock(&ocelot->stats_lock);
1191a556c76aSAlexandre Belloni 
1192a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_phys_ports; i++) {
1193a556c76aSAlexandre Belloni 		/* Configure the port to read the stats from */
1194a556c76aSAlexandre Belloni 		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG);
1195a556c76aSAlexandre Belloni 
1196a556c76aSAlexandre Belloni 		for (j = 0; j < ocelot->num_stats; j++) {
1197a556c76aSAlexandre Belloni 			u32 val;
1198a556c76aSAlexandre Belloni 			unsigned int idx = i * ocelot->num_stats + j;
1199a556c76aSAlexandre Belloni 
1200a556c76aSAlexandre Belloni 			val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS,
1201a556c76aSAlexandre Belloni 					      ocelot->stats_layout[j].offset);
1202a556c76aSAlexandre Belloni 
1203a556c76aSAlexandre Belloni 			if (val < (ocelot->stats[idx] & U32_MAX))
1204a556c76aSAlexandre Belloni 				ocelot->stats[idx] += (u64)1 << 32;
1205a556c76aSAlexandre Belloni 
1206a556c76aSAlexandre Belloni 			ocelot->stats[idx] = (ocelot->stats[idx] &
1207a556c76aSAlexandre Belloni 					      ~(u64)U32_MAX) + val;
1208a556c76aSAlexandre Belloni 		}
1209a556c76aSAlexandre Belloni 	}
1210a556c76aSAlexandre Belloni 
12111e1caa97SClaudiu Manoil 	mutex_unlock(&ocelot->stats_lock);
12121e1caa97SClaudiu Manoil }
12131e1caa97SClaudiu Manoil 
12141e1caa97SClaudiu Manoil static void ocelot_check_stats_work(struct work_struct *work)
12151e1caa97SClaudiu Manoil {
12161e1caa97SClaudiu Manoil 	struct delayed_work *del_work = to_delayed_work(work);
12171e1caa97SClaudiu Manoil 	struct ocelot *ocelot = container_of(del_work, struct ocelot,
12181e1caa97SClaudiu Manoil 					     stats_work);
12191e1caa97SClaudiu Manoil 
12201e1caa97SClaudiu Manoil 	ocelot_update_stats(ocelot);
12211e1caa97SClaudiu Manoil 
1222a556c76aSAlexandre Belloni 	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
1223a556c76aSAlexandre Belloni 			   OCELOT_STATS_CHECK_DELAY);
1224a556c76aSAlexandre Belloni }
1225a556c76aSAlexandre Belloni 
12265e256365SVladimir Oltean void ocelot_get_ethtool_stats(struct ocelot *ocelot, int port, u64 *data)
1227a556c76aSAlexandre Belloni {
1228a556c76aSAlexandre Belloni 	int i;
1229a556c76aSAlexandre Belloni 
1230a556c76aSAlexandre Belloni 	/* check and update now */
12311e1caa97SClaudiu Manoil 	ocelot_update_stats(ocelot);
1232a556c76aSAlexandre Belloni 
1233a556c76aSAlexandre Belloni 	/* Copy all counters */
1234a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_stats; i++)
1235004d44f6SVladimir Oltean 		*data++ = ocelot->stats[port * ocelot->num_stats + i];
1236a556c76aSAlexandre Belloni }
12375e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ethtool_stats);
1238a556c76aSAlexandre Belloni 
1239c7282d38SVladimir Oltean static void ocelot_port_get_ethtool_stats(struct net_device *dev,
1240c7282d38SVladimir Oltean 					  struct ethtool_stats *stats,
1241c7282d38SVladimir Oltean 					  u64 *data)
1242a556c76aSAlexandre Belloni {
1243004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1244004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1245c7282d38SVladimir Oltean 	int port = priv->chip_port;
1246a556c76aSAlexandre Belloni 
1247c7282d38SVladimir Oltean 	ocelot_get_ethtool_stats(ocelot, port, data);
1248c7282d38SVladimir Oltean }
1249c7282d38SVladimir Oltean 
12505e256365SVladimir Oltean int ocelot_get_sset_count(struct ocelot *ocelot, int port, int sset)
1251c7282d38SVladimir Oltean {
1252a556c76aSAlexandre Belloni 	if (sset != ETH_SS_STATS)
1253a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
1254c7282d38SVladimir Oltean 
1255a556c76aSAlexandre Belloni 	return ocelot->num_stats;
1256a556c76aSAlexandre Belloni }
12575e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_sset_count);
1258a556c76aSAlexandre Belloni 
1259c7282d38SVladimir Oltean static int ocelot_port_get_sset_count(struct net_device *dev, int sset)
12604e3b0468SAntoine Tenart {
1261004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1262004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1263c7282d38SVladimir Oltean 	int port = priv->chip_port;
12644e3b0468SAntoine Tenart 
1265c7282d38SVladimir Oltean 	return ocelot_get_sset_count(ocelot, port, sset);
1266c7282d38SVladimir Oltean }
12674e3b0468SAntoine Tenart 
12685e256365SVladimir Oltean int ocelot_get_ts_info(struct ocelot *ocelot, int port,
1269c7282d38SVladimir Oltean 		       struct ethtool_ts_info *info)
1270c7282d38SVladimir Oltean {
12714e3b0468SAntoine Tenart 	info->phc_index = ocelot->ptp_clock ?
12724e3b0468SAntoine Tenart 			  ptp_clock_index(ocelot->ptp_clock) : -1;
12734e3b0468SAntoine Tenart 	info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
12744e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RX_SOFTWARE |
12754e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_SOFTWARE |
12764e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_TX_HARDWARE |
12774e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RX_HARDWARE |
12784e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RAW_HARDWARE;
12794e3b0468SAntoine Tenart 	info->tx_types = BIT(HWTSTAMP_TX_OFF) | BIT(HWTSTAMP_TX_ON) |
12804e3b0468SAntoine Tenart 			 BIT(HWTSTAMP_TX_ONESTEP_SYNC);
12814e3b0468SAntoine Tenart 	info->rx_filters = BIT(HWTSTAMP_FILTER_NONE) | BIT(HWTSTAMP_FILTER_ALL);
12824e3b0468SAntoine Tenart 
12834e3b0468SAntoine Tenart 	return 0;
12844e3b0468SAntoine Tenart }
12855e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ts_info);
12864e3b0468SAntoine Tenart 
1287c7282d38SVladimir Oltean static int ocelot_port_get_ts_info(struct net_device *dev,
1288c7282d38SVladimir Oltean 				   struct ethtool_ts_info *info)
1289c7282d38SVladimir Oltean {
1290c7282d38SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1291c7282d38SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1292c7282d38SVladimir Oltean 	int port = priv->chip_port;
1293c7282d38SVladimir Oltean 
1294c7282d38SVladimir Oltean 	if (!ocelot->ptp)
1295c7282d38SVladimir Oltean 		return ethtool_op_get_ts_info(dev, info);
1296c7282d38SVladimir Oltean 
1297c7282d38SVladimir Oltean 	return ocelot_get_ts_info(ocelot, port, info);
1298c7282d38SVladimir Oltean }
1299c7282d38SVladimir Oltean 
1300a556c76aSAlexandre Belloni static const struct ethtool_ops ocelot_ethtool_ops = {
1301c7282d38SVladimir Oltean 	.get_strings		= ocelot_port_get_strings,
1302c7282d38SVladimir Oltean 	.get_ethtool_stats	= ocelot_port_get_ethtool_stats,
1303c7282d38SVladimir Oltean 	.get_sset_count		= ocelot_port_get_sset_count,
1304dc96ee37SAlexandre Belloni 	.get_link_ksettings	= phy_ethtool_get_link_ksettings,
1305dc96ee37SAlexandre Belloni 	.set_link_ksettings	= phy_ethtool_set_link_ksettings,
1306c7282d38SVladimir Oltean 	.get_ts_info		= ocelot_port_get_ts_info,
1307a556c76aSAlexandre Belloni };
1308a556c76aSAlexandre Belloni 
13095e256365SVladimir Oltean void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port, u8 state)
1310a556c76aSAlexandre Belloni {
1311a556c76aSAlexandre Belloni 	u32 port_cfg;
13124bda1415SVladimir Oltean 	int p, i;
1313a556c76aSAlexandre Belloni 
13144bda1415SVladimir Oltean 	if (!(BIT(port) & ocelot->bridge_mask))
13154bda1415SVladimir Oltean 		return;
1316a556c76aSAlexandre Belloni 
13174bda1415SVladimir Oltean 	port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port);
1318a556c76aSAlexandre Belloni 
1319a556c76aSAlexandre Belloni 	switch (state) {
1320a556c76aSAlexandre Belloni 	case BR_STATE_FORWARDING:
13214bda1415SVladimir Oltean 		ocelot->bridge_fwd_mask |= BIT(port);
1322a556c76aSAlexandre Belloni 		/* Fallthrough */
1323a556c76aSAlexandre Belloni 	case BR_STATE_LEARNING:
1324a556c76aSAlexandre Belloni 		port_cfg |= ANA_PORT_PORT_CFG_LEARN_ENA;
1325a556c76aSAlexandre Belloni 		break;
1326a556c76aSAlexandre Belloni 
1327a556c76aSAlexandre Belloni 	default:
1328a556c76aSAlexandre Belloni 		port_cfg &= ~ANA_PORT_PORT_CFG_LEARN_ENA;
13294bda1415SVladimir Oltean 		ocelot->bridge_fwd_mask &= ~BIT(port);
1330a556c76aSAlexandre Belloni 		break;
1331a556c76aSAlexandre Belloni 	}
1332a556c76aSAlexandre Belloni 
13334bda1415SVladimir Oltean 	ocelot_write_gix(ocelot, port_cfg, ANA_PORT_PORT_CFG, port);
1334a556c76aSAlexandre Belloni 
1335a556c76aSAlexandre Belloni 	/* Apply FWD mask. The loop is needed to add/remove the current port as
1336a556c76aSAlexandre Belloni 	 * a source for the other ports.
1337a556c76aSAlexandre Belloni 	 */
13384bda1415SVladimir Oltean 	for (p = 0; p < ocelot->num_phys_ports; p++) {
1339c9d2203bSVladimir Oltean 		if (p == ocelot->cpu || (ocelot->bridge_fwd_mask & BIT(p))) {
13404bda1415SVladimir Oltean 			unsigned long mask = ocelot->bridge_fwd_mask & ~BIT(p);
1341a556c76aSAlexandre Belloni 
1342a556c76aSAlexandre Belloni 			for (i = 0; i < ocelot->num_phys_ports; i++) {
1343a556c76aSAlexandre Belloni 				unsigned long bond_mask = ocelot->lags[i];
1344a556c76aSAlexandre Belloni 
1345a556c76aSAlexandre Belloni 				if (!bond_mask)
1346a556c76aSAlexandre Belloni 					continue;
1347a556c76aSAlexandre Belloni 
13484bda1415SVladimir Oltean 				if (bond_mask & BIT(p)) {
1349a556c76aSAlexandre Belloni 					mask &= ~bond_mask;
1350a556c76aSAlexandre Belloni 					break;
1351a556c76aSAlexandre Belloni 				}
1352a556c76aSAlexandre Belloni 			}
1353a556c76aSAlexandre Belloni 
1354c9d2203bSVladimir Oltean 			/* Avoid the NPI port from looping back to itself */
1355c9d2203bSVladimir Oltean 			if (p != ocelot->cpu)
1356c9d2203bSVladimir Oltean 				mask |= BIT(ocelot->cpu);
1357c9d2203bSVladimir Oltean 
1358c9d2203bSVladimir Oltean 			ocelot_write_rix(ocelot, mask,
13594bda1415SVladimir Oltean 					 ANA_PGID_PGID, PGID_SRC + p);
1360a556c76aSAlexandre Belloni 		} else {
1361a556c76aSAlexandre Belloni 			/* Only the CPU port, this is compatible with link
1362a556c76aSAlexandre Belloni 			 * aggregation.
1363a556c76aSAlexandre Belloni 			 */
1364a556c76aSAlexandre Belloni 			ocelot_write_rix(ocelot,
1365c9d2203bSVladimir Oltean 					 BIT(ocelot->cpu),
13664bda1415SVladimir Oltean 					 ANA_PGID_PGID, PGID_SRC + p);
13674bda1415SVladimir Oltean 		}
1368a556c76aSAlexandre Belloni 	}
1369a556c76aSAlexandre Belloni }
13705e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_bridge_stp_state_set);
1371a556c76aSAlexandre Belloni 
13724bda1415SVladimir Oltean static void ocelot_port_attr_stp_state_set(struct ocelot *ocelot, int port,
13734bda1415SVladimir Oltean 					   struct switchdev_trans *trans,
13744bda1415SVladimir Oltean 					   u8 state)
1375a556c76aSAlexandre Belloni {
13764bda1415SVladimir Oltean 	if (switchdev_trans_ph_prepare(trans))
13774bda1415SVladimir Oltean 		return;
1378a556c76aSAlexandre Belloni 
13794bda1415SVladimir Oltean 	ocelot_bridge_stp_state_set(ocelot, port, state);
13804bda1415SVladimir Oltean }
13814bda1415SVladimir Oltean 
13825e256365SVladimir Oltean void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs)
13834bda1415SVladimir Oltean {
13844bda1415SVladimir Oltean 	ocelot_write(ocelot, ANA_AUTOAGE_AGE_PERIOD(msecs / 2),
1385a556c76aSAlexandre Belloni 		     ANA_AUTOAGE);
1386a556c76aSAlexandre Belloni }
13875e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_set_ageing_time);
1388a556c76aSAlexandre Belloni 
13894bda1415SVladimir Oltean static void ocelot_port_attr_ageing_set(struct ocelot *ocelot, int port,
13904bda1415SVladimir Oltean 					unsigned long ageing_clock_t)
1391a556c76aSAlexandre Belloni {
13924bda1415SVladimir Oltean 	unsigned long ageing_jiffies = clock_t_to_jiffies(ageing_clock_t);
13934bda1415SVladimir Oltean 	u32 ageing_time = jiffies_to_msecs(ageing_jiffies) / 1000;
1394a556c76aSAlexandre Belloni 
13954bda1415SVladimir Oltean 	ocelot_set_ageing_time(ocelot, ageing_time);
13964bda1415SVladimir Oltean }
13974bda1415SVladimir Oltean 
13984bda1415SVladimir Oltean static void ocelot_port_attr_mc_set(struct ocelot *ocelot, int port, bool mc)
13994bda1415SVladimir Oltean {
14004bda1415SVladimir Oltean 	u32 cpu_fwd_mcast = ANA_PORT_CPU_FWD_CFG_CPU_IGMP_REDIR_ENA |
1401a556c76aSAlexandre Belloni 			    ANA_PORT_CPU_FWD_CFG_CPU_MLD_REDIR_ENA |
1402a556c76aSAlexandre Belloni 			    ANA_PORT_CPU_FWD_CFG_CPU_IPMC_CTRL_COPY_ENA;
14034bda1415SVladimir Oltean 	u32 val = 0;
1404a556c76aSAlexandre Belloni 
14054bda1415SVladimir Oltean 	if (mc)
14064bda1415SVladimir Oltean 		val = cpu_fwd_mcast;
14074bda1415SVladimir Oltean 
14084bda1415SVladimir Oltean 	ocelot_rmw_gix(ocelot, val, cpu_fwd_mcast,
14094bda1415SVladimir Oltean 		       ANA_PORT_CPU_FWD_CFG, port);
1410a556c76aSAlexandre Belloni }
1411a556c76aSAlexandre Belloni 
1412a556c76aSAlexandre Belloni static int ocelot_port_attr_set(struct net_device *dev,
1413a556c76aSAlexandre Belloni 				const struct switchdev_attr *attr,
1414a556c76aSAlexandre Belloni 				struct switchdev_trans *trans)
1415a556c76aSAlexandre Belloni {
1416004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1417004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1418004d44f6SVladimir Oltean 	int port = priv->chip_port;
1419a556c76aSAlexandre Belloni 	int err = 0;
1420a556c76aSAlexandre Belloni 
1421a556c76aSAlexandre Belloni 	switch (attr->id) {
1422a556c76aSAlexandre Belloni 	case SWITCHDEV_ATTR_ID_PORT_STP_STATE:
14234bda1415SVladimir Oltean 		ocelot_port_attr_stp_state_set(ocelot, port, trans,
1424a556c76aSAlexandre Belloni 					       attr->u.stp_state);
1425a556c76aSAlexandre Belloni 		break;
1426a556c76aSAlexandre Belloni 	case SWITCHDEV_ATTR_ID_BRIDGE_AGEING_TIME:
14274bda1415SVladimir Oltean 		ocelot_port_attr_ageing_set(ocelot, port, attr->u.ageing_time);
1428a556c76aSAlexandre Belloni 		break;
14297142529fSAntoine Tenart 	case SWITCHDEV_ATTR_ID_BRIDGE_VLAN_FILTERING:
1430004d44f6SVladimir Oltean 		priv->vlan_aware = attr->u.vlan_filtering;
1431004d44f6SVladimir Oltean 		ocelot_port_vlan_filtering(ocelot, port, priv->vlan_aware);
14327142529fSAntoine Tenart 		break;
1433a556c76aSAlexandre Belloni 	case SWITCHDEV_ATTR_ID_BRIDGE_MC_DISABLED:
14344bda1415SVladimir Oltean 		ocelot_port_attr_mc_set(ocelot, port, !attr->u.mc_disabled);
1435a556c76aSAlexandre Belloni 		break;
1436a556c76aSAlexandre Belloni 	default:
1437a556c76aSAlexandre Belloni 		err = -EOPNOTSUPP;
1438a556c76aSAlexandre Belloni 		break;
1439a556c76aSAlexandre Belloni 	}
1440a556c76aSAlexandre Belloni 
1441a556c76aSAlexandre Belloni 	return err;
1442a556c76aSAlexandre Belloni }
1443a556c76aSAlexandre Belloni 
14447142529fSAntoine Tenart static int ocelot_port_obj_add_vlan(struct net_device *dev,
14457142529fSAntoine Tenart 				    const struct switchdev_obj_port_vlan *vlan,
14467142529fSAntoine Tenart 				    struct switchdev_trans *trans)
14477142529fSAntoine Tenart {
14487142529fSAntoine Tenart 	int ret;
14497142529fSAntoine Tenart 	u16 vid;
14507142529fSAntoine Tenart 
14517142529fSAntoine Tenart 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; vid++) {
14527142529fSAntoine Tenart 		ret = ocelot_vlan_vid_add(dev, vid,
14537142529fSAntoine Tenart 					  vlan->flags & BRIDGE_VLAN_INFO_PVID,
14547142529fSAntoine Tenart 					  vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED);
14557142529fSAntoine Tenart 		if (ret)
14567142529fSAntoine Tenart 			return ret;
14577142529fSAntoine Tenart 	}
14587142529fSAntoine Tenart 
14597142529fSAntoine Tenart 	return 0;
14607142529fSAntoine Tenart }
14617142529fSAntoine Tenart 
14627142529fSAntoine Tenart static int ocelot_port_vlan_del_vlan(struct net_device *dev,
14637142529fSAntoine Tenart 				     const struct switchdev_obj_port_vlan *vlan)
14647142529fSAntoine Tenart {
14657142529fSAntoine Tenart 	int ret;
14667142529fSAntoine Tenart 	u16 vid;
14677142529fSAntoine Tenart 
14687142529fSAntoine Tenart 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; vid++) {
14697142529fSAntoine Tenart 		ret = ocelot_vlan_vid_del(dev, vid);
14707142529fSAntoine Tenart 
14717142529fSAntoine Tenart 		if (ret)
14727142529fSAntoine Tenart 			return ret;
14737142529fSAntoine Tenart 	}
14747142529fSAntoine Tenart 
14757142529fSAntoine Tenart 	return 0;
14767142529fSAntoine Tenart }
14777142529fSAntoine Tenart 
1478a556c76aSAlexandre Belloni static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot,
1479a556c76aSAlexandre Belloni 						     const unsigned char *addr,
1480a556c76aSAlexandre Belloni 						     u16 vid)
1481a556c76aSAlexandre Belloni {
1482a556c76aSAlexandre Belloni 	struct ocelot_multicast *mc;
1483a556c76aSAlexandre Belloni 
1484a556c76aSAlexandre Belloni 	list_for_each_entry(mc, &ocelot->multicast, list) {
1485a556c76aSAlexandre Belloni 		if (ether_addr_equal(mc->addr, addr) && mc->vid == vid)
1486a556c76aSAlexandre Belloni 			return mc;
1487a556c76aSAlexandre Belloni 	}
1488a556c76aSAlexandre Belloni 
1489a556c76aSAlexandre Belloni 	return NULL;
1490a556c76aSAlexandre Belloni }
1491a556c76aSAlexandre Belloni 
1492a556c76aSAlexandre Belloni static int ocelot_port_obj_add_mdb(struct net_device *dev,
1493a556c76aSAlexandre Belloni 				   const struct switchdev_obj_port_mdb *mdb,
1494a556c76aSAlexandre Belloni 				   struct switchdev_trans *trans)
1495a556c76aSAlexandre Belloni {
1496004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1497004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
1498004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
1499a556c76aSAlexandre Belloni 	unsigned char addr[ETH_ALEN];
1500004d44f6SVladimir Oltean 	struct ocelot_multicast *mc;
1501004d44f6SVladimir Oltean 	int port = priv->chip_port;
1502a556c76aSAlexandre Belloni 	u16 vid = mdb->vid;
1503a556c76aSAlexandre Belloni 	bool new = false;
1504a556c76aSAlexandre Belloni 
1505a556c76aSAlexandre Belloni 	if (!vid)
1506004d44f6SVladimir Oltean 		vid = ocelot_port->pvid;
1507a556c76aSAlexandre Belloni 
1508a556c76aSAlexandre Belloni 	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
1509a556c76aSAlexandre Belloni 	if (!mc) {
1510a556c76aSAlexandre Belloni 		mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL);
1511a556c76aSAlexandre Belloni 		if (!mc)
1512a556c76aSAlexandre Belloni 			return -ENOMEM;
1513a556c76aSAlexandre Belloni 
1514a556c76aSAlexandre Belloni 		memcpy(mc->addr, mdb->addr, ETH_ALEN);
1515a556c76aSAlexandre Belloni 		mc->vid = vid;
1516a556c76aSAlexandre Belloni 
1517a556c76aSAlexandre Belloni 		list_add_tail(&mc->list, &ocelot->multicast);
1518a556c76aSAlexandre Belloni 		new = true;
1519a556c76aSAlexandre Belloni 	}
1520a556c76aSAlexandre Belloni 
1521a556c76aSAlexandre Belloni 	memcpy(addr, mc->addr, ETH_ALEN);
1522a556c76aSAlexandre Belloni 	addr[0] = 0;
1523a556c76aSAlexandre Belloni 
1524a556c76aSAlexandre Belloni 	if (!new) {
1525a556c76aSAlexandre Belloni 		addr[2] = mc->ports << 0;
1526a556c76aSAlexandre Belloni 		addr[1] = mc->ports << 8;
1527a556c76aSAlexandre Belloni 		ocelot_mact_forget(ocelot, addr, vid);
1528a556c76aSAlexandre Belloni 	}
1529a556c76aSAlexandre Belloni 
1530004d44f6SVladimir Oltean 	mc->ports |= BIT(port);
1531a556c76aSAlexandre Belloni 	addr[2] = mc->ports << 0;
1532a556c76aSAlexandre Belloni 	addr[1] = mc->ports << 8;
1533a556c76aSAlexandre Belloni 
1534a556c76aSAlexandre Belloni 	return ocelot_mact_learn(ocelot, 0, addr, vid, ENTRYTYPE_MACv4);
1535a556c76aSAlexandre Belloni }
1536a556c76aSAlexandre Belloni 
1537a556c76aSAlexandre Belloni static int ocelot_port_obj_del_mdb(struct net_device *dev,
1538a556c76aSAlexandre Belloni 				   const struct switchdev_obj_port_mdb *mdb)
1539a556c76aSAlexandre Belloni {
1540004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1541004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
1542004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
1543a556c76aSAlexandre Belloni 	unsigned char addr[ETH_ALEN];
1544004d44f6SVladimir Oltean 	struct ocelot_multicast *mc;
1545004d44f6SVladimir Oltean 	int port = priv->chip_port;
1546a556c76aSAlexandre Belloni 	u16 vid = mdb->vid;
1547a556c76aSAlexandre Belloni 
1548a556c76aSAlexandre Belloni 	if (!vid)
1549004d44f6SVladimir Oltean 		vid = ocelot_port->pvid;
1550a556c76aSAlexandre Belloni 
1551a556c76aSAlexandre Belloni 	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
1552a556c76aSAlexandre Belloni 	if (!mc)
1553a556c76aSAlexandre Belloni 		return -ENOENT;
1554a556c76aSAlexandre Belloni 
1555a556c76aSAlexandre Belloni 	memcpy(addr, mc->addr, ETH_ALEN);
1556a556c76aSAlexandre Belloni 	addr[2] = mc->ports << 0;
1557a556c76aSAlexandre Belloni 	addr[1] = mc->ports << 8;
1558a556c76aSAlexandre Belloni 	addr[0] = 0;
1559a556c76aSAlexandre Belloni 	ocelot_mact_forget(ocelot, addr, vid);
1560a556c76aSAlexandre Belloni 
1561004d44f6SVladimir Oltean 	mc->ports &= ~BIT(port);
1562a556c76aSAlexandre Belloni 	if (!mc->ports) {
1563a556c76aSAlexandre Belloni 		list_del(&mc->list);
1564a556c76aSAlexandre Belloni 		devm_kfree(ocelot->dev, mc);
1565a556c76aSAlexandre Belloni 		return 0;
1566a556c76aSAlexandre Belloni 	}
1567a556c76aSAlexandre Belloni 
1568a556c76aSAlexandre Belloni 	addr[2] = mc->ports << 0;
1569a556c76aSAlexandre Belloni 	addr[1] = mc->ports << 8;
1570a556c76aSAlexandre Belloni 
1571a556c76aSAlexandre Belloni 	return ocelot_mact_learn(ocelot, 0, addr, vid, ENTRYTYPE_MACv4);
1572a556c76aSAlexandre Belloni }
1573a556c76aSAlexandre Belloni 
1574a556c76aSAlexandre Belloni static int ocelot_port_obj_add(struct net_device *dev,
1575a556c76aSAlexandre Belloni 			       const struct switchdev_obj *obj,
157669213513SPetr Machata 			       struct switchdev_trans *trans,
157769213513SPetr Machata 			       struct netlink_ext_ack *extack)
1578a556c76aSAlexandre Belloni {
1579a556c76aSAlexandre Belloni 	int ret = 0;
1580a556c76aSAlexandre Belloni 
1581a556c76aSAlexandre Belloni 	switch (obj->id) {
15827142529fSAntoine Tenart 	case SWITCHDEV_OBJ_ID_PORT_VLAN:
15837142529fSAntoine Tenart 		ret = ocelot_port_obj_add_vlan(dev,
15847142529fSAntoine Tenart 					       SWITCHDEV_OBJ_PORT_VLAN(obj),
15857142529fSAntoine Tenart 					       trans);
15867142529fSAntoine Tenart 		break;
1587a556c76aSAlexandre Belloni 	case SWITCHDEV_OBJ_ID_PORT_MDB:
1588a556c76aSAlexandre Belloni 		ret = ocelot_port_obj_add_mdb(dev, SWITCHDEV_OBJ_PORT_MDB(obj),
1589a556c76aSAlexandre Belloni 					      trans);
1590a556c76aSAlexandre Belloni 		break;
1591a556c76aSAlexandre Belloni 	default:
1592a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
1593a556c76aSAlexandre Belloni 	}
1594a556c76aSAlexandre Belloni 
1595a556c76aSAlexandre Belloni 	return ret;
1596a556c76aSAlexandre Belloni }
1597a556c76aSAlexandre Belloni 
1598a556c76aSAlexandre Belloni static int ocelot_port_obj_del(struct net_device *dev,
1599a556c76aSAlexandre Belloni 			       const struct switchdev_obj *obj)
1600a556c76aSAlexandre Belloni {
1601a556c76aSAlexandre Belloni 	int ret = 0;
1602a556c76aSAlexandre Belloni 
1603a556c76aSAlexandre Belloni 	switch (obj->id) {
16047142529fSAntoine Tenart 	case SWITCHDEV_OBJ_ID_PORT_VLAN:
16057142529fSAntoine Tenart 		ret = ocelot_port_vlan_del_vlan(dev,
16067142529fSAntoine Tenart 						SWITCHDEV_OBJ_PORT_VLAN(obj));
16077142529fSAntoine Tenart 		break;
1608a556c76aSAlexandre Belloni 	case SWITCHDEV_OBJ_ID_PORT_MDB:
1609a556c76aSAlexandre Belloni 		ret = ocelot_port_obj_del_mdb(dev, SWITCHDEV_OBJ_PORT_MDB(obj));
1610a556c76aSAlexandre Belloni 		break;
1611a556c76aSAlexandre Belloni 	default:
1612a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
1613a556c76aSAlexandre Belloni 	}
1614a556c76aSAlexandre Belloni 
1615a556c76aSAlexandre Belloni 	return ret;
1616a556c76aSAlexandre Belloni }
1617a556c76aSAlexandre Belloni 
16185e256365SVladimir Oltean int ocelot_port_bridge_join(struct ocelot *ocelot, int port,
1619a556c76aSAlexandre Belloni 			    struct net_device *bridge)
1620a556c76aSAlexandre Belloni {
1621a556c76aSAlexandre Belloni 	if (!ocelot->bridge_mask) {
1622a556c76aSAlexandre Belloni 		ocelot->hw_bridge_dev = bridge;
1623a556c76aSAlexandre Belloni 	} else {
1624a556c76aSAlexandre Belloni 		if (ocelot->hw_bridge_dev != bridge)
1625a556c76aSAlexandre Belloni 			/* This is adding the port to a second bridge, this is
1626a556c76aSAlexandre Belloni 			 * unsupported */
1627a556c76aSAlexandre Belloni 			return -ENODEV;
1628a556c76aSAlexandre Belloni 	}
1629a556c76aSAlexandre Belloni 
1630f270dbfaSVladimir Oltean 	ocelot->bridge_mask |= BIT(port);
1631a556c76aSAlexandre Belloni 
1632a556c76aSAlexandre Belloni 	return 0;
1633a556c76aSAlexandre Belloni }
16345e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_join);
1635a556c76aSAlexandre Belloni 
16365e256365SVladimir Oltean int ocelot_port_bridge_leave(struct ocelot *ocelot, int port,
1637a556c76aSAlexandre Belloni 			     struct net_device *bridge)
1638a556c76aSAlexandre Belloni {
163997bb69e1SVladimir Oltean 	ocelot->bridge_mask &= ~BIT(port);
1640a556c76aSAlexandre Belloni 
1641a556c76aSAlexandre Belloni 	if (!ocelot->bridge_mask)
1642a556c76aSAlexandre Belloni 		ocelot->hw_bridge_dev = NULL;
16437142529fSAntoine Tenart 
164497bb69e1SVladimir Oltean 	ocelot_port_vlan_filtering(ocelot, port, 0);
164597bb69e1SVladimir Oltean 	ocelot_port_set_pvid(ocelot, port, 0);
164697bb69e1SVladimir Oltean 	return ocelot_port_set_native_vlan(ocelot, port, 0);
1647a556c76aSAlexandre Belloni }
16485e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_leave);
1649a556c76aSAlexandre Belloni 
1650dc96ee37SAlexandre Belloni static void ocelot_set_aggr_pgids(struct ocelot *ocelot)
1651dc96ee37SAlexandre Belloni {
1652dc96ee37SAlexandre Belloni 	int i, port, lag;
1653dc96ee37SAlexandre Belloni 
1654dc96ee37SAlexandre Belloni 	/* Reset destination and aggregation PGIDS */
1655dc96ee37SAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++)
1656dc96ee37SAlexandre Belloni 		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
1657dc96ee37SAlexandre Belloni 
1658dc96ee37SAlexandre Belloni 	for (i = PGID_AGGR; i < PGID_SRC; i++)
1659dc96ee37SAlexandre Belloni 		ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
1660dc96ee37SAlexandre Belloni 				 ANA_PGID_PGID, i);
1661dc96ee37SAlexandre Belloni 
1662dc96ee37SAlexandre Belloni 	/* Now, set PGIDs for each LAG */
1663dc96ee37SAlexandre Belloni 	for (lag = 0; lag < ocelot->num_phys_ports; lag++) {
1664dc96ee37SAlexandre Belloni 		unsigned long bond_mask;
1665dc96ee37SAlexandre Belloni 		int aggr_count = 0;
1666dc96ee37SAlexandre Belloni 		u8 aggr_idx[16];
1667dc96ee37SAlexandre Belloni 
1668dc96ee37SAlexandre Belloni 		bond_mask = ocelot->lags[lag];
1669dc96ee37SAlexandre Belloni 		if (!bond_mask)
1670dc96ee37SAlexandre Belloni 			continue;
1671dc96ee37SAlexandre Belloni 
1672dc96ee37SAlexandre Belloni 		for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) {
1673dc96ee37SAlexandre Belloni 			// Destination mask
1674dc96ee37SAlexandre Belloni 			ocelot_write_rix(ocelot, bond_mask,
1675dc96ee37SAlexandre Belloni 					 ANA_PGID_PGID, port);
1676dc96ee37SAlexandre Belloni 			aggr_idx[aggr_count] = port;
1677dc96ee37SAlexandre Belloni 			aggr_count++;
1678dc96ee37SAlexandre Belloni 		}
1679dc96ee37SAlexandre Belloni 
1680dc96ee37SAlexandre Belloni 		for (i = PGID_AGGR; i < PGID_SRC; i++) {
1681dc96ee37SAlexandre Belloni 			u32 ac;
1682dc96ee37SAlexandre Belloni 
1683dc96ee37SAlexandre Belloni 			ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i);
1684dc96ee37SAlexandre Belloni 			ac &= ~bond_mask;
1685dc96ee37SAlexandre Belloni 			ac |= BIT(aggr_idx[i % aggr_count]);
1686dc96ee37SAlexandre Belloni 			ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i);
1687dc96ee37SAlexandre Belloni 		}
1688dc96ee37SAlexandre Belloni 	}
1689dc96ee37SAlexandre Belloni }
1690dc96ee37SAlexandre Belloni 
1691dc96ee37SAlexandre Belloni static void ocelot_setup_lag(struct ocelot *ocelot, int lag)
1692dc96ee37SAlexandre Belloni {
1693dc96ee37SAlexandre Belloni 	unsigned long bond_mask = ocelot->lags[lag];
1694dc96ee37SAlexandre Belloni 	unsigned int p;
1695dc96ee37SAlexandre Belloni 
1696dc96ee37SAlexandre Belloni 	for_each_set_bit(p, &bond_mask, ocelot->num_phys_ports) {
1697dc96ee37SAlexandre Belloni 		u32 port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, p);
1698dc96ee37SAlexandre Belloni 
1699dc96ee37SAlexandre Belloni 		port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M;
1700dc96ee37SAlexandre Belloni 
1701dc96ee37SAlexandre Belloni 		/* Use lag port as logical port for port i */
1702dc96ee37SAlexandre Belloni 		ocelot_write_gix(ocelot, port_cfg |
1703dc96ee37SAlexandre Belloni 				 ANA_PORT_PORT_CFG_PORTID_VAL(lag),
1704dc96ee37SAlexandre Belloni 				 ANA_PORT_PORT_CFG, p);
1705dc96ee37SAlexandre Belloni 	}
1706dc96ee37SAlexandre Belloni }
1707dc96ee37SAlexandre Belloni 
1708f270dbfaSVladimir Oltean static int ocelot_port_lag_join(struct ocelot *ocelot, int port,
1709dc96ee37SAlexandre Belloni 				struct net_device *bond)
1710dc96ee37SAlexandre Belloni {
1711dc96ee37SAlexandre Belloni 	struct net_device *ndev;
1712dc96ee37SAlexandre Belloni 	u32 bond_mask = 0;
1713f270dbfaSVladimir Oltean 	int lag, lp;
1714dc96ee37SAlexandre Belloni 
1715dc96ee37SAlexandre Belloni 	rcu_read_lock();
1716dc96ee37SAlexandre Belloni 	for_each_netdev_in_bond_rcu(bond, ndev) {
1717004d44f6SVladimir Oltean 		struct ocelot_port_private *priv = netdev_priv(ndev);
1718dc96ee37SAlexandre Belloni 
1719004d44f6SVladimir Oltean 		bond_mask |= BIT(priv->chip_port);
1720dc96ee37SAlexandre Belloni 	}
1721dc96ee37SAlexandre Belloni 	rcu_read_unlock();
1722dc96ee37SAlexandre Belloni 
1723dc96ee37SAlexandre Belloni 	lp = __ffs(bond_mask);
1724dc96ee37SAlexandre Belloni 
1725dc96ee37SAlexandre Belloni 	/* If the new port is the lowest one, use it as the logical port from
1726dc96ee37SAlexandre Belloni 	 * now on
1727dc96ee37SAlexandre Belloni 	 */
1728f270dbfaSVladimir Oltean 	if (port == lp) {
1729f270dbfaSVladimir Oltean 		lag = port;
1730f270dbfaSVladimir Oltean 		ocelot->lags[port] = bond_mask;
1731f270dbfaSVladimir Oltean 		bond_mask &= ~BIT(port);
1732dc96ee37SAlexandre Belloni 		if (bond_mask) {
1733dc96ee37SAlexandre Belloni 			lp = __ffs(bond_mask);
1734dc96ee37SAlexandre Belloni 			ocelot->lags[lp] = 0;
1735dc96ee37SAlexandre Belloni 		}
1736dc96ee37SAlexandre Belloni 	} else {
1737dc96ee37SAlexandre Belloni 		lag = lp;
1738f270dbfaSVladimir Oltean 		ocelot->lags[lp] |= BIT(port);
1739dc96ee37SAlexandre Belloni 	}
1740dc96ee37SAlexandre Belloni 
1741dc96ee37SAlexandre Belloni 	ocelot_setup_lag(ocelot, lag);
1742dc96ee37SAlexandre Belloni 	ocelot_set_aggr_pgids(ocelot);
1743dc96ee37SAlexandre Belloni 
1744dc96ee37SAlexandre Belloni 	return 0;
1745dc96ee37SAlexandre Belloni }
1746dc96ee37SAlexandre Belloni 
1747f270dbfaSVladimir Oltean static void ocelot_port_lag_leave(struct ocelot *ocelot, int port,
1748dc96ee37SAlexandre Belloni 				  struct net_device *bond)
1749dc96ee37SAlexandre Belloni {
1750dc96ee37SAlexandre Belloni 	u32 port_cfg;
1751dc96ee37SAlexandre Belloni 	int i;
1752dc96ee37SAlexandre Belloni 
1753dc96ee37SAlexandre Belloni 	/* Remove port from any lag */
1754dc96ee37SAlexandre Belloni 	for (i = 0; i < ocelot->num_phys_ports; i++)
1755f270dbfaSVladimir Oltean 		ocelot->lags[i] &= ~BIT(port);
1756dc96ee37SAlexandre Belloni 
1757dc96ee37SAlexandre Belloni 	/* if it was the logical port of the lag, move the lag config to the
1758dc96ee37SAlexandre Belloni 	 * next port
1759dc96ee37SAlexandre Belloni 	 */
1760f270dbfaSVladimir Oltean 	if (ocelot->lags[port]) {
1761f270dbfaSVladimir Oltean 		int n = __ffs(ocelot->lags[port]);
1762dc96ee37SAlexandre Belloni 
1763f270dbfaSVladimir Oltean 		ocelot->lags[n] = ocelot->lags[port];
1764f270dbfaSVladimir Oltean 		ocelot->lags[port] = 0;
1765dc96ee37SAlexandre Belloni 
1766dc96ee37SAlexandre Belloni 		ocelot_setup_lag(ocelot, n);
1767dc96ee37SAlexandre Belloni 	}
1768dc96ee37SAlexandre Belloni 
1769f270dbfaSVladimir Oltean 	port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port);
1770dc96ee37SAlexandre Belloni 	port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M;
1771f270dbfaSVladimir Oltean 	ocelot_write_gix(ocelot, port_cfg | ANA_PORT_PORT_CFG_PORTID_VAL(port),
1772f270dbfaSVladimir Oltean 			 ANA_PORT_PORT_CFG, port);
1773dc96ee37SAlexandre Belloni 
1774dc96ee37SAlexandre Belloni 	ocelot_set_aggr_pgids(ocelot);
1775dc96ee37SAlexandre Belloni }
1776dc96ee37SAlexandre Belloni 
1777a556c76aSAlexandre Belloni /* Checks if the net_device instance given to us originate from our driver. */
1778a556c76aSAlexandre Belloni static bool ocelot_netdevice_dev_check(const struct net_device *dev)
1779a556c76aSAlexandre Belloni {
1780a556c76aSAlexandre Belloni 	return dev->netdev_ops == &ocelot_port_netdev_ops;
1781a556c76aSAlexandre Belloni }
1782a556c76aSAlexandre Belloni 
1783a556c76aSAlexandre Belloni static int ocelot_netdevice_port_event(struct net_device *dev,
1784a556c76aSAlexandre Belloni 				       unsigned long event,
1785a556c76aSAlexandre Belloni 				       struct netdev_notifier_changeupper_info *info)
1786a556c76aSAlexandre Belloni {
1787004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1788004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
1789f270dbfaSVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
1790004d44f6SVladimir Oltean 	int port = priv->chip_port;
1791a556c76aSAlexandre Belloni 	int err = 0;
1792a556c76aSAlexandre Belloni 
1793a556c76aSAlexandre Belloni 	switch (event) {
1794a556c76aSAlexandre Belloni 	case NETDEV_CHANGEUPPER:
1795a556c76aSAlexandre Belloni 		if (netif_is_bridge_master(info->upper_dev)) {
1796004d44f6SVladimir Oltean 			if (info->linking) {
1797f270dbfaSVladimir Oltean 				err = ocelot_port_bridge_join(ocelot, port,
1798a556c76aSAlexandre Belloni 							      info->upper_dev);
1799004d44f6SVladimir Oltean 			} else {
1800f270dbfaSVladimir Oltean 				err = ocelot_port_bridge_leave(ocelot, port,
1801a556c76aSAlexandre Belloni 							       info->upper_dev);
1802004d44f6SVladimir Oltean 				priv->vlan_aware = false;
1803004d44f6SVladimir Oltean 			}
1804a556c76aSAlexandre Belloni 		}
1805dc96ee37SAlexandre Belloni 		if (netif_is_lag_master(info->upper_dev)) {
1806dc96ee37SAlexandre Belloni 			if (info->linking)
1807f270dbfaSVladimir Oltean 				err = ocelot_port_lag_join(ocelot, port,
1808dc96ee37SAlexandre Belloni 							   info->upper_dev);
1809dc96ee37SAlexandre Belloni 			else
1810f270dbfaSVladimir Oltean 				ocelot_port_lag_leave(ocelot, port,
1811dc96ee37SAlexandre Belloni 						      info->upper_dev);
1812dc96ee37SAlexandre Belloni 		}
1813a556c76aSAlexandre Belloni 		break;
1814a556c76aSAlexandre Belloni 	default:
1815a556c76aSAlexandre Belloni 		break;
1816a556c76aSAlexandre Belloni 	}
1817a556c76aSAlexandre Belloni 
1818a556c76aSAlexandre Belloni 	return err;
1819a556c76aSAlexandre Belloni }
1820a556c76aSAlexandre Belloni 
1821a556c76aSAlexandre Belloni static int ocelot_netdevice_event(struct notifier_block *unused,
1822a556c76aSAlexandre Belloni 				  unsigned long event, void *ptr)
1823a556c76aSAlexandre Belloni {
1824a556c76aSAlexandre Belloni 	struct netdev_notifier_changeupper_info *info = ptr;
1825a556c76aSAlexandre Belloni 	struct net_device *dev = netdev_notifier_info_to_dev(ptr);
18262ac0e152SGeert Uytterhoeven 	int ret = 0;
1827a556c76aSAlexandre Belloni 
18287afb3e57SClaudiu Manoil 	if (!ocelot_netdevice_dev_check(dev))
18297afb3e57SClaudiu Manoil 		return 0;
18307afb3e57SClaudiu Manoil 
1831dc96ee37SAlexandre Belloni 	if (event == NETDEV_PRECHANGEUPPER &&
1832dc96ee37SAlexandre Belloni 	    netif_is_lag_master(info->upper_dev)) {
1833dc96ee37SAlexandre Belloni 		struct netdev_lag_upper_info *lag_upper_info = info->upper_info;
1834dc96ee37SAlexandre Belloni 		struct netlink_ext_ack *extack;
1835dc96ee37SAlexandre Belloni 
18363b3eed8eSClaudiu Manoil 		if (lag_upper_info &&
18373b3eed8eSClaudiu Manoil 		    lag_upper_info->tx_type != NETDEV_LAG_TX_TYPE_HASH) {
1838dc96ee37SAlexandre Belloni 			extack = netdev_notifier_info_to_extack(&info->info);
1839dc96ee37SAlexandre Belloni 			NL_SET_ERR_MSG_MOD(extack, "LAG device using unsupported Tx type");
1840dc96ee37SAlexandre Belloni 
1841dc96ee37SAlexandre Belloni 			ret = -EINVAL;
1842dc96ee37SAlexandre Belloni 			goto notify;
1843dc96ee37SAlexandre Belloni 		}
1844dc96ee37SAlexandre Belloni 	}
1845dc96ee37SAlexandre Belloni 
1846a556c76aSAlexandre Belloni 	if (netif_is_lag_master(dev)) {
1847a556c76aSAlexandre Belloni 		struct net_device *slave;
1848a556c76aSAlexandre Belloni 		struct list_head *iter;
1849a556c76aSAlexandre Belloni 
1850a556c76aSAlexandre Belloni 		netdev_for_each_lower_dev(dev, slave, iter) {
1851a556c76aSAlexandre Belloni 			ret = ocelot_netdevice_port_event(slave, event, info);
1852a556c76aSAlexandre Belloni 			if (ret)
1853a556c76aSAlexandre Belloni 				goto notify;
1854a556c76aSAlexandre Belloni 		}
1855a556c76aSAlexandre Belloni 	} else {
1856a556c76aSAlexandre Belloni 		ret = ocelot_netdevice_port_event(dev, event, info);
1857a556c76aSAlexandre Belloni 	}
1858a556c76aSAlexandre Belloni 
1859a556c76aSAlexandre Belloni notify:
1860a556c76aSAlexandre Belloni 	return notifier_from_errno(ret);
1861a556c76aSAlexandre Belloni }
1862a556c76aSAlexandre Belloni 
1863a556c76aSAlexandre Belloni struct notifier_block ocelot_netdevice_nb __read_mostly = {
1864a556c76aSAlexandre Belloni 	.notifier_call = ocelot_netdevice_event,
1865a556c76aSAlexandre Belloni };
1866a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_netdevice_nb);
1867a556c76aSAlexandre Belloni 
186856da64bcSFlorian Fainelli static int ocelot_switchdev_event(struct notifier_block *unused,
186956da64bcSFlorian Fainelli 				  unsigned long event, void *ptr)
187056da64bcSFlorian Fainelli {
187156da64bcSFlorian Fainelli 	struct net_device *dev = switchdev_notifier_info_to_dev(ptr);
187256da64bcSFlorian Fainelli 	int err;
187356da64bcSFlorian Fainelli 
187456da64bcSFlorian Fainelli 	switch (event) {
187556da64bcSFlorian Fainelli 	case SWITCHDEV_PORT_ATTR_SET:
187656da64bcSFlorian Fainelli 		err = switchdev_handle_port_attr_set(dev, ptr,
187756da64bcSFlorian Fainelli 						     ocelot_netdevice_dev_check,
187856da64bcSFlorian Fainelli 						     ocelot_port_attr_set);
187956da64bcSFlorian Fainelli 		return notifier_from_errno(err);
188056da64bcSFlorian Fainelli 	}
188156da64bcSFlorian Fainelli 
188256da64bcSFlorian Fainelli 	return NOTIFY_DONE;
188356da64bcSFlorian Fainelli }
188456da64bcSFlorian Fainelli 
188556da64bcSFlorian Fainelli struct notifier_block ocelot_switchdev_nb __read_mostly = {
188656da64bcSFlorian Fainelli 	.notifier_call = ocelot_switchdev_event,
188756da64bcSFlorian Fainelli };
188856da64bcSFlorian Fainelli EXPORT_SYMBOL(ocelot_switchdev_nb);
188956da64bcSFlorian Fainelli 
18900e332c85SPetr Machata static int ocelot_switchdev_blocking_event(struct notifier_block *unused,
18910e332c85SPetr Machata 					   unsigned long event, void *ptr)
18920e332c85SPetr Machata {
18930e332c85SPetr Machata 	struct net_device *dev = switchdev_notifier_info_to_dev(ptr);
18940e332c85SPetr Machata 	int err;
18950e332c85SPetr Machata 
18960e332c85SPetr Machata 	switch (event) {
18970e332c85SPetr Machata 		/* Blocking events. */
18980e332c85SPetr Machata 	case SWITCHDEV_PORT_OBJ_ADD:
18990e332c85SPetr Machata 		err = switchdev_handle_port_obj_add(dev, ptr,
19000e332c85SPetr Machata 						    ocelot_netdevice_dev_check,
19010e332c85SPetr Machata 						    ocelot_port_obj_add);
19020e332c85SPetr Machata 		return notifier_from_errno(err);
19030e332c85SPetr Machata 	case SWITCHDEV_PORT_OBJ_DEL:
19040e332c85SPetr Machata 		err = switchdev_handle_port_obj_del(dev, ptr,
19050e332c85SPetr Machata 						    ocelot_netdevice_dev_check,
19060e332c85SPetr Machata 						    ocelot_port_obj_del);
19070e332c85SPetr Machata 		return notifier_from_errno(err);
190856da64bcSFlorian Fainelli 	case SWITCHDEV_PORT_ATTR_SET:
190956da64bcSFlorian Fainelli 		err = switchdev_handle_port_attr_set(dev, ptr,
191056da64bcSFlorian Fainelli 						     ocelot_netdevice_dev_check,
191156da64bcSFlorian Fainelli 						     ocelot_port_attr_set);
191256da64bcSFlorian Fainelli 		return notifier_from_errno(err);
19130e332c85SPetr Machata 	}
19140e332c85SPetr Machata 
19150e332c85SPetr Machata 	return NOTIFY_DONE;
19160e332c85SPetr Machata }
19170e332c85SPetr Machata 
19180e332c85SPetr Machata struct notifier_block ocelot_switchdev_blocking_nb __read_mostly = {
19190e332c85SPetr Machata 	.notifier_call = ocelot_switchdev_blocking_event,
19200e332c85SPetr Machata };
19210e332c85SPetr Machata EXPORT_SYMBOL(ocelot_switchdev_blocking_nb);
19220e332c85SPetr Machata 
19234e3b0468SAntoine Tenart int ocelot_ptp_gettime64(struct ptp_clock_info *ptp, struct timespec64 *ts)
19244e3b0468SAntoine Tenart {
19254e3b0468SAntoine Tenart 	struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
19264e3b0468SAntoine Tenart 	unsigned long flags;
19274e3b0468SAntoine Tenart 	time64_t s;
19284e3b0468SAntoine Tenart 	u32 val;
19294e3b0468SAntoine Tenart 	s64 ns;
19304e3b0468SAntoine Tenart 
19314e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
19324e3b0468SAntoine Tenart 
19334e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
19344e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
19354e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE);
19364e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
19374e3b0468SAntoine Tenart 
19384e3b0468SAntoine Tenart 	s = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_MSB, TOD_ACC_PIN) & 0xffff;
19394e3b0468SAntoine Tenart 	s <<= 32;
19404e3b0468SAntoine Tenart 	s += ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);
19414e3b0468SAntoine Tenart 	ns = ocelot_read_rix(ocelot, PTP_PIN_TOD_NSEC, TOD_ACC_PIN);
19424e3b0468SAntoine Tenart 
19434e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
19444e3b0468SAntoine Tenart 
19454e3b0468SAntoine Tenart 	/* Deal with negative values */
19464e3b0468SAntoine Tenart 	if (ns >= 0x3ffffff0 && ns <= 0x3fffffff) {
19474e3b0468SAntoine Tenart 		s--;
19484e3b0468SAntoine Tenart 		ns &= 0xf;
19494e3b0468SAntoine Tenart 		ns += 999999984;
19504e3b0468SAntoine Tenart 	}
19514e3b0468SAntoine Tenart 
19524e3b0468SAntoine Tenart 	set_normalized_timespec64(ts, s, ns);
19534e3b0468SAntoine Tenart 	return 0;
19544e3b0468SAntoine Tenart }
19554e3b0468SAntoine Tenart EXPORT_SYMBOL(ocelot_ptp_gettime64);
19564e3b0468SAntoine Tenart 
19574e3b0468SAntoine Tenart static int ocelot_ptp_settime64(struct ptp_clock_info *ptp,
19584e3b0468SAntoine Tenart 				const struct timespec64 *ts)
19594e3b0468SAntoine Tenart {
19604e3b0468SAntoine Tenart 	struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
19614e3b0468SAntoine Tenart 	unsigned long flags;
19624e3b0468SAntoine Tenart 	u32 val;
19634e3b0468SAntoine Tenart 
19644e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
19654e3b0468SAntoine Tenart 
19664e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
19674e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
19684e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_IDLE);
19694e3b0468SAntoine Tenart 
19704e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
19714e3b0468SAntoine Tenart 
19724e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, lower_32_bits(ts->tv_sec), PTP_PIN_TOD_SEC_LSB,
19734e3b0468SAntoine Tenart 			 TOD_ACC_PIN);
19744e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, upper_32_bits(ts->tv_sec), PTP_PIN_TOD_SEC_MSB,
19754e3b0468SAntoine Tenart 			 TOD_ACC_PIN);
19764e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, ts->tv_nsec, PTP_PIN_TOD_NSEC, TOD_ACC_PIN);
19774e3b0468SAntoine Tenart 
19784e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
19794e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
19804e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_LOAD);
19814e3b0468SAntoine Tenart 
19824e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
19834e3b0468SAntoine Tenart 
19844e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
19854e3b0468SAntoine Tenart 	return 0;
19864e3b0468SAntoine Tenart }
19874e3b0468SAntoine Tenart 
19884e3b0468SAntoine Tenart static int ocelot_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
19894e3b0468SAntoine Tenart {
19904e3b0468SAntoine Tenart 	if (delta > -(NSEC_PER_SEC / 2) && delta < (NSEC_PER_SEC / 2)) {
19914e3b0468SAntoine Tenart 		struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
19924e3b0468SAntoine Tenart 		unsigned long flags;
19934e3b0468SAntoine Tenart 		u32 val;
19944e3b0468SAntoine Tenart 
19954e3b0468SAntoine Tenart 		spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
19964e3b0468SAntoine Tenart 
19974e3b0468SAntoine Tenart 		val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
19984e3b0468SAntoine Tenart 		val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
19994e3b0468SAntoine Tenart 		val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_IDLE);
20004e3b0468SAntoine Tenart 
20014e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
20024e3b0468SAntoine Tenart 
20034e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, 0, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);
20044e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, 0, PTP_PIN_TOD_SEC_MSB, TOD_ACC_PIN);
20054e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, delta, PTP_PIN_TOD_NSEC, TOD_ACC_PIN);
20064e3b0468SAntoine Tenart 
20074e3b0468SAntoine Tenart 		val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
20084e3b0468SAntoine Tenart 		val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
20094e3b0468SAntoine Tenart 		val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_DELTA);
20104e3b0468SAntoine Tenart 
20114e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
20124e3b0468SAntoine Tenart 
20134e3b0468SAntoine Tenart 		spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
20144e3b0468SAntoine Tenart 	} else {
20154e3b0468SAntoine Tenart 		/* Fall back using ocelot_ptp_settime64 which is not exact. */
20164e3b0468SAntoine Tenart 		struct timespec64 ts;
20174e3b0468SAntoine Tenart 		u64 now;
20184e3b0468SAntoine Tenart 
20194e3b0468SAntoine Tenart 		ocelot_ptp_gettime64(ptp, &ts);
20204e3b0468SAntoine Tenart 
20214e3b0468SAntoine Tenart 		now = ktime_to_ns(timespec64_to_ktime(ts));
20224e3b0468SAntoine Tenart 		ts = ns_to_timespec64(now + delta);
20234e3b0468SAntoine Tenart 
20244e3b0468SAntoine Tenart 		ocelot_ptp_settime64(ptp, &ts);
20254e3b0468SAntoine Tenart 	}
20264e3b0468SAntoine Tenart 	return 0;
20274e3b0468SAntoine Tenart }
20284e3b0468SAntoine Tenart 
20294e3b0468SAntoine Tenart static int ocelot_ptp_adjfine(struct ptp_clock_info *ptp, long scaled_ppm)
20304e3b0468SAntoine Tenart {
20314e3b0468SAntoine Tenart 	struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
20324e3b0468SAntoine Tenart 	u32 unit = 0, direction = 0;
20334e3b0468SAntoine Tenart 	unsigned long flags;
20344e3b0468SAntoine Tenart 	u64 adj = 0;
20354e3b0468SAntoine Tenart 
20364e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
20374e3b0468SAntoine Tenart 
20384e3b0468SAntoine Tenart 	if (!scaled_ppm)
20394e3b0468SAntoine Tenart 		goto disable_adj;
20404e3b0468SAntoine Tenart 
20414e3b0468SAntoine Tenart 	if (scaled_ppm < 0) {
20424e3b0468SAntoine Tenart 		direction = PTP_CFG_CLK_ADJ_CFG_DIR;
20434e3b0468SAntoine Tenart 		scaled_ppm = -scaled_ppm;
20444e3b0468SAntoine Tenart 	}
20454e3b0468SAntoine Tenart 
20464e3b0468SAntoine Tenart 	adj = PSEC_PER_SEC << 16;
20474e3b0468SAntoine Tenart 	do_div(adj, scaled_ppm);
20484e3b0468SAntoine Tenart 	do_div(adj, 1000);
20494e3b0468SAntoine Tenart 
20504e3b0468SAntoine Tenart 	/* If the adjustment value is too large, use ns instead */
20514e3b0468SAntoine Tenart 	if (adj >= (1L << 30)) {
20524e3b0468SAntoine Tenart 		unit = PTP_CFG_CLK_ADJ_FREQ_NS;
20534e3b0468SAntoine Tenart 		do_div(adj, 1000);
20544e3b0468SAntoine Tenart 	}
20554e3b0468SAntoine Tenart 
20564e3b0468SAntoine Tenart 	/* Still too big */
20574e3b0468SAntoine Tenart 	if (adj >= (1L << 30))
20584e3b0468SAntoine Tenart 		goto disable_adj;
20594e3b0468SAntoine Tenart 
20604e3b0468SAntoine Tenart 	ocelot_write(ocelot, unit | adj, PTP_CLK_CFG_ADJ_FREQ);
20614e3b0468SAntoine Tenart 	ocelot_write(ocelot, PTP_CFG_CLK_ADJ_CFG_ENA | direction,
20624e3b0468SAntoine Tenart 		     PTP_CLK_CFG_ADJ_CFG);
20634e3b0468SAntoine Tenart 
20644e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
20654e3b0468SAntoine Tenart 	return 0;
20664e3b0468SAntoine Tenart 
20674e3b0468SAntoine Tenart disable_adj:
20684e3b0468SAntoine Tenart 	ocelot_write(ocelot, 0, PTP_CLK_CFG_ADJ_CFG);
20694e3b0468SAntoine Tenart 
20704e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
20714e3b0468SAntoine Tenart 	return 0;
20724e3b0468SAntoine Tenart }
20734e3b0468SAntoine Tenart 
20744e3b0468SAntoine Tenart static struct ptp_clock_info ocelot_ptp_clock_info = {
20754e3b0468SAntoine Tenart 	.owner		= THIS_MODULE,
20764e3b0468SAntoine Tenart 	.name		= "ocelot ptp",
20774e3b0468SAntoine Tenart 	.max_adj	= 0x7fffffff,
20784e3b0468SAntoine Tenart 	.n_alarm	= 0,
20794e3b0468SAntoine Tenart 	.n_ext_ts	= 0,
20804e3b0468SAntoine Tenart 	.n_per_out	= 0,
20814e3b0468SAntoine Tenart 	.n_pins		= 0,
20824e3b0468SAntoine Tenart 	.pps		= 0,
20834e3b0468SAntoine Tenart 	.gettime64	= ocelot_ptp_gettime64,
20844e3b0468SAntoine Tenart 	.settime64	= ocelot_ptp_settime64,
20854e3b0468SAntoine Tenart 	.adjtime	= ocelot_ptp_adjtime,
20864e3b0468SAntoine Tenart 	.adjfine	= ocelot_ptp_adjfine,
20874e3b0468SAntoine Tenart };
20884e3b0468SAntoine Tenart 
20894e3b0468SAntoine Tenart static int ocelot_init_timestamp(struct ocelot *ocelot)
20904e3b0468SAntoine Tenart {
20914e3b0468SAntoine Tenart 	ocelot->ptp_info = ocelot_ptp_clock_info;
20924e3b0468SAntoine Tenart 	ocelot->ptp_clock = ptp_clock_register(&ocelot->ptp_info, ocelot->dev);
20934e3b0468SAntoine Tenart 	if (IS_ERR(ocelot->ptp_clock))
20944e3b0468SAntoine Tenart 		return PTR_ERR(ocelot->ptp_clock);
20954e3b0468SAntoine Tenart 	/* Check if PHC support is missing at the configuration level */
20964e3b0468SAntoine Tenart 	if (!ocelot->ptp_clock)
20974e3b0468SAntoine Tenart 		return 0;
20984e3b0468SAntoine Tenart 
20994e3b0468SAntoine Tenart 	ocelot_write(ocelot, SYS_PTP_CFG_PTP_STAMP_WID(30), SYS_PTP_CFG);
21004e3b0468SAntoine Tenart 	ocelot_write(ocelot, 0xffffffff, ANA_TABLES_PTP_ID_LOW);
21014e3b0468SAntoine Tenart 	ocelot_write(ocelot, 0xffffffff, ANA_TABLES_PTP_ID_HIGH);
21024e3b0468SAntoine Tenart 
21034e3b0468SAntoine Tenart 	ocelot_write(ocelot, PTP_CFG_MISC_PTP_EN, PTP_CFG_MISC);
21044e3b0468SAntoine Tenart 
21054e3b0468SAntoine Tenart 	/* There is no device reconfiguration, PTP Rx stamping is always
21064e3b0468SAntoine Tenart 	 * enabled.
21074e3b0468SAntoine Tenart 	 */
21084e3b0468SAntoine Tenart 	ocelot->hwtstamp_config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
21094e3b0468SAntoine Tenart 
21104e3b0468SAntoine Tenart 	return 0;
21114e3b0468SAntoine Tenart }
21124e3b0468SAntoine Tenart 
2113fa914e9cSVladimir Oltean static void ocelot_port_set_mtu(struct ocelot *ocelot, int port, size_t mtu)
211431350d7fSVladimir Oltean {
211531350d7fSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
21165bc9d2e6SVladimir Oltean 	int atop_wm;
211731350d7fSVladimir Oltean 
2118fa914e9cSVladimir Oltean 	ocelot_port_writel(ocelot_port, mtu, DEV_MAC_MAXLEN_CFG);
2119fa914e9cSVladimir Oltean 
2120fa914e9cSVladimir Oltean 	/* Set Pause WM hysteresis
2121fa914e9cSVladimir Oltean 	 * 152 = 6 * mtu / OCELOT_BUFFER_CELL_SZ
2122fa914e9cSVladimir Oltean 	 * 101 = 4 * mtu / OCELOT_BUFFER_CELL_SZ
2123fa914e9cSVladimir Oltean 	 */
2124fa914e9cSVladimir Oltean 	ocelot_write_rix(ocelot, SYS_PAUSE_CFG_PAUSE_ENA |
2125fa914e9cSVladimir Oltean 			 SYS_PAUSE_CFG_PAUSE_STOP(101) |
2126fa914e9cSVladimir Oltean 			 SYS_PAUSE_CFG_PAUSE_START(152), SYS_PAUSE_CFG, port);
2127fa914e9cSVladimir Oltean 
2128fa914e9cSVladimir Oltean 	/* Tail dropping watermark */
2129fa914e9cSVladimir Oltean 	atop_wm = (ocelot->shared_queue_sz - 9 * mtu) / OCELOT_BUFFER_CELL_SZ;
2130fa914e9cSVladimir Oltean 	ocelot_write_rix(ocelot, ocelot_wm_enc(9 * mtu),
2131fa914e9cSVladimir Oltean 			 SYS_ATOP, port);
2132fa914e9cSVladimir Oltean 	ocelot_write(ocelot, ocelot_wm_enc(atop_wm), SYS_ATOP_TOT_CFG);
2133fa914e9cSVladimir Oltean }
2134fa914e9cSVladimir Oltean 
21355e256365SVladimir Oltean void ocelot_init_port(struct ocelot *ocelot, int port)
2136fa914e9cSVladimir Oltean {
2137fa914e9cSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
2138fa914e9cSVladimir Oltean 
213931350d7fSVladimir Oltean 	INIT_LIST_HEAD(&ocelot_port->skbs);
214031350d7fSVladimir Oltean 
214131350d7fSVladimir Oltean 	/* Basic L2 initialization */
214231350d7fSVladimir Oltean 
21435bc9d2e6SVladimir Oltean 	/* Set MAC IFG Gaps
21445bc9d2e6SVladimir Oltean 	 * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0
21455bc9d2e6SVladimir Oltean 	 * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5
21465bc9d2e6SVladimir Oltean 	 */
21475bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5),
21485bc9d2e6SVladimir Oltean 			   DEV_MAC_IFG_CFG);
21495bc9d2e6SVladimir Oltean 
21505bc9d2e6SVladimir Oltean 	/* Load seed (0) and set MAC HDX late collision  */
21515bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) |
21525bc9d2e6SVladimir Oltean 			   DEV_MAC_HDX_CFG_SEED_LOAD,
21535bc9d2e6SVladimir Oltean 			   DEV_MAC_HDX_CFG);
21545bc9d2e6SVladimir Oltean 	mdelay(1);
21555bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67),
21565bc9d2e6SVladimir Oltean 			   DEV_MAC_HDX_CFG);
21575bc9d2e6SVladimir Oltean 
21585bc9d2e6SVladimir Oltean 	/* Set Max Length and maximum tags allowed */
2159fa914e9cSVladimir Oltean 	ocelot_port_set_mtu(ocelot, port, VLAN_ETH_FRAME_LEN);
21605bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) |
21615bc9d2e6SVladimir Oltean 			   DEV_MAC_TAGS_CFG_VLAN_AWR_ENA |
21625bc9d2e6SVladimir Oltean 			   DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA,
21635bc9d2e6SVladimir Oltean 			   DEV_MAC_TAGS_CFG);
21645bc9d2e6SVladimir Oltean 
21655bc9d2e6SVladimir Oltean 	/* Set SMAC of Pause frame (00:00:00:00:00:00) */
21665bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG);
21675bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG);
21685bc9d2e6SVladimir Oltean 
216931350d7fSVladimir Oltean 	/* Drop frames with multicast source address */
217031350d7fSVladimir Oltean 	ocelot_rmw_gix(ocelot, ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
217131350d7fSVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
217231350d7fSVladimir Oltean 		       ANA_PORT_DROP_CFG, port);
217331350d7fSVladimir Oltean 
217431350d7fSVladimir Oltean 	/* Set default VLAN and tag type to 8021Q. */
217531350d7fSVladimir Oltean 	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q),
217631350d7fSVladimir Oltean 		       REW_PORT_VLAN_CFG_PORT_TPID_M,
217731350d7fSVladimir Oltean 		       REW_PORT_VLAN_CFG, port);
217831350d7fSVladimir Oltean 
217931350d7fSVladimir Oltean 	/* Enable vcap lookups */
218031350d7fSVladimir Oltean 	ocelot_vcap_enable(ocelot, port);
218131350d7fSVladimir Oltean }
21825e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_init_port);
218331350d7fSVladimir Oltean 
2184a556c76aSAlexandre Belloni int ocelot_probe_port(struct ocelot *ocelot, u8 port,
2185a556c76aSAlexandre Belloni 		      void __iomem *regs,
2186a556c76aSAlexandre Belloni 		      struct phy_device *phy)
2187a556c76aSAlexandre Belloni {
2188004d44f6SVladimir Oltean 	struct ocelot_port_private *priv;
2189a556c76aSAlexandre Belloni 	struct ocelot_port *ocelot_port;
2190a556c76aSAlexandre Belloni 	struct net_device *dev;
2191a556c76aSAlexandre Belloni 	int err;
2192a556c76aSAlexandre Belloni 
2193004d44f6SVladimir Oltean 	dev = alloc_etherdev(sizeof(struct ocelot_port_private));
2194a556c76aSAlexandre Belloni 	if (!dev)
2195a556c76aSAlexandre Belloni 		return -ENOMEM;
2196a556c76aSAlexandre Belloni 	SET_NETDEV_DEV(dev, ocelot->dev);
2197004d44f6SVladimir Oltean 	priv = netdev_priv(dev);
2198004d44f6SVladimir Oltean 	priv->dev = dev;
2199004d44f6SVladimir Oltean 	priv->phy = phy;
2200004d44f6SVladimir Oltean 	priv->chip_port = port;
2201004d44f6SVladimir Oltean 	ocelot_port = &priv->port;
2202a556c76aSAlexandre Belloni 	ocelot_port->ocelot = ocelot;
2203a556c76aSAlexandre Belloni 	ocelot_port->regs = regs;
2204a556c76aSAlexandre Belloni 	ocelot->ports[port] = ocelot_port;
2205a556c76aSAlexandre Belloni 
2206a556c76aSAlexandre Belloni 	dev->netdev_ops = &ocelot_port_netdev_ops;
2207a556c76aSAlexandre Belloni 	dev->ethtool_ops = &ocelot_ethtool_ops;
2208a556c76aSAlexandre Belloni 
22092c1d029aSJoergen Andreasen 	dev->hw_features |= NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_RXFCS |
22102c1d029aSJoergen Andreasen 		NETIF_F_HW_TC;
22112c1d029aSJoergen Andreasen 	dev->features |= NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_HW_TC;
22127142529fSAntoine Tenart 
2213a556c76aSAlexandre Belloni 	memcpy(dev->dev_addr, ocelot->base_mac, ETH_ALEN);
2214a556c76aSAlexandre Belloni 	dev->dev_addr[ETH_ALEN - 1] += port;
2215a556c76aSAlexandre Belloni 	ocelot_mact_learn(ocelot, PGID_CPU, dev->dev_addr, ocelot_port->pvid,
2216a556c76aSAlexandre Belloni 			  ENTRYTYPE_LOCKED);
2217a556c76aSAlexandre Belloni 
221831350d7fSVladimir Oltean 	ocelot_init_port(ocelot, port);
22194e3b0468SAntoine Tenart 
2220a556c76aSAlexandre Belloni 	err = register_netdev(dev);
2221a556c76aSAlexandre Belloni 	if (err) {
2222a556c76aSAlexandre Belloni 		dev_err(ocelot->dev, "register_netdev failed\n");
222331350d7fSVladimir Oltean 		free_netdev(dev);
2224a556c76aSAlexandre Belloni 	}
2225a556c76aSAlexandre Belloni 
2226a556c76aSAlexandre Belloni 	return err;
2227a556c76aSAlexandre Belloni }
2228a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_probe_port);
2229a556c76aSAlexandre Belloni 
223021468199SVladimir Oltean void ocelot_set_cpu_port(struct ocelot *ocelot, int cpu,
223121468199SVladimir Oltean 			 enum ocelot_tag_prefix injection,
223221468199SVladimir Oltean 			 enum ocelot_tag_prefix extraction)
223321468199SVladimir Oltean {
223421468199SVladimir Oltean 	/* Configure and enable the CPU port. */
223521468199SVladimir Oltean 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu);
223621468199SVladimir Oltean 	ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU);
223721468199SVladimir Oltean 	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA |
223821468199SVladimir Oltean 			 ANA_PORT_PORT_CFG_PORTID_VAL(cpu),
223921468199SVladimir Oltean 			 ANA_PORT_PORT_CFG, cpu);
224021468199SVladimir Oltean 
224121468199SVladimir Oltean 	/* If the CPU port is a physical port, set up the port in Node
224221468199SVladimir Oltean 	 * Processor Interface (NPI) mode. This is the mode through which
224321468199SVladimir Oltean 	 * frames can be injected from and extracted to an external CPU.
224421468199SVladimir Oltean 	 * Only one port can be an NPI at the same time.
224521468199SVladimir Oltean 	 */
224621468199SVladimir Oltean 	if (cpu < ocelot->num_phys_ports) {
2247ba551bc3SVladimir Oltean 		int mtu = VLAN_ETH_FRAME_LEN + OCELOT_TAG_LEN;
2248ba551bc3SVladimir Oltean 
224921468199SVladimir Oltean 		ocelot_write(ocelot, QSYS_EXT_CPU_CFG_EXT_CPUQ_MSK_M |
225021468199SVladimir Oltean 			     QSYS_EXT_CPU_CFG_EXT_CPU_PORT(cpu),
225121468199SVladimir Oltean 			     QSYS_EXT_CPU_CFG);
2252ba551bc3SVladimir Oltean 
2253ba551bc3SVladimir Oltean 		if (injection == OCELOT_TAG_PREFIX_SHORT)
2254ba551bc3SVladimir Oltean 			mtu += OCELOT_SHORT_PREFIX_LEN;
2255ba551bc3SVladimir Oltean 		else if (injection == OCELOT_TAG_PREFIX_LONG)
2256ba551bc3SVladimir Oltean 			mtu += OCELOT_LONG_PREFIX_LEN;
2257ba551bc3SVladimir Oltean 
2258ba551bc3SVladimir Oltean 		ocelot_port_set_mtu(ocelot, cpu, mtu);
225921468199SVladimir Oltean 	}
226021468199SVladimir Oltean 
226121468199SVladimir Oltean 	/* CPU port Injection/Extraction configuration */
226221468199SVladimir Oltean 	ocelot_write_rix(ocelot, QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE |
226321468199SVladimir Oltean 			 QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG(1) |
226421468199SVladimir Oltean 			 QSYS_SWITCH_PORT_MODE_PORT_ENA,
226521468199SVladimir Oltean 			 QSYS_SWITCH_PORT_MODE, cpu);
226621468199SVladimir Oltean 	ocelot_write_rix(ocelot, SYS_PORT_MODE_INCL_XTR_HDR(extraction) |
226721468199SVladimir Oltean 			 SYS_PORT_MODE_INCL_INJ_HDR(injection),
226821468199SVladimir Oltean 			 SYS_PORT_MODE, cpu);
226921468199SVladimir Oltean 
227021468199SVladimir Oltean 	/* Configure the CPU port to be VLAN aware */
227121468199SVladimir Oltean 	ocelot_write_gix(ocelot, ANA_PORT_VLAN_CFG_VLAN_VID(0) |
227221468199SVladimir Oltean 				 ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
227321468199SVladimir Oltean 				 ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1),
227421468199SVladimir Oltean 			 ANA_PORT_VLAN_CFG, cpu);
227521468199SVladimir Oltean 
227621468199SVladimir Oltean 	ocelot->cpu = cpu;
227721468199SVladimir Oltean }
227821468199SVladimir Oltean EXPORT_SYMBOL(ocelot_set_cpu_port);
227921468199SVladimir Oltean 
2280a556c76aSAlexandre Belloni int ocelot_init(struct ocelot *ocelot)
2281a556c76aSAlexandre Belloni {
2282a556c76aSAlexandre Belloni 	char queue_name[32];
228321468199SVladimir Oltean 	int i, ret;
228421468199SVladimir Oltean 	u32 port;
2285a556c76aSAlexandre Belloni 
22863a77b593SVladimir Oltean 	if (ocelot->ops->reset) {
22873a77b593SVladimir Oltean 		ret = ocelot->ops->reset(ocelot);
22883a77b593SVladimir Oltean 		if (ret) {
22893a77b593SVladimir Oltean 			dev_err(ocelot->dev, "Switch reset failed\n");
22903a77b593SVladimir Oltean 			return ret;
22913a77b593SVladimir Oltean 		}
22923a77b593SVladimir Oltean 	}
22933a77b593SVladimir Oltean 
2294dc96ee37SAlexandre Belloni 	ocelot->lags = devm_kcalloc(ocelot->dev, ocelot->num_phys_ports,
2295dc96ee37SAlexandre Belloni 				    sizeof(u32), GFP_KERNEL);
2296dc96ee37SAlexandre Belloni 	if (!ocelot->lags)
2297dc96ee37SAlexandre Belloni 		return -ENOMEM;
2298dc96ee37SAlexandre Belloni 
2299a556c76aSAlexandre Belloni 	ocelot->stats = devm_kcalloc(ocelot->dev,
2300a556c76aSAlexandre Belloni 				     ocelot->num_phys_ports * ocelot->num_stats,
2301a556c76aSAlexandre Belloni 				     sizeof(u64), GFP_KERNEL);
2302a556c76aSAlexandre Belloni 	if (!ocelot->stats)
2303a556c76aSAlexandre Belloni 		return -ENOMEM;
2304a556c76aSAlexandre Belloni 
2305a556c76aSAlexandre Belloni 	mutex_init(&ocelot->stats_lock);
23064e3b0468SAntoine Tenart 	mutex_init(&ocelot->ptp_lock);
23074e3b0468SAntoine Tenart 	spin_lock_init(&ocelot->ptp_clock_lock);
2308a556c76aSAlexandre Belloni 	snprintf(queue_name, sizeof(queue_name), "%s-stats",
2309a556c76aSAlexandre Belloni 		 dev_name(ocelot->dev));
2310a556c76aSAlexandre Belloni 	ocelot->stats_queue = create_singlethread_workqueue(queue_name);
2311a556c76aSAlexandre Belloni 	if (!ocelot->stats_queue)
2312a556c76aSAlexandre Belloni 		return -ENOMEM;
2313a556c76aSAlexandre Belloni 
23142b120ddeSClaudiu Manoil 	INIT_LIST_HEAD(&ocelot->multicast);
2315a556c76aSAlexandre Belloni 	ocelot_mact_init(ocelot);
2316a556c76aSAlexandre Belloni 	ocelot_vlan_init(ocelot);
2317b5962294SHoratiu Vultur 	ocelot_ace_init(ocelot);
2318a556c76aSAlexandre Belloni 
2319a556c76aSAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++) {
2320a556c76aSAlexandre Belloni 		/* Clear all counters (5 groups) */
2321a556c76aSAlexandre Belloni 		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) |
2322a556c76aSAlexandre Belloni 				     SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f),
2323a556c76aSAlexandre Belloni 			     SYS_STAT_CFG);
2324a556c76aSAlexandre Belloni 	}
2325a556c76aSAlexandre Belloni 
2326a556c76aSAlexandre Belloni 	/* Only use S-Tag */
2327a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG);
2328a556c76aSAlexandre Belloni 
2329a556c76aSAlexandre Belloni 	/* Aggregation mode */
2330a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA |
2331a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_DMAC_ENA |
2332a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA |
2333a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA, ANA_AGGR_CFG);
2334a556c76aSAlexandre Belloni 
2335a556c76aSAlexandre Belloni 	/* Set MAC age time to default value. The entry is aged after
2336a556c76aSAlexandre Belloni 	 * 2*AGE_PERIOD
2337a556c76aSAlexandre Belloni 	 */
2338a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
2339a556c76aSAlexandre Belloni 		     ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ),
2340a556c76aSAlexandre Belloni 		     ANA_AUTOAGE);
2341a556c76aSAlexandre Belloni 
2342a556c76aSAlexandre Belloni 	/* Disable learning for frames discarded by VLAN ingress filtering */
2343a556c76aSAlexandre Belloni 	regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1);
2344a556c76aSAlexandre Belloni 
2345a556c76aSAlexandre Belloni 	/* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */
2346a556c76aSAlexandre Belloni 	ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA |
2347a556c76aSAlexandre Belloni 		     SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING);
2348a556c76aSAlexandre Belloni 
2349a556c76aSAlexandre Belloni 	/* Setup flooding PGIDs */
2350a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) |
2351a556c76aSAlexandre Belloni 			 ANA_FLOODING_FLD_BROADCAST(PGID_MC) |
2352a556c76aSAlexandre Belloni 			 ANA_FLOODING_FLD_UNICAST(PGID_UC),
2353a556c76aSAlexandre Belloni 			 ANA_FLOODING, 0);
2354a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) |
2355a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) |
2356a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) |
2357a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC),
2358a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC);
2359a556c76aSAlexandre Belloni 
2360a556c76aSAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++) {
2361a556c76aSAlexandre Belloni 		/* Transmit the frame to the local port. */
2362a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
2363a556c76aSAlexandre Belloni 		/* Do not forward BPDU frames to the front ports. */
2364a556c76aSAlexandre Belloni 		ocelot_write_gix(ocelot,
2365a556c76aSAlexandre Belloni 				 ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff),
2366a556c76aSAlexandre Belloni 				 ANA_PORT_CPU_FWD_BPDU_CFG,
2367a556c76aSAlexandre Belloni 				 port);
2368a556c76aSAlexandre Belloni 		/* Ensure bridging is disabled */
2369a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port);
2370a556c76aSAlexandre Belloni 	}
2371a556c76aSAlexandre Belloni 
2372a556c76aSAlexandre Belloni 	/* Allow broadcast MAC frames. */
2373a556c76aSAlexandre Belloni 	for (i = ocelot->num_phys_ports + 1; i < PGID_CPU; i++) {
2374a556c76aSAlexandre Belloni 		u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0));
2375a556c76aSAlexandre Belloni 
2376a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
2377a556c76aSAlexandre Belloni 	}
2378a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot,
2379a556c76aSAlexandre Belloni 			 ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports, 0)),
2380a556c76aSAlexandre Belloni 			 ANA_PGID_PGID, PGID_MC);
2381a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4);
2382a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6);
2383a556c76aSAlexandre Belloni 
2384a556c76aSAlexandre Belloni 	/* Allow manual injection via DEVCPU_QS registers, and byte swap these
2385a556c76aSAlexandre Belloni 	 * registers endianness.
2386a556c76aSAlexandre Belloni 	 */
2387a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP |
2388a556c76aSAlexandre Belloni 			 QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0);
2389a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP |
2390a556c76aSAlexandre Belloni 			 QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0);
2391a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) |
2392a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_LRN(2) |
2393a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) |
2394a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) |
2395a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) |
2396a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) |
2397a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) |
2398a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_IGMP(6) |
2399a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG);
2400a556c76aSAlexandre Belloni 	for (i = 0; i < 16; i++)
2401a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) |
2402a556c76aSAlexandre Belloni 				 ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6),
2403a556c76aSAlexandre Belloni 				 ANA_CPUQ_8021_CFG, i);
2404a556c76aSAlexandre Belloni 
24051e1caa97SClaudiu Manoil 	INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats_work);
2406a556c76aSAlexandre Belloni 	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
2407a556c76aSAlexandre Belloni 			   OCELOT_STATS_CHECK_DELAY);
24084e3b0468SAntoine Tenart 
24094e3b0468SAntoine Tenart 	if (ocelot->ptp) {
24104e3b0468SAntoine Tenart 		ret = ocelot_init_timestamp(ocelot);
24114e3b0468SAntoine Tenart 		if (ret) {
24124e3b0468SAntoine Tenart 			dev_err(ocelot->dev,
24134e3b0468SAntoine Tenart 				"Timestamp initialization failed\n");
24144e3b0468SAntoine Tenart 			return ret;
24154e3b0468SAntoine Tenart 		}
24164e3b0468SAntoine Tenart 	}
24174e3b0468SAntoine Tenart 
2418a556c76aSAlexandre Belloni 	return 0;
2419a556c76aSAlexandre Belloni }
2420a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_init);
2421a556c76aSAlexandre Belloni 
2422a556c76aSAlexandre Belloni void ocelot_deinit(struct ocelot *ocelot)
2423a556c76aSAlexandre Belloni {
24244e3b0468SAntoine Tenart 	struct list_head *pos, *tmp;
24254e3b0468SAntoine Tenart 	struct ocelot_port *port;
24264e3b0468SAntoine Tenart 	struct ocelot_skb *entry;
24274e3b0468SAntoine Tenart 	int i;
24284e3b0468SAntoine Tenart 
2429c5d13969SClaudiu Manoil 	cancel_delayed_work(&ocelot->stats_work);
2430a556c76aSAlexandre Belloni 	destroy_workqueue(ocelot->stats_queue);
2431a556c76aSAlexandre Belloni 	mutex_destroy(&ocelot->stats_lock);
2432b5962294SHoratiu Vultur 	ocelot_ace_deinit();
24334e3b0468SAntoine Tenart 
24344e3b0468SAntoine Tenart 	for (i = 0; i < ocelot->num_phys_ports; i++) {
24354e3b0468SAntoine Tenart 		port = ocelot->ports[i];
24364e3b0468SAntoine Tenart 
24374e3b0468SAntoine Tenart 		list_for_each_safe(pos, tmp, &port->skbs) {
24384e3b0468SAntoine Tenart 			entry = list_entry(pos, struct ocelot_skb, head);
24394e3b0468SAntoine Tenart 
24404e3b0468SAntoine Tenart 			list_del(pos);
24414e3b0468SAntoine Tenart 			dev_kfree_skb_any(entry->skb);
24424e3b0468SAntoine Tenart 			kfree(entry);
24434e3b0468SAntoine Tenart 		}
24444e3b0468SAntoine Tenart 	}
2445a556c76aSAlexandre Belloni }
2446a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_deinit);
2447a556c76aSAlexandre Belloni 
2448a556c76aSAlexandre Belloni MODULE_LICENSE("Dual MIT/GPL");
2449