xref: /openbmc/linux/drivers/net/ethernet/mscc/ocelot.c (revision c9d2203bcb813805cd74abe17e9a4c811fc0bf02)
1a556c76aSAlexandre Belloni // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2a556c76aSAlexandre Belloni /*
3a556c76aSAlexandre Belloni  * Microsemi Ocelot Switch driver
4a556c76aSAlexandre Belloni  *
5a556c76aSAlexandre Belloni  * Copyright (c) 2017 Microsemi Corporation
6a556c76aSAlexandre Belloni  */
7a556c76aSAlexandre Belloni #include <linux/etherdevice.h>
8a556c76aSAlexandre Belloni #include <linux/ethtool.h>
9a556c76aSAlexandre Belloni #include <linux/if_bridge.h>
10a556c76aSAlexandre Belloni #include <linux/if_ether.h>
11a556c76aSAlexandre Belloni #include <linux/if_vlan.h>
12a556c76aSAlexandre Belloni #include <linux/interrupt.h>
13a556c76aSAlexandre Belloni #include <linux/kernel.h>
14a556c76aSAlexandre Belloni #include <linux/module.h>
15a556c76aSAlexandre Belloni #include <linux/netdevice.h>
16a556c76aSAlexandre Belloni #include <linux/phy.h>
174e3b0468SAntoine Tenart #include <linux/ptp_clock_kernel.h>
18a556c76aSAlexandre Belloni #include <linux/skbuff.h>
19639c1b26SSteen Hegelund #include <linux/iopoll.h>
20a556c76aSAlexandre Belloni #include <net/arp.h>
21a556c76aSAlexandre Belloni #include <net/netevent.h>
22a556c76aSAlexandre Belloni #include <net/rtnetlink.h>
23a556c76aSAlexandre Belloni #include <net/switchdev.h>
24531ee1a6SVladimir Oltean #include <net/dsa.h>
25a556c76aSAlexandre Belloni 
26a556c76aSAlexandre Belloni #include "ocelot.h"
27b5962294SHoratiu Vultur #include "ocelot_ace.h"
28a556c76aSAlexandre Belloni 
29639c1b26SSteen Hegelund #define TABLE_UPDATE_SLEEP_US 10
30639c1b26SSteen Hegelund #define TABLE_UPDATE_TIMEOUT_US 100000
31639c1b26SSteen Hegelund 
32a556c76aSAlexandre Belloni /* MAC table entry types.
33a556c76aSAlexandre Belloni  * ENTRYTYPE_NORMAL is subject to aging.
34a556c76aSAlexandre Belloni  * ENTRYTYPE_LOCKED is not subject to aging.
35a556c76aSAlexandre Belloni  * ENTRYTYPE_MACv4 is not subject to aging. For IPv4 multicast.
36a556c76aSAlexandre Belloni  * ENTRYTYPE_MACv6 is not subject to aging. For IPv6 multicast.
37a556c76aSAlexandre Belloni  */
38a556c76aSAlexandre Belloni enum macaccess_entry_type {
39a556c76aSAlexandre Belloni 	ENTRYTYPE_NORMAL = 0,
40a556c76aSAlexandre Belloni 	ENTRYTYPE_LOCKED,
41a556c76aSAlexandre Belloni 	ENTRYTYPE_MACv4,
42a556c76aSAlexandre Belloni 	ENTRYTYPE_MACv6,
43a556c76aSAlexandre Belloni };
44a556c76aSAlexandre Belloni 
45a556c76aSAlexandre Belloni struct ocelot_mact_entry {
46a556c76aSAlexandre Belloni 	u8 mac[ETH_ALEN];
47a556c76aSAlexandre Belloni 	u16 vid;
48a556c76aSAlexandre Belloni 	enum macaccess_entry_type type;
49a556c76aSAlexandre Belloni };
50a556c76aSAlexandre Belloni 
51639c1b26SSteen Hegelund static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot)
52639c1b26SSteen Hegelund {
53639c1b26SSteen Hegelund 	return ocelot_read(ocelot, ANA_TABLES_MACACCESS);
54639c1b26SSteen Hegelund }
55639c1b26SSteen Hegelund 
56a556c76aSAlexandre Belloni static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot)
57a556c76aSAlexandre Belloni {
58639c1b26SSteen Hegelund 	u32 val;
59a556c76aSAlexandre Belloni 
60639c1b26SSteen Hegelund 	return readx_poll_timeout(ocelot_mact_read_macaccess,
61639c1b26SSteen Hegelund 		ocelot, val,
62639c1b26SSteen Hegelund 		(val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) ==
63639c1b26SSteen Hegelund 		MACACCESS_CMD_IDLE,
64639c1b26SSteen Hegelund 		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
65a556c76aSAlexandre Belloni }
66a556c76aSAlexandre Belloni 
67a556c76aSAlexandre Belloni static void ocelot_mact_select(struct ocelot *ocelot,
68a556c76aSAlexandre Belloni 			       const unsigned char mac[ETH_ALEN],
69a556c76aSAlexandre Belloni 			       unsigned int vid)
70a556c76aSAlexandre Belloni {
71a556c76aSAlexandre Belloni 	u32 macl = 0, mach = 0;
72a556c76aSAlexandre Belloni 
73a556c76aSAlexandre Belloni 	/* Set the MAC address to handle and the vlan associated in a format
74a556c76aSAlexandre Belloni 	 * understood by the hardware.
75a556c76aSAlexandre Belloni 	 */
76a556c76aSAlexandre Belloni 	mach |= vid    << 16;
77a556c76aSAlexandre Belloni 	mach |= mac[0] << 8;
78a556c76aSAlexandre Belloni 	mach |= mac[1] << 0;
79a556c76aSAlexandre Belloni 	macl |= mac[2] << 24;
80a556c76aSAlexandre Belloni 	macl |= mac[3] << 16;
81a556c76aSAlexandre Belloni 	macl |= mac[4] << 8;
82a556c76aSAlexandre Belloni 	macl |= mac[5] << 0;
83a556c76aSAlexandre Belloni 
84a556c76aSAlexandre Belloni 	ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA);
85a556c76aSAlexandre Belloni 	ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA);
86a556c76aSAlexandre Belloni 
87a556c76aSAlexandre Belloni }
88a556c76aSAlexandre Belloni 
89a556c76aSAlexandre Belloni static int ocelot_mact_learn(struct ocelot *ocelot, int port,
90a556c76aSAlexandre Belloni 			     const unsigned char mac[ETH_ALEN],
91a556c76aSAlexandre Belloni 			     unsigned int vid,
92a556c76aSAlexandre Belloni 			     enum macaccess_entry_type type)
93a556c76aSAlexandre Belloni {
94a556c76aSAlexandre Belloni 	ocelot_mact_select(ocelot, mac, vid);
95a556c76aSAlexandre Belloni 
96a556c76aSAlexandre Belloni 	/* Issue a write command */
97a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_TABLES_MACACCESS_VALID |
98a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS_DEST_IDX(port) |
99a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS_ENTRYTYPE(type) |
100a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN),
101a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS);
102a556c76aSAlexandre Belloni 
103a556c76aSAlexandre Belloni 	return ocelot_mact_wait_for_completion(ocelot);
104a556c76aSAlexandre Belloni }
105a556c76aSAlexandre Belloni 
106a556c76aSAlexandre Belloni static int ocelot_mact_forget(struct ocelot *ocelot,
107a556c76aSAlexandre Belloni 			      const unsigned char mac[ETH_ALEN],
108a556c76aSAlexandre Belloni 			      unsigned int vid)
109a556c76aSAlexandre Belloni {
110a556c76aSAlexandre Belloni 	ocelot_mact_select(ocelot, mac, vid);
111a556c76aSAlexandre Belloni 
112a556c76aSAlexandre Belloni 	/* Issue a forget command */
113a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
114a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET),
115a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS);
116a556c76aSAlexandre Belloni 
117a556c76aSAlexandre Belloni 	return ocelot_mact_wait_for_completion(ocelot);
118a556c76aSAlexandre Belloni }
119a556c76aSAlexandre Belloni 
120a556c76aSAlexandre Belloni static void ocelot_mact_init(struct ocelot *ocelot)
121a556c76aSAlexandre Belloni {
122a556c76aSAlexandre Belloni 	/* Configure the learning mode entries attributes:
123a556c76aSAlexandre Belloni 	 * - Do not copy the frame to the CPU extraction queues.
124a556c76aSAlexandre Belloni 	 * - Use the vlan and mac_cpoy for dmac lookup.
125a556c76aSAlexandre Belloni 	 */
126a556c76aSAlexandre Belloni 	ocelot_rmw(ocelot, 0,
127a556c76aSAlexandre Belloni 		   ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS
128a556c76aSAlexandre Belloni 		   | ANA_AGENCTRL_LEARN_FWD_KILL
129a556c76aSAlexandre Belloni 		   | ANA_AGENCTRL_LEARN_IGNORE_VLAN,
130a556c76aSAlexandre Belloni 		   ANA_AGENCTRL);
131a556c76aSAlexandre Belloni 
132a556c76aSAlexandre Belloni 	/* Clear the MAC table */
133a556c76aSAlexandre Belloni 	ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS);
134a556c76aSAlexandre Belloni }
135a556c76aSAlexandre Belloni 
136f270dbfaSVladimir Oltean static void ocelot_vcap_enable(struct ocelot *ocelot, int port)
137b5962294SHoratiu Vultur {
138b5962294SHoratiu Vultur 	ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA |
139b5962294SHoratiu Vultur 			 ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa),
140f270dbfaSVladimir Oltean 			 ANA_PORT_VCAP_S2_CFG, port);
141b5962294SHoratiu Vultur }
142b5962294SHoratiu Vultur 
143639c1b26SSteen Hegelund static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot)
144639c1b26SSteen Hegelund {
145639c1b26SSteen Hegelund 	return ocelot_read(ocelot, ANA_TABLES_VLANACCESS);
146639c1b26SSteen Hegelund }
147639c1b26SSteen Hegelund 
148a556c76aSAlexandre Belloni static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot)
149a556c76aSAlexandre Belloni {
150639c1b26SSteen Hegelund 	u32 val;
151a556c76aSAlexandre Belloni 
152639c1b26SSteen Hegelund 	return readx_poll_timeout(ocelot_vlant_read_vlanaccess,
153639c1b26SSteen Hegelund 		ocelot,
154639c1b26SSteen Hegelund 		val,
155639c1b26SSteen Hegelund 		(val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) ==
156639c1b26SSteen Hegelund 		ANA_TABLES_VLANACCESS_CMD_IDLE,
157639c1b26SSteen Hegelund 		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
158a556c76aSAlexandre Belloni }
159a556c76aSAlexandre Belloni 
1607142529fSAntoine Tenart static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask)
1617142529fSAntoine Tenart {
1627142529fSAntoine Tenart 	/* Select the VID to configure */
1637142529fSAntoine Tenart 	ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid),
1647142529fSAntoine Tenart 		     ANA_TABLES_VLANTIDX);
1657142529fSAntoine Tenart 	/* Set the vlan port members mask and issue a write command */
1667142529fSAntoine Tenart 	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) |
1677142529fSAntoine Tenart 			     ANA_TABLES_VLANACCESS_CMD_WRITE,
1687142529fSAntoine Tenart 		     ANA_TABLES_VLANACCESS);
1697142529fSAntoine Tenart 
1707142529fSAntoine Tenart 	return ocelot_vlant_wait_for_completion(ocelot);
1717142529fSAntoine Tenart }
1727142529fSAntoine Tenart 
173f270dbfaSVladimir Oltean static void ocelot_vlan_mode(struct ocelot *ocelot, int port,
1747142529fSAntoine Tenart 			     netdev_features_t features)
1757142529fSAntoine Tenart {
1767142529fSAntoine Tenart 	u32 val;
1777142529fSAntoine Tenart 
1787142529fSAntoine Tenart 	/* Filtering */
1797142529fSAntoine Tenart 	val = ocelot_read(ocelot, ANA_VLANMASK);
1807142529fSAntoine Tenart 	if (features & NETIF_F_HW_VLAN_CTAG_FILTER)
181f270dbfaSVladimir Oltean 		val |= BIT(port);
1827142529fSAntoine Tenart 	else
183f270dbfaSVladimir Oltean 		val &= ~BIT(port);
1847142529fSAntoine Tenart 	ocelot_write(ocelot, val, ANA_VLANMASK);
1857142529fSAntoine Tenart }
1867142529fSAntoine Tenart 
18797bb69e1SVladimir Oltean static void ocelot_port_vlan_filtering(struct ocelot *ocelot, int port,
18897bb69e1SVladimir Oltean 				       bool vlan_aware)
1897142529fSAntoine Tenart {
19097bb69e1SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1917142529fSAntoine Tenart 	u32 val;
1927142529fSAntoine Tenart 
19397bb69e1SVladimir Oltean 	if (vlan_aware)
19497bb69e1SVladimir Oltean 		val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
1957142529fSAntoine Tenart 		      ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1);
19697bb69e1SVladimir Oltean 	else
19797bb69e1SVladimir Oltean 		val = 0;
1987142529fSAntoine Tenart 	ocelot_rmw_gix(ocelot, val,
1997142529fSAntoine Tenart 		       ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
2007142529fSAntoine Tenart 		       ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M,
20197bb69e1SVladimir Oltean 		       ANA_PORT_VLAN_CFG, port);
2027142529fSAntoine Tenart 
20397bb69e1SVladimir Oltean 	if (vlan_aware && !ocelot_port->vid)
2047142529fSAntoine Tenart 		/* If port is vlan-aware and tagged, drop untagged and priority
2057142529fSAntoine Tenart 		 * tagged frames.
2067142529fSAntoine Tenart 		 */
20797bb69e1SVladimir Oltean 		val = ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA |
2087142529fSAntoine Tenart 		      ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
2097142529fSAntoine Tenart 		      ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA;
21097bb69e1SVladimir Oltean 	else
21197bb69e1SVladimir Oltean 		val = 0;
21297bb69e1SVladimir Oltean 	ocelot_rmw_gix(ocelot, val,
21397bb69e1SVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA |
21497bb69e1SVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
21597bb69e1SVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA,
21697bb69e1SVladimir Oltean 		       ANA_PORT_DROP_CFG, port);
2177142529fSAntoine Tenart 
21897bb69e1SVladimir Oltean 	if (vlan_aware) {
21997bb69e1SVladimir Oltean 		if (ocelot_port->vid)
2207142529fSAntoine Tenart 			/* Tag all frames except when VID == DEFAULT_VLAN */
2217142529fSAntoine Tenart 			val |= REW_TAG_CFG_TAG_CFG(1);
2227142529fSAntoine Tenart 		else
2237142529fSAntoine Tenart 			/* Tag all frames */
2247142529fSAntoine Tenart 			val |= REW_TAG_CFG_TAG_CFG(3);
22597bb69e1SVladimir Oltean 	} else {
22697bb69e1SVladimir Oltean 		/* Port tagging disabled. */
22797bb69e1SVladimir Oltean 		val = REW_TAG_CFG_TAG_CFG(0);
2287142529fSAntoine Tenart 	}
2297142529fSAntoine Tenart 	ocelot_rmw_gix(ocelot, val,
2307142529fSAntoine Tenart 		       REW_TAG_CFG_TAG_CFG_M,
23197bb69e1SVladimir Oltean 		       REW_TAG_CFG, port);
23297bb69e1SVladimir Oltean }
23397bb69e1SVladimir Oltean 
23497bb69e1SVladimir Oltean static int ocelot_port_set_native_vlan(struct ocelot *ocelot, int port,
23597bb69e1SVladimir Oltean 				       u16 vid)
23697bb69e1SVladimir Oltean {
23797bb69e1SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
23897bb69e1SVladimir Oltean 
23997bb69e1SVladimir Oltean 	if (ocelot_port->vid != vid) {
24097bb69e1SVladimir Oltean 		/* Always permit deleting the native VLAN (vid = 0) */
24197bb69e1SVladimir Oltean 		if (ocelot_port->vid && vid) {
24297bb69e1SVladimir Oltean 			dev_err(ocelot->dev,
24397bb69e1SVladimir Oltean 				"Port already has a native VLAN: %d\n",
24497bb69e1SVladimir Oltean 				ocelot_port->vid);
24597bb69e1SVladimir Oltean 			return -EBUSY;
24697bb69e1SVladimir Oltean 		}
24797bb69e1SVladimir Oltean 		ocelot_port->vid = vid;
24897bb69e1SVladimir Oltean 	}
24997bb69e1SVladimir Oltean 
25097bb69e1SVladimir Oltean 	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_VID(vid),
2517142529fSAntoine Tenart 		       REW_PORT_VLAN_CFG_PORT_VID_M,
25297bb69e1SVladimir Oltean 		       REW_PORT_VLAN_CFG, port);
25397bb69e1SVladimir Oltean 
25497bb69e1SVladimir Oltean 	return 0;
25597bb69e1SVladimir Oltean }
25697bb69e1SVladimir Oltean 
25797bb69e1SVladimir Oltean /* Default vlan to clasify for untagged frames (may be zero) */
25897bb69e1SVladimir Oltean static void ocelot_port_set_pvid(struct ocelot *ocelot, int port, u16 pvid)
25997bb69e1SVladimir Oltean {
26097bb69e1SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
26197bb69e1SVladimir Oltean 
26297bb69e1SVladimir Oltean 	ocelot_rmw_gix(ocelot,
26397bb69e1SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_VID(pvid),
26497bb69e1SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_VID_M,
26597bb69e1SVladimir Oltean 		       ANA_PORT_VLAN_CFG, port);
26697bb69e1SVladimir Oltean 
26797bb69e1SVladimir Oltean 	ocelot_port->pvid = pvid;
2687142529fSAntoine Tenart }
2697142529fSAntoine Tenart 
2709855934cSVladimir Oltean static int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid,
2717142529fSAntoine Tenart 			   bool untagged)
2727142529fSAntoine Tenart {
2737142529fSAntoine Tenart 	int ret;
2747142529fSAntoine Tenart 
2757142529fSAntoine Tenart 	/* Make the port a member of the VLAN */
27697bb69e1SVladimir Oltean 	ocelot->vlan_mask[vid] |= BIT(port);
2777142529fSAntoine Tenart 	ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
2787142529fSAntoine Tenart 	if (ret)
2797142529fSAntoine Tenart 		return ret;
2807142529fSAntoine Tenart 
2817142529fSAntoine Tenart 	/* Default ingress vlan classification */
2827142529fSAntoine Tenart 	if (pvid)
28397bb69e1SVladimir Oltean 		ocelot_port_set_pvid(ocelot, port, vid);
2847142529fSAntoine Tenart 
2857142529fSAntoine Tenart 	/* Untagged egress vlan clasification */
28697bb69e1SVladimir Oltean 	if (untagged) {
28797bb69e1SVladimir Oltean 		ret = ocelot_port_set_native_vlan(ocelot, port, vid);
28897bb69e1SVladimir Oltean 		if (ret)
28997bb69e1SVladimir Oltean 			return ret;
290b9cd75e6SVladimir Oltean 	}
2917142529fSAntoine Tenart 
2927142529fSAntoine Tenart 	return 0;
2937142529fSAntoine Tenart }
2947142529fSAntoine Tenart 
2959855934cSVladimir Oltean static int ocelot_vlan_vid_add(struct net_device *dev, u16 vid, bool pvid,
2969855934cSVladimir Oltean 			       bool untagged)
2977142529fSAntoine Tenart {
298004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
299004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
30097bb69e1SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
301004d44f6SVladimir Oltean 	int port = priv->chip_port;
3027142529fSAntoine Tenart 	int ret;
3037142529fSAntoine Tenart 
3049855934cSVladimir Oltean 	ret = ocelot_vlan_add(ocelot, port, vid, pvid, untagged);
3059855934cSVladimir Oltean 	if (ret)
3069855934cSVladimir Oltean 		return ret;
3077142529fSAntoine Tenart 
3089855934cSVladimir Oltean 	/* Add the port MAC address to with the right VLAN information */
3099855934cSVladimir Oltean 	ocelot_mact_learn(ocelot, PGID_CPU, dev->dev_addr, vid,
3109855934cSVladimir Oltean 			  ENTRYTYPE_LOCKED);
3119855934cSVladimir Oltean 
3129855934cSVladimir Oltean 	return 0;
3139855934cSVladimir Oltean }
3149855934cSVladimir Oltean 
3159855934cSVladimir Oltean static int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid)
3169855934cSVladimir Oltean {
3179855934cSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
3189855934cSVladimir Oltean 	int ret;
3197142529fSAntoine Tenart 
3207142529fSAntoine Tenart 	/* Stop the port from being a member of the vlan */
32197bb69e1SVladimir Oltean 	ocelot->vlan_mask[vid] &= ~BIT(port);
3227142529fSAntoine Tenart 	ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
3237142529fSAntoine Tenart 	if (ret)
3247142529fSAntoine Tenart 		return ret;
3257142529fSAntoine Tenart 
3267142529fSAntoine Tenart 	/* Ingress */
32797bb69e1SVladimir Oltean 	if (ocelot_port->pvid == vid)
32897bb69e1SVladimir Oltean 		ocelot_port_set_pvid(ocelot, port, 0);
3297142529fSAntoine Tenart 
3307142529fSAntoine Tenart 	/* Egress */
33197bb69e1SVladimir Oltean 	if (ocelot_port->vid == vid)
33297bb69e1SVladimir Oltean 		ocelot_port_set_native_vlan(ocelot, port, 0);
3337142529fSAntoine Tenart 
3347142529fSAntoine Tenart 	return 0;
3357142529fSAntoine Tenart }
3367142529fSAntoine Tenart 
3379855934cSVladimir Oltean static int ocelot_vlan_vid_del(struct net_device *dev, u16 vid)
3389855934cSVladimir Oltean {
339004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
340004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
341004d44f6SVladimir Oltean 	int port = priv->chip_port;
3429855934cSVladimir Oltean 	int ret;
3439855934cSVladimir Oltean 
3449855934cSVladimir Oltean 	/* 8021q removes VID 0 on module unload for all interfaces
3459855934cSVladimir Oltean 	 * with VLAN filtering feature. We need to keep it to receive
3469855934cSVladimir Oltean 	 * untagged traffic.
3479855934cSVladimir Oltean 	 */
3489855934cSVladimir Oltean 	if (vid == 0)
3499855934cSVladimir Oltean 		return 0;
3509855934cSVladimir Oltean 
3519855934cSVladimir Oltean 	ret = ocelot_vlan_del(ocelot, port, vid);
3529855934cSVladimir Oltean 	if (ret)
3539855934cSVladimir Oltean 		return ret;
3549855934cSVladimir Oltean 
3559855934cSVladimir Oltean 	/* Del the port MAC address to with the right VLAN information */
3569855934cSVladimir Oltean 	ocelot_mact_forget(ocelot, dev->dev_addr, vid);
3579855934cSVladimir Oltean 
3589855934cSVladimir Oltean 	return 0;
3599855934cSVladimir Oltean }
3609855934cSVladimir Oltean 
361a556c76aSAlexandre Belloni static void ocelot_vlan_init(struct ocelot *ocelot)
362a556c76aSAlexandre Belloni {
3637142529fSAntoine Tenart 	u16 port, vid;
3647142529fSAntoine Tenart 
365a556c76aSAlexandre Belloni 	/* Clear VLAN table, by default all ports are members of all VLANs */
366a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT,
367a556c76aSAlexandre Belloni 		     ANA_TABLES_VLANACCESS);
368a556c76aSAlexandre Belloni 	ocelot_vlant_wait_for_completion(ocelot);
3697142529fSAntoine Tenart 
3707142529fSAntoine Tenart 	/* Configure the port VLAN memberships */
3717142529fSAntoine Tenart 	for (vid = 1; vid < VLAN_N_VID; vid++) {
3727142529fSAntoine Tenart 		ocelot->vlan_mask[vid] = 0;
3737142529fSAntoine Tenart 		ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
3747142529fSAntoine Tenart 	}
3757142529fSAntoine Tenart 
3767142529fSAntoine Tenart 	/* Because VLAN filtering is enabled, we need VID 0 to get untagged
3777142529fSAntoine Tenart 	 * traffic.  It is added automatically if 8021q module is loaded, but
3787142529fSAntoine Tenart 	 * we can't rely on it since module may be not loaded.
3797142529fSAntoine Tenart 	 */
3807142529fSAntoine Tenart 	ocelot->vlan_mask[0] = GENMASK(ocelot->num_phys_ports - 1, 0);
3817142529fSAntoine Tenart 	ocelot_vlant_set_mask(ocelot, 0, ocelot->vlan_mask[0]);
3827142529fSAntoine Tenart 
3837142529fSAntoine Tenart 	/* Set vlan ingress filter mask to all ports but the CPU port by
3847142529fSAntoine Tenart 	 * default.
3857142529fSAntoine Tenart 	 */
386714d0ffaSVladimir Oltean 	ocelot_write(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
387714d0ffaSVladimir Oltean 		     ANA_VLANMASK);
3887142529fSAntoine Tenart 
3897142529fSAntoine Tenart 	for (port = 0; port < ocelot->num_phys_ports; port++) {
3907142529fSAntoine Tenart 		ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port);
3917142529fSAntoine Tenart 		ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port);
3927142529fSAntoine Tenart 	}
393a556c76aSAlexandre Belloni }
394a556c76aSAlexandre Belloni 
395a556c76aSAlexandre Belloni /* Watermark encode
396a556c76aSAlexandre Belloni  * Bit 8:   Unit; 0:1, 1:16
397a556c76aSAlexandre Belloni  * Bit 7-0: Value to be multiplied with unit
398a556c76aSAlexandre Belloni  */
399a556c76aSAlexandre Belloni static u16 ocelot_wm_enc(u16 value)
400a556c76aSAlexandre Belloni {
401a556c76aSAlexandre Belloni 	if (value >= BIT(8))
402a556c76aSAlexandre Belloni 		return BIT(8) | (value / 16);
403a556c76aSAlexandre Belloni 
404a556c76aSAlexandre Belloni 	return value;
405a556c76aSAlexandre Belloni }
406a556c76aSAlexandre Belloni 
40726f4dbabSVladimir Oltean static void ocelot_adjust_link(struct ocelot *ocelot, int port,
40826f4dbabSVladimir Oltean 			       struct phy_device *phydev)
409a556c76aSAlexandre Belloni {
41026f4dbabSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
411a556c76aSAlexandre Belloni 	int speed, atop_wm, mode = 0;
412a556c76aSAlexandre Belloni 
41326f4dbabSVladimir Oltean 	switch (phydev->speed) {
414a556c76aSAlexandre Belloni 	case SPEED_10:
415a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_10;
416a556c76aSAlexandre Belloni 		break;
417a556c76aSAlexandre Belloni 	case SPEED_100:
418a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_100;
419a556c76aSAlexandre Belloni 		break;
420a556c76aSAlexandre Belloni 	case SPEED_1000:
421a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_1000;
422a556c76aSAlexandre Belloni 		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
423a556c76aSAlexandre Belloni 		break;
424a556c76aSAlexandre Belloni 	case SPEED_2500:
425a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_2500;
426a556c76aSAlexandre Belloni 		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
427a556c76aSAlexandre Belloni 		break;
428a556c76aSAlexandre Belloni 	default:
42926f4dbabSVladimir Oltean 		dev_err(ocelot->dev, "Unsupported PHY speed on port %d: %d\n",
43026f4dbabSVladimir Oltean 			port, phydev->speed);
431a556c76aSAlexandre Belloni 		return;
432a556c76aSAlexandre Belloni 	}
433a556c76aSAlexandre Belloni 
43426f4dbabSVladimir Oltean 	phy_print_status(phydev);
435a556c76aSAlexandre Belloni 
43626f4dbabSVladimir Oltean 	if (!phydev->link)
437a556c76aSAlexandre Belloni 		return;
438a556c76aSAlexandre Belloni 
439a556c76aSAlexandre Belloni 	/* Only full duplex supported for now */
440004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_MODE_CFG_FDX_ENA |
441a556c76aSAlexandre Belloni 			   mode, DEV_MAC_MODE_CFG);
442a556c76aSAlexandre Belloni 
443a556c76aSAlexandre Belloni 	/* Set MAC IFG Gaps
444a556c76aSAlexandre Belloni 	 * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0
445a556c76aSAlexandre Belloni 	 * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5
446a556c76aSAlexandre Belloni 	 */
447004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5),
448004d44f6SVladimir Oltean 			   DEV_MAC_IFG_CFG);
449a556c76aSAlexandre Belloni 
450a556c76aSAlexandre Belloni 	/* Load seed (0) and set MAC HDX late collision  */
451004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) |
452a556c76aSAlexandre Belloni 			   DEV_MAC_HDX_CFG_SEED_LOAD,
453a556c76aSAlexandre Belloni 			   DEV_MAC_HDX_CFG);
454a556c76aSAlexandre Belloni 	mdelay(1);
455004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67),
456a556c76aSAlexandre Belloni 			   DEV_MAC_HDX_CFG);
457a556c76aSAlexandre Belloni 
458a556c76aSAlexandre Belloni 	/* Disable HDX fast control */
459004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_PORT_MISC_HDX_FAST_DIS,
460004d44f6SVladimir Oltean 			   DEV_PORT_MISC);
461a556c76aSAlexandre Belloni 
462a556c76aSAlexandre Belloni 	/* SGMII only for now */
463004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, PCS1G_MODE_CFG_SGMII_MODE_ENA,
464004d44f6SVladimir Oltean 			   PCS1G_MODE_CFG);
465004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, PCS1G_SD_CFG_SD_SEL, PCS1G_SD_CFG);
466a556c76aSAlexandre Belloni 
467a556c76aSAlexandre Belloni 	/* Enable PCS */
468004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, PCS1G_CFG_PCS_ENA, PCS1G_CFG);
469a556c76aSAlexandre Belloni 
470a556c76aSAlexandre Belloni 	/* No aneg on SGMII */
471004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, PCS1G_ANEG_CFG);
472a556c76aSAlexandre Belloni 
473a556c76aSAlexandre Belloni 	/* No loopback */
474004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, PCS1G_LB_CFG);
475a556c76aSAlexandre Belloni 
476a556c76aSAlexandre Belloni 	/* Set Max Length and maximum tags allowed */
477004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, VLAN_ETH_FRAME_LEN,
478004d44f6SVladimir Oltean 			   DEV_MAC_MAXLEN_CFG);
479004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) |
480a556c76aSAlexandre Belloni 			   DEV_MAC_TAGS_CFG_VLAN_AWR_ENA |
481a556c76aSAlexandre Belloni 			   DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA,
482a556c76aSAlexandre Belloni 			   DEV_MAC_TAGS_CFG);
483a556c76aSAlexandre Belloni 
484a556c76aSAlexandre Belloni 	/* Enable MAC module */
485004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA |
486a556c76aSAlexandre Belloni 			   DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG);
487a556c76aSAlexandre Belloni 
488a556c76aSAlexandre Belloni 	/* Take MAC, Port, Phy (intern) and PCS (SGMII/Serdes) clock out of
489a556c76aSAlexandre Belloni 	 * reset */
490004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(speed),
491a556c76aSAlexandre Belloni 			   DEV_CLOCK_CFG);
492a556c76aSAlexandre Belloni 
493a556c76aSAlexandre Belloni 	/* Set SMAC of Pause frame (00:00:00:00:00:00) */
494004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG);
495004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG);
496a556c76aSAlexandre Belloni 
497a556c76aSAlexandre Belloni 	/* No PFC */
498a556c76aSAlexandre Belloni 	ocelot_write_gix(ocelot, ANA_PFC_PFC_CFG_FC_LINK_SPEED(speed),
499004d44f6SVladimir Oltean 			 ANA_PFC_PFC_CFG, port);
500a556c76aSAlexandre Belloni 
501a556c76aSAlexandre Belloni 	/* Set Pause WM hysteresis
502a556c76aSAlexandre Belloni 	 * 152 = 6 * VLAN_ETH_FRAME_LEN / OCELOT_BUFFER_CELL_SZ
503a556c76aSAlexandre Belloni 	 * 101 = 4 * VLAN_ETH_FRAME_LEN / OCELOT_BUFFER_CELL_SZ
504a556c76aSAlexandre Belloni 	 */
505a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, SYS_PAUSE_CFG_PAUSE_ENA |
506a556c76aSAlexandre Belloni 			 SYS_PAUSE_CFG_PAUSE_STOP(101) |
507004d44f6SVladimir Oltean 			 SYS_PAUSE_CFG_PAUSE_START(152), SYS_PAUSE_CFG, port);
508a556c76aSAlexandre Belloni 
509a556c76aSAlexandre Belloni 	/* Core: Enable port for frame transfer */
510a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE |
511a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG(1) |
512a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE_PORT_ENA,
513004d44f6SVladimir Oltean 			 QSYS_SWITCH_PORT_MODE, port);
514a556c76aSAlexandre Belloni 
515a556c76aSAlexandre Belloni 	/* Flow control */
516a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) |
517a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_RX_FC_ENA | SYS_MAC_FC_CFG_TX_FC_ENA |
518a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_ZERO_PAUSE_ENA |
519a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) |
520a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_FC_LINK_SPEED(speed),
521004d44f6SVladimir Oltean 			 SYS_MAC_FC_CFG, port);
522004d44f6SVladimir Oltean 	ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port);
523a556c76aSAlexandre Belloni 
524a556c76aSAlexandre Belloni 	/* Tail dropping watermark */
525a556c76aSAlexandre Belloni 	atop_wm = (ocelot->shared_queue_sz - 9 * VLAN_ETH_FRAME_LEN) / OCELOT_BUFFER_CELL_SZ;
526a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, ocelot_wm_enc(9 * VLAN_ETH_FRAME_LEN),
527004d44f6SVladimir Oltean 			 SYS_ATOP, port);
528a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ocelot_wm_enc(atop_wm), SYS_ATOP_TOT_CFG);
529a556c76aSAlexandre Belloni }
530a556c76aSAlexandre Belloni 
53126f4dbabSVladimir Oltean static void ocelot_port_adjust_link(struct net_device *dev)
53226f4dbabSVladimir Oltean {
53326f4dbabSVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
53426f4dbabSVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
53526f4dbabSVladimir Oltean 	int port = priv->chip_port;
53626f4dbabSVladimir Oltean 
53726f4dbabSVladimir Oltean 	ocelot_adjust_link(ocelot, port, dev->phydev);
53826f4dbabSVladimir Oltean }
53926f4dbabSVladimir Oltean 
540889b8950SVladimir Oltean static void ocelot_port_enable(struct ocelot *ocelot, int port,
541889b8950SVladimir Oltean 			       struct phy_device *phy)
542a556c76aSAlexandre Belloni {
543a556c76aSAlexandre Belloni 	/* Enable receiving frames on the port, and activate auto-learning of
544a556c76aSAlexandre Belloni 	 * MAC addresses.
545a556c76aSAlexandre Belloni 	 */
546a556c76aSAlexandre Belloni 	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO |
547a556c76aSAlexandre Belloni 			 ANA_PORT_PORT_CFG_RECV_ENA |
548004d44f6SVladimir Oltean 			 ANA_PORT_PORT_CFG_PORTID_VAL(port),
549004d44f6SVladimir Oltean 			 ANA_PORT_PORT_CFG, port);
550889b8950SVladimir Oltean }
551889b8950SVladimir Oltean 
552889b8950SVladimir Oltean static int ocelot_port_open(struct net_device *dev)
553889b8950SVladimir Oltean {
554889b8950SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
555889b8950SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
556889b8950SVladimir Oltean 	int port = priv->chip_port;
557889b8950SVladimir Oltean 	int err;
558a556c76aSAlexandre Belloni 
559004d44f6SVladimir Oltean 	if (priv->serdes) {
560004d44f6SVladimir Oltean 		err = phy_set_mode_ext(priv->serdes, PHY_MODE_ETHERNET,
561004d44f6SVladimir Oltean 				       priv->phy_mode);
56271e32a20SQuentin Schulz 		if (err) {
56371e32a20SQuentin Schulz 			netdev_err(dev, "Could not set mode of SerDes\n");
56471e32a20SQuentin Schulz 			return err;
56571e32a20SQuentin Schulz 		}
56671e32a20SQuentin Schulz 	}
56771e32a20SQuentin Schulz 
568004d44f6SVladimir Oltean 	err = phy_connect_direct(dev, priv->phy, &ocelot_port_adjust_link,
569004d44f6SVladimir Oltean 				 priv->phy_mode);
570a556c76aSAlexandre Belloni 	if (err) {
571a556c76aSAlexandre Belloni 		netdev_err(dev, "Could not attach to PHY\n");
572a556c76aSAlexandre Belloni 		return err;
573a556c76aSAlexandre Belloni 	}
574a556c76aSAlexandre Belloni 
575004d44f6SVladimir Oltean 	dev->phydev = priv->phy;
576a556c76aSAlexandre Belloni 
577004d44f6SVladimir Oltean 	phy_attached_info(priv->phy);
578004d44f6SVladimir Oltean 	phy_start(priv->phy);
579889b8950SVladimir Oltean 
580889b8950SVladimir Oltean 	ocelot_port_enable(ocelot, port, priv->phy);
581889b8950SVladimir Oltean 
582a556c76aSAlexandre Belloni 	return 0;
583a556c76aSAlexandre Belloni }
584a556c76aSAlexandre Belloni 
585889b8950SVladimir Oltean static void ocelot_port_disable(struct ocelot *ocelot, int port)
586889b8950SVladimir Oltean {
587889b8950SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
588889b8950SVladimir Oltean 
589889b8950SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, DEV_MAC_ENA_CFG);
590889b8950SVladimir Oltean 	ocelot_rmw_rix(ocelot, 0, QSYS_SWITCH_PORT_MODE_PORT_ENA,
591889b8950SVladimir Oltean 		       QSYS_SWITCH_PORT_MODE, port);
592889b8950SVladimir Oltean }
593889b8950SVladimir Oltean 
594a556c76aSAlexandre Belloni static int ocelot_port_stop(struct net_device *dev)
595a556c76aSAlexandre Belloni {
596004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
597889b8950SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
598889b8950SVladimir Oltean 	int port = priv->chip_port;
599a556c76aSAlexandre Belloni 
600004d44f6SVladimir Oltean 	phy_disconnect(priv->phy);
601a556c76aSAlexandre Belloni 
602a556c76aSAlexandre Belloni 	dev->phydev = NULL;
603a556c76aSAlexandre Belloni 
604889b8950SVladimir Oltean 	ocelot_port_disable(ocelot, port);
605889b8950SVladimir Oltean 
606a556c76aSAlexandre Belloni 	return 0;
607a556c76aSAlexandre Belloni }
608a556c76aSAlexandre Belloni 
609a556c76aSAlexandre Belloni /* Generate the IFH for frame injection
610a556c76aSAlexandre Belloni  *
611a556c76aSAlexandre Belloni  * The IFH is a 128bit-value
612a556c76aSAlexandre Belloni  * bit 127: bypass the analyzer processing
613a556c76aSAlexandre Belloni  * bit 56-67: destination mask
614a556c76aSAlexandre Belloni  * bit 28-29: pop_cnt: 3 disables all rewriting of the frame
615a556c76aSAlexandre Belloni  * bit 20-27: cpu extraction queue mask
616a556c76aSAlexandre Belloni  * bit 16: tag type 0: C-tag, 1: S-tag
617a556c76aSAlexandre Belloni  * bit 0-11: VID
618a556c76aSAlexandre Belloni  */
619a556c76aSAlexandre Belloni static int ocelot_gen_ifh(u32 *ifh, struct frame_info *info)
620a556c76aSAlexandre Belloni {
6214e3b0468SAntoine Tenart 	ifh[0] = IFH_INJ_BYPASS | ((0x1ff & info->rew_op) << 21);
62208d02364SAntoine Tenart 	ifh[1] = (0xf00 & info->port) >> 8;
623a556c76aSAlexandre Belloni 	ifh[2] = (0xff & info->port) << 24;
62408d02364SAntoine Tenart 	ifh[3] = (info->tag_type << 16) | info->vid;
625a556c76aSAlexandre Belloni 
626a556c76aSAlexandre Belloni 	return 0;
627a556c76aSAlexandre Belloni }
628a556c76aSAlexandre Belloni 
629a556c76aSAlexandre Belloni static int ocelot_port_xmit(struct sk_buff *skb, struct net_device *dev)
630a556c76aSAlexandre Belloni {
631004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
6324e3b0468SAntoine Tenart 	struct skb_shared_info *shinfo = skb_shinfo(skb);
633004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
634004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
635a556c76aSAlexandre Belloni 	struct frame_info info = {};
636a556c76aSAlexandre Belloni 	u8 grp = 0; /* Send everything on CPU group 0 */
637a556c76aSAlexandre Belloni 	unsigned int i, count, last;
638004d44f6SVladimir Oltean 	int port = priv->chip_port;
639004d44f6SVladimir Oltean 	u32 val, ifh[IFH_LEN];
640a556c76aSAlexandre Belloni 
641a556c76aSAlexandre Belloni 	val = ocelot_read(ocelot, QS_INJ_STATUS);
642a556c76aSAlexandre Belloni 	if (!(val & QS_INJ_STATUS_FIFO_RDY(BIT(grp))) ||
643a556c76aSAlexandre Belloni 	    (val & QS_INJ_STATUS_WMARK_REACHED(BIT(grp))))
644a556c76aSAlexandre Belloni 		return NETDEV_TX_BUSY;
645a556c76aSAlexandre Belloni 
646a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
647a556c76aSAlexandre Belloni 			 QS_INJ_CTRL_SOF, QS_INJ_CTRL, grp);
648a556c76aSAlexandre Belloni 
649004d44f6SVladimir Oltean 	info.port = BIT(port);
65008d02364SAntoine Tenart 	info.tag_type = IFH_TAG_TYPE_C;
65108d02364SAntoine Tenart 	info.vid = skb_vlan_tag_get(skb);
6524e3b0468SAntoine Tenart 
6534e3b0468SAntoine Tenart 	/* Check if timestamping is needed */
6544e3b0468SAntoine Tenart 	if (ocelot->ptp && shinfo->tx_flags & SKBTX_HW_TSTAMP) {
655004d44f6SVladimir Oltean 		info.rew_op = ocelot_port->ptp_cmd;
656004d44f6SVladimir Oltean 		if (ocelot_port->ptp_cmd == IFH_REW_OP_TWO_STEP_PTP)
657004d44f6SVladimir Oltean 			info.rew_op |= (ocelot_port->ts_id  % 4) << 3;
6584e3b0468SAntoine Tenart 	}
6594e3b0468SAntoine Tenart 
660a556c76aSAlexandre Belloni 	ocelot_gen_ifh(ifh, &info);
661a556c76aSAlexandre Belloni 
662a556c76aSAlexandre Belloni 	for (i = 0; i < IFH_LEN; i++)
663c2cd650bSAntoine Tenart 		ocelot_write_rix(ocelot, (__force u32)cpu_to_be32(ifh[i]),
664c2cd650bSAntoine Tenart 				 QS_INJ_WR, grp);
665a556c76aSAlexandre Belloni 
666a556c76aSAlexandre Belloni 	count = (skb->len + 3) / 4;
667a556c76aSAlexandre Belloni 	last = skb->len % 4;
668a556c76aSAlexandre Belloni 	for (i = 0; i < count; i++) {
669a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, ((u32 *)skb->data)[i], QS_INJ_WR, grp);
670a556c76aSAlexandre Belloni 	}
671a556c76aSAlexandre Belloni 
672a556c76aSAlexandre Belloni 	/* Add padding */
673a556c76aSAlexandre Belloni 	while (i < (OCELOT_BUFFER_CELL_SZ / 4)) {
674a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
675a556c76aSAlexandre Belloni 		i++;
676a556c76aSAlexandre Belloni 	}
677a556c76aSAlexandre Belloni 
678a556c76aSAlexandre Belloni 	/* Indicate EOF and valid bytes in last word */
679a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
680a556c76aSAlexandre Belloni 			 QS_INJ_CTRL_VLD_BYTES(skb->len < OCELOT_BUFFER_CELL_SZ ? 0 : last) |
681a556c76aSAlexandre Belloni 			 QS_INJ_CTRL_EOF,
682a556c76aSAlexandre Belloni 			 QS_INJ_CTRL, grp);
683a556c76aSAlexandre Belloni 
684a556c76aSAlexandre Belloni 	/* Add dummy CRC */
685a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
686a556c76aSAlexandre Belloni 	skb_tx_timestamp(skb);
687a556c76aSAlexandre Belloni 
688a556c76aSAlexandre Belloni 	dev->stats.tx_packets++;
689a556c76aSAlexandre Belloni 	dev->stats.tx_bytes += skb->len;
6904e3b0468SAntoine Tenart 
6914e3b0468SAntoine Tenart 	if (ocelot->ptp && shinfo->tx_flags & SKBTX_HW_TSTAMP &&
692004d44f6SVladimir Oltean 	    ocelot_port->ptp_cmd == IFH_REW_OP_TWO_STEP_PTP) {
6934e3b0468SAntoine Tenart 		struct ocelot_skb *oskb =
6944e3b0468SAntoine Tenart 			kzalloc(sizeof(struct ocelot_skb), GFP_ATOMIC);
6954e3b0468SAntoine Tenart 
6964e3b0468SAntoine Tenart 		if (unlikely(!oskb))
6974e3b0468SAntoine Tenart 			goto out;
6984e3b0468SAntoine Tenart 
6994e3b0468SAntoine Tenart 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
7004e3b0468SAntoine Tenart 
7014e3b0468SAntoine Tenart 		oskb->skb = skb;
702004d44f6SVladimir Oltean 		oskb->id = ocelot_port->ts_id % 4;
703004d44f6SVladimir Oltean 		ocelot_port->ts_id++;
7044e3b0468SAntoine Tenart 
705004d44f6SVladimir Oltean 		list_add_tail(&oskb->head, &ocelot_port->skbs);
706a556c76aSAlexandre Belloni 
707a556c76aSAlexandre Belloni 		return NETDEV_TX_OK;
708a556c76aSAlexandre Belloni 	}
709a556c76aSAlexandre Belloni 
7104e3b0468SAntoine Tenart out:
7114e3b0468SAntoine Tenart 	dev_kfree_skb_any(skb);
7124e3b0468SAntoine Tenart 	return NETDEV_TX_OK;
7134e3b0468SAntoine Tenart }
7144e3b0468SAntoine Tenart 
7154e3b0468SAntoine Tenart void ocelot_get_hwtimestamp(struct ocelot *ocelot, struct timespec64 *ts)
7164e3b0468SAntoine Tenart {
7174e3b0468SAntoine Tenart 	unsigned long flags;
7184e3b0468SAntoine Tenart 	u32 val;
7194e3b0468SAntoine Tenart 
7204e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
7214e3b0468SAntoine Tenart 
7224e3b0468SAntoine Tenart 	/* Read current PTP time to get seconds */
7234e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
7244e3b0468SAntoine Tenart 
7254e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
7264e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE);
7274e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
7284e3b0468SAntoine Tenart 	ts->tv_sec = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);
7294e3b0468SAntoine Tenart 
7304e3b0468SAntoine Tenart 	/* Read packet HW timestamp from FIFO */
7314e3b0468SAntoine Tenart 	val = ocelot_read(ocelot, SYS_PTP_TXSTAMP);
7324e3b0468SAntoine Tenart 	ts->tv_nsec = SYS_PTP_TXSTAMP_PTP_TXSTAMP(val);
7334e3b0468SAntoine Tenart 
7344e3b0468SAntoine Tenart 	/* Sec has incremented since the ts was registered */
7354e3b0468SAntoine Tenart 	if ((ts->tv_sec & 0x1) != !!(val & SYS_PTP_TXSTAMP_PTP_TXSTAMP_SEC))
7364e3b0468SAntoine Tenart 		ts->tv_sec--;
7374e3b0468SAntoine Tenart 
7384e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
7394e3b0468SAntoine Tenart }
7404e3b0468SAntoine Tenart EXPORT_SYMBOL(ocelot_get_hwtimestamp);
7414e3b0468SAntoine Tenart 
74240a1578dSClaudiu Manoil static int ocelot_mc_unsync(struct net_device *dev, const unsigned char *addr)
743a556c76aSAlexandre Belloni {
744004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
745004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
746004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
747a556c76aSAlexandre Belloni 
748004d44f6SVladimir Oltean 	return ocelot_mact_forget(ocelot, addr, ocelot_port->pvid);
749a556c76aSAlexandre Belloni }
750a556c76aSAlexandre Belloni 
75140a1578dSClaudiu Manoil static int ocelot_mc_sync(struct net_device *dev, const unsigned char *addr)
752a556c76aSAlexandre Belloni {
753004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
754004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
755004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
756a556c76aSAlexandre Belloni 
757004d44f6SVladimir Oltean 	return ocelot_mact_learn(ocelot, PGID_CPU, addr, ocelot_port->pvid,
758a556c76aSAlexandre Belloni 				 ENTRYTYPE_LOCKED);
759a556c76aSAlexandre Belloni }
760a556c76aSAlexandre Belloni 
761a556c76aSAlexandre Belloni static void ocelot_set_rx_mode(struct net_device *dev)
762a556c76aSAlexandre Belloni {
763004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
764004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
765a556c76aSAlexandre Belloni 	u32 val;
766004d44f6SVladimir Oltean 	int i;
767a556c76aSAlexandre Belloni 
768a556c76aSAlexandre Belloni 	/* This doesn't handle promiscuous mode because the bridge core is
769a556c76aSAlexandre Belloni 	 * setting IFF_PROMISC on all slave interfaces and all frames would be
770a556c76aSAlexandre Belloni 	 * forwarded to the CPU port.
771a556c76aSAlexandre Belloni 	 */
772a556c76aSAlexandre Belloni 	val = GENMASK(ocelot->num_phys_ports - 1, 0);
773a556c76aSAlexandre Belloni 	for (i = ocelot->num_phys_ports + 1; i < PGID_CPU; i++)
774a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
775a556c76aSAlexandre Belloni 
77640a1578dSClaudiu Manoil 	__dev_mc_sync(dev, ocelot_mc_sync, ocelot_mc_unsync);
777a556c76aSAlexandre Belloni }
778a556c76aSAlexandre Belloni 
779a556c76aSAlexandre Belloni static int ocelot_port_get_phys_port_name(struct net_device *dev,
780a556c76aSAlexandre Belloni 					  char *buf, size_t len)
781a556c76aSAlexandre Belloni {
782004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
783004d44f6SVladimir Oltean 	int port = priv->chip_port;
784a556c76aSAlexandre Belloni 	int ret;
785a556c76aSAlexandre Belloni 
786004d44f6SVladimir Oltean 	ret = snprintf(buf, len, "p%d", port);
787a556c76aSAlexandre Belloni 	if (ret >= len)
788a556c76aSAlexandre Belloni 		return -EINVAL;
789a556c76aSAlexandre Belloni 
790a556c76aSAlexandre Belloni 	return 0;
791a556c76aSAlexandre Belloni }
792a556c76aSAlexandre Belloni 
793a556c76aSAlexandre Belloni static int ocelot_port_set_mac_address(struct net_device *dev, void *p)
794a556c76aSAlexandre Belloni {
795004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
796004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
797004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
798a556c76aSAlexandre Belloni 	const struct sockaddr *addr = p;
799a556c76aSAlexandre Belloni 
800a556c76aSAlexandre Belloni 	/* Learn the new net device MAC address in the mac table. */
801004d44f6SVladimir Oltean 	ocelot_mact_learn(ocelot, PGID_CPU, addr->sa_data, ocelot_port->pvid,
802a556c76aSAlexandre Belloni 			  ENTRYTYPE_LOCKED);
803a556c76aSAlexandre Belloni 	/* Then forget the previous one. */
804004d44f6SVladimir Oltean 	ocelot_mact_forget(ocelot, dev->dev_addr, ocelot_port->pvid);
805a556c76aSAlexandre Belloni 
806a556c76aSAlexandre Belloni 	ether_addr_copy(dev->dev_addr, addr->sa_data);
807a556c76aSAlexandre Belloni 	return 0;
808a556c76aSAlexandre Belloni }
809a556c76aSAlexandre Belloni 
810a556c76aSAlexandre Belloni static void ocelot_get_stats64(struct net_device *dev,
811a556c76aSAlexandre Belloni 			       struct rtnl_link_stats64 *stats)
812a556c76aSAlexandre Belloni {
813004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
814004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
815004d44f6SVladimir Oltean 	int port = priv->chip_port;
816a556c76aSAlexandre Belloni 
817a556c76aSAlexandre Belloni 	/* Configure the port to read the stats from */
818004d44f6SVladimir Oltean 	ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port),
819a556c76aSAlexandre Belloni 		     SYS_STAT_CFG);
820a556c76aSAlexandre Belloni 
821a556c76aSAlexandre Belloni 	/* Get Rx stats */
822a556c76aSAlexandre Belloni 	stats->rx_bytes = ocelot_read(ocelot, SYS_COUNT_RX_OCTETS);
823a556c76aSAlexandre Belloni 	stats->rx_packets = ocelot_read(ocelot, SYS_COUNT_RX_SHORTS) +
824a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_FRAGMENTS) +
825a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_JABBERS) +
826a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_LONGS) +
827a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_64) +
828a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_65_127) +
829a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_128_255) +
830a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_256_1023) +
831a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_1024_1526) +
832a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_1527_MAX);
833a556c76aSAlexandre Belloni 	stats->multicast = ocelot_read(ocelot, SYS_COUNT_RX_MULTICAST);
834a556c76aSAlexandre Belloni 	stats->rx_dropped = dev->stats.rx_dropped;
835a556c76aSAlexandre Belloni 
836a556c76aSAlexandre Belloni 	/* Get Tx stats */
837a556c76aSAlexandre Belloni 	stats->tx_bytes = ocelot_read(ocelot, SYS_COUNT_TX_OCTETS);
838a556c76aSAlexandre Belloni 	stats->tx_packets = ocelot_read(ocelot, SYS_COUNT_TX_64) +
839a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_65_127) +
840a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_128_511) +
841a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_512_1023) +
842a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_1024_1526) +
843a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_1527_MAX);
844a556c76aSAlexandre Belloni 	stats->tx_dropped = ocelot_read(ocelot, SYS_COUNT_TX_DROPS) +
845a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_AGING);
846a556c76aSAlexandre Belloni 	stats->collisions = ocelot_read(ocelot, SYS_COUNT_TX_COLLISION);
847a556c76aSAlexandre Belloni }
848a556c76aSAlexandre Belloni 
849531ee1a6SVladimir Oltean static int ocelot_fdb_add(struct ocelot *ocelot, int port,
850004d44f6SVladimir Oltean 			  const unsigned char *addr, u16 vid,
851004d44f6SVladimir Oltean 			  bool vlan_aware)
852a556c76aSAlexandre Belloni {
853531ee1a6SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
854a556c76aSAlexandre Belloni 
8557142529fSAntoine Tenart 	if (!vid) {
856004d44f6SVladimir Oltean 		if (!vlan_aware)
8577142529fSAntoine Tenart 			/* If the bridge is not VLAN aware and no VID was
8587142529fSAntoine Tenart 			 * provided, set it to pvid to ensure the MAC entry
8597142529fSAntoine Tenart 			 * matches incoming untagged packets
8607142529fSAntoine Tenart 			 */
861531ee1a6SVladimir Oltean 			vid = ocelot_port->pvid;
8627142529fSAntoine Tenart 		else
8637142529fSAntoine Tenart 			/* If the bridge is VLAN aware a VID must be provided as
8647142529fSAntoine Tenart 			 * otherwise the learnt entry wouldn't match any frame.
8657142529fSAntoine Tenart 			 */
8667142529fSAntoine Tenart 			return -EINVAL;
8677142529fSAntoine Tenart 	}
8687142529fSAntoine Tenart 
869531ee1a6SVladimir Oltean 	return ocelot_mact_learn(ocelot, port, addr, vid, ENTRYTYPE_LOCKED);
870a556c76aSAlexandre Belloni }
871a556c76aSAlexandre Belloni 
872531ee1a6SVladimir Oltean static int ocelot_port_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
873531ee1a6SVladimir Oltean 			       struct net_device *dev,
874531ee1a6SVladimir Oltean 			       const unsigned char *addr,
875531ee1a6SVladimir Oltean 			       u16 vid, u16 flags,
876531ee1a6SVladimir Oltean 			       struct netlink_ext_ack *extack)
877531ee1a6SVladimir Oltean {
878004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
879004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
880004d44f6SVladimir Oltean 	int port = priv->chip_port;
881531ee1a6SVladimir Oltean 
882004d44f6SVladimir Oltean 	return ocelot_fdb_add(ocelot, port, addr, vid, priv->vlan_aware);
883531ee1a6SVladimir Oltean }
884531ee1a6SVladimir Oltean 
885531ee1a6SVladimir Oltean static int ocelot_fdb_del(struct ocelot *ocelot, int port,
886531ee1a6SVladimir Oltean 			  const unsigned char *addr, u16 vid)
887531ee1a6SVladimir Oltean {
888531ee1a6SVladimir Oltean 	return ocelot_mact_forget(ocelot, addr, vid);
889531ee1a6SVladimir Oltean }
890531ee1a6SVladimir Oltean 
891531ee1a6SVladimir Oltean static int ocelot_port_fdb_del(struct ndmsg *ndm, struct nlattr *tb[],
892a556c76aSAlexandre Belloni 			       struct net_device *dev,
893a556c76aSAlexandre Belloni 			       const unsigned char *addr, u16 vid)
894a556c76aSAlexandre Belloni {
895004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
896004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
897004d44f6SVladimir Oltean 	int port = priv->chip_port;
898a556c76aSAlexandre Belloni 
899004d44f6SVladimir Oltean 	return ocelot_fdb_del(ocelot, port, addr, vid);
900a556c76aSAlexandre Belloni }
901a556c76aSAlexandre Belloni 
902a556c76aSAlexandre Belloni struct ocelot_dump_ctx {
903a556c76aSAlexandre Belloni 	struct net_device *dev;
904a556c76aSAlexandre Belloni 	struct sk_buff *skb;
905a556c76aSAlexandre Belloni 	struct netlink_callback *cb;
906a556c76aSAlexandre Belloni 	int idx;
907a556c76aSAlexandre Belloni };
908a556c76aSAlexandre Belloni 
909531ee1a6SVladimir Oltean static int ocelot_port_fdb_do_dump(const unsigned char *addr, u16 vid,
910531ee1a6SVladimir Oltean 				   bool is_static, void *data)
911a556c76aSAlexandre Belloni {
912531ee1a6SVladimir Oltean 	struct ocelot_dump_ctx *dump = data;
913a556c76aSAlexandre Belloni 	u32 portid = NETLINK_CB(dump->cb->skb).portid;
914a556c76aSAlexandre Belloni 	u32 seq = dump->cb->nlh->nlmsg_seq;
915a556c76aSAlexandre Belloni 	struct nlmsghdr *nlh;
916a556c76aSAlexandre Belloni 	struct ndmsg *ndm;
917a556c76aSAlexandre Belloni 
918a556c76aSAlexandre Belloni 	if (dump->idx < dump->cb->args[2])
919a556c76aSAlexandre Belloni 		goto skip;
920a556c76aSAlexandre Belloni 
921a556c76aSAlexandre Belloni 	nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH,
922a556c76aSAlexandre Belloni 			sizeof(*ndm), NLM_F_MULTI);
923a556c76aSAlexandre Belloni 	if (!nlh)
924a556c76aSAlexandre Belloni 		return -EMSGSIZE;
925a556c76aSAlexandre Belloni 
926a556c76aSAlexandre Belloni 	ndm = nlmsg_data(nlh);
927a556c76aSAlexandre Belloni 	ndm->ndm_family  = AF_BRIDGE;
928a556c76aSAlexandre Belloni 	ndm->ndm_pad1    = 0;
929a556c76aSAlexandre Belloni 	ndm->ndm_pad2    = 0;
930a556c76aSAlexandre Belloni 	ndm->ndm_flags   = NTF_SELF;
931a556c76aSAlexandre Belloni 	ndm->ndm_type    = 0;
932a556c76aSAlexandre Belloni 	ndm->ndm_ifindex = dump->dev->ifindex;
933531ee1a6SVladimir Oltean 	ndm->ndm_state   = is_static ? NUD_NOARP : NUD_REACHABLE;
934a556c76aSAlexandre Belloni 
935531ee1a6SVladimir Oltean 	if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, addr))
936a556c76aSAlexandre Belloni 		goto nla_put_failure;
937a556c76aSAlexandre Belloni 
938531ee1a6SVladimir Oltean 	if (vid && nla_put_u16(dump->skb, NDA_VLAN, vid))
939a556c76aSAlexandre Belloni 		goto nla_put_failure;
940a556c76aSAlexandre Belloni 
941a556c76aSAlexandre Belloni 	nlmsg_end(dump->skb, nlh);
942a556c76aSAlexandre Belloni 
943a556c76aSAlexandre Belloni skip:
944a556c76aSAlexandre Belloni 	dump->idx++;
945a556c76aSAlexandre Belloni 	return 0;
946a556c76aSAlexandre Belloni 
947a556c76aSAlexandre Belloni nla_put_failure:
948a556c76aSAlexandre Belloni 	nlmsg_cancel(dump->skb, nlh);
949a556c76aSAlexandre Belloni 	return -EMSGSIZE;
950a556c76aSAlexandre Belloni }
951a556c76aSAlexandre Belloni 
952531ee1a6SVladimir Oltean static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col,
953a556c76aSAlexandre Belloni 			    struct ocelot_mact_entry *entry)
954a556c76aSAlexandre Belloni {
955a556c76aSAlexandre Belloni 	u32 val, dst, macl, mach;
956531ee1a6SVladimir Oltean 	char mac[ETH_ALEN];
957a556c76aSAlexandre Belloni 
958a556c76aSAlexandre Belloni 	/* Set row and column to read from */
959a556c76aSAlexandre Belloni 	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row);
960a556c76aSAlexandre Belloni 	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col);
961a556c76aSAlexandre Belloni 
962a556c76aSAlexandre Belloni 	/* Issue a read command */
963a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
964a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ),
965a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS);
966a556c76aSAlexandre Belloni 
967a556c76aSAlexandre Belloni 	if (ocelot_mact_wait_for_completion(ocelot))
968a556c76aSAlexandre Belloni 		return -ETIMEDOUT;
969a556c76aSAlexandre Belloni 
970a556c76aSAlexandre Belloni 	/* Read the entry flags */
971a556c76aSAlexandre Belloni 	val = ocelot_read(ocelot, ANA_TABLES_MACACCESS);
972a556c76aSAlexandre Belloni 	if (!(val & ANA_TABLES_MACACCESS_VALID))
973a556c76aSAlexandre Belloni 		return -EINVAL;
974a556c76aSAlexandre Belloni 
975a556c76aSAlexandre Belloni 	/* If the entry read has another port configured as its destination,
976a556c76aSAlexandre Belloni 	 * do not report it.
977a556c76aSAlexandre Belloni 	 */
978a556c76aSAlexandre Belloni 	dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3;
979531ee1a6SVladimir Oltean 	if (dst != port)
980a556c76aSAlexandre Belloni 		return -EINVAL;
981a556c76aSAlexandre Belloni 
982a556c76aSAlexandre Belloni 	/* Get the entry's MAC address and VLAN id */
983a556c76aSAlexandre Belloni 	macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA);
984a556c76aSAlexandre Belloni 	mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA);
985a556c76aSAlexandre Belloni 
986a556c76aSAlexandre Belloni 	mac[0] = (mach >> 8)  & 0xff;
987a556c76aSAlexandre Belloni 	mac[1] = (mach >> 0)  & 0xff;
988a556c76aSAlexandre Belloni 	mac[2] = (macl >> 24) & 0xff;
989a556c76aSAlexandre Belloni 	mac[3] = (macl >> 16) & 0xff;
990a556c76aSAlexandre Belloni 	mac[4] = (macl >> 8)  & 0xff;
991a556c76aSAlexandre Belloni 	mac[5] = (macl >> 0)  & 0xff;
992a556c76aSAlexandre Belloni 
993a556c76aSAlexandre Belloni 	entry->vid = (mach >> 16) & 0xfff;
994a556c76aSAlexandre Belloni 	ether_addr_copy(entry->mac, mac);
995a556c76aSAlexandre Belloni 
996a556c76aSAlexandre Belloni 	return 0;
997a556c76aSAlexandre Belloni }
998a556c76aSAlexandre Belloni 
999531ee1a6SVladimir Oltean static int ocelot_fdb_dump(struct ocelot *ocelot, int port,
1000531ee1a6SVladimir Oltean 			   dsa_fdb_dump_cb_t *cb, void *data)
1001a556c76aSAlexandre Belloni {
1002531ee1a6SVladimir Oltean 	int i, j;
1003a556c76aSAlexandre Belloni 
1004a556c76aSAlexandre Belloni 	/* Loop through all the mac tables entries. There are 1024 rows of 4
1005a556c76aSAlexandre Belloni 	 * entries.
1006a556c76aSAlexandre Belloni 	 */
1007a556c76aSAlexandre Belloni 	for (i = 0; i < 1024; i++) {
1008a556c76aSAlexandre Belloni 		for (j = 0; j < 4; j++) {
1009531ee1a6SVladimir Oltean 			struct ocelot_mact_entry entry;
1010531ee1a6SVladimir Oltean 			bool is_static;
1011531ee1a6SVladimir Oltean 			int ret;
1012531ee1a6SVladimir Oltean 
1013531ee1a6SVladimir Oltean 			ret = ocelot_mact_read(ocelot, port, i, j, &entry);
1014a556c76aSAlexandre Belloni 			/* If the entry is invalid (wrong port, invalid...),
1015a556c76aSAlexandre Belloni 			 * skip it.
1016a556c76aSAlexandre Belloni 			 */
1017a556c76aSAlexandre Belloni 			if (ret == -EINVAL)
1018a556c76aSAlexandre Belloni 				continue;
1019a556c76aSAlexandre Belloni 			else if (ret)
1020531ee1a6SVladimir Oltean 				return ret;
1021a556c76aSAlexandre Belloni 
1022531ee1a6SVladimir Oltean 			is_static = (entry.type == ENTRYTYPE_LOCKED);
1023531ee1a6SVladimir Oltean 
1024531ee1a6SVladimir Oltean 			ret = cb(entry.mac, entry.vid, is_static, data);
1025a556c76aSAlexandre Belloni 			if (ret)
1026531ee1a6SVladimir Oltean 				return ret;
1027a556c76aSAlexandre Belloni 		}
1028a556c76aSAlexandre Belloni 	}
1029a556c76aSAlexandre Belloni 
1030531ee1a6SVladimir Oltean 	return 0;
1031531ee1a6SVladimir Oltean }
1032531ee1a6SVladimir Oltean 
1033531ee1a6SVladimir Oltean static int ocelot_port_fdb_dump(struct sk_buff *skb,
1034531ee1a6SVladimir Oltean 				struct netlink_callback *cb,
1035531ee1a6SVladimir Oltean 				struct net_device *dev,
1036531ee1a6SVladimir Oltean 				struct net_device *filter_dev, int *idx)
1037531ee1a6SVladimir Oltean {
1038004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1039004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1040531ee1a6SVladimir Oltean 	struct ocelot_dump_ctx dump = {
1041531ee1a6SVladimir Oltean 		.dev = dev,
1042531ee1a6SVladimir Oltean 		.skb = skb,
1043531ee1a6SVladimir Oltean 		.cb = cb,
1044531ee1a6SVladimir Oltean 		.idx = *idx,
1045531ee1a6SVladimir Oltean 	};
1046004d44f6SVladimir Oltean 	int port = priv->chip_port;
1047531ee1a6SVladimir Oltean 	int ret;
1048531ee1a6SVladimir Oltean 
1049004d44f6SVladimir Oltean 	ret = ocelot_fdb_dump(ocelot, port, ocelot_port_fdb_do_dump, &dump);
1050531ee1a6SVladimir Oltean 
1051a556c76aSAlexandre Belloni 	*idx = dump.idx;
1052531ee1a6SVladimir Oltean 
1053a556c76aSAlexandre Belloni 	return ret;
1054a556c76aSAlexandre Belloni }
1055a556c76aSAlexandre Belloni 
10567142529fSAntoine Tenart static int ocelot_vlan_rx_add_vid(struct net_device *dev, __be16 proto,
10577142529fSAntoine Tenart 				  u16 vid)
10587142529fSAntoine Tenart {
10591c44ce56SVladimir Oltean 	return ocelot_vlan_vid_add(dev, vid, false, false);
10607142529fSAntoine Tenart }
10617142529fSAntoine Tenart 
10627142529fSAntoine Tenart static int ocelot_vlan_rx_kill_vid(struct net_device *dev, __be16 proto,
10637142529fSAntoine Tenart 				   u16 vid)
10647142529fSAntoine Tenart {
10657142529fSAntoine Tenart 	return ocelot_vlan_vid_del(dev, vid);
10667142529fSAntoine Tenart }
10677142529fSAntoine Tenart 
10687142529fSAntoine Tenart static int ocelot_set_features(struct net_device *dev,
10697142529fSAntoine Tenart 			       netdev_features_t features)
10707142529fSAntoine Tenart {
10717142529fSAntoine Tenart 	netdev_features_t changed = dev->features ^ features;
1072004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1073004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1074004d44f6SVladimir Oltean 	int port = priv->chip_port;
10757142529fSAntoine Tenart 
10762c1d029aSJoergen Andreasen 	if ((dev->features & NETIF_F_HW_TC) > (features & NETIF_F_HW_TC) &&
1077004d44f6SVladimir Oltean 	    priv->tc.offload_cnt) {
10782c1d029aSJoergen Andreasen 		netdev_err(dev,
10792c1d029aSJoergen Andreasen 			   "Cannot disable HW TC offload while offloads active\n");
10802c1d029aSJoergen Andreasen 		return -EBUSY;
10812c1d029aSJoergen Andreasen 	}
10822c1d029aSJoergen Andreasen 
10837142529fSAntoine Tenart 	if (changed & NETIF_F_HW_VLAN_CTAG_FILTER)
1084f270dbfaSVladimir Oltean 		ocelot_vlan_mode(ocelot, port, features);
10857142529fSAntoine Tenart 
10867142529fSAntoine Tenart 	return 0;
10877142529fSAntoine Tenart }
10887142529fSAntoine Tenart 
1089751302c3SFlorian Fainelli static int ocelot_get_port_parent_id(struct net_device *dev,
1090751302c3SFlorian Fainelli 				     struct netdev_phys_item_id *ppid)
1091751302c3SFlorian Fainelli {
1092004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1093004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1094751302c3SFlorian Fainelli 
1095751302c3SFlorian Fainelli 	ppid->id_len = sizeof(ocelot->base_mac);
1096751302c3SFlorian Fainelli 	memcpy(&ppid->id, &ocelot->base_mac, ppid->id_len);
1097751302c3SFlorian Fainelli 
1098751302c3SFlorian Fainelli 	return 0;
1099751302c3SFlorian Fainelli }
1100751302c3SFlorian Fainelli 
1101306fd44bSVladimir Oltean static int ocelot_hwstamp_get(struct ocelot *ocelot, int port,
1102306fd44bSVladimir Oltean 			      struct ifreq *ifr)
11034e3b0468SAntoine Tenart {
11044e3b0468SAntoine Tenart 	return copy_to_user(ifr->ifr_data, &ocelot->hwtstamp_config,
11054e3b0468SAntoine Tenart 			    sizeof(ocelot->hwtstamp_config)) ? -EFAULT : 0;
11064e3b0468SAntoine Tenart }
11074e3b0468SAntoine Tenart 
1108306fd44bSVladimir Oltean static int ocelot_hwstamp_set(struct ocelot *ocelot, int port,
1109306fd44bSVladimir Oltean 			      struct ifreq *ifr)
11104e3b0468SAntoine Tenart {
1111306fd44bSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
11124e3b0468SAntoine Tenart 	struct hwtstamp_config cfg;
11134e3b0468SAntoine Tenart 
11144e3b0468SAntoine Tenart 	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
11154e3b0468SAntoine Tenart 		return -EFAULT;
11164e3b0468SAntoine Tenart 
11174e3b0468SAntoine Tenart 	/* reserved for future extensions */
11184e3b0468SAntoine Tenart 	if (cfg.flags)
11194e3b0468SAntoine Tenart 		return -EINVAL;
11204e3b0468SAntoine Tenart 
11214e3b0468SAntoine Tenart 	/* Tx type sanity check */
11224e3b0468SAntoine Tenart 	switch (cfg.tx_type) {
11234e3b0468SAntoine Tenart 	case HWTSTAMP_TX_ON:
1124306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = IFH_REW_OP_TWO_STEP_PTP;
11254e3b0468SAntoine Tenart 		break;
11264e3b0468SAntoine Tenart 	case HWTSTAMP_TX_ONESTEP_SYNC:
11274e3b0468SAntoine Tenart 		/* IFH_REW_OP_ONE_STEP_PTP updates the correctional field, we
11284e3b0468SAntoine Tenart 		 * need to update the origin time.
11294e3b0468SAntoine Tenart 		 */
1130306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = IFH_REW_OP_ORIGIN_PTP;
11314e3b0468SAntoine Tenart 		break;
11324e3b0468SAntoine Tenart 	case HWTSTAMP_TX_OFF:
1133306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = 0;
11344e3b0468SAntoine Tenart 		break;
11354e3b0468SAntoine Tenart 	default:
11364e3b0468SAntoine Tenart 		return -ERANGE;
11374e3b0468SAntoine Tenart 	}
11384e3b0468SAntoine Tenart 
11394e3b0468SAntoine Tenart 	mutex_lock(&ocelot->ptp_lock);
11404e3b0468SAntoine Tenart 
11414e3b0468SAntoine Tenart 	switch (cfg.rx_filter) {
11424e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_NONE:
11434e3b0468SAntoine Tenart 		break;
11444e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_ALL:
11454e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_SOME:
11464e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
11474e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
11484e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
11494e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_NTP_ALL:
11504e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
11514e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
11524e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
11534e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
11544e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
11554e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
11564e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_EVENT:
11574e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_SYNC:
11584e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
11594e3b0468SAntoine Tenart 		cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
11604e3b0468SAntoine Tenart 		break;
11614e3b0468SAntoine Tenart 	default:
11624e3b0468SAntoine Tenart 		mutex_unlock(&ocelot->ptp_lock);
11634e3b0468SAntoine Tenart 		return -ERANGE;
11644e3b0468SAntoine Tenart 	}
11654e3b0468SAntoine Tenart 
11664e3b0468SAntoine Tenart 	/* Commit back the result & save it */
11674e3b0468SAntoine Tenart 	memcpy(&ocelot->hwtstamp_config, &cfg, sizeof(cfg));
11684e3b0468SAntoine Tenart 	mutex_unlock(&ocelot->ptp_lock);
11694e3b0468SAntoine Tenart 
11704e3b0468SAntoine Tenart 	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
11714e3b0468SAntoine Tenart }
11724e3b0468SAntoine Tenart 
11734e3b0468SAntoine Tenart static int ocelot_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11744e3b0468SAntoine Tenart {
1175004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1176004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1177004d44f6SVladimir Oltean 	int port = priv->chip_port;
11784e3b0468SAntoine Tenart 
11794e3b0468SAntoine Tenart 	/* The function is only used for PTP operations for now */
11804e3b0468SAntoine Tenart 	if (!ocelot->ptp)
11814e3b0468SAntoine Tenart 		return -EOPNOTSUPP;
11824e3b0468SAntoine Tenart 
11834e3b0468SAntoine Tenart 	switch (cmd) {
11844e3b0468SAntoine Tenart 	case SIOCSHWTSTAMP:
1185306fd44bSVladimir Oltean 		return ocelot_hwstamp_set(ocelot, port, ifr);
11864e3b0468SAntoine Tenart 	case SIOCGHWTSTAMP:
1187306fd44bSVladimir Oltean 		return ocelot_hwstamp_get(ocelot, port, ifr);
11884e3b0468SAntoine Tenart 	default:
11894e3b0468SAntoine Tenart 		return -EOPNOTSUPP;
11904e3b0468SAntoine Tenart 	}
11914e3b0468SAntoine Tenart }
11924e3b0468SAntoine Tenart 
1193a556c76aSAlexandre Belloni static const struct net_device_ops ocelot_port_netdev_ops = {
1194a556c76aSAlexandre Belloni 	.ndo_open			= ocelot_port_open,
1195a556c76aSAlexandre Belloni 	.ndo_stop			= ocelot_port_stop,
1196a556c76aSAlexandre Belloni 	.ndo_start_xmit			= ocelot_port_xmit,
1197a556c76aSAlexandre Belloni 	.ndo_set_rx_mode		= ocelot_set_rx_mode,
1198a556c76aSAlexandre Belloni 	.ndo_get_phys_port_name		= ocelot_port_get_phys_port_name,
1199a556c76aSAlexandre Belloni 	.ndo_set_mac_address		= ocelot_port_set_mac_address,
1200a556c76aSAlexandre Belloni 	.ndo_get_stats64		= ocelot_get_stats64,
1201531ee1a6SVladimir Oltean 	.ndo_fdb_add			= ocelot_port_fdb_add,
1202531ee1a6SVladimir Oltean 	.ndo_fdb_del			= ocelot_port_fdb_del,
1203531ee1a6SVladimir Oltean 	.ndo_fdb_dump			= ocelot_port_fdb_dump,
12047142529fSAntoine Tenart 	.ndo_vlan_rx_add_vid		= ocelot_vlan_rx_add_vid,
12057142529fSAntoine Tenart 	.ndo_vlan_rx_kill_vid		= ocelot_vlan_rx_kill_vid,
12067142529fSAntoine Tenart 	.ndo_set_features		= ocelot_set_features,
1207751302c3SFlorian Fainelli 	.ndo_get_port_parent_id		= ocelot_get_port_parent_id,
12082c1d029aSJoergen Andreasen 	.ndo_setup_tc			= ocelot_setup_tc,
12094e3b0468SAntoine Tenart 	.ndo_do_ioctl			= ocelot_ioctl,
1210a556c76aSAlexandre Belloni };
1211a556c76aSAlexandre Belloni 
1212c7282d38SVladimir Oltean static void ocelot_get_strings(struct ocelot *ocelot, int port, u32 sset,
1213c7282d38SVladimir Oltean 			       u8 *data)
1214a556c76aSAlexandre Belloni {
1215a556c76aSAlexandre Belloni 	int i;
1216a556c76aSAlexandre Belloni 
1217a556c76aSAlexandre Belloni 	if (sset != ETH_SS_STATS)
1218a556c76aSAlexandre Belloni 		return;
1219a556c76aSAlexandre Belloni 
1220a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_stats; i++)
1221a556c76aSAlexandre Belloni 		memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name,
1222a556c76aSAlexandre Belloni 		       ETH_GSTRING_LEN);
1223a556c76aSAlexandre Belloni }
1224a556c76aSAlexandre Belloni 
1225c7282d38SVladimir Oltean static void ocelot_port_get_strings(struct net_device *netdev, u32 sset,
1226c7282d38SVladimir Oltean 				    u8 *data)
1227c7282d38SVladimir Oltean {
1228c7282d38SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(netdev);
1229c7282d38SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1230c7282d38SVladimir Oltean 	int port = priv->chip_port;
1231c7282d38SVladimir Oltean 
1232c7282d38SVladimir Oltean 	ocelot_get_strings(ocelot, port, sset, data);
1233c7282d38SVladimir Oltean }
1234c7282d38SVladimir Oltean 
12351e1caa97SClaudiu Manoil static void ocelot_update_stats(struct ocelot *ocelot)
1236a556c76aSAlexandre Belloni {
1237a556c76aSAlexandre Belloni 	int i, j;
1238a556c76aSAlexandre Belloni 
1239a556c76aSAlexandre Belloni 	mutex_lock(&ocelot->stats_lock);
1240a556c76aSAlexandre Belloni 
1241a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_phys_ports; i++) {
1242a556c76aSAlexandre Belloni 		/* Configure the port to read the stats from */
1243a556c76aSAlexandre Belloni 		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG);
1244a556c76aSAlexandre Belloni 
1245a556c76aSAlexandre Belloni 		for (j = 0; j < ocelot->num_stats; j++) {
1246a556c76aSAlexandre Belloni 			u32 val;
1247a556c76aSAlexandre Belloni 			unsigned int idx = i * ocelot->num_stats + j;
1248a556c76aSAlexandre Belloni 
1249a556c76aSAlexandre Belloni 			val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS,
1250a556c76aSAlexandre Belloni 					      ocelot->stats_layout[j].offset);
1251a556c76aSAlexandre Belloni 
1252a556c76aSAlexandre Belloni 			if (val < (ocelot->stats[idx] & U32_MAX))
1253a556c76aSAlexandre Belloni 				ocelot->stats[idx] += (u64)1 << 32;
1254a556c76aSAlexandre Belloni 
1255a556c76aSAlexandre Belloni 			ocelot->stats[idx] = (ocelot->stats[idx] &
1256a556c76aSAlexandre Belloni 					      ~(u64)U32_MAX) + val;
1257a556c76aSAlexandre Belloni 		}
1258a556c76aSAlexandre Belloni 	}
1259a556c76aSAlexandre Belloni 
12601e1caa97SClaudiu Manoil 	mutex_unlock(&ocelot->stats_lock);
12611e1caa97SClaudiu Manoil }
12621e1caa97SClaudiu Manoil 
12631e1caa97SClaudiu Manoil static void ocelot_check_stats_work(struct work_struct *work)
12641e1caa97SClaudiu Manoil {
12651e1caa97SClaudiu Manoil 	struct delayed_work *del_work = to_delayed_work(work);
12661e1caa97SClaudiu Manoil 	struct ocelot *ocelot = container_of(del_work, struct ocelot,
12671e1caa97SClaudiu Manoil 					     stats_work);
12681e1caa97SClaudiu Manoil 
12691e1caa97SClaudiu Manoil 	ocelot_update_stats(ocelot);
12701e1caa97SClaudiu Manoil 
1271a556c76aSAlexandre Belloni 	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
1272a556c76aSAlexandre Belloni 			   OCELOT_STATS_CHECK_DELAY);
1273a556c76aSAlexandre Belloni }
1274a556c76aSAlexandre Belloni 
1275c7282d38SVladimir Oltean static void ocelot_get_ethtool_stats(struct ocelot *ocelot, int port, u64 *data)
1276a556c76aSAlexandre Belloni {
1277a556c76aSAlexandre Belloni 	int i;
1278a556c76aSAlexandre Belloni 
1279a556c76aSAlexandre Belloni 	/* check and update now */
12801e1caa97SClaudiu Manoil 	ocelot_update_stats(ocelot);
1281a556c76aSAlexandre Belloni 
1282a556c76aSAlexandre Belloni 	/* Copy all counters */
1283a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_stats; i++)
1284004d44f6SVladimir Oltean 		*data++ = ocelot->stats[port * ocelot->num_stats + i];
1285a556c76aSAlexandre Belloni }
1286a556c76aSAlexandre Belloni 
1287c7282d38SVladimir Oltean static void ocelot_port_get_ethtool_stats(struct net_device *dev,
1288c7282d38SVladimir Oltean 					  struct ethtool_stats *stats,
1289c7282d38SVladimir Oltean 					  u64 *data)
1290a556c76aSAlexandre Belloni {
1291004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1292004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1293c7282d38SVladimir Oltean 	int port = priv->chip_port;
1294a556c76aSAlexandre Belloni 
1295c7282d38SVladimir Oltean 	ocelot_get_ethtool_stats(ocelot, port, data);
1296c7282d38SVladimir Oltean }
1297c7282d38SVladimir Oltean 
1298c7282d38SVladimir Oltean static int ocelot_get_sset_count(struct ocelot *ocelot, int port, int sset)
1299c7282d38SVladimir Oltean {
1300a556c76aSAlexandre Belloni 	if (sset != ETH_SS_STATS)
1301a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
1302c7282d38SVladimir Oltean 
1303a556c76aSAlexandre Belloni 	return ocelot->num_stats;
1304a556c76aSAlexandre Belloni }
1305a556c76aSAlexandre Belloni 
1306c7282d38SVladimir Oltean static int ocelot_port_get_sset_count(struct net_device *dev, int sset)
13074e3b0468SAntoine Tenart {
1308004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1309004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1310c7282d38SVladimir Oltean 	int port = priv->chip_port;
13114e3b0468SAntoine Tenart 
1312c7282d38SVladimir Oltean 	return ocelot_get_sset_count(ocelot, port, sset);
1313c7282d38SVladimir Oltean }
13144e3b0468SAntoine Tenart 
1315c7282d38SVladimir Oltean static int ocelot_get_ts_info(struct ocelot *ocelot, int port,
1316c7282d38SVladimir Oltean 			      struct ethtool_ts_info *info)
1317c7282d38SVladimir Oltean {
13184e3b0468SAntoine Tenart 	info->phc_index = ocelot->ptp_clock ?
13194e3b0468SAntoine Tenart 			  ptp_clock_index(ocelot->ptp_clock) : -1;
13204e3b0468SAntoine Tenart 	info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
13214e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RX_SOFTWARE |
13224e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_SOFTWARE |
13234e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_TX_HARDWARE |
13244e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RX_HARDWARE |
13254e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RAW_HARDWARE;
13264e3b0468SAntoine Tenart 	info->tx_types = BIT(HWTSTAMP_TX_OFF) | BIT(HWTSTAMP_TX_ON) |
13274e3b0468SAntoine Tenart 			 BIT(HWTSTAMP_TX_ONESTEP_SYNC);
13284e3b0468SAntoine Tenart 	info->rx_filters = BIT(HWTSTAMP_FILTER_NONE) | BIT(HWTSTAMP_FILTER_ALL);
13294e3b0468SAntoine Tenart 
13304e3b0468SAntoine Tenart 	return 0;
13314e3b0468SAntoine Tenart }
13324e3b0468SAntoine Tenart 
1333c7282d38SVladimir Oltean static int ocelot_port_get_ts_info(struct net_device *dev,
1334c7282d38SVladimir Oltean 				   struct ethtool_ts_info *info)
1335c7282d38SVladimir Oltean {
1336c7282d38SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1337c7282d38SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1338c7282d38SVladimir Oltean 	int port = priv->chip_port;
1339c7282d38SVladimir Oltean 
1340c7282d38SVladimir Oltean 	if (!ocelot->ptp)
1341c7282d38SVladimir Oltean 		return ethtool_op_get_ts_info(dev, info);
1342c7282d38SVladimir Oltean 
1343c7282d38SVladimir Oltean 	return ocelot_get_ts_info(ocelot, port, info);
1344c7282d38SVladimir Oltean }
1345c7282d38SVladimir Oltean 
1346a556c76aSAlexandre Belloni static const struct ethtool_ops ocelot_ethtool_ops = {
1347c7282d38SVladimir Oltean 	.get_strings		= ocelot_port_get_strings,
1348c7282d38SVladimir Oltean 	.get_ethtool_stats	= ocelot_port_get_ethtool_stats,
1349c7282d38SVladimir Oltean 	.get_sset_count		= ocelot_port_get_sset_count,
1350dc96ee37SAlexandre Belloni 	.get_link_ksettings	= phy_ethtool_get_link_ksettings,
1351dc96ee37SAlexandre Belloni 	.set_link_ksettings	= phy_ethtool_set_link_ksettings,
1352c7282d38SVladimir Oltean 	.get_ts_info		= ocelot_port_get_ts_info,
1353a556c76aSAlexandre Belloni };
1354a556c76aSAlexandre Belloni 
13554bda1415SVladimir Oltean static void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port,
1356a556c76aSAlexandre Belloni 					u8 state)
1357a556c76aSAlexandre Belloni {
1358a556c76aSAlexandre Belloni 	u32 port_cfg;
13594bda1415SVladimir Oltean 	int p, i;
1360a556c76aSAlexandre Belloni 
13614bda1415SVladimir Oltean 	if (!(BIT(port) & ocelot->bridge_mask))
13624bda1415SVladimir Oltean 		return;
1363a556c76aSAlexandre Belloni 
13644bda1415SVladimir Oltean 	port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port);
1365a556c76aSAlexandre Belloni 
1366a556c76aSAlexandre Belloni 	switch (state) {
1367a556c76aSAlexandre Belloni 	case BR_STATE_FORWARDING:
13684bda1415SVladimir Oltean 		ocelot->bridge_fwd_mask |= BIT(port);
1369a556c76aSAlexandre Belloni 		/* Fallthrough */
1370a556c76aSAlexandre Belloni 	case BR_STATE_LEARNING:
1371a556c76aSAlexandre Belloni 		port_cfg |= ANA_PORT_PORT_CFG_LEARN_ENA;
1372a556c76aSAlexandre Belloni 		break;
1373a556c76aSAlexandre Belloni 
1374a556c76aSAlexandre Belloni 	default:
1375a556c76aSAlexandre Belloni 		port_cfg &= ~ANA_PORT_PORT_CFG_LEARN_ENA;
13764bda1415SVladimir Oltean 		ocelot->bridge_fwd_mask &= ~BIT(port);
1377a556c76aSAlexandre Belloni 		break;
1378a556c76aSAlexandre Belloni 	}
1379a556c76aSAlexandre Belloni 
13804bda1415SVladimir Oltean 	ocelot_write_gix(ocelot, port_cfg, ANA_PORT_PORT_CFG, port);
1381a556c76aSAlexandre Belloni 
1382a556c76aSAlexandre Belloni 	/* Apply FWD mask. The loop is needed to add/remove the current port as
1383a556c76aSAlexandre Belloni 	 * a source for the other ports.
1384a556c76aSAlexandre Belloni 	 */
13854bda1415SVladimir Oltean 	for (p = 0; p < ocelot->num_phys_ports; p++) {
1386*c9d2203bSVladimir Oltean 		if (p == ocelot->cpu || (ocelot->bridge_fwd_mask & BIT(p))) {
13874bda1415SVladimir Oltean 			unsigned long mask = ocelot->bridge_fwd_mask & ~BIT(p);
1388a556c76aSAlexandre Belloni 
1389a556c76aSAlexandre Belloni 			for (i = 0; i < ocelot->num_phys_ports; i++) {
1390a556c76aSAlexandre Belloni 				unsigned long bond_mask = ocelot->lags[i];
1391a556c76aSAlexandre Belloni 
1392a556c76aSAlexandre Belloni 				if (!bond_mask)
1393a556c76aSAlexandre Belloni 					continue;
1394a556c76aSAlexandre Belloni 
13954bda1415SVladimir Oltean 				if (bond_mask & BIT(p)) {
1396a556c76aSAlexandre Belloni 					mask &= ~bond_mask;
1397a556c76aSAlexandre Belloni 					break;
1398a556c76aSAlexandre Belloni 				}
1399a556c76aSAlexandre Belloni 			}
1400a556c76aSAlexandre Belloni 
1401*c9d2203bSVladimir Oltean 			/* Avoid the NPI port from looping back to itself */
1402*c9d2203bSVladimir Oltean 			if (p != ocelot->cpu)
1403*c9d2203bSVladimir Oltean 				mask |= BIT(ocelot->cpu);
1404*c9d2203bSVladimir Oltean 
1405*c9d2203bSVladimir Oltean 			ocelot_write_rix(ocelot, mask,
14064bda1415SVladimir Oltean 					 ANA_PGID_PGID, PGID_SRC + p);
1407a556c76aSAlexandre Belloni 		} else {
1408a556c76aSAlexandre Belloni 			/* Only the CPU port, this is compatible with link
1409a556c76aSAlexandre Belloni 			 * aggregation.
1410a556c76aSAlexandre Belloni 			 */
1411a556c76aSAlexandre Belloni 			ocelot_write_rix(ocelot,
1412*c9d2203bSVladimir Oltean 					 BIT(ocelot->cpu),
14134bda1415SVladimir Oltean 					 ANA_PGID_PGID, PGID_SRC + p);
14144bda1415SVladimir Oltean 		}
1415a556c76aSAlexandre Belloni 	}
1416a556c76aSAlexandre Belloni }
1417a556c76aSAlexandre Belloni 
14184bda1415SVladimir Oltean static void ocelot_port_attr_stp_state_set(struct ocelot *ocelot, int port,
14194bda1415SVladimir Oltean 					   struct switchdev_trans *trans,
14204bda1415SVladimir Oltean 					   u8 state)
1421a556c76aSAlexandre Belloni {
14224bda1415SVladimir Oltean 	if (switchdev_trans_ph_prepare(trans))
14234bda1415SVladimir Oltean 		return;
1424a556c76aSAlexandre Belloni 
14254bda1415SVladimir Oltean 	ocelot_bridge_stp_state_set(ocelot, port, state);
14264bda1415SVladimir Oltean }
14274bda1415SVladimir Oltean 
14284bda1415SVladimir Oltean static void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs)
14294bda1415SVladimir Oltean {
14304bda1415SVladimir Oltean 	ocelot_write(ocelot, ANA_AUTOAGE_AGE_PERIOD(msecs / 2),
1431a556c76aSAlexandre Belloni 		     ANA_AUTOAGE);
1432a556c76aSAlexandre Belloni }
1433a556c76aSAlexandre Belloni 
14344bda1415SVladimir Oltean static void ocelot_port_attr_ageing_set(struct ocelot *ocelot, int port,
14354bda1415SVladimir Oltean 					unsigned long ageing_clock_t)
1436a556c76aSAlexandre Belloni {
14374bda1415SVladimir Oltean 	unsigned long ageing_jiffies = clock_t_to_jiffies(ageing_clock_t);
14384bda1415SVladimir Oltean 	u32 ageing_time = jiffies_to_msecs(ageing_jiffies) / 1000;
1439a556c76aSAlexandre Belloni 
14404bda1415SVladimir Oltean 	ocelot_set_ageing_time(ocelot, ageing_time);
14414bda1415SVladimir Oltean }
14424bda1415SVladimir Oltean 
14434bda1415SVladimir Oltean static void ocelot_port_attr_mc_set(struct ocelot *ocelot, int port, bool mc)
14444bda1415SVladimir Oltean {
14454bda1415SVladimir Oltean 	u32 cpu_fwd_mcast = ANA_PORT_CPU_FWD_CFG_CPU_IGMP_REDIR_ENA |
1446a556c76aSAlexandre Belloni 			    ANA_PORT_CPU_FWD_CFG_CPU_MLD_REDIR_ENA |
1447a556c76aSAlexandre Belloni 			    ANA_PORT_CPU_FWD_CFG_CPU_IPMC_CTRL_COPY_ENA;
14484bda1415SVladimir Oltean 	u32 val = 0;
1449a556c76aSAlexandre Belloni 
14504bda1415SVladimir Oltean 	if (mc)
14514bda1415SVladimir Oltean 		val = cpu_fwd_mcast;
14524bda1415SVladimir Oltean 
14534bda1415SVladimir Oltean 	ocelot_rmw_gix(ocelot, val, cpu_fwd_mcast,
14544bda1415SVladimir Oltean 		       ANA_PORT_CPU_FWD_CFG, port);
1455a556c76aSAlexandre Belloni }
1456a556c76aSAlexandre Belloni 
1457a556c76aSAlexandre Belloni static int ocelot_port_attr_set(struct net_device *dev,
1458a556c76aSAlexandre Belloni 				const struct switchdev_attr *attr,
1459a556c76aSAlexandre Belloni 				struct switchdev_trans *trans)
1460a556c76aSAlexandre Belloni {
1461004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1462004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1463004d44f6SVladimir Oltean 	int port = priv->chip_port;
1464a556c76aSAlexandre Belloni 	int err = 0;
1465a556c76aSAlexandre Belloni 
1466a556c76aSAlexandre Belloni 	switch (attr->id) {
1467a556c76aSAlexandre Belloni 	case SWITCHDEV_ATTR_ID_PORT_STP_STATE:
14684bda1415SVladimir Oltean 		ocelot_port_attr_stp_state_set(ocelot, port, trans,
1469a556c76aSAlexandre Belloni 					       attr->u.stp_state);
1470a556c76aSAlexandre Belloni 		break;
1471a556c76aSAlexandre Belloni 	case SWITCHDEV_ATTR_ID_BRIDGE_AGEING_TIME:
14724bda1415SVladimir Oltean 		ocelot_port_attr_ageing_set(ocelot, port, attr->u.ageing_time);
1473a556c76aSAlexandre Belloni 		break;
14747142529fSAntoine Tenart 	case SWITCHDEV_ATTR_ID_BRIDGE_VLAN_FILTERING:
1475004d44f6SVladimir Oltean 		priv->vlan_aware = attr->u.vlan_filtering;
1476004d44f6SVladimir Oltean 		ocelot_port_vlan_filtering(ocelot, port, priv->vlan_aware);
14777142529fSAntoine Tenart 		break;
1478a556c76aSAlexandre Belloni 	case SWITCHDEV_ATTR_ID_BRIDGE_MC_DISABLED:
14794bda1415SVladimir Oltean 		ocelot_port_attr_mc_set(ocelot, port, !attr->u.mc_disabled);
1480a556c76aSAlexandre Belloni 		break;
1481a556c76aSAlexandre Belloni 	default:
1482a556c76aSAlexandre Belloni 		err = -EOPNOTSUPP;
1483a556c76aSAlexandre Belloni 		break;
1484a556c76aSAlexandre Belloni 	}
1485a556c76aSAlexandre Belloni 
1486a556c76aSAlexandre Belloni 	return err;
1487a556c76aSAlexandre Belloni }
1488a556c76aSAlexandre Belloni 
14897142529fSAntoine Tenart static int ocelot_port_obj_add_vlan(struct net_device *dev,
14907142529fSAntoine Tenart 				    const struct switchdev_obj_port_vlan *vlan,
14917142529fSAntoine Tenart 				    struct switchdev_trans *trans)
14927142529fSAntoine Tenart {
14937142529fSAntoine Tenart 	int ret;
14947142529fSAntoine Tenart 	u16 vid;
14957142529fSAntoine Tenart 
14967142529fSAntoine Tenart 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; vid++) {
14977142529fSAntoine Tenart 		ret = ocelot_vlan_vid_add(dev, vid,
14987142529fSAntoine Tenart 					  vlan->flags & BRIDGE_VLAN_INFO_PVID,
14997142529fSAntoine Tenart 					  vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED);
15007142529fSAntoine Tenart 		if (ret)
15017142529fSAntoine Tenart 			return ret;
15027142529fSAntoine Tenart 	}
15037142529fSAntoine Tenart 
15047142529fSAntoine Tenart 	return 0;
15057142529fSAntoine Tenart }
15067142529fSAntoine Tenart 
15077142529fSAntoine Tenart static int ocelot_port_vlan_del_vlan(struct net_device *dev,
15087142529fSAntoine Tenart 				     const struct switchdev_obj_port_vlan *vlan)
15097142529fSAntoine Tenart {
15107142529fSAntoine Tenart 	int ret;
15117142529fSAntoine Tenart 	u16 vid;
15127142529fSAntoine Tenart 
15137142529fSAntoine Tenart 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; vid++) {
15147142529fSAntoine Tenart 		ret = ocelot_vlan_vid_del(dev, vid);
15157142529fSAntoine Tenart 
15167142529fSAntoine Tenart 		if (ret)
15177142529fSAntoine Tenart 			return ret;
15187142529fSAntoine Tenart 	}
15197142529fSAntoine Tenart 
15207142529fSAntoine Tenart 	return 0;
15217142529fSAntoine Tenart }
15227142529fSAntoine Tenart 
1523a556c76aSAlexandre Belloni static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot,
1524a556c76aSAlexandre Belloni 						     const unsigned char *addr,
1525a556c76aSAlexandre Belloni 						     u16 vid)
1526a556c76aSAlexandre Belloni {
1527a556c76aSAlexandre Belloni 	struct ocelot_multicast *mc;
1528a556c76aSAlexandre Belloni 
1529a556c76aSAlexandre Belloni 	list_for_each_entry(mc, &ocelot->multicast, list) {
1530a556c76aSAlexandre Belloni 		if (ether_addr_equal(mc->addr, addr) && mc->vid == vid)
1531a556c76aSAlexandre Belloni 			return mc;
1532a556c76aSAlexandre Belloni 	}
1533a556c76aSAlexandre Belloni 
1534a556c76aSAlexandre Belloni 	return NULL;
1535a556c76aSAlexandre Belloni }
1536a556c76aSAlexandre Belloni 
1537a556c76aSAlexandre Belloni static int ocelot_port_obj_add_mdb(struct net_device *dev,
1538a556c76aSAlexandre Belloni 				   const struct switchdev_obj_port_mdb *mdb,
1539a556c76aSAlexandre Belloni 				   struct switchdev_trans *trans)
1540a556c76aSAlexandre Belloni {
1541004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1542004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
1543004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
1544a556c76aSAlexandre Belloni 	unsigned char addr[ETH_ALEN];
1545004d44f6SVladimir Oltean 	struct ocelot_multicast *mc;
1546004d44f6SVladimir Oltean 	int port = priv->chip_port;
1547a556c76aSAlexandre Belloni 	u16 vid = mdb->vid;
1548a556c76aSAlexandre Belloni 	bool new = false;
1549a556c76aSAlexandre Belloni 
1550a556c76aSAlexandre Belloni 	if (!vid)
1551004d44f6SVladimir Oltean 		vid = ocelot_port->pvid;
1552a556c76aSAlexandre Belloni 
1553a556c76aSAlexandre Belloni 	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
1554a556c76aSAlexandre Belloni 	if (!mc) {
1555a556c76aSAlexandre Belloni 		mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL);
1556a556c76aSAlexandre Belloni 		if (!mc)
1557a556c76aSAlexandre Belloni 			return -ENOMEM;
1558a556c76aSAlexandre Belloni 
1559a556c76aSAlexandre Belloni 		memcpy(mc->addr, mdb->addr, ETH_ALEN);
1560a556c76aSAlexandre Belloni 		mc->vid = vid;
1561a556c76aSAlexandre Belloni 
1562a556c76aSAlexandre Belloni 		list_add_tail(&mc->list, &ocelot->multicast);
1563a556c76aSAlexandre Belloni 		new = true;
1564a556c76aSAlexandre Belloni 	}
1565a556c76aSAlexandre Belloni 
1566a556c76aSAlexandre Belloni 	memcpy(addr, mc->addr, ETH_ALEN);
1567a556c76aSAlexandre Belloni 	addr[0] = 0;
1568a556c76aSAlexandre Belloni 
1569a556c76aSAlexandre Belloni 	if (!new) {
1570a556c76aSAlexandre Belloni 		addr[2] = mc->ports << 0;
1571a556c76aSAlexandre Belloni 		addr[1] = mc->ports << 8;
1572a556c76aSAlexandre Belloni 		ocelot_mact_forget(ocelot, addr, vid);
1573a556c76aSAlexandre Belloni 	}
1574a556c76aSAlexandre Belloni 
1575004d44f6SVladimir Oltean 	mc->ports |= BIT(port);
1576a556c76aSAlexandre Belloni 	addr[2] = mc->ports << 0;
1577a556c76aSAlexandre Belloni 	addr[1] = mc->ports << 8;
1578a556c76aSAlexandre Belloni 
1579a556c76aSAlexandre Belloni 	return ocelot_mact_learn(ocelot, 0, addr, vid, ENTRYTYPE_MACv4);
1580a556c76aSAlexandre Belloni }
1581a556c76aSAlexandre Belloni 
1582a556c76aSAlexandre Belloni static int ocelot_port_obj_del_mdb(struct net_device *dev,
1583a556c76aSAlexandre Belloni 				   const struct switchdev_obj_port_mdb *mdb)
1584a556c76aSAlexandre Belloni {
1585004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1586004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
1587004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
1588a556c76aSAlexandre Belloni 	unsigned char addr[ETH_ALEN];
1589004d44f6SVladimir Oltean 	struct ocelot_multicast *mc;
1590004d44f6SVladimir Oltean 	int port = priv->chip_port;
1591a556c76aSAlexandre Belloni 	u16 vid = mdb->vid;
1592a556c76aSAlexandre Belloni 
1593a556c76aSAlexandre Belloni 	if (!vid)
1594004d44f6SVladimir Oltean 		vid = ocelot_port->pvid;
1595a556c76aSAlexandre Belloni 
1596a556c76aSAlexandre Belloni 	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
1597a556c76aSAlexandre Belloni 	if (!mc)
1598a556c76aSAlexandre Belloni 		return -ENOENT;
1599a556c76aSAlexandre Belloni 
1600a556c76aSAlexandre Belloni 	memcpy(addr, mc->addr, ETH_ALEN);
1601a556c76aSAlexandre Belloni 	addr[2] = mc->ports << 0;
1602a556c76aSAlexandre Belloni 	addr[1] = mc->ports << 8;
1603a556c76aSAlexandre Belloni 	addr[0] = 0;
1604a556c76aSAlexandre Belloni 	ocelot_mact_forget(ocelot, addr, vid);
1605a556c76aSAlexandre Belloni 
1606004d44f6SVladimir Oltean 	mc->ports &= ~BIT(port);
1607a556c76aSAlexandre Belloni 	if (!mc->ports) {
1608a556c76aSAlexandre Belloni 		list_del(&mc->list);
1609a556c76aSAlexandre Belloni 		devm_kfree(ocelot->dev, mc);
1610a556c76aSAlexandre Belloni 		return 0;
1611a556c76aSAlexandre Belloni 	}
1612a556c76aSAlexandre Belloni 
1613a556c76aSAlexandre Belloni 	addr[2] = mc->ports << 0;
1614a556c76aSAlexandre Belloni 	addr[1] = mc->ports << 8;
1615a556c76aSAlexandre Belloni 
1616a556c76aSAlexandre Belloni 	return ocelot_mact_learn(ocelot, 0, addr, vid, ENTRYTYPE_MACv4);
1617a556c76aSAlexandre Belloni }
1618a556c76aSAlexandre Belloni 
1619a556c76aSAlexandre Belloni static int ocelot_port_obj_add(struct net_device *dev,
1620a556c76aSAlexandre Belloni 			       const struct switchdev_obj *obj,
162169213513SPetr Machata 			       struct switchdev_trans *trans,
162269213513SPetr Machata 			       struct netlink_ext_ack *extack)
1623a556c76aSAlexandre Belloni {
1624a556c76aSAlexandre Belloni 	int ret = 0;
1625a556c76aSAlexandre Belloni 
1626a556c76aSAlexandre Belloni 	switch (obj->id) {
16277142529fSAntoine Tenart 	case SWITCHDEV_OBJ_ID_PORT_VLAN:
16287142529fSAntoine Tenart 		ret = ocelot_port_obj_add_vlan(dev,
16297142529fSAntoine Tenart 					       SWITCHDEV_OBJ_PORT_VLAN(obj),
16307142529fSAntoine Tenart 					       trans);
16317142529fSAntoine Tenart 		break;
1632a556c76aSAlexandre Belloni 	case SWITCHDEV_OBJ_ID_PORT_MDB:
1633a556c76aSAlexandre Belloni 		ret = ocelot_port_obj_add_mdb(dev, SWITCHDEV_OBJ_PORT_MDB(obj),
1634a556c76aSAlexandre Belloni 					      trans);
1635a556c76aSAlexandre Belloni 		break;
1636a556c76aSAlexandre Belloni 	default:
1637a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
1638a556c76aSAlexandre Belloni 	}
1639a556c76aSAlexandre Belloni 
1640a556c76aSAlexandre Belloni 	return ret;
1641a556c76aSAlexandre Belloni }
1642a556c76aSAlexandre Belloni 
1643a556c76aSAlexandre Belloni static int ocelot_port_obj_del(struct net_device *dev,
1644a556c76aSAlexandre Belloni 			       const struct switchdev_obj *obj)
1645a556c76aSAlexandre Belloni {
1646a556c76aSAlexandre Belloni 	int ret = 0;
1647a556c76aSAlexandre Belloni 
1648a556c76aSAlexandre Belloni 	switch (obj->id) {
16497142529fSAntoine Tenart 	case SWITCHDEV_OBJ_ID_PORT_VLAN:
16507142529fSAntoine Tenart 		ret = ocelot_port_vlan_del_vlan(dev,
16517142529fSAntoine Tenart 						SWITCHDEV_OBJ_PORT_VLAN(obj));
16527142529fSAntoine Tenart 		break;
1653a556c76aSAlexandre Belloni 	case SWITCHDEV_OBJ_ID_PORT_MDB:
1654a556c76aSAlexandre Belloni 		ret = ocelot_port_obj_del_mdb(dev, SWITCHDEV_OBJ_PORT_MDB(obj));
1655a556c76aSAlexandre Belloni 		break;
1656a556c76aSAlexandre Belloni 	default:
1657a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
1658a556c76aSAlexandre Belloni 	}
1659a556c76aSAlexandre Belloni 
1660a556c76aSAlexandre Belloni 	return ret;
1661a556c76aSAlexandre Belloni }
1662a556c76aSAlexandre Belloni 
1663f270dbfaSVladimir Oltean static int ocelot_port_bridge_join(struct ocelot *ocelot, int port,
1664a556c76aSAlexandre Belloni 				   struct net_device *bridge)
1665a556c76aSAlexandre Belloni {
1666a556c76aSAlexandre Belloni 	if (!ocelot->bridge_mask) {
1667a556c76aSAlexandre Belloni 		ocelot->hw_bridge_dev = bridge;
1668a556c76aSAlexandre Belloni 	} else {
1669a556c76aSAlexandre Belloni 		if (ocelot->hw_bridge_dev != bridge)
1670a556c76aSAlexandre Belloni 			/* This is adding the port to a second bridge, this is
1671a556c76aSAlexandre Belloni 			 * unsupported */
1672a556c76aSAlexandre Belloni 			return -ENODEV;
1673a556c76aSAlexandre Belloni 	}
1674a556c76aSAlexandre Belloni 
1675f270dbfaSVladimir Oltean 	ocelot->bridge_mask |= BIT(port);
1676a556c76aSAlexandre Belloni 
1677a556c76aSAlexandre Belloni 	return 0;
1678a556c76aSAlexandre Belloni }
1679a556c76aSAlexandre Belloni 
1680f270dbfaSVladimir Oltean static int ocelot_port_bridge_leave(struct ocelot *ocelot, int port,
1681a556c76aSAlexandre Belloni 				    struct net_device *bridge)
1682a556c76aSAlexandre Belloni {
168397bb69e1SVladimir Oltean 	ocelot->bridge_mask &= ~BIT(port);
1684a556c76aSAlexandre Belloni 
1685a556c76aSAlexandre Belloni 	if (!ocelot->bridge_mask)
1686a556c76aSAlexandre Belloni 		ocelot->hw_bridge_dev = NULL;
16877142529fSAntoine Tenart 
168897bb69e1SVladimir Oltean 	ocelot_port_vlan_filtering(ocelot, port, 0);
168997bb69e1SVladimir Oltean 	ocelot_port_set_pvid(ocelot, port, 0);
169097bb69e1SVladimir Oltean 	return ocelot_port_set_native_vlan(ocelot, port, 0);
1691a556c76aSAlexandre Belloni }
1692a556c76aSAlexandre Belloni 
1693dc96ee37SAlexandre Belloni static void ocelot_set_aggr_pgids(struct ocelot *ocelot)
1694dc96ee37SAlexandre Belloni {
1695dc96ee37SAlexandre Belloni 	int i, port, lag;
1696dc96ee37SAlexandre Belloni 
1697dc96ee37SAlexandre Belloni 	/* Reset destination and aggregation PGIDS */
1698dc96ee37SAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++)
1699dc96ee37SAlexandre Belloni 		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
1700dc96ee37SAlexandre Belloni 
1701dc96ee37SAlexandre Belloni 	for (i = PGID_AGGR; i < PGID_SRC; i++)
1702dc96ee37SAlexandre Belloni 		ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
1703dc96ee37SAlexandre Belloni 				 ANA_PGID_PGID, i);
1704dc96ee37SAlexandre Belloni 
1705dc96ee37SAlexandre Belloni 	/* Now, set PGIDs for each LAG */
1706dc96ee37SAlexandre Belloni 	for (lag = 0; lag < ocelot->num_phys_ports; lag++) {
1707dc96ee37SAlexandre Belloni 		unsigned long bond_mask;
1708dc96ee37SAlexandre Belloni 		int aggr_count = 0;
1709dc96ee37SAlexandre Belloni 		u8 aggr_idx[16];
1710dc96ee37SAlexandre Belloni 
1711dc96ee37SAlexandre Belloni 		bond_mask = ocelot->lags[lag];
1712dc96ee37SAlexandre Belloni 		if (!bond_mask)
1713dc96ee37SAlexandre Belloni 			continue;
1714dc96ee37SAlexandre Belloni 
1715dc96ee37SAlexandre Belloni 		for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) {
1716dc96ee37SAlexandre Belloni 			// Destination mask
1717dc96ee37SAlexandre Belloni 			ocelot_write_rix(ocelot, bond_mask,
1718dc96ee37SAlexandre Belloni 					 ANA_PGID_PGID, port);
1719dc96ee37SAlexandre Belloni 			aggr_idx[aggr_count] = port;
1720dc96ee37SAlexandre Belloni 			aggr_count++;
1721dc96ee37SAlexandre Belloni 		}
1722dc96ee37SAlexandre Belloni 
1723dc96ee37SAlexandre Belloni 		for (i = PGID_AGGR; i < PGID_SRC; i++) {
1724dc96ee37SAlexandre Belloni 			u32 ac;
1725dc96ee37SAlexandre Belloni 
1726dc96ee37SAlexandre Belloni 			ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i);
1727dc96ee37SAlexandre Belloni 			ac &= ~bond_mask;
1728dc96ee37SAlexandre Belloni 			ac |= BIT(aggr_idx[i % aggr_count]);
1729dc96ee37SAlexandre Belloni 			ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i);
1730dc96ee37SAlexandre Belloni 		}
1731dc96ee37SAlexandre Belloni 	}
1732dc96ee37SAlexandre Belloni }
1733dc96ee37SAlexandre Belloni 
1734dc96ee37SAlexandre Belloni static void ocelot_setup_lag(struct ocelot *ocelot, int lag)
1735dc96ee37SAlexandre Belloni {
1736dc96ee37SAlexandre Belloni 	unsigned long bond_mask = ocelot->lags[lag];
1737dc96ee37SAlexandre Belloni 	unsigned int p;
1738dc96ee37SAlexandre Belloni 
1739dc96ee37SAlexandre Belloni 	for_each_set_bit(p, &bond_mask, ocelot->num_phys_ports) {
1740dc96ee37SAlexandre Belloni 		u32 port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, p);
1741dc96ee37SAlexandre Belloni 
1742dc96ee37SAlexandre Belloni 		port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M;
1743dc96ee37SAlexandre Belloni 
1744dc96ee37SAlexandre Belloni 		/* Use lag port as logical port for port i */
1745dc96ee37SAlexandre Belloni 		ocelot_write_gix(ocelot, port_cfg |
1746dc96ee37SAlexandre Belloni 				 ANA_PORT_PORT_CFG_PORTID_VAL(lag),
1747dc96ee37SAlexandre Belloni 				 ANA_PORT_PORT_CFG, p);
1748dc96ee37SAlexandre Belloni 	}
1749dc96ee37SAlexandre Belloni }
1750dc96ee37SAlexandre Belloni 
1751f270dbfaSVladimir Oltean static int ocelot_port_lag_join(struct ocelot *ocelot, int port,
1752dc96ee37SAlexandre Belloni 				struct net_device *bond)
1753dc96ee37SAlexandre Belloni {
1754dc96ee37SAlexandre Belloni 	struct net_device *ndev;
1755dc96ee37SAlexandre Belloni 	u32 bond_mask = 0;
1756f270dbfaSVladimir Oltean 	int lag, lp;
1757dc96ee37SAlexandre Belloni 
1758dc96ee37SAlexandre Belloni 	rcu_read_lock();
1759dc96ee37SAlexandre Belloni 	for_each_netdev_in_bond_rcu(bond, ndev) {
1760004d44f6SVladimir Oltean 		struct ocelot_port_private *priv = netdev_priv(ndev);
1761dc96ee37SAlexandre Belloni 
1762004d44f6SVladimir Oltean 		bond_mask |= BIT(priv->chip_port);
1763dc96ee37SAlexandre Belloni 	}
1764dc96ee37SAlexandre Belloni 	rcu_read_unlock();
1765dc96ee37SAlexandre Belloni 
1766dc96ee37SAlexandre Belloni 	lp = __ffs(bond_mask);
1767dc96ee37SAlexandre Belloni 
1768dc96ee37SAlexandre Belloni 	/* If the new port is the lowest one, use it as the logical port from
1769dc96ee37SAlexandre Belloni 	 * now on
1770dc96ee37SAlexandre Belloni 	 */
1771f270dbfaSVladimir Oltean 	if (port == lp) {
1772f270dbfaSVladimir Oltean 		lag = port;
1773f270dbfaSVladimir Oltean 		ocelot->lags[port] = bond_mask;
1774f270dbfaSVladimir Oltean 		bond_mask &= ~BIT(port);
1775dc96ee37SAlexandre Belloni 		if (bond_mask) {
1776dc96ee37SAlexandre Belloni 			lp = __ffs(bond_mask);
1777dc96ee37SAlexandre Belloni 			ocelot->lags[lp] = 0;
1778dc96ee37SAlexandre Belloni 		}
1779dc96ee37SAlexandre Belloni 	} else {
1780dc96ee37SAlexandre Belloni 		lag = lp;
1781f270dbfaSVladimir Oltean 		ocelot->lags[lp] |= BIT(port);
1782dc96ee37SAlexandre Belloni 	}
1783dc96ee37SAlexandre Belloni 
1784dc96ee37SAlexandre Belloni 	ocelot_setup_lag(ocelot, lag);
1785dc96ee37SAlexandre Belloni 	ocelot_set_aggr_pgids(ocelot);
1786dc96ee37SAlexandre Belloni 
1787dc96ee37SAlexandre Belloni 	return 0;
1788dc96ee37SAlexandre Belloni }
1789dc96ee37SAlexandre Belloni 
1790f270dbfaSVladimir Oltean static void ocelot_port_lag_leave(struct ocelot *ocelot, int port,
1791dc96ee37SAlexandre Belloni 				  struct net_device *bond)
1792dc96ee37SAlexandre Belloni {
1793dc96ee37SAlexandre Belloni 	u32 port_cfg;
1794dc96ee37SAlexandre Belloni 	int i;
1795dc96ee37SAlexandre Belloni 
1796dc96ee37SAlexandre Belloni 	/* Remove port from any lag */
1797dc96ee37SAlexandre Belloni 	for (i = 0; i < ocelot->num_phys_ports; i++)
1798f270dbfaSVladimir Oltean 		ocelot->lags[i] &= ~BIT(port);
1799dc96ee37SAlexandre Belloni 
1800dc96ee37SAlexandre Belloni 	/* if it was the logical port of the lag, move the lag config to the
1801dc96ee37SAlexandre Belloni 	 * next port
1802dc96ee37SAlexandre Belloni 	 */
1803f270dbfaSVladimir Oltean 	if (ocelot->lags[port]) {
1804f270dbfaSVladimir Oltean 		int n = __ffs(ocelot->lags[port]);
1805dc96ee37SAlexandre Belloni 
1806f270dbfaSVladimir Oltean 		ocelot->lags[n] = ocelot->lags[port];
1807f270dbfaSVladimir Oltean 		ocelot->lags[port] = 0;
1808dc96ee37SAlexandre Belloni 
1809dc96ee37SAlexandre Belloni 		ocelot_setup_lag(ocelot, n);
1810dc96ee37SAlexandre Belloni 	}
1811dc96ee37SAlexandre Belloni 
1812f270dbfaSVladimir Oltean 	port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port);
1813dc96ee37SAlexandre Belloni 	port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M;
1814f270dbfaSVladimir Oltean 	ocelot_write_gix(ocelot, port_cfg | ANA_PORT_PORT_CFG_PORTID_VAL(port),
1815f270dbfaSVladimir Oltean 			 ANA_PORT_PORT_CFG, port);
1816dc96ee37SAlexandre Belloni 
1817dc96ee37SAlexandre Belloni 	ocelot_set_aggr_pgids(ocelot);
1818dc96ee37SAlexandre Belloni }
1819dc96ee37SAlexandre Belloni 
1820a556c76aSAlexandre Belloni /* Checks if the net_device instance given to us originate from our driver. */
1821a556c76aSAlexandre Belloni static bool ocelot_netdevice_dev_check(const struct net_device *dev)
1822a556c76aSAlexandre Belloni {
1823a556c76aSAlexandre Belloni 	return dev->netdev_ops == &ocelot_port_netdev_ops;
1824a556c76aSAlexandre Belloni }
1825a556c76aSAlexandre Belloni 
1826a556c76aSAlexandre Belloni static int ocelot_netdevice_port_event(struct net_device *dev,
1827a556c76aSAlexandre Belloni 				       unsigned long event,
1828a556c76aSAlexandre Belloni 				       struct netdev_notifier_changeupper_info *info)
1829a556c76aSAlexandre Belloni {
1830004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1831004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
1832f270dbfaSVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
1833004d44f6SVladimir Oltean 	int port = priv->chip_port;
1834a556c76aSAlexandre Belloni 	int err = 0;
1835a556c76aSAlexandre Belloni 
1836a556c76aSAlexandre Belloni 	switch (event) {
1837a556c76aSAlexandre Belloni 	case NETDEV_CHANGEUPPER:
1838a556c76aSAlexandre Belloni 		if (netif_is_bridge_master(info->upper_dev)) {
1839004d44f6SVladimir Oltean 			if (info->linking) {
1840f270dbfaSVladimir Oltean 				err = ocelot_port_bridge_join(ocelot, port,
1841a556c76aSAlexandre Belloni 							      info->upper_dev);
1842004d44f6SVladimir Oltean 			} else {
1843f270dbfaSVladimir Oltean 				err = ocelot_port_bridge_leave(ocelot, port,
1844a556c76aSAlexandre Belloni 							       info->upper_dev);
1845004d44f6SVladimir Oltean 				priv->vlan_aware = false;
1846004d44f6SVladimir Oltean 			}
1847a556c76aSAlexandre Belloni 		}
1848dc96ee37SAlexandre Belloni 		if (netif_is_lag_master(info->upper_dev)) {
1849dc96ee37SAlexandre Belloni 			if (info->linking)
1850f270dbfaSVladimir Oltean 				err = ocelot_port_lag_join(ocelot, port,
1851dc96ee37SAlexandre Belloni 							   info->upper_dev);
1852dc96ee37SAlexandre Belloni 			else
1853f270dbfaSVladimir Oltean 				ocelot_port_lag_leave(ocelot, port,
1854dc96ee37SAlexandre Belloni 						      info->upper_dev);
1855dc96ee37SAlexandre Belloni 		}
1856a556c76aSAlexandre Belloni 		break;
1857a556c76aSAlexandre Belloni 	default:
1858a556c76aSAlexandre Belloni 		break;
1859a556c76aSAlexandre Belloni 	}
1860a556c76aSAlexandre Belloni 
1861a556c76aSAlexandre Belloni 	return err;
1862a556c76aSAlexandre Belloni }
1863a556c76aSAlexandre Belloni 
1864a556c76aSAlexandre Belloni static int ocelot_netdevice_event(struct notifier_block *unused,
1865a556c76aSAlexandre Belloni 				  unsigned long event, void *ptr)
1866a556c76aSAlexandre Belloni {
1867a556c76aSAlexandre Belloni 	struct netdev_notifier_changeupper_info *info = ptr;
1868a556c76aSAlexandre Belloni 	struct net_device *dev = netdev_notifier_info_to_dev(ptr);
18692ac0e152SGeert Uytterhoeven 	int ret = 0;
1870a556c76aSAlexandre Belloni 
18717afb3e57SClaudiu Manoil 	if (!ocelot_netdevice_dev_check(dev))
18727afb3e57SClaudiu Manoil 		return 0;
18737afb3e57SClaudiu Manoil 
1874dc96ee37SAlexandre Belloni 	if (event == NETDEV_PRECHANGEUPPER &&
1875dc96ee37SAlexandre Belloni 	    netif_is_lag_master(info->upper_dev)) {
1876dc96ee37SAlexandre Belloni 		struct netdev_lag_upper_info *lag_upper_info = info->upper_info;
1877dc96ee37SAlexandre Belloni 		struct netlink_ext_ack *extack;
1878dc96ee37SAlexandre Belloni 
18793b3eed8eSClaudiu Manoil 		if (lag_upper_info &&
18803b3eed8eSClaudiu Manoil 		    lag_upper_info->tx_type != NETDEV_LAG_TX_TYPE_HASH) {
1881dc96ee37SAlexandre Belloni 			extack = netdev_notifier_info_to_extack(&info->info);
1882dc96ee37SAlexandre Belloni 			NL_SET_ERR_MSG_MOD(extack, "LAG device using unsupported Tx type");
1883dc96ee37SAlexandre Belloni 
1884dc96ee37SAlexandre Belloni 			ret = -EINVAL;
1885dc96ee37SAlexandre Belloni 			goto notify;
1886dc96ee37SAlexandre Belloni 		}
1887dc96ee37SAlexandre Belloni 	}
1888dc96ee37SAlexandre Belloni 
1889a556c76aSAlexandre Belloni 	if (netif_is_lag_master(dev)) {
1890a556c76aSAlexandre Belloni 		struct net_device *slave;
1891a556c76aSAlexandre Belloni 		struct list_head *iter;
1892a556c76aSAlexandre Belloni 
1893a556c76aSAlexandre Belloni 		netdev_for_each_lower_dev(dev, slave, iter) {
1894a556c76aSAlexandre Belloni 			ret = ocelot_netdevice_port_event(slave, event, info);
1895a556c76aSAlexandre Belloni 			if (ret)
1896a556c76aSAlexandre Belloni 				goto notify;
1897a556c76aSAlexandre Belloni 		}
1898a556c76aSAlexandre Belloni 	} else {
1899a556c76aSAlexandre Belloni 		ret = ocelot_netdevice_port_event(dev, event, info);
1900a556c76aSAlexandre Belloni 	}
1901a556c76aSAlexandre Belloni 
1902a556c76aSAlexandre Belloni notify:
1903a556c76aSAlexandre Belloni 	return notifier_from_errno(ret);
1904a556c76aSAlexandre Belloni }
1905a556c76aSAlexandre Belloni 
1906a556c76aSAlexandre Belloni struct notifier_block ocelot_netdevice_nb __read_mostly = {
1907a556c76aSAlexandre Belloni 	.notifier_call = ocelot_netdevice_event,
1908a556c76aSAlexandre Belloni };
1909a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_netdevice_nb);
1910a556c76aSAlexandre Belloni 
191156da64bcSFlorian Fainelli static int ocelot_switchdev_event(struct notifier_block *unused,
191256da64bcSFlorian Fainelli 				  unsigned long event, void *ptr)
191356da64bcSFlorian Fainelli {
191456da64bcSFlorian Fainelli 	struct net_device *dev = switchdev_notifier_info_to_dev(ptr);
191556da64bcSFlorian Fainelli 	int err;
191656da64bcSFlorian Fainelli 
191756da64bcSFlorian Fainelli 	switch (event) {
191856da64bcSFlorian Fainelli 	case SWITCHDEV_PORT_ATTR_SET:
191956da64bcSFlorian Fainelli 		err = switchdev_handle_port_attr_set(dev, ptr,
192056da64bcSFlorian Fainelli 						     ocelot_netdevice_dev_check,
192156da64bcSFlorian Fainelli 						     ocelot_port_attr_set);
192256da64bcSFlorian Fainelli 		return notifier_from_errno(err);
192356da64bcSFlorian Fainelli 	}
192456da64bcSFlorian Fainelli 
192556da64bcSFlorian Fainelli 	return NOTIFY_DONE;
192656da64bcSFlorian Fainelli }
192756da64bcSFlorian Fainelli 
192856da64bcSFlorian Fainelli struct notifier_block ocelot_switchdev_nb __read_mostly = {
192956da64bcSFlorian Fainelli 	.notifier_call = ocelot_switchdev_event,
193056da64bcSFlorian Fainelli };
193156da64bcSFlorian Fainelli EXPORT_SYMBOL(ocelot_switchdev_nb);
193256da64bcSFlorian Fainelli 
19330e332c85SPetr Machata static int ocelot_switchdev_blocking_event(struct notifier_block *unused,
19340e332c85SPetr Machata 					   unsigned long event, void *ptr)
19350e332c85SPetr Machata {
19360e332c85SPetr Machata 	struct net_device *dev = switchdev_notifier_info_to_dev(ptr);
19370e332c85SPetr Machata 	int err;
19380e332c85SPetr Machata 
19390e332c85SPetr Machata 	switch (event) {
19400e332c85SPetr Machata 		/* Blocking events. */
19410e332c85SPetr Machata 	case SWITCHDEV_PORT_OBJ_ADD:
19420e332c85SPetr Machata 		err = switchdev_handle_port_obj_add(dev, ptr,
19430e332c85SPetr Machata 						    ocelot_netdevice_dev_check,
19440e332c85SPetr Machata 						    ocelot_port_obj_add);
19450e332c85SPetr Machata 		return notifier_from_errno(err);
19460e332c85SPetr Machata 	case SWITCHDEV_PORT_OBJ_DEL:
19470e332c85SPetr Machata 		err = switchdev_handle_port_obj_del(dev, ptr,
19480e332c85SPetr Machata 						    ocelot_netdevice_dev_check,
19490e332c85SPetr Machata 						    ocelot_port_obj_del);
19500e332c85SPetr Machata 		return notifier_from_errno(err);
195156da64bcSFlorian Fainelli 	case SWITCHDEV_PORT_ATTR_SET:
195256da64bcSFlorian Fainelli 		err = switchdev_handle_port_attr_set(dev, ptr,
195356da64bcSFlorian Fainelli 						     ocelot_netdevice_dev_check,
195456da64bcSFlorian Fainelli 						     ocelot_port_attr_set);
195556da64bcSFlorian Fainelli 		return notifier_from_errno(err);
19560e332c85SPetr Machata 	}
19570e332c85SPetr Machata 
19580e332c85SPetr Machata 	return NOTIFY_DONE;
19590e332c85SPetr Machata }
19600e332c85SPetr Machata 
19610e332c85SPetr Machata struct notifier_block ocelot_switchdev_blocking_nb __read_mostly = {
19620e332c85SPetr Machata 	.notifier_call = ocelot_switchdev_blocking_event,
19630e332c85SPetr Machata };
19640e332c85SPetr Machata EXPORT_SYMBOL(ocelot_switchdev_blocking_nb);
19650e332c85SPetr Machata 
19664e3b0468SAntoine Tenart int ocelot_ptp_gettime64(struct ptp_clock_info *ptp, struct timespec64 *ts)
19674e3b0468SAntoine Tenart {
19684e3b0468SAntoine Tenart 	struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
19694e3b0468SAntoine Tenart 	unsigned long flags;
19704e3b0468SAntoine Tenart 	time64_t s;
19714e3b0468SAntoine Tenart 	u32 val;
19724e3b0468SAntoine Tenart 	s64 ns;
19734e3b0468SAntoine Tenart 
19744e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
19754e3b0468SAntoine Tenart 
19764e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
19774e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
19784e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE);
19794e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
19804e3b0468SAntoine Tenart 
19814e3b0468SAntoine Tenart 	s = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_MSB, TOD_ACC_PIN) & 0xffff;
19824e3b0468SAntoine Tenart 	s <<= 32;
19834e3b0468SAntoine Tenart 	s += ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);
19844e3b0468SAntoine Tenart 	ns = ocelot_read_rix(ocelot, PTP_PIN_TOD_NSEC, TOD_ACC_PIN);
19854e3b0468SAntoine Tenart 
19864e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
19874e3b0468SAntoine Tenart 
19884e3b0468SAntoine Tenart 	/* Deal with negative values */
19894e3b0468SAntoine Tenart 	if (ns >= 0x3ffffff0 && ns <= 0x3fffffff) {
19904e3b0468SAntoine Tenart 		s--;
19914e3b0468SAntoine Tenart 		ns &= 0xf;
19924e3b0468SAntoine Tenart 		ns += 999999984;
19934e3b0468SAntoine Tenart 	}
19944e3b0468SAntoine Tenart 
19954e3b0468SAntoine Tenart 	set_normalized_timespec64(ts, s, ns);
19964e3b0468SAntoine Tenart 	return 0;
19974e3b0468SAntoine Tenart }
19984e3b0468SAntoine Tenart EXPORT_SYMBOL(ocelot_ptp_gettime64);
19994e3b0468SAntoine Tenart 
20004e3b0468SAntoine Tenart static int ocelot_ptp_settime64(struct ptp_clock_info *ptp,
20014e3b0468SAntoine Tenart 				const struct timespec64 *ts)
20024e3b0468SAntoine Tenart {
20034e3b0468SAntoine Tenart 	struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
20044e3b0468SAntoine Tenart 	unsigned long flags;
20054e3b0468SAntoine Tenart 	u32 val;
20064e3b0468SAntoine Tenart 
20074e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
20084e3b0468SAntoine Tenart 
20094e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
20104e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
20114e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_IDLE);
20124e3b0468SAntoine Tenart 
20134e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
20144e3b0468SAntoine Tenart 
20154e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, lower_32_bits(ts->tv_sec), PTP_PIN_TOD_SEC_LSB,
20164e3b0468SAntoine Tenart 			 TOD_ACC_PIN);
20174e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, upper_32_bits(ts->tv_sec), PTP_PIN_TOD_SEC_MSB,
20184e3b0468SAntoine Tenart 			 TOD_ACC_PIN);
20194e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, ts->tv_nsec, PTP_PIN_TOD_NSEC, TOD_ACC_PIN);
20204e3b0468SAntoine Tenart 
20214e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
20224e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
20234e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_LOAD);
20244e3b0468SAntoine Tenart 
20254e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
20264e3b0468SAntoine Tenart 
20274e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
20284e3b0468SAntoine Tenart 	return 0;
20294e3b0468SAntoine Tenart }
20304e3b0468SAntoine Tenart 
20314e3b0468SAntoine Tenart static int ocelot_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
20324e3b0468SAntoine Tenart {
20334e3b0468SAntoine Tenart 	if (delta > -(NSEC_PER_SEC / 2) && delta < (NSEC_PER_SEC / 2)) {
20344e3b0468SAntoine Tenart 		struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
20354e3b0468SAntoine Tenart 		unsigned long flags;
20364e3b0468SAntoine Tenart 		u32 val;
20374e3b0468SAntoine Tenart 
20384e3b0468SAntoine Tenart 		spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
20394e3b0468SAntoine Tenart 
20404e3b0468SAntoine Tenart 		val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
20414e3b0468SAntoine Tenart 		val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
20424e3b0468SAntoine Tenart 		val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_IDLE);
20434e3b0468SAntoine Tenart 
20444e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
20454e3b0468SAntoine Tenart 
20464e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, 0, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);
20474e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, 0, PTP_PIN_TOD_SEC_MSB, TOD_ACC_PIN);
20484e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, delta, PTP_PIN_TOD_NSEC, TOD_ACC_PIN);
20494e3b0468SAntoine Tenart 
20504e3b0468SAntoine Tenart 		val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
20514e3b0468SAntoine Tenart 		val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
20524e3b0468SAntoine Tenart 		val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_DELTA);
20534e3b0468SAntoine Tenart 
20544e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
20554e3b0468SAntoine Tenart 
20564e3b0468SAntoine Tenart 		spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
20574e3b0468SAntoine Tenart 	} else {
20584e3b0468SAntoine Tenart 		/* Fall back using ocelot_ptp_settime64 which is not exact. */
20594e3b0468SAntoine Tenart 		struct timespec64 ts;
20604e3b0468SAntoine Tenart 		u64 now;
20614e3b0468SAntoine Tenart 
20624e3b0468SAntoine Tenart 		ocelot_ptp_gettime64(ptp, &ts);
20634e3b0468SAntoine Tenart 
20644e3b0468SAntoine Tenart 		now = ktime_to_ns(timespec64_to_ktime(ts));
20654e3b0468SAntoine Tenart 		ts = ns_to_timespec64(now + delta);
20664e3b0468SAntoine Tenart 
20674e3b0468SAntoine Tenart 		ocelot_ptp_settime64(ptp, &ts);
20684e3b0468SAntoine Tenart 	}
20694e3b0468SAntoine Tenart 	return 0;
20704e3b0468SAntoine Tenart }
20714e3b0468SAntoine Tenart 
20724e3b0468SAntoine Tenart static int ocelot_ptp_adjfine(struct ptp_clock_info *ptp, long scaled_ppm)
20734e3b0468SAntoine Tenart {
20744e3b0468SAntoine Tenart 	struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
20754e3b0468SAntoine Tenart 	u32 unit = 0, direction = 0;
20764e3b0468SAntoine Tenart 	unsigned long flags;
20774e3b0468SAntoine Tenart 	u64 adj = 0;
20784e3b0468SAntoine Tenart 
20794e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
20804e3b0468SAntoine Tenart 
20814e3b0468SAntoine Tenart 	if (!scaled_ppm)
20824e3b0468SAntoine Tenart 		goto disable_adj;
20834e3b0468SAntoine Tenart 
20844e3b0468SAntoine Tenart 	if (scaled_ppm < 0) {
20854e3b0468SAntoine Tenart 		direction = PTP_CFG_CLK_ADJ_CFG_DIR;
20864e3b0468SAntoine Tenart 		scaled_ppm = -scaled_ppm;
20874e3b0468SAntoine Tenart 	}
20884e3b0468SAntoine Tenart 
20894e3b0468SAntoine Tenart 	adj = PSEC_PER_SEC << 16;
20904e3b0468SAntoine Tenart 	do_div(adj, scaled_ppm);
20914e3b0468SAntoine Tenart 	do_div(adj, 1000);
20924e3b0468SAntoine Tenart 
20934e3b0468SAntoine Tenart 	/* If the adjustment value is too large, use ns instead */
20944e3b0468SAntoine Tenart 	if (adj >= (1L << 30)) {
20954e3b0468SAntoine Tenart 		unit = PTP_CFG_CLK_ADJ_FREQ_NS;
20964e3b0468SAntoine Tenart 		do_div(adj, 1000);
20974e3b0468SAntoine Tenart 	}
20984e3b0468SAntoine Tenart 
20994e3b0468SAntoine Tenart 	/* Still too big */
21004e3b0468SAntoine Tenart 	if (adj >= (1L << 30))
21014e3b0468SAntoine Tenart 		goto disable_adj;
21024e3b0468SAntoine Tenart 
21034e3b0468SAntoine Tenart 	ocelot_write(ocelot, unit | adj, PTP_CLK_CFG_ADJ_FREQ);
21044e3b0468SAntoine Tenart 	ocelot_write(ocelot, PTP_CFG_CLK_ADJ_CFG_ENA | direction,
21054e3b0468SAntoine Tenart 		     PTP_CLK_CFG_ADJ_CFG);
21064e3b0468SAntoine Tenart 
21074e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
21084e3b0468SAntoine Tenart 	return 0;
21094e3b0468SAntoine Tenart 
21104e3b0468SAntoine Tenart disable_adj:
21114e3b0468SAntoine Tenart 	ocelot_write(ocelot, 0, PTP_CLK_CFG_ADJ_CFG);
21124e3b0468SAntoine Tenart 
21134e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
21144e3b0468SAntoine Tenart 	return 0;
21154e3b0468SAntoine Tenart }
21164e3b0468SAntoine Tenart 
21174e3b0468SAntoine Tenart static struct ptp_clock_info ocelot_ptp_clock_info = {
21184e3b0468SAntoine Tenart 	.owner		= THIS_MODULE,
21194e3b0468SAntoine Tenart 	.name		= "ocelot ptp",
21204e3b0468SAntoine Tenart 	.max_adj	= 0x7fffffff,
21214e3b0468SAntoine Tenart 	.n_alarm	= 0,
21224e3b0468SAntoine Tenart 	.n_ext_ts	= 0,
21234e3b0468SAntoine Tenart 	.n_per_out	= 0,
21244e3b0468SAntoine Tenart 	.n_pins		= 0,
21254e3b0468SAntoine Tenart 	.pps		= 0,
21264e3b0468SAntoine Tenart 	.gettime64	= ocelot_ptp_gettime64,
21274e3b0468SAntoine Tenart 	.settime64	= ocelot_ptp_settime64,
21284e3b0468SAntoine Tenart 	.adjtime	= ocelot_ptp_adjtime,
21294e3b0468SAntoine Tenart 	.adjfine	= ocelot_ptp_adjfine,
21304e3b0468SAntoine Tenart };
21314e3b0468SAntoine Tenart 
21324e3b0468SAntoine Tenart static int ocelot_init_timestamp(struct ocelot *ocelot)
21334e3b0468SAntoine Tenart {
21344e3b0468SAntoine Tenart 	ocelot->ptp_info = ocelot_ptp_clock_info;
21354e3b0468SAntoine Tenart 	ocelot->ptp_clock = ptp_clock_register(&ocelot->ptp_info, ocelot->dev);
21364e3b0468SAntoine Tenart 	if (IS_ERR(ocelot->ptp_clock))
21374e3b0468SAntoine Tenart 		return PTR_ERR(ocelot->ptp_clock);
21384e3b0468SAntoine Tenart 	/* Check if PHC support is missing at the configuration level */
21394e3b0468SAntoine Tenart 	if (!ocelot->ptp_clock)
21404e3b0468SAntoine Tenart 		return 0;
21414e3b0468SAntoine Tenart 
21424e3b0468SAntoine Tenart 	ocelot_write(ocelot, SYS_PTP_CFG_PTP_STAMP_WID(30), SYS_PTP_CFG);
21434e3b0468SAntoine Tenart 	ocelot_write(ocelot, 0xffffffff, ANA_TABLES_PTP_ID_LOW);
21444e3b0468SAntoine Tenart 	ocelot_write(ocelot, 0xffffffff, ANA_TABLES_PTP_ID_HIGH);
21454e3b0468SAntoine Tenart 
21464e3b0468SAntoine Tenart 	ocelot_write(ocelot, PTP_CFG_MISC_PTP_EN, PTP_CFG_MISC);
21474e3b0468SAntoine Tenart 
21484e3b0468SAntoine Tenart 	/* There is no device reconfiguration, PTP Rx stamping is always
21494e3b0468SAntoine Tenart 	 * enabled.
21504e3b0468SAntoine Tenart 	 */
21514e3b0468SAntoine Tenart 	ocelot->hwtstamp_config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
21524e3b0468SAntoine Tenart 
21534e3b0468SAntoine Tenart 	return 0;
21544e3b0468SAntoine Tenart }
21554e3b0468SAntoine Tenart 
215631350d7fSVladimir Oltean static void ocelot_init_port(struct ocelot *ocelot, int port)
215731350d7fSVladimir Oltean {
215831350d7fSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
215931350d7fSVladimir Oltean 
216031350d7fSVladimir Oltean 	INIT_LIST_HEAD(&ocelot_port->skbs);
216131350d7fSVladimir Oltean 
216231350d7fSVladimir Oltean 	/* Basic L2 initialization */
216331350d7fSVladimir Oltean 
216431350d7fSVladimir Oltean 	/* Drop frames with multicast source address */
216531350d7fSVladimir Oltean 	ocelot_rmw_gix(ocelot, ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
216631350d7fSVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
216731350d7fSVladimir Oltean 		       ANA_PORT_DROP_CFG, port);
216831350d7fSVladimir Oltean 
216931350d7fSVladimir Oltean 	/* Set default VLAN and tag type to 8021Q. */
217031350d7fSVladimir Oltean 	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q),
217131350d7fSVladimir Oltean 		       REW_PORT_VLAN_CFG_PORT_TPID_M,
217231350d7fSVladimir Oltean 		       REW_PORT_VLAN_CFG, port);
217331350d7fSVladimir Oltean 
217431350d7fSVladimir Oltean 	/* Enable vcap lookups */
217531350d7fSVladimir Oltean 	ocelot_vcap_enable(ocelot, port);
217631350d7fSVladimir Oltean }
217731350d7fSVladimir Oltean 
2178a556c76aSAlexandre Belloni int ocelot_probe_port(struct ocelot *ocelot, u8 port,
2179a556c76aSAlexandre Belloni 		      void __iomem *regs,
2180a556c76aSAlexandre Belloni 		      struct phy_device *phy)
2181a556c76aSAlexandre Belloni {
2182004d44f6SVladimir Oltean 	struct ocelot_port_private *priv;
2183a556c76aSAlexandre Belloni 	struct ocelot_port *ocelot_port;
2184a556c76aSAlexandre Belloni 	struct net_device *dev;
2185a556c76aSAlexandre Belloni 	int err;
2186a556c76aSAlexandre Belloni 
2187004d44f6SVladimir Oltean 	dev = alloc_etherdev(sizeof(struct ocelot_port_private));
2188a556c76aSAlexandre Belloni 	if (!dev)
2189a556c76aSAlexandre Belloni 		return -ENOMEM;
2190a556c76aSAlexandre Belloni 	SET_NETDEV_DEV(dev, ocelot->dev);
2191004d44f6SVladimir Oltean 	priv = netdev_priv(dev);
2192004d44f6SVladimir Oltean 	priv->dev = dev;
2193004d44f6SVladimir Oltean 	priv->phy = phy;
2194004d44f6SVladimir Oltean 	priv->chip_port = port;
2195004d44f6SVladimir Oltean 	ocelot_port = &priv->port;
2196a556c76aSAlexandre Belloni 	ocelot_port->ocelot = ocelot;
2197a556c76aSAlexandre Belloni 	ocelot_port->regs = regs;
2198a556c76aSAlexandre Belloni 	ocelot->ports[port] = ocelot_port;
2199a556c76aSAlexandre Belloni 
2200a556c76aSAlexandre Belloni 	dev->netdev_ops = &ocelot_port_netdev_ops;
2201a556c76aSAlexandre Belloni 	dev->ethtool_ops = &ocelot_ethtool_ops;
2202a556c76aSAlexandre Belloni 
22032c1d029aSJoergen Andreasen 	dev->hw_features |= NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_RXFCS |
22042c1d029aSJoergen Andreasen 		NETIF_F_HW_TC;
22052c1d029aSJoergen Andreasen 	dev->features |= NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_HW_TC;
22067142529fSAntoine Tenart 
2207a556c76aSAlexandre Belloni 	memcpy(dev->dev_addr, ocelot->base_mac, ETH_ALEN);
2208a556c76aSAlexandre Belloni 	dev->dev_addr[ETH_ALEN - 1] += port;
2209a556c76aSAlexandre Belloni 	ocelot_mact_learn(ocelot, PGID_CPU, dev->dev_addr, ocelot_port->pvid,
2210a556c76aSAlexandre Belloni 			  ENTRYTYPE_LOCKED);
2211a556c76aSAlexandre Belloni 
221231350d7fSVladimir Oltean 	ocelot_init_port(ocelot, port);
22134e3b0468SAntoine Tenart 
2214a556c76aSAlexandre Belloni 	err = register_netdev(dev);
2215a556c76aSAlexandre Belloni 	if (err) {
2216a556c76aSAlexandre Belloni 		dev_err(ocelot->dev, "register_netdev failed\n");
221731350d7fSVladimir Oltean 		free_netdev(dev);
2218a556c76aSAlexandre Belloni 	}
2219a556c76aSAlexandre Belloni 
2220a556c76aSAlexandre Belloni 	return err;
2221a556c76aSAlexandre Belloni }
2222a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_probe_port);
2223a556c76aSAlexandre Belloni 
222421468199SVladimir Oltean void ocelot_set_cpu_port(struct ocelot *ocelot, int cpu,
222521468199SVladimir Oltean 			 enum ocelot_tag_prefix injection,
222621468199SVladimir Oltean 			 enum ocelot_tag_prefix extraction)
222721468199SVladimir Oltean {
222821468199SVladimir Oltean 	/* Configure and enable the CPU port. */
222921468199SVladimir Oltean 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu);
223021468199SVladimir Oltean 	ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU);
223121468199SVladimir Oltean 	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA |
223221468199SVladimir Oltean 			 ANA_PORT_PORT_CFG_PORTID_VAL(cpu),
223321468199SVladimir Oltean 			 ANA_PORT_PORT_CFG, cpu);
223421468199SVladimir Oltean 
223521468199SVladimir Oltean 	/* If the CPU port is a physical port, set up the port in Node
223621468199SVladimir Oltean 	 * Processor Interface (NPI) mode. This is the mode through which
223721468199SVladimir Oltean 	 * frames can be injected from and extracted to an external CPU.
223821468199SVladimir Oltean 	 * Only one port can be an NPI at the same time.
223921468199SVladimir Oltean 	 */
224021468199SVladimir Oltean 	if (cpu < ocelot->num_phys_ports) {
224121468199SVladimir Oltean 		ocelot_write(ocelot, QSYS_EXT_CPU_CFG_EXT_CPUQ_MSK_M |
224221468199SVladimir Oltean 			     QSYS_EXT_CPU_CFG_EXT_CPU_PORT(cpu),
224321468199SVladimir Oltean 			     QSYS_EXT_CPU_CFG);
224421468199SVladimir Oltean 	}
224521468199SVladimir Oltean 
224621468199SVladimir Oltean 	/* CPU port Injection/Extraction configuration */
224721468199SVladimir Oltean 	ocelot_write_rix(ocelot, QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE |
224821468199SVladimir Oltean 			 QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG(1) |
224921468199SVladimir Oltean 			 QSYS_SWITCH_PORT_MODE_PORT_ENA,
225021468199SVladimir Oltean 			 QSYS_SWITCH_PORT_MODE, cpu);
225121468199SVladimir Oltean 	ocelot_write_rix(ocelot, SYS_PORT_MODE_INCL_XTR_HDR(extraction) |
225221468199SVladimir Oltean 			 SYS_PORT_MODE_INCL_INJ_HDR(injection),
225321468199SVladimir Oltean 			 SYS_PORT_MODE, cpu);
225421468199SVladimir Oltean 
225521468199SVladimir Oltean 	/* Configure the CPU port to be VLAN aware */
225621468199SVladimir Oltean 	ocelot_write_gix(ocelot, ANA_PORT_VLAN_CFG_VLAN_VID(0) |
225721468199SVladimir Oltean 				 ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
225821468199SVladimir Oltean 				 ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1),
225921468199SVladimir Oltean 			 ANA_PORT_VLAN_CFG, cpu);
226021468199SVladimir Oltean 
226121468199SVladimir Oltean 	ocelot->cpu = cpu;
226221468199SVladimir Oltean }
226321468199SVladimir Oltean EXPORT_SYMBOL(ocelot_set_cpu_port);
226421468199SVladimir Oltean 
2265a556c76aSAlexandre Belloni int ocelot_init(struct ocelot *ocelot)
2266a556c76aSAlexandre Belloni {
2267a556c76aSAlexandre Belloni 	char queue_name[32];
226821468199SVladimir Oltean 	int i, ret;
226921468199SVladimir Oltean 	u32 port;
2270a556c76aSAlexandre Belloni 
2271dc96ee37SAlexandre Belloni 	ocelot->lags = devm_kcalloc(ocelot->dev, ocelot->num_phys_ports,
2272dc96ee37SAlexandre Belloni 				    sizeof(u32), GFP_KERNEL);
2273dc96ee37SAlexandre Belloni 	if (!ocelot->lags)
2274dc96ee37SAlexandre Belloni 		return -ENOMEM;
2275dc96ee37SAlexandre Belloni 
2276a556c76aSAlexandre Belloni 	ocelot->stats = devm_kcalloc(ocelot->dev,
2277a556c76aSAlexandre Belloni 				     ocelot->num_phys_ports * ocelot->num_stats,
2278a556c76aSAlexandre Belloni 				     sizeof(u64), GFP_KERNEL);
2279a556c76aSAlexandre Belloni 	if (!ocelot->stats)
2280a556c76aSAlexandre Belloni 		return -ENOMEM;
2281a556c76aSAlexandre Belloni 
2282a556c76aSAlexandre Belloni 	mutex_init(&ocelot->stats_lock);
22834e3b0468SAntoine Tenart 	mutex_init(&ocelot->ptp_lock);
22844e3b0468SAntoine Tenart 	spin_lock_init(&ocelot->ptp_clock_lock);
2285a556c76aSAlexandre Belloni 	snprintf(queue_name, sizeof(queue_name), "%s-stats",
2286a556c76aSAlexandre Belloni 		 dev_name(ocelot->dev));
2287a556c76aSAlexandre Belloni 	ocelot->stats_queue = create_singlethread_workqueue(queue_name);
2288a556c76aSAlexandre Belloni 	if (!ocelot->stats_queue)
2289a556c76aSAlexandre Belloni 		return -ENOMEM;
2290a556c76aSAlexandre Belloni 
22912b120ddeSClaudiu Manoil 	INIT_LIST_HEAD(&ocelot->multicast);
2292a556c76aSAlexandre Belloni 	ocelot_mact_init(ocelot);
2293a556c76aSAlexandre Belloni 	ocelot_vlan_init(ocelot);
2294b5962294SHoratiu Vultur 	ocelot_ace_init(ocelot);
2295a556c76aSAlexandre Belloni 
2296a556c76aSAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++) {
2297a556c76aSAlexandre Belloni 		/* Clear all counters (5 groups) */
2298a556c76aSAlexandre Belloni 		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) |
2299a556c76aSAlexandre Belloni 				     SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f),
2300a556c76aSAlexandre Belloni 			     SYS_STAT_CFG);
2301a556c76aSAlexandre Belloni 	}
2302a556c76aSAlexandre Belloni 
2303a556c76aSAlexandre Belloni 	/* Only use S-Tag */
2304a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG);
2305a556c76aSAlexandre Belloni 
2306a556c76aSAlexandre Belloni 	/* Aggregation mode */
2307a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA |
2308a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_DMAC_ENA |
2309a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA |
2310a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA, ANA_AGGR_CFG);
2311a556c76aSAlexandre Belloni 
2312a556c76aSAlexandre Belloni 	/* Set MAC age time to default value. The entry is aged after
2313a556c76aSAlexandre Belloni 	 * 2*AGE_PERIOD
2314a556c76aSAlexandre Belloni 	 */
2315a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
2316a556c76aSAlexandre Belloni 		     ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ),
2317a556c76aSAlexandre Belloni 		     ANA_AUTOAGE);
2318a556c76aSAlexandre Belloni 
2319a556c76aSAlexandre Belloni 	/* Disable learning for frames discarded by VLAN ingress filtering */
2320a556c76aSAlexandre Belloni 	regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1);
2321a556c76aSAlexandre Belloni 
2322a556c76aSAlexandre Belloni 	/* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */
2323a556c76aSAlexandre Belloni 	ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA |
2324a556c76aSAlexandre Belloni 		     SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING);
2325a556c76aSAlexandre Belloni 
2326a556c76aSAlexandre Belloni 	/* Setup flooding PGIDs */
2327a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) |
2328a556c76aSAlexandre Belloni 			 ANA_FLOODING_FLD_BROADCAST(PGID_MC) |
2329a556c76aSAlexandre Belloni 			 ANA_FLOODING_FLD_UNICAST(PGID_UC),
2330a556c76aSAlexandre Belloni 			 ANA_FLOODING, 0);
2331a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) |
2332a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) |
2333a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) |
2334a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC),
2335a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC);
2336a556c76aSAlexandre Belloni 
2337a556c76aSAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++) {
2338a556c76aSAlexandre Belloni 		/* Transmit the frame to the local port. */
2339a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
2340a556c76aSAlexandre Belloni 		/* Do not forward BPDU frames to the front ports. */
2341a556c76aSAlexandre Belloni 		ocelot_write_gix(ocelot,
2342a556c76aSAlexandre Belloni 				 ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff),
2343a556c76aSAlexandre Belloni 				 ANA_PORT_CPU_FWD_BPDU_CFG,
2344a556c76aSAlexandre Belloni 				 port);
2345a556c76aSAlexandre Belloni 		/* Ensure bridging is disabled */
2346a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port);
2347a556c76aSAlexandre Belloni 	}
2348a556c76aSAlexandre Belloni 
2349a556c76aSAlexandre Belloni 	/* Allow broadcast MAC frames. */
2350a556c76aSAlexandre Belloni 	for (i = ocelot->num_phys_ports + 1; i < PGID_CPU; i++) {
2351a556c76aSAlexandre Belloni 		u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0));
2352a556c76aSAlexandre Belloni 
2353a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
2354a556c76aSAlexandre Belloni 	}
2355a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot,
2356a556c76aSAlexandre Belloni 			 ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports, 0)),
2357a556c76aSAlexandre Belloni 			 ANA_PGID_PGID, PGID_MC);
2358a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4);
2359a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6);
2360a556c76aSAlexandre Belloni 
2361a556c76aSAlexandre Belloni 	/* Allow manual injection via DEVCPU_QS registers, and byte swap these
2362a556c76aSAlexandre Belloni 	 * registers endianness.
2363a556c76aSAlexandre Belloni 	 */
2364a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP |
2365a556c76aSAlexandre Belloni 			 QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0);
2366a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP |
2367a556c76aSAlexandre Belloni 			 QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0);
2368a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) |
2369a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_LRN(2) |
2370a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) |
2371a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) |
2372a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) |
2373a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) |
2374a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) |
2375a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_IGMP(6) |
2376a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG);
2377a556c76aSAlexandre Belloni 	for (i = 0; i < 16; i++)
2378a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) |
2379a556c76aSAlexandre Belloni 				 ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6),
2380a556c76aSAlexandre Belloni 				 ANA_CPUQ_8021_CFG, i);
2381a556c76aSAlexandre Belloni 
23821e1caa97SClaudiu Manoil 	INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats_work);
2383a556c76aSAlexandre Belloni 	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
2384a556c76aSAlexandre Belloni 			   OCELOT_STATS_CHECK_DELAY);
23854e3b0468SAntoine Tenart 
23864e3b0468SAntoine Tenart 	if (ocelot->ptp) {
23874e3b0468SAntoine Tenart 		ret = ocelot_init_timestamp(ocelot);
23884e3b0468SAntoine Tenart 		if (ret) {
23894e3b0468SAntoine Tenart 			dev_err(ocelot->dev,
23904e3b0468SAntoine Tenart 				"Timestamp initialization failed\n");
23914e3b0468SAntoine Tenart 			return ret;
23924e3b0468SAntoine Tenart 		}
23934e3b0468SAntoine Tenart 	}
23944e3b0468SAntoine Tenart 
2395a556c76aSAlexandre Belloni 	return 0;
2396a556c76aSAlexandre Belloni }
2397a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_init);
2398a556c76aSAlexandre Belloni 
2399a556c76aSAlexandre Belloni void ocelot_deinit(struct ocelot *ocelot)
2400a556c76aSAlexandre Belloni {
24014e3b0468SAntoine Tenart 	struct list_head *pos, *tmp;
24024e3b0468SAntoine Tenart 	struct ocelot_port *port;
24034e3b0468SAntoine Tenart 	struct ocelot_skb *entry;
24044e3b0468SAntoine Tenart 	int i;
24054e3b0468SAntoine Tenart 
2406c5d13969SClaudiu Manoil 	cancel_delayed_work(&ocelot->stats_work);
2407a556c76aSAlexandre Belloni 	destroy_workqueue(ocelot->stats_queue);
2408a556c76aSAlexandre Belloni 	mutex_destroy(&ocelot->stats_lock);
2409b5962294SHoratiu Vultur 	ocelot_ace_deinit();
24104e3b0468SAntoine Tenart 
24114e3b0468SAntoine Tenart 	for (i = 0; i < ocelot->num_phys_ports; i++) {
24124e3b0468SAntoine Tenart 		port = ocelot->ports[i];
24134e3b0468SAntoine Tenart 
24144e3b0468SAntoine Tenart 		list_for_each_safe(pos, tmp, &port->skbs) {
24154e3b0468SAntoine Tenart 			entry = list_entry(pos, struct ocelot_skb, head);
24164e3b0468SAntoine Tenart 
24174e3b0468SAntoine Tenart 			list_del(pos);
24184e3b0468SAntoine Tenart 			dev_kfree_skb_any(entry->skb);
24194e3b0468SAntoine Tenart 			kfree(entry);
24204e3b0468SAntoine Tenart 		}
24214e3b0468SAntoine Tenart 	}
2422a556c76aSAlexandre Belloni }
2423a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_deinit);
2424a556c76aSAlexandre Belloni 
2425a556c76aSAlexandre Belloni MODULE_LICENSE("Dual MIT/GPL");
2426