xref: /openbmc/linux/drivers/net/ethernet/mscc/ocelot.c (revision c7282d387695e711b5edc08aa4111b3a4a8a4c23)
1a556c76aSAlexandre Belloni // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2a556c76aSAlexandre Belloni /*
3a556c76aSAlexandre Belloni  * Microsemi Ocelot Switch driver
4a556c76aSAlexandre Belloni  *
5a556c76aSAlexandre Belloni  * Copyright (c) 2017 Microsemi Corporation
6a556c76aSAlexandre Belloni  */
7a556c76aSAlexandre Belloni #include <linux/etherdevice.h>
8a556c76aSAlexandre Belloni #include <linux/ethtool.h>
9a556c76aSAlexandre Belloni #include <linux/if_bridge.h>
10a556c76aSAlexandre Belloni #include <linux/if_ether.h>
11a556c76aSAlexandre Belloni #include <linux/if_vlan.h>
12a556c76aSAlexandre Belloni #include <linux/interrupt.h>
13a556c76aSAlexandre Belloni #include <linux/kernel.h>
14a556c76aSAlexandre Belloni #include <linux/module.h>
15a556c76aSAlexandre Belloni #include <linux/netdevice.h>
16a556c76aSAlexandre Belloni #include <linux/phy.h>
174e3b0468SAntoine Tenart #include <linux/ptp_clock_kernel.h>
18a556c76aSAlexandre Belloni #include <linux/skbuff.h>
19639c1b26SSteen Hegelund #include <linux/iopoll.h>
20a556c76aSAlexandre Belloni #include <net/arp.h>
21a556c76aSAlexandre Belloni #include <net/netevent.h>
22a556c76aSAlexandre Belloni #include <net/rtnetlink.h>
23a556c76aSAlexandre Belloni #include <net/switchdev.h>
24531ee1a6SVladimir Oltean #include <net/dsa.h>
25a556c76aSAlexandre Belloni 
26a556c76aSAlexandre Belloni #include "ocelot.h"
27b5962294SHoratiu Vultur #include "ocelot_ace.h"
28a556c76aSAlexandre Belloni 
29639c1b26SSteen Hegelund #define TABLE_UPDATE_SLEEP_US 10
30639c1b26SSteen Hegelund #define TABLE_UPDATE_TIMEOUT_US 100000
31639c1b26SSteen Hegelund 
32a556c76aSAlexandre Belloni /* MAC table entry types.
33a556c76aSAlexandre Belloni  * ENTRYTYPE_NORMAL is subject to aging.
34a556c76aSAlexandre Belloni  * ENTRYTYPE_LOCKED is not subject to aging.
35a556c76aSAlexandre Belloni  * ENTRYTYPE_MACv4 is not subject to aging. For IPv4 multicast.
36a556c76aSAlexandre Belloni  * ENTRYTYPE_MACv6 is not subject to aging. For IPv6 multicast.
37a556c76aSAlexandre Belloni  */
38a556c76aSAlexandre Belloni enum macaccess_entry_type {
39a556c76aSAlexandre Belloni 	ENTRYTYPE_NORMAL = 0,
40a556c76aSAlexandre Belloni 	ENTRYTYPE_LOCKED,
41a556c76aSAlexandre Belloni 	ENTRYTYPE_MACv4,
42a556c76aSAlexandre Belloni 	ENTRYTYPE_MACv6,
43a556c76aSAlexandre Belloni };
44a556c76aSAlexandre Belloni 
45a556c76aSAlexandre Belloni struct ocelot_mact_entry {
46a556c76aSAlexandre Belloni 	u8 mac[ETH_ALEN];
47a556c76aSAlexandre Belloni 	u16 vid;
48a556c76aSAlexandre Belloni 	enum macaccess_entry_type type;
49a556c76aSAlexandre Belloni };
50a556c76aSAlexandre Belloni 
51639c1b26SSteen Hegelund static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot)
52639c1b26SSteen Hegelund {
53639c1b26SSteen Hegelund 	return ocelot_read(ocelot, ANA_TABLES_MACACCESS);
54639c1b26SSteen Hegelund }
55639c1b26SSteen Hegelund 
56a556c76aSAlexandre Belloni static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot)
57a556c76aSAlexandre Belloni {
58639c1b26SSteen Hegelund 	u32 val;
59a556c76aSAlexandre Belloni 
60639c1b26SSteen Hegelund 	return readx_poll_timeout(ocelot_mact_read_macaccess,
61639c1b26SSteen Hegelund 		ocelot, val,
62639c1b26SSteen Hegelund 		(val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) ==
63639c1b26SSteen Hegelund 		MACACCESS_CMD_IDLE,
64639c1b26SSteen Hegelund 		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
65a556c76aSAlexandre Belloni }
66a556c76aSAlexandre Belloni 
67a556c76aSAlexandre Belloni static void ocelot_mact_select(struct ocelot *ocelot,
68a556c76aSAlexandre Belloni 			       const unsigned char mac[ETH_ALEN],
69a556c76aSAlexandre Belloni 			       unsigned int vid)
70a556c76aSAlexandre Belloni {
71a556c76aSAlexandre Belloni 	u32 macl = 0, mach = 0;
72a556c76aSAlexandre Belloni 
73a556c76aSAlexandre Belloni 	/* Set the MAC address to handle and the vlan associated in a format
74a556c76aSAlexandre Belloni 	 * understood by the hardware.
75a556c76aSAlexandre Belloni 	 */
76a556c76aSAlexandre Belloni 	mach |= vid    << 16;
77a556c76aSAlexandre Belloni 	mach |= mac[0] << 8;
78a556c76aSAlexandre Belloni 	mach |= mac[1] << 0;
79a556c76aSAlexandre Belloni 	macl |= mac[2] << 24;
80a556c76aSAlexandre Belloni 	macl |= mac[3] << 16;
81a556c76aSAlexandre Belloni 	macl |= mac[4] << 8;
82a556c76aSAlexandre Belloni 	macl |= mac[5] << 0;
83a556c76aSAlexandre Belloni 
84a556c76aSAlexandre Belloni 	ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA);
85a556c76aSAlexandre Belloni 	ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA);
86a556c76aSAlexandre Belloni 
87a556c76aSAlexandre Belloni }
88a556c76aSAlexandre Belloni 
89a556c76aSAlexandre Belloni static int ocelot_mact_learn(struct ocelot *ocelot, int port,
90a556c76aSAlexandre Belloni 			     const unsigned char mac[ETH_ALEN],
91a556c76aSAlexandre Belloni 			     unsigned int vid,
92a556c76aSAlexandre Belloni 			     enum macaccess_entry_type type)
93a556c76aSAlexandre Belloni {
94a556c76aSAlexandre Belloni 	ocelot_mact_select(ocelot, mac, vid);
95a556c76aSAlexandre Belloni 
96a556c76aSAlexandre Belloni 	/* Issue a write command */
97a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_TABLES_MACACCESS_VALID |
98a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS_DEST_IDX(port) |
99a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS_ENTRYTYPE(type) |
100a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN),
101a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS);
102a556c76aSAlexandre Belloni 
103a556c76aSAlexandre Belloni 	return ocelot_mact_wait_for_completion(ocelot);
104a556c76aSAlexandre Belloni }
105a556c76aSAlexandre Belloni 
106a556c76aSAlexandre Belloni static int ocelot_mact_forget(struct ocelot *ocelot,
107a556c76aSAlexandre Belloni 			      const unsigned char mac[ETH_ALEN],
108a556c76aSAlexandre Belloni 			      unsigned int vid)
109a556c76aSAlexandre Belloni {
110a556c76aSAlexandre Belloni 	ocelot_mact_select(ocelot, mac, vid);
111a556c76aSAlexandre Belloni 
112a556c76aSAlexandre Belloni 	/* Issue a forget command */
113a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
114a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET),
115a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS);
116a556c76aSAlexandre Belloni 
117a556c76aSAlexandre Belloni 	return ocelot_mact_wait_for_completion(ocelot);
118a556c76aSAlexandre Belloni }
119a556c76aSAlexandre Belloni 
120a556c76aSAlexandre Belloni static void ocelot_mact_init(struct ocelot *ocelot)
121a556c76aSAlexandre Belloni {
122a556c76aSAlexandre Belloni 	/* Configure the learning mode entries attributes:
123a556c76aSAlexandre Belloni 	 * - Do not copy the frame to the CPU extraction queues.
124a556c76aSAlexandre Belloni 	 * - Use the vlan and mac_cpoy for dmac lookup.
125a556c76aSAlexandre Belloni 	 */
126a556c76aSAlexandre Belloni 	ocelot_rmw(ocelot, 0,
127a556c76aSAlexandre Belloni 		   ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS
128a556c76aSAlexandre Belloni 		   | ANA_AGENCTRL_LEARN_FWD_KILL
129a556c76aSAlexandre Belloni 		   | ANA_AGENCTRL_LEARN_IGNORE_VLAN,
130a556c76aSAlexandre Belloni 		   ANA_AGENCTRL);
131a556c76aSAlexandre Belloni 
132a556c76aSAlexandre Belloni 	/* Clear the MAC table */
133a556c76aSAlexandre Belloni 	ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS);
134a556c76aSAlexandre Belloni }
135a556c76aSAlexandre Belloni 
136f270dbfaSVladimir Oltean static void ocelot_vcap_enable(struct ocelot *ocelot, int port)
137b5962294SHoratiu Vultur {
138b5962294SHoratiu Vultur 	ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA |
139b5962294SHoratiu Vultur 			 ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa),
140f270dbfaSVladimir Oltean 			 ANA_PORT_VCAP_S2_CFG, port);
141b5962294SHoratiu Vultur }
142b5962294SHoratiu Vultur 
143639c1b26SSteen Hegelund static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot)
144639c1b26SSteen Hegelund {
145639c1b26SSteen Hegelund 	return ocelot_read(ocelot, ANA_TABLES_VLANACCESS);
146639c1b26SSteen Hegelund }
147639c1b26SSteen Hegelund 
148a556c76aSAlexandre Belloni static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot)
149a556c76aSAlexandre Belloni {
150639c1b26SSteen Hegelund 	u32 val;
151a556c76aSAlexandre Belloni 
152639c1b26SSteen Hegelund 	return readx_poll_timeout(ocelot_vlant_read_vlanaccess,
153639c1b26SSteen Hegelund 		ocelot,
154639c1b26SSteen Hegelund 		val,
155639c1b26SSteen Hegelund 		(val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) ==
156639c1b26SSteen Hegelund 		ANA_TABLES_VLANACCESS_CMD_IDLE,
157639c1b26SSteen Hegelund 		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
158a556c76aSAlexandre Belloni }
159a556c76aSAlexandre Belloni 
1607142529fSAntoine Tenart static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask)
1617142529fSAntoine Tenart {
1627142529fSAntoine Tenart 	/* Select the VID to configure */
1637142529fSAntoine Tenart 	ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid),
1647142529fSAntoine Tenart 		     ANA_TABLES_VLANTIDX);
1657142529fSAntoine Tenart 	/* Set the vlan port members mask and issue a write command */
1667142529fSAntoine Tenart 	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) |
1677142529fSAntoine Tenart 			     ANA_TABLES_VLANACCESS_CMD_WRITE,
1687142529fSAntoine Tenart 		     ANA_TABLES_VLANACCESS);
1697142529fSAntoine Tenart 
1707142529fSAntoine Tenart 	return ocelot_vlant_wait_for_completion(ocelot);
1717142529fSAntoine Tenart }
1727142529fSAntoine Tenart 
173f270dbfaSVladimir Oltean static void ocelot_vlan_mode(struct ocelot *ocelot, int port,
1747142529fSAntoine Tenart 			     netdev_features_t features)
1757142529fSAntoine Tenart {
1767142529fSAntoine Tenart 	u32 val;
1777142529fSAntoine Tenart 
1787142529fSAntoine Tenart 	/* Filtering */
1797142529fSAntoine Tenart 	val = ocelot_read(ocelot, ANA_VLANMASK);
1807142529fSAntoine Tenart 	if (features & NETIF_F_HW_VLAN_CTAG_FILTER)
181f270dbfaSVladimir Oltean 		val |= BIT(port);
1827142529fSAntoine Tenart 	else
183f270dbfaSVladimir Oltean 		val &= ~BIT(port);
1847142529fSAntoine Tenart 	ocelot_write(ocelot, val, ANA_VLANMASK);
1857142529fSAntoine Tenart }
1867142529fSAntoine Tenart 
18797bb69e1SVladimir Oltean static void ocelot_port_vlan_filtering(struct ocelot *ocelot, int port,
18897bb69e1SVladimir Oltean 				       bool vlan_aware)
1897142529fSAntoine Tenart {
19097bb69e1SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1917142529fSAntoine Tenart 	u32 val;
1927142529fSAntoine Tenart 
19397bb69e1SVladimir Oltean 	if (vlan_aware)
19497bb69e1SVladimir Oltean 		val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
1957142529fSAntoine Tenart 		      ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1);
19697bb69e1SVladimir Oltean 	else
19797bb69e1SVladimir Oltean 		val = 0;
1987142529fSAntoine Tenart 	ocelot_rmw_gix(ocelot, val,
1997142529fSAntoine Tenart 		       ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
2007142529fSAntoine Tenart 		       ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M,
20197bb69e1SVladimir Oltean 		       ANA_PORT_VLAN_CFG, port);
2027142529fSAntoine Tenart 
20397bb69e1SVladimir Oltean 	if (vlan_aware && !ocelot_port->vid)
2047142529fSAntoine Tenart 		/* If port is vlan-aware and tagged, drop untagged and priority
2057142529fSAntoine Tenart 		 * tagged frames.
2067142529fSAntoine Tenart 		 */
20797bb69e1SVladimir Oltean 		val = ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA |
2087142529fSAntoine Tenart 		      ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
2097142529fSAntoine Tenart 		      ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA;
21097bb69e1SVladimir Oltean 	else
21197bb69e1SVladimir Oltean 		val = 0;
21297bb69e1SVladimir Oltean 	ocelot_rmw_gix(ocelot, val,
21397bb69e1SVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA |
21497bb69e1SVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
21597bb69e1SVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA,
21697bb69e1SVladimir Oltean 		       ANA_PORT_DROP_CFG, port);
2177142529fSAntoine Tenart 
21897bb69e1SVladimir Oltean 	if (vlan_aware) {
21997bb69e1SVladimir Oltean 		if (ocelot_port->vid)
2207142529fSAntoine Tenart 			/* Tag all frames except when VID == DEFAULT_VLAN */
2217142529fSAntoine Tenart 			val |= REW_TAG_CFG_TAG_CFG(1);
2227142529fSAntoine Tenart 		else
2237142529fSAntoine Tenart 			/* Tag all frames */
2247142529fSAntoine Tenart 			val |= REW_TAG_CFG_TAG_CFG(3);
22597bb69e1SVladimir Oltean 	} else {
22697bb69e1SVladimir Oltean 		/* Port tagging disabled. */
22797bb69e1SVladimir Oltean 		val = REW_TAG_CFG_TAG_CFG(0);
2287142529fSAntoine Tenart 	}
2297142529fSAntoine Tenart 	ocelot_rmw_gix(ocelot, val,
2307142529fSAntoine Tenart 		       REW_TAG_CFG_TAG_CFG_M,
23197bb69e1SVladimir Oltean 		       REW_TAG_CFG, port);
23297bb69e1SVladimir Oltean }
23397bb69e1SVladimir Oltean 
23497bb69e1SVladimir Oltean static int ocelot_port_set_native_vlan(struct ocelot *ocelot, int port,
23597bb69e1SVladimir Oltean 				       u16 vid)
23697bb69e1SVladimir Oltean {
23797bb69e1SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
23897bb69e1SVladimir Oltean 
23997bb69e1SVladimir Oltean 	if (ocelot_port->vid != vid) {
24097bb69e1SVladimir Oltean 		/* Always permit deleting the native VLAN (vid = 0) */
24197bb69e1SVladimir Oltean 		if (ocelot_port->vid && vid) {
24297bb69e1SVladimir Oltean 			dev_err(ocelot->dev,
24397bb69e1SVladimir Oltean 				"Port already has a native VLAN: %d\n",
24497bb69e1SVladimir Oltean 				ocelot_port->vid);
24597bb69e1SVladimir Oltean 			return -EBUSY;
24697bb69e1SVladimir Oltean 		}
24797bb69e1SVladimir Oltean 		ocelot_port->vid = vid;
24897bb69e1SVladimir Oltean 	}
24997bb69e1SVladimir Oltean 
25097bb69e1SVladimir Oltean 	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_VID(vid),
2517142529fSAntoine Tenart 		       REW_PORT_VLAN_CFG_PORT_VID_M,
25297bb69e1SVladimir Oltean 		       REW_PORT_VLAN_CFG, port);
25397bb69e1SVladimir Oltean 
25497bb69e1SVladimir Oltean 	return 0;
25597bb69e1SVladimir Oltean }
25697bb69e1SVladimir Oltean 
25797bb69e1SVladimir Oltean /* Default vlan to clasify for untagged frames (may be zero) */
25897bb69e1SVladimir Oltean static void ocelot_port_set_pvid(struct ocelot *ocelot, int port, u16 pvid)
25997bb69e1SVladimir Oltean {
26097bb69e1SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
26197bb69e1SVladimir Oltean 
26297bb69e1SVladimir Oltean 	ocelot_rmw_gix(ocelot,
26397bb69e1SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_VID(pvid),
26497bb69e1SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_VID_M,
26597bb69e1SVladimir Oltean 		       ANA_PORT_VLAN_CFG, port);
26697bb69e1SVladimir Oltean 
26797bb69e1SVladimir Oltean 	ocelot_port->pvid = pvid;
2687142529fSAntoine Tenart }
2697142529fSAntoine Tenart 
2709855934cSVladimir Oltean static int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid,
2717142529fSAntoine Tenart 			   bool untagged)
2727142529fSAntoine Tenart {
2737142529fSAntoine Tenart 	int ret;
2747142529fSAntoine Tenart 
2757142529fSAntoine Tenart 	/* Make the port a member of the VLAN */
27697bb69e1SVladimir Oltean 	ocelot->vlan_mask[vid] |= BIT(port);
2777142529fSAntoine Tenart 	ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
2787142529fSAntoine Tenart 	if (ret)
2797142529fSAntoine Tenart 		return ret;
2807142529fSAntoine Tenart 
2817142529fSAntoine Tenart 	/* Default ingress vlan classification */
2827142529fSAntoine Tenart 	if (pvid)
28397bb69e1SVladimir Oltean 		ocelot_port_set_pvid(ocelot, port, vid);
2847142529fSAntoine Tenart 
2857142529fSAntoine Tenart 	/* Untagged egress vlan clasification */
28697bb69e1SVladimir Oltean 	if (untagged) {
28797bb69e1SVladimir Oltean 		ret = ocelot_port_set_native_vlan(ocelot, port, vid);
28897bb69e1SVladimir Oltean 		if (ret)
28997bb69e1SVladimir Oltean 			return ret;
290b9cd75e6SVladimir Oltean 	}
2917142529fSAntoine Tenart 
2927142529fSAntoine Tenart 	return 0;
2937142529fSAntoine Tenart }
2947142529fSAntoine Tenart 
2959855934cSVladimir Oltean static int ocelot_vlan_vid_add(struct net_device *dev, u16 vid, bool pvid,
2969855934cSVladimir Oltean 			       bool untagged)
2977142529fSAntoine Tenart {
298004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
299004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
30097bb69e1SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
301004d44f6SVladimir Oltean 	int port = priv->chip_port;
3027142529fSAntoine Tenart 	int ret;
3037142529fSAntoine Tenart 
3049855934cSVladimir Oltean 	ret = ocelot_vlan_add(ocelot, port, vid, pvid, untagged);
3059855934cSVladimir Oltean 	if (ret)
3069855934cSVladimir Oltean 		return ret;
3077142529fSAntoine Tenart 
3089855934cSVladimir Oltean 	/* Add the port MAC address to with the right VLAN information */
3099855934cSVladimir Oltean 	ocelot_mact_learn(ocelot, PGID_CPU, dev->dev_addr, vid,
3109855934cSVladimir Oltean 			  ENTRYTYPE_LOCKED);
3119855934cSVladimir Oltean 
3129855934cSVladimir Oltean 	return 0;
3139855934cSVladimir Oltean }
3149855934cSVladimir Oltean 
3159855934cSVladimir Oltean static int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid)
3169855934cSVladimir Oltean {
3179855934cSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
3189855934cSVladimir Oltean 	int ret;
3197142529fSAntoine Tenart 
3207142529fSAntoine Tenart 	/* Stop the port from being a member of the vlan */
32197bb69e1SVladimir Oltean 	ocelot->vlan_mask[vid] &= ~BIT(port);
3227142529fSAntoine Tenart 	ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
3237142529fSAntoine Tenart 	if (ret)
3247142529fSAntoine Tenart 		return ret;
3257142529fSAntoine Tenart 
3267142529fSAntoine Tenart 	/* Ingress */
32797bb69e1SVladimir Oltean 	if (ocelot_port->pvid == vid)
32897bb69e1SVladimir Oltean 		ocelot_port_set_pvid(ocelot, port, 0);
3297142529fSAntoine Tenart 
3307142529fSAntoine Tenart 	/* Egress */
33197bb69e1SVladimir Oltean 	if (ocelot_port->vid == vid)
33297bb69e1SVladimir Oltean 		ocelot_port_set_native_vlan(ocelot, port, 0);
3337142529fSAntoine Tenart 
3347142529fSAntoine Tenart 	return 0;
3357142529fSAntoine Tenart }
3367142529fSAntoine Tenart 
3379855934cSVladimir Oltean static int ocelot_vlan_vid_del(struct net_device *dev, u16 vid)
3389855934cSVladimir Oltean {
339004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
340004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
341004d44f6SVladimir Oltean 	int port = priv->chip_port;
3429855934cSVladimir Oltean 	int ret;
3439855934cSVladimir Oltean 
3449855934cSVladimir Oltean 	/* 8021q removes VID 0 on module unload for all interfaces
3459855934cSVladimir Oltean 	 * with VLAN filtering feature. We need to keep it to receive
3469855934cSVladimir Oltean 	 * untagged traffic.
3479855934cSVladimir Oltean 	 */
3489855934cSVladimir Oltean 	if (vid == 0)
3499855934cSVladimir Oltean 		return 0;
3509855934cSVladimir Oltean 
3519855934cSVladimir Oltean 	ret = ocelot_vlan_del(ocelot, port, vid);
3529855934cSVladimir Oltean 	if (ret)
3539855934cSVladimir Oltean 		return ret;
3549855934cSVladimir Oltean 
3559855934cSVladimir Oltean 	/* Del the port MAC address to with the right VLAN information */
3569855934cSVladimir Oltean 	ocelot_mact_forget(ocelot, dev->dev_addr, vid);
3579855934cSVladimir Oltean 
3589855934cSVladimir Oltean 	return 0;
3599855934cSVladimir Oltean }
3609855934cSVladimir Oltean 
361a556c76aSAlexandre Belloni static void ocelot_vlan_init(struct ocelot *ocelot)
362a556c76aSAlexandre Belloni {
3637142529fSAntoine Tenart 	u16 port, vid;
3647142529fSAntoine Tenart 
365a556c76aSAlexandre Belloni 	/* Clear VLAN table, by default all ports are members of all VLANs */
366a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT,
367a556c76aSAlexandre Belloni 		     ANA_TABLES_VLANACCESS);
368a556c76aSAlexandre Belloni 	ocelot_vlant_wait_for_completion(ocelot);
3697142529fSAntoine Tenart 
3707142529fSAntoine Tenart 	/* Configure the port VLAN memberships */
3717142529fSAntoine Tenart 	for (vid = 1; vid < VLAN_N_VID; vid++) {
3727142529fSAntoine Tenart 		ocelot->vlan_mask[vid] = 0;
3737142529fSAntoine Tenart 		ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
3747142529fSAntoine Tenart 	}
3757142529fSAntoine Tenart 
3767142529fSAntoine Tenart 	/* Because VLAN filtering is enabled, we need VID 0 to get untagged
3777142529fSAntoine Tenart 	 * traffic.  It is added automatically if 8021q module is loaded, but
3787142529fSAntoine Tenart 	 * we can't rely on it since module may be not loaded.
3797142529fSAntoine Tenart 	 */
3807142529fSAntoine Tenart 	ocelot->vlan_mask[0] = GENMASK(ocelot->num_phys_ports - 1, 0);
3817142529fSAntoine Tenart 	ocelot_vlant_set_mask(ocelot, 0, ocelot->vlan_mask[0]);
3827142529fSAntoine Tenart 
3837142529fSAntoine Tenart 	/* Configure the CPU port to be VLAN aware */
3847142529fSAntoine Tenart 	ocelot_write_gix(ocelot, ANA_PORT_VLAN_CFG_VLAN_VID(0) |
3857142529fSAntoine Tenart 				 ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
3867142529fSAntoine Tenart 				 ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1),
3877142529fSAntoine Tenart 			 ANA_PORT_VLAN_CFG, ocelot->num_phys_ports);
3887142529fSAntoine Tenart 
3897142529fSAntoine Tenart 	/* Set vlan ingress filter mask to all ports but the CPU port by
3907142529fSAntoine Tenart 	 * default.
3917142529fSAntoine Tenart 	 */
3927142529fSAntoine Tenart 	ocelot_write(ocelot, GENMASK(9, 0), ANA_VLANMASK);
3937142529fSAntoine Tenart 
3947142529fSAntoine Tenart 	for (port = 0; port < ocelot->num_phys_ports; port++) {
3957142529fSAntoine Tenart 		ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port);
3967142529fSAntoine Tenart 		ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port);
3977142529fSAntoine Tenart 	}
398a556c76aSAlexandre Belloni }
399a556c76aSAlexandre Belloni 
400a556c76aSAlexandre Belloni /* Watermark encode
401a556c76aSAlexandre Belloni  * Bit 8:   Unit; 0:1, 1:16
402a556c76aSAlexandre Belloni  * Bit 7-0: Value to be multiplied with unit
403a556c76aSAlexandre Belloni  */
404a556c76aSAlexandre Belloni static u16 ocelot_wm_enc(u16 value)
405a556c76aSAlexandre Belloni {
406a556c76aSAlexandre Belloni 	if (value >= BIT(8))
407a556c76aSAlexandre Belloni 		return BIT(8) | (value / 16);
408a556c76aSAlexandre Belloni 
409a556c76aSAlexandre Belloni 	return value;
410a556c76aSAlexandre Belloni }
411a556c76aSAlexandre Belloni 
412a556c76aSAlexandre Belloni static void ocelot_port_adjust_link(struct net_device *dev)
413a556c76aSAlexandre Belloni {
414004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
415004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
416004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
417a556c76aSAlexandre Belloni 	int speed, atop_wm, mode = 0;
418004d44f6SVladimir Oltean 	u8 port = priv->chip_port;
419a556c76aSAlexandre Belloni 
420a556c76aSAlexandre Belloni 	switch (dev->phydev->speed) {
421a556c76aSAlexandre Belloni 	case SPEED_10:
422a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_10;
423a556c76aSAlexandre Belloni 		break;
424a556c76aSAlexandre Belloni 	case SPEED_100:
425a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_100;
426a556c76aSAlexandre Belloni 		break;
427a556c76aSAlexandre Belloni 	case SPEED_1000:
428a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_1000;
429a556c76aSAlexandre Belloni 		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
430a556c76aSAlexandre Belloni 		break;
431a556c76aSAlexandre Belloni 	case SPEED_2500:
432a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_2500;
433a556c76aSAlexandre Belloni 		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
434a556c76aSAlexandre Belloni 		break;
435a556c76aSAlexandre Belloni 	default:
436a556c76aSAlexandre Belloni 		netdev_err(dev, "Unsupported PHY speed: %d\n",
437a556c76aSAlexandre Belloni 			   dev->phydev->speed);
438a556c76aSAlexandre Belloni 		return;
439a556c76aSAlexandre Belloni 	}
440a556c76aSAlexandre Belloni 
441a556c76aSAlexandre Belloni 	phy_print_status(dev->phydev);
442a556c76aSAlexandre Belloni 
443a556c76aSAlexandre Belloni 	if (!dev->phydev->link)
444a556c76aSAlexandre Belloni 		return;
445a556c76aSAlexandre Belloni 
446a556c76aSAlexandre Belloni 	/* Only full duplex supported for now */
447004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_MODE_CFG_FDX_ENA |
448a556c76aSAlexandre Belloni 			   mode, DEV_MAC_MODE_CFG);
449a556c76aSAlexandre Belloni 
450a556c76aSAlexandre Belloni 	/* Set MAC IFG Gaps
451a556c76aSAlexandre Belloni 	 * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0
452a556c76aSAlexandre Belloni 	 * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5
453a556c76aSAlexandre Belloni 	 */
454004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5),
455004d44f6SVladimir Oltean 			   DEV_MAC_IFG_CFG);
456a556c76aSAlexandre Belloni 
457a556c76aSAlexandre Belloni 	/* Load seed (0) and set MAC HDX late collision  */
458004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) |
459a556c76aSAlexandre Belloni 			   DEV_MAC_HDX_CFG_SEED_LOAD,
460a556c76aSAlexandre Belloni 			   DEV_MAC_HDX_CFG);
461a556c76aSAlexandre Belloni 	mdelay(1);
462004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67),
463a556c76aSAlexandre Belloni 			   DEV_MAC_HDX_CFG);
464a556c76aSAlexandre Belloni 
465a556c76aSAlexandre Belloni 	/* Disable HDX fast control */
466004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_PORT_MISC_HDX_FAST_DIS,
467004d44f6SVladimir Oltean 			   DEV_PORT_MISC);
468a556c76aSAlexandre Belloni 
469a556c76aSAlexandre Belloni 	/* SGMII only for now */
470004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, PCS1G_MODE_CFG_SGMII_MODE_ENA,
471004d44f6SVladimir Oltean 			   PCS1G_MODE_CFG);
472004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, PCS1G_SD_CFG_SD_SEL, PCS1G_SD_CFG);
473a556c76aSAlexandre Belloni 
474a556c76aSAlexandre Belloni 	/* Enable PCS */
475004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, PCS1G_CFG_PCS_ENA, PCS1G_CFG);
476a556c76aSAlexandre Belloni 
477a556c76aSAlexandre Belloni 	/* No aneg on SGMII */
478004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, PCS1G_ANEG_CFG);
479a556c76aSAlexandre Belloni 
480a556c76aSAlexandre Belloni 	/* No loopback */
481004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, PCS1G_LB_CFG);
482a556c76aSAlexandre Belloni 
483a556c76aSAlexandre Belloni 	/* Set Max Length and maximum tags allowed */
484004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, VLAN_ETH_FRAME_LEN,
485004d44f6SVladimir Oltean 			   DEV_MAC_MAXLEN_CFG);
486004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) |
487a556c76aSAlexandre Belloni 			   DEV_MAC_TAGS_CFG_VLAN_AWR_ENA |
488a556c76aSAlexandre Belloni 			   DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA,
489a556c76aSAlexandre Belloni 			   DEV_MAC_TAGS_CFG);
490a556c76aSAlexandre Belloni 
491a556c76aSAlexandre Belloni 	/* Enable MAC module */
492004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA |
493a556c76aSAlexandre Belloni 			   DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG);
494a556c76aSAlexandre Belloni 
495a556c76aSAlexandre Belloni 	/* Take MAC, Port, Phy (intern) and PCS (SGMII/Serdes) clock out of
496a556c76aSAlexandre Belloni 	 * reset */
497004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(speed),
498a556c76aSAlexandre Belloni 			   DEV_CLOCK_CFG);
499a556c76aSAlexandre Belloni 
500a556c76aSAlexandre Belloni 	/* Set SMAC of Pause frame (00:00:00:00:00:00) */
501004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG);
502004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG);
503a556c76aSAlexandre Belloni 
504a556c76aSAlexandre Belloni 	/* No PFC */
505a556c76aSAlexandre Belloni 	ocelot_write_gix(ocelot, ANA_PFC_PFC_CFG_FC_LINK_SPEED(speed),
506004d44f6SVladimir Oltean 			 ANA_PFC_PFC_CFG, port);
507a556c76aSAlexandre Belloni 
508a556c76aSAlexandre Belloni 	/* Set Pause WM hysteresis
509a556c76aSAlexandre Belloni 	 * 152 = 6 * VLAN_ETH_FRAME_LEN / OCELOT_BUFFER_CELL_SZ
510a556c76aSAlexandre Belloni 	 * 101 = 4 * VLAN_ETH_FRAME_LEN / OCELOT_BUFFER_CELL_SZ
511a556c76aSAlexandre Belloni 	 */
512a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, SYS_PAUSE_CFG_PAUSE_ENA |
513a556c76aSAlexandre Belloni 			 SYS_PAUSE_CFG_PAUSE_STOP(101) |
514004d44f6SVladimir Oltean 			 SYS_PAUSE_CFG_PAUSE_START(152), SYS_PAUSE_CFG, port);
515a556c76aSAlexandre Belloni 
516a556c76aSAlexandre Belloni 	/* Core: Enable port for frame transfer */
517a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE |
518a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG(1) |
519a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE_PORT_ENA,
520004d44f6SVladimir Oltean 			 QSYS_SWITCH_PORT_MODE, port);
521a556c76aSAlexandre Belloni 
522a556c76aSAlexandre Belloni 	/* Flow control */
523a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) |
524a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_RX_FC_ENA | SYS_MAC_FC_CFG_TX_FC_ENA |
525a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_ZERO_PAUSE_ENA |
526a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) |
527a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_FC_LINK_SPEED(speed),
528004d44f6SVladimir Oltean 			 SYS_MAC_FC_CFG, port);
529004d44f6SVladimir Oltean 	ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port);
530a556c76aSAlexandre Belloni 
531a556c76aSAlexandre Belloni 	/* Tail dropping watermark */
532a556c76aSAlexandre Belloni 	atop_wm = (ocelot->shared_queue_sz - 9 * VLAN_ETH_FRAME_LEN) / OCELOT_BUFFER_CELL_SZ;
533a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, ocelot_wm_enc(9 * VLAN_ETH_FRAME_LEN),
534004d44f6SVladimir Oltean 			 SYS_ATOP, port);
535a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ocelot_wm_enc(atop_wm), SYS_ATOP_TOT_CFG);
536a556c76aSAlexandre Belloni }
537a556c76aSAlexandre Belloni 
538a556c76aSAlexandre Belloni static int ocelot_port_open(struct net_device *dev)
539a556c76aSAlexandre Belloni {
540004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
541004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
542004d44f6SVladimir Oltean 	int port = priv->chip_port;
543a556c76aSAlexandre Belloni 	int err;
544a556c76aSAlexandre Belloni 
545a556c76aSAlexandre Belloni 	/* Enable receiving frames on the port, and activate auto-learning of
546a556c76aSAlexandre Belloni 	 * MAC addresses.
547a556c76aSAlexandre Belloni 	 */
548a556c76aSAlexandre Belloni 	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO |
549a556c76aSAlexandre Belloni 			 ANA_PORT_PORT_CFG_RECV_ENA |
550004d44f6SVladimir Oltean 			 ANA_PORT_PORT_CFG_PORTID_VAL(port),
551004d44f6SVladimir Oltean 			 ANA_PORT_PORT_CFG, port);
552a556c76aSAlexandre Belloni 
553004d44f6SVladimir Oltean 	if (priv->serdes) {
554004d44f6SVladimir Oltean 		err = phy_set_mode_ext(priv->serdes, PHY_MODE_ETHERNET,
555004d44f6SVladimir Oltean 				       priv->phy_mode);
55671e32a20SQuentin Schulz 		if (err) {
55771e32a20SQuentin Schulz 			netdev_err(dev, "Could not set mode of SerDes\n");
55871e32a20SQuentin Schulz 			return err;
55971e32a20SQuentin Schulz 		}
56071e32a20SQuentin Schulz 	}
56171e32a20SQuentin Schulz 
562004d44f6SVladimir Oltean 	err = phy_connect_direct(dev, priv->phy, &ocelot_port_adjust_link,
563004d44f6SVladimir Oltean 				 priv->phy_mode);
564a556c76aSAlexandre Belloni 	if (err) {
565a556c76aSAlexandre Belloni 		netdev_err(dev, "Could not attach to PHY\n");
566a556c76aSAlexandre Belloni 		return err;
567a556c76aSAlexandre Belloni 	}
568a556c76aSAlexandre Belloni 
569004d44f6SVladimir Oltean 	dev->phydev = priv->phy;
570a556c76aSAlexandre Belloni 
571004d44f6SVladimir Oltean 	phy_attached_info(priv->phy);
572004d44f6SVladimir Oltean 	phy_start(priv->phy);
573a556c76aSAlexandre Belloni 	return 0;
574a556c76aSAlexandre Belloni }
575a556c76aSAlexandre Belloni 
576a556c76aSAlexandre Belloni static int ocelot_port_stop(struct net_device *dev)
577a556c76aSAlexandre Belloni {
578004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
579004d44f6SVladimir Oltean 	struct ocelot_port *port = &priv->port;
580a556c76aSAlexandre Belloni 
581004d44f6SVladimir Oltean 	phy_disconnect(priv->phy);
582a556c76aSAlexandre Belloni 
583a556c76aSAlexandre Belloni 	dev->phydev = NULL;
584a556c76aSAlexandre Belloni 
585a556c76aSAlexandre Belloni 	ocelot_port_writel(port, 0, DEV_MAC_ENA_CFG);
586a556c76aSAlexandre Belloni 	ocelot_rmw_rix(port->ocelot, 0, QSYS_SWITCH_PORT_MODE_PORT_ENA,
587004d44f6SVladimir Oltean 		       QSYS_SWITCH_PORT_MODE, priv->chip_port);
588a556c76aSAlexandre Belloni 	return 0;
589a556c76aSAlexandre Belloni }
590a556c76aSAlexandre Belloni 
591a556c76aSAlexandre Belloni /* Generate the IFH for frame injection
592a556c76aSAlexandre Belloni  *
593a556c76aSAlexandre Belloni  * The IFH is a 128bit-value
594a556c76aSAlexandre Belloni  * bit 127: bypass the analyzer processing
595a556c76aSAlexandre Belloni  * bit 56-67: destination mask
596a556c76aSAlexandre Belloni  * bit 28-29: pop_cnt: 3 disables all rewriting of the frame
597a556c76aSAlexandre Belloni  * bit 20-27: cpu extraction queue mask
598a556c76aSAlexandre Belloni  * bit 16: tag type 0: C-tag, 1: S-tag
599a556c76aSAlexandre Belloni  * bit 0-11: VID
600a556c76aSAlexandre Belloni  */
601a556c76aSAlexandre Belloni static int ocelot_gen_ifh(u32 *ifh, struct frame_info *info)
602a556c76aSAlexandre Belloni {
6034e3b0468SAntoine Tenart 	ifh[0] = IFH_INJ_BYPASS | ((0x1ff & info->rew_op) << 21);
60408d02364SAntoine Tenart 	ifh[1] = (0xf00 & info->port) >> 8;
605a556c76aSAlexandre Belloni 	ifh[2] = (0xff & info->port) << 24;
60608d02364SAntoine Tenart 	ifh[3] = (info->tag_type << 16) | info->vid;
607a556c76aSAlexandre Belloni 
608a556c76aSAlexandre Belloni 	return 0;
609a556c76aSAlexandre Belloni }
610a556c76aSAlexandre Belloni 
611a556c76aSAlexandre Belloni static int ocelot_port_xmit(struct sk_buff *skb, struct net_device *dev)
612a556c76aSAlexandre Belloni {
613004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
6144e3b0468SAntoine Tenart 	struct skb_shared_info *shinfo = skb_shinfo(skb);
615004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
616004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
617a556c76aSAlexandre Belloni 	struct frame_info info = {};
618a556c76aSAlexandre Belloni 	u8 grp = 0; /* Send everything on CPU group 0 */
619a556c76aSAlexandre Belloni 	unsigned int i, count, last;
620004d44f6SVladimir Oltean 	int port = priv->chip_port;
621004d44f6SVladimir Oltean 	u32 val, ifh[IFH_LEN];
622a556c76aSAlexandre Belloni 
623a556c76aSAlexandre Belloni 	val = ocelot_read(ocelot, QS_INJ_STATUS);
624a556c76aSAlexandre Belloni 	if (!(val & QS_INJ_STATUS_FIFO_RDY(BIT(grp))) ||
625a556c76aSAlexandre Belloni 	    (val & QS_INJ_STATUS_WMARK_REACHED(BIT(grp))))
626a556c76aSAlexandre Belloni 		return NETDEV_TX_BUSY;
627a556c76aSAlexandre Belloni 
628a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
629a556c76aSAlexandre Belloni 			 QS_INJ_CTRL_SOF, QS_INJ_CTRL, grp);
630a556c76aSAlexandre Belloni 
631004d44f6SVladimir Oltean 	info.port = BIT(port);
63208d02364SAntoine Tenart 	info.tag_type = IFH_TAG_TYPE_C;
63308d02364SAntoine Tenart 	info.vid = skb_vlan_tag_get(skb);
6344e3b0468SAntoine Tenart 
6354e3b0468SAntoine Tenart 	/* Check if timestamping is needed */
6364e3b0468SAntoine Tenart 	if (ocelot->ptp && shinfo->tx_flags & SKBTX_HW_TSTAMP) {
637004d44f6SVladimir Oltean 		info.rew_op = ocelot_port->ptp_cmd;
638004d44f6SVladimir Oltean 		if (ocelot_port->ptp_cmd == IFH_REW_OP_TWO_STEP_PTP)
639004d44f6SVladimir Oltean 			info.rew_op |= (ocelot_port->ts_id  % 4) << 3;
6404e3b0468SAntoine Tenart 	}
6414e3b0468SAntoine Tenart 
642a556c76aSAlexandre Belloni 	ocelot_gen_ifh(ifh, &info);
643a556c76aSAlexandre Belloni 
644a556c76aSAlexandre Belloni 	for (i = 0; i < IFH_LEN; i++)
645c2cd650bSAntoine Tenart 		ocelot_write_rix(ocelot, (__force u32)cpu_to_be32(ifh[i]),
646c2cd650bSAntoine Tenart 				 QS_INJ_WR, grp);
647a556c76aSAlexandre Belloni 
648a556c76aSAlexandre Belloni 	count = (skb->len + 3) / 4;
649a556c76aSAlexandre Belloni 	last = skb->len % 4;
650a556c76aSAlexandre Belloni 	for (i = 0; i < count; i++) {
651a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, ((u32 *)skb->data)[i], QS_INJ_WR, grp);
652a556c76aSAlexandre Belloni 	}
653a556c76aSAlexandre Belloni 
654a556c76aSAlexandre Belloni 	/* Add padding */
655a556c76aSAlexandre Belloni 	while (i < (OCELOT_BUFFER_CELL_SZ / 4)) {
656a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
657a556c76aSAlexandre Belloni 		i++;
658a556c76aSAlexandre Belloni 	}
659a556c76aSAlexandre Belloni 
660a556c76aSAlexandre Belloni 	/* Indicate EOF and valid bytes in last word */
661a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
662a556c76aSAlexandre Belloni 			 QS_INJ_CTRL_VLD_BYTES(skb->len < OCELOT_BUFFER_CELL_SZ ? 0 : last) |
663a556c76aSAlexandre Belloni 			 QS_INJ_CTRL_EOF,
664a556c76aSAlexandre Belloni 			 QS_INJ_CTRL, grp);
665a556c76aSAlexandre Belloni 
666a556c76aSAlexandre Belloni 	/* Add dummy CRC */
667a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
668a556c76aSAlexandre Belloni 	skb_tx_timestamp(skb);
669a556c76aSAlexandre Belloni 
670a556c76aSAlexandre Belloni 	dev->stats.tx_packets++;
671a556c76aSAlexandre Belloni 	dev->stats.tx_bytes += skb->len;
6724e3b0468SAntoine Tenart 
6734e3b0468SAntoine Tenart 	if (ocelot->ptp && shinfo->tx_flags & SKBTX_HW_TSTAMP &&
674004d44f6SVladimir Oltean 	    ocelot_port->ptp_cmd == IFH_REW_OP_TWO_STEP_PTP) {
6754e3b0468SAntoine Tenart 		struct ocelot_skb *oskb =
6764e3b0468SAntoine Tenart 			kzalloc(sizeof(struct ocelot_skb), GFP_ATOMIC);
6774e3b0468SAntoine Tenart 
6784e3b0468SAntoine Tenart 		if (unlikely(!oskb))
6794e3b0468SAntoine Tenart 			goto out;
6804e3b0468SAntoine Tenart 
6814e3b0468SAntoine Tenart 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
6824e3b0468SAntoine Tenart 
6834e3b0468SAntoine Tenart 		oskb->skb = skb;
684004d44f6SVladimir Oltean 		oskb->id = ocelot_port->ts_id % 4;
685004d44f6SVladimir Oltean 		ocelot_port->ts_id++;
6864e3b0468SAntoine Tenart 
687004d44f6SVladimir Oltean 		list_add_tail(&oskb->head, &ocelot_port->skbs);
688a556c76aSAlexandre Belloni 
689a556c76aSAlexandre Belloni 		return NETDEV_TX_OK;
690a556c76aSAlexandre Belloni 	}
691a556c76aSAlexandre Belloni 
6924e3b0468SAntoine Tenart out:
6934e3b0468SAntoine Tenart 	dev_kfree_skb_any(skb);
6944e3b0468SAntoine Tenart 	return NETDEV_TX_OK;
6954e3b0468SAntoine Tenart }
6964e3b0468SAntoine Tenart 
6974e3b0468SAntoine Tenart void ocelot_get_hwtimestamp(struct ocelot *ocelot, struct timespec64 *ts)
6984e3b0468SAntoine Tenart {
6994e3b0468SAntoine Tenart 	unsigned long flags;
7004e3b0468SAntoine Tenart 	u32 val;
7014e3b0468SAntoine Tenart 
7024e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
7034e3b0468SAntoine Tenart 
7044e3b0468SAntoine Tenart 	/* Read current PTP time to get seconds */
7054e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
7064e3b0468SAntoine Tenart 
7074e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
7084e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE);
7094e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
7104e3b0468SAntoine Tenart 	ts->tv_sec = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);
7114e3b0468SAntoine Tenart 
7124e3b0468SAntoine Tenart 	/* Read packet HW timestamp from FIFO */
7134e3b0468SAntoine Tenart 	val = ocelot_read(ocelot, SYS_PTP_TXSTAMP);
7144e3b0468SAntoine Tenart 	ts->tv_nsec = SYS_PTP_TXSTAMP_PTP_TXSTAMP(val);
7154e3b0468SAntoine Tenart 
7164e3b0468SAntoine Tenart 	/* Sec has incremented since the ts was registered */
7174e3b0468SAntoine Tenart 	if ((ts->tv_sec & 0x1) != !!(val & SYS_PTP_TXSTAMP_PTP_TXSTAMP_SEC))
7184e3b0468SAntoine Tenart 		ts->tv_sec--;
7194e3b0468SAntoine Tenart 
7204e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
7214e3b0468SAntoine Tenart }
7224e3b0468SAntoine Tenart EXPORT_SYMBOL(ocelot_get_hwtimestamp);
7234e3b0468SAntoine Tenart 
72440a1578dSClaudiu Manoil static int ocelot_mc_unsync(struct net_device *dev, const unsigned char *addr)
725a556c76aSAlexandre Belloni {
726004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
727004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
728004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
729a556c76aSAlexandre Belloni 
730004d44f6SVladimir Oltean 	return ocelot_mact_forget(ocelot, addr, ocelot_port->pvid);
731a556c76aSAlexandre Belloni }
732a556c76aSAlexandre Belloni 
73340a1578dSClaudiu Manoil static int ocelot_mc_sync(struct net_device *dev, const unsigned char *addr)
734a556c76aSAlexandre Belloni {
735004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
736004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
737004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
738a556c76aSAlexandre Belloni 
739004d44f6SVladimir Oltean 	return ocelot_mact_learn(ocelot, PGID_CPU, addr, ocelot_port->pvid,
740a556c76aSAlexandre Belloni 				 ENTRYTYPE_LOCKED);
741a556c76aSAlexandre Belloni }
742a556c76aSAlexandre Belloni 
743a556c76aSAlexandre Belloni static void ocelot_set_rx_mode(struct net_device *dev)
744a556c76aSAlexandre Belloni {
745004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
746004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
747a556c76aSAlexandre Belloni 	u32 val;
748004d44f6SVladimir Oltean 	int i;
749a556c76aSAlexandre Belloni 
750a556c76aSAlexandre Belloni 	/* This doesn't handle promiscuous mode because the bridge core is
751a556c76aSAlexandre Belloni 	 * setting IFF_PROMISC on all slave interfaces and all frames would be
752a556c76aSAlexandre Belloni 	 * forwarded to the CPU port.
753a556c76aSAlexandre Belloni 	 */
754a556c76aSAlexandre Belloni 	val = GENMASK(ocelot->num_phys_ports - 1, 0);
755a556c76aSAlexandre Belloni 	for (i = ocelot->num_phys_ports + 1; i < PGID_CPU; i++)
756a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
757a556c76aSAlexandre Belloni 
75840a1578dSClaudiu Manoil 	__dev_mc_sync(dev, ocelot_mc_sync, ocelot_mc_unsync);
759a556c76aSAlexandre Belloni }
760a556c76aSAlexandre Belloni 
761a556c76aSAlexandre Belloni static int ocelot_port_get_phys_port_name(struct net_device *dev,
762a556c76aSAlexandre Belloni 					  char *buf, size_t len)
763a556c76aSAlexandre Belloni {
764004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
765004d44f6SVladimir Oltean 	int port = priv->chip_port;
766a556c76aSAlexandre Belloni 	int ret;
767a556c76aSAlexandre Belloni 
768004d44f6SVladimir Oltean 	ret = snprintf(buf, len, "p%d", port);
769a556c76aSAlexandre Belloni 	if (ret >= len)
770a556c76aSAlexandre Belloni 		return -EINVAL;
771a556c76aSAlexandre Belloni 
772a556c76aSAlexandre Belloni 	return 0;
773a556c76aSAlexandre Belloni }
774a556c76aSAlexandre Belloni 
775a556c76aSAlexandre Belloni static int ocelot_port_set_mac_address(struct net_device *dev, void *p)
776a556c76aSAlexandre Belloni {
777004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
778004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
779004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
780a556c76aSAlexandre Belloni 	const struct sockaddr *addr = p;
781a556c76aSAlexandre Belloni 
782a556c76aSAlexandre Belloni 	/* Learn the new net device MAC address in the mac table. */
783004d44f6SVladimir Oltean 	ocelot_mact_learn(ocelot, PGID_CPU, addr->sa_data, ocelot_port->pvid,
784a556c76aSAlexandre Belloni 			  ENTRYTYPE_LOCKED);
785a556c76aSAlexandre Belloni 	/* Then forget the previous one. */
786004d44f6SVladimir Oltean 	ocelot_mact_forget(ocelot, dev->dev_addr, ocelot_port->pvid);
787a556c76aSAlexandre Belloni 
788a556c76aSAlexandre Belloni 	ether_addr_copy(dev->dev_addr, addr->sa_data);
789a556c76aSAlexandre Belloni 	return 0;
790a556c76aSAlexandre Belloni }
791a556c76aSAlexandre Belloni 
792a556c76aSAlexandre Belloni static void ocelot_get_stats64(struct net_device *dev,
793a556c76aSAlexandre Belloni 			       struct rtnl_link_stats64 *stats)
794a556c76aSAlexandre Belloni {
795004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
796004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
797004d44f6SVladimir Oltean 	int port = priv->chip_port;
798a556c76aSAlexandre Belloni 
799a556c76aSAlexandre Belloni 	/* Configure the port to read the stats from */
800004d44f6SVladimir Oltean 	ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port),
801a556c76aSAlexandre Belloni 		     SYS_STAT_CFG);
802a556c76aSAlexandre Belloni 
803a556c76aSAlexandre Belloni 	/* Get Rx stats */
804a556c76aSAlexandre Belloni 	stats->rx_bytes = ocelot_read(ocelot, SYS_COUNT_RX_OCTETS);
805a556c76aSAlexandre Belloni 	stats->rx_packets = ocelot_read(ocelot, SYS_COUNT_RX_SHORTS) +
806a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_FRAGMENTS) +
807a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_JABBERS) +
808a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_LONGS) +
809a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_64) +
810a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_65_127) +
811a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_128_255) +
812a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_256_1023) +
813a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_1024_1526) +
814a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_1527_MAX);
815a556c76aSAlexandre Belloni 	stats->multicast = ocelot_read(ocelot, SYS_COUNT_RX_MULTICAST);
816a556c76aSAlexandre Belloni 	stats->rx_dropped = dev->stats.rx_dropped;
817a556c76aSAlexandre Belloni 
818a556c76aSAlexandre Belloni 	/* Get Tx stats */
819a556c76aSAlexandre Belloni 	stats->tx_bytes = ocelot_read(ocelot, SYS_COUNT_TX_OCTETS);
820a556c76aSAlexandre Belloni 	stats->tx_packets = ocelot_read(ocelot, SYS_COUNT_TX_64) +
821a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_65_127) +
822a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_128_511) +
823a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_512_1023) +
824a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_1024_1526) +
825a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_1527_MAX);
826a556c76aSAlexandre Belloni 	stats->tx_dropped = ocelot_read(ocelot, SYS_COUNT_TX_DROPS) +
827a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_AGING);
828a556c76aSAlexandre Belloni 	stats->collisions = ocelot_read(ocelot, SYS_COUNT_TX_COLLISION);
829a556c76aSAlexandre Belloni }
830a556c76aSAlexandre Belloni 
831531ee1a6SVladimir Oltean static int ocelot_fdb_add(struct ocelot *ocelot, int port,
832004d44f6SVladimir Oltean 			  const unsigned char *addr, u16 vid,
833004d44f6SVladimir Oltean 			  bool vlan_aware)
834a556c76aSAlexandre Belloni {
835531ee1a6SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
836a556c76aSAlexandre Belloni 
8377142529fSAntoine Tenart 	if (!vid) {
838004d44f6SVladimir Oltean 		if (!vlan_aware)
8397142529fSAntoine Tenart 			/* If the bridge is not VLAN aware and no VID was
8407142529fSAntoine Tenart 			 * provided, set it to pvid to ensure the MAC entry
8417142529fSAntoine Tenart 			 * matches incoming untagged packets
8427142529fSAntoine Tenart 			 */
843531ee1a6SVladimir Oltean 			vid = ocelot_port->pvid;
8447142529fSAntoine Tenart 		else
8457142529fSAntoine Tenart 			/* If the bridge is VLAN aware a VID must be provided as
8467142529fSAntoine Tenart 			 * otherwise the learnt entry wouldn't match any frame.
8477142529fSAntoine Tenart 			 */
8487142529fSAntoine Tenart 			return -EINVAL;
8497142529fSAntoine Tenart 	}
8507142529fSAntoine Tenart 
851531ee1a6SVladimir Oltean 	return ocelot_mact_learn(ocelot, port, addr, vid, ENTRYTYPE_LOCKED);
852a556c76aSAlexandre Belloni }
853a556c76aSAlexandre Belloni 
854531ee1a6SVladimir Oltean static int ocelot_port_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
855531ee1a6SVladimir Oltean 			       struct net_device *dev,
856531ee1a6SVladimir Oltean 			       const unsigned char *addr,
857531ee1a6SVladimir Oltean 			       u16 vid, u16 flags,
858531ee1a6SVladimir Oltean 			       struct netlink_ext_ack *extack)
859531ee1a6SVladimir Oltean {
860004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
861004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
862004d44f6SVladimir Oltean 	int port = priv->chip_port;
863531ee1a6SVladimir Oltean 
864004d44f6SVladimir Oltean 	return ocelot_fdb_add(ocelot, port, addr, vid, priv->vlan_aware);
865531ee1a6SVladimir Oltean }
866531ee1a6SVladimir Oltean 
867531ee1a6SVladimir Oltean static int ocelot_fdb_del(struct ocelot *ocelot, int port,
868531ee1a6SVladimir Oltean 			  const unsigned char *addr, u16 vid)
869531ee1a6SVladimir Oltean {
870531ee1a6SVladimir Oltean 	return ocelot_mact_forget(ocelot, addr, vid);
871531ee1a6SVladimir Oltean }
872531ee1a6SVladimir Oltean 
873531ee1a6SVladimir Oltean static int ocelot_port_fdb_del(struct ndmsg *ndm, struct nlattr *tb[],
874a556c76aSAlexandre Belloni 			       struct net_device *dev,
875a556c76aSAlexandre Belloni 			       const unsigned char *addr, u16 vid)
876a556c76aSAlexandre Belloni {
877004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
878004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
879004d44f6SVladimir Oltean 	int port = priv->chip_port;
880a556c76aSAlexandre Belloni 
881004d44f6SVladimir Oltean 	return ocelot_fdb_del(ocelot, port, addr, vid);
882a556c76aSAlexandre Belloni }
883a556c76aSAlexandre Belloni 
884a556c76aSAlexandre Belloni struct ocelot_dump_ctx {
885a556c76aSAlexandre Belloni 	struct net_device *dev;
886a556c76aSAlexandre Belloni 	struct sk_buff *skb;
887a556c76aSAlexandre Belloni 	struct netlink_callback *cb;
888a556c76aSAlexandre Belloni 	int idx;
889a556c76aSAlexandre Belloni };
890a556c76aSAlexandre Belloni 
891531ee1a6SVladimir Oltean static int ocelot_port_fdb_do_dump(const unsigned char *addr, u16 vid,
892531ee1a6SVladimir Oltean 				   bool is_static, void *data)
893a556c76aSAlexandre Belloni {
894531ee1a6SVladimir Oltean 	struct ocelot_dump_ctx *dump = data;
895a556c76aSAlexandre Belloni 	u32 portid = NETLINK_CB(dump->cb->skb).portid;
896a556c76aSAlexandre Belloni 	u32 seq = dump->cb->nlh->nlmsg_seq;
897a556c76aSAlexandre Belloni 	struct nlmsghdr *nlh;
898a556c76aSAlexandre Belloni 	struct ndmsg *ndm;
899a556c76aSAlexandre Belloni 
900a556c76aSAlexandre Belloni 	if (dump->idx < dump->cb->args[2])
901a556c76aSAlexandre Belloni 		goto skip;
902a556c76aSAlexandre Belloni 
903a556c76aSAlexandre Belloni 	nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH,
904a556c76aSAlexandre Belloni 			sizeof(*ndm), NLM_F_MULTI);
905a556c76aSAlexandre Belloni 	if (!nlh)
906a556c76aSAlexandre Belloni 		return -EMSGSIZE;
907a556c76aSAlexandre Belloni 
908a556c76aSAlexandre Belloni 	ndm = nlmsg_data(nlh);
909a556c76aSAlexandre Belloni 	ndm->ndm_family  = AF_BRIDGE;
910a556c76aSAlexandre Belloni 	ndm->ndm_pad1    = 0;
911a556c76aSAlexandre Belloni 	ndm->ndm_pad2    = 0;
912a556c76aSAlexandre Belloni 	ndm->ndm_flags   = NTF_SELF;
913a556c76aSAlexandre Belloni 	ndm->ndm_type    = 0;
914a556c76aSAlexandre Belloni 	ndm->ndm_ifindex = dump->dev->ifindex;
915531ee1a6SVladimir Oltean 	ndm->ndm_state   = is_static ? NUD_NOARP : NUD_REACHABLE;
916a556c76aSAlexandre Belloni 
917531ee1a6SVladimir Oltean 	if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, addr))
918a556c76aSAlexandre Belloni 		goto nla_put_failure;
919a556c76aSAlexandre Belloni 
920531ee1a6SVladimir Oltean 	if (vid && nla_put_u16(dump->skb, NDA_VLAN, vid))
921a556c76aSAlexandre Belloni 		goto nla_put_failure;
922a556c76aSAlexandre Belloni 
923a556c76aSAlexandre Belloni 	nlmsg_end(dump->skb, nlh);
924a556c76aSAlexandre Belloni 
925a556c76aSAlexandre Belloni skip:
926a556c76aSAlexandre Belloni 	dump->idx++;
927a556c76aSAlexandre Belloni 	return 0;
928a556c76aSAlexandre Belloni 
929a556c76aSAlexandre Belloni nla_put_failure:
930a556c76aSAlexandre Belloni 	nlmsg_cancel(dump->skb, nlh);
931a556c76aSAlexandre Belloni 	return -EMSGSIZE;
932a556c76aSAlexandre Belloni }
933a556c76aSAlexandre Belloni 
934531ee1a6SVladimir Oltean static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col,
935a556c76aSAlexandre Belloni 			    struct ocelot_mact_entry *entry)
936a556c76aSAlexandre Belloni {
937a556c76aSAlexandre Belloni 	u32 val, dst, macl, mach;
938531ee1a6SVladimir Oltean 	char mac[ETH_ALEN];
939a556c76aSAlexandre Belloni 
940a556c76aSAlexandre Belloni 	/* Set row and column to read from */
941a556c76aSAlexandre Belloni 	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row);
942a556c76aSAlexandre Belloni 	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col);
943a556c76aSAlexandre Belloni 
944a556c76aSAlexandre Belloni 	/* Issue a read command */
945a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
946a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ),
947a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS);
948a556c76aSAlexandre Belloni 
949a556c76aSAlexandre Belloni 	if (ocelot_mact_wait_for_completion(ocelot))
950a556c76aSAlexandre Belloni 		return -ETIMEDOUT;
951a556c76aSAlexandre Belloni 
952a556c76aSAlexandre Belloni 	/* Read the entry flags */
953a556c76aSAlexandre Belloni 	val = ocelot_read(ocelot, ANA_TABLES_MACACCESS);
954a556c76aSAlexandre Belloni 	if (!(val & ANA_TABLES_MACACCESS_VALID))
955a556c76aSAlexandre Belloni 		return -EINVAL;
956a556c76aSAlexandre Belloni 
957a556c76aSAlexandre Belloni 	/* If the entry read has another port configured as its destination,
958a556c76aSAlexandre Belloni 	 * do not report it.
959a556c76aSAlexandre Belloni 	 */
960a556c76aSAlexandre Belloni 	dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3;
961531ee1a6SVladimir Oltean 	if (dst != port)
962a556c76aSAlexandre Belloni 		return -EINVAL;
963a556c76aSAlexandre Belloni 
964a556c76aSAlexandre Belloni 	/* Get the entry's MAC address and VLAN id */
965a556c76aSAlexandre Belloni 	macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA);
966a556c76aSAlexandre Belloni 	mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA);
967a556c76aSAlexandre Belloni 
968a556c76aSAlexandre Belloni 	mac[0] = (mach >> 8)  & 0xff;
969a556c76aSAlexandre Belloni 	mac[1] = (mach >> 0)  & 0xff;
970a556c76aSAlexandre Belloni 	mac[2] = (macl >> 24) & 0xff;
971a556c76aSAlexandre Belloni 	mac[3] = (macl >> 16) & 0xff;
972a556c76aSAlexandre Belloni 	mac[4] = (macl >> 8)  & 0xff;
973a556c76aSAlexandre Belloni 	mac[5] = (macl >> 0)  & 0xff;
974a556c76aSAlexandre Belloni 
975a556c76aSAlexandre Belloni 	entry->vid = (mach >> 16) & 0xfff;
976a556c76aSAlexandre Belloni 	ether_addr_copy(entry->mac, mac);
977a556c76aSAlexandre Belloni 
978a556c76aSAlexandre Belloni 	return 0;
979a556c76aSAlexandre Belloni }
980a556c76aSAlexandre Belloni 
981531ee1a6SVladimir Oltean static int ocelot_fdb_dump(struct ocelot *ocelot, int port,
982531ee1a6SVladimir Oltean 			   dsa_fdb_dump_cb_t *cb, void *data)
983a556c76aSAlexandre Belloni {
984531ee1a6SVladimir Oltean 	int i, j;
985a556c76aSAlexandre Belloni 
986a556c76aSAlexandre Belloni 	/* Loop through all the mac tables entries. There are 1024 rows of 4
987a556c76aSAlexandre Belloni 	 * entries.
988a556c76aSAlexandre Belloni 	 */
989a556c76aSAlexandre Belloni 	for (i = 0; i < 1024; i++) {
990a556c76aSAlexandre Belloni 		for (j = 0; j < 4; j++) {
991531ee1a6SVladimir Oltean 			struct ocelot_mact_entry entry;
992531ee1a6SVladimir Oltean 			bool is_static;
993531ee1a6SVladimir Oltean 			int ret;
994531ee1a6SVladimir Oltean 
995531ee1a6SVladimir Oltean 			ret = ocelot_mact_read(ocelot, port, i, j, &entry);
996a556c76aSAlexandre Belloni 			/* If the entry is invalid (wrong port, invalid...),
997a556c76aSAlexandre Belloni 			 * skip it.
998a556c76aSAlexandre Belloni 			 */
999a556c76aSAlexandre Belloni 			if (ret == -EINVAL)
1000a556c76aSAlexandre Belloni 				continue;
1001a556c76aSAlexandre Belloni 			else if (ret)
1002531ee1a6SVladimir Oltean 				return ret;
1003a556c76aSAlexandre Belloni 
1004531ee1a6SVladimir Oltean 			is_static = (entry.type == ENTRYTYPE_LOCKED);
1005531ee1a6SVladimir Oltean 
1006531ee1a6SVladimir Oltean 			ret = cb(entry.mac, entry.vid, is_static, data);
1007a556c76aSAlexandre Belloni 			if (ret)
1008531ee1a6SVladimir Oltean 				return ret;
1009a556c76aSAlexandre Belloni 		}
1010a556c76aSAlexandre Belloni 	}
1011a556c76aSAlexandre Belloni 
1012531ee1a6SVladimir Oltean 	return 0;
1013531ee1a6SVladimir Oltean }
1014531ee1a6SVladimir Oltean 
1015531ee1a6SVladimir Oltean static int ocelot_port_fdb_dump(struct sk_buff *skb,
1016531ee1a6SVladimir Oltean 				struct netlink_callback *cb,
1017531ee1a6SVladimir Oltean 				struct net_device *dev,
1018531ee1a6SVladimir Oltean 				struct net_device *filter_dev, int *idx)
1019531ee1a6SVladimir Oltean {
1020004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1021004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1022531ee1a6SVladimir Oltean 	struct ocelot_dump_ctx dump = {
1023531ee1a6SVladimir Oltean 		.dev = dev,
1024531ee1a6SVladimir Oltean 		.skb = skb,
1025531ee1a6SVladimir Oltean 		.cb = cb,
1026531ee1a6SVladimir Oltean 		.idx = *idx,
1027531ee1a6SVladimir Oltean 	};
1028004d44f6SVladimir Oltean 	int port = priv->chip_port;
1029531ee1a6SVladimir Oltean 	int ret;
1030531ee1a6SVladimir Oltean 
1031004d44f6SVladimir Oltean 	ret = ocelot_fdb_dump(ocelot, port, ocelot_port_fdb_do_dump, &dump);
1032531ee1a6SVladimir Oltean 
1033a556c76aSAlexandre Belloni 	*idx = dump.idx;
1034531ee1a6SVladimir Oltean 
1035a556c76aSAlexandre Belloni 	return ret;
1036a556c76aSAlexandre Belloni }
1037a556c76aSAlexandre Belloni 
10387142529fSAntoine Tenart static int ocelot_vlan_rx_add_vid(struct net_device *dev, __be16 proto,
10397142529fSAntoine Tenart 				  u16 vid)
10407142529fSAntoine Tenart {
10411c44ce56SVladimir Oltean 	return ocelot_vlan_vid_add(dev, vid, false, false);
10427142529fSAntoine Tenart }
10437142529fSAntoine Tenart 
10447142529fSAntoine Tenart static int ocelot_vlan_rx_kill_vid(struct net_device *dev, __be16 proto,
10457142529fSAntoine Tenart 				   u16 vid)
10467142529fSAntoine Tenart {
10477142529fSAntoine Tenart 	return ocelot_vlan_vid_del(dev, vid);
10487142529fSAntoine Tenart }
10497142529fSAntoine Tenart 
10507142529fSAntoine Tenart static int ocelot_set_features(struct net_device *dev,
10517142529fSAntoine Tenart 			       netdev_features_t features)
10527142529fSAntoine Tenart {
10537142529fSAntoine Tenart 	netdev_features_t changed = dev->features ^ features;
1054004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1055004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1056004d44f6SVladimir Oltean 	int port = priv->chip_port;
10577142529fSAntoine Tenart 
10582c1d029aSJoergen Andreasen 	if ((dev->features & NETIF_F_HW_TC) > (features & NETIF_F_HW_TC) &&
1059004d44f6SVladimir Oltean 	    priv->tc.offload_cnt) {
10602c1d029aSJoergen Andreasen 		netdev_err(dev,
10612c1d029aSJoergen Andreasen 			   "Cannot disable HW TC offload while offloads active\n");
10622c1d029aSJoergen Andreasen 		return -EBUSY;
10632c1d029aSJoergen Andreasen 	}
10642c1d029aSJoergen Andreasen 
10657142529fSAntoine Tenart 	if (changed & NETIF_F_HW_VLAN_CTAG_FILTER)
1066f270dbfaSVladimir Oltean 		ocelot_vlan_mode(ocelot, port, features);
10677142529fSAntoine Tenart 
10687142529fSAntoine Tenart 	return 0;
10697142529fSAntoine Tenart }
10707142529fSAntoine Tenart 
1071751302c3SFlorian Fainelli static int ocelot_get_port_parent_id(struct net_device *dev,
1072751302c3SFlorian Fainelli 				     struct netdev_phys_item_id *ppid)
1073751302c3SFlorian Fainelli {
1074004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1075004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1076751302c3SFlorian Fainelli 
1077751302c3SFlorian Fainelli 	ppid->id_len = sizeof(ocelot->base_mac);
1078751302c3SFlorian Fainelli 	memcpy(&ppid->id, &ocelot->base_mac, ppid->id_len);
1079751302c3SFlorian Fainelli 
1080751302c3SFlorian Fainelli 	return 0;
1081751302c3SFlorian Fainelli }
1082751302c3SFlorian Fainelli 
1083306fd44bSVladimir Oltean static int ocelot_hwstamp_get(struct ocelot *ocelot, int port,
1084306fd44bSVladimir Oltean 			      struct ifreq *ifr)
10854e3b0468SAntoine Tenart {
10864e3b0468SAntoine Tenart 	return copy_to_user(ifr->ifr_data, &ocelot->hwtstamp_config,
10874e3b0468SAntoine Tenart 			    sizeof(ocelot->hwtstamp_config)) ? -EFAULT : 0;
10884e3b0468SAntoine Tenart }
10894e3b0468SAntoine Tenart 
1090306fd44bSVladimir Oltean static int ocelot_hwstamp_set(struct ocelot *ocelot, int port,
1091306fd44bSVladimir Oltean 			      struct ifreq *ifr)
10924e3b0468SAntoine Tenart {
1093306fd44bSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
10944e3b0468SAntoine Tenart 	struct hwtstamp_config cfg;
10954e3b0468SAntoine Tenart 
10964e3b0468SAntoine Tenart 	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
10974e3b0468SAntoine Tenart 		return -EFAULT;
10984e3b0468SAntoine Tenart 
10994e3b0468SAntoine Tenart 	/* reserved for future extensions */
11004e3b0468SAntoine Tenart 	if (cfg.flags)
11014e3b0468SAntoine Tenart 		return -EINVAL;
11024e3b0468SAntoine Tenart 
11034e3b0468SAntoine Tenart 	/* Tx type sanity check */
11044e3b0468SAntoine Tenart 	switch (cfg.tx_type) {
11054e3b0468SAntoine Tenart 	case HWTSTAMP_TX_ON:
1106306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = IFH_REW_OP_TWO_STEP_PTP;
11074e3b0468SAntoine Tenart 		break;
11084e3b0468SAntoine Tenart 	case HWTSTAMP_TX_ONESTEP_SYNC:
11094e3b0468SAntoine Tenart 		/* IFH_REW_OP_ONE_STEP_PTP updates the correctional field, we
11104e3b0468SAntoine Tenart 		 * need to update the origin time.
11114e3b0468SAntoine Tenart 		 */
1112306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = IFH_REW_OP_ORIGIN_PTP;
11134e3b0468SAntoine Tenart 		break;
11144e3b0468SAntoine Tenart 	case HWTSTAMP_TX_OFF:
1115306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = 0;
11164e3b0468SAntoine Tenart 		break;
11174e3b0468SAntoine Tenart 	default:
11184e3b0468SAntoine Tenart 		return -ERANGE;
11194e3b0468SAntoine Tenart 	}
11204e3b0468SAntoine Tenart 
11214e3b0468SAntoine Tenart 	mutex_lock(&ocelot->ptp_lock);
11224e3b0468SAntoine Tenart 
11234e3b0468SAntoine Tenart 	switch (cfg.rx_filter) {
11244e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_NONE:
11254e3b0468SAntoine Tenart 		break;
11264e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_ALL:
11274e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_SOME:
11284e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
11294e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
11304e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
11314e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_NTP_ALL:
11324e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
11334e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
11344e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
11354e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
11364e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
11374e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
11384e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_EVENT:
11394e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_SYNC:
11404e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
11414e3b0468SAntoine Tenart 		cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
11424e3b0468SAntoine Tenart 		break;
11434e3b0468SAntoine Tenart 	default:
11444e3b0468SAntoine Tenart 		mutex_unlock(&ocelot->ptp_lock);
11454e3b0468SAntoine Tenart 		return -ERANGE;
11464e3b0468SAntoine Tenart 	}
11474e3b0468SAntoine Tenart 
11484e3b0468SAntoine Tenart 	/* Commit back the result & save it */
11494e3b0468SAntoine Tenart 	memcpy(&ocelot->hwtstamp_config, &cfg, sizeof(cfg));
11504e3b0468SAntoine Tenart 	mutex_unlock(&ocelot->ptp_lock);
11514e3b0468SAntoine Tenart 
11524e3b0468SAntoine Tenart 	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
11534e3b0468SAntoine Tenart }
11544e3b0468SAntoine Tenart 
11554e3b0468SAntoine Tenart static int ocelot_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11564e3b0468SAntoine Tenart {
1157004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1158004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1159004d44f6SVladimir Oltean 	int port = priv->chip_port;
11604e3b0468SAntoine Tenart 
11614e3b0468SAntoine Tenart 	/* The function is only used for PTP operations for now */
11624e3b0468SAntoine Tenart 	if (!ocelot->ptp)
11634e3b0468SAntoine Tenart 		return -EOPNOTSUPP;
11644e3b0468SAntoine Tenart 
11654e3b0468SAntoine Tenart 	switch (cmd) {
11664e3b0468SAntoine Tenart 	case SIOCSHWTSTAMP:
1167306fd44bSVladimir Oltean 		return ocelot_hwstamp_set(ocelot, port, ifr);
11684e3b0468SAntoine Tenart 	case SIOCGHWTSTAMP:
1169306fd44bSVladimir Oltean 		return ocelot_hwstamp_get(ocelot, port, ifr);
11704e3b0468SAntoine Tenart 	default:
11714e3b0468SAntoine Tenart 		return -EOPNOTSUPP;
11724e3b0468SAntoine Tenart 	}
11734e3b0468SAntoine Tenart }
11744e3b0468SAntoine Tenart 
1175a556c76aSAlexandre Belloni static const struct net_device_ops ocelot_port_netdev_ops = {
1176a556c76aSAlexandre Belloni 	.ndo_open			= ocelot_port_open,
1177a556c76aSAlexandre Belloni 	.ndo_stop			= ocelot_port_stop,
1178a556c76aSAlexandre Belloni 	.ndo_start_xmit			= ocelot_port_xmit,
1179a556c76aSAlexandre Belloni 	.ndo_set_rx_mode		= ocelot_set_rx_mode,
1180a556c76aSAlexandre Belloni 	.ndo_get_phys_port_name		= ocelot_port_get_phys_port_name,
1181a556c76aSAlexandre Belloni 	.ndo_set_mac_address		= ocelot_port_set_mac_address,
1182a556c76aSAlexandre Belloni 	.ndo_get_stats64		= ocelot_get_stats64,
1183531ee1a6SVladimir Oltean 	.ndo_fdb_add			= ocelot_port_fdb_add,
1184531ee1a6SVladimir Oltean 	.ndo_fdb_del			= ocelot_port_fdb_del,
1185531ee1a6SVladimir Oltean 	.ndo_fdb_dump			= ocelot_port_fdb_dump,
11867142529fSAntoine Tenart 	.ndo_vlan_rx_add_vid		= ocelot_vlan_rx_add_vid,
11877142529fSAntoine Tenart 	.ndo_vlan_rx_kill_vid		= ocelot_vlan_rx_kill_vid,
11887142529fSAntoine Tenart 	.ndo_set_features		= ocelot_set_features,
1189751302c3SFlorian Fainelli 	.ndo_get_port_parent_id		= ocelot_get_port_parent_id,
11902c1d029aSJoergen Andreasen 	.ndo_setup_tc			= ocelot_setup_tc,
11914e3b0468SAntoine Tenart 	.ndo_do_ioctl			= ocelot_ioctl,
1192a556c76aSAlexandre Belloni };
1193a556c76aSAlexandre Belloni 
1194*c7282d38SVladimir Oltean static void ocelot_get_strings(struct ocelot *ocelot, int port, u32 sset,
1195*c7282d38SVladimir Oltean 			       u8 *data)
1196a556c76aSAlexandre Belloni {
1197a556c76aSAlexandre Belloni 	int i;
1198a556c76aSAlexandre Belloni 
1199a556c76aSAlexandre Belloni 	if (sset != ETH_SS_STATS)
1200a556c76aSAlexandre Belloni 		return;
1201a556c76aSAlexandre Belloni 
1202a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_stats; i++)
1203a556c76aSAlexandre Belloni 		memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name,
1204a556c76aSAlexandre Belloni 		       ETH_GSTRING_LEN);
1205a556c76aSAlexandre Belloni }
1206a556c76aSAlexandre Belloni 
1207*c7282d38SVladimir Oltean static void ocelot_port_get_strings(struct net_device *netdev, u32 sset,
1208*c7282d38SVladimir Oltean 				    u8 *data)
1209*c7282d38SVladimir Oltean {
1210*c7282d38SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(netdev);
1211*c7282d38SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1212*c7282d38SVladimir Oltean 	int port = priv->chip_port;
1213*c7282d38SVladimir Oltean 
1214*c7282d38SVladimir Oltean 	ocelot_get_strings(ocelot, port, sset, data);
1215*c7282d38SVladimir Oltean }
1216*c7282d38SVladimir Oltean 
12171e1caa97SClaudiu Manoil static void ocelot_update_stats(struct ocelot *ocelot)
1218a556c76aSAlexandre Belloni {
1219a556c76aSAlexandre Belloni 	int i, j;
1220a556c76aSAlexandre Belloni 
1221a556c76aSAlexandre Belloni 	mutex_lock(&ocelot->stats_lock);
1222a556c76aSAlexandre Belloni 
1223a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_phys_ports; i++) {
1224a556c76aSAlexandre Belloni 		/* Configure the port to read the stats from */
1225a556c76aSAlexandre Belloni 		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG);
1226a556c76aSAlexandre Belloni 
1227a556c76aSAlexandre Belloni 		for (j = 0; j < ocelot->num_stats; j++) {
1228a556c76aSAlexandre Belloni 			u32 val;
1229a556c76aSAlexandre Belloni 			unsigned int idx = i * ocelot->num_stats + j;
1230a556c76aSAlexandre Belloni 
1231a556c76aSAlexandre Belloni 			val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS,
1232a556c76aSAlexandre Belloni 					      ocelot->stats_layout[j].offset);
1233a556c76aSAlexandre Belloni 
1234a556c76aSAlexandre Belloni 			if (val < (ocelot->stats[idx] & U32_MAX))
1235a556c76aSAlexandre Belloni 				ocelot->stats[idx] += (u64)1 << 32;
1236a556c76aSAlexandre Belloni 
1237a556c76aSAlexandre Belloni 			ocelot->stats[idx] = (ocelot->stats[idx] &
1238a556c76aSAlexandre Belloni 					      ~(u64)U32_MAX) + val;
1239a556c76aSAlexandre Belloni 		}
1240a556c76aSAlexandre Belloni 	}
1241a556c76aSAlexandre Belloni 
12421e1caa97SClaudiu Manoil 	mutex_unlock(&ocelot->stats_lock);
12431e1caa97SClaudiu Manoil }
12441e1caa97SClaudiu Manoil 
12451e1caa97SClaudiu Manoil static void ocelot_check_stats_work(struct work_struct *work)
12461e1caa97SClaudiu Manoil {
12471e1caa97SClaudiu Manoil 	struct delayed_work *del_work = to_delayed_work(work);
12481e1caa97SClaudiu Manoil 	struct ocelot *ocelot = container_of(del_work, struct ocelot,
12491e1caa97SClaudiu Manoil 					     stats_work);
12501e1caa97SClaudiu Manoil 
12511e1caa97SClaudiu Manoil 	ocelot_update_stats(ocelot);
12521e1caa97SClaudiu Manoil 
1253a556c76aSAlexandre Belloni 	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
1254a556c76aSAlexandre Belloni 			   OCELOT_STATS_CHECK_DELAY);
1255a556c76aSAlexandre Belloni }
1256a556c76aSAlexandre Belloni 
1257*c7282d38SVladimir Oltean static void ocelot_get_ethtool_stats(struct ocelot *ocelot, int port, u64 *data)
1258a556c76aSAlexandre Belloni {
1259a556c76aSAlexandre Belloni 	int i;
1260a556c76aSAlexandre Belloni 
1261a556c76aSAlexandre Belloni 	/* check and update now */
12621e1caa97SClaudiu Manoil 	ocelot_update_stats(ocelot);
1263a556c76aSAlexandre Belloni 
1264a556c76aSAlexandre Belloni 	/* Copy all counters */
1265a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_stats; i++)
1266004d44f6SVladimir Oltean 		*data++ = ocelot->stats[port * ocelot->num_stats + i];
1267a556c76aSAlexandre Belloni }
1268a556c76aSAlexandre Belloni 
1269*c7282d38SVladimir Oltean static void ocelot_port_get_ethtool_stats(struct net_device *dev,
1270*c7282d38SVladimir Oltean 					  struct ethtool_stats *stats,
1271*c7282d38SVladimir Oltean 					  u64 *data)
1272a556c76aSAlexandre Belloni {
1273004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1274004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1275*c7282d38SVladimir Oltean 	int port = priv->chip_port;
1276a556c76aSAlexandre Belloni 
1277*c7282d38SVladimir Oltean 	ocelot_get_ethtool_stats(ocelot, port, data);
1278*c7282d38SVladimir Oltean }
1279*c7282d38SVladimir Oltean 
1280*c7282d38SVladimir Oltean static int ocelot_get_sset_count(struct ocelot *ocelot, int port, int sset)
1281*c7282d38SVladimir Oltean {
1282a556c76aSAlexandre Belloni 	if (sset != ETH_SS_STATS)
1283a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
1284*c7282d38SVladimir Oltean 
1285a556c76aSAlexandre Belloni 	return ocelot->num_stats;
1286a556c76aSAlexandre Belloni }
1287a556c76aSAlexandre Belloni 
1288*c7282d38SVladimir Oltean static int ocelot_port_get_sset_count(struct net_device *dev, int sset)
12894e3b0468SAntoine Tenart {
1290004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1291004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1292*c7282d38SVladimir Oltean 	int port = priv->chip_port;
12934e3b0468SAntoine Tenart 
1294*c7282d38SVladimir Oltean 	return ocelot_get_sset_count(ocelot, port, sset);
1295*c7282d38SVladimir Oltean }
12964e3b0468SAntoine Tenart 
1297*c7282d38SVladimir Oltean static int ocelot_get_ts_info(struct ocelot *ocelot, int port,
1298*c7282d38SVladimir Oltean 			      struct ethtool_ts_info *info)
1299*c7282d38SVladimir Oltean {
13004e3b0468SAntoine Tenart 	info->phc_index = ocelot->ptp_clock ?
13014e3b0468SAntoine Tenart 			  ptp_clock_index(ocelot->ptp_clock) : -1;
13024e3b0468SAntoine Tenart 	info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
13034e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RX_SOFTWARE |
13044e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_SOFTWARE |
13054e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_TX_HARDWARE |
13064e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RX_HARDWARE |
13074e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RAW_HARDWARE;
13084e3b0468SAntoine Tenart 	info->tx_types = BIT(HWTSTAMP_TX_OFF) | BIT(HWTSTAMP_TX_ON) |
13094e3b0468SAntoine Tenart 			 BIT(HWTSTAMP_TX_ONESTEP_SYNC);
13104e3b0468SAntoine Tenart 	info->rx_filters = BIT(HWTSTAMP_FILTER_NONE) | BIT(HWTSTAMP_FILTER_ALL);
13114e3b0468SAntoine Tenart 
13124e3b0468SAntoine Tenart 	return 0;
13134e3b0468SAntoine Tenart }
13144e3b0468SAntoine Tenart 
1315*c7282d38SVladimir Oltean static int ocelot_port_get_ts_info(struct net_device *dev,
1316*c7282d38SVladimir Oltean 				   struct ethtool_ts_info *info)
1317*c7282d38SVladimir Oltean {
1318*c7282d38SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1319*c7282d38SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1320*c7282d38SVladimir Oltean 	int port = priv->chip_port;
1321*c7282d38SVladimir Oltean 
1322*c7282d38SVladimir Oltean 	if (!ocelot->ptp)
1323*c7282d38SVladimir Oltean 		return ethtool_op_get_ts_info(dev, info);
1324*c7282d38SVladimir Oltean 
1325*c7282d38SVladimir Oltean 	return ocelot_get_ts_info(ocelot, port, info);
1326*c7282d38SVladimir Oltean }
1327*c7282d38SVladimir Oltean 
1328a556c76aSAlexandre Belloni static const struct ethtool_ops ocelot_ethtool_ops = {
1329*c7282d38SVladimir Oltean 	.get_strings		= ocelot_port_get_strings,
1330*c7282d38SVladimir Oltean 	.get_ethtool_stats	= ocelot_port_get_ethtool_stats,
1331*c7282d38SVladimir Oltean 	.get_sset_count		= ocelot_port_get_sset_count,
1332dc96ee37SAlexandre Belloni 	.get_link_ksettings	= phy_ethtool_get_link_ksettings,
1333dc96ee37SAlexandre Belloni 	.set_link_ksettings	= phy_ethtool_set_link_ksettings,
1334*c7282d38SVladimir Oltean 	.get_ts_info		= ocelot_port_get_ts_info,
1335a556c76aSAlexandre Belloni };
1336a556c76aSAlexandre Belloni 
13374bda1415SVladimir Oltean static void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port,
1338a556c76aSAlexandre Belloni 					u8 state)
1339a556c76aSAlexandre Belloni {
1340a556c76aSAlexandre Belloni 	u32 port_cfg;
13414bda1415SVladimir Oltean 	int p, i;
1342a556c76aSAlexandre Belloni 
13434bda1415SVladimir Oltean 	if (!(BIT(port) & ocelot->bridge_mask))
13444bda1415SVladimir Oltean 		return;
1345a556c76aSAlexandre Belloni 
13464bda1415SVladimir Oltean 	port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port);
1347a556c76aSAlexandre Belloni 
1348a556c76aSAlexandre Belloni 	switch (state) {
1349a556c76aSAlexandre Belloni 	case BR_STATE_FORWARDING:
13504bda1415SVladimir Oltean 		ocelot->bridge_fwd_mask |= BIT(port);
1351a556c76aSAlexandre Belloni 		/* Fallthrough */
1352a556c76aSAlexandre Belloni 	case BR_STATE_LEARNING:
1353a556c76aSAlexandre Belloni 		port_cfg |= ANA_PORT_PORT_CFG_LEARN_ENA;
1354a556c76aSAlexandre Belloni 		break;
1355a556c76aSAlexandre Belloni 
1356a556c76aSAlexandre Belloni 	default:
1357a556c76aSAlexandre Belloni 		port_cfg &= ~ANA_PORT_PORT_CFG_LEARN_ENA;
13584bda1415SVladimir Oltean 		ocelot->bridge_fwd_mask &= ~BIT(port);
1359a556c76aSAlexandre Belloni 		break;
1360a556c76aSAlexandre Belloni 	}
1361a556c76aSAlexandre Belloni 
13624bda1415SVladimir Oltean 	ocelot_write_gix(ocelot, port_cfg, ANA_PORT_PORT_CFG, port);
1363a556c76aSAlexandre Belloni 
1364a556c76aSAlexandre Belloni 	/* Apply FWD mask. The loop is needed to add/remove the current port as
1365a556c76aSAlexandre Belloni 	 * a source for the other ports.
1366a556c76aSAlexandre Belloni 	 */
13674bda1415SVladimir Oltean 	for (p = 0; p < ocelot->num_phys_ports; p++) {
13684bda1415SVladimir Oltean 		if (ocelot->bridge_fwd_mask & BIT(p)) {
13694bda1415SVladimir Oltean 			unsigned long mask = ocelot->bridge_fwd_mask & ~BIT(p);
1370a556c76aSAlexandre Belloni 
1371a556c76aSAlexandre Belloni 			for (i = 0; i < ocelot->num_phys_ports; i++) {
1372a556c76aSAlexandre Belloni 				unsigned long bond_mask = ocelot->lags[i];
1373a556c76aSAlexandre Belloni 
1374a556c76aSAlexandre Belloni 				if (!bond_mask)
1375a556c76aSAlexandre Belloni 					continue;
1376a556c76aSAlexandre Belloni 
13774bda1415SVladimir Oltean 				if (bond_mask & BIT(p)) {
1378a556c76aSAlexandre Belloni 					mask &= ~bond_mask;
1379a556c76aSAlexandre Belloni 					break;
1380a556c76aSAlexandre Belloni 				}
1381a556c76aSAlexandre Belloni 			}
1382a556c76aSAlexandre Belloni 
1383a556c76aSAlexandre Belloni 			ocelot_write_rix(ocelot,
1384a556c76aSAlexandre Belloni 					 BIT(ocelot->num_phys_ports) | mask,
13854bda1415SVladimir Oltean 					 ANA_PGID_PGID, PGID_SRC + p);
1386a556c76aSAlexandre Belloni 		} else {
1387a556c76aSAlexandre Belloni 			/* Only the CPU port, this is compatible with link
1388a556c76aSAlexandre Belloni 			 * aggregation.
1389a556c76aSAlexandre Belloni 			 */
1390a556c76aSAlexandre Belloni 			ocelot_write_rix(ocelot,
1391a556c76aSAlexandre Belloni 					 BIT(ocelot->num_phys_ports),
13924bda1415SVladimir Oltean 					 ANA_PGID_PGID, PGID_SRC + p);
13934bda1415SVladimir Oltean 		}
1394a556c76aSAlexandre Belloni 	}
1395a556c76aSAlexandre Belloni }
1396a556c76aSAlexandre Belloni 
13974bda1415SVladimir Oltean static void ocelot_port_attr_stp_state_set(struct ocelot *ocelot, int port,
13984bda1415SVladimir Oltean 					   struct switchdev_trans *trans,
13994bda1415SVladimir Oltean 					   u8 state)
1400a556c76aSAlexandre Belloni {
14014bda1415SVladimir Oltean 	if (switchdev_trans_ph_prepare(trans))
14024bda1415SVladimir Oltean 		return;
1403a556c76aSAlexandre Belloni 
14044bda1415SVladimir Oltean 	ocelot_bridge_stp_state_set(ocelot, port, state);
14054bda1415SVladimir Oltean }
14064bda1415SVladimir Oltean 
14074bda1415SVladimir Oltean static void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs)
14084bda1415SVladimir Oltean {
14094bda1415SVladimir Oltean 	ocelot_write(ocelot, ANA_AUTOAGE_AGE_PERIOD(msecs / 2),
1410a556c76aSAlexandre Belloni 		     ANA_AUTOAGE);
1411a556c76aSAlexandre Belloni }
1412a556c76aSAlexandre Belloni 
14134bda1415SVladimir Oltean static void ocelot_port_attr_ageing_set(struct ocelot *ocelot, int port,
14144bda1415SVladimir Oltean 					unsigned long ageing_clock_t)
1415a556c76aSAlexandre Belloni {
14164bda1415SVladimir Oltean 	unsigned long ageing_jiffies = clock_t_to_jiffies(ageing_clock_t);
14174bda1415SVladimir Oltean 	u32 ageing_time = jiffies_to_msecs(ageing_jiffies) / 1000;
1418a556c76aSAlexandre Belloni 
14194bda1415SVladimir Oltean 	ocelot_set_ageing_time(ocelot, ageing_time);
14204bda1415SVladimir Oltean }
14214bda1415SVladimir Oltean 
14224bda1415SVladimir Oltean static void ocelot_port_attr_mc_set(struct ocelot *ocelot, int port, bool mc)
14234bda1415SVladimir Oltean {
14244bda1415SVladimir Oltean 	u32 cpu_fwd_mcast = ANA_PORT_CPU_FWD_CFG_CPU_IGMP_REDIR_ENA |
1425a556c76aSAlexandre Belloni 			    ANA_PORT_CPU_FWD_CFG_CPU_MLD_REDIR_ENA |
1426a556c76aSAlexandre Belloni 			    ANA_PORT_CPU_FWD_CFG_CPU_IPMC_CTRL_COPY_ENA;
14274bda1415SVladimir Oltean 	u32 val = 0;
1428a556c76aSAlexandre Belloni 
14294bda1415SVladimir Oltean 	if (mc)
14304bda1415SVladimir Oltean 		val = cpu_fwd_mcast;
14314bda1415SVladimir Oltean 
14324bda1415SVladimir Oltean 	ocelot_rmw_gix(ocelot, val, cpu_fwd_mcast,
14334bda1415SVladimir Oltean 		       ANA_PORT_CPU_FWD_CFG, port);
1434a556c76aSAlexandre Belloni }
1435a556c76aSAlexandre Belloni 
1436a556c76aSAlexandre Belloni static int ocelot_port_attr_set(struct net_device *dev,
1437a556c76aSAlexandre Belloni 				const struct switchdev_attr *attr,
1438a556c76aSAlexandre Belloni 				struct switchdev_trans *trans)
1439a556c76aSAlexandre Belloni {
1440004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1441004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1442004d44f6SVladimir Oltean 	int port = priv->chip_port;
1443a556c76aSAlexandre Belloni 	int err = 0;
1444a556c76aSAlexandre Belloni 
1445a556c76aSAlexandre Belloni 	switch (attr->id) {
1446a556c76aSAlexandre Belloni 	case SWITCHDEV_ATTR_ID_PORT_STP_STATE:
14474bda1415SVladimir Oltean 		ocelot_port_attr_stp_state_set(ocelot, port, trans,
1448a556c76aSAlexandre Belloni 					       attr->u.stp_state);
1449a556c76aSAlexandre Belloni 		break;
1450a556c76aSAlexandre Belloni 	case SWITCHDEV_ATTR_ID_BRIDGE_AGEING_TIME:
14514bda1415SVladimir Oltean 		ocelot_port_attr_ageing_set(ocelot, port, attr->u.ageing_time);
1452a556c76aSAlexandre Belloni 		break;
14537142529fSAntoine Tenart 	case SWITCHDEV_ATTR_ID_BRIDGE_VLAN_FILTERING:
1454004d44f6SVladimir Oltean 		priv->vlan_aware = attr->u.vlan_filtering;
1455004d44f6SVladimir Oltean 		ocelot_port_vlan_filtering(ocelot, port, priv->vlan_aware);
14567142529fSAntoine Tenart 		break;
1457a556c76aSAlexandre Belloni 	case SWITCHDEV_ATTR_ID_BRIDGE_MC_DISABLED:
14584bda1415SVladimir Oltean 		ocelot_port_attr_mc_set(ocelot, port, !attr->u.mc_disabled);
1459a556c76aSAlexandre Belloni 		break;
1460a556c76aSAlexandre Belloni 	default:
1461a556c76aSAlexandre Belloni 		err = -EOPNOTSUPP;
1462a556c76aSAlexandre Belloni 		break;
1463a556c76aSAlexandre Belloni 	}
1464a556c76aSAlexandre Belloni 
1465a556c76aSAlexandre Belloni 	return err;
1466a556c76aSAlexandre Belloni }
1467a556c76aSAlexandre Belloni 
14687142529fSAntoine Tenart static int ocelot_port_obj_add_vlan(struct net_device *dev,
14697142529fSAntoine Tenart 				    const struct switchdev_obj_port_vlan *vlan,
14707142529fSAntoine Tenart 				    struct switchdev_trans *trans)
14717142529fSAntoine Tenart {
14727142529fSAntoine Tenart 	int ret;
14737142529fSAntoine Tenart 	u16 vid;
14747142529fSAntoine Tenart 
14757142529fSAntoine Tenart 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; vid++) {
14767142529fSAntoine Tenart 		ret = ocelot_vlan_vid_add(dev, vid,
14777142529fSAntoine Tenart 					  vlan->flags & BRIDGE_VLAN_INFO_PVID,
14787142529fSAntoine Tenart 					  vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED);
14797142529fSAntoine Tenart 		if (ret)
14807142529fSAntoine Tenart 			return ret;
14817142529fSAntoine Tenart 	}
14827142529fSAntoine Tenart 
14837142529fSAntoine Tenart 	return 0;
14847142529fSAntoine Tenart }
14857142529fSAntoine Tenart 
14867142529fSAntoine Tenart static int ocelot_port_vlan_del_vlan(struct net_device *dev,
14877142529fSAntoine Tenart 				     const struct switchdev_obj_port_vlan *vlan)
14887142529fSAntoine Tenart {
14897142529fSAntoine Tenart 	int ret;
14907142529fSAntoine Tenart 	u16 vid;
14917142529fSAntoine Tenart 
14927142529fSAntoine Tenart 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; vid++) {
14937142529fSAntoine Tenart 		ret = ocelot_vlan_vid_del(dev, vid);
14947142529fSAntoine Tenart 
14957142529fSAntoine Tenart 		if (ret)
14967142529fSAntoine Tenart 			return ret;
14977142529fSAntoine Tenart 	}
14987142529fSAntoine Tenart 
14997142529fSAntoine Tenart 	return 0;
15007142529fSAntoine Tenart }
15017142529fSAntoine Tenart 
1502a556c76aSAlexandre Belloni static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot,
1503a556c76aSAlexandre Belloni 						     const unsigned char *addr,
1504a556c76aSAlexandre Belloni 						     u16 vid)
1505a556c76aSAlexandre Belloni {
1506a556c76aSAlexandre Belloni 	struct ocelot_multicast *mc;
1507a556c76aSAlexandre Belloni 
1508a556c76aSAlexandre Belloni 	list_for_each_entry(mc, &ocelot->multicast, list) {
1509a556c76aSAlexandre Belloni 		if (ether_addr_equal(mc->addr, addr) && mc->vid == vid)
1510a556c76aSAlexandre Belloni 			return mc;
1511a556c76aSAlexandre Belloni 	}
1512a556c76aSAlexandre Belloni 
1513a556c76aSAlexandre Belloni 	return NULL;
1514a556c76aSAlexandre Belloni }
1515a556c76aSAlexandre Belloni 
1516a556c76aSAlexandre Belloni static int ocelot_port_obj_add_mdb(struct net_device *dev,
1517a556c76aSAlexandre Belloni 				   const struct switchdev_obj_port_mdb *mdb,
1518a556c76aSAlexandre Belloni 				   struct switchdev_trans *trans)
1519a556c76aSAlexandre Belloni {
1520004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1521004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
1522004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
1523a556c76aSAlexandre Belloni 	unsigned char addr[ETH_ALEN];
1524004d44f6SVladimir Oltean 	struct ocelot_multicast *mc;
1525004d44f6SVladimir Oltean 	int port = priv->chip_port;
1526a556c76aSAlexandre Belloni 	u16 vid = mdb->vid;
1527a556c76aSAlexandre Belloni 	bool new = false;
1528a556c76aSAlexandre Belloni 
1529a556c76aSAlexandre Belloni 	if (!vid)
1530004d44f6SVladimir Oltean 		vid = ocelot_port->pvid;
1531a556c76aSAlexandre Belloni 
1532a556c76aSAlexandre Belloni 	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
1533a556c76aSAlexandre Belloni 	if (!mc) {
1534a556c76aSAlexandre Belloni 		mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL);
1535a556c76aSAlexandre Belloni 		if (!mc)
1536a556c76aSAlexandre Belloni 			return -ENOMEM;
1537a556c76aSAlexandre Belloni 
1538a556c76aSAlexandre Belloni 		memcpy(mc->addr, mdb->addr, ETH_ALEN);
1539a556c76aSAlexandre Belloni 		mc->vid = vid;
1540a556c76aSAlexandre Belloni 
1541a556c76aSAlexandre Belloni 		list_add_tail(&mc->list, &ocelot->multicast);
1542a556c76aSAlexandre Belloni 		new = true;
1543a556c76aSAlexandre Belloni 	}
1544a556c76aSAlexandre Belloni 
1545a556c76aSAlexandre Belloni 	memcpy(addr, mc->addr, ETH_ALEN);
1546a556c76aSAlexandre Belloni 	addr[0] = 0;
1547a556c76aSAlexandre Belloni 
1548a556c76aSAlexandre Belloni 	if (!new) {
1549a556c76aSAlexandre Belloni 		addr[2] = mc->ports << 0;
1550a556c76aSAlexandre Belloni 		addr[1] = mc->ports << 8;
1551a556c76aSAlexandre Belloni 		ocelot_mact_forget(ocelot, addr, vid);
1552a556c76aSAlexandre Belloni 	}
1553a556c76aSAlexandre Belloni 
1554004d44f6SVladimir Oltean 	mc->ports |= BIT(port);
1555a556c76aSAlexandre Belloni 	addr[2] = mc->ports << 0;
1556a556c76aSAlexandre Belloni 	addr[1] = mc->ports << 8;
1557a556c76aSAlexandre Belloni 
1558a556c76aSAlexandre Belloni 	return ocelot_mact_learn(ocelot, 0, addr, vid, ENTRYTYPE_MACv4);
1559a556c76aSAlexandre Belloni }
1560a556c76aSAlexandre Belloni 
1561a556c76aSAlexandre Belloni static int ocelot_port_obj_del_mdb(struct net_device *dev,
1562a556c76aSAlexandre Belloni 				   const struct switchdev_obj_port_mdb *mdb)
1563a556c76aSAlexandre Belloni {
1564004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1565004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
1566004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
1567a556c76aSAlexandre Belloni 	unsigned char addr[ETH_ALEN];
1568004d44f6SVladimir Oltean 	struct ocelot_multicast *mc;
1569004d44f6SVladimir Oltean 	int port = priv->chip_port;
1570a556c76aSAlexandre Belloni 	u16 vid = mdb->vid;
1571a556c76aSAlexandre Belloni 
1572a556c76aSAlexandre Belloni 	if (!vid)
1573004d44f6SVladimir Oltean 		vid = ocelot_port->pvid;
1574a556c76aSAlexandre Belloni 
1575a556c76aSAlexandre Belloni 	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
1576a556c76aSAlexandre Belloni 	if (!mc)
1577a556c76aSAlexandre Belloni 		return -ENOENT;
1578a556c76aSAlexandre Belloni 
1579a556c76aSAlexandre Belloni 	memcpy(addr, mc->addr, ETH_ALEN);
1580a556c76aSAlexandre Belloni 	addr[2] = mc->ports << 0;
1581a556c76aSAlexandre Belloni 	addr[1] = mc->ports << 8;
1582a556c76aSAlexandre Belloni 	addr[0] = 0;
1583a556c76aSAlexandre Belloni 	ocelot_mact_forget(ocelot, addr, vid);
1584a556c76aSAlexandre Belloni 
1585004d44f6SVladimir Oltean 	mc->ports &= ~BIT(port);
1586a556c76aSAlexandre Belloni 	if (!mc->ports) {
1587a556c76aSAlexandre Belloni 		list_del(&mc->list);
1588a556c76aSAlexandre Belloni 		devm_kfree(ocelot->dev, mc);
1589a556c76aSAlexandre Belloni 		return 0;
1590a556c76aSAlexandre Belloni 	}
1591a556c76aSAlexandre Belloni 
1592a556c76aSAlexandre Belloni 	addr[2] = mc->ports << 0;
1593a556c76aSAlexandre Belloni 	addr[1] = mc->ports << 8;
1594a556c76aSAlexandre Belloni 
1595a556c76aSAlexandre Belloni 	return ocelot_mact_learn(ocelot, 0, addr, vid, ENTRYTYPE_MACv4);
1596a556c76aSAlexandre Belloni }
1597a556c76aSAlexandre Belloni 
1598a556c76aSAlexandre Belloni static int ocelot_port_obj_add(struct net_device *dev,
1599a556c76aSAlexandre Belloni 			       const struct switchdev_obj *obj,
160069213513SPetr Machata 			       struct switchdev_trans *trans,
160169213513SPetr Machata 			       struct netlink_ext_ack *extack)
1602a556c76aSAlexandre Belloni {
1603a556c76aSAlexandre Belloni 	int ret = 0;
1604a556c76aSAlexandre Belloni 
1605a556c76aSAlexandre Belloni 	switch (obj->id) {
16067142529fSAntoine Tenart 	case SWITCHDEV_OBJ_ID_PORT_VLAN:
16077142529fSAntoine Tenart 		ret = ocelot_port_obj_add_vlan(dev,
16087142529fSAntoine Tenart 					       SWITCHDEV_OBJ_PORT_VLAN(obj),
16097142529fSAntoine Tenart 					       trans);
16107142529fSAntoine Tenart 		break;
1611a556c76aSAlexandre Belloni 	case SWITCHDEV_OBJ_ID_PORT_MDB:
1612a556c76aSAlexandre Belloni 		ret = ocelot_port_obj_add_mdb(dev, SWITCHDEV_OBJ_PORT_MDB(obj),
1613a556c76aSAlexandre Belloni 					      trans);
1614a556c76aSAlexandre Belloni 		break;
1615a556c76aSAlexandre Belloni 	default:
1616a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
1617a556c76aSAlexandre Belloni 	}
1618a556c76aSAlexandre Belloni 
1619a556c76aSAlexandre Belloni 	return ret;
1620a556c76aSAlexandre Belloni }
1621a556c76aSAlexandre Belloni 
1622a556c76aSAlexandre Belloni static int ocelot_port_obj_del(struct net_device *dev,
1623a556c76aSAlexandre Belloni 			       const struct switchdev_obj *obj)
1624a556c76aSAlexandre Belloni {
1625a556c76aSAlexandre Belloni 	int ret = 0;
1626a556c76aSAlexandre Belloni 
1627a556c76aSAlexandre Belloni 	switch (obj->id) {
16287142529fSAntoine Tenart 	case SWITCHDEV_OBJ_ID_PORT_VLAN:
16297142529fSAntoine Tenart 		ret = ocelot_port_vlan_del_vlan(dev,
16307142529fSAntoine Tenart 						SWITCHDEV_OBJ_PORT_VLAN(obj));
16317142529fSAntoine Tenart 		break;
1632a556c76aSAlexandre Belloni 	case SWITCHDEV_OBJ_ID_PORT_MDB:
1633a556c76aSAlexandre Belloni 		ret = ocelot_port_obj_del_mdb(dev, SWITCHDEV_OBJ_PORT_MDB(obj));
1634a556c76aSAlexandre Belloni 		break;
1635a556c76aSAlexandre Belloni 	default:
1636a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
1637a556c76aSAlexandre Belloni 	}
1638a556c76aSAlexandre Belloni 
1639a556c76aSAlexandre Belloni 	return ret;
1640a556c76aSAlexandre Belloni }
1641a556c76aSAlexandre Belloni 
1642f270dbfaSVladimir Oltean static int ocelot_port_bridge_join(struct ocelot *ocelot, int port,
1643a556c76aSAlexandre Belloni 				   struct net_device *bridge)
1644a556c76aSAlexandre Belloni {
1645a556c76aSAlexandre Belloni 	if (!ocelot->bridge_mask) {
1646a556c76aSAlexandre Belloni 		ocelot->hw_bridge_dev = bridge;
1647a556c76aSAlexandre Belloni 	} else {
1648a556c76aSAlexandre Belloni 		if (ocelot->hw_bridge_dev != bridge)
1649a556c76aSAlexandre Belloni 			/* This is adding the port to a second bridge, this is
1650a556c76aSAlexandre Belloni 			 * unsupported */
1651a556c76aSAlexandre Belloni 			return -ENODEV;
1652a556c76aSAlexandre Belloni 	}
1653a556c76aSAlexandre Belloni 
1654f270dbfaSVladimir Oltean 	ocelot->bridge_mask |= BIT(port);
1655a556c76aSAlexandre Belloni 
1656a556c76aSAlexandre Belloni 	return 0;
1657a556c76aSAlexandre Belloni }
1658a556c76aSAlexandre Belloni 
1659f270dbfaSVladimir Oltean static int ocelot_port_bridge_leave(struct ocelot *ocelot, int port,
1660a556c76aSAlexandre Belloni 				    struct net_device *bridge)
1661a556c76aSAlexandre Belloni {
166297bb69e1SVladimir Oltean 	ocelot->bridge_mask &= ~BIT(port);
1663a556c76aSAlexandre Belloni 
1664a556c76aSAlexandre Belloni 	if (!ocelot->bridge_mask)
1665a556c76aSAlexandre Belloni 		ocelot->hw_bridge_dev = NULL;
16667142529fSAntoine Tenart 
166797bb69e1SVladimir Oltean 	ocelot_port_vlan_filtering(ocelot, port, 0);
166897bb69e1SVladimir Oltean 	ocelot_port_set_pvid(ocelot, port, 0);
166997bb69e1SVladimir Oltean 	return ocelot_port_set_native_vlan(ocelot, port, 0);
1670a556c76aSAlexandre Belloni }
1671a556c76aSAlexandre Belloni 
1672dc96ee37SAlexandre Belloni static void ocelot_set_aggr_pgids(struct ocelot *ocelot)
1673dc96ee37SAlexandre Belloni {
1674dc96ee37SAlexandre Belloni 	int i, port, lag;
1675dc96ee37SAlexandre Belloni 
1676dc96ee37SAlexandre Belloni 	/* Reset destination and aggregation PGIDS */
1677dc96ee37SAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++)
1678dc96ee37SAlexandre Belloni 		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
1679dc96ee37SAlexandre Belloni 
1680dc96ee37SAlexandre Belloni 	for (i = PGID_AGGR; i < PGID_SRC; i++)
1681dc96ee37SAlexandre Belloni 		ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
1682dc96ee37SAlexandre Belloni 				 ANA_PGID_PGID, i);
1683dc96ee37SAlexandre Belloni 
1684dc96ee37SAlexandre Belloni 	/* Now, set PGIDs for each LAG */
1685dc96ee37SAlexandre Belloni 	for (lag = 0; lag < ocelot->num_phys_ports; lag++) {
1686dc96ee37SAlexandre Belloni 		unsigned long bond_mask;
1687dc96ee37SAlexandre Belloni 		int aggr_count = 0;
1688dc96ee37SAlexandre Belloni 		u8 aggr_idx[16];
1689dc96ee37SAlexandre Belloni 
1690dc96ee37SAlexandre Belloni 		bond_mask = ocelot->lags[lag];
1691dc96ee37SAlexandre Belloni 		if (!bond_mask)
1692dc96ee37SAlexandre Belloni 			continue;
1693dc96ee37SAlexandre Belloni 
1694dc96ee37SAlexandre Belloni 		for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) {
1695dc96ee37SAlexandre Belloni 			// Destination mask
1696dc96ee37SAlexandre Belloni 			ocelot_write_rix(ocelot, bond_mask,
1697dc96ee37SAlexandre Belloni 					 ANA_PGID_PGID, port);
1698dc96ee37SAlexandre Belloni 			aggr_idx[aggr_count] = port;
1699dc96ee37SAlexandre Belloni 			aggr_count++;
1700dc96ee37SAlexandre Belloni 		}
1701dc96ee37SAlexandre Belloni 
1702dc96ee37SAlexandre Belloni 		for (i = PGID_AGGR; i < PGID_SRC; i++) {
1703dc96ee37SAlexandre Belloni 			u32 ac;
1704dc96ee37SAlexandre Belloni 
1705dc96ee37SAlexandre Belloni 			ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i);
1706dc96ee37SAlexandre Belloni 			ac &= ~bond_mask;
1707dc96ee37SAlexandre Belloni 			ac |= BIT(aggr_idx[i % aggr_count]);
1708dc96ee37SAlexandre Belloni 			ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i);
1709dc96ee37SAlexandre Belloni 		}
1710dc96ee37SAlexandre Belloni 	}
1711dc96ee37SAlexandre Belloni }
1712dc96ee37SAlexandre Belloni 
1713dc96ee37SAlexandre Belloni static void ocelot_setup_lag(struct ocelot *ocelot, int lag)
1714dc96ee37SAlexandre Belloni {
1715dc96ee37SAlexandre Belloni 	unsigned long bond_mask = ocelot->lags[lag];
1716dc96ee37SAlexandre Belloni 	unsigned int p;
1717dc96ee37SAlexandre Belloni 
1718dc96ee37SAlexandre Belloni 	for_each_set_bit(p, &bond_mask, ocelot->num_phys_ports) {
1719dc96ee37SAlexandre Belloni 		u32 port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, p);
1720dc96ee37SAlexandre Belloni 
1721dc96ee37SAlexandre Belloni 		port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M;
1722dc96ee37SAlexandre Belloni 
1723dc96ee37SAlexandre Belloni 		/* Use lag port as logical port for port i */
1724dc96ee37SAlexandre Belloni 		ocelot_write_gix(ocelot, port_cfg |
1725dc96ee37SAlexandre Belloni 				 ANA_PORT_PORT_CFG_PORTID_VAL(lag),
1726dc96ee37SAlexandre Belloni 				 ANA_PORT_PORT_CFG, p);
1727dc96ee37SAlexandre Belloni 	}
1728dc96ee37SAlexandre Belloni }
1729dc96ee37SAlexandre Belloni 
1730f270dbfaSVladimir Oltean static int ocelot_port_lag_join(struct ocelot *ocelot, int port,
1731dc96ee37SAlexandre Belloni 				struct net_device *bond)
1732dc96ee37SAlexandre Belloni {
1733dc96ee37SAlexandre Belloni 	struct net_device *ndev;
1734dc96ee37SAlexandre Belloni 	u32 bond_mask = 0;
1735f270dbfaSVladimir Oltean 	int lag, lp;
1736dc96ee37SAlexandre Belloni 
1737dc96ee37SAlexandre Belloni 	rcu_read_lock();
1738dc96ee37SAlexandre Belloni 	for_each_netdev_in_bond_rcu(bond, ndev) {
1739004d44f6SVladimir Oltean 		struct ocelot_port_private *priv = netdev_priv(ndev);
1740dc96ee37SAlexandre Belloni 
1741004d44f6SVladimir Oltean 		bond_mask |= BIT(priv->chip_port);
1742dc96ee37SAlexandre Belloni 	}
1743dc96ee37SAlexandre Belloni 	rcu_read_unlock();
1744dc96ee37SAlexandre Belloni 
1745dc96ee37SAlexandre Belloni 	lp = __ffs(bond_mask);
1746dc96ee37SAlexandre Belloni 
1747dc96ee37SAlexandre Belloni 	/* If the new port is the lowest one, use it as the logical port from
1748dc96ee37SAlexandre Belloni 	 * now on
1749dc96ee37SAlexandre Belloni 	 */
1750f270dbfaSVladimir Oltean 	if (port == lp) {
1751f270dbfaSVladimir Oltean 		lag = port;
1752f270dbfaSVladimir Oltean 		ocelot->lags[port] = bond_mask;
1753f270dbfaSVladimir Oltean 		bond_mask &= ~BIT(port);
1754dc96ee37SAlexandre Belloni 		if (bond_mask) {
1755dc96ee37SAlexandre Belloni 			lp = __ffs(bond_mask);
1756dc96ee37SAlexandre Belloni 			ocelot->lags[lp] = 0;
1757dc96ee37SAlexandre Belloni 		}
1758dc96ee37SAlexandre Belloni 	} else {
1759dc96ee37SAlexandre Belloni 		lag = lp;
1760f270dbfaSVladimir Oltean 		ocelot->lags[lp] |= BIT(port);
1761dc96ee37SAlexandre Belloni 	}
1762dc96ee37SAlexandre Belloni 
1763dc96ee37SAlexandre Belloni 	ocelot_setup_lag(ocelot, lag);
1764dc96ee37SAlexandre Belloni 	ocelot_set_aggr_pgids(ocelot);
1765dc96ee37SAlexandre Belloni 
1766dc96ee37SAlexandre Belloni 	return 0;
1767dc96ee37SAlexandre Belloni }
1768dc96ee37SAlexandre Belloni 
1769f270dbfaSVladimir Oltean static void ocelot_port_lag_leave(struct ocelot *ocelot, int port,
1770dc96ee37SAlexandre Belloni 				  struct net_device *bond)
1771dc96ee37SAlexandre Belloni {
1772dc96ee37SAlexandre Belloni 	u32 port_cfg;
1773dc96ee37SAlexandre Belloni 	int i;
1774dc96ee37SAlexandre Belloni 
1775dc96ee37SAlexandre Belloni 	/* Remove port from any lag */
1776dc96ee37SAlexandre Belloni 	for (i = 0; i < ocelot->num_phys_ports; i++)
1777f270dbfaSVladimir Oltean 		ocelot->lags[i] &= ~BIT(port);
1778dc96ee37SAlexandre Belloni 
1779dc96ee37SAlexandre Belloni 	/* if it was the logical port of the lag, move the lag config to the
1780dc96ee37SAlexandre Belloni 	 * next port
1781dc96ee37SAlexandre Belloni 	 */
1782f270dbfaSVladimir Oltean 	if (ocelot->lags[port]) {
1783f270dbfaSVladimir Oltean 		int n = __ffs(ocelot->lags[port]);
1784dc96ee37SAlexandre Belloni 
1785f270dbfaSVladimir Oltean 		ocelot->lags[n] = ocelot->lags[port];
1786f270dbfaSVladimir Oltean 		ocelot->lags[port] = 0;
1787dc96ee37SAlexandre Belloni 
1788dc96ee37SAlexandre Belloni 		ocelot_setup_lag(ocelot, n);
1789dc96ee37SAlexandre Belloni 	}
1790dc96ee37SAlexandre Belloni 
1791f270dbfaSVladimir Oltean 	port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port);
1792dc96ee37SAlexandre Belloni 	port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M;
1793f270dbfaSVladimir Oltean 	ocelot_write_gix(ocelot, port_cfg | ANA_PORT_PORT_CFG_PORTID_VAL(port),
1794f270dbfaSVladimir Oltean 			 ANA_PORT_PORT_CFG, port);
1795dc96ee37SAlexandre Belloni 
1796dc96ee37SAlexandre Belloni 	ocelot_set_aggr_pgids(ocelot);
1797dc96ee37SAlexandre Belloni }
1798dc96ee37SAlexandre Belloni 
1799a556c76aSAlexandre Belloni /* Checks if the net_device instance given to us originate from our driver. */
1800a556c76aSAlexandre Belloni static bool ocelot_netdevice_dev_check(const struct net_device *dev)
1801a556c76aSAlexandre Belloni {
1802a556c76aSAlexandre Belloni 	return dev->netdev_ops == &ocelot_port_netdev_ops;
1803a556c76aSAlexandre Belloni }
1804a556c76aSAlexandre Belloni 
1805a556c76aSAlexandre Belloni static int ocelot_netdevice_port_event(struct net_device *dev,
1806a556c76aSAlexandre Belloni 				       unsigned long event,
1807a556c76aSAlexandre Belloni 				       struct netdev_notifier_changeupper_info *info)
1808a556c76aSAlexandre Belloni {
1809004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1810004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
1811f270dbfaSVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
1812004d44f6SVladimir Oltean 	int port = priv->chip_port;
1813a556c76aSAlexandre Belloni 	int err = 0;
1814a556c76aSAlexandre Belloni 
1815a556c76aSAlexandre Belloni 	switch (event) {
1816a556c76aSAlexandre Belloni 	case NETDEV_CHANGEUPPER:
1817a556c76aSAlexandre Belloni 		if (netif_is_bridge_master(info->upper_dev)) {
1818004d44f6SVladimir Oltean 			if (info->linking) {
1819f270dbfaSVladimir Oltean 				err = ocelot_port_bridge_join(ocelot, port,
1820a556c76aSAlexandre Belloni 							      info->upper_dev);
1821004d44f6SVladimir Oltean 			} else {
1822f270dbfaSVladimir Oltean 				err = ocelot_port_bridge_leave(ocelot, port,
1823a556c76aSAlexandre Belloni 							       info->upper_dev);
1824004d44f6SVladimir Oltean 				priv->vlan_aware = false;
1825004d44f6SVladimir Oltean 			}
1826a556c76aSAlexandre Belloni 		}
1827dc96ee37SAlexandre Belloni 		if (netif_is_lag_master(info->upper_dev)) {
1828dc96ee37SAlexandre Belloni 			if (info->linking)
1829f270dbfaSVladimir Oltean 				err = ocelot_port_lag_join(ocelot, port,
1830dc96ee37SAlexandre Belloni 							   info->upper_dev);
1831dc96ee37SAlexandre Belloni 			else
1832f270dbfaSVladimir Oltean 				ocelot_port_lag_leave(ocelot, port,
1833dc96ee37SAlexandre Belloni 						      info->upper_dev);
1834dc96ee37SAlexandre Belloni 		}
1835a556c76aSAlexandre Belloni 		break;
1836a556c76aSAlexandre Belloni 	default:
1837a556c76aSAlexandre Belloni 		break;
1838a556c76aSAlexandre Belloni 	}
1839a556c76aSAlexandre Belloni 
1840a556c76aSAlexandre Belloni 	return err;
1841a556c76aSAlexandre Belloni }
1842a556c76aSAlexandre Belloni 
1843a556c76aSAlexandre Belloni static int ocelot_netdevice_event(struct notifier_block *unused,
1844a556c76aSAlexandre Belloni 				  unsigned long event, void *ptr)
1845a556c76aSAlexandre Belloni {
1846a556c76aSAlexandre Belloni 	struct netdev_notifier_changeupper_info *info = ptr;
1847a556c76aSAlexandre Belloni 	struct net_device *dev = netdev_notifier_info_to_dev(ptr);
18482ac0e152SGeert Uytterhoeven 	int ret = 0;
1849a556c76aSAlexandre Belloni 
18507afb3e57SClaudiu Manoil 	if (!ocelot_netdevice_dev_check(dev))
18517afb3e57SClaudiu Manoil 		return 0;
18527afb3e57SClaudiu Manoil 
1853dc96ee37SAlexandre Belloni 	if (event == NETDEV_PRECHANGEUPPER &&
1854dc96ee37SAlexandre Belloni 	    netif_is_lag_master(info->upper_dev)) {
1855dc96ee37SAlexandre Belloni 		struct netdev_lag_upper_info *lag_upper_info = info->upper_info;
1856dc96ee37SAlexandre Belloni 		struct netlink_ext_ack *extack;
1857dc96ee37SAlexandre Belloni 
18583b3eed8eSClaudiu Manoil 		if (lag_upper_info &&
18593b3eed8eSClaudiu Manoil 		    lag_upper_info->tx_type != NETDEV_LAG_TX_TYPE_HASH) {
1860dc96ee37SAlexandre Belloni 			extack = netdev_notifier_info_to_extack(&info->info);
1861dc96ee37SAlexandre Belloni 			NL_SET_ERR_MSG_MOD(extack, "LAG device using unsupported Tx type");
1862dc96ee37SAlexandre Belloni 
1863dc96ee37SAlexandre Belloni 			ret = -EINVAL;
1864dc96ee37SAlexandre Belloni 			goto notify;
1865dc96ee37SAlexandre Belloni 		}
1866dc96ee37SAlexandre Belloni 	}
1867dc96ee37SAlexandre Belloni 
1868a556c76aSAlexandre Belloni 	if (netif_is_lag_master(dev)) {
1869a556c76aSAlexandre Belloni 		struct net_device *slave;
1870a556c76aSAlexandre Belloni 		struct list_head *iter;
1871a556c76aSAlexandre Belloni 
1872a556c76aSAlexandre Belloni 		netdev_for_each_lower_dev(dev, slave, iter) {
1873a556c76aSAlexandre Belloni 			ret = ocelot_netdevice_port_event(slave, event, info);
1874a556c76aSAlexandre Belloni 			if (ret)
1875a556c76aSAlexandre Belloni 				goto notify;
1876a556c76aSAlexandre Belloni 		}
1877a556c76aSAlexandre Belloni 	} else {
1878a556c76aSAlexandre Belloni 		ret = ocelot_netdevice_port_event(dev, event, info);
1879a556c76aSAlexandre Belloni 	}
1880a556c76aSAlexandre Belloni 
1881a556c76aSAlexandre Belloni notify:
1882a556c76aSAlexandre Belloni 	return notifier_from_errno(ret);
1883a556c76aSAlexandre Belloni }
1884a556c76aSAlexandre Belloni 
1885a556c76aSAlexandre Belloni struct notifier_block ocelot_netdevice_nb __read_mostly = {
1886a556c76aSAlexandre Belloni 	.notifier_call = ocelot_netdevice_event,
1887a556c76aSAlexandre Belloni };
1888a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_netdevice_nb);
1889a556c76aSAlexandre Belloni 
189056da64bcSFlorian Fainelli static int ocelot_switchdev_event(struct notifier_block *unused,
189156da64bcSFlorian Fainelli 				  unsigned long event, void *ptr)
189256da64bcSFlorian Fainelli {
189356da64bcSFlorian Fainelli 	struct net_device *dev = switchdev_notifier_info_to_dev(ptr);
189456da64bcSFlorian Fainelli 	int err;
189556da64bcSFlorian Fainelli 
189656da64bcSFlorian Fainelli 	switch (event) {
189756da64bcSFlorian Fainelli 	case SWITCHDEV_PORT_ATTR_SET:
189856da64bcSFlorian Fainelli 		err = switchdev_handle_port_attr_set(dev, ptr,
189956da64bcSFlorian Fainelli 						     ocelot_netdevice_dev_check,
190056da64bcSFlorian Fainelli 						     ocelot_port_attr_set);
190156da64bcSFlorian Fainelli 		return notifier_from_errno(err);
190256da64bcSFlorian Fainelli 	}
190356da64bcSFlorian Fainelli 
190456da64bcSFlorian Fainelli 	return NOTIFY_DONE;
190556da64bcSFlorian Fainelli }
190656da64bcSFlorian Fainelli 
190756da64bcSFlorian Fainelli struct notifier_block ocelot_switchdev_nb __read_mostly = {
190856da64bcSFlorian Fainelli 	.notifier_call = ocelot_switchdev_event,
190956da64bcSFlorian Fainelli };
191056da64bcSFlorian Fainelli EXPORT_SYMBOL(ocelot_switchdev_nb);
191156da64bcSFlorian Fainelli 
19120e332c85SPetr Machata static int ocelot_switchdev_blocking_event(struct notifier_block *unused,
19130e332c85SPetr Machata 					   unsigned long event, void *ptr)
19140e332c85SPetr Machata {
19150e332c85SPetr Machata 	struct net_device *dev = switchdev_notifier_info_to_dev(ptr);
19160e332c85SPetr Machata 	int err;
19170e332c85SPetr Machata 
19180e332c85SPetr Machata 	switch (event) {
19190e332c85SPetr Machata 		/* Blocking events. */
19200e332c85SPetr Machata 	case SWITCHDEV_PORT_OBJ_ADD:
19210e332c85SPetr Machata 		err = switchdev_handle_port_obj_add(dev, ptr,
19220e332c85SPetr Machata 						    ocelot_netdevice_dev_check,
19230e332c85SPetr Machata 						    ocelot_port_obj_add);
19240e332c85SPetr Machata 		return notifier_from_errno(err);
19250e332c85SPetr Machata 	case SWITCHDEV_PORT_OBJ_DEL:
19260e332c85SPetr Machata 		err = switchdev_handle_port_obj_del(dev, ptr,
19270e332c85SPetr Machata 						    ocelot_netdevice_dev_check,
19280e332c85SPetr Machata 						    ocelot_port_obj_del);
19290e332c85SPetr Machata 		return notifier_from_errno(err);
193056da64bcSFlorian Fainelli 	case SWITCHDEV_PORT_ATTR_SET:
193156da64bcSFlorian Fainelli 		err = switchdev_handle_port_attr_set(dev, ptr,
193256da64bcSFlorian Fainelli 						     ocelot_netdevice_dev_check,
193356da64bcSFlorian Fainelli 						     ocelot_port_attr_set);
193456da64bcSFlorian Fainelli 		return notifier_from_errno(err);
19350e332c85SPetr Machata 	}
19360e332c85SPetr Machata 
19370e332c85SPetr Machata 	return NOTIFY_DONE;
19380e332c85SPetr Machata }
19390e332c85SPetr Machata 
19400e332c85SPetr Machata struct notifier_block ocelot_switchdev_blocking_nb __read_mostly = {
19410e332c85SPetr Machata 	.notifier_call = ocelot_switchdev_blocking_event,
19420e332c85SPetr Machata };
19430e332c85SPetr Machata EXPORT_SYMBOL(ocelot_switchdev_blocking_nb);
19440e332c85SPetr Machata 
19454e3b0468SAntoine Tenart int ocelot_ptp_gettime64(struct ptp_clock_info *ptp, struct timespec64 *ts)
19464e3b0468SAntoine Tenart {
19474e3b0468SAntoine Tenart 	struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
19484e3b0468SAntoine Tenart 	unsigned long flags;
19494e3b0468SAntoine Tenart 	time64_t s;
19504e3b0468SAntoine Tenart 	u32 val;
19514e3b0468SAntoine Tenart 	s64 ns;
19524e3b0468SAntoine Tenart 
19534e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
19544e3b0468SAntoine Tenart 
19554e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
19564e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
19574e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE);
19584e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
19594e3b0468SAntoine Tenart 
19604e3b0468SAntoine Tenart 	s = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_MSB, TOD_ACC_PIN) & 0xffff;
19614e3b0468SAntoine Tenart 	s <<= 32;
19624e3b0468SAntoine Tenart 	s += ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);
19634e3b0468SAntoine Tenart 	ns = ocelot_read_rix(ocelot, PTP_PIN_TOD_NSEC, TOD_ACC_PIN);
19644e3b0468SAntoine Tenart 
19654e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
19664e3b0468SAntoine Tenart 
19674e3b0468SAntoine Tenart 	/* Deal with negative values */
19684e3b0468SAntoine Tenart 	if (ns >= 0x3ffffff0 && ns <= 0x3fffffff) {
19694e3b0468SAntoine Tenart 		s--;
19704e3b0468SAntoine Tenart 		ns &= 0xf;
19714e3b0468SAntoine Tenart 		ns += 999999984;
19724e3b0468SAntoine Tenart 	}
19734e3b0468SAntoine Tenart 
19744e3b0468SAntoine Tenart 	set_normalized_timespec64(ts, s, ns);
19754e3b0468SAntoine Tenart 	return 0;
19764e3b0468SAntoine Tenart }
19774e3b0468SAntoine Tenart EXPORT_SYMBOL(ocelot_ptp_gettime64);
19784e3b0468SAntoine Tenart 
19794e3b0468SAntoine Tenart static int ocelot_ptp_settime64(struct ptp_clock_info *ptp,
19804e3b0468SAntoine Tenart 				const struct timespec64 *ts)
19814e3b0468SAntoine Tenart {
19824e3b0468SAntoine Tenart 	struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
19834e3b0468SAntoine Tenart 	unsigned long flags;
19844e3b0468SAntoine Tenart 	u32 val;
19854e3b0468SAntoine Tenart 
19864e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
19874e3b0468SAntoine Tenart 
19884e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
19894e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
19904e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_IDLE);
19914e3b0468SAntoine Tenart 
19924e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
19934e3b0468SAntoine Tenart 
19944e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, lower_32_bits(ts->tv_sec), PTP_PIN_TOD_SEC_LSB,
19954e3b0468SAntoine Tenart 			 TOD_ACC_PIN);
19964e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, upper_32_bits(ts->tv_sec), PTP_PIN_TOD_SEC_MSB,
19974e3b0468SAntoine Tenart 			 TOD_ACC_PIN);
19984e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, ts->tv_nsec, PTP_PIN_TOD_NSEC, TOD_ACC_PIN);
19994e3b0468SAntoine Tenart 
20004e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
20014e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
20024e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_LOAD);
20034e3b0468SAntoine Tenart 
20044e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
20054e3b0468SAntoine Tenart 
20064e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
20074e3b0468SAntoine Tenart 	return 0;
20084e3b0468SAntoine Tenart }
20094e3b0468SAntoine Tenart 
20104e3b0468SAntoine Tenart static int ocelot_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
20114e3b0468SAntoine Tenart {
20124e3b0468SAntoine Tenart 	if (delta > -(NSEC_PER_SEC / 2) && delta < (NSEC_PER_SEC / 2)) {
20134e3b0468SAntoine Tenart 		struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
20144e3b0468SAntoine Tenart 		unsigned long flags;
20154e3b0468SAntoine Tenart 		u32 val;
20164e3b0468SAntoine Tenart 
20174e3b0468SAntoine Tenart 		spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
20184e3b0468SAntoine Tenart 
20194e3b0468SAntoine Tenart 		val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
20204e3b0468SAntoine Tenart 		val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
20214e3b0468SAntoine Tenart 		val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_IDLE);
20224e3b0468SAntoine Tenart 
20234e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
20244e3b0468SAntoine Tenart 
20254e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, 0, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);
20264e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, 0, PTP_PIN_TOD_SEC_MSB, TOD_ACC_PIN);
20274e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, delta, PTP_PIN_TOD_NSEC, TOD_ACC_PIN);
20284e3b0468SAntoine Tenart 
20294e3b0468SAntoine Tenart 		val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
20304e3b0468SAntoine Tenart 		val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
20314e3b0468SAntoine Tenart 		val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_DELTA);
20324e3b0468SAntoine Tenart 
20334e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
20344e3b0468SAntoine Tenart 
20354e3b0468SAntoine Tenart 		spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
20364e3b0468SAntoine Tenart 	} else {
20374e3b0468SAntoine Tenart 		/* Fall back using ocelot_ptp_settime64 which is not exact. */
20384e3b0468SAntoine Tenart 		struct timespec64 ts;
20394e3b0468SAntoine Tenart 		u64 now;
20404e3b0468SAntoine Tenart 
20414e3b0468SAntoine Tenart 		ocelot_ptp_gettime64(ptp, &ts);
20424e3b0468SAntoine Tenart 
20434e3b0468SAntoine Tenart 		now = ktime_to_ns(timespec64_to_ktime(ts));
20444e3b0468SAntoine Tenart 		ts = ns_to_timespec64(now + delta);
20454e3b0468SAntoine Tenart 
20464e3b0468SAntoine Tenart 		ocelot_ptp_settime64(ptp, &ts);
20474e3b0468SAntoine Tenart 	}
20484e3b0468SAntoine Tenart 	return 0;
20494e3b0468SAntoine Tenart }
20504e3b0468SAntoine Tenart 
20514e3b0468SAntoine Tenart static int ocelot_ptp_adjfine(struct ptp_clock_info *ptp, long scaled_ppm)
20524e3b0468SAntoine Tenart {
20534e3b0468SAntoine Tenart 	struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
20544e3b0468SAntoine Tenart 	u32 unit = 0, direction = 0;
20554e3b0468SAntoine Tenart 	unsigned long flags;
20564e3b0468SAntoine Tenart 	u64 adj = 0;
20574e3b0468SAntoine Tenart 
20584e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
20594e3b0468SAntoine Tenart 
20604e3b0468SAntoine Tenart 	if (!scaled_ppm)
20614e3b0468SAntoine Tenart 		goto disable_adj;
20624e3b0468SAntoine Tenart 
20634e3b0468SAntoine Tenart 	if (scaled_ppm < 0) {
20644e3b0468SAntoine Tenart 		direction = PTP_CFG_CLK_ADJ_CFG_DIR;
20654e3b0468SAntoine Tenart 		scaled_ppm = -scaled_ppm;
20664e3b0468SAntoine Tenart 	}
20674e3b0468SAntoine Tenart 
20684e3b0468SAntoine Tenart 	adj = PSEC_PER_SEC << 16;
20694e3b0468SAntoine Tenart 	do_div(adj, scaled_ppm);
20704e3b0468SAntoine Tenart 	do_div(adj, 1000);
20714e3b0468SAntoine Tenart 
20724e3b0468SAntoine Tenart 	/* If the adjustment value is too large, use ns instead */
20734e3b0468SAntoine Tenart 	if (adj >= (1L << 30)) {
20744e3b0468SAntoine Tenart 		unit = PTP_CFG_CLK_ADJ_FREQ_NS;
20754e3b0468SAntoine Tenart 		do_div(adj, 1000);
20764e3b0468SAntoine Tenart 	}
20774e3b0468SAntoine Tenart 
20784e3b0468SAntoine Tenart 	/* Still too big */
20794e3b0468SAntoine Tenart 	if (adj >= (1L << 30))
20804e3b0468SAntoine Tenart 		goto disable_adj;
20814e3b0468SAntoine Tenart 
20824e3b0468SAntoine Tenart 	ocelot_write(ocelot, unit | adj, PTP_CLK_CFG_ADJ_FREQ);
20834e3b0468SAntoine Tenart 	ocelot_write(ocelot, PTP_CFG_CLK_ADJ_CFG_ENA | direction,
20844e3b0468SAntoine Tenart 		     PTP_CLK_CFG_ADJ_CFG);
20854e3b0468SAntoine Tenart 
20864e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
20874e3b0468SAntoine Tenart 	return 0;
20884e3b0468SAntoine Tenart 
20894e3b0468SAntoine Tenart disable_adj:
20904e3b0468SAntoine Tenart 	ocelot_write(ocelot, 0, PTP_CLK_CFG_ADJ_CFG);
20914e3b0468SAntoine Tenart 
20924e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
20934e3b0468SAntoine Tenart 	return 0;
20944e3b0468SAntoine Tenart }
20954e3b0468SAntoine Tenart 
20964e3b0468SAntoine Tenart static struct ptp_clock_info ocelot_ptp_clock_info = {
20974e3b0468SAntoine Tenart 	.owner		= THIS_MODULE,
20984e3b0468SAntoine Tenart 	.name		= "ocelot ptp",
20994e3b0468SAntoine Tenart 	.max_adj	= 0x7fffffff,
21004e3b0468SAntoine Tenart 	.n_alarm	= 0,
21014e3b0468SAntoine Tenart 	.n_ext_ts	= 0,
21024e3b0468SAntoine Tenart 	.n_per_out	= 0,
21034e3b0468SAntoine Tenart 	.n_pins		= 0,
21044e3b0468SAntoine Tenart 	.pps		= 0,
21054e3b0468SAntoine Tenart 	.gettime64	= ocelot_ptp_gettime64,
21064e3b0468SAntoine Tenart 	.settime64	= ocelot_ptp_settime64,
21074e3b0468SAntoine Tenart 	.adjtime	= ocelot_ptp_adjtime,
21084e3b0468SAntoine Tenart 	.adjfine	= ocelot_ptp_adjfine,
21094e3b0468SAntoine Tenart };
21104e3b0468SAntoine Tenart 
21114e3b0468SAntoine Tenart static int ocelot_init_timestamp(struct ocelot *ocelot)
21124e3b0468SAntoine Tenart {
21134e3b0468SAntoine Tenart 	ocelot->ptp_info = ocelot_ptp_clock_info;
21144e3b0468SAntoine Tenart 	ocelot->ptp_clock = ptp_clock_register(&ocelot->ptp_info, ocelot->dev);
21154e3b0468SAntoine Tenart 	if (IS_ERR(ocelot->ptp_clock))
21164e3b0468SAntoine Tenart 		return PTR_ERR(ocelot->ptp_clock);
21174e3b0468SAntoine Tenart 	/* Check if PHC support is missing at the configuration level */
21184e3b0468SAntoine Tenart 	if (!ocelot->ptp_clock)
21194e3b0468SAntoine Tenart 		return 0;
21204e3b0468SAntoine Tenart 
21214e3b0468SAntoine Tenart 	ocelot_write(ocelot, SYS_PTP_CFG_PTP_STAMP_WID(30), SYS_PTP_CFG);
21224e3b0468SAntoine Tenart 	ocelot_write(ocelot, 0xffffffff, ANA_TABLES_PTP_ID_LOW);
21234e3b0468SAntoine Tenart 	ocelot_write(ocelot, 0xffffffff, ANA_TABLES_PTP_ID_HIGH);
21244e3b0468SAntoine Tenart 
21254e3b0468SAntoine Tenart 	ocelot_write(ocelot, PTP_CFG_MISC_PTP_EN, PTP_CFG_MISC);
21264e3b0468SAntoine Tenart 
21274e3b0468SAntoine Tenart 	/* There is no device reconfiguration, PTP Rx stamping is always
21284e3b0468SAntoine Tenart 	 * enabled.
21294e3b0468SAntoine Tenart 	 */
21304e3b0468SAntoine Tenart 	ocelot->hwtstamp_config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
21314e3b0468SAntoine Tenart 
21324e3b0468SAntoine Tenart 	return 0;
21334e3b0468SAntoine Tenart }
21344e3b0468SAntoine Tenart 
2135a556c76aSAlexandre Belloni int ocelot_probe_port(struct ocelot *ocelot, u8 port,
2136a556c76aSAlexandre Belloni 		      void __iomem *regs,
2137a556c76aSAlexandre Belloni 		      struct phy_device *phy)
2138a556c76aSAlexandre Belloni {
2139004d44f6SVladimir Oltean 	struct ocelot_port_private *priv;
2140a556c76aSAlexandre Belloni 	struct ocelot_port *ocelot_port;
2141a556c76aSAlexandre Belloni 	struct net_device *dev;
214297bb69e1SVladimir Oltean 	u32 val;
2143a556c76aSAlexandre Belloni 	int err;
2144a556c76aSAlexandre Belloni 
2145004d44f6SVladimir Oltean 	dev = alloc_etherdev(sizeof(struct ocelot_port_private));
2146a556c76aSAlexandre Belloni 	if (!dev)
2147a556c76aSAlexandre Belloni 		return -ENOMEM;
2148a556c76aSAlexandre Belloni 	SET_NETDEV_DEV(dev, ocelot->dev);
2149004d44f6SVladimir Oltean 	priv = netdev_priv(dev);
2150004d44f6SVladimir Oltean 	priv->dev = dev;
2151004d44f6SVladimir Oltean 	priv->phy = phy;
2152004d44f6SVladimir Oltean 	priv->chip_port = port;
2153004d44f6SVladimir Oltean 	ocelot_port = &priv->port;
2154a556c76aSAlexandre Belloni 	ocelot_port->ocelot = ocelot;
2155a556c76aSAlexandre Belloni 	ocelot_port->regs = regs;
2156a556c76aSAlexandre Belloni 	ocelot->ports[port] = ocelot_port;
2157a556c76aSAlexandre Belloni 
2158a556c76aSAlexandre Belloni 	dev->netdev_ops = &ocelot_port_netdev_ops;
2159a556c76aSAlexandre Belloni 	dev->ethtool_ops = &ocelot_ethtool_ops;
2160a556c76aSAlexandre Belloni 
21612c1d029aSJoergen Andreasen 	dev->hw_features |= NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_RXFCS |
21622c1d029aSJoergen Andreasen 		NETIF_F_HW_TC;
21632c1d029aSJoergen Andreasen 	dev->features |= NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_HW_TC;
21647142529fSAntoine Tenart 
2165a556c76aSAlexandre Belloni 	memcpy(dev->dev_addr, ocelot->base_mac, ETH_ALEN);
2166a556c76aSAlexandre Belloni 	dev->dev_addr[ETH_ALEN - 1] += port;
2167a556c76aSAlexandre Belloni 	ocelot_mact_learn(ocelot, PGID_CPU, dev->dev_addr, ocelot_port->pvid,
2168a556c76aSAlexandre Belloni 			  ENTRYTYPE_LOCKED);
2169a556c76aSAlexandre Belloni 
21704e3b0468SAntoine Tenart 	INIT_LIST_HEAD(&ocelot_port->skbs);
21714e3b0468SAntoine Tenart 
2172a556c76aSAlexandre Belloni 	err = register_netdev(dev);
2173a556c76aSAlexandre Belloni 	if (err) {
2174a556c76aSAlexandre Belloni 		dev_err(ocelot->dev, "register_netdev failed\n");
2175a556c76aSAlexandre Belloni 		goto err_register_netdev;
2176a556c76aSAlexandre Belloni 	}
2177a556c76aSAlexandre Belloni 
21787142529fSAntoine Tenart 	/* Basic L2 initialization */
217997bb69e1SVladimir Oltean 
218097bb69e1SVladimir Oltean 	/* Drop frames with multicast source address */
218197bb69e1SVladimir Oltean 	val = ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA;
218297bb69e1SVladimir Oltean 	ocelot_rmw_gix(ocelot, val, val, ANA_PORT_DROP_CFG, port);
218397bb69e1SVladimir Oltean 
218497bb69e1SVladimir Oltean 	/* Set default VLAN and tag type to 8021Q. */
218597bb69e1SVladimir Oltean 	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q),
218697bb69e1SVladimir Oltean 		       REW_PORT_VLAN_CFG_PORT_TPID_M,
218797bb69e1SVladimir Oltean 		       REW_PORT_VLAN_CFG, port);
21887142529fSAntoine Tenart 
2189b5962294SHoratiu Vultur 	/* Enable vcap lookups */
2190f270dbfaSVladimir Oltean 	ocelot_vcap_enable(ocelot, port);
2191b5962294SHoratiu Vultur 
2192a556c76aSAlexandre Belloni 	return 0;
2193a556c76aSAlexandre Belloni 
2194a556c76aSAlexandre Belloni err_register_netdev:
2195a556c76aSAlexandre Belloni 	free_netdev(dev);
2196a556c76aSAlexandre Belloni 	return err;
2197a556c76aSAlexandre Belloni }
2198a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_probe_port);
2199a556c76aSAlexandre Belloni 
2200a556c76aSAlexandre Belloni int ocelot_init(struct ocelot *ocelot)
2201a556c76aSAlexandre Belloni {
2202a556c76aSAlexandre Belloni 	u32 port;
22034e3b0468SAntoine Tenart 	int i, ret, cpu = ocelot->num_phys_ports;
2204a556c76aSAlexandre Belloni 	char queue_name[32];
2205a556c76aSAlexandre Belloni 
2206dc96ee37SAlexandre Belloni 	ocelot->lags = devm_kcalloc(ocelot->dev, ocelot->num_phys_ports,
2207dc96ee37SAlexandre Belloni 				    sizeof(u32), GFP_KERNEL);
2208dc96ee37SAlexandre Belloni 	if (!ocelot->lags)
2209dc96ee37SAlexandre Belloni 		return -ENOMEM;
2210dc96ee37SAlexandre Belloni 
2211a556c76aSAlexandre Belloni 	ocelot->stats = devm_kcalloc(ocelot->dev,
2212a556c76aSAlexandre Belloni 				     ocelot->num_phys_ports * ocelot->num_stats,
2213a556c76aSAlexandre Belloni 				     sizeof(u64), GFP_KERNEL);
2214a556c76aSAlexandre Belloni 	if (!ocelot->stats)
2215a556c76aSAlexandre Belloni 		return -ENOMEM;
2216a556c76aSAlexandre Belloni 
2217a556c76aSAlexandre Belloni 	mutex_init(&ocelot->stats_lock);
22184e3b0468SAntoine Tenart 	mutex_init(&ocelot->ptp_lock);
22194e3b0468SAntoine Tenart 	spin_lock_init(&ocelot->ptp_clock_lock);
2220a556c76aSAlexandre Belloni 	snprintf(queue_name, sizeof(queue_name), "%s-stats",
2221a556c76aSAlexandre Belloni 		 dev_name(ocelot->dev));
2222a556c76aSAlexandre Belloni 	ocelot->stats_queue = create_singlethread_workqueue(queue_name);
2223a556c76aSAlexandre Belloni 	if (!ocelot->stats_queue)
2224a556c76aSAlexandre Belloni 		return -ENOMEM;
2225a556c76aSAlexandre Belloni 
2226a556c76aSAlexandre Belloni 	ocelot_mact_init(ocelot);
2227a556c76aSAlexandre Belloni 	ocelot_vlan_init(ocelot);
2228b5962294SHoratiu Vultur 	ocelot_ace_init(ocelot);
2229a556c76aSAlexandre Belloni 
2230a556c76aSAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++) {
2231a556c76aSAlexandre Belloni 		/* Clear all counters (5 groups) */
2232a556c76aSAlexandre Belloni 		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) |
2233a556c76aSAlexandre Belloni 				     SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f),
2234a556c76aSAlexandre Belloni 			     SYS_STAT_CFG);
2235a556c76aSAlexandre Belloni 	}
2236a556c76aSAlexandre Belloni 
2237a556c76aSAlexandre Belloni 	/* Only use S-Tag */
2238a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG);
2239a556c76aSAlexandre Belloni 
2240a556c76aSAlexandre Belloni 	/* Aggregation mode */
2241a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA |
2242a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_DMAC_ENA |
2243a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA |
2244a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA, ANA_AGGR_CFG);
2245a556c76aSAlexandre Belloni 
2246a556c76aSAlexandre Belloni 	/* Set MAC age time to default value. The entry is aged after
2247a556c76aSAlexandre Belloni 	 * 2*AGE_PERIOD
2248a556c76aSAlexandre Belloni 	 */
2249a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
2250a556c76aSAlexandre Belloni 		     ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ),
2251a556c76aSAlexandre Belloni 		     ANA_AUTOAGE);
2252a556c76aSAlexandre Belloni 
2253a556c76aSAlexandre Belloni 	/* Disable learning for frames discarded by VLAN ingress filtering */
2254a556c76aSAlexandre Belloni 	regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1);
2255a556c76aSAlexandre Belloni 
2256a556c76aSAlexandre Belloni 	/* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */
2257a556c76aSAlexandre Belloni 	ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA |
2258a556c76aSAlexandre Belloni 		     SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING);
2259a556c76aSAlexandre Belloni 
2260a556c76aSAlexandre Belloni 	/* Setup flooding PGIDs */
2261a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) |
2262a556c76aSAlexandre Belloni 			 ANA_FLOODING_FLD_BROADCAST(PGID_MC) |
2263a556c76aSAlexandre Belloni 			 ANA_FLOODING_FLD_UNICAST(PGID_UC),
2264a556c76aSAlexandre Belloni 			 ANA_FLOODING, 0);
2265a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) |
2266a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) |
2267a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) |
2268a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC),
2269a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC);
2270a556c76aSAlexandre Belloni 
2271a556c76aSAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++) {
2272a556c76aSAlexandre Belloni 		/* Transmit the frame to the local port. */
2273a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
2274a556c76aSAlexandre Belloni 		/* Do not forward BPDU frames to the front ports. */
2275a556c76aSAlexandre Belloni 		ocelot_write_gix(ocelot,
2276a556c76aSAlexandre Belloni 				 ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff),
2277a556c76aSAlexandre Belloni 				 ANA_PORT_CPU_FWD_BPDU_CFG,
2278a556c76aSAlexandre Belloni 				 port);
2279a556c76aSAlexandre Belloni 		/* Ensure bridging is disabled */
2280a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port);
2281a556c76aSAlexandre Belloni 	}
2282a556c76aSAlexandre Belloni 
2283a556c76aSAlexandre Belloni 	/* Configure and enable the CPU port. */
2284a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu);
2285a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU);
2286a556c76aSAlexandre Belloni 	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA |
2287a556c76aSAlexandre Belloni 			 ANA_PORT_PORT_CFG_PORTID_VAL(cpu),
2288a556c76aSAlexandre Belloni 			 ANA_PORT_PORT_CFG, cpu);
2289a556c76aSAlexandre Belloni 
2290a556c76aSAlexandre Belloni 	/* Allow broadcast MAC frames. */
2291a556c76aSAlexandre Belloni 	for (i = ocelot->num_phys_ports + 1; i < PGID_CPU; i++) {
2292a556c76aSAlexandre Belloni 		u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0));
2293a556c76aSAlexandre Belloni 
2294a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
2295a556c76aSAlexandre Belloni 	}
2296a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot,
2297a556c76aSAlexandre Belloni 			 ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports, 0)),
2298a556c76aSAlexandre Belloni 			 ANA_PGID_PGID, PGID_MC);
2299a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4);
2300a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6);
2301a556c76aSAlexandre Belloni 
2302a556c76aSAlexandre Belloni 	/* CPU port Injection/Extraction configuration */
2303a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE |
2304a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG(1) |
2305a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE_PORT_ENA,
2306a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE, cpu);
2307a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, SYS_PORT_MODE_INCL_XTR_HDR(1) |
2308a556c76aSAlexandre Belloni 			 SYS_PORT_MODE_INCL_INJ_HDR(1), SYS_PORT_MODE, cpu);
2309a556c76aSAlexandre Belloni 	/* Allow manual injection via DEVCPU_QS registers, and byte swap these
2310a556c76aSAlexandre Belloni 	 * registers endianness.
2311a556c76aSAlexandre Belloni 	 */
2312a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP |
2313a556c76aSAlexandre Belloni 			 QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0);
2314a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP |
2315a556c76aSAlexandre Belloni 			 QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0);
2316a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) |
2317a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_LRN(2) |
2318a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) |
2319a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) |
2320a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) |
2321a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) |
2322a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) |
2323a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_IGMP(6) |
2324a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG);
2325a556c76aSAlexandre Belloni 	for (i = 0; i < 16; i++)
2326a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) |
2327a556c76aSAlexandre Belloni 				 ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6),
2328a556c76aSAlexandre Belloni 				 ANA_CPUQ_8021_CFG, i);
2329a556c76aSAlexandre Belloni 
23301e1caa97SClaudiu Manoil 	INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats_work);
2331a556c76aSAlexandre Belloni 	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
2332a556c76aSAlexandre Belloni 			   OCELOT_STATS_CHECK_DELAY);
23334e3b0468SAntoine Tenart 
23344e3b0468SAntoine Tenart 	if (ocelot->ptp) {
23354e3b0468SAntoine Tenart 		ret = ocelot_init_timestamp(ocelot);
23364e3b0468SAntoine Tenart 		if (ret) {
23374e3b0468SAntoine Tenart 			dev_err(ocelot->dev,
23384e3b0468SAntoine Tenart 				"Timestamp initialization failed\n");
23394e3b0468SAntoine Tenart 			return ret;
23404e3b0468SAntoine Tenart 		}
23414e3b0468SAntoine Tenart 	}
23424e3b0468SAntoine Tenart 
2343a556c76aSAlexandre Belloni 	return 0;
2344a556c76aSAlexandre Belloni }
2345a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_init);
2346a556c76aSAlexandre Belloni 
2347a556c76aSAlexandre Belloni void ocelot_deinit(struct ocelot *ocelot)
2348a556c76aSAlexandre Belloni {
23494e3b0468SAntoine Tenart 	struct list_head *pos, *tmp;
23504e3b0468SAntoine Tenart 	struct ocelot_port *port;
23514e3b0468SAntoine Tenart 	struct ocelot_skb *entry;
23524e3b0468SAntoine Tenart 	int i;
23534e3b0468SAntoine Tenart 
2354c5d13969SClaudiu Manoil 	cancel_delayed_work(&ocelot->stats_work);
2355a556c76aSAlexandre Belloni 	destroy_workqueue(ocelot->stats_queue);
2356a556c76aSAlexandre Belloni 	mutex_destroy(&ocelot->stats_lock);
2357b5962294SHoratiu Vultur 	ocelot_ace_deinit();
23584e3b0468SAntoine Tenart 
23594e3b0468SAntoine Tenart 	for (i = 0; i < ocelot->num_phys_ports; i++) {
23604e3b0468SAntoine Tenart 		port = ocelot->ports[i];
23614e3b0468SAntoine Tenart 
23624e3b0468SAntoine Tenart 		list_for_each_safe(pos, tmp, &port->skbs) {
23634e3b0468SAntoine Tenart 			entry = list_entry(pos, struct ocelot_skb, head);
23644e3b0468SAntoine Tenart 
23654e3b0468SAntoine Tenart 			list_del(pos);
23664e3b0468SAntoine Tenart 			dev_kfree_skb_any(entry->skb);
23674e3b0468SAntoine Tenart 			kfree(entry);
23684e3b0468SAntoine Tenart 		}
23694e3b0468SAntoine Tenart 	}
2370a556c76aSAlexandre Belloni }
2371a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_deinit);
2372a556c76aSAlexandre Belloni 
2373a556c76aSAlexandre Belloni MODULE_LICENSE("Dual MIT/GPL");
2374