xref: /openbmc/linux/drivers/net/ethernet/mscc/ocelot.c (revision c57fe0037a4e3863d9b740f8c14df9c51ac31aa1)
1a556c76aSAlexandre Belloni // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2a556c76aSAlexandre Belloni /*
3a556c76aSAlexandre Belloni  * Microsemi Ocelot Switch driver
4a556c76aSAlexandre Belloni  *
5a556c76aSAlexandre Belloni  * Copyright (c) 2017 Microsemi Corporation
6a556c76aSAlexandre Belloni  */
740d3f295SVladimir Oltean #include <linux/dsa/ocelot.h>
8a556c76aSAlexandre Belloni #include <linux/if_bridge.h>
939e5308bSYangbo Lu #include <linux/ptp_classify.h>
1020968054SVladimir Oltean #include <soc/mscc/ocelot_vcap.h>
11a556c76aSAlexandre Belloni #include "ocelot.h"
123c83654fSVladimir Oltean #include "ocelot_vcap.h"
13a556c76aSAlexandre Belloni 
14639c1b26SSteen Hegelund #define TABLE_UPDATE_SLEEP_US 10
15639c1b26SSteen Hegelund #define TABLE_UPDATE_TIMEOUT_US 100000
16639c1b26SSteen Hegelund 
17a556c76aSAlexandre Belloni struct ocelot_mact_entry {
18a556c76aSAlexandre Belloni 	u8 mac[ETH_ALEN];
19a556c76aSAlexandre Belloni 	u16 vid;
20a556c76aSAlexandre Belloni 	enum macaccess_entry_type type;
21a556c76aSAlexandre Belloni };
22a556c76aSAlexandre Belloni 
23639c1b26SSteen Hegelund static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot)
24639c1b26SSteen Hegelund {
25639c1b26SSteen Hegelund 	return ocelot_read(ocelot, ANA_TABLES_MACACCESS);
26639c1b26SSteen Hegelund }
27639c1b26SSteen Hegelund 
28a556c76aSAlexandre Belloni static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot)
29a556c76aSAlexandre Belloni {
30639c1b26SSteen Hegelund 	u32 val;
31a556c76aSAlexandre Belloni 
32639c1b26SSteen Hegelund 	return readx_poll_timeout(ocelot_mact_read_macaccess,
33639c1b26SSteen Hegelund 		ocelot, val,
34639c1b26SSteen Hegelund 		(val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) ==
35639c1b26SSteen Hegelund 		MACACCESS_CMD_IDLE,
36639c1b26SSteen Hegelund 		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
37a556c76aSAlexandre Belloni }
38a556c76aSAlexandre Belloni 
39a556c76aSAlexandre Belloni static void ocelot_mact_select(struct ocelot *ocelot,
40a556c76aSAlexandre Belloni 			       const unsigned char mac[ETH_ALEN],
41a556c76aSAlexandre Belloni 			       unsigned int vid)
42a556c76aSAlexandre Belloni {
43a556c76aSAlexandre Belloni 	u32 macl = 0, mach = 0;
44a556c76aSAlexandre Belloni 
45a556c76aSAlexandre Belloni 	/* Set the MAC address to handle and the vlan associated in a format
46a556c76aSAlexandre Belloni 	 * understood by the hardware.
47a556c76aSAlexandre Belloni 	 */
48a556c76aSAlexandre Belloni 	mach |= vid    << 16;
49a556c76aSAlexandre Belloni 	mach |= mac[0] << 8;
50a556c76aSAlexandre Belloni 	mach |= mac[1] << 0;
51a556c76aSAlexandre Belloni 	macl |= mac[2] << 24;
52a556c76aSAlexandre Belloni 	macl |= mac[3] << 16;
53a556c76aSAlexandre Belloni 	macl |= mac[4] << 8;
54a556c76aSAlexandre Belloni 	macl |= mac[5] << 0;
55a556c76aSAlexandre Belloni 
56a556c76aSAlexandre Belloni 	ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA);
57a556c76aSAlexandre Belloni 	ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA);
58a556c76aSAlexandre Belloni 
59a556c76aSAlexandre Belloni }
60a556c76aSAlexandre Belloni 
619c90eea3SVladimir Oltean int ocelot_mact_learn(struct ocelot *ocelot, int port,
62a556c76aSAlexandre Belloni 		      const unsigned char mac[ETH_ALEN],
639c90eea3SVladimir Oltean 		      unsigned int vid, enum macaccess_entry_type type)
64a556c76aSAlexandre Belloni {
65584b7cfcSAlban Bedel 	u32 cmd = ANA_TABLES_MACACCESS_VALID |
66584b7cfcSAlban Bedel 		ANA_TABLES_MACACCESS_DEST_IDX(port) |
67584b7cfcSAlban Bedel 		ANA_TABLES_MACACCESS_ENTRYTYPE(type) |
68584b7cfcSAlban Bedel 		ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN);
69584b7cfcSAlban Bedel 	unsigned int mc_ports;
70584b7cfcSAlban Bedel 
71584b7cfcSAlban Bedel 	/* Set MAC_CPU_COPY if the CPU port is used by a multicast entry */
72584b7cfcSAlban Bedel 	if (type == ENTRYTYPE_MACv4)
73584b7cfcSAlban Bedel 		mc_ports = (mac[1] << 8) | mac[2];
74584b7cfcSAlban Bedel 	else if (type == ENTRYTYPE_MACv6)
75584b7cfcSAlban Bedel 		mc_ports = (mac[0] << 8) | mac[1];
76584b7cfcSAlban Bedel 	else
77584b7cfcSAlban Bedel 		mc_ports = 0;
78584b7cfcSAlban Bedel 
79584b7cfcSAlban Bedel 	if (mc_ports & BIT(ocelot->num_phys_ports))
80584b7cfcSAlban Bedel 		cmd |= ANA_TABLES_MACACCESS_MAC_CPU_COPY;
81584b7cfcSAlban Bedel 
82a556c76aSAlexandre Belloni 	ocelot_mact_select(ocelot, mac, vid);
83a556c76aSAlexandre Belloni 
84a556c76aSAlexandre Belloni 	/* Issue a write command */
85584b7cfcSAlban Bedel 	ocelot_write(ocelot, cmd, ANA_TABLES_MACACCESS);
86a556c76aSAlexandre Belloni 
87a556c76aSAlexandre Belloni 	return ocelot_mact_wait_for_completion(ocelot);
88a556c76aSAlexandre Belloni }
899c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_mact_learn);
90a556c76aSAlexandre Belloni 
919c90eea3SVladimir Oltean int ocelot_mact_forget(struct ocelot *ocelot,
929c90eea3SVladimir Oltean 		       const unsigned char mac[ETH_ALEN], unsigned int vid)
93a556c76aSAlexandre Belloni {
94a556c76aSAlexandre Belloni 	ocelot_mact_select(ocelot, mac, vid);
95a556c76aSAlexandre Belloni 
96a556c76aSAlexandre Belloni 	/* Issue a forget command */
97a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
98a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET),
99a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS);
100a556c76aSAlexandre Belloni 
101a556c76aSAlexandre Belloni 	return ocelot_mact_wait_for_completion(ocelot);
102a556c76aSAlexandre Belloni }
1039c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_mact_forget);
104a556c76aSAlexandre Belloni 
105a556c76aSAlexandre Belloni static void ocelot_mact_init(struct ocelot *ocelot)
106a556c76aSAlexandre Belloni {
107a556c76aSAlexandre Belloni 	/* Configure the learning mode entries attributes:
108a556c76aSAlexandre Belloni 	 * - Do not copy the frame to the CPU extraction queues.
109a556c76aSAlexandre Belloni 	 * - Use the vlan and mac_cpoy for dmac lookup.
110a556c76aSAlexandre Belloni 	 */
111a556c76aSAlexandre Belloni 	ocelot_rmw(ocelot, 0,
112a556c76aSAlexandre Belloni 		   ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS
113a556c76aSAlexandre Belloni 		   | ANA_AGENCTRL_LEARN_FWD_KILL
114a556c76aSAlexandre Belloni 		   | ANA_AGENCTRL_LEARN_IGNORE_VLAN,
115a556c76aSAlexandre Belloni 		   ANA_AGENCTRL);
116a556c76aSAlexandre Belloni 
117a556c76aSAlexandre Belloni 	/* Clear the MAC table */
118a556c76aSAlexandre Belloni 	ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS);
119a556c76aSAlexandre Belloni }
120a556c76aSAlexandre Belloni 
121f270dbfaSVladimir Oltean static void ocelot_vcap_enable(struct ocelot *ocelot, int port)
122b5962294SHoratiu Vultur {
123b5962294SHoratiu Vultur 	ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA |
124b5962294SHoratiu Vultur 			 ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa),
125f270dbfaSVladimir Oltean 			 ANA_PORT_VCAP_S2_CFG, port);
12675944fdaSXiaoliang Yang 
12775944fdaSXiaoliang Yang 	ocelot_write_gix(ocelot, ANA_PORT_VCAP_CFG_S1_ENA,
12875944fdaSXiaoliang Yang 			 ANA_PORT_VCAP_CFG, port);
1292f17c050SXiaoliang Yang 
1302f17c050SXiaoliang Yang 	ocelot_rmw_gix(ocelot, REW_PORT_CFG_ES0_EN,
1312f17c050SXiaoliang Yang 		       REW_PORT_CFG_ES0_EN,
1322f17c050SXiaoliang Yang 		       REW_PORT_CFG, port);
133b5962294SHoratiu Vultur }
134b5962294SHoratiu Vultur 
135639c1b26SSteen Hegelund static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot)
136639c1b26SSteen Hegelund {
137639c1b26SSteen Hegelund 	return ocelot_read(ocelot, ANA_TABLES_VLANACCESS);
138639c1b26SSteen Hegelund }
139639c1b26SSteen Hegelund 
140a556c76aSAlexandre Belloni static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot)
141a556c76aSAlexandre Belloni {
142639c1b26SSteen Hegelund 	u32 val;
143a556c76aSAlexandre Belloni 
144639c1b26SSteen Hegelund 	return readx_poll_timeout(ocelot_vlant_read_vlanaccess,
145639c1b26SSteen Hegelund 		ocelot,
146639c1b26SSteen Hegelund 		val,
147639c1b26SSteen Hegelund 		(val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) ==
148639c1b26SSteen Hegelund 		ANA_TABLES_VLANACCESS_CMD_IDLE,
149639c1b26SSteen Hegelund 		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
150a556c76aSAlexandre Belloni }
151a556c76aSAlexandre Belloni 
1527142529fSAntoine Tenart static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask)
1537142529fSAntoine Tenart {
1547142529fSAntoine Tenart 	/* Select the VID to configure */
1557142529fSAntoine Tenart 	ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid),
1567142529fSAntoine Tenart 		     ANA_TABLES_VLANTIDX);
1577142529fSAntoine Tenart 	/* Set the vlan port members mask and issue a write command */
1587142529fSAntoine Tenart 	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) |
1597142529fSAntoine Tenart 			     ANA_TABLES_VLANACCESS_CMD_WRITE,
1607142529fSAntoine Tenart 		     ANA_TABLES_VLANACCESS);
1617142529fSAntoine Tenart 
1627142529fSAntoine Tenart 	return ocelot_vlant_wait_for_completion(ocelot);
1637142529fSAntoine Tenart }
1647142529fSAntoine Tenart 
1652f0402feSVladimir Oltean static void ocelot_port_set_native_vlan(struct ocelot *ocelot, int port,
166c3e58a75SVladimir Oltean 					struct ocelot_vlan native_vlan)
16797bb69e1SVladimir Oltean {
16897bb69e1SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
16987b0f983SVladimir Oltean 	u32 val = 0;
17097bb69e1SVladimir Oltean 
171c3e58a75SVladimir Oltean 	ocelot_port->native_vlan = native_vlan;
17297bb69e1SVladimir Oltean 
173c3e58a75SVladimir Oltean 	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_VID(native_vlan.vid),
1747142529fSAntoine Tenart 		       REW_PORT_VLAN_CFG_PORT_VID_M,
17597bb69e1SVladimir Oltean 		       REW_PORT_VLAN_CFG, port);
17697bb69e1SVladimir Oltean 
17787b0f983SVladimir Oltean 	if (ocelot_port->vlan_aware) {
178e2b2e83eSVladimir Oltean 		if (native_vlan.valid)
17987b0f983SVladimir Oltean 			/* Tag all frames except when VID == DEFAULT_VLAN */
18087b0f983SVladimir Oltean 			val = REW_TAG_CFG_TAG_CFG(1);
18187b0f983SVladimir Oltean 		else
18287b0f983SVladimir Oltean 			/* Tag all frames */
18387b0f983SVladimir Oltean 			val = REW_TAG_CFG_TAG_CFG(3);
18487b0f983SVladimir Oltean 	} else {
18587b0f983SVladimir Oltean 		/* Port tagging disabled. */
18687b0f983SVladimir Oltean 		val = REW_TAG_CFG_TAG_CFG(0);
18787b0f983SVladimir Oltean 	}
18887b0f983SVladimir Oltean 	ocelot_rmw_gix(ocelot, val,
18987b0f983SVladimir Oltean 		       REW_TAG_CFG_TAG_CFG_M,
19087b0f983SVladimir Oltean 		       REW_TAG_CFG, port);
19197bb69e1SVladimir Oltean }
19297bb69e1SVladimir Oltean 
19375e5a554SVladimir Oltean /* Default vlan to clasify for untagged frames (may be zero) */
194c3e58a75SVladimir Oltean static void ocelot_port_set_pvid(struct ocelot *ocelot, int port,
195c3e58a75SVladimir Oltean 				 struct ocelot_vlan pvid_vlan)
19675e5a554SVladimir Oltean {
19775e5a554SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
198be0576feSVladimir Oltean 	u32 val = 0;
19975e5a554SVladimir Oltean 
200c3e58a75SVladimir Oltean 	ocelot_port->pvid_vlan = pvid_vlan;
20175e5a554SVladimir Oltean 
20275e5a554SVladimir Oltean 	if (!ocelot_port->vlan_aware)
203c3e58a75SVladimir Oltean 		pvid_vlan.vid = 0;
20475e5a554SVladimir Oltean 
20575e5a554SVladimir Oltean 	ocelot_rmw_gix(ocelot,
206c3e58a75SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_VID(pvid_vlan.vid),
20775e5a554SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_VID_M,
20875e5a554SVladimir Oltean 		       ANA_PORT_VLAN_CFG, port);
209be0576feSVladimir Oltean 
210be0576feSVladimir Oltean 	/* If there's no pvid, we should drop not only untagged traffic (which
211be0576feSVladimir Oltean 	 * happens automatically), but also 802.1p traffic which gets
212be0576feSVladimir Oltean 	 * classified to VLAN 0, but that is always in our RX filter, so it
213be0576feSVladimir Oltean 	 * would get accepted were it not for this setting.
214be0576feSVladimir Oltean 	 */
215be0576feSVladimir Oltean 	if (!pvid_vlan.valid && ocelot_port->vlan_aware)
216be0576feSVladimir Oltean 		val = ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
217be0576feSVladimir Oltean 		      ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA;
218be0576feSVladimir Oltean 
219be0576feSVladimir Oltean 	ocelot_rmw_gix(ocelot, val,
220be0576feSVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
221be0576feSVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA,
222be0576feSVladimir Oltean 		       ANA_PORT_DROP_CFG, port);
22375e5a554SVladimir Oltean }
22475e5a554SVladimir Oltean 
225bbf6a2d9SVladimir Oltean static int ocelot_vlan_member_set(struct ocelot *ocelot, u32 vlan_mask, u16 vid)
226bbf6a2d9SVladimir Oltean {
227bbf6a2d9SVladimir Oltean 	int err;
228bbf6a2d9SVladimir Oltean 
229bbf6a2d9SVladimir Oltean 	err = ocelot_vlant_set_mask(ocelot, vid, vlan_mask);
230bbf6a2d9SVladimir Oltean 	if (err)
231bbf6a2d9SVladimir Oltean 		return err;
232bbf6a2d9SVladimir Oltean 
233bbf6a2d9SVladimir Oltean 	ocelot->vlan_mask[vid] = vlan_mask;
234bbf6a2d9SVladimir Oltean 
235bbf6a2d9SVladimir Oltean 	return 0;
236bbf6a2d9SVladimir Oltean }
237bbf6a2d9SVladimir Oltean 
238bbf6a2d9SVladimir Oltean static int ocelot_vlan_member_add(struct ocelot *ocelot, int port, u16 vid)
239bbf6a2d9SVladimir Oltean {
240bbf6a2d9SVladimir Oltean 	return ocelot_vlan_member_set(ocelot,
241bbf6a2d9SVladimir Oltean 				      ocelot->vlan_mask[vid] | BIT(port),
242bbf6a2d9SVladimir Oltean 				      vid);
243bbf6a2d9SVladimir Oltean }
244bbf6a2d9SVladimir Oltean 
245bbf6a2d9SVladimir Oltean static int ocelot_vlan_member_del(struct ocelot *ocelot, int port, u16 vid)
246bbf6a2d9SVladimir Oltean {
247bbf6a2d9SVladimir Oltean 	return ocelot_vlan_member_set(ocelot,
248bbf6a2d9SVladimir Oltean 				      ocelot->vlan_mask[vid] & ~BIT(port),
249bbf6a2d9SVladimir Oltean 				      vid);
250bbf6a2d9SVladimir Oltean }
251bbf6a2d9SVladimir Oltean 
2522e554a7aSVladimir Oltean int ocelot_port_vlan_filtering(struct ocelot *ocelot, int port,
2533b95d1b2SVladimir Oltean 			       bool vlan_aware, struct netlink_ext_ack *extack)
25487b0f983SVladimir Oltean {
25570edfae1SVladimir Oltean 	struct ocelot_vcap_block *block = &ocelot->block[VCAP_IS1];
256bae33f2bSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
25770edfae1SVladimir Oltean 	struct ocelot_vcap_filter *filter;
258bae33f2bSVladimir Oltean 	u32 val;
25970edfae1SVladimir Oltean 
26070edfae1SVladimir Oltean 	list_for_each_entry(filter, &block->rules, list) {
26170edfae1SVladimir Oltean 		if (filter->ingress_port_mask & BIT(port) &&
26270edfae1SVladimir Oltean 		    filter->action.vid_replace_ena) {
2633b95d1b2SVladimir Oltean 			NL_SET_ERR_MSG_MOD(extack,
2643b95d1b2SVladimir Oltean 					   "Cannot change VLAN state with vlan modify rules active");
26570edfae1SVladimir Oltean 			return -EBUSY;
26670edfae1SVladimir Oltean 		}
26770edfae1SVladimir Oltean 	}
26870edfae1SVladimir Oltean 
26987b0f983SVladimir Oltean 	ocelot_port->vlan_aware = vlan_aware;
27087b0f983SVladimir Oltean 
27187b0f983SVladimir Oltean 	if (vlan_aware)
27287b0f983SVladimir Oltean 		val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
27387b0f983SVladimir Oltean 		      ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1);
27487b0f983SVladimir Oltean 	else
27587b0f983SVladimir Oltean 		val = 0;
27687b0f983SVladimir Oltean 	ocelot_rmw_gix(ocelot, val,
27787b0f983SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
27887b0f983SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M,
27987b0f983SVladimir Oltean 		       ANA_PORT_VLAN_CFG, port);
28087b0f983SVladimir Oltean 
281c3e58a75SVladimir Oltean 	ocelot_port_set_pvid(ocelot, port, ocelot_port->pvid_vlan);
282c3e58a75SVladimir Oltean 	ocelot_port_set_native_vlan(ocelot, port, ocelot_port->native_vlan);
2832e554a7aSVladimir Oltean 
2842e554a7aSVladimir Oltean 	return 0;
28587b0f983SVladimir Oltean }
28687b0f983SVladimir Oltean EXPORT_SYMBOL(ocelot_port_vlan_filtering);
28787b0f983SVladimir Oltean 
2882f0402feSVladimir Oltean int ocelot_vlan_prepare(struct ocelot *ocelot, int port, u16 vid, bool pvid,
28901af940eSVladimir Oltean 			bool untagged, struct netlink_ext_ack *extack)
2902f0402feSVladimir Oltean {
2912f0402feSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
2922f0402feSVladimir Oltean 
2932f0402feSVladimir Oltean 	/* Deny changing the native VLAN, but always permit deleting it */
2942f0402feSVladimir Oltean 	if (untagged && ocelot_port->native_vlan.vid != vid &&
2952f0402feSVladimir Oltean 	    ocelot_port->native_vlan.valid) {
29601af940eSVladimir Oltean 		NL_SET_ERR_MSG_MOD(extack,
29701af940eSVladimir Oltean 				   "Port already has a native VLAN");
2982f0402feSVladimir Oltean 		return -EBUSY;
2992f0402feSVladimir Oltean 	}
3002f0402feSVladimir Oltean 
3012f0402feSVladimir Oltean 	return 0;
3022f0402feSVladimir Oltean }
3032f0402feSVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_prepare);
3042f0402feSVladimir Oltean 
3055e256365SVladimir Oltean int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid,
3067142529fSAntoine Tenart 		    bool untagged)
3077142529fSAntoine Tenart {
308bbf6a2d9SVladimir Oltean 	int err;
3097142529fSAntoine Tenart 
310bbf6a2d9SVladimir Oltean 	err = ocelot_vlan_member_add(ocelot, port, vid);
311bbf6a2d9SVladimir Oltean 	if (err)
312bbf6a2d9SVladimir Oltean 		return err;
3137142529fSAntoine Tenart 
3147142529fSAntoine Tenart 	/* Default ingress vlan classification */
315c3e58a75SVladimir Oltean 	if (pvid) {
316c3e58a75SVladimir Oltean 		struct ocelot_vlan pvid_vlan;
317c3e58a75SVladimir Oltean 
318c3e58a75SVladimir Oltean 		pvid_vlan.vid = vid;
319e2b2e83eSVladimir Oltean 		pvid_vlan.valid = true;
320c3e58a75SVladimir Oltean 		ocelot_port_set_pvid(ocelot, port, pvid_vlan);
321c3e58a75SVladimir Oltean 	}
3227142529fSAntoine Tenart 
3237142529fSAntoine Tenart 	/* Untagged egress vlan clasification */
32497bb69e1SVladimir Oltean 	if (untagged) {
325c3e58a75SVladimir Oltean 		struct ocelot_vlan native_vlan;
326c3e58a75SVladimir Oltean 
327c3e58a75SVladimir Oltean 		native_vlan.vid = vid;
328e2b2e83eSVladimir Oltean 		native_vlan.valid = true;
3292f0402feSVladimir Oltean 		ocelot_port_set_native_vlan(ocelot, port, native_vlan);
330b9cd75e6SVladimir Oltean 	}
3317142529fSAntoine Tenart 
3327142529fSAntoine Tenart 	return 0;
3337142529fSAntoine Tenart }
3345e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_add);
3357142529fSAntoine Tenart 
3365e256365SVladimir Oltean int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid)
3379855934cSVladimir Oltean {
3389855934cSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
339bbf6a2d9SVladimir Oltean 	int err;
3407142529fSAntoine Tenart 
341bbf6a2d9SVladimir Oltean 	err = ocelot_vlan_member_del(ocelot, port, vid);
342bbf6a2d9SVladimir Oltean 	if (err)
343bbf6a2d9SVladimir Oltean 		return err;
3447142529fSAntoine Tenart 
345be0576feSVladimir Oltean 	/* Ingress */
346be0576feSVladimir Oltean 	if (ocelot_port->pvid_vlan.vid == vid) {
347be0576feSVladimir Oltean 		struct ocelot_vlan pvid_vlan = {0};
348be0576feSVladimir Oltean 
349be0576feSVladimir Oltean 		ocelot_port_set_pvid(ocelot, port, pvid_vlan);
350be0576feSVladimir Oltean 	}
351be0576feSVladimir Oltean 
3527142529fSAntoine Tenart 	/* Egress */
353c3e58a75SVladimir Oltean 	if (ocelot_port->native_vlan.vid == vid) {
354e2b2e83eSVladimir Oltean 		struct ocelot_vlan native_vlan = {0};
355c3e58a75SVladimir Oltean 
356c3e58a75SVladimir Oltean 		ocelot_port_set_native_vlan(ocelot, port, native_vlan);
357c3e58a75SVladimir Oltean 	}
3587142529fSAntoine Tenart 
3597142529fSAntoine Tenart 	return 0;
3607142529fSAntoine Tenart }
3615e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_del);
3627142529fSAntoine Tenart 
363a556c76aSAlexandre Belloni static void ocelot_vlan_init(struct ocelot *ocelot)
364a556c76aSAlexandre Belloni {
365bbf6a2d9SVladimir Oltean 	unsigned long all_ports = GENMASK(ocelot->num_phys_ports - 1, 0);
3667142529fSAntoine Tenart 	u16 port, vid;
3677142529fSAntoine Tenart 
368a556c76aSAlexandre Belloni 	/* Clear VLAN table, by default all ports are members of all VLANs */
369a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT,
370a556c76aSAlexandre Belloni 		     ANA_TABLES_VLANACCESS);
371a556c76aSAlexandre Belloni 	ocelot_vlant_wait_for_completion(ocelot);
3727142529fSAntoine Tenart 
3737142529fSAntoine Tenart 	/* Configure the port VLAN memberships */
374bbf6a2d9SVladimir Oltean 	for (vid = 1; vid < VLAN_N_VID; vid++)
375bbf6a2d9SVladimir Oltean 		ocelot_vlan_member_set(ocelot, 0, vid);
3767142529fSAntoine Tenart 
3777142529fSAntoine Tenart 	/* Because VLAN filtering is enabled, we need VID 0 to get untagged
3787142529fSAntoine Tenart 	 * traffic.  It is added automatically if 8021q module is loaded, but
3797142529fSAntoine Tenart 	 * we can't rely on it since module may be not loaded.
3807142529fSAntoine Tenart 	 */
381bbf6a2d9SVladimir Oltean 	ocelot_vlan_member_set(ocelot, all_ports, 0);
3827142529fSAntoine Tenart 
3837142529fSAntoine Tenart 	/* Set vlan ingress filter mask to all ports but the CPU port by
3847142529fSAntoine Tenart 	 * default.
3857142529fSAntoine Tenart 	 */
386bbf6a2d9SVladimir Oltean 	ocelot_write(ocelot, all_ports, ANA_VLANMASK);
3877142529fSAntoine Tenart 
3887142529fSAntoine Tenart 	for (port = 0; port < ocelot->num_phys_ports; port++) {
3897142529fSAntoine Tenart 		ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port);
3907142529fSAntoine Tenart 		ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port);
3917142529fSAntoine Tenart 	}
392a556c76aSAlexandre Belloni }
393a556c76aSAlexandre Belloni 
394eb4733d7SVladimir Oltean static u32 ocelot_read_eq_avail(struct ocelot *ocelot, int port)
395eb4733d7SVladimir Oltean {
396eb4733d7SVladimir Oltean 	return ocelot_read_rix(ocelot, QSYS_SW_STATUS, port);
397eb4733d7SVladimir Oltean }
398eb4733d7SVladimir Oltean 
399e6e12df6SVladimir Oltean static int ocelot_port_flush(struct ocelot *ocelot, int port)
400eb4733d7SVladimir Oltean {
4011650bdb1SVladimir Oltean 	unsigned int pause_ena;
402eb4733d7SVladimir Oltean 	int err, val;
403eb4733d7SVladimir Oltean 
404eb4733d7SVladimir Oltean 	/* Disable dequeuing from the egress queues */
405eb4733d7SVladimir Oltean 	ocelot_rmw_rix(ocelot, QSYS_PORT_MODE_DEQUEUE_DIS,
406eb4733d7SVladimir Oltean 		       QSYS_PORT_MODE_DEQUEUE_DIS,
407eb4733d7SVladimir Oltean 		       QSYS_PORT_MODE, port);
408eb4733d7SVladimir Oltean 
409eb4733d7SVladimir Oltean 	/* Disable flow control */
4101650bdb1SVladimir Oltean 	ocelot_fields_read(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, &pause_ena);
411eb4733d7SVladimir Oltean 	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 0);
412eb4733d7SVladimir Oltean 
413eb4733d7SVladimir Oltean 	/* Disable priority flow control */
414eb4733d7SVladimir Oltean 	ocelot_fields_write(ocelot, port,
415eb4733d7SVladimir Oltean 			    QSYS_SWITCH_PORT_MODE_TX_PFC_ENA, 0);
416eb4733d7SVladimir Oltean 
417eb4733d7SVladimir Oltean 	/* Wait at least the time it takes to receive a frame of maximum length
418eb4733d7SVladimir Oltean 	 * at the port.
419eb4733d7SVladimir Oltean 	 * Worst-case delays for 10 kilobyte jumbo frames are:
420eb4733d7SVladimir Oltean 	 * 8 ms on a 10M port
421eb4733d7SVladimir Oltean 	 * 800 μs on a 100M port
422eb4733d7SVladimir Oltean 	 * 80 μs on a 1G port
423eb4733d7SVladimir Oltean 	 * 32 μs on a 2.5G port
424eb4733d7SVladimir Oltean 	 */
425eb4733d7SVladimir Oltean 	usleep_range(8000, 10000);
426eb4733d7SVladimir Oltean 
427eb4733d7SVladimir Oltean 	/* Disable half duplex backpressure. */
428eb4733d7SVladimir Oltean 	ocelot_rmw_rix(ocelot, 0, SYS_FRONT_PORT_MODE_HDX_MODE,
429eb4733d7SVladimir Oltean 		       SYS_FRONT_PORT_MODE, port);
430eb4733d7SVladimir Oltean 
431eb4733d7SVladimir Oltean 	/* Flush the queues associated with the port. */
432eb4733d7SVladimir Oltean 	ocelot_rmw_gix(ocelot, REW_PORT_CFG_FLUSH_ENA, REW_PORT_CFG_FLUSH_ENA,
433eb4733d7SVladimir Oltean 		       REW_PORT_CFG, port);
434eb4733d7SVladimir Oltean 
435eb4733d7SVladimir Oltean 	/* Enable dequeuing from the egress queues. */
436eb4733d7SVladimir Oltean 	ocelot_rmw_rix(ocelot, 0, QSYS_PORT_MODE_DEQUEUE_DIS, QSYS_PORT_MODE,
437eb4733d7SVladimir Oltean 		       port);
438eb4733d7SVladimir Oltean 
439eb4733d7SVladimir Oltean 	/* Wait until flushing is complete. */
440eb4733d7SVladimir Oltean 	err = read_poll_timeout(ocelot_read_eq_avail, val, !val,
441eb4733d7SVladimir Oltean 				100, 2000000, false, ocelot, port);
442eb4733d7SVladimir Oltean 
443eb4733d7SVladimir Oltean 	/* Clear flushing again. */
444eb4733d7SVladimir Oltean 	ocelot_rmw_gix(ocelot, 0, REW_PORT_CFG_FLUSH_ENA, REW_PORT_CFG, port);
445eb4733d7SVladimir Oltean 
4461650bdb1SVladimir Oltean 	/* Re-enable flow control */
4471650bdb1SVladimir Oltean 	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, pause_ena);
4481650bdb1SVladimir Oltean 
449eb4733d7SVladimir Oltean 	return err;
450eb4733d7SVladimir Oltean }
451eb4733d7SVladimir Oltean 
452e6e12df6SVladimir Oltean void ocelot_phylink_mac_link_down(struct ocelot *ocelot, int port,
453e6e12df6SVladimir Oltean 				  unsigned int link_an_mode,
454e6e12df6SVladimir Oltean 				  phy_interface_t interface,
455e6e12df6SVladimir Oltean 				  unsigned long quirks)
456a556c76aSAlexandre Belloni {
45726f4dbabSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
458e6e12df6SVladimir Oltean 	int err;
459a556c76aSAlexandre Belloni 
460e6e12df6SVladimir Oltean 	ocelot_port_rmwl(ocelot_port, 0, DEV_MAC_ENA_CFG_RX_ENA,
461e6e12df6SVladimir Oltean 			 DEV_MAC_ENA_CFG);
462e6e12df6SVladimir Oltean 
463e6e12df6SVladimir Oltean 	ocelot_fields_write(ocelot, port, QSYS_SWITCH_PORT_MODE_PORT_ENA, 0);
464e6e12df6SVladimir Oltean 
465e6e12df6SVladimir Oltean 	err = ocelot_port_flush(ocelot, port);
466e6e12df6SVladimir Oltean 	if (err)
467e6e12df6SVladimir Oltean 		dev_err(ocelot->dev, "failed to flush port %d: %d\n",
468e6e12df6SVladimir Oltean 			port, err);
469e6e12df6SVladimir Oltean 
470e6e12df6SVladimir Oltean 	/* Put the port in reset. */
471e6e12df6SVladimir Oltean 	if (interface != PHY_INTERFACE_MODE_QSGMII ||
472e6e12df6SVladimir Oltean 	    !(quirks & OCELOT_QUIRK_QSGMII_PORTS_MUST_BE_UP))
473e6e12df6SVladimir Oltean 		ocelot_port_rmwl(ocelot_port,
474e6e12df6SVladimir Oltean 				 DEV_CLOCK_CFG_MAC_TX_RST |
47574a3bc42SWan Jiabing 				 DEV_CLOCK_CFG_MAC_RX_RST,
476e6e12df6SVladimir Oltean 				 DEV_CLOCK_CFG_MAC_TX_RST |
47774a3bc42SWan Jiabing 				 DEV_CLOCK_CFG_MAC_RX_RST,
478e6e12df6SVladimir Oltean 				 DEV_CLOCK_CFG);
479e6e12df6SVladimir Oltean }
480e6e12df6SVladimir Oltean EXPORT_SYMBOL_GPL(ocelot_phylink_mac_link_down);
481e6e12df6SVladimir Oltean 
482e6e12df6SVladimir Oltean void ocelot_phylink_mac_link_up(struct ocelot *ocelot, int port,
483e6e12df6SVladimir Oltean 				struct phy_device *phydev,
484e6e12df6SVladimir Oltean 				unsigned int link_an_mode,
485e6e12df6SVladimir Oltean 				phy_interface_t interface,
486e6e12df6SVladimir Oltean 				int speed, int duplex,
487e6e12df6SVladimir Oltean 				bool tx_pause, bool rx_pause,
488e6e12df6SVladimir Oltean 				unsigned long quirks)
489e6e12df6SVladimir Oltean {
490e6e12df6SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
491e6e12df6SVladimir Oltean 	int mac_speed, mode = 0;
492e6e12df6SVladimir Oltean 	u32 mac_fc_cfg;
493e6e12df6SVladimir Oltean 
494e6e12df6SVladimir Oltean 	/* The MAC might be integrated in systems where the MAC speed is fixed
495e6e12df6SVladimir Oltean 	 * and it's the PCS who is performing the rate adaptation, so we have
496e6e12df6SVladimir Oltean 	 * to write "1000Mbps" into the LINK_SPEED field of DEV_CLOCK_CFG
497e6e12df6SVladimir Oltean 	 * (which is also its default value).
498e6e12df6SVladimir Oltean 	 */
499e6e12df6SVladimir Oltean 	if ((quirks & OCELOT_QUIRK_PCS_PERFORMS_RATE_ADAPTATION) ||
500e6e12df6SVladimir Oltean 	    speed == SPEED_1000) {
501e6e12df6SVladimir Oltean 		mac_speed = OCELOT_SPEED_1000;
502e6e12df6SVladimir Oltean 		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
503e6e12df6SVladimir Oltean 	} else if (speed == SPEED_2500) {
504e6e12df6SVladimir Oltean 		mac_speed = OCELOT_SPEED_2500;
505e6e12df6SVladimir Oltean 		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
506e6e12df6SVladimir Oltean 	} else if (speed == SPEED_100) {
507e6e12df6SVladimir Oltean 		mac_speed = OCELOT_SPEED_100;
508e6e12df6SVladimir Oltean 	} else {
509e6e12df6SVladimir Oltean 		mac_speed = OCELOT_SPEED_10;
510e6e12df6SVladimir Oltean 	}
511e6e12df6SVladimir Oltean 
512e6e12df6SVladimir Oltean 	if (duplex == DUPLEX_FULL)
513e6e12df6SVladimir Oltean 		mode |= DEV_MAC_MODE_CFG_FDX_ENA;
514e6e12df6SVladimir Oltean 
515e6e12df6SVladimir Oltean 	ocelot_port_writel(ocelot_port, mode, DEV_MAC_MODE_CFG);
516e6e12df6SVladimir Oltean 
517e6e12df6SVladimir Oltean 	/* Take port out of reset by clearing the MAC_TX_RST, MAC_RX_RST and
518e6e12df6SVladimir Oltean 	 * PORT_RST bits in DEV_CLOCK_CFG.
519e6e12df6SVladimir Oltean 	 */
520e6e12df6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(mac_speed),
521e6e12df6SVladimir Oltean 			   DEV_CLOCK_CFG);
522e6e12df6SVladimir Oltean 
523e6e12df6SVladimir Oltean 	switch (speed) {
524a556c76aSAlexandre Belloni 	case SPEED_10:
525e6e12df6SVladimir Oltean 		mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_10);
526a556c76aSAlexandre Belloni 		break;
527a556c76aSAlexandre Belloni 	case SPEED_100:
528e6e12df6SVladimir Oltean 		mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_100);
529a556c76aSAlexandre Belloni 		break;
530a556c76aSAlexandre Belloni 	case SPEED_1000:
531a556c76aSAlexandre Belloni 	case SPEED_2500:
532e6e12df6SVladimir Oltean 		mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_1000);
533a556c76aSAlexandre Belloni 		break;
534a556c76aSAlexandre Belloni 	default:
535e6e12df6SVladimir Oltean 		dev_err(ocelot->dev, "Unsupported speed on port %d: %d\n",
536e6e12df6SVladimir Oltean 			port, speed);
537a556c76aSAlexandre Belloni 		return;
538a556c76aSAlexandre Belloni 	}
539a556c76aSAlexandre Belloni 
540e6e12df6SVladimir Oltean 	/* Handle RX pause in all cases, with 2500base-X this is used for rate
541e6e12df6SVladimir Oltean 	 * adaptation.
542e6e12df6SVladimir Oltean 	 */
543e6e12df6SVladimir Oltean 	mac_fc_cfg |= SYS_MAC_FC_CFG_RX_FC_ENA;
544a556c76aSAlexandre Belloni 
545e6e12df6SVladimir Oltean 	if (tx_pause)
546e6e12df6SVladimir Oltean 		mac_fc_cfg |= SYS_MAC_FC_CFG_TX_FC_ENA |
547e6e12df6SVladimir Oltean 			      SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) |
548e6e12df6SVladimir Oltean 			      SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) |
549e6e12df6SVladimir Oltean 			      SYS_MAC_FC_CFG_ZERO_PAUSE_ENA;
550a556c76aSAlexandre Belloni 
551e6e12df6SVladimir Oltean 	/* Flow control. Link speed is only used here to evaluate the time
552e6e12df6SVladimir Oltean 	 * specification in incoming pause frames.
553e6e12df6SVladimir Oltean 	 */
554e6e12df6SVladimir Oltean 	ocelot_write_rix(ocelot, mac_fc_cfg, SYS_MAC_FC_CFG, port);
555a556c76aSAlexandre Belloni 
556e6e12df6SVladimir Oltean 	ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port);
5571ba8f656SVladimir Oltean 
558e6e12df6SVladimir Oltean 	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, tx_pause);
5591ba8f656SVladimir Oltean 
560e6e12df6SVladimir Oltean 	/* Undo the effects of ocelot_phylink_mac_link_down:
561e6e12df6SVladimir Oltean 	 * enable MAC module
562e6e12df6SVladimir Oltean 	 */
563004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA |
564a556c76aSAlexandre Belloni 			   DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG);
565a556c76aSAlexandre Belloni 
566a556c76aSAlexandre Belloni 	/* Core: Enable port for frame transfer */
567886e1387SVladimir Oltean 	ocelot_fields_write(ocelot, port,
568886e1387SVladimir Oltean 			    QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
569a556c76aSAlexandre Belloni }
570e6e12df6SVladimir Oltean EXPORT_SYMBOL_GPL(ocelot_phylink_mac_link_up);
571889b8950SVladimir Oltean 
572682eaad9SYangbo Lu static void ocelot_port_add_txtstamp_skb(struct ocelot *ocelot, int port,
573e2f9a8feSVladimir Oltean 					 struct sk_buff *clone)
574400928bfSYangbo Lu {
575e2f9a8feSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
576400928bfSYangbo Lu 
5776565243cSVladimir Oltean 	spin_lock(&ocelot_port->ts_id_lock);
5786565243cSVladimir Oltean 
579e2f9a8feSVladimir Oltean 	skb_shinfo(clone)->tx_flags |= SKBTX_IN_PROGRESS;
580c4b364ceSYangbo Lu 	/* Store timestamp ID in OCELOT_SKB_CB(clone)->ts_id */
581c4b364ceSYangbo Lu 	OCELOT_SKB_CB(clone)->ts_id = ocelot_port->ts_id;
582*c57fe003SVladimir Oltean 	ocelot_port->ts_id++;
583*c57fe003SVladimir Oltean 	if (ocelot_port->ts_id == OCELOT_MAX_PTP_ID)
584*c57fe003SVladimir Oltean 		ocelot_port->ts_id = 0;
585e2f9a8feSVladimir Oltean 	skb_queue_tail(&ocelot_port->tx_skbs, clone);
5866565243cSVladimir Oltean 
5876565243cSVladimir Oltean 	spin_unlock(&ocelot_port->ts_id_lock);
588400928bfSYangbo Lu }
589682eaad9SYangbo Lu 
59039e5308bSYangbo Lu u32 ocelot_ptp_rew_op(struct sk_buff *skb)
59139e5308bSYangbo Lu {
59239e5308bSYangbo Lu 	struct sk_buff *clone = OCELOT_SKB_CB(skb)->clone;
59339e5308bSYangbo Lu 	u8 ptp_cmd = OCELOT_SKB_CB(skb)->ptp_cmd;
59439e5308bSYangbo Lu 	u32 rew_op = 0;
59539e5308bSYangbo Lu 
59639e5308bSYangbo Lu 	if (ptp_cmd == IFH_REW_OP_TWO_STEP_PTP && clone) {
59739e5308bSYangbo Lu 		rew_op = ptp_cmd;
59839e5308bSYangbo Lu 		rew_op |= OCELOT_SKB_CB(clone)->ts_id << 3;
59939e5308bSYangbo Lu 	} else if (ptp_cmd == IFH_REW_OP_ORIGIN_PTP) {
60039e5308bSYangbo Lu 		rew_op = ptp_cmd;
60139e5308bSYangbo Lu 	}
60239e5308bSYangbo Lu 
60339e5308bSYangbo Lu 	return rew_op;
60439e5308bSYangbo Lu }
60539e5308bSYangbo Lu EXPORT_SYMBOL(ocelot_ptp_rew_op);
60639e5308bSYangbo Lu 
60739e5308bSYangbo Lu static bool ocelot_ptp_is_onestep_sync(struct sk_buff *skb)
60839e5308bSYangbo Lu {
60939e5308bSYangbo Lu 	struct ptp_header *hdr;
61039e5308bSYangbo Lu 	unsigned int ptp_class;
61139e5308bSYangbo Lu 	u8 msgtype, twostep;
61239e5308bSYangbo Lu 
61339e5308bSYangbo Lu 	ptp_class = ptp_classify_raw(skb);
61439e5308bSYangbo Lu 	if (ptp_class == PTP_CLASS_NONE)
61539e5308bSYangbo Lu 		return false;
61639e5308bSYangbo Lu 
61739e5308bSYangbo Lu 	hdr = ptp_parse_header(skb, ptp_class);
61839e5308bSYangbo Lu 	if (!hdr)
61939e5308bSYangbo Lu 		return false;
62039e5308bSYangbo Lu 
62139e5308bSYangbo Lu 	msgtype = ptp_get_msgtype(hdr, ptp_class);
62239e5308bSYangbo Lu 	twostep = hdr->flag_field[0] & 0x2;
62339e5308bSYangbo Lu 
62439e5308bSYangbo Lu 	if (msgtype == PTP_MSGTYPE_SYNC && twostep == 0)
62539e5308bSYangbo Lu 		return true;
62639e5308bSYangbo Lu 
62739e5308bSYangbo Lu 	return false;
62839e5308bSYangbo Lu }
62939e5308bSYangbo Lu 
630682eaad9SYangbo Lu int ocelot_port_txtstamp_request(struct ocelot *ocelot, int port,
631682eaad9SYangbo Lu 				 struct sk_buff *skb,
632682eaad9SYangbo Lu 				 struct sk_buff **clone)
633682eaad9SYangbo Lu {
634682eaad9SYangbo Lu 	struct ocelot_port *ocelot_port = ocelot->ports[port];
635682eaad9SYangbo Lu 	u8 ptp_cmd = ocelot_port->ptp_cmd;
636682eaad9SYangbo Lu 
63739e5308bSYangbo Lu 	/* Store ptp_cmd in OCELOT_SKB_CB(skb)->ptp_cmd */
63839e5308bSYangbo Lu 	if (ptp_cmd == IFH_REW_OP_ORIGIN_PTP) {
63939e5308bSYangbo Lu 		if (ocelot_ptp_is_onestep_sync(skb)) {
64039e5308bSYangbo Lu 			OCELOT_SKB_CB(skb)->ptp_cmd = ptp_cmd;
64139e5308bSYangbo Lu 			return 0;
64239e5308bSYangbo Lu 		}
64339e5308bSYangbo Lu 
64439e5308bSYangbo Lu 		/* Fall back to two-step timestamping */
64539e5308bSYangbo Lu 		ptp_cmd = IFH_REW_OP_TWO_STEP_PTP;
64639e5308bSYangbo Lu 	}
64739e5308bSYangbo Lu 
648682eaad9SYangbo Lu 	if (ptp_cmd == IFH_REW_OP_TWO_STEP_PTP) {
649682eaad9SYangbo Lu 		*clone = skb_clone_sk(skb);
650682eaad9SYangbo Lu 		if (!(*clone))
651682eaad9SYangbo Lu 			return -ENOMEM;
652682eaad9SYangbo Lu 
653682eaad9SYangbo Lu 		ocelot_port_add_txtstamp_skb(ocelot, port, *clone);
65439e5308bSYangbo Lu 		OCELOT_SKB_CB(skb)->ptp_cmd = ptp_cmd;
655682eaad9SYangbo Lu 	}
656682eaad9SYangbo Lu 
657682eaad9SYangbo Lu 	return 0;
658682eaad9SYangbo Lu }
659682eaad9SYangbo Lu EXPORT_SYMBOL(ocelot_port_txtstamp_request);
660400928bfSYangbo Lu 
661e23a7b3eSYangbo Lu static void ocelot_get_hwtimestamp(struct ocelot *ocelot,
662e23a7b3eSYangbo Lu 				   struct timespec64 *ts)
6634e3b0468SAntoine Tenart {
6644e3b0468SAntoine Tenart 	unsigned long flags;
6654e3b0468SAntoine Tenart 	u32 val;
6664e3b0468SAntoine Tenart 
6674e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
6684e3b0468SAntoine Tenart 
6694e3b0468SAntoine Tenart 	/* Read current PTP time to get seconds */
6704e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
6714e3b0468SAntoine Tenart 
6724e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
6734e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE);
6744e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
6754e3b0468SAntoine Tenart 	ts->tv_sec = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);
6764e3b0468SAntoine Tenart 
6774e3b0468SAntoine Tenart 	/* Read packet HW timestamp from FIFO */
6784e3b0468SAntoine Tenart 	val = ocelot_read(ocelot, SYS_PTP_TXSTAMP);
6794e3b0468SAntoine Tenart 	ts->tv_nsec = SYS_PTP_TXSTAMP_PTP_TXSTAMP(val);
6804e3b0468SAntoine Tenart 
6814e3b0468SAntoine Tenart 	/* Sec has incremented since the ts was registered */
6824e3b0468SAntoine Tenart 	if ((ts->tv_sec & 0x1) != !!(val & SYS_PTP_TXSTAMP_PTP_TXSTAMP_SEC))
6834e3b0468SAntoine Tenart 		ts->tv_sec--;
6844e3b0468SAntoine Tenart 
6854e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
6864e3b0468SAntoine Tenart }
687e23a7b3eSYangbo Lu 
688e23a7b3eSYangbo Lu void ocelot_get_txtstamp(struct ocelot *ocelot)
689e23a7b3eSYangbo Lu {
690e23a7b3eSYangbo Lu 	int budget = OCELOT_PTP_QUEUE_SZ;
691e23a7b3eSYangbo Lu 
692e23a7b3eSYangbo Lu 	while (budget--) {
693b049da13SYangbo Lu 		struct sk_buff *skb, *skb_tmp, *skb_match = NULL;
694e23a7b3eSYangbo Lu 		struct skb_shared_hwtstamps shhwtstamps;
695e23a7b3eSYangbo Lu 		struct ocelot_port *port;
696e23a7b3eSYangbo Lu 		struct timespec64 ts;
697b049da13SYangbo Lu 		unsigned long flags;
698e23a7b3eSYangbo Lu 		u32 val, id, txport;
699e23a7b3eSYangbo Lu 
700e23a7b3eSYangbo Lu 		val = ocelot_read(ocelot, SYS_PTP_STATUS);
701e23a7b3eSYangbo Lu 
702e23a7b3eSYangbo Lu 		/* Check if a timestamp can be retrieved */
703e23a7b3eSYangbo Lu 		if (!(val & SYS_PTP_STATUS_PTP_MESS_VLD))
704e23a7b3eSYangbo Lu 			break;
705e23a7b3eSYangbo Lu 
706e23a7b3eSYangbo Lu 		WARN_ON(val & SYS_PTP_STATUS_PTP_OVFL);
707e23a7b3eSYangbo Lu 
708e23a7b3eSYangbo Lu 		/* Retrieve the ts ID and Tx port */
709e23a7b3eSYangbo Lu 		id = SYS_PTP_STATUS_PTP_MESS_ID_X(val);
710e23a7b3eSYangbo Lu 		txport = SYS_PTP_STATUS_PTP_MESS_TXPORT_X(val);
711e23a7b3eSYangbo Lu 
712e23a7b3eSYangbo Lu 		/* Retrieve its associated skb */
713e23a7b3eSYangbo Lu 		port = ocelot->ports[txport];
714e23a7b3eSYangbo Lu 
715b049da13SYangbo Lu 		spin_lock_irqsave(&port->tx_skbs.lock, flags);
716b049da13SYangbo Lu 
717b049da13SYangbo Lu 		skb_queue_walk_safe(&port->tx_skbs, skb, skb_tmp) {
718c4b364ceSYangbo Lu 			if (OCELOT_SKB_CB(skb)->ts_id != id)
719e23a7b3eSYangbo Lu 				continue;
720b049da13SYangbo Lu 			__skb_unlink(skb, &port->tx_skbs);
721b049da13SYangbo Lu 			skb_match = skb;
722fc62c094SYangbo Lu 			break;
723e23a7b3eSYangbo Lu 		}
724e23a7b3eSYangbo Lu 
725b049da13SYangbo Lu 		spin_unlock_irqrestore(&port->tx_skbs.lock, flags);
726b049da13SYangbo Lu 
7275fd82200Slaurent brando 		/* Get the h/w timestamp */
7285fd82200Slaurent brando 		ocelot_get_hwtimestamp(ocelot, &ts);
729e23a7b3eSYangbo Lu 
730b049da13SYangbo Lu 		if (unlikely(!skb_match))
731e23a7b3eSYangbo Lu 			continue;
732e23a7b3eSYangbo Lu 
733e23a7b3eSYangbo Lu 		/* Set the timestamp into the skb */
734e23a7b3eSYangbo Lu 		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
735e23a7b3eSYangbo Lu 		shhwtstamps.hwtstamp = ktime_set(ts.tv_sec, ts.tv_nsec);
736e2f9a8feSVladimir Oltean 		skb_complete_tx_timestamp(skb_match, &shhwtstamps);
7375fd82200Slaurent brando 
7385fd82200Slaurent brando 		/* Next ts */
7395fd82200Slaurent brando 		ocelot_write(ocelot, SYS_PTP_NXT_PTP_NXT, SYS_PTP_NXT);
740e23a7b3eSYangbo Lu 	}
741e23a7b3eSYangbo Lu }
742e23a7b3eSYangbo Lu EXPORT_SYMBOL(ocelot_get_txtstamp);
7434e3b0468SAntoine Tenart 
744924ee317SVladimir Oltean static int ocelot_rx_frame_word(struct ocelot *ocelot, u8 grp, bool ifh,
745924ee317SVladimir Oltean 				u32 *rval)
746924ee317SVladimir Oltean {
747924ee317SVladimir Oltean 	u32 bytes_valid, val;
748924ee317SVladimir Oltean 
749924ee317SVladimir Oltean 	val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
750924ee317SVladimir Oltean 	if (val == XTR_NOT_READY) {
751924ee317SVladimir Oltean 		if (ifh)
752924ee317SVladimir Oltean 			return -EIO;
753924ee317SVladimir Oltean 
754924ee317SVladimir Oltean 		do {
755924ee317SVladimir Oltean 			val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
756924ee317SVladimir Oltean 		} while (val == XTR_NOT_READY);
757924ee317SVladimir Oltean 	}
758924ee317SVladimir Oltean 
759924ee317SVladimir Oltean 	switch (val) {
760924ee317SVladimir Oltean 	case XTR_ABORT:
761924ee317SVladimir Oltean 		return -EIO;
762924ee317SVladimir Oltean 	case XTR_EOF_0:
763924ee317SVladimir Oltean 	case XTR_EOF_1:
764924ee317SVladimir Oltean 	case XTR_EOF_2:
765924ee317SVladimir Oltean 	case XTR_EOF_3:
766924ee317SVladimir Oltean 	case XTR_PRUNED:
767924ee317SVladimir Oltean 		bytes_valid = XTR_VALID_BYTES(val);
768924ee317SVladimir Oltean 		val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
769924ee317SVladimir Oltean 		if (val == XTR_ESCAPE)
770924ee317SVladimir Oltean 			*rval = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
771924ee317SVladimir Oltean 		else
772924ee317SVladimir Oltean 			*rval = val;
773924ee317SVladimir Oltean 
774924ee317SVladimir Oltean 		return bytes_valid;
775924ee317SVladimir Oltean 	case XTR_ESCAPE:
776924ee317SVladimir Oltean 		*rval = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
777924ee317SVladimir Oltean 
778924ee317SVladimir Oltean 		return 4;
779924ee317SVladimir Oltean 	default:
780924ee317SVladimir Oltean 		*rval = val;
781924ee317SVladimir Oltean 
782924ee317SVladimir Oltean 		return 4;
783924ee317SVladimir Oltean 	}
784924ee317SVladimir Oltean }
785924ee317SVladimir Oltean 
786924ee317SVladimir Oltean static int ocelot_xtr_poll_xfh(struct ocelot *ocelot, int grp, u32 *xfh)
787924ee317SVladimir Oltean {
788924ee317SVladimir Oltean 	int i, err = 0;
789924ee317SVladimir Oltean 
790924ee317SVladimir Oltean 	for (i = 0; i < OCELOT_TAG_LEN / 4; i++) {
791924ee317SVladimir Oltean 		err = ocelot_rx_frame_word(ocelot, grp, true, &xfh[i]);
792924ee317SVladimir Oltean 		if (err != 4)
793924ee317SVladimir Oltean 			return (err < 0) ? err : -EIO;
794924ee317SVladimir Oltean 	}
795924ee317SVladimir Oltean 
796924ee317SVladimir Oltean 	return 0;
797924ee317SVladimir Oltean }
798924ee317SVladimir Oltean 
799924ee317SVladimir Oltean int ocelot_xtr_poll_frame(struct ocelot *ocelot, int grp, struct sk_buff **nskb)
800924ee317SVladimir Oltean {
801924ee317SVladimir Oltean 	struct skb_shared_hwtstamps *shhwtstamps;
8022ed2c5f0SHoratiu Vultur 	u64 tod_in_ns, full_ts_in_ns;
803924ee317SVladimir Oltean 	u64 timestamp, src_port, len;
804924ee317SVladimir Oltean 	u32 xfh[OCELOT_TAG_LEN / 4];
805924ee317SVladimir Oltean 	struct net_device *dev;
806924ee317SVladimir Oltean 	struct timespec64 ts;
807924ee317SVladimir Oltean 	struct sk_buff *skb;
808924ee317SVladimir Oltean 	int sz, buf_len;
809924ee317SVladimir Oltean 	u32 val, *buf;
810924ee317SVladimir Oltean 	int err;
811924ee317SVladimir Oltean 
812924ee317SVladimir Oltean 	err = ocelot_xtr_poll_xfh(ocelot, grp, xfh);
813924ee317SVladimir Oltean 	if (err)
814924ee317SVladimir Oltean 		return err;
815924ee317SVladimir Oltean 
816924ee317SVladimir Oltean 	ocelot_xfh_get_src_port(xfh, &src_port);
817924ee317SVladimir Oltean 	ocelot_xfh_get_len(xfh, &len);
818924ee317SVladimir Oltean 	ocelot_xfh_get_rew_val(xfh, &timestamp);
819924ee317SVladimir Oltean 
820924ee317SVladimir Oltean 	if (WARN_ON(src_port >= ocelot->num_phys_ports))
821924ee317SVladimir Oltean 		return -EINVAL;
822924ee317SVladimir Oltean 
823924ee317SVladimir Oltean 	dev = ocelot->ops->port_to_netdev(ocelot, src_port);
824924ee317SVladimir Oltean 	if (!dev)
825924ee317SVladimir Oltean 		return -EINVAL;
826924ee317SVladimir Oltean 
827924ee317SVladimir Oltean 	skb = netdev_alloc_skb(dev, len);
828924ee317SVladimir Oltean 	if (unlikely(!skb)) {
829924ee317SVladimir Oltean 		netdev_err(dev, "Unable to allocate sk_buff\n");
830924ee317SVladimir Oltean 		return -ENOMEM;
831924ee317SVladimir Oltean 	}
832924ee317SVladimir Oltean 
833924ee317SVladimir Oltean 	buf_len = len - ETH_FCS_LEN;
834924ee317SVladimir Oltean 	buf = (u32 *)skb_put(skb, buf_len);
835924ee317SVladimir Oltean 
836924ee317SVladimir Oltean 	len = 0;
837924ee317SVladimir Oltean 	do {
838924ee317SVladimir Oltean 		sz = ocelot_rx_frame_word(ocelot, grp, false, &val);
839924ee317SVladimir Oltean 		if (sz < 0) {
840924ee317SVladimir Oltean 			err = sz;
841924ee317SVladimir Oltean 			goto out_free_skb;
842924ee317SVladimir Oltean 		}
843924ee317SVladimir Oltean 		*buf++ = val;
844924ee317SVladimir Oltean 		len += sz;
845924ee317SVladimir Oltean 	} while (len < buf_len);
846924ee317SVladimir Oltean 
847924ee317SVladimir Oltean 	/* Read the FCS */
848924ee317SVladimir Oltean 	sz = ocelot_rx_frame_word(ocelot, grp, false, &val);
849924ee317SVladimir Oltean 	if (sz < 0) {
850924ee317SVladimir Oltean 		err = sz;
851924ee317SVladimir Oltean 		goto out_free_skb;
852924ee317SVladimir Oltean 	}
853924ee317SVladimir Oltean 
854924ee317SVladimir Oltean 	/* Update the statistics if part of the FCS was read before */
855924ee317SVladimir Oltean 	len -= ETH_FCS_LEN - sz;
856924ee317SVladimir Oltean 
857924ee317SVladimir Oltean 	if (unlikely(dev->features & NETIF_F_RXFCS)) {
858924ee317SVladimir Oltean 		buf = (u32 *)skb_put(skb, ETH_FCS_LEN);
859924ee317SVladimir Oltean 		*buf = val;
860924ee317SVladimir Oltean 	}
861924ee317SVladimir Oltean 
862924ee317SVladimir Oltean 	if (ocelot->ptp) {
863924ee317SVladimir Oltean 		ocelot_ptp_gettime64(&ocelot->ptp_info, &ts);
864924ee317SVladimir Oltean 
865924ee317SVladimir Oltean 		tod_in_ns = ktime_set(ts.tv_sec, ts.tv_nsec);
866924ee317SVladimir Oltean 		if ((tod_in_ns & 0xffffffff) < timestamp)
867924ee317SVladimir Oltean 			full_ts_in_ns = (((tod_in_ns >> 32) - 1) << 32) |
868924ee317SVladimir Oltean 					timestamp;
869924ee317SVladimir Oltean 		else
870924ee317SVladimir Oltean 			full_ts_in_ns = (tod_in_ns & GENMASK_ULL(63, 32)) |
871924ee317SVladimir Oltean 					timestamp;
872924ee317SVladimir Oltean 
873924ee317SVladimir Oltean 		shhwtstamps = skb_hwtstamps(skb);
874924ee317SVladimir Oltean 		memset(shhwtstamps, 0, sizeof(struct skb_shared_hwtstamps));
875924ee317SVladimir Oltean 		shhwtstamps->hwtstamp = full_ts_in_ns;
876924ee317SVladimir Oltean 	}
877924ee317SVladimir Oltean 
878924ee317SVladimir Oltean 	/* Everything we see on an interface that is in the HW bridge
879924ee317SVladimir Oltean 	 * has already been forwarded.
880924ee317SVladimir Oltean 	 */
881df291e54SVladimir Oltean 	if (ocelot->ports[src_port]->bridge)
882924ee317SVladimir Oltean 		skb->offload_fwd_mark = 1;
883924ee317SVladimir Oltean 
884924ee317SVladimir Oltean 	skb->protocol = eth_type_trans(skb, dev);
885d8ea7ff3SHoratiu Vultur 
886924ee317SVladimir Oltean 	*nskb = skb;
887924ee317SVladimir Oltean 
888924ee317SVladimir Oltean 	return 0;
889924ee317SVladimir Oltean 
890924ee317SVladimir Oltean out_free_skb:
891924ee317SVladimir Oltean 	kfree_skb(skb);
892924ee317SVladimir Oltean 	return err;
893924ee317SVladimir Oltean }
894924ee317SVladimir Oltean EXPORT_SYMBOL(ocelot_xtr_poll_frame);
895924ee317SVladimir Oltean 
896137ffbc4SVladimir Oltean bool ocelot_can_inject(struct ocelot *ocelot, int grp)
897137ffbc4SVladimir Oltean {
898137ffbc4SVladimir Oltean 	u32 val = ocelot_read(ocelot, QS_INJ_STATUS);
899137ffbc4SVladimir Oltean 
900137ffbc4SVladimir Oltean 	if (!(val & QS_INJ_STATUS_FIFO_RDY(BIT(grp))))
901137ffbc4SVladimir Oltean 		return false;
902137ffbc4SVladimir Oltean 	if (val & QS_INJ_STATUS_WMARK_REACHED(BIT(grp)))
903137ffbc4SVladimir Oltean 		return false;
904137ffbc4SVladimir Oltean 
905137ffbc4SVladimir Oltean 	return true;
906137ffbc4SVladimir Oltean }
907137ffbc4SVladimir Oltean EXPORT_SYMBOL(ocelot_can_inject);
908137ffbc4SVladimir Oltean 
909137ffbc4SVladimir Oltean void ocelot_port_inject_frame(struct ocelot *ocelot, int port, int grp,
910137ffbc4SVladimir Oltean 			      u32 rew_op, struct sk_buff *skb)
911137ffbc4SVladimir Oltean {
91240d3f295SVladimir Oltean 	u32 ifh[OCELOT_TAG_LEN / 4] = {0};
913137ffbc4SVladimir Oltean 	unsigned int i, count, last;
914137ffbc4SVladimir Oltean 
915137ffbc4SVladimir Oltean 	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
916137ffbc4SVladimir Oltean 			 QS_INJ_CTRL_SOF, QS_INJ_CTRL, grp);
917137ffbc4SVladimir Oltean 
91840d3f295SVladimir Oltean 	ocelot_ifh_set_bypass(ifh, 1);
9191f778d50SVladimir Oltean 	ocelot_ifh_set_dest(ifh, BIT_ULL(port));
92040d3f295SVladimir Oltean 	ocelot_ifh_set_tag_type(ifh, IFH_TAG_TYPE_C);
92140d3f295SVladimir Oltean 	ocelot_ifh_set_vid(ifh, skb_vlan_tag_get(skb));
92240d3f295SVladimir Oltean 	ocelot_ifh_set_rew_op(ifh, rew_op);
923137ffbc4SVladimir Oltean 
924137ffbc4SVladimir Oltean 	for (i = 0; i < OCELOT_TAG_LEN / 4; i++)
92540d3f295SVladimir Oltean 		ocelot_write_rix(ocelot, ifh[i], QS_INJ_WR, grp);
926137ffbc4SVladimir Oltean 
927137ffbc4SVladimir Oltean 	count = DIV_ROUND_UP(skb->len, 4);
928137ffbc4SVladimir Oltean 	last = skb->len % 4;
929137ffbc4SVladimir Oltean 	for (i = 0; i < count; i++)
930137ffbc4SVladimir Oltean 		ocelot_write_rix(ocelot, ((u32 *)skb->data)[i], QS_INJ_WR, grp);
931137ffbc4SVladimir Oltean 
932137ffbc4SVladimir Oltean 	/* Add padding */
933137ffbc4SVladimir Oltean 	while (i < (OCELOT_BUFFER_CELL_SZ / 4)) {
934137ffbc4SVladimir Oltean 		ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
935137ffbc4SVladimir Oltean 		i++;
936137ffbc4SVladimir Oltean 	}
937137ffbc4SVladimir Oltean 
938137ffbc4SVladimir Oltean 	/* Indicate EOF and valid bytes in last word */
939137ffbc4SVladimir Oltean 	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
940137ffbc4SVladimir Oltean 			 QS_INJ_CTRL_VLD_BYTES(skb->len < OCELOT_BUFFER_CELL_SZ ? 0 : last) |
941137ffbc4SVladimir Oltean 			 QS_INJ_CTRL_EOF,
942137ffbc4SVladimir Oltean 			 QS_INJ_CTRL, grp);
943137ffbc4SVladimir Oltean 
944137ffbc4SVladimir Oltean 	/* Add dummy CRC */
945137ffbc4SVladimir Oltean 	ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
946137ffbc4SVladimir Oltean 	skb_tx_timestamp(skb);
947137ffbc4SVladimir Oltean 
948137ffbc4SVladimir Oltean 	skb->dev->stats.tx_packets++;
949137ffbc4SVladimir Oltean 	skb->dev->stats.tx_bytes += skb->len;
950137ffbc4SVladimir Oltean }
951137ffbc4SVladimir Oltean EXPORT_SYMBOL(ocelot_port_inject_frame);
952137ffbc4SVladimir Oltean 
9530a6f17c6SVladimir Oltean void ocelot_drain_cpu_queue(struct ocelot *ocelot, int grp)
9540a6f17c6SVladimir Oltean {
9550a6f17c6SVladimir Oltean 	while (ocelot_read(ocelot, QS_XTR_DATA_PRESENT) & BIT(grp))
9560a6f17c6SVladimir Oltean 		ocelot_read_rix(ocelot, QS_XTR_RD, grp);
9570a6f17c6SVladimir Oltean }
9580a6f17c6SVladimir Oltean EXPORT_SYMBOL(ocelot_drain_cpu_queue);
9590a6f17c6SVladimir Oltean 
9605e256365SVladimir Oltean int ocelot_fdb_add(struct ocelot *ocelot, int port,
96187b0f983SVladimir Oltean 		   const unsigned char *addr, u16 vid)
962a556c76aSAlexandre Belloni {
963471beb11SVladimir Oltean 	int pgid = port;
964471beb11SVladimir Oltean 
965471beb11SVladimir Oltean 	if (port == ocelot->npi)
966471beb11SVladimir Oltean 		pgid = PGID_CPU;
967a556c76aSAlexandre Belloni 
968471beb11SVladimir Oltean 	return ocelot_mact_learn(ocelot, pgid, addr, vid, ENTRYTYPE_LOCKED);
969a556c76aSAlexandre Belloni }
9705e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_add);
971a556c76aSAlexandre Belloni 
9725e256365SVladimir Oltean int ocelot_fdb_del(struct ocelot *ocelot, int port,
973531ee1a6SVladimir Oltean 		   const unsigned char *addr, u16 vid)
974531ee1a6SVladimir Oltean {
975531ee1a6SVladimir Oltean 	return ocelot_mact_forget(ocelot, addr, vid);
976531ee1a6SVladimir Oltean }
9775e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_del);
978531ee1a6SVladimir Oltean 
9799c90eea3SVladimir Oltean int ocelot_port_fdb_do_dump(const unsigned char *addr, u16 vid,
980531ee1a6SVladimir Oltean 			    bool is_static, void *data)
981a556c76aSAlexandre Belloni {
982531ee1a6SVladimir Oltean 	struct ocelot_dump_ctx *dump = data;
983a556c76aSAlexandre Belloni 	u32 portid = NETLINK_CB(dump->cb->skb).portid;
984a556c76aSAlexandre Belloni 	u32 seq = dump->cb->nlh->nlmsg_seq;
985a556c76aSAlexandre Belloni 	struct nlmsghdr *nlh;
986a556c76aSAlexandre Belloni 	struct ndmsg *ndm;
987a556c76aSAlexandre Belloni 
988a556c76aSAlexandre Belloni 	if (dump->idx < dump->cb->args[2])
989a556c76aSAlexandre Belloni 		goto skip;
990a556c76aSAlexandre Belloni 
991a556c76aSAlexandre Belloni 	nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH,
992a556c76aSAlexandre Belloni 			sizeof(*ndm), NLM_F_MULTI);
993a556c76aSAlexandre Belloni 	if (!nlh)
994a556c76aSAlexandre Belloni 		return -EMSGSIZE;
995a556c76aSAlexandre Belloni 
996a556c76aSAlexandre Belloni 	ndm = nlmsg_data(nlh);
997a556c76aSAlexandre Belloni 	ndm->ndm_family  = AF_BRIDGE;
998a556c76aSAlexandre Belloni 	ndm->ndm_pad1    = 0;
999a556c76aSAlexandre Belloni 	ndm->ndm_pad2    = 0;
1000a556c76aSAlexandre Belloni 	ndm->ndm_flags   = NTF_SELF;
1001a556c76aSAlexandre Belloni 	ndm->ndm_type    = 0;
1002a556c76aSAlexandre Belloni 	ndm->ndm_ifindex = dump->dev->ifindex;
1003531ee1a6SVladimir Oltean 	ndm->ndm_state   = is_static ? NUD_NOARP : NUD_REACHABLE;
1004a556c76aSAlexandre Belloni 
1005531ee1a6SVladimir Oltean 	if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, addr))
1006a556c76aSAlexandre Belloni 		goto nla_put_failure;
1007a556c76aSAlexandre Belloni 
1008531ee1a6SVladimir Oltean 	if (vid && nla_put_u16(dump->skb, NDA_VLAN, vid))
1009a556c76aSAlexandre Belloni 		goto nla_put_failure;
1010a556c76aSAlexandre Belloni 
1011a556c76aSAlexandre Belloni 	nlmsg_end(dump->skb, nlh);
1012a556c76aSAlexandre Belloni 
1013a556c76aSAlexandre Belloni skip:
1014a556c76aSAlexandre Belloni 	dump->idx++;
1015a556c76aSAlexandre Belloni 	return 0;
1016a556c76aSAlexandre Belloni 
1017a556c76aSAlexandre Belloni nla_put_failure:
1018a556c76aSAlexandre Belloni 	nlmsg_cancel(dump->skb, nlh);
1019a556c76aSAlexandre Belloni 	return -EMSGSIZE;
1020a556c76aSAlexandre Belloni }
10219c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_port_fdb_do_dump);
1022a556c76aSAlexandre Belloni 
1023531ee1a6SVladimir Oltean static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col,
1024a556c76aSAlexandre Belloni 			    struct ocelot_mact_entry *entry)
1025a556c76aSAlexandre Belloni {
1026a556c76aSAlexandre Belloni 	u32 val, dst, macl, mach;
1027531ee1a6SVladimir Oltean 	char mac[ETH_ALEN];
1028a556c76aSAlexandre Belloni 
1029a556c76aSAlexandre Belloni 	/* Set row and column to read from */
1030a556c76aSAlexandre Belloni 	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row);
1031a556c76aSAlexandre Belloni 	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col);
1032a556c76aSAlexandre Belloni 
1033a556c76aSAlexandre Belloni 	/* Issue a read command */
1034a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
1035a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ),
1036a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS);
1037a556c76aSAlexandre Belloni 
1038a556c76aSAlexandre Belloni 	if (ocelot_mact_wait_for_completion(ocelot))
1039a556c76aSAlexandre Belloni 		return -ETIMEDOUT;
1040a556c76aSAlexandre Belloni 
1041a556c76aSAlexandre Belloni 	/* Read the entry flags */
1042a556c76aSAlexandre Belloni 	val = ocelot_read(ocelot, ANA_TABLES_MACACCESS);
1043a556c76aSAlexandre Belloni 	if (!(val & ANA_TABLES_MACACCESS_VALID))
1044a556c76aSAlexandre Belloni 		return -EINVAL;
1045a556c76aSAlexandre Belloni 
1046a556c76aSAlexandre Belloni 	/* If the entry read has another port configured as its destination,
1047a556c76aSAlexandre Belloni 	 * do not report it.
1048a556c76aSAlexandre Belloni 	 */
1049a556c76aSAlexandre Belloni 	dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3;
1050531ee1a6SVladimir Oltean 	if (dst != port)
1051a556c76aSAlexandre Belloni 		return -EINVAL;
1052a556c76aSAlexandre Belloni 
1053a556c76aSAlexandre Belloni 	/* Get the entry's MAC address and VLAN id */
1054a556c76aSAlexandre Belloni 	macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA);
1055a556c76aSAlexandre Belloni 	mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA);
1056a556c76aSAlexandre Belloni 
1057a556c76aSAlexandre Belloni 	mac[0] = (mach >> 8)  & 0xff;
1058a556c76aSAlexandre Belloni 	mac[1] = (mach >> 0)  & 0xff;
1059a556c76aSAlexandre Belloni 	mac[2] = (macl >> 24) & 0xff;
1060a556c76aSAlexandre Belloni 	mac[3] = (macl >> 16) & 0xff;
1061a556c76aSAlexandre Belloni 	mac[4] = (macl >> 8)  & 0xff;
1062a556c76aSAlexandre Belloni 	mac[5] = (macl >> 0)  & 0xff;
1063a556c76aSAlexandre Belloni 
1064a556c76aSAlexandre Belloni 	entry->vid = (mach >> 16) & 0xfff;
1065a556c76aSAlexandre Belloni 	ether_addr_copy(entry->mac, mac);
1066a556c76aSAlexandre Belloni 
1067a556c76aSAlexandre Belloni 	return 0;
1068a556c76aSAlexandre Belloni }
1069a556c76aSAlexandre Belloni 
10705e256365SVladimir Oltean int ocelot_fdb_dump(struct ocelot *ocelot, int port,
1071531ee1a6SVladimir Oltean 		    dsa_fdb_dump_cb_t *cb, void *data)
1072a556c76aSAlexandre Belloni {
1073531ee1a6SVladimir Oltean 	int i, j;
1074a556c76aSAlexandre Belloni 
107521ce7f3eSVladimir Oltean 	/* Loop through all the mac tables entries. */
107621ce7f3eSVladimir Oltean 	for (i = 0; i < ocelot->num_mact_rows; i++) {
1077a556c76aSAlexandre Belloni 		for (j = 0; j < 4; j++) {
1078531ee1a6SVladimir Oltean 			struct ocelot_mact_entry entry;
1079531ee1a6SVladimir Oltean 			bool is_static;
1080531ee1a6SVladimir Oltean 			int ret;
1081531ee1a6SVladimir Oltean 
1082531ee1a6SVladimir Oltean 			ret = ocelot_mact_read(ocelot, port, i, j, &entry);
1083a556c76aSAlexandre Belloni 			/* If the entry is invalid (wrong port, invalid...),
1084a556c76aSAlexandre Belloni 			 * skip it.
1085a556c76aSAlexandre Belloni 			 */
1086a556c76aSAlexandre Belloni 			if (ret == -EINVAL)
1087a556c76aSAlexandre Belloni 				continue;
1088a556c76aSAlexandre Belloni 			else if (ret)
1089531ee1a6SVladimir Oltean 				return ret;
1090a556c76aSAlexandre Belloni 
1091531ee1a6SVladimir Oltean 			is_static = (entry.type == ENTRYTYPE_LOCKED);
1092531ee1a6SVladimir Oltean 
1093531ee1a6SVladimir Oltean 			ret = cb(entry.mac, entry.vid, is_static, data);
1094a556c76aSAlexandre Belloni 			if (ret)
1095531ee1a6SVladimir Oltean 				return ret;
1096a556c76aSAlexandre Belloni 		}
1097a556c76aSAlexandre Belloni 	}
1098a556c76aSAlexandre Belloni 
1099531ee1a6SVladimir Oltean 	return 0;
1100531ee1a6SVladimir Oltean }
11015e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_dump);
1102531ee1a6SVladimir Oltean 
1103f145922dSYangbo Lu int ocelot_hwstamp_get(struct ocelot *ocelot, int port, struct ifreq *ifr)
11044e3b0468SAntoine Tenart {
11054e3b0468SAntoine Tenart 	return copy_to_user(ifr->ifr_data, &ocelot->hwtstamp_config,
11064e3b0468SAntoine Tenart 			    sizeof(ocelot->hwtstamp_config)) ? -EFAULT : 0;
11074e3b0468SAntoine Tenart }
1108f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_get);
11094e3b0468SAntoine Tenart 
1110f145922dSYangbo Lu int ocelot_hwstamp_set(struct ocelot *ocelot, int port, struct ifreq *ifr)
11114e3b0468SAntoine Tenart {
1112306fd44bSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
11134e3b0468SAntoine Tenart 	struct hwtstamp_config cfg;
11144e3b0468SAntoine Tenart 
11154e3b0468SAntoine Tenart 	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
11164e3b0468SAntoine Tenart 		return -EFAULT;
11174e3b0468SAntoine Tenart 
11184e3b0468SAntoine Tenart 	/* reserved for future extensions */
11194e3b0468SAntoine Tenart 	if (cfg.flags)
11204e3b0468SAntoine Tenart 		return -EINVAL;
11214e3b0468SAntoine Tenart 
11224e3b0468SAntoine Tenart 	/* Tx type sanity check */
11234e3b0468SAntoine Tenart 	switch (cfg.tx_type) {
11244e3b0468SAntoine Tenart 	case HWTSTAMP_TX_ON:
1125306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = IFH_REW_OP_TWO_STEP_PTP;
11264e3b0468SAntoine Tenart 		break;
11274e3b0468SAntoine Tenart 	case HWTSTAMP_TX_ONESTEP_SYNC:
11284e3b0468SAntoine Tenart 		/* IFH_REW_OP_ONE_STEP_PTP updates the correctional field, we
11294e3b0468SAntoine Tenart 		 * need to update the origin time.
11304e3b0468SAntoine Tenart 		 */
1131306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = IFH_REW_OP_ORIGIN_PTP;
11324e3b0468SAntoine Tenart 		break;
11334e3b0468SAntoine Tenart 	case HWTSTAMP_TX_OFF:
1134306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = 0;
11354e3b0468SAntoine Tenart 		break;
11364e3b0468SAntoine Tenart 	default:
11374e3b0468SAntoine Tenart 		return -ERANGE;
11384e3b0468SAntoine Tenart 	}
11394e3b0468SAntoine Tenart 
11404e3b0468SAntoine Tenart 	mutex_lock(&ocelot->ptp_lock);
11414e3b0468SAntoine Tenart 
11424e3b0468SAntoine Tenart 	switch (cfg.rx_filter) {
11434e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_NONE:
11444e3b0468SAntoine Tenart 		break;
11454e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_ALL:
11464e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_SOME:
11474e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
11484e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
11494e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
11504e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_NTP_ALL:
11514e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
11524e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
11534e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
11544e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
11554e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
11564e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
11574e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_EVENT:
11584e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_SYNC:
11594e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
11604e3b0468SAntoine Tenart 		cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
11614e3b0468SAntoine Tenart 		break;
11624e3b0468SAntoine Tenart 	default:
11634e3b0468SAntoine Tenart 		mutex_unlock(&ocelot->ptp_lock);
11644e3b0468SAntoine Tenart 		return -ERANGE;
11654e3b0468SAntoine Tenart 	}
11664e3b0468SAntoine Tenart 
11674e3b0468SAntoine Tenart 	/* Commit back the result & save it */
11684e3b0468SAntoine Tenart 	memcpy(&ocelot->hwtstamp_config, &cfg, sizeof(cfg));
11694e3b0468SAntoine Tenart 	mutex_unlock(&ocelot->ptp_lock);
11704e3b0468SAntoine Tenart 
11714e3b0468SAntoine Tenart 	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
11724e3b0468SAntoine Tenart }
1173f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_set);
11744e3b0468SAntoine Tenart 
11755e256365SVladimir Oltean void ocelot_get_strings(struct ocelot *ocelot, int port, u32 sset, u8 *data)
1176a556c76aSAlexandre Belloni {
1177a556c76aSAlexandre Belloni 	int i;
1178a556c76aSAlexandre Belloni 
1179a556c76aSAlexandre Belloni 	if (sset != ETH_SS_STATS)
1180a556c76aSAlexandre Belloni 		return;
1181a556c76aSAlexandre Belloni 
1182a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_stats; i++)
1183a556c76aSAlexandre Belloni 		memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name,
1184a556c76aSAlexandre Belloni 		       ETH_GSTRING_LEN);
1185a556c76aSAlexandre Belloni }
11865e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_strings);
1187a556c76aSAlexandre Belloni 
11881e1caa97SClaudiu Manoil static void ocelot_update_stats(struct ocelot *ocelot)
1189a556c76aSAlexandre Belloni {
1190a556c76aSAlexandre Belloni 	int i, j;
1191a556c76aSAlexandre Belloni 
1192a556c76aSAlexandre Belloni 	mutex_lock(&ocelot->stats_lock);
1193a556c76aSAlexandre Belloni 
1194a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_phys_ports; i++) {
1195a556c76aSAlexandre Belloni 		/* Configure the port to read the stats from */
1196a556c76aSAlexandre Belloni 		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG);
1197a556c76aSAlexandre Belloni 
1198a556c76aSAlexandre Belloni 		for (j = 0; j < ocelot->num_stats; j++) {
1199a556c76aSAlexandre Belloni 			u32 val;
1200a556c76aSAlexandre Belloni 			unsigned int idx = i * ocelot->num_stats + j;
1201a556c76aSAlexandre Belloni 
1202a556c76aSAlexandre Belloni 			val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS,
1203a556c76aSAlexandre Belloni 					      ocelot->stats_layout[j].offset);
1204a556c76aSAlexandre Belloni 
1205a556c76aSAlexandre Belloni 			if (val < (ocelot->stats[idx] & U32_MAX))
1206a556c76aSAlexandre Belloni 				ocelot->stats[idx] += (u64)1 << 32;
1207a556c76aSAlexandre Belloni 
1208a556c76aSAlexandre Belloni 			ocelot->stats[idx] = (ocelot->stats[idx] &
1209a556c76aSAlexandre Belloni 					      ~(u64)U32_MAX) + val;
1210a556c76aSAlexandre Belloni 		}
1211a556c76aSAlexandre Belloni 	}
1212a556c76aSAlexandre Belloni 
12131e1caa97SClaudiu Manoil 	mutex_unlock(&ocelot->stats_lock);
12141e1caa97SClaudiu Manoil }
12151e1caa97SClaudiu Manoil 
12161e1caa97SClaudiu Manoil static void ocelot_check_stats_work(struct work_struct *work)
12171e1caa97SClaudiu Manoil {
12181e1caa97SClaudiu Manoil 	struct delayed_work *del_work = to_delayed_work(work);
12191e1caa97SClaudiu Manoil 	struct ocelot *ocelot = container_of(del_work, struct ocelot,
12201e1caa97SClaudiu Manoil 					     stats_work);
12211e1caa97SClaudiu Manoil 
12221e1caa97SClaudiu Manoil 	ocelot_update_stats(ocelot);
12231e1caa97SClaudiu Manoil 
1224a556c76aSAlexandre Belloni 	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
1225a556c76aSAlexandre Belloni 			   OCELOT_STATS_CHECK_DELAY);
1226a556c76aSAlexandre Belloni }
1227a556c76aSAlexandre Belloni 
12285e256365SVladimir Oltean void ocelot_get_ethtool_stats(struct ocelot *ocelot, int port, u64 *data)
1229a556c76aSAlexandre Belloni {
1230a556c76aSAlexandre Belloni 	int i;
1231a556c76aSAlexandre Belloni 
1232a556c76aSAlexandre Belloni 	/* check and update now */
12331e1caa97SClaudiu Manoil 	ocelot_update_stats(ocelot);
1234a556c76aSAlexandre Belloni 
1235a556c76aSAlexandre Belloni 	/* Copy all counters */
1236a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_stats; i++)
1237004d44f6SVladimir Oltean 		*data++ = ocelot->stats[port * ocelot->num_stats + i];
1238a556c76aSAlexandre Belloni }
12395e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ethtool_stats);
1240a556c76aSAlexandre Belloni 
12415e256365SVladimir Oltean int ocelot_get_sset_count(struct ocelot *ocelot, int port, int sset)
1242c7282d38SVladimir Oltean {
1243a556c76aSAlexandre Belloni 	if (sset != ETH_SS_STATS)
1244a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
1245c7282d38SVladimir Oltean 
1246a556c76aSAlexandre Belloni 	return ocelot->num_stats;
1247a556c76aSAlexandre Belloni }
12485e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_sset_count);
1249a556c76aSAlexandre Belloni 
12505e256365SVladimir Oltean int ocelot_get_ts_info(struct ocelot *ocelot, int port,
1251c7282d38SVladimir Oltean 		       struct ethtool_ts_info *info)
1252c7282d38SVladimir Oltean {
12534e3b0468SAntoine Tenart 	info->phc_index = ocelot->ptp_clock ?
12544e3b0468SAntoine Tenart 			  ptp_clock_index(ocelot->ptp_clock) : -1;
1255d2b09a8eSYangbo Lu 	if (info->phc_index == -1) {
1256d2b09a8eSYangbo Lu 		info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
1257d2b09a8eSYangbo Lu 					 SOF_TIMESTAMPING_RX_SOFTWARE |
1258d2b09a8eSYangbo Lu 					 SOF_TIMESTAMPING_SOFTWARE;
1259d2b09a8eSYangbo Lu 		return 0;
1260d2b09a8eSYangbo Lu 	}
12614e3b0468SAntoine Tenart 	info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
12624e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RX_SOFTWARE |
12634e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_SOFTWARE |
12644e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_TX_HARDWARE |
12654e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RX_HARDWARE |
12664e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RAW_HARDWARE;
12674e3b0468SAntoine Tenart 	info->tx_types = BIT(HWTSTAMP_TX_OFF) | BIT(HWTSTAMP_TX_ON) |
12684e3b0468SAntoine Tenart 			 BIT(HWTSTAMP_TX_ONESTEP_SYNC);
12694e3b0468SAntoine Tenart 	info->rx_filters = BIT(HWTSTAMP_FILTER_NONE) | BIT(HWTSTAMP_FILTER_ALL);
12704e3b0468SAntoine Tenart 
12714e3b0468SAntoine Tenart 	return 0;
12724e3b0468SAntoine Tenart }
12735e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ts_info);
12744e3b0468SAntoine Tenart 
127523ca3b72SVladimir Oltean static u32 ocelot_get_bond_mask(struct ocelot *ocelot, struct net_device *bond,
127623ca3b72SVladimir Oltean 				bool only_active_ports)
1277b80af659SVladimir Oltean {
1278b80af659SVladimir Oltean 	u32 mask = 0;
1279b80af659SVladimir Oltean 	int port;
1280b80af659SVladimir Oltean 
1281b80af659SVladimir Oltean 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1282b80af659SVladimir Oltean 		struct ocelot_port *ocelot_port = ocelot->ports[port];
1283b80af659SVladimir Oltean 
1284b80af659SVladimir Oltean 		if (!ocelot_port)
1285b80af659SVladimir Oltean 			continue;
1286b80af659SVladimir Oltean 
128723ca3b72SVladimir Oltean 		if (ocelot_port->bond == bond) {
128823ca3b72SVladimir Oltean 			if (only_active_ports && !ocelot_port->lag_tx_active)
128923ca3b72SVladimir Oltean 				continue;
129023ca3b72SVladimir Oltean 
1291b80af659SVladimir Oltean 			mask |= BIT(port);
1292b80af659SVladimir Oltean 		}
129323ca3b72SVladimir Oltean 	}
1294b80af659SVladimir Oltean 
1295b80af659SVladimir Oltean 	return mask;
1296b80af659SVladimir Oltean }
1297b80af659SVladimir Oltean 
1298acc64f52SVladimir Oltean static u32 ocelot_get_bridge_fwd_mask(struct ocelot *ocelot, int src_port,
1299df291e54SVladimir Oltean 				      struct net_device *bridge)
1300df291e54SVladimir Oltean {
1301acc64f52SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[src_port];
1302df291e54SVladimir Oltean 	u32 mask = 0;
1303df291e54SVladimir Oltean 	int port;
1304df291e54SVladimir Oltean 
1305acc64f52SVladimir Oltean 	if (!ocelot_port || ocelot_port->bridge != bridge ||
1306acc64f52SVladimir Oltean 	    ocelot_port->stp_state != BR_STATE_FORWARDING)
1307acc64f52SVladimir Oltean 		return 0;
1308acc64f52SVladimir Oltean 
1309df291e54SVladimir Oltean 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1310acc64f52SVladimir Oltean 		ocelot_port = ocelot->ports[port];
1311df291e54SVladimir Oltean 
1312df291e54SVladimir Oltean 		if (!ocelot_port)
1313df291e54SVladimir Oltean 			continue;
1314df291e54SVladimir Oltean 
1315df291e54SVladimir Oltean 		if (ocelot_port->stp_state == BR_STATE_FORWARDING &&
1316df291e54SVladimir Oltean 		    ocelot_port->bridge == bridge)
1317df291e54SVladimir Oltean 			mask |= BIT(port);
1318df291e54SVladimir Oltean 	}
1319df291e54SVladimir Oltean 
1320df291e54SVladimir Oltean 	return mask;
1321df291e54SVladimir Oltean }
1322df291e54SVladimir Oltean 
1323e21268efSVladimir Oltean static u32 ocelot_get_dsa_8021q_cpu_mask(struct ocelot *ocelot)
13249b521250SVladimir Oltean {
1325e21268efSVladimir Oltean 	u32 mask = 0;
13269b521250SVladimir Oltean 	int port;
13279b521250SVladimir Oltean 
1328e21268efSVladimir Oltean 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1329e21268efSVladimir Oltean 		struct ocelot_port *ocelot_port = ocelot->ports[port];
1330e21268efSVladimir Oltean 
1331e21268efSVladimir Oltean 		if (!ocelot_port)
1332e21268efSVladimir Oltean 			continue;
1333e21268efSVladimir Oltean 
1334e21268efSVladimir Oltean 		if (ocelot_port->is_dsa_8021q_cpu)
1335e21268efSVladimir Oltean 			mask |= BIT(port);
1336e21268efSVladimir Oltean 	}
1337e21268efSVladimir Oltean 
1338e21268efSVladimir Oltean 	return mask;
1339e21268efSVladimir Oltean }
1340e21268efSVladimir Oltean 
1341e21268efSVladimir Oltean void ocelot_apply_bridge_fwd_mask(struct ocelot *ocelot)
1342e21268efSVladimir Oltean {
1343e21268efSVladimir Oltean 	unsigned long cpu_fwd_mask;
1344e21268efSVladimir Oltean 	int port;
1345e21268efSVladimir Oltean 
1346e21268efSVladimir Oltean 	/* If a DSA tag_8021q CPU exists, it needs to be included in the
1347e21268efSVladimir Oltean 	 * regular forwarding path of the front ports regardless of whether
1348e21268efSVladimir Oltean 	 * those are bridged or standalone.
1349e21268efSVladimir Oltean 	 * If DSA tag_8021q is not used, this returns 0, which is fine because
1350e21268efSVladimir Oltean 	 * the hardware-based CPU port module can be a destination for packets
1351e21268efSVladimir Oltean 	 * even if it isn't part of PGID_SRC.
1352e21268efSVladimir Oltean 	 */
1353e21268efSVladimir Oltean 	cpu_fwd_mask = ocelot_get_dsa_8021q_cpu_mask(ocelot);
1354e21268efSVladimir Oltean 
13559b521250SVladimir Oltean 	/* Apply FWD mask. The loop is needed to add/remove the current port as
13569b521250SVladimir Oltean 	 * a source for the other ports.
13579b521250SVladimir Oltean 	 */
13589b521250SVladimir Oltean 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1359e21268efSVladimir Oltean 		struct ocelot_port *ocelot_port = ocelot->ports[port];
1360e21268efSVladimir Oltean 		unsigned long mask;
1361e21268efSVladimir Oltean 
1362e21268efSVladimir Oltean 		if (!ocelot_port) {
1363e21268efSVladimir Oltean 			/* Unused ports can't send anywhere */
1364e21268efSVladimir Oltean 			mask = 0;
1365e21268efSVladimir Oltean 		} else if (ocelot_port->is_dsa_8021q_cpu) {
1366e21268efSVladimir Oltean 			/* The DSA tag_8021q CPU ports need to be able to
1367e21268efSVladimir Oltean 			 * forward packets to all other ports except for
1368e21268efSVladimir Oltean 			 * themselves
1369e21268efSVladimir Oltean 			 */
1370e21268efSVladimir Oltean 			mask = GENMASK(ocelot->num_phys_ports - 1, 0);
1371e21268efSVladimir Oltean 			mask &= ~cpu_fwd_mask;
1372df291e54SVladimir Oltean 		} else if (ocelot_port->bridge) {
1373df291e54SVladimir Oltean 			struct net_device *bridge = ocelot_port->bridge;
1374528d3f19SVladimir Oltean 			struct net_device *bond = ocelot_port->bond;
13759b521250SVladimir Oltean 
1376acc64f52SVladimir Oltean 			mask = ocelot_get_bridge_fwd_mask(ocelot, port, bridge);
1377c1930148SVladimir Oltean 			mask |= cpu_fwd_mask;
1378df291e54SVladimir Oltean 			mask &= ~BIT(port);
137923ca3b72SVladimir Oltean 			if (bond) {
138023ca3b72SVladimir Oltean 				mask &= ~ocelot_get_bond_mask(ocelot, bond,
138123ca3b72SVladimir Oltean 							      false);
138223ca3b72SVladimir Oltean 			}
13839b521250SVladimir Oltean 		} else {
1384e21268efSVladimir Oltean 			/* Standalone ports forward only to DSA tag_8021q CPU
1385e21268efSVladimir Oltean 			 * ports (if those exist), or to the hardware CPU port
1386e21268efSVladimir Oltean 			 * module otherwise.
1387e21268efSVladimir Oltean 			 */
1388e21268efSVladimir Oltean 			mask = cpu_fwd_mask;
1389e21268efSVladimir Oltean 		}
1390e21268efSVladimir Oltean 
1391e21268efSVladimir Oltean 		ocelot_write_rix(ocelot, mask, ANA_PGID_PGID, PGID_SRC + port);
13929b521250SVladimir Oltean 	}
13939b521250SVladimir Oltean }
1394e21268efSVladimir Oltean EXPORT_SYMBOL(ocelot_apply_bridge_fwd_mask);
13959b521250SVladimir Oltean 
13965e256365SVladimir Oltean void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port, u8 state)
1397a556c76aSAlexandre Belloni {
1398421741eaSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1399df291e54SVladimir Oltean 	u32 learn_ena = 0;
1400a556c76aSAlexandre Belloni 
1401df291e54SVladimir Oltean 	ocelot_port->stp_state = state;
1402a556c76aSAlexandre Belloni 
1403df291e54SVladimir Oltean 	if ((state == BR_STATE_LEARNING || state == BR_STATE_FORWARDING) &&
1404df291e54SVladimir Oltean 	    ocelot_port->learn_ena)
1405df291e54SVladimir Oltean 		learn_ena = ANA_PORT_PORT_CFG_LEARN_ENA;
1406a556c76aSAlexandre Belloni 
1407df291e54SVladimir Oltean 	ocelot_rmw_gix(ocelot, learn_ena, ANA_PORT_PORT_CFG_LEARN_ENA,
1408df291e54SVladimir Oltean 		       ANA_PORT_PORT_CFG, port);
1409a556c76aSAlexandre Belloni 
14109b521250SVladimir Oltean 	ocelot_apply_bridge_fwd_mask(ocelot);
1411a556c76aSAlexandre Belloni }
14125e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_bridge_stp_state_set);
1413a556c76aSAlexandre Belloni 
14145e256365SVladimir Oltean void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs)
14154bda1415SVladimir Oltean {
1416c0d7eccbSVladimir Oltean 	unsigned int age_period = ANA_AUTOAGE_AGE_PERIOD(msecs / 2000);
1417c0d7eccbSVladimir Oltean 
1418c0d7eccbSVladimir Oltean 	/* Setting AGE_PERIOD to zero effectively disables automatic aging,
1419c0d7eccbSVladimir Oltean 	 * which is clearly not what our intention is. So avoid that.
1420c0d7eccbSVladimir Oltean 	 */
1421c0d7eccbSVladimir Oltean 	if (!age_period)
1422c0d7eccbSVladimir Oltean 		age_period = 1;
1423c0d7eccbSVladimir Oltean 
1424c0d7eccbSVladimir Oltean 	ocelot_rmw(ocelot, age_period, ANA_AUTOAGE_AGE_PERIOD_M, ANA_AUTOAGE);
1425a556c76aSAlexandre Belloni }
14265e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_set_ageing_time);
1427a556c76aSAlexandre Belloni 
1428a556c76aSAlexandre Belloni static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot,
1429a556c76aSAlexandre Belloni 						     const unsigned char *addr,
1430a556c76aSAlexandre Belloni 						     u16 vid)
1431a556c76aSAlexandre Belloni {
1432a556c76aSAlexandre Belloni 	struct ocelot_multicast *mc;
1433a556c76aSAlexandre Belloni 
1434a556c76aSAlexandre Belloni 	list_for_each_entry(mc, &ocelot->multicast, list) {
1435a556c76aSAlexandre Belloni 		if (ether_addr_equal(mc->addr, addr) && mc->vid == vid)
1436a556c76aSAlexandre Belloni 			return mc;
1437a556c76aSAlexandre Belloni 	}
1438a556c76aSAlexandre Belloni 
1439a556c76aSAlexandre Belloni 	return NULL;
1440a556c76aSAlexandre Belloni }
1441a556c76aSAlexandre Belloni 
14429403c158SVladimir Oltean static enum macaccess_entry_type ocelot_classify_mdb(const unsigned char *addr)
14439403c158SVladimir Oltean {
14449403c158SVladimir Oltean 	if (addr[0] == 0x01 && addr[1] == 0x00 && addr[2] == 0x5e)
14459403c158SVladimir Oltean 		return ENTRYTYPE_MACv4;
14469403c158SVladimir Oltean 	if (addr[0] == 0x33 && addr[1] == 0x33)
14479403c158SVladimir Oltean 		return ENTRYTYPE_MACv6;
14487c313143SVladimir Oltean 	return ENTRYTYPE_LOCKED;
14499403c158SVladimir Oltean }
14509403c158SVladimir Oltean 
1451e5d1f896SVladimir Oltean static struct ocelot_pgid *ocelot_pgid_alloc(struct ocelot *ocelot, int index,
1452e5d1f896SVladimir Oltean 					     unsigned long ports)
1453e5d1f896SVladimir Oltean {
1454e5d1f896SVladimir Oltean 	struct ocelot_pgid *pgid;
1455e5d1f896SVladimir Oltean 
1456e5d1f896SVladimir Oltean 	pgid = kzalloc(sizeof(*pgid), GFP_KERNEL);
1457e5d1f896SVladimir Oltean 	if (!pgid)
1458e5d1f896SVladimir Oltean 		return ERR_PTR(-ENOMEM);
1459e5d1f896SVladimir Oltean 
1460e5d1f896SVladimir Oltean 	pgid->ports = ports;
1461e5d1f896SVladimir Oltean 	pgid->index = index;
1462e5d1f896SVladimir Oltean 	refcount_set(&pgid->refcount, 1);
1463e5d1f896SVladimir Oltean 	list_add_tail(&pgid->list, &ocelot->pgids);
1464e5d1f896SVladimir Oltean 
1465e5d1f896SVladimir Oltean 	return pgid;
1466e5d1f896SVladimir Oltean }
1467e5d1f896SVladimir Oltean 
1468e5d1f896SVladimir Oltean static void ocelot_pgid_free(struct ocelot *ocelot, struct ocelot_pgid *pgid)
1469e5d1f896SVladimir Oltean {
1470e5d1f896SVladimir Oltean 	if (!refcount_dec_and_test(&pgid->refcount))
1471e5d1f896SVladimir Oltean 		return;
1472e5d1f896SVladimir Oltean 
1473e5d1f896SVladimir Oltean 	list_del(&pgid->list);
1474e5d1f896SVladimir Oltean 	kfree(pgid);
1475e5d1f896SVladimir Oltean }
1476e5d1f896SVladimir Oltean 
1477e5d1f896SVladimir Oltean static struct ocelot_pgid *ocelot_mdb_get_pgid(struct ocelot *ocelot,
1478bb8d53fdSVladimir Oltean 					       const struct ocelot_multicast *mc)
14799403c158SVladimir Oltean {
1480e5d1f896SVladimir Oltean 	struct ocelot_pgid *pgid;
1481e5d1f896SVladimir Oltean 	int index;
14829403c158SVladimir Oltean 
14839403c158SVladimir Oltean 	/* According to VSC7514 datasheet 3.9.1.5 IPv4 Multicast Entries and
14849403c158SVladimir Oltean 	 * 3.9.1.6 IPv6 Multicast Entries, "Instead of a lookup in the
14859403c158SVladimir Oltean 	 * destination mask table (PGID), the destination set is programmed as
14869403c158SVladimir Oltean 	 * part of the entry MAC address.", and the DEST_IDX is set to 0.
14879403c158SVladimir Oltean 	 */
1488bb8d53fdSVladimir Oltean 	if (mc->entry_type == ENTRYTYPE_MACv4 ||
1489bb8d53fdSVladimir Oltean 	    mc->entry_type == ENTRYTYPE_MACv6)
1490e5d1f896SVladimir Oltean 		return ocelot_pgid_alloc(ocelot, 0, mc->ports);
14919403c158SVladimir Oltean 
1492e5d1f896SVladimir Oltean 	list_for_each_entry(pgid, &ocelot->pgids, list) {
1493e5d1f896SVladimir Oltean 		/* When searching for a nonreserved multicast PGID, ignore the
1494e5d1f896SVladimir Oltean 		 * dummy PGID of zero that we have for MACv4/MACv6 entries
1495e5d1f896SVladimir Oltean 		 */
1496e5d1f896SVladimir Oltean 		if (pgid->index && pgid->ports == mc->ports) {
1497e5d1f896SVladimir Oltean 			refcount_inc(&pgid->refcount);
1498e5d1f896SVladimir Oltean 			return pgid;
1499e5d1f896SVladimir Oltean 		}
1500e5d1f896SVladimir Oltean 	}
1501e5d1f896SVladimir Oltean 
1502e5d1f896SVladimir Oltean 	/* Search for a free index in the nonreserved multicast PGID area */
1503e5d1f896SVladimir Oltean 	for_each_nonreserved_multicast_dest_pgid(ocelot, index) {
15049403c158SVladimir Oltean 		bool used = false;
15059403c158SVladimir Oltean 
1506e5d1f896SVladimir Oltean 		list_for_each_entry(pgid, &ocelot->pgids, list) {
1507e5d1f896SVladimir Oltean 			if (pgid->index == index) {
15089403c158SVladimir Oltean 				used = true;
15099403c158SVladimir Oltean 				break;
15109403c158SVladimir Oltean 			}
15119403c158SVladimir Oltean 		}
15129403c158SVladimir Oltean 
15139403c158SVladimir Oltean 		if (!used)
1514e5d1f896SVladimir Oltean 			return ocelot_pgid_alloc(ocelot, index, mc->ports);
15159403c158SVladimir Oltean 	}
15169403c158SVladimir Oltean 
1517e5d1f896SVladimir Oltean 	return ERR_PTR(-ENOSPC);
15189403c158SVladimir Oltean }
15199403c158SVladimir Oltean 
15209403c158SVladimir Oltean static void ocelot_encode_ports_to_mdb(unsigned char *addr,
1521bb8d53fdSVladimir Oltean 				       struct ocelot_multicast *mc)
15229403c158SVladimir Oltean {
1523ebbd860eSVladimir Oltean 	ether_addr_copy(addr, mc->addr);
15249403c158SVladimir Oltean 
1525bb8d53fdSVladimir Oltean 	if (mc->entry_type == ENTRYTYPE_MACv4) {
15269403c158SVladimir Oltean 		addr[0] = 0;
15279403c158SVladimir Oltean 		addr[1] = mc->ports >> 8;
15289403c158SVladimir Oltean 		addr[2] = mc->ports & 0xff;
1529bb8d53fdSVladimir Oltean 	} else if (mc->entry_type == ENTRYTYPE_MACv6) {
15309403c158SVladimir Oltean 		addr[0] = mc->ports >> 8;
15319403c158SVladimir Oltean 		addr[1] = mc->ports & 0xff;
15329403c158SVladimir Oltean 	}
15339403c158SVladimir Oltean }
15349403c158SVladimir Oltean 
1535209edf95SVladimir Oltean int ocelot_port_mdb_add(struct ocelot *ocelot, int port,
1536209edf95SVladimir Oltean 			const struct switchdev_obj_port_mdb *mdb)
1537a556c76aSAlexandre Belloni {
1538a556c76aSAlexandre Belloni 	unsigned char addr[ETH_ALEN];
1539004d44f6SVladimir Oltean 	struct ocelot_multicast *mc;
1540e5d1f896SVladimir Oltean 	struct ocelot_pgid *pgid;
1541a556c76aSAlexandre Belloni 	u16 vid = mdb->vid;
1542a556c76aSAlexandre Belloni 
1543471beb11SVladimir Oltean 	if (port == ocelot->npi)
1544471beb11SVladimir Oltean 		port = ocelot->num_phys_ports;
1545471beb11SVladimir Oltean 
1546a556c76aSAlexandre Belloni 	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
1547a556c76aSAlexandre Belloni 	if (!mc) {
1548728e69aeSVladimir Oltean 		/* New entry */
1549bb8d53fdSVladimir Oltean 		mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL);
1550bb8d53fdSVladimir Oltean 		if (!mc)
1551bb8d53fdSVladimir Oltean 			return -ENOMEM;
1552bb8d53fdSVladimir Oltean 
1553bb8d53fdSVladimir Oltean 		mc->entry_type = ocelot_classify_mdb(mdb->addr);
1554bb8d53fdSVladimir Oltean 		ether_addr_copy(mc->addr, mdb->addr);
1555bb8d53fdSVladimir Oltean 		mc->vid = vid;
1556bb8d53fdSVladimir Oltean 
1557a556c76aSAlexandre Belloni 		list_add_tail(&mc->list, &ocelot->multicast);
1558728e69aeSVladimir Oltean 	} else {
1559e5d1f896SVladimir Oltean 		/* Existing entry. Clean up the current port mask from
1560e5d1f896SVladimir Oltean 		 * hardware now, because we'll be modifying it.
1561e5d1f896SVladimir Oltean 		 */
1562e5d1f896SVladimir Oltean 		ocelot_pgid_free(ocelot, mc->pgid);
1563bb8d53fdSVladimir Oltean 		ocelot_encode_ports_to_mdb(addr, mc);
1564a556c76aSAlexandre Belloni 		ocelot_mact_forget(ocelot, addr, vid);
1565a556c76aSAlexandre Belloni 	}
1566a556c76aSAlexandre Belloni 
1567004d44f6SVladimir Oltean 	mc->ports |= BIT(port);
1568e5d1f896SVladimir Oltean 
1569e5d1f896SVladimir Oltean 	pgid = ocelot_mdb_get_pgid(ocelot, mc);
1570e5d1f896SVladimir Oltean 	if (IS_ERR(pgid)) {
1571e5d1f896SVladimir Oltean 		dev_err(ocelot->dev,
1572e5d1f896SVladimir Oltean 			"Cannot allocate PGID for mdb %pM vid %d\n",
1573e5d1f896SVladimir Oltean 			mc->addr, mc->vid);
1574e5d1f896SVladimir Oltean 		devm_kfree(ocelot->dev, mc);
1575e5d1f896SVladimir Oltean 		return PTR_ERR(pgid);
1576e5d1f896SVladimir Oltean 	}
1577e5d1f896SVladimir Oltean 	mc->pgid = pgid;
1578e5d1f896SVladimir Oltean 
1579bb8d53fdSVladimir Oltean 	ocelot_encode_ports_to_mdb(addr, mc);
1580a556c76aSAlexandre Belloni 
1581e5d1f896SVladimir Oltean 	if (mc->entry_type != ENTRYTYPE_MACv4 &&
1582e5d1f896SVladimir Oltean 	    mc->entry_type != ENTRYTYPE_MACv6)
1583e5d1f896SVladimir Oltean 		ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID,
1584e5d1f896SVladimir Oltean 				 pgid->index);
1585e5d1f896SVladimir Oltean 
1586e5d1f896SVladimir Oltean 	return ocelot_mact_learn(ocelot, pgid->index, addr, vid,
1587bb8d53fdSVladimir Oltean 				 mc->entry_type);
1588a556c76aSAlexandre Belloni }
1589209edf95SVladimir Oltean EXPORT_SYMBOL(ocelot_port_mdb_add);
1590a556c76aSAlexandre Belloni 
1591209edf95SVladimir Oltean int ocelot_port_mdb_del(struct ocelot *ocelot, int port,
1592a556c76aSAlexandre Belloni 			const struct switchdev_obj_port_mdb *mdb)
1593a556c76aSAlexandre Belloni {
1594a556c76aSAlexandre Belloni 	unsigned char addr[ETH_ALEN];
1595004d44f6SVladimir Oltean 	struct ocelot_multicast *mc;
1596e5d1f896SVladimir Oltean 	struct ocelot_pgid *pgid;
1597a556c76aSAlexandre Belloni 	u16 vid = mdb->vid;
1598a556c76aSAlexandre Belloni 
1599471beb11SVladimir Oltean 	if (port == ocelot->npi)
1600471beb11SVladimir Oltean 		port = ocelot->num_phys_ports;
1601471beb11SVladimir Oltean 
1602a556c76aSAlexandre Belloni 	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
1603a556c76aSAlexandre Belloni 	if (!mc)
1604a556c76aSAlexandre Belloni 		return -ENOENT;
1605a556c76aSAlexandre Belloni 
1606bb8d53fdSVladimir Oltean 	ocelot_encode_ports_to_mdb(addr, mc);
1607a556c76aSAlexandre Belloni 	ocelot_mact_forget(ocelot, addr, vid);
1608a556c76aSAlexandre Belloni 
1609e5d1f896SVladimir Oltean 	ocelot_pgid_free(ocelot, mc->pgid);
1610004d44f6SVladimir Oltean 	mc->ports &= ~BIT(port);
1611a556c76aSAlexandre Belloni 	if (!mc->ports) {
1612a556c76aSAlexandre Belloni 		list_del(&mc->list);
1613a556c76aSAlexandre Belloni 		devm_kfree(ocelot->dev, mc);
1614a556c76aSAlexandre Belloni 		return 0;
1615a556c76aSAlexandre Belloni 	}
1616a556c76aSAlexandre Belloni 
1617e5d1f896SVladimir Oltean 	/* We have a PGID with fewer ports now */
1618e5d1f896SVladimir Oltean 	pgid = ocelot_mdb_get_pgid(ocelot, mc);
1619e5d1f896SVladimir Oltean 	if (IS_ERR(pgid))
1620e5d1f896SVladimir Oltean 		return PTR_ERR(pgid);
1621e5d1f896SVladimir Oltean 	mc->pgid = pgid;
1622e5d1f896SVladimir Oltean 
1623bb8d53fdSVladimir Oltean 	ocelot_encode_ports_to_mdb(addr, mc);
1624a556c76aSAlexandre Belloni 
1625e5d1f896SVladimir Oltean 	if (mc->entry_type != ENTRYTYPE_MACv4 &&
1626e5d1f896SVladimir Oltean 	    mc->entry_type != ENTRYTYPE_MACv6)
1627e5d1f896SVladimir Oltean 		ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID,
1628e5d1f896SVladimir Oltean 				 pgid->index);
1629e5d1f896SVladimir Oltean 
1630e5d1f896SVladimir Oltean 	return ocelot_mact_learn(ocelot, pgid->index, addr, vid,
1631bb8d53fdSVladimir Oltean 				 mc->entry_type);
1632a556c76aSAlexandre Belloni }
1633209edf95SVladimir Oltean EXPORT_SYMBOL(ocelot_port_mdb_del);
1634a556c76aSAlexandre Belloni 
1635e4bd44e8SVladimir Oltean void ocelot_port_bridge_join(struct ocelot *ocelot, int port,
1636a556c76aSAlexandre Belloni 			     struct net_device *bridge)
1637a556c76aSAlexandre Belloni {
1638df291e54SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1639a556c76aSAlexandre Belloni 
1640df291e54SVladimir Oltean 	ocelot_port->bridge = bridge;
1641a556c76aSAlexandre Belloni 
1642e4bd44e8SVladimir Oltean 	ocelot_apply_bridge_fwd_mask(ocelot);
1643a556c76aSAlexandre Belloni }
16445e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_join);
1645a556c76aSAlexandre Belloni 
1646e4bd44e8SVladimir Oltean void ocelot_port_bridge_leave(struct ocelot *ocelot, int port,
1647a556c76aSAlexandre Belloni 			      struct net_device *bridge)
1648a556c76aSAlexandre Belloni {
1649df291e54SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1650c3e58a75SVladimir Oltean 	struct ocelot_vlan pvid = {0}, native_vlan = {0};
16512e554a7aSVladimir Oltean 
1652df291e54SVladimir Oltean 	ocelot_port->bridge = NULL;
16537142529fSAntoine Tenart 
1654c3e58a75SVladimir Oltean 	ocelot_port_set_pvid(ocelot, port, pvid);
16552f0402feSVladimir Oltean 	ocelot_port_set_native_vlan(ocelot, port, native_vlan);
1656e4bd44e8SVladimir Oltean 	ocelot_apply_bridge_fwd_mask(ocelot);
1657a556c76aSAlexandre Belloni }
16585e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_leave);
1659a556c76aSAlexandre Belloni 
1660dc96ee37SAlexandre Belloni static void ocelot_set_aggr_pgids(struct ocelot *ocelot)
1661dc96ee37SAlexandre Belloni {
1662528d3f19SVladimir Oltean 	unsigned long visited = GENMASK(ocelot->num_phys_ports - 1, 0);
1663dc96ee37SAlexandre Belloni 	int i, port, lag;
1664dc96ee37SAlexandre Belloni 
1665dc96ee37SAlexandre Belloni 	/* Reset destination and aggregation PGIDS */
166696b029b0SVladimir Oltean 	for_each_unicast_dest_pgid(ocelot, port)
1667dc96ee37SAlexandre Belloni 		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
1668dc96ee37SAlexandre Belloni 
166996b029b0SVladimir Oltean 	for_each_aggr_pgid(ocelot, i)
1670dc96ee37SAlexandre Belloni 		ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
1671dc96ee37SAlexandre Belloni 				 ANA_PGID_PGID, i);
1672dc96ee37SAlexandre Belloni 
1673528d3f19SVladimir Oltean 	/* The visited ports bitmask holds the list of ports offloading any
1674528d3f19SVladimir Oltean 	 * bonding interface. Initially we mark all these ports as unvisited,
1675528d3f19SVladimir Oltean 	 * then every time we visit a port in this bitmask, we know that it is
1676528d3f19SVladimir Oltean 	 * the lowest numbered port, i.e. the one whose logical ID == physical
1677528d3f19SVladimir Oltean 	 * port ID == LAG ID. So we mark as visited all further ports in the
1678528d3f19SVladimir Oltean 	 * bitmask that are offloading the same bonding interface. This way,
1679528d3f19SVladimir Oltean 	 * we set up the aggregation PGIDs only once per bonding interface.
1680528d3f19SVladimir Oltean 	 */
1681528d3f19SVladimir Oltean 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1682528d3f19SVladimir Oltean 		struct ocelot_port *ocelot_port = ocelot->ports[port];
1683528d3f19SVladimir Oltean 
1684528d3f19SVladimir Oltean 		if (!ocelot_port || !ocelot_port->bond)
1685528d3f19SVladimir Oltean 			continue;
1686528d3f19SVladimir Oltean 
1687528d3f19SVladimir Oltean 		visited &= ~BIT(port);
1688528d3f19SVladimir Oltean 	}
1689528d3f19SVladimir Oltean 
1690528d3f19SVladimir Oltean 	/* Now, set PGIDs for each active LAG */
1691dc96ee37SAlexandre Belloni 	for (lag = 0; lag < ocelot->num_phys_ports; lag++) {
1692528d3f19SVladimir Oltean 		struct net_device *bond = ocelot->ports[lag]->bond;
169323ca3b72SVladimir Oltean 		int num_active_ports = 0;
1694dc96ee37SAlexandre Belloni 		unsigned long bond_mask;
1695dc96ee37SAlexandre Belloni 		u8 aggr_idx[16];
1696dc96ee37SAlexandre Belloni 
1697528d3f19SVladimir Oltean 		if (!bond || (visited & BIT(lag)))
1698dc96ee37SAlexandre Belloni 			continue;
1699dc96ee37SAlexandre Belloni 
170023ca3b72SVladimir Oltean 		bond_mask = ocelot_get_bond_mask(ocelot, bond, true);
1701528d3f19SVladimir Oltean 
1702dc96ee37SAlexandre Belloni 		for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) {
1703dc96ee37SAlexandre Belloni 			// Destination mask
1704dc96ee37SAlexandre Belloni 			ocelot_write_rix(ocelot, bond_mask,
1705dc96ee37SAlexandre Belloni 					 ANA_PGID_PGID, port);
170623ca3b72SVladimir Oltean 			aggr_idx[num_active_ports++] = port;
1707dc96ee37SAlexandre Belloni 		}
1708dc96ee37SAlexandre Belloni 
170996b029b0SVladimir Oltean 		for_each_aggr_pgid(ocelot, i) {
1710dc96ee37SAlexandre Belloni 			u32 ac;
1711dc96ee37SAlexandre Belloni 
1712dc96ee37SAlexandre Belloni 			ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i);
1713dc96ee37SAlexandre Belloni 			ac &= ~bond_mask;
171423ca3b72SVladimir Oltean 			/* Don't do division by zero if there was no active
171523ca3b72SVladimir Oltean 			 * port. Just make all aggregation codes zero.
171623ca3b72SVladimir Oltean 			 */
171723ca3b72SVladimir Oltean 			if (num_active_ports)
171823ca3b72SVladimir Oltean 				ac |= BIT(aggr_idx[i % num_active_ports]);
1719dc96ee37SAlexandre Belloni 			ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i);
1720dc96ee37SAlexandre Belloni 		}
1721528d3f19SVladimir Oltean 
1722528d3f19SVladimir Oltean 		/* Mark all ports in the same LAG as visited to avoid applying
1723528d3f19SVladimir Oltean 		 * the same config again.
1724528d3f19SVladimir Oltean 		 */
1725528d3f19SVladimir Oltean 		for (port = lag; port < ocelot->num_phys_ports; port++) {
1726528d3f19SVladimir Oltean 			struct ocelot_port *ocelot_port = ocelot->ports[port];
1727528d3f19SVladimir Oltean 
1728528d3f19SVladimir Oltean 			if (!ocelot_port)
1729528d3f19SVladimir Oltean 				continue;
1730528d3f19SVladimir Oltean 
1731528d3f19SVladimir Oltean 			if (ocelot_port->bond == bond)
1732528d3f19SVladimir Oltean 				visited |= BIT(port);
1733528d3f19SVladimir Oltean 		}
1734dc96ee37SAlexandre Belloni 	}
1735dc96ee37SAlexandre Belloni }
1736dc96ee37SAlexandre Belloni 
17372527f2e8SVladimir Oltean /* When offloading a bonding interface, the switch ports configured under the
17382527f2e8SVladimir Oltean  * same bond must have the same logical port ID, equal to the physical port ID
17392527f2e8SVladimir Oltean  * of the lowest numbered physical port in that bond. Otherwise, in standalone/
17402527f2e8SVladimir Oltean  * bridged mode, each port has a logical port ID equal to its physical port ID.
17412527f2e8SVladimir Oltean  */
17422527f2e8SVladimir Oltean static void ocelot_setup_logical_port_ids(struct ocelot *ocelot)
1743dc96ee37SAlexandre Belloni {
17442527f2e8SVladimir Oltean 	int port;
1745dc96ee37SAlexandre Belloni 
17462527f2e8SVladimir Oltean 	for (port = 0; port < ocelot->num_phys_ports; port++) {
17472527f2e8SVladimir Oltean 		struct ocelot_port *ocelot_port = ocelot->ports[port];
17482527f2e8SVladimir Oltean 		struct net_device *bond;
1749dc96ee37SAlexandre Belloni 
17502527f2e8SVladimir Oltean 		if (!ocelot_port)
17512527f2e8SVladimir Oltean 			continue;
1752dc96ee37SAlexandre Belloni 
17532527f2e8SVladimir Oltean 		bond = ocelot_port->bond;
17542527f2e8SVladimir Oltean 		if (bond) {
175523ca3b72SVladimir Oltean 			int lag = __ffs(ocelot_get_bond_mask(ocelot, bond,
175623ca3b72SVladimir Oltean 							     false));
17572527f2e8SVladimir Oltean 
17582527f2e8SVladimir Oltean 			ocelot_rmw_gix(ocelot,
1759dc96ee37SAlexandre Belloni 				       ANA_PORT_PORT_CFG_PORTID_VAL(lag),
17602527f2e8SVladimir Oltean 				       ANA_PORT_PORT_CFG_PORTID_VAL_M,
17612527f2e8SVladimir Oltean 				       ANA_PORT_PORT_CFG, port);
17622527f2e8SVladimir Oltean 		} else {
17632527f2e8SVladimir Oltean 			ocelot_rmw_gix(ocelot,
17642527f2e8SVladimir Oltean 				       ANA_PORT_PORT_CFG_PORTID_VAL(port),
17652527f2e8SVladimir Oltean 				       ANA_PORT_PORT_CFG_PORTID_VAL_M,
17662527f2e8SVladimir Oltean 				       ANA_PORT_PORT_CFG, port);
17672527f2e8SVladimir Oltean 		}
1768dc96ee37SAlexandre Belloni 	}
1769dc96ee37SAlexandre Belloni }
1770dc96ee37SAlexandre Belloni 
17719c90eea3SVladimir Oltean int ocelot_port_lag_join(struct ocelot *ocelot, int port,
1772583cbbe3SVladimir Oltean 			 struct net_device *bond,
1773583cbbe3SVladimir Oltean 			 struct netdev_lag_upper_info *info)
1774dc96ee37SAlexandre Belloni {
1775583cbbe3SVladimir Oltean 	if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH)
1776583cbbe3SVladimir Oltean 		return -EOPNOTSUPP;
1777583cbbe3SVladimir Oltean 
1778b80af659SVladimir Oltean 	ocelot->ports[port]->bond = bond;
1779dc96ee37SAlexandre Belloni 
17802527f2e8SVladimir Oltean 	ocelot_setup_logical_port_ids(ocelot);
17819b521250SVladimir Oltean 	ocelot_apply_bridge_fwd_mask(ocelot);
1782dc96ee37SAlexandre Belloni 	ocelot_set_aggr_pgids(ocelot);
1783dc96ee37SAlexandre Belloni 
1784dc96ee37SAlexandre Belloni 	return 0;
1785dc96ee37SAlexandre Belloni }
17869c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_port_lag_join);
1787dc96ee37SAlexandre Belloni 
17889c90eea3SVladimir Oltean void ocelot_port_lag_leave(struct ocelot *ocelot, int port,
1789dc96ee37SAlexandre Belloni 			   struct net_device *bond)
1790dc96ee37SAlexandre Belloni {
1791b80af659SVladimir Oltean 	ocelot->ports[port]->bond = NULL;
1792b80af659SVladimir Oltean 
17932527f2e8SVladimir Oltean 	ocelot_setup_logical_port_ids(ocelot);
17949b521250SVladimir Oltean 	ocelot_apply_bridge_fwd_mask(ocelot);
1795dc96ee37SAlexandre Belloni 	ocelot_set_aggr_pgids(ocelot);
1796dc96ee37SAlexandre Belloni }
17979c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_port_lag_leave);
17980e332c85SPetr Machata 
179923ca3b72SVladimir Oltean void ocelot_port_lag_change(struct ocelot *ocelot, int port, bool lag_tx_active)
180023ca3b72SVladimir Oltean {
180123ca3b72SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
180223ca3b72SVladimir Oltean 
180323ca3b72SVladimir Oltean 	ocelot_port->lag_tx_active = lag_tx_active;
180423ca3b72SVladimir Oltean 
180523ca3b72SVladimir Oltean 	/* Rebalance the LAGs */
180623ca3b72SVladimir Oltean 	ocelot_set_aggr_pgids(ocelot);
180723ca3b72SVladimir Oltean }
180823ca3b72SVladimir Oltean EXPORT_SYMBOL(ocelot_port_lag_change);
180923ca3b72SVladimir Oltean 
1810a8015dedSVladimir Oltean /* Configure the maximum SDU (L2 payload) on RX to the value specified in @sdu.
1811a8015dedSVladimir Oltean  * The length of VLAN tags is accounted for automatically via DEV_MAC_TAGS_CFG.
18120b912fc9SVladimir Oltean  * In the special case that it's the NPI port that we're configuring, the
18130b912fc9SVladimir Oltean  * length of the tag and optional prefix needs to be accounted for privately,
18140b912fc9SVladimir Oltean  * in order to be able to sustain communication at the requested @sdu.
1815a8015dedSVladimir Oltean  */
18160b912fc9SVladimir Oltean void ocelot_port_set_maxlen(struct ocelot *ocelot, int port, size_t sdu)
181731350d7fSVladimir Oltean {
181831350d7fSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1819a8015dedSVladimir Oltean 	int maxlen = sdu + ETH_HLEN + ETH_FCS_LEN;
1820e8e6e73dSVladimir Oltean 	int pause_start, pause_stop;
1821601e984fSVladimir Oltean 	int atop, atop_tot;
182231350d7fSVladimir Oltean 
18230b912fc9SVladimir Oltean 	if (port == ocelot->npi) {
18240b912fc9SVladimir Oltean 		maxlen += OCELOT_TAG_LEN;
18250b912fc9SVladimir Oltean 
1826cacea62fSVladimir Oltean 		if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_SHORT)
18270b912fc9SVladimir Oltean 			maxlen += OCELOT_SHORT_PREFIX_LEN;
1828cacea62fSVladimir Oltean 		else if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_LONG)
18290b912fc9SVladimir Oltean 			maxlen += OCELOT_LONG_PREFIX_LEN;
18300b912fc9SVladimir Oltean 	}
18310b912fc9SVladimir Oltean 
1832a8015dedSVladimir Oltean 	ocelot_port_writel(ocelot_port, maxlen, DEV_MAC_MAXLEN_CFG);
1833fa914e9cSVladimir Oltean 
1834e8e6e73dSVladimir Oltean 	/* Set Pause watermark hysteresis */
1835e8e6e73dSVladimir Oltean 	pause_start = 6 * maxlen / OCELOT_BUFFER_CELL_SZ;
1836e8e6e73dSVladimir Oltean 	pause_stop = 4 * maxlen / OCELOT_BUFFER_CELL_SZ;
1837541132f0SMaxim Kochetkov 	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_START,
1838541132f0SMaxim Kochetkov 			    pause_start);
1839541132f0SMaxim Kochetkov 	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_STOP,
1840541132f0SMaxim Kochetkov 			    pause_stop);
1841fa914e9cSVladimir Oltean 
1842601e984fSVladimir Oltean 	/* Tail dropping watermarks */
1843f6fe01d6SVladimir Oltean 	atop_tot = (ocelot->packet_buffer_size - 9 * maxlen) /
1844a8015dedSVladimir Oltean 		   OCELOT_BUFFER_CELL_SZ;
1845601e984fSVladimir Oltean 	atop = (9 * maxlen) / OCELOT_BUFFER_CELL_SZ;
1846601e984fSVladimir Oltean 	ocelot_write_rix(ocelot, ocelot->ops->wm_enc(atop), SYS_ATOP, port);
1847601e984fSVladimir Oltean 	ocelot_write(ocelot, ocelot->ops->wm_enc(atop_tot), SYS_ATOP_TOT_CFG);
1848fa914e9cSVladimir Oltean }
18490b912fc9SVladimir Oltean EXPORT_SYMBOL(ocelot_port_set_maxlen);
18500b912fc9SVladimir Oltean 
18510b912fc9SVladimir Oltean int ocelot_get_max_mtu(struct ocelot *ocelot, int port)
18520b912fc9SVladimir Oltean {
18530b912fc9SVladimir Oltean 	int max_mtu = 65535 - ETH_HLEN - ETH_FCS_LEN;
18540b912fc9SVladimir Oltean 
18550b912fc9SVladimir Oltean 	if (port == ocelot->npi) {
18560b912fc9SVladimir Oltean 		max_mtu -= OCELOT_TAG_LEN;
18570b912fc9SVladimir Oltean 
1858cacea62fSVladimir Oltean 		if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_SHORT)
18590b912fc9SVladimir Oltean 			max_mtu -= OCELOT_SHORT_PREFIX_LEN;
1860cacea62fSVladimir Oltean 		else if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_LONG)
18610b912fc9SVladimir Oltean 			max_mtu -= OCELOT_LONG_PREFIX_LEN;
18620b912fc9SVladimir Oltean 	}
18630b912fc9SVladimir Oltean 
18640b912fc9SVladimir Oltean 	return max_mtu;
18650b912fc9SVladimir Oltean }
18660b912fc9SVladimir Oltean EXPORT_SYMBOL(ocelot_get_max_mtu);
1867fa914e9cSVladimir Oltean 
1868421741eaSVladimir Oltean static void ocelot_port_set_learning(struct ocelot *ocelot, int port,
1869421741eaSVladimir Oltean 				     bool enabled)
1870421741eaSVladimir Oltean {
1871421741eaSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1872421741eaSVladimir Oltean 	u32 val = 0;
1873421741eaSVladimir Oltean 
1874421741eaSVladimir Oltean 	if (enabled)
1875421741eaSVladimir Oltean 		val = ANA_PORT_PORT_CFG_LEARN_ENA;
1876421741eaSVladimir Oltean 
1877421741eaSVladimir Oltean 	ocelot_rmw_gix(ocelot, val, ANA_PORT_PORT_CFG_LEARN_ENA,
1878421741eaSVladimir Oltean 		       ANA_PORT_PORT_CFG, port);
1879421741eaSVladimir Oltean 
1880421741eaSVladimir Oltean 	ocelot_port->learn_ena = enabled;
1881421741eaSVladimir Oltean }
1882421741eaSVladimir Oltean 
1883421741eaSVladimir Oltean static void ocelot_port_set_ucast_flood(struct ocelot *ocelot, int port,
1884421741eaSVladimir Oltean 					bool enabled)
1885421741eaSVladimir Oltean {
1886421741eaSVladimir Oltean 	u32 val = 0;
1887421741eaSVladimir Oltean 
1888421741eaSVladimir Oltean 	if (enabled)
1889421741eaSVladimir Oltean 		val = BIT(port);
1890421741eaSVladimir Oltean 
1891421741eaSVladimir Oltean 	ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_UC);
1892421741eaSVladimir Oltean }
1893421741eaSVladimir Oltean 
1894421741eaSVladimir Oltean static void ocelot_port_set_mcast_flood(struct ocelot *ocelot, int port,
1895421741eaSVladimir Oltean 					bool enabled)
1896421741eaSVladimir Oltean {
1897421741eaSVladimir Oltean 	u32 val = 0;
1898421741eaSVladimir Oltean 
1899421741eaSVladimir Oltean 	if (enabled)
1900421741eaSVladimir Oltean 		val = BIT(port);
1901421741eaSVladimir Oltean 
1902421741eaSVladimir Oltean 	ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_MC);
1903421741eaSVladimir Oltean }
1904421741eaSVladimir Oltean 
1905421741eaSVladimir Oltean static void ocelot_port_set_bcast_flood(struct ocelot *ocelot, int port,
1906421741eaSVladimir Oltean 					bool enabled)
1907421741eaSVladimir Oltean {
1908421741eaSVladimir Oltean 	u32 val = 0;
1909421741eaSVladimir Oltean 
1910421741eaSVladimir Oltean 	if (enabled)
1911421741eaSVladimir Oltean 		val = BIT(port);
1912421741eaSVladimir Oltean 
1913421741eaSVladimir Oltean 	ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_BC);
1914421741eaSVladimir Oltean }
1915421741eaSVladimir Oltean 
1916421741eaSVladimir Oltean int ocelot_port_pre_bridge_flags(struct ocelot *ocelot, int port,
1917421741eaSVladimir Oltean 				 struct switchdev_brport_flags flags)
1918421741eaSVladimir Oltean {
1919421741eaSVladimir Oltean 	if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD |
1920421741eaSVladimir Oltean 			   BR_BCAST_FLOOD))
1921421741eaSVladimir Oltean 		return -EINVAL;
1922421741eaSVladimir Oltean 
1923421741eaSVladimir Oltean 	return 0;
1924421741eaSVladimir Oltean }
1925421741eaSVladimir Oltean EXPORT_SYMBOL(ocelot_port_pre_bridge_flags);
1926421741eaSVladimir Oltean 
1927421741eaSVladimir Oltean void ocelot_port_bridge_flags(struct ocelot *ocelot, int port,
1928421741eaSVladimir Oltean 			      struct switchdev_brport_flags flags)
1929421741eaSVladimir Oltean {
1930421741eaSVladimir Oltean 	if (flags.mask & BR_LEARNING)
1931421741eaSVladimir Oltean 		ocelot_port_set_learning(ocelot, port,
1932421741eaSVladimir Oltean 					 !!(flags.val & BR_LEARNING));
1933421741eaSVladimir Oltean 
1934421741eaSVladimir Oltean 	if (flags.mask & BR_FLOOD)
1935421741eaSVladimir Oltean 		ocelot_port_set_ucast_flood(ocelot, port,
1936421741eaSVladimir Oltean 					    !!(flags.val & BR_FLOOD));
1937421741eaSVladimir Oltean 
1938421741eaSVladimir Oltean 	if (flags.mask & BR_MCAST_FLOOD)
1939421741eaSVladimir Oltean 		ocelot_port_set_mcast_flood(ocelot, port,
1940421741eaSVladimir Oltean 					    !!(flags.val & BR_MCAST_FLOOD));
1941421741eaSVladimir Oltean 
1942421741eaSVladimir Oltean 	if (flags.mask & BR_BCAST_FLOOD)
1943421741eaSVladimir Oltean 		ocelot_port_set_bcast_flood(ocelot, port,
1944421741eaSVladimir Oltean 					    !!(flags.val & BR_BCAST_FLOOD));
1945421741eaSVladimir Oltean }
1946421741eaSVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_flags);
1947421741eaSVladimir Oltean 
19485e256365SVladimir Oltean void ocelot_init_port(struct ocelot *ocelot, int port)
1949fa914e9cSVladimir Oltean {
1950fa914e9cSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1951fa914e9cSVladimir Oltean 
1952b049da13SYangbo Lu 	skb_queue_head_init(&ocelot_port->tx_skbs);
19536565243cSVladimir Oltean 	spin_lock_init(&ocelot_port->ts_id_lock);
195431350d7fSVladimir Oltean 
195531350d7fSVladimir Oltean 	/* Basic L2 initialization */
195631350d7fSVladimir Oltean 
19575bc9d2e6SVladimir Oltean 	/* Set MAC IFG Gaps
19585bc9d2e6SVladimir Oltean 	 * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0
19595bc9d2e6SVladimir Oltean 	 * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5
19605bc9d2e6SVladimir Oltean 	 */
19615bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5),
19625bc9d2e6SVladimir Oltean 			   DEV_MAC_IFG_CFG);
19635bc9d2e6SVladimir Oltean 
19645bc9d2e6SVladimir Oltean 	/* Load seed (0) and set MAC HDX late collision  */
19655bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) |
19665bc9d2e6SVladimir Oltean 			   DEV_MAC_HDX_CFG_SEED_LOAD,
19675bc9d2e6SVladimir Oltean 			   DEV_MAC_HDX_CFG);
19685bc9d2e6SVladimir Oltean 	mdelay(1);
19695bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67),
19705bc9d2e6SVladimir Oltean 			   DEV_MAC_HDX_CFG);
19715bc9d2e6SVladimir Oltean 
19725bc9d2e6SVladimir Oltean 	/* Set Max Length and maximum tags allowed */
1973a8015dedSVladimir Oltean 	ocelot_port_set_maxlen(ocelot, port, ETH_DATA_LEN);
19745bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) |
19755bc9d2e6SVladimir Oltean 			   DEV_MAC_TAGS_CFG_VLAN_AWR_ENA |
1976a8015dedSVladimir Oltean 			   DEV_MAC_TAGS_CFG_VLAN_DBL_AWR_ENA |
19775bc9d2e6SVladimir Oltean 			   DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA,
19785bc9d2e6SVladimir Oltean 			   DEV_MAC_TAGS_CFG);
19795bc9d2e6SVladimir Oltean 
19805bc9d2e6SVladimir Oltean 	/* Set SMAC of Pause frame (00:00:00:00:00:00) */
19815bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG);
19825bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG);
19835bc9d2e6SVladimir Oltean 
1984e8e6e73dSVladimir Oltean 	/* Enable transmission of pause frames */
1985541132f0SMaxim Kochetkov 	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 1);
1986e8e6e73dSVladimir Oltean 
198731350d7fSVladimir Oltean 	/* Drop frames with multicast source address */
198831350d7fSVladimir Oltean 	ocelot_rmw_gix(ocelot, ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
198931350d7fSVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
199031350d7fSVladimir Oltean 		       ANA_PORT_DROP_CFG, port);
199131350d7fSVladimir Oltean 
199231350d7fSVladimir Oltean 	/* Set default VLAN and tag type to 8021Q. */
199331350d7fSVladimir Oltean 	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q),
199431350d7fSVladimir Oltean 		       REW_PORT_VLAN_CFG_PORT_TPID_M,
199531350d7fSVladimir Oltean 		       REW_PORT_VLAN_CFG, port);
199631350d7fSVladimir Oltean 
1997421741eaSVladimir Oltean 	/* Disable source address learning for standalone mode */
1998421741eaSVladimir Oltean 	ocelot_port_set_learning(ocelot, port, false);
1999421741eaSVladimir Oltean 
200046efe4efSVladimir Oltean 	/* Set the port's initial logical port ID value, enable receiving
200146efe4efSVladimir Oltean 	 * frames on it, and configure the MAC address learning type to
200246efe4efSVladimir Oltean 	 * automatic.
200346efe4efSVladimir Oltean 	 */
200446efe4efSVladimir Oltean 	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO |
200546efe4efSVladimir Oltean 			 ANA_PORT_PORT_CFG_RECV_ENA |
200646efe4efSVladimir Oltean 			 ANA_PORT_PORT_CFG_PORTID_VAL(port),
200746efe4efSVladimir Oltean 			 ANA_PORT_PORT_CFG, port);
200846efe4efSVladimir Oltean 
200931350d7fSVladimir Oltean 	/* Enable vcap lookups */
201031350d7fSVladimir Oltean 	ocelot_vcap_enable(ocelot, port);
201131350d7fSVladimir Oltean }
20125e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_init_port);
201331350d7fSVladimir Oltean 
20142d44b097SVladimir Oltean /* Configure and enable the CPU port module, which is a set of queues
20152d44b097SVladimir Oltean  * accessible through register MMIO, frame DMA or Ethernet (in case
20162d44b097SVladimir Oltean  * NPI mode is used).
201769df578cSVladimir Oltean  */
20182d44b097SVladimir Oltean static void ocelot_cpu_port_init(struct ocelot *ocelot)
201921468199SVladimir Oltean {
202069df578cSVladimir Oltean 	int cpu = ocelot->num_phys_ports;
202169df578cSVladimir Oltean 
202269df578cSVladimir Oltean 	/* The unicast destination PGID for the CPU port module is unused */
202321468199SVladimir Oltean 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu);
202469df578cSVladimir Oltean 	/* Instead set up a multicast destination PGID for traffic copied to
202569df578cSVladimir Oltean 	 * the CPU. Whitelisted MAC addresses like the port netdevice MAC
202669df578cSVladimir Oltean 	 * addresses will be copied to the CPU via this PGID.
202769df578cSVladimir Oltean 	 */
202821468199SVladimir Oltean 	ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU);
202921468199SVladimir Oltean 	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA |
203021468199SVladimir Oltean 			 ANA_PORT_PORT_CFG_PORTID_VAL(cpu),
203121468199SVladimir Oltean 			 ANA_PORT_PORT_CFG, cpu);
203221468199SVladimir Oltean 
203369df578cSVladimir Oltean 	/* Enable CPU port module */
2034886e1387SVladimir Oltean 	ocelot_fields_write(ocelot, cpu, QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
203569df578cSVladimir Oltean 	/* CPU port Injection/Extraction configuration */
2036886e1387SVladimir Oltean 	ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_XTR_HDR,
2037cacea62fSVladimir Oltean 			    OCELOT_TAG_PREFIX_NONE);
2038886e1387SVladimir Oltean 	ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_INJ_HDR,
2039cacea62fSVladimir Oltean 			    OCELOT_TAG_PREFIX_NONE);
204021468199SVladimir Oltean 
204121468199SVladimir Oltean 	/* Configure the CPU port to be VLAN aware */
204221468199SVladimir Oltean 	ocelot_write_gix(ocelot, ANA_PORT_VLAN_CFG_VLAN_VID(0) |
204321468199SVladimir Oltean 				 ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
204421468199SVladimir Oltean 				 ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1),
204521468199SVladimir Oltean 			 ANA_PORT_VLAN_CFG, cpu);
204621468199SVladimir Oltean }
204721468199SVladimir Oltean 
2048f6fe01d6SVladimir Oltean static void ocelot_detect_features(struct ocelot *ocelot)
2049f6fe01d6SVladimir Oltean {
2050f6fe01d6SVladimir Oltean 	int mmgt, eq_ctrl;
2051f6fe01d6SVladimir Oltean 
2052f6fe01d6SVladimir Oltean 	/* For Ocelot, Felix, Seville, Serval etc, SYS:MMGT:MMGT:FREECNT holds
2053f6fe01d6SVladimir Oltean 	 * the number of 240-byte free memory words (aka 4-cell chunks) and not
2054f6fe01d6SVladimir Oltean 	 * 192 bytes as the documentation incorrectly says.
2055f6fe01d6SVladimir Oltean 	 */
2056f6fe01d6SVladimir Oltean 	mmgt = ocelot_read(ocelot, SYS_MMGT);
2057f6fe01d6SVladimir Oltean 	ocelot->packet_buffer_size = 240 * SYS_MMGT_FREECNT(mmgt);
2058f6fe01d6SVladimir Oltean 
2059f6fe01d6SVladimir Oltean 	eq_ctrl = ocelot_read(ocelot, QSYS_EQ_CTRL);
2060f6fe01d6SVladimir Oltean 	ocelot->num_frame_refs = QSYS_MMGT_EQ_CTRL_FP_FREE_CNT(eq_ctrl);
2061f6fe01d6SVladimir Oltean }
2062f6fe01d6SVladimir Oltean 
2063a556c76aSAlexandre Belloni int ocelot_init(struct ocelot *ocelot)
2064a556c76aSAlexandre Belloni {
2065a556c76aSAlexandre Belloni 	char queue_name[32];
206621468199SVladimir Oltean 	int i, ret;
206721468199SVladimir Oltean 	u32 port;
2068a556c76aSAlexandre Belloni 
20693a77b593SVladimir Oltean 	if (ocelot->ops->reset) {
20703a77b593SVladimir Oltean 		ret = ocelot->ops->reset(ocelot);
20713a77b593SVladimir Oltean 		if (ret) {
20723a77b593SVladimir Oltean 			dev_err(ocelot->dev, "Switch reset failed\n");
20733a77b593SVladimir Oltean 			return ret;
20743a77b593SVladimir Oltean 		}
20753a77b593SVladimir Oltean 	}
20763a77b593SVladimir Oltean 
2077a556c76aSAlexandre Belloni 	ocelot->stats = devm_kcalloc(ocelot->dev,
2078a556c76aSAlexandre Belloni 				     ocelot->num_phys_ports * ocelot->num_stats,
2079a556c76aSAlexandre Belloni 				     sizeof(u64), GFP_KERNEL);
2080a556c76aSAlexandre Belloni 	if (!ocelot->stats)
2081a556c76aSAlexandre Belloni 		return -ENOMEM;
2082a556c76aSAlexandre Belloni 
2083a556c76aSAlexandre Belloni 	mutex_init(&ocelot->stats_lock);
20844e3b0468SAntoine Tenart 	mutex_init(&ocelot->ptp_lock);
20854e3b0468SAntoine Tenart 	spin_lock_init(&ocelot->ptp_clock_lock);
2086a556c76aSAlexandre Belloni 	snprintf(queue_name, sizeof(queue_name), "%s-stats",
2087a556c76aSAlexandre Belloni 		 dev_name(ocelot->dev));
2088a556c76aSAlexandre Belloni 	ocelot->stats_queue = create_singlethread_workqueue(queue_name);
2089a556c76aSAlexandre Belloni 	if (!ocelot->stats_queue)
2090a556c76aSAlexandre Belloni 		return -ENOMEM;
2091a556c76aSAlexandre Belloni 
2092ca0b272bSVladimir Oltean 	ocelot->owq = alloc_ordered_workqueue("ocelot-owq", 0);
2093ca0b272bSVladimir Oltean 	if (!ocelot->owq) {
2094ca0b272bSVladimir Oltean 		destroy_workqueue(ocelot->stats_queue);
2095ca0b272bSVladimir Oltean 		return -ENOMEM;
2096ca0b272bSVladimir Oltean 	}
2097ca0b272bSVladimir Oltean 
20982b120ddeSClaudiu Manoil 	INIT_LIST_HEAD(&ocelot->multicast);
2099e5d1f896SVladimir Oltean 	INIT_LIST_HEAD(&ocelot->pgids);
2100f6fe01d6SVladimir Oltean 	ocelot_detect_features(ocelot);
2101a556c76aSAlexandre Belloni 	ocelot_mact_init(ocelot);
2102a556c76aSAlexandre Belloni 	ocelot_vlan_init(ocelot);
2103aae4e500SVladimir Oltean 	ocelot_vcap_init(ocelot);
21042d44b097SVladimir Oltean 	ocelot_cpu_port_init(ocelot);
2105a556c76aSAlexandre Belloni 
2106a556c76aSAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++) {
2107a556c76aSAlexandre Belloni 		/* Clear all counters (5 groups) */
2108a556c76aSAlexandre Belloni 		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) |
2109a556c76aSAlexandre Belloni 				     SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f),
2110a556c76aSAlexandre Belloni 			     SYS_STAT_CFG);
2111a556c76aSAlexandre Belloni 	}
2112a556c76aSAlexandre Belloni 
2113a556c76aSAlexandre Belloni 	/* Only use S-Tag */
2114a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG);
2115a556c76aSAlexandre Belloni 
2116a556c76aSAlexandre Belloni 	/* Aggregation mode */
2117a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA |
2118a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_DMAC_ENA |
2119a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA |
2120f79c20c8SVladimir Oltean 			     ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA |
2121f79c20c8SVladimir Oltean 			     ANA_AGGR_CFG_AC_IP6_FLOW_LBL_ENA |
2122f79c20c8SVladimir Oltean 			     ANA_AGGR_CFG_AC_IP6_TCPUDP_ENA,
2123f79c20c8SVladimir Oltean 			     ANA_AGGR_CFG);
2124a556c76aSAlexandre Belloni 
2125a556c76aSAlexandre Belloni 	/* Set MAC age time to default value. The entry is aged after
2126a556c76aSAlexandre Belloni 	 * 2*AGE_PERIOD
2127a556c76aSAlexandre Belloni 	 */
2128a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
2129a556c76aSAlexandre Belloni 		     ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ),
2130a556c76aSAlexandre Belloni 		     ANA_AUTOAGE);
2131a556c76aSAlexandre Belloni 
2132a556c76aSAlexandre Belloni 	/* Disable learning for frames discarded by VLAN ingress filtering */
2133a556c76aSAlexandre Belloni 	regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1);
2134a556c76aSAlexandre Belloni 
2135a556c76aSAlexandre Belloni 	/* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */
2136a556c76aSAlexandre Belloni 	ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA |
2137a556c76aSAlexandre Belloni 		     SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING);
2138a556c76aSAlexandre Belloni 
2139a556c76aSAlexandre Belloni 	/* Setup flooding PGIDs */
2140edd2410bSVladimir Oltean 	for (i = 0; i < ocelot->num_flooding_pgids; i++)
2141a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) |
2142b360d94fSVladimir Oltean 				 ANA_FLOODING_FLD_BROADCAST(PGID_BC) |
2143a556c76aSAlexandre Belloni 				 ANA_FLOODING_FLD_UNICAST(PGID_UC),
2144edd2410bSVladimir Oltean 				 ANA_FLOODING, i);
2145a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) |
2146a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) |
2147a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) |
2148a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC),
2149a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC);
2150a556c76aSAlexandre Belloni 
2151a556c76aSAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++) {
2152a556c76aSAlexandre Belloni 		/* Transmit the frame to the local port. */
2153a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
2154a556c76aSAlexandre Belloni 		/* Do not forward BPDU frames to the front ports. */
2155a556c76aSAlexandre Belloni 		ocelot_write_gix(ocelot,
2156a556c76aSAlexandre Belloni 				 ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff),
2157a556c76aSAlexandre Belloni 				 ANA_PORT_CPU_FWD_BPDU_CFG,
2158a556c76aSAlexandre Belloni 				 port);
2159a556c76aSAlexandre Belloni 		/* Ensure bridging is disabled */
2160a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port);
2161a556c76aSAlexandre Belloni 	}
2162a556c76aSAlexandre Belloni 
216396b029b0SVladimir Oltean 	for_each_nonreserved_multicast_dest_pgid(ocelot, i) {
2164a556c76aSAlexandre Belloni 		u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0));
2165a556c76aSAlexandre Belloni 
2166a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
2167a556c76aSAlexandre Belloni 	}
2168ebb1bb40SHoratiu Vultur 
2169ebb1bb40SHoratiu Vultur 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_BLACKHOLE);
2170ebb1bb40SHoratiu Vultur 
2171b360d94fSVladimir Oltean 	/* Allow broadcast and unknown L2 multicast to the CPU. */
2172b360d94fSVladimir Oltean 	ocelot_rmw_rix(ocelot, ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
2173b360d94fSVladimir Oltean 		       ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
2174a556c76aSAlexandre Belloni 		       ANA_PGID_PGID, PGID_MC);
2175b360d94fSVladimir Oltean 	ocelot_rmw_rix(ocelot, ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
2176b360d94fSVladimir Oltean 		       ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
2177b360d94fSVladimir Oltean 		       ANA_PGID_PGID, PGID_BC);
2178a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4);
2179a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6);
2180a556c76aSAlexandre Belloni 
2181a556c76aSAlexandre Belloni 	/* Allow manual injection via DEVCPU_QS registers, and byte swap these
2182a556c76aSAlexandre Belloni 	 * registers endianness.
2183a556c76aSAlexandre Belloni 	 */
2184a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP |
2185a556c76aSAlexandre Belloni 			 QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0);
2186a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP |
2187a556c76aSAlexandre Belloni 			 QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0);
2188a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) |
2189a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_LRN(2) |
2190a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) |
2191a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) |
2192a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) |
2193a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) |
2194a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) |
2195a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_IGMP(6) |
2196a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG);
2197a556c76aSAlexandre Belloni 	for (i = 0; i < 16; i++)
2198a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) |
2199a556c76aSAlexandre Belloni 				 ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6),
2200a556c76aSAlexandre Belloni 				 ANA_CPUQ_8021_CFG, i);
2201a556c76aSAlexandre Belloni 
22021e1caa97SClaudiu Manoil 	INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats_work);
2203a556c76aSAlexandre Belloni 	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
2204a556c76aSAlexandre Belloni 			   OCELOT_STATS_CHECK_DELAY);
22054e3b0468SAntoine Tenart 
2206a556c76aSAlexandre Belloni 	return 0;
2207a556c76aSAlexandre Belloni }
2208a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_init);
2209a556c76aSAlexandre Belloni 
2210a556c76aSAlexandre Belloni void ocelot_deinit(struct ocelot *ocelot)
2211a556c76aSAlexandre Belloni {
2212c5d13969SClaudiu Manoil 	cancel_delayed_work(&ocelot->stats_work);
2213a556c76aSAlexandre Belloni 	destroy_workqueue(ocelot->stats_queue);
2214ca0b272bSVladimir Oltean 	destroy_workqueue(ocelot->owq);
2215a556c76aSAlexandre Belloni 	mutex_destroy(&ocelot->stats_lock);
2216a556c76aSAlexandre Belloni }
2217a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_deinit);
2218a556c76aSAlexandre Belloni 
2219e5fb512dSVladimir Oltean void ocelot_deinit_port(struct ocelot *ocelot, int port)
2220e5fb512dSVladimir Oltean {
2221e5fb512dSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
2222e5fb512dSVladimir Oltean 
2223e5fb512dSVladimir Oltean 	skb_queue_purge(&ocelot_port->tx_skbs);
2224e5fb512dSVladimir Oltean }
2225e5fb512dSVladimir Oltean EXPORT_SYMBOL(ocelot_deinit_port);
2226e5fb512dSVladimir Oltean 
2227a556c76aSAlexandre Belloni MODULE_LICENSE("Dual MIT/GPL");
2228