xref: /openbmc/linux/drivers/net/ethernet/mscc/ocelot.c (revision c2cd650b5b2bd6b57f2f62be65b1a8a576d4de6d)
1a556c76aSAlexandre Belloni // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2a556c76aSAlexandre Belloni /*
3a556c76aSAlexandre Belloni  * Microsemi Ocelot Switch driver
4a556c76aSAlexandre Belloni  *
5a556c76aSAlexandre Belloni  * Copyright (c) 2017 Microsemi Corporation
6a556c76aSAlexandre Belloni  */
7a556c76aSAlexandre Belloni #include <linux/etherdevice.h>
8a556c76aSAlexandre Belloni #include <linux/ethtool.h>
9a556c76aSAlexandre Belloni #include <linux/if_bridge.h>
10a556c76aSAlexandre Belloni #include <linux/if_ether.h>
11a556c76aSAlexandre Belloni #include <linux/if_vlan.h>
12a556c76aSAlexandre Belloni #include <linux/interrupt.h>
13a556c76aSAlexandre Belloni #include <linux/kernel.h>
14a556c76aSAlexandre Belloni #include <linux/module.h>
15a556c76aSAlexandre Belloni #include <linux/netdevice.h>
16a556c76aSAlexandre Belloni #include <linux/phy.h>
17a556c76aSAlexandre Belloni #include <linux/skbuff.h>
18a556c76aSAlexandre Belloni #include <net/arp.h>
19a556c76aSAlexandre Belloni #include <net/netevent.h>
20a556c76aSAlexandre Belloni #include <net/rtnetlink.h>
21a556c76aSAlexandre Belloni #include <net/switchdev.h>
22a556c76aSAlexandre Belloni 
23a556c76aSAlexandre Belloni #include "ocelot.h"
24a556c76aSAlexandre Belloni 
25a556c76aSAlexandre Belloni /* MAC table entry types.
26a556c76aSAlexandre Belloni  * ENTRYTYPE_NORMAL is subject to aging.
27a556c76aSAlexandre Belloni  * ENTRYTYPE_LOCKED is not subject to aging.
28a556c76aSAlexandre Belloni  * ENTRYTYPE_MACv4 is not subject to aging. For IPv4 multicast.
29a556c76aSAlexandre Belloni  * ENTRYTYPE_MACv6 is not subject to aging. For IPv6 multicast.
30a556c76aSAlexandre Belloni  */
31a556c76aSAlexandre Belloni enum macaccess_entry_type {
32a556c76aSAlexandre Belloni 	ENTRYTYPE_NORMAL = 0,
33a556c76aSAlexandre Belloni 	ENTRYTYPE_LOCKED,
34a556c76aSAlexandre Belloni 	ENTRYTYPE_MACv4,
35a556c76aSAlexandre Belloni 	ENTRYTYPE_MACv6,
36a556c76aSAlexandre Belloni };
37a556c76aSAlexandre Belloni 
38a556c76aSAlexandre Belloni struct ocelot_mact_entry {
39a556c76aSAlexandre Belloni 	u8 mac[ETH_ALEN];
40a556c76aSAlexandre Belloni 	u16 vid;
41a556c76aSAlexandre Belloni 	enum macaccess_entry_type type;
42a556c76aSAlexandre Belloni };
43a556c76aSAlexandre Belloni 
44a556c76aSAlexandre Belloni static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot)
45a556c76aSAlexandre Belloni {
46a556c76aSAlexandre Belloni 	unsigned int val, timeout = 10;
47a556c76aSAlexandre Belloni 
48a556c76aSAlexandre Belloni 	/* Wait for the issued mac table command to be completed, or timeout.
49a556c76aSAlexandre Belloni 	 * When the command read from  ANA_TABLES_MACACCESS is
50a556c76aSAlexandre Belloni 	 * MACACCESS_CMD_IDLE, the issued command completed successfully.
51a556c76aSAlexandre Belloni 	 */
52a556c76aSAlexandre Belloni 	do {
53a556c76aSAlexandre Belloni 		val = ocelot_read(ocelot, ANA_TABLES_MACACCESS);
54a556c76aSAlexandre Belloni 		val &= ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M;
55a556c76aSAlexandre Belloni 	} while (val != MACACCESS_CMD_IDLE && timeout--);
56a556c76aSAlexandre Belloni 
57a556c76aSAlexandre Belloni 	if (!timeout)
58a556c76aSAlexandre Belloni 		return -ETIMEDOUT;
59a556c76aSAlexandre Belloni 
60a556c76aSAlexandre Belloni 	return 0;
61a556c76aSAlexandre Belloni }
62a556c76aSAlexandre Belloni 
63a556c76aSAlexandre Belloni static void ocelot_mact_select(struct ocelot *ocelot,
64a556c76aSAlexandre Belloni 			       const unsigned char mac[ETH_ALEN],
65a556c76aSAlexandre Belloni 			       unsigned int vid)
66a556c76aSAlexandre Belloni {
67a556c76aSAlexandre Belloni 	u32 macl = 0, mach = 0;
68a556c76aSAlexandre Belloni 
69a556c76aSAlexandre Belloni 	/* Set the MAC address to handle and the vlan associated in a format
70a556c76aSAlexandre Belloni 	 * understood by the hardware.
71a556c76aSAlexandre Belloni 	 */
72a556c76aSAlexandre Belloni 	mach |= vid    << 16;
73a556c76aSAlexandre Belloni 	mach |= mac[0] << 8;
74a556c76aSAlexandre Belloni 	mach |= mac[1] << 0;
75a556c76aSAlexandre Belloni 	macl |= mac[2] << 24;
76a556c76aSAlexandre Belloni 	macl |= mac[3] << 16;
77a556c76aSAlexandre Belloni 	macl |= mac[4] << 8;
78a556c76aSAlexandre Belloni 	macl |= mac[5] << 0;
79a556c76aSAlexandre Belloni 
80a556c76aSAlexandre Belloni 	ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA);
81a556c76aSAlexandre Belloni 	ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA);
82a556c76aSAlexandre Belloni 
83a556c76aSAlexandre Belloni }
84a556c76aSAlexandre Belloni 
85a556c76aSAlexandre Belloni static int ocelot_mact_learn(struct ocelot *ocelot, int port,
86a556c76aSAlexandre Belloni 			     const unsigned char mac[ETH_ALEN],
87a556c76aSAlexandre Belloni 			     unsigned int vid,
88a556c76aSAlexandre Belloni 			     enum macaccess_entry_type type)
89a556c76aSAlexandre Belloni {
90a556c76aSAlexandre Belloni 	ocelot_mact_select(ocelot, mac, vid);
91a556c76aSAlexandre Belloni 
92a556c76aSAlexandre Belloni 	/* Issue a write command */
93a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_TABLES_MACACCESS_VALID |
94a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS_DEST_IDX(port) |
95a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS_ENTRYTYPE(type) |
96a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN),
97a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS);
98a556c76aSAlexandre Belloni 
99a556c76aSAlexandre Belloni 	return ocelot_mact_wait_for_completion(ocelot);
100a556c76aSAlexandre Belloni }
101a556c76aSAlexandre Belloni 
102a556c76aSAlexandre Belloni static int ocelot_mact_forget(struct ocelot *ocelot,
103a556c76aSAlexandre Belloni 			      const unsigned char mac[ETH_ALEN],
104a556c76aSAlexandre Belloni 			      unsigned int vid)
105a556c76aSAlexandre Belloni {
106a556c76aSAlexandre Belloni 	ocelot_mact_select(ocelot, mac, vid);
107a556c76aSAlexandre Belloni 
108a556c76aSAlexandre Belloni 	/* Issue a forget command */
109a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
110a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET),
111a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS);
112a556c76aSAlexandre Belloni 
113a556c76aSAlexandre Belloni 	return ocelot_mact_wait_for_completion(ocelot);
114a556c76aSAlexandre Belloni }
115a556c76aSAlexandre Belloni 
116a556c76aSAlexandre Belloni static void ocelot_mact_init(struct ocelot *ocelot)
117a556c76aSAlexandre Belloni {
118a556c76aSAlexandre Belloni 	/* Configure the learning mode entries attributes:
119a556c76aSAlexandre Belloni 	 * - Do not copy the frame to the CPU extraction queues.
120a556c76aSAlexandre Belloni 	 * - Use the vlan and mac_cpoy for dmac lookup.
121a556c76aSAlexandre Belloni 	 */
122a556c76aSAlexandre Belloni 	ocelot_rmw(ocelot, 0,
123a556c76aSAlexandre Belloni 		   ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS
124a556c76aSAlexandre Belloni 		   | ANA_AGENCTRL_LEARN_FWD_KILL
125a556c76aSAlexandre Belloni 		   | ANA_AGENCTRL_LEARN_IGNORE_VLAN,
126a556c76aSAlexandre Belloni 		   ANA_AGENCTRL);
127a556c76aSAlexandre Belloni 
128a556c76aSAlexandre Belloni 	/* Clear the MAC table */
129a556c76aSAlexandre Belloni 	ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS);
130a556c76aSAlexandre Belloni }
131a556c76aSAlexandre Belloni 
132a556c76aSAlexandre Belloni static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot)
133a556c76aSAlexandre Belloni {
134a556c76aSAlexandre Belloni 	unsigned int val, timeout = 10;
135a556c76aSAlexandre Belloni 
136a556c76aSAlexandre Belloni 	/* Wait for the issued mac table command to be completed, or timeout.
137a556c76aSAlexandre Belloni 	 * When the command read from ANA_TABLES_MACACCESS is
138a556c76aSAlexandre Belloni 	 * MACACCESS_CMD_IDLE, the issued command completed successfully.
139a556c76aSAlexandre Belloni 	 */
140a556c76aSAlexandre Belloni 	do {
141a556c76aSAlexandre Belloni 		val = ocelot_read(ocelot, ANA_TABLES_VLANACCESS);
142a556c76aSAlexandre Belloni 		val &= ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M;
143a556c76aSAlexandre Belloni 	} while (val != ANA_TABLES_VLANACCESS_CMD_IDLE && timeout--);
144a556c76aSAlexandre Belloni 
145a556c76aSAlexandre Belloni 	if (!timeout)
146a556c76aSAlexandre Belloni 		return -ETIMEDOUT;
147a556c76aSAlexandre Belloni 
148a556c76aSAlexandre Belloni 	return 0;
149a556c76aSAlexandre Belloni }
150a556c76aSAlexandre Belloni 
151a556c76aSAlexandre Belloni static void ocelot_vlan_init(struct ocelot *ocelot)
152a556c76aSAlexandre Belloni {
153a556c76aSAlexandre Belloni 	/* Clear VLAN table, by default all ports are members of all VLANs */
154a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT,
155a556c76aSAlexandre Belloni 		     ANA_TABLES_VLANACCESS);
156a556c76aSAlexandre Belloni 	ocelot_vlant_wait_for_completion(ocelot);
157a556c76aSAlexandre Belloni }
158a556c76aSAlexandre Belloni 
159a556c76aSAlexandre Belloni /* Watermark encode
160a556c76aSAlexandre Belloni  * Bit 8:   Unit; 0:1, 1:16
161a556c76aSAlexandre Belloni  * Bit 7-0: Value to be multiplied with unit
162a556c76aSAlexandre Belloni  */
163a556c76aSAlexandre Belloni static u16 ocelot_wm_enc(u16 value)
164a556c76aSAlexandre Belloni {
165a556c76aSAlexandre Belloni 	if (value >= BIT(8))
166a556c76aSAlexandre Belloni 		return BIT(8) | (value / 16);
167a556c76aSAlexandre Belloni 
168a556c76aSAlexandre Belloni 	return value;
169a556c76aSAlexandre Belloni }
170a556c76aSAlexandre Belloni 
171a556c76aSAlexandre Belloni static void ocelot_port_adjust_link(struct net_device *dev)
172a556c76aSAlexandre Belloni {
173a556c76aSAlexandre Belloni 	struct ocelot_port *port = netdev_priv(dev);
174a556c76aSAlexandre Belloni 	struct ocelot *ocelot = port->ocelot;
175a556c76aSAlexandre Belloni 	u8 p = port->chip_port;
176a556c76aSAlexandre Belloni 	int speed, atop_wm, mode = 0;
177a556c76aSAlexandre Belloni 
178a556c76aSAlexandre Belloni 	switch (dev->phydev->speed) {
179a556c76aSAlexandre Belloni 	case SPEED_10:
180a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_10;
181a556c76aSAlexandre Belloni 		break;
182a556c76aSAlexandre Belloni 	case SPEED_100:
183a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_100;
184a556c76aSAlexandre Belloni 		break;
185a556c76aSAlexandre Belloni 	case SPEED_1000:
186a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_1000;
187a556c76aSAlexandre Belloni 		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
188a556c76aSAlexandre Belloni 		break;
189a556c76aSAlexandre Belloni 	case SPEED_2500:
190a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_2500;
191a556c76aSAlexandre Belloni 		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
192a556c76aSAlexandre Belloni 		break;
193a556c76aSAlexandre Belloni 	default:
194a556c76aSAlexandre Belloni 		netdev_err(dev, "Unsupported PHY speed: %d\n",
195a556c76aSAlexandre Belloni 			   dev->phydev->speed);
196a556c76aSAlexandre Belloni 		return;
197a556c76aSAlexandre Belloni 	}
198a556c76aSAlexandre Belloni 
199a556c76aSAlexandre Belloni 	phy_print_status(dev->phydev);
200a556c76aSAlexandre Belloni 
201a556c76aSAlexandre Belloni 	if (!dev->phydev->link)
202a556c76aSAlexandre Belloni 		return;
203a556c76aSAlexandre Belloni 
204a556c76aSAlexandre Belloni 	/* Only full duplex supported for now */
205a556c76aSAlexandre Belloni 	ocelot_port_writel(port, DEV_MAC_MODE_CFG_FDX_ENA |
206a556c76aSAlexandre Belloni 			   mode, DEV_MAC_MODE_CFG);
207a556c76aSAlexandre Belloni 
208a556c76aSAlexandre Belloni 	/* Set MAC IFG Gaps
209a556c76aSAlexandre Belloni 	 * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0
210a556c76aSAlexandre Belloni 	 * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5
211a556c76aSAlexandre Belloni 	 */
212a556c76aSAlexandre Belloni 	ocelot_port_writel(port, DEV_MAC_IFG_CFG_TX_IFG(5), DEV_MAC_IFG_CFG);
213a556c76aSAlexandre Belloni 
214a556c76aSAlexandre Belloni 	/* Load seed (0) and set MAC HDX late collision  */
215a556c76aSAlexandre Belloni 	ocelot_port_writel(port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) |
216a556c76aSAlexandre Belloni 			   DEV_MAC_HDX_CFG_SEED_LOAD,
217a556c76aSAlexandre Belloni 			   DEV_MAC_HDX_CFG);
218a556c76aSAlexandre Belloni 	mdelay(1);
219a556c76aSAlexandre Belloni 	ocelot_port_writel(port, DEV_MAC_HDX_CFG_LATE_COL_POS(67),
220a556c76aSAlexandre Belloni 			   DEV_MAC_HDX_CFG);
221a556c76aSAlexandre Belloni 
222a556c76aSAlexandre Belloni 	/* Disable HDX fast control */
223a556c76aSAlexandre Belloni 	ocelot_port_writel(port, DEV_PORT_MISC_HDX_FAST_DIS, DEV_PORT_MISC);
224a556c76aSAlexandre Belloni 
225a556c76aSAlexandre Belloni 	/* SGMII only for now */
226a556c76aSAlexandre Belloni 	ocelot_port_writel(port, PCS1G_MODE_CFG_SGMII_MODE_ENA, PCS1G_MODE_CFG);
227a556c76aSAlexandre Belloni 	ocelot_port_writel(port, PCS1G_SD_CFG_SD_SEL, PCS1G_SD_CFG);
228a556c76aSAlexandre Belloni 
229a556c76aSAlexandre Belloni 	/* Enable PCS */
230a556c76aSAlexandre Belloni 	ocelot_port_writel(port, PCS1G_CFG_PCS_ENA, PCS1G_CFG);
231a556c76aSAlexandre Belloni 
232a556c76aSAlexandre Belloni 	/* No aneg on SGMII */
233a556c76aSAlexandre Belloni 	ocelot_port_writel(port, 0, PCS1G_ANEG_CFG);
234a556c76aSAlexandre Belloni 
235a556c76aSAlexandre Belloni 	/* No loopback */
236a556c76aSAlexandre Belloni 	ocelot_port_writel(port, 0, PCS1G_LB_CFG);
237a556c76aSAlexandre Belloni 
238a556c76aSAlexandre Belloni 	/* Set Max Length and maximum tags allowed */
239a556c76aSAlexandre Belloni 	ocelot_port_writel(port, VLAN_ETH_FRAME_LEN, DEV_MAC_MAXLEN_CFG);
240a556c76aSAlexandre Belloni 	ocelot_port_writel(port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) |
241a556c76aSAlexandre Belloni 			   DEV_MAC_TAGS_CFG_VLAN_AWR_ENA |
242a556c76aSAlexandre Belloni 			   DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA,
243a556c76aSAlexandre Belloni 			   DEV_MAC_TAGS_CFG);
244a556c76aSAlexandre Belloni 
245a556c76aSAlexandre Belloni 	/* Enable MAC module */
246a556c76aSAlexandre Belloni 	ocelot_port_writel(port, DEV_MAC_ENA_CFG_RX_ENA |
247a556c76aSAlexandre Belloni 			   DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG);
248a556c76aSAlexandre Belloni 
249a556c76aSAlexandre Belloni 	/* Take MAC, Port, Phy (intern) and PCS (SGMII/Serdes) clock out of
250a556c76aSAlexandre Belloni 	 * reset */
251a556c76aSAlexandre Belloni 	ocelot_port_writel(port, DEV_CLOCK_CFG_LINK_SPEED(speed),
252a556c76aSAlexandre Belloni 			   DEV_CLOCK_CFG);
253a556c76aSAlexandre Belloni 
254a556c76aSAlexandre Belloni 	/* Set SMAC of Pause frame (00:00:00:00:00:00) */
255a556c76aSAlexandre Belloni 	ocelot_port_writel(port, 0, DEV_MAC_FC_MAC_HIGH_CFG);
256a556c76aSAlexandre Belloni 	ocelot_port_writel(port, 0, DEV_MAC_FC_MAC_LOW_CFG);
257a556c76aSAlexandre Belloni 
258a556c76aSAlexandre Belloni 	/* No PFC */
259a556c76aSAlexandre Belloni 	ocelot_write_gix(ocelot, ANA_PFC_PFC_CFG_FC_LINK_SPEED(speed),
260a556c76aSAlexandre Belloni 			 ANA_PFC_PFC_CFG, p);
261a556c76aSAlexandre Belloni 
262a556c76aSAlexandre Belloni 	/* Set Pause WM hysteresis
263a556c76aSAlexandre Belloni 	 * 152 = 6 * VLAN_ETH_FRAME_LEN / OCELOT_BUFFER_CELL_SZ
264a556c76aSAlexandre Belloni 	 * 101 = 4 * VLAN_ETH_FRAME_LEN / OCELOT_BUFFER_CELL_SZ
265a556c76aSAlexandre Belloni 	 */
266a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, SYS_PAUSE_CFG_PAUSE_ENA |
267a556c76aSAlexandre Belloni 			 SYS_PAUSE_CFG_PAUSE_STOP(101) |
268a556c76aSAlexandre Belloni 			 SYS_PAUSE_CFG_PAUSE_START(152), SYS_PAUSE_CFG, p);
269a556c76aSAlexandre Belloni 
270a556c76aSAlexandre Belloni 	/* Core: Enable port for frame transfer */
271a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE |
272a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG(1) |
273a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE_PORT_ENA,
274a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE, p);
275a556c76aSAlexandre Belloni 
276a556c76aSAlexandre Belloni 	/* Flow control */
277a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) |
278a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_RX_FC_ENA | SYS_MAC_FC_CFG_TX_FC_ENA |
279a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_ZERO_PAUSE_ENA |
280a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) |
281a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_FC_LINK_SPEED(speed),
282a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG, p);
283a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, p);
284a556c76aSAlexandre Belloni 
285a556c76aSAlexandre Belloni 	/* Tail dropping watermark */
286a556c76aSAlexandre Belloni 	atop_wm = (ocelot->shared_queue_sz - 9 * VLAN_ETH_FRAME_LEN) / OCELOT_BUFFER_CELL_SZ;
287a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, ocelot_wm_enc(9 * VLAN_ETH_FRAME_LEN),
288a556c76aSAlexandre Belloni 			 SYS_ATOP, p);
289a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ocelot_wm_enc(atop_wm), SYS_ATOP_TOT_CFG);
290a556c76aSAlexandre Belloni }
291a556c76aSAlexandre Belloni 
292a556c76aSAlexandre Belloni static int ocelot_port_open(struct net_device *dev)
293a556c76aSAlexandre Belloni {
294a556c76aSAlexandre Belloni 	struct ocelot_port *port = netdev_priv(dev);
295a556c76aSAlexandre Belloni 	struct ocelot *ocelot = port->ocelot;
296a556c76aSAlexandre Belloni 	int err;
297a556c76aSAlexandre Belloni 
298a556c76aSAlexandre Belloni 	/* Enable receiving frames on the port, and activate auto-learning of
299a556c76aSAlexandre Belloni 	 * MAC addresses.
300a556c76aSAlexandre Belloni 	 */
301a556c76aSAlexandre Belloni 	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO |
302a556c76aSAlexandre Belloni 			 ANA_PORT_PORT_CFG_RECV_ENA |
303a556c76aSAlexandre Belloni 			 ANA_PORT_PORT_CFG_PORTID_VAL(port->chip_port),
304a556c76aSAlexandre Belloni 			 ANA_PORT_PORT_CFG, port->chip_port);
305a556c76aSAlexandre Belloni 
306a556c76aSAlexandre Belloni 	err = phy_connect_direct(dev, port->phy, &ocelot_port_adjust_link,
307a556c76aSAlexandre Belloni 				 PHY_INTERFACE_MODE_NA);
308a556c76aSAlexandre Belloni 	if (err) {
309a556c76aSAlexandre Belloni 		netdev_err(dev, "Could not attach to PHY\n");
310a556c76aSAlexandre Belloni 		return err;
311a556c76aSAlexandre Belloni 	}
312a556c76aSAlexandre Belloni 
313a556c76aSAlexandre Belloni 	dev->phydev = port->phy;
314a556c76aSAlexandre Belloni 
315a556c76aSAlexandre Belloni 	phy_attached_info(port->phy);
316a556c76aSAlexandre Belloni 	phy_start(port->phy);
317a556c76aSAlexandre Belloni 	return 0;
318a556c76aSAlexandre Belloni }
319a556c76aSAlexandre Belloni 
320a556c76aSAlexandre Belloni static int ocelot_port_stop(struct net_device *dev)
321a556c76aSAlexandre Belloni {
322a556c76aSAlexandre Belloni 	struct ocelot_port *port = netdev_priv(dev);
323a556c76aSAlexandre Belloni 
324a556c76aSAlexandre Belloni 	phy_disconnect(port->phy);
325a556c76aSAlexandre Belloni 
326a556c76aSAlexandre Belloni 	dev->phydev = NULL;
327a556c76aSAlexandre Belloni 
328a556c76aSAlexandre Belloni 	ocelot_port_writel(port, 0, DEV_MAC_ENA_CFG);
329a556c76aSAlexandre Belloni 	ocelot_rmw_rix(port->ocelot, 0, QSYS_SWITCH_PORT_MODE_PORT_ENA,
330a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE, port->chip_port);
331a556c76aSAlexandre Belloni 	return 0;
332a556c76aSAlexandre Belloni }
333a556c76aSAlexandre Belloni 
334a556c76aSAlexandre Belloni /* Generate the IFH for frame injection
335a556c76aSAlexandre Belloni  *
336a556c76aSAlexandre Belloni  * The IFH is a 128bit-value
337a556c76aSAlexandre Belloni  * bit 127: bypass the analyzer processing
338a556c76aSAlexandre Belloni  * bit 56-67: destination mask
339a556c76aSAlexandre Belloni  * bit 28-29: pop_cnt: 3 disables all rewriting of the frame
340a556c76aSAlexandre Belloni  * bit 20-27: cpu extraction queue mask
341a556c76aSAlexandre Belloni  * bit 16: tag type 0: C-tag, 1: S-tag
342a556c76aSAlexandre Belloni  * bit 0-11: VID
343a556c76aSAlexandre Belloni  */
344a556c76aSAlexandre Belloni static int ocelot_gen_ifh(u32 *ifh, struct frame_info *info)
345a556c76aSAlexandre Belloni {
346a556c76aSAlexandre Belloni 	ifh[0] = IFH_INJ_BYPASS;
34708d02364SAntoine Tenart 	ifh[1] = (0xf00 & info->port) >> 8;
348a556c76aSAlexandre Belloni 	ifh[2] = (0xff & info->port) << 24;
34908d02364SAntoine Tenart 	ifh[3] = (info->tag_type << 16) | info->vid;
350a556c76aSAlexandre Belloni 
351a556c76aSAlexandre Belloni 	return 0;
352a556c76aSAlexandre Belloni }
353a556c76aSAlexandre Belloni 
354a556c76aSAlexandre Belloni static int ocelot_port_xmit(struct sk_buff *skb, struct net_device *dev)
355a556c76aSAlexandre Belloni {
356a556c76aSAlexandre Belloni 	struct ocelot_port *port = netdev_priv(dev);
357a556c76aSAlexandre Belloni 	struct ocelot *ocelot = port->ocelot;
358a556c76aSAlexandre Belloni 	u32 val, ifh[IFH_LEN];
359a556c76aSAlexandre Belloni 	struct frame_info info = {};
360a556c76aSAlexandre Belloni 	u8 grp = 0; /* Send everything on CPU group 0 */
361a556c76aSAlexandre Belloni 	unsigned int i, count, last;
362a556c76aSAlexandre Belloni 
363a556c76aSAlexandre Belloni 	val = ocelot_read(ocelot, QS_INJ_STATUS);
364a556c76aSAlexandre Belloni 	if (!(val & QS_INJ_STATUS_FIFO_RDY(BIT(grp))) ||
365a556c76aSAlexandre Belloni 	    (val & QS_INJ_STATUS_WMARK_REACHED(BIT(grp))))
366a556c76aSAlexandre Belloni 		return NETDEV_TX_BUSY;
367a556c76aSAlexandre Belloni 
368a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
369a556c76aSAlexandre Belloni 			 QS_INJ_CTRL_SOF, QS_INJ_CTRL, grp);
370a556c76aSAlexandre Belloni 
371a556c76aSAlexandre Belloni 	info.port = BIT(port->chip_port);
37208d02364SAntoine Tenart 	info.tag_type = IFH_TAG_TYPE_C;
37308d02364SAntoine Tenart 	info.vid = skb_vlan_tag_get(skb);
374a556c76aSAlexandre Belloni 	ocelot_gen_ifh(ifh, &info);
375a556c76aSAlexandre Belloni 
376a556c76aSAlexandre Belloni 	for (i = 0; i < IFH_LEN; i++)
377*c2cd650bSAntoine Tenart 		ocelot_write_rix(ocelot, (__force u32)cpu_to_be32(ifh[i]),
378*c2cd650bSAntoine Tenart 				 QS_INJ_WR, grp);
379a556c76aSAlexandre Belloni 
380a556c76aSAlexandre Belloni 	count = (skb->len + 3) / 4;
381a556c76aSAlexandre Belloni 	last = skb->len % 4;
382a556c76aSAlexandre Belloni 	for (i = 0; i < count; i++) {
383a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, ((u32 *)skb->data)[i], QS_INJ_WR, grp);
384a556c76aSAlexandre Belloni 	}
385a556c76aSAlexandre Belloni 
386a556c76aSAlexandre Belloni 	/* Add padding */
387a556c76aSAlexandre Belloni 	while (i < (OCELOT_BUFFER_CELL_SZ / 4)) {
388a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
389a556c76aSAlexandre Belloni 		i++;
390a556c76aSAlexandre Belloni 	}
391a556c76aSAlexandre Belloni 
392a556c76aSAlexandre Belloni 	/* Indicate EOF and valid bytes in last word */
393a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
394a556c76aSAlexandre Belloni 			 QS_INJ_CTRL_VLD_BYTES(skb->len < OCELOT_BUFFER_CELL_SZ ? 0 : last) |
395a556c76aSAlexandre Belloni 			 QS_INJ_CTRL_EOF,
396a556c76aSAlexandre Belloni 			 QS_INJ_CTRL, grp);
397a556c76aSAlexandre Belloni 
398a556c76aSAlexandre Belloni 	/* Add dummy CRC */
399a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
400a556c76aSAlexandre Belloni 	skb_tx_timestamp(skb);
401a556c76aSAlexandre Belloni 
402a556c76aSAlexandre Belloni 	dev->stats.tx_packets++;
403a556c76aSAlexandre Belloni 	dev->stats.tx_bytes += skb->len;
404a556c76aSAlexandre Belloni 	dev_kfree_skb_any(skb);
405a556c76aSAlexandre Belloni 
406a556c76aSAlexandre Belloni 	return NETDEV_TX_OK;
407a556c76aSAlexandre Belloni }
408a556c76aSAlexandre Belloni 
409a556c76aSAlexandre Belloni static void ocelot_mact_mc_reset(struct ocelot_port *port)
410a556c76aSAlexandre Belloni {
411a556c76aSAlexandre Belloni 	struct ocelot *ocelot = port->ocelot;
412a556c76aSAlexandre Belloni 	struct netdev_hw_addr *ha, *n;
413a556c76aSAlexandre Belloni 
414a556c76aSAlexandre Belloni 	/* Free and forget all the MAC addresses stored in the port private mc
415a556c76aSAlexandre Belloni 	 * list. These are mc addresses that were previously added by calling
416a556c76aSAlexandre Belloni 	 * ocelot_mact_mc_add().
417a556c76aSAlexandre Belloni 	 */
418a556c76aSAlexandre Belloni 	list_for_each_entry_safe(ha, n, &port->mc, list) {
419a556c76aSAlexandre Belloni 		ocelot_mact_forget(ocelot, ha->addr, port->pvid);
420a556c76aSAlexandre Belloni 		list_del(&ha->list);
421a556c76aSAlexandre Belloni 		kfree(ha);
422a556c76aSAlexandre Belloni 	}
423a556c76aSAlexandre Belloni }
424a556c76aSAlexandre Belloni 
425a556c76aSAlexandre Belloni static int ocelot_mact_mc_add(struct ocelot_port *port,
426a556c76aSAlexandre Belloni 			      struct netdev_hw_addr *hw_addr)
427a556c76aSAlexandre Belloni {
428a556c76aSAlexandre Belloni 	struct ocelot *ocelot = port->ocelot;
429a556c76aSAlexandre Belloni 	struct netdev_hw_addr *ha = kzalloc(sizeof(*ha), GFP_KERNEL);
430a556c76aSAlexandre Belloni 
431a556c76aSAlexandre Belloni 	if (!ha)
432a556c76aSAlexandre Belloni 		return -ENOMEM;
433a556c76aSAlexandre Belloni 
434a556c76aSAlexandre Belloni 	memcpy(ha, hw_addr, sizeof(*ha));
435a556c76aSAlexandre Belloni 	list_add_tail(&ha->list, &port->mc);
436a556c76aSAlexandre Belloni 
437a556c76aSAlexandre Belloni 	ocelot_mact_learn(ocelot, PGID_CPU, ha->addr, port->pvid,
438a556c76aSAlexandre Belloni 			  ENTRYTYPE_LOCKED);
439a556c76aSAlexandre Belloni 
440a556c76aSAlexandre Belloni 	return 0;
441a556c76aSAlexandre Belloni }
442a556c76aSAlexandre Belloni 
443a556c76aSAlexandre Belloni static void ocelot_set_rx_mode(struct net_device *dev)
444a556c76aSAlexandre Belloni {
445a556c76aSAlexandre Belloni 	struct ocelot_port *port = netdev_priv(dev);
446a556c76aSAlexandre Belloni 	struct ocelot *ocelot = port->ocelot;
447a556c76aSAlexandre Belloni 	struct netdev_hw_addr *ha;
448a556c76aSAlexandre Belloni 	int i;
449a556c76aSAlexandre Belloni 	u32 val;
450a556c76aSAlexandre Belloni 
451a556c76aSAlexandre Belloni 	/* This doesn't handle promiscuous mode because the bridge core is
452a556c76aSAlexandre Belloni 	 * setting IFF_PROMISC on all slave interfaces and all frames would be
453a556c76aSAlexandre Belloni 	 * forwarded to the CPU port.
454a556c76aSAlexandre Belloni 	 */
455a556c76aSAlexandre Belloni 	val = GENMASK(ocelot->num_phys_ports - 1, 0);
456a556c76aSAlexandre Belloni 	for (i = ocelot->num_phys_ports + 1; i < PGID_CPU; i++)
457a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
458a556c76aSAlexandre Belloni 
459a556c76aSAlexandre Belloni 	/* Handle the device multicast addresses. First remove all the
460a556c76aSAlexandre Belloni 	 * previously installed addresses and then add the latest ones to the
461a556c76aSAlexandre Belloni 	 * mac table.
462a556c76aSAlexandre Belloni 	 */
463a556c76aSAlexandre Belloni 	ocelot_mact_mc_reset(port);
464a556c76aSAlexandre Belloni 	netdev_for_each_mc_addr(ha, dev)
465a556c76aSAlexandre Belloni 		ocelot_mact_mc_add(port, ha);
466a556c76aSAlexandre Belloni }
467a556c76aSAlexandre Belloni 
468a556c76aSAlexandre Belloni static int ocelot_port_get_phys_port_name(struct net_device *dev,
469a556c76aSAlexandre Belloni 					  char *buf, size_t len)
470a556c76aSAlexandre Belloni {
471a556c76aSAlexandre Belloni 	struct ocelot_port *port = netdev_priv(dev);
472a556c76aSAlexandre Belloni 	int ret;
473a556c76aSAlexandre Belloni 
474a556c76aSAlexandre Belloni 	ret = snprintf(buf, len, "p%d", port->chip_port);
475a556c76aSAlexandre Belloni 	if (ret >= len)
476a556c76aSAlexandre Belloni 		return -EINVAL;
477a556c76aSAlexandre Belloni 
478a556c76aSAlexandre Belloni 	return 0;
479a556c76aSAlexandre Belloni }
480a556c76aSAlexandre Belloni 
481a556c76aSAlexandre Belloni static int ocelot_port_set_mac_address(struct net_device *dev, void *p)
482a556c76aSAlexandre Belloni {
483a556c76aSAlexandre Belloni 	struct ocelot_port *port = netdev_priv(dev);
484a556c76aSAlexandre Belloni 	struct ocelot *ocelot = port->ocelot;
485a556c76aSAlexandre Belloni 	const struct sockaddr *addr = p;
486a556c76aSAlexandre Belloni 
487a556c76aSAlexandre Belloni 	/* Learn the new net device MAC address in the mac table. */
488a556c76aSAlexandre Belloni 	ocelot_mact_learn(ocelot, PGID_CPU, addr->sa_data, port->pvid,
489a556c76aSAlexandre Belloni 			  ENTRYTYPE_LOCKED);
490a556c76aSAlexandre Belloni 	/* Then forget the previous one. */
491a556c76aSAlexandre Belloni 	ocelot_mact_forget(ocelot, dev->dev_addr, port->pvid);
492a556c76aSAlexandre Belloni 
493a556c76aSAlexandre Belloni 	ether_addr_copy(dev->dev_addr, addr->sa_data);
494a556c76aSAlexandre Belloni 	return 0;
495a556c76aSAlexandre Belloni }
496a556c76aSAlexandre Belloni 
497a556c76aSAlexandre Belloni static void ocelot_get_stats64(struct net_device *dev,
498a556c76aSAlexandre Belloni 			       struct rtnl_link_stats64 *stats)
499a556c76aSAlexandre Belloni {
500a556c76aSAlexandre Belloni 	struct ocelot_port *port = netdev_priv(dev);
501a556c76aSAlexandre Belloni 	struct ocelot *ocelot = port->ocelot;
502a556c76aSAlexandre Belloni 
503a556c76aSAlexandre Belloni 	/* Configure the port to read the stats from */
504a556c76aSAlexandre Belloni 	ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port->chip_port),
505a556c76aSAlexandre Belloni 		     SYS_STAT_CFG);
506a556c76aSAlexandre Belloni 
507a556c76aSAlexandre Belloni 	/* Get Rx stats */
508a556c76aSAlexandre Belloni 	stats->rx_bytes = ocelot_read(ocelot, SYS_COUNT_RX_OCTETS);
509a556c76aSAlexandre Belloni 	stats->rx_packets = ocelot_read(ocelot, SYS_COUNT_RX_SHORTS) +
510a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_FRAGMENTS) +
511a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_JABBERS) +
512a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_LONGS) +
513a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_64) +
514a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_65_127) +
515a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_128_255) +
516a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_256_1023) +
517a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_1024_1526) +
518a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_1527_MAX);
519a556c76aSAlexandre Belloni 	stats->multicast = ocelot_read(ocelot, SYS_COUNT_RX_MULTICAST);
520a556c76aSAlexandre Belloni 	stats->rx_dropped = dev->stats.rx_dropped;
521a556c76aSAlexandre Belloni 
522a556c76aSAlexandre Belloni 	/* Get Tx stats */
523a556c76aSAlexandre Belloni 	stats->tx_bytes = ocelot_read(ocelot, SYS_COUNT_TX_OCTETS);
524a556c76aSAlexandre Belloni 	stats->tx_packets = ocelot_read(ocelot, SYS_COUNT_TX_64) +
525a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_65_127) +
526a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_128_511) +
527a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_512_1023) +
528a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_1024_1526) +
529a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_1527_MAX);
530a556c76aSAlexandre Belloni 	stats->tx_dropped = ocelot_read(ocelot, SYS_COUNT_TX_DROPS) +
531a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_AGING);
532a556c76aSAlexandre Belloni 	stats->collisions = ocelot_read(ocelot, SYS_COUNT_TX_COLLISION);
533a556c76aSAlexandre Belloni }
534a556c76aSAlexandre Belloni 
535a556c76aSAlexandre Belloni static int ocelot_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
536a556c76aSAlexandre Belloni 			  struct net_device *dev, const unsigned char *addr,
537a556c76aSAlexandre Belloni 			  u16 vid, u16 flags)
538a556c76aSAlexandre Belloni {
539a556c76aSAlexandre Belloni 	struct ocelot_port *port = netdev_priv(dev);
540a556c76aSAlexandre Belloni 	struct ocelot *ocelot = port->ocelot;
541a556c76aSAlexandre Belloni 
542a556c76aSAlexandre Belloni 	return ocelot_mact_learn(ocelot, port->chip_port, addr, vid,
543a556c76aSAlexandre Belloni 				 ENTRYTYPE_NORMAL);
544a556c76aSAlexandre Belloni }
545a556c76aSAlexandre Belloni 
546a556c76aSAlexandre Belloni static int ocelot_fdb_del(struct ndmsg *ndm, struct nlattr *tb[],
547a556c76aSAlexandre Belloni 			  struct net_device *dev,
548a556c76aSAlexandre Belloni 			  const unsigned char *addr, u16 vid)
549a556c76aSAlexandre Belloni {
550a556c76aSAlexandre Belloni 	struct ocelot_port *port = netdev_priv(dev);
551a556c76aSAlexandre Belloni 	struct ocelot *ocelot = port->ocelot;
552a556c76aSAlexandre Belloni 
553a556c76aSAlexandre Belloni 	return ocelot_mact_forget(ocelot, addr, vid);
554a556c76aSAlexandre Belloni }
555a556c76aSAlexandre Belloni 
556a556c76aSAlexandre Belloni struct ocelot_dump_ctx {
557a556c76aSAlexandre Belloni 	struct net_device *dev;
558a556c76aSAlexandre Belloni 	struct sk_buff *skb;
559a556c76aSAlexandre Belloni 	struct netlink_callback *cb;
560a556c76aSAlexandre Belloni 	int idx;
561a556c76aSAlexandre Belloni };
562a556c76aSAlexandre Belloni 
563a556c76aSAlexandre Belloni static int ocelot_fdb_do_dump(struct ocelot_mact_entry *entry,
564a556c76aSAlexandre Belloni 			      struct ocelot_dump_ctx *dump)
565a556c76aSAlexandre Belloni {
566a556c76aSAlexandre Belloni 	u32 portid = NETLINK_CB(dump->cb->skb).portid;
567a556c76aSAlexandre Belloni 	u32 seq = dump->cb->nlh->nlmsg_seq;
568a556c76aSAlexandre Belloni 	struct nlmsghdr *nlh;
569a556c76aSAlexandre Belloni 	struct ndmsg *ndm;
570a556c76aSAlexandre Belloni 
571a556c76aSAlexandre Belloni 	if (dump->idx < dump->cb->args[2])
572a556c76aSAlexandre Belloni 		goto skip;
573a556c76aSAlexandre Belloni 
574a556c76aSAlexandre Belloni 	nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH,
575a556c76aSAlexandre Belloni 			sizeof(*ndm), NLM_F_MULTI);
576a556c76aSAlexandre Belloni 	if (!nlh)
577a556c76aSAlexandre Belloni 		return -EMSGSIZE;
578a556c76aSAlexandre Belloni 
579a556c76aSAlexandre Belloni 	ndm = nlmsg_data(nlh);
580a556c76aSAlexandre Belloni 	ndm->ndm_family  = AF_BRIDGE;
581a556c76aSAlexandre Belloni 	ndm->ndm_pad1    = 0;
582a556c76aSAlexandre Belloni 	ndm->ndm_pad2    = 0;
583a556c76aSAlexandre Belloni 	ndm->ndm_flags   = NTF_SELF;
584a556c76aSAlexandre Belloni 	ndm->ndm_type    = 0;
585a556c76aSAlexandre Belloni 	ndm->ndm_ifindex = dump->dev->ifindex;
586a556c76aSAlexandre Belloni 	ndm->ndm_state   = NUD_REACHABLE;
587a556c76aSAlexandre Belloni 
588a556c76aSAlexandre Belloni 	if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, entry->mac))
589a556c76aSAlexandre Belloni 		goto nla_put_failure;
590a556c76aSAlexandre Belloni 
591a556c76aSAlexandre Belloni 	if (entry->vid && nla_put_u16(dump->skb, NDA_VLAN, entry->vid))
592a556c76aSAlexandre Belloni 		goto nla_put_failure;
593a556c76aSAlexandre Belloni 
594a556c76aSAlexandre Belloni 	nlmsg_end(dump->skb, nlh);
595a556c76aSAlexandre Belloni 
596a556c76aSAlexandre Belloni skip:
597a556c76aSAlexandre Belloni 	dump->idx++;
598a556c76aSAlexandre Belloni 	return 0;
599a556c76aSAlexandre Belloni 
600a556c76aSAlexandre Belloni nla_put_failure:
601a556c76aSAlexandre Belloni 	nlmsg_cancel(dump->skb, nlh);
602a556c76aSAlexandre Belloni 	return -EMSGSIZE;
603a556c76aSAlexandre Belloni }
604a556c76aSAlexandre Belloni 
605a556c76aSAlexandre Belloni static inline int ocelot_mact_read(struct ocelot_port *port, int row, int col,
606a556c76aSAlexandre Belloni 				   struct ocelot_mact_entry *entry)
607a556c76aSAlexandre Belloni {
608a556c76aSAlexandre Belloni 	struct ocelot *ocelot = port->ocelot;
609a556c76aSAlexandre Belloni 	char mac[ETH_ALEN];
610a556c76aSAlexandre Belloni 	u32 val, dst, macl, mach;
611a556c76aSAlexandre Belloni 
612a556c76aSAlexandre Belloni 	/* Set row and column to read from */
613a556c76aSAlexandre Belloni 	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row);
614a556c76aSAlexandre Belloni 	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col);
615a556c76aSAlexandre Belloni 
616a556c76aSAlexandre Belloni 	/* Issue a read command */
617a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
618a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ),
619a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS);
620a556c76aSAlexandre Belloni 
621a556c76aSAlexandre Belloni 	if (ocelot_mact_wait_for_completion(ocelot))
622a556c76aSAlexandre Belloni 		return -ETIMEDOUT;
623a556c76aSAlexandre Belloni 
624a556c76aSAlexandre Belloni 	/* Read the entry flags */
625a556c76aSAlexandre Belloni 	val = ocelot_read(ocelot, ANA_TABLES_MACACCESS);
626a556c76aSAlexandre Belloni 	if (!(val & ANA_TABLES_MACACCESS_VALID))
627a556c76aSAlexandre Belloni 		return -EINVAL;
628a556c76aSAlexandre Belloni 
629a556c76aSAlexandre Belloni 	/* If the entry read has another port configured as its destination,
630a556c76aSAlexandre Belloni 	 * do not report it.
631a556c76aSAlexandre Belloni 	 */
632a556c76aSAlexandre Belloni 	dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3;
633a556c76aSAlexandre Belloni 	if (dst != port->chip_port)
634a556c76aSAlexandre Belloni 		return -EINVAL;
635a556c76aSAlexandre Belloni 
636a556c76aSAlexandre Belloni 	/* Get the entry's MAC address and VLAN id */
637a556c76aSAlexandre Belloni 	macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA);
638a556c76aSAlexandre Belloni 	mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA);
639a556c76aSAlexandre Belloni 
640a556c76aSAlexandre Belloni 	mac[0] = (mach >> 8)  & 0xff;
641a556c76aSAlexandre Belloni 	mac[1] = (mach >> 0)  & 0xff;
642a556c76aSAlexandre Belloni 	mac[2] = (macl >> 24) & 0xff;
643a556c76aSAlexandre Belloni 	mac[3] = (macl >> 16) & 0xff;
644a556c76aSAlexandre Belloni 	mac[4] = (macl >> 8)  & 0xff;
645a556c76aSAlexandre Belloni 	mac[5] = (macl >> 0)  & 0xff;
646a556c76aSAlexandre Belloni 
647a556c76aSAlexandre Belloni 	entry->vid = (mach >> 16) & 0xfff;
648a556c76aSAlexandre Belloni 	ether_addr_copy(entry->mac, mac);
649a556c76aSAlexandre Belloni 
650a556c76aSAlexandre Belloni 	return 0;
651a556c76aSAlexandre Belloni }
652a556c76aSAlexandre Belloni 
653a556c76aSAlexandre Belloni static int ocelot_fdb_dump(struct sk_buff *skb, struct netlink_callback *cb,
654a556c76aSAlexandre Belloni 			   struct net_device *dev,
655a556c76aSAlexandre Belloni 			   struct net_device *filter_dev, int *idx)
656a556c76aSAlexandre Belloni {
657a556c76aSAlexandre Belloni 	struct ocelot_port *port = netdev_priv(dev);
658a556c76aSAlexandre Belloni 	int i, j, ret = 0;
659a556c76aSAlexandre Belloni 	struct ocelot_dump_ctx dump = {
660a556c76aSAlexandre Belloni 		.dev = dev,
661a556c76aSAlexandre Belloni 		.skb = skb,
662a556c76aSAlexandre Belloni 		.cb = cb,
663a556c76aSAlexandre Belloni 		.idx = *idx,
664a556c76aSAlexandre Belloni 	};
665a556c76aSAlexandre Belloni 
666a556c76aSAlexandre Belloni 	struct ocelot_mact_entry entry;
667a556c76aSAlexandre Belloni 
668a556c76aSAlexandre Belloni 	/* Loop through all the mac tables entries. There are 1024 rows of 4
669a556c76aSAlexandre Belloni 	 * entries.
670a556c76aSAlexandre Belloni 	 */
671a556c76aSAlexandre Belloni 	for (i = 0; i < 1024; i++) {
672a556c76aSAlexandre Belloni 		for (j = 0; j < 4; j++) {
673a556c76aSAlexandre Belloni 			ret = ocelot_mact_read(port, i, j, &entry);
674a556c76aSAlexandre Belloni 			/* If the entry is invalid (wrong port, invalid...),
675a556c76aSAlexandre Belloni 			 * skip it.
676a556c76aSAlexandre Belloni 			 */
677a556c76aSAlexandre Belloni 			if (ret == -EINVAL)
678a556c76aSAlexandre Belloni 				continue;
679a556c76aSAlexandre Belloni 			else if (ret)
680a556c76aSAlexandre Belloni 				goto end;
681a556c76aSAlexandre Belloni 
682a556c76aSAlexandre Belloni 			ret = ocelot_fdb_do_dump(&entry, &dump);
683a556c76aSAlexandre Belloni 			if (ret)
684a556c76aSAlexandre Belloni 				goto end;
685a556c76aSAlexandre Belloni 		}
686a556c76aSAlexandre Belloni 	}
687a556c76aSAlexandre Belloni 
688a556c76aSAlexandre Belloni end:
689a556c76aSAlexandre Belloni 	*idx = dump.idx;
690a556c76aSAlexandre Belloni 	return ret;
691a556c76aSAlexandre Belloni }
692a556c76aSAlexandre Belloni 
693a556c76aSAlexandre Belloni static const struct net_device_ops ocelot_port_netdev_ops = {
694a556c76aSAlexandre Belloni 	.ndo_open			= ocelot_port_open,
695a556c76aSAlexandre Belloni 	.ndo_stop			= ocelot_port_stop,
696a556c76aSAlexandre Belloni 	.ndo_start_xmit			= ocelot_port_xmit,
697a556c76aSAlexandre Belloni 	.ndo_set_rx_mode		= ocelot_set_rx_mode,
698a556c76aSAlexandre Belloni 	.ndo_get_phys_port_name		= ocelot_port_get_phys_port_name,
699a556c76aSAlexandre Belloni 	.ndo_set_mac_address		= ocelot_port_set_mac_address,
700a556c76aSAlexandre Belloni 	.ndo_get_stats64		= ocelot_get_stats64,
701a556c76aSAlexandre Belloni 	.ndo_fdb_add			= ocelot_fdb_add,
702a556c76aSAlexandre Belloni 	.ndo_fdb_del			= ocelot_fdb_del,
703a556c76aSAlexandre Belloni 	.ndo_fdb_dump			= ocelot_fdb_dump,
704a556c76aSAlexandre Belloni };
705a556c76aSAlexandre Belloni 
706a556c76aSAlexandre Belloni static void ocelot_get_strings(struct net_device *netdev, u32 sset, u8 *data)
707a556c76aSAlexandre Belloni {
708a556c76aSAlexandre Belloni 	struct ocelot_port *port = netdev_priv(netdev);
709a556c76aSAlexandre Belloni 	struct ocelot *ocelot = port->ocelot;
710a556c76aSAlexandre Belloni 	int i;
711a556c76aSAlexandre Belloni 
712a556c76aSAlexandre Belloni 	if (sset != ETH_SS_STATS)
713a556c76aSAlexandre Belloni 		return;
714a556c76aSAlexandre Belloni 
715a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_stats; i++)
716a556c76aSAlexandre Belloni 		memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name,
717a556c76aSAlexandre Belloni 		       ETH_GSTRING_LEN);
718a556c76aSAlexandre Belloni }
719a556c76aSAlexandre Belloni 
720a556c76aSAlexandre Belloni static void ocelot_check_stats(struct work_struct *work)
721a556c76aSAlexandre Belloni {
722a556c76aSAlexandre Belloni 	struct delayed_work *del_work = to_delayed_work(work);
723a556c76aSAlexandre Belloni 	struct ocelot *ocelot = container_of(del_work, struct ocelot, stats_work);
724a556c76aSAlexandre Belloni 	int i, j;
725a556c76aSAlexandre Belloni 
726a556c76aSAlexandre Belloni 	mutex_lock(&ocelot->stats_lock);
727a556c76aSAlexandre Belloni 
728a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_phys_ports; i++) {
729a556c76aSAlexandre Belloni 		/* Configure the port to read the stats from */
730a556c76aSAlexandre Belloni 		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG);
731a556c76aSAlexandre Belloni 
732a556c76aSAlexandre Belloni 		for (j = 0; j < ocelot->num_stats; j++) {
733a556c76aSAlexandre Belloni 			u32 val;
734a556c76aSAlexandre Belloni 			unsigned int idx = i * ocelot->num_stats + j;
735a556c76aSAlexandre Belloni 
736a556c76aSAlexandre Belloni 			val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS,
737a556c76aSAlexandre Belloni 					      ocelot->stats_layout[j].offset);
738a556c76aSAlexandre Belloni 
739a556c76aSAlexandre Belloni 			if (val < (ocelot->stats[idx] & U32_MAX))
740a556c76aSAlexandre Belloni 				ocelot->stats[idx] += (u64)1 << 32;
741a556c76aSAlexandre Belloni 
742a556c76aSAlexandre Belloni 			ocelot->stats[idx] = (ocelot->stats[idx] &
743a556c76aSAlexandre Belloni 					      ~(u64)U32_MAX) + val;
744a556c76aSAlexandre Belloni 		}
745a556c76aSAlexandre Belloni 	}
746a556c76aSAlexandre Belloni 
747a556c76aSAlexandre Belloni 	cancel_delayed_work(&ocelot->stats_work);
748a556c76aSAlexandre Belloni 	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
749a556c76aSAlexandre Belloni 			   OCELOT_STATS_CHECK_DELAY);
750a556c76aSAlexandre Belloni 
751a556c76aSAlexandre Belloni 	mutex_unlock(&ocelot->stats_lock);
752a556c76aSAlexandre Belloni }
753a556c76aSAlexandre Belloni 
754a556c76aSAlexandre Belloni static void ocelot_get_ethtool_stats(struct net_device *dev,
755a556c76aSAlexandre Belloni 				     struct ethtool_stats *stats, u64 *data)
756a556c76aSAlexandre Belloni {
757a556c76aSAlexandre Belloni 	struct ocelot_port *port = netdev_priv(dev);
758a556c76aSAlexandre Belloni 	struct ocelot *ocelot = port->ocelot;
759a556c76aSAlexandre Belloni 	int i;
760a556c76aSAlexandre Belloni 
761a556c76aSAlexandre Belloni 	/* check and update now */
762a556c76aSAlexandre Belloni 	ocelot_check_stats(&ocelot->stats_work.work);
763a556c76aSAlexandre Belloni 
764a556c76aSAlexandre Belloni 	/* Copy all counters */
765a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_stats; i++)
766a556c76aSAlexandre Belloni 		*data++ = ocelot->stats[port->chip_port * ocelot->num_stats + i];
767a556c76aSAlexandre Belloni }
768a556c76aSAlexandre Belloni 
769a556c76aSAlexandre Belloni static int ocelot_get_sset_count(struct net_device *dev, int sset)
770a556c76aSAlexandre Belloni {
771a556c76aSAlexandre Belloni 	struct ocelot_port *port = netdev_priv(dev);
772a556c76aSAlexandre Belloni 	struct ocelot *ocelot = port->ocelot;
773a556c76aSAlexandre Belloni 
774a556c76aSAlexandre Belloni 	if (sset != ETH_SS_STATS)
775a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
776a556c76aSAlexandre Belloni 	return ocelot->num_stats;
777a556c76aSAlexandre Belloni }
778a556c76aSAlexandre Belloni 
779a556c76aSAlexandre Belloni static const struct ethtool_ops ocelot_ethtool_ops = {
780a556c76aSAlexandre Belloni 	.get_strings		= ocelot_get_strings,
781a556c76aSAlexandre Belloni 	.get_ethtool_stats	= ocelot_get_ethtool_stats,
782a556c76aSAlexandre Belloni 	.get_sset_count		= ocelot_get_sset_count,
783a556c76aSAlexandre Belloni };
784a556c76aSAlexandre Belloni 
785a556c76aSAlexandre Belloni static int ocelot_port_attr_get(struct net_device *dev,
786a556c76aSAlexandre Belloni 				struct switchdev_attr *attr)
787a556c76aSAlexandre Belloni {
788a556c76aSAlexandre Belloni 	struct ocelot_port *ocelot_port = netdev_priv(dev);
789a556c76aSAlexandre Belloni 	struct ocelot *ocelot = ocelot_port->ocelot;
790a556c76aSAlexandre Belloni 
791a556c76aSAlexandre Belloni 	switch (attr->id) {
792a556c76aSAlexandre Belloni 	case SWITCHDEV_ATTR_ID_PORT_PARENT_ID:
793a556c76aSAlexandre Belloni 		attr->u.ppid.id_len = sizeof(ocelot->base_mac);
794a556c76aSAlexandre Belloni 		memcpy(&attr->u.ppid.id, &ocelot->base_mac,
795a556c76aSAlexandre Belloni 		       attr->u.ppid.id_len);
796a556c76aSAlexandre Belloni 		break;
797a556c76aSAlexandre Belloni 	default:
798a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
799a556c76aSAlexandre Belloni 	}
800a556c76aSAlexandre Belloni 
801a556c76aSAlexandre Belloni 	return 0;
802a556c76aSAlexandre Belloni }
803a556c76aSAlexandre Belloni 
804a556c76aSAlexandre Belloni static int ocelot_port_attr_stp_state_set(struct ocelot_port *ocelot_port,
805a556c76aSAlexandre Belloni 					  struct switchdev_trans *trans,
806a556c76aSAlexandre Belloni 					  u8 state)
807a556c76aSAlexandre Belloni {
808a556c76aSAlexandre Belloni 	struct ocelot *ocelot = ocelot_port->ocelot;
809a556c76aSAlexandre Belloni 	u32 port_cfg;
810a556c76aSAlexandre Belloni 	int port, i;
811a556c76aSAlexandre Belloni 
812a556c76aSAlexandre Belloni 	if (switchdev_trans_ph_prepare(trans))
813a556c76aSAlexandre Belloni 		return 0;
814a556c76aSAlexandre Belloni 
815a556c76aSAlexandre Belloni 	if (!(BIT(ocelot_port->chip_port) & ocelot->bridge_mask))
816a556c76aSAlexandre Belloni 		return 0;
817a556c76aSAlexandre Belloni 
818a556c76aSAlexandre Belloni 	port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG,
819a556c76aSAlexandre Belloni 				   ocelot_port->chip_port);
820a556c76aSAlexandre Belloni 
821a556c76aSAlexandre Belloni 	switch (state) {
822a556c76aSAlexandre Belloni 	case BR_STATE_FORWARDING:
823a556c76aSAlexandre Belloni 		ocelot->bridge_fwd_mask |= BIT(ocelot_port->chip_port);
824a556c76aSAlexandre Belloni 		/* Fallthrough */
825a556c76aSAlexandre Belloni 	case BR_STATE_LEARNING:
826a556c76aSAlexandre Belloni 		port_cfg |= ANA_PORT_PORT_CFG_LEARN_ENA;
827a556c76aSAlexandre Belloni 		break;
828a556c76aSAlexandre Belloni 
829a556c76aSAlexandre Belloni 	default:
830a556c76aSAlexandre Belloni 		port_cfg &= ~ANA_PORT_PORT_CFG_LEARN_ENA;
831a556c76aSAlexandre Belloni 		ocelot->bridge_fwd_mask &= ~BIT(ocelot_port->chip_port);
832a556c76aSAlexandre Belloni 		break;
833a556c76aSAlexandre Belloni 	}
834a556c76aSAlexandre Belloni 
835a556c76aSAlexandre Belloni 	ocelot_write_gix(ocelot, port_cfg, ANA_PORT_PORT_CFG,
836a556c76aSAlexandre Belloni 			 ocelot_port->chip_port);
837a556c76aSAlexandre Belloni 
838a556c76aSAlexandre Belloni 	/* Apply FWD mask. The loop is needed to add/remove the current port as
839a556c76aSAlexandre Belloni 	 * a source for the other ports.
840a556c76aSAlexandre Belloni 	 */
841a556c76aSAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++) {
842a556c76aSAlexandre Belloni 		if (ocelot->bridge_fwd_mask & BIT(port)) {
843a556c76aSAlexandre Belloni 			unsigned long mask = ocelot->bridge_fwd_mask & ~BIT(port);
844a556c76aSAlexandre Belloni 
845a556c76aSAlexandre Belloni 			for (i = 0; i < ocelot->num_phys_ports; i++) {
846a556c76aSAlexandre Belloni 				unsigned long bond_mask = ocelot->lags[i];
847a556c76aSAlexandre Belloni 
848a556c76aSAlexandre Belloni 				if (!bond_mask)
849a556c76aSAlexandre Belloni 					continue;
850a556c76aSAlexandre Belloni 
851a556c76aSAlexandre Belloni 				if (bond_mask & BIT(port)) {
852a556c76aSAlexandre Belloni 					mask &= ~bond_mask;
853a556c76aSAlexandre Belloni 					break;
854a556c76aSAlexandre Belloni 				}
855a556c76aSAlexandre Belloni 			}
856a556c76aSAlexandre Belloni 
857a556c76aSAlexandre Belloni 			ocelot_write_rix(ocelot,
858a556c76aSAlexandre Belloni 					 BIT(ocelot->num_phys_ports) | mask,
859a556c76aSAlexandre Belloni 					 ANA_PGID_PGID, PGID_SRC + port);
860a556c76aSAlexandre Belloni 		} else {
861a556c76aSAlexandre Belloni 			/* Only the CPU port, this is compatible with link
862a556c76aSAlexandre Belloni 			 * aggregation.
863a556c76aSAlexandre Belloni 			 */
864a556c76aSAlexandre Belloni 			ocelot_write_rix(ocelot,
865a556c76aSAlexandre Belloni 					 BIT(ocelot->num_phys_ports),
866a556c76aSAlexandre Belloni 					 ANA_PGID_PGID, PGID_SRC + port);
867a556c76aSAlexandre Belloni 		}
868a556c76aSAlexandre Belloni 	}
869a556c76aSAlexandre Belloni 
870a556c76aSAlexandre Belloni 	return 0;
871a556c76aSAlexandre Belloni }
872a556c76aSAlexandre Belloni 
873a556c76aSAlexandre Belloni static void ocelot_port_attr_ageing_set(struct ocelot_port *ocelot_port,
874a556c76aSAlexandre Belloni 					unsigned long ageing_clock_t)
875a556c76aSAlexandre Belloni {
876a556c76aSAlexandre Belloni 	struct ocelot *ocelot = ocelot_port->ocelot;
877a556c76aSAlexandre Belloni 	unsigned long ageing_jiffies = clock_t_to_jiffies(ageing_clock_t);
878a556c76aSAlexandre Belloni 	u32 ageing_time = jiffies_to_msecs(ageing_jiffies) / 1000;
879a556c76aSAlexandre Belloni 
880a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_AUTOAGE_AGE_PERIOD(ageing_time / 2),
881a556c76aSAlexandre Belloni 		     ANA_AUTOAGE);
882a556c76aSAlexandre Belloni }
883a556c76aSAlexandre Belloni 
884a556c76aSAlexandre Belloni static void ocelot_port_attr_mc_set(struct ocelot_port *port, bool mc)
885a556c76aSAlexandre Belloni {
886a556c76aSAlexandre Belloni 	struct ocelot *ocelot = port->ocelot;
887a556c76aSAlexandre Belloni 	u32 val = ocelot_read_gix(ocelot, ANA_PORT_CPU_FWD_CFG,
888a556c76aSAlexandre Belloni 				  port->chip_port);
889a556c76aSAlexandre Belloni 
890a556c76aSAlexandre Belloni 	if (mc)
891a556c76aSAlexandre Belloni 		val |= ANA_PORT_CPU_FWD_CFG_CPU_IGMP_REDIR_ENA |
892a556c76aSAlexandre Belloni 		       ANA_PORT_CPU_FWD_CFG_CPU_MLD_REDIR_ENA |
893a556c76aSAlexandre Belloni 		       ANA_PORT_CPU_FWD_CFG_CPU_IPMC_CTRL_COPY_ENA;
894a556c76aSAlexandre Belloni 	else
895a556c76aSAlexandre Belloni 		val &= ~(ANA_PORT_CPU_FWD_CFG_CPU_IGMP_REDIR_ENA |
896a556c76aSAlexandre Belloni 			 ANA_PORT_CPU_FWD_CFG_CPU_MLD_REDIR_ENA |
897a556c76aSAlexandre Belloni 			 ANA_PORT_CPU_FWD_CFG_CPU_IPMC_CTRL_COPY_ENA);
898a556c76aSAlexandre Belloni 
899a556c76aSAlexandre Belloni 	ocelot_write_gix(ocelot, val, ANA_PORT_CPU_FWD_CFG, port->chip_port);
900a556c76aSAlexandre Belloni }
901a556c76aSAlexandre Belloni 
902a556c76aSAlexandre Belloni static int ocelot_port_attr_set(struct net_device *dev,
903a556c76aSAlexandre Belloni 				const struct switchdev_attr *attr,
904a556c76aSAlexandre Belloni 				struct switchdev_trans *trans)
905a556c76aSAlexandre Belloni {
906a556c76aSAlexandre Belloni 	struct ocelot_port *ocelot_port = netdev_priv(dev);
907a556c76aSAlexandre Belloni 	int err = 0;
908a556c76aSAlexandre Belloni 
909a556c76aSAlexandre Belloni 	switch (attr->id) {
910a556c76aSAlexandre Belloni 	case SWITCHDEV_ATTR_ID_PORT_STP_STATE:
911a556c76aSAlexandre Belloni 		ocelot_port_attr_stp_state_set(ocelot_port, trans,
912a556c76aSAlexandre Belloni 					       attr->u.stp_state);
913a556c76aSAlexandre Belloni 		break;
914a556c76aSAlexandre Belloni 	case SWITCHDEV_ATTR_ID_BRIDGE_AGEING_TIME:
915a556c76aSAlexandre Belloni 		ocelot_port_attr_ageing_set(ocelot_port, attr->u.ageing_time);
916a556c76aSAlexandre Belloni 		break;
917a556c76aSAlexandre Belloni 	case SWITCHDEV_ATTR_ID_BRIDGE_MC_DISABLED:
918a556c76aSAlexandre Belloni 		ocelot_port_attr_mc_set(ocelot_port, !attr->u.mc_disabled);
919a556c76aSAlexandre Belloni 		break;
920a556c76aSAlexandre Belloni 	default:
921a556c76aSAlexandre Belloni 		err = -EOPNOTSUPP;
922a556c76aSAlexandre Belloni 		break;
923a556c76aSAlexandre Belloni 	}
924a556c76aSAlexandre Belloni 
925a556c76aSAlexandre Belloni 	return err;
926a556c76aSAlexandre Belloni }
927a556c76aSAlexandre Belloni 
928a556c76aSAlexandre Belloni static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot,
929a556c76aSAlexandre Belloni 						     const unsigned char *addr,
930a556c76aSAlexandre Belloni 						     u16 vid)
931a556c76aSAlexandre Belloni {
932a556c76aSAlexandre Belloni 	struct ocelot_multicast *mc;
933a556c76aSAlexandre Belloni 
934a556c76aSAlexandre Belloni 	list_for_each_entry(mc, &ocelot->multicast, list) {
935a556c76aSAlexandre Belloni 		if (ether_addr_equal(mc->addr, addr) && mc->vid == vid)
936a556c76aSAlexandre Belloni 			return mc;
937a556c76aSAlexandre Belloni 	}
938a556c76aSAlexandre Belloni 
939a556c76aSAlexandre Belloni 	return NULL;
940a556c76aSAlexandre Belloni }
941a556c76aSAlexandre Belloni 
942a556c76aSAlexandre Belloni static int ocelot_port_obj_add_mdb(struct net_device *dev,
943a556c76aSAlexandre Belloni 				   const struct switchdev_obj_port_mdb *mdb,
944a556c76aSAlexandre Belloni 				   struct switchdev_trans *trans)
945a556c76aSAlexandre Belloni {
946a556c76aSAlexandre Belloni 	struct ocelot_port *port = netdev_priv(dev);
947a556c76aSAlexandre Belloni 	struct ocelot *ocelot = port->ocelot;
948a556c76aSAlexandre Belloni 	struct ocelot_multicast *mc;
949a556c76aSAlexandre Belloni 	unsigned char addr[ETH_ALEN];
950a556c76aSAlexandre Belloni 	u16 vid = mdb->vid;
951a556c76aSAlexandre Belloni 	bool new = false;
952a556c76aSAlexandre Belloni 
953a556c76aSAlexandre Belloni 	if (!vid)
954a556c76aSAlexandre Belloni 		vid = 1;
955a556c76aSAlexandre Belloni 
956a556c76aSAlexandre Belloni 	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
957a556c76aSAlexandre Belloni 	if (!mc) {
958a556c76aSAlexandre Belloni 		mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL);
959a556c76aSAlexandre Belloni 		if (!mc)
960a556c76aSAlexandre Belloni 			return -ENOMEM;
961a556c76aSAlexandre Belloni 
962a556c76aSAlexandre Belloni 		memcpy(mc->addr, mdb->addr, ETH_ALEN);
963a556c76aSAlexandre Belloni 		mc->vid = vid;
964a556c76aSAlexandre Belloni 
965a556c76aSAlexandre Belloni 		list_add_tail(&mc->list, &ocelot->multicast);
966a556c76aSAlexandre Belloni 		new = true;
967a556c76aSAlexandre Belloni 	}
968a556c76aSAlexandre Belloni 
969a556c76aSAlexandre Belloni 	memcpy(addr, mc->addr, ETH_ALEN);
970a556c76aSAlexandre Belloni 	addr[0] = 0;
971a556c76aSAlexandre Belloni 
972a556c76aSAlexandre Belloni 	if (!new) {
973a556c76aSAlexandre Belloni 		addr[2] = mc->ports << 0;
974a556c76aSAlexandre Belloni 		addr[1] = mc->ports << 8;
975a556c76aSAlexandre Belloni 		ocelot_mact_forget(ocelot, addr, vid);
976a556c76aSAlexandre Belloni 	}
977a556c76aSAlexandre Belloni 
978a556c76aSAlexandre Belloni 	mc->ports |= BIT(port->chip_port);
979a556c76aSAlexandre Belloni 	addr[2] = mc->ports << 0;
980a556c76aSAlexandre Belloni 	addr[1] = mc->ports << 8;
981a556c76aSAlexandre Belloni 
982a556c76aSAlexandre Belloni 	return ocelot_mact_learn(ocelot, 0, addr, vid, ENTRYTYPE_MACv4);
983a556c76aSAlexandre Belloni }
984a556c76aSAlexandre Belloni 
985a556c76aSAlexandre Belloni static int ocelot_port_obj_del_mdb(struct net_device *dev,
986a556c76aSAlexandre Belloni 				   const struct switchdev_obj_port_mdb *mdb)
987a556c76aSAlexandre Belloni {
988a556c76aSAlexandre Belloni 	struct ocelot_port *port = netdev_priv(dev);
989a556c76aSAlexandre Belloni 	struct ocelot *ocelot = port->ocelot;
990a556c76aSAlexandre Belloni 	struct ocelot_multicast *mc;
991a556c76aSAlexandre Belloni 	unsigned char addr[ETH_ALEN];
992a556c76aSAlexandre Belloni 	u16 vid = mdb->vid;
993a556c76aSAlexandre Belloni 
994a556c76aSAlexandre Belloni 	if (!vid)
995a556c76aSAlexandre Belloni 		vid = 1;
996a556c76aSAlexandre Belloni 
997a556c76aSAlexandre Belloni 	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
998a556c76aSAlexandre Belloni 	if (!mc)
999a556c76aSAlexandre Belloni 		return -ENOENT;
1000a556c76aSAlexandre Belloni 
1001a556c76aSAlexandre Belloni 	memcpy(addr, mc->addr, ETH_ALEN);
1002a556c76aSAlexandre Belloni 	addr[2] = mc->ports << 0;
1003a556c76aSAlexandre Belloni 	addr[1] = mc->ports << 8;
1004a556c76aSAlexandre Belloni 	addr[0] = 0;
1005a556c76aSAlexandre Belloni 	ocelot_mact_forget(ocelot, addr, vid);
1006a556c76aSAlexandre Belloni 
1007a556c76aSAlexandre Belloni 	mc->ports &= ~BIT(port->chip_port);
1008a556c76aSAlexandre Belloni 	if (!mc->ports) {
1009a556c76aSAlexandre Belloni 		list_del(&mc->list);
1010a556c76aSAlexandre Belloni 		devm_kfree(ocelot->dev, mc);
1011a556c76aSAlexandre Belloni 		return 0;
1012a556c76aSAlexandre Belloni 	}
1013a556c76aSAlexandre Belloni 
1014a556c76aSAlexandre Belloni 	addr[2] = mc->ports << 0;
1015a556c76aSAlexandre Belloni 	addr[1] = mc->ports << 8;
1016a556c76aSAlexandre Belloni 
1017a556c76aSAlexandre Belloni 	return ocelot_mact_learn(ocelot, 0, addr, vid, ENTRYTYPE_MACv4);
1018a556c76aSAlexandre Belloni }
1019a556c76aSAlexandre Belloni 
1020a556c76aSAlexandre Belloni static int ocelot_port_obj_add(struct net_device *dev,
1021a556c76aSAlexandre Belloni 			       const struct switchdev_obj *obj,
1022a556c76aSAlexandre Belloni 			       struct switchdev_trans *trans)
1023a556c76aSAlexandre Belloni {
1024a556c76aSAlexandre Belloni 	int ret = 0;
1025a556c76aSAlexandre Belloni 
1026a556c76aSAlexandre Belloni 	switch (obj->id) {
1027a556c76aSAlexandre Belloni 	case SWITCHDEV_OBJ_ID_PORT_MDB:
1028a556c76aSAlexandre Belloni 		ret = ocelot_port_obj_add_mdb(dev, SWITCHDEV_OBJ_PORT_MDB(obj),
1029a556c76aSAlexandre Belloni 					      trans);
1030a556c76aSAlexandre Belloni 		break;
1031a556c76aSAlexandre Belloni 	default:
1032a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
1033a556c76aSAlexandre Belloni 	}
1034a556c76aSAlexandre Belloni 
1035a556c76aSAlexandre Belloni 	return ret;
1036a556c76aSAlexandre Belloni }
1037a556c76aSAlexandre Belloni 
1038a556c76aSAlexandre Belloni static int ocelot_port_obj_del(struct net_device *dev,
1039a556c76aSAlexandre Belloni 			       const struct switchdev_obj *obj)
1040a556c76aSAlexandre Belloni {
1041a556c76aSAlexandre Belloni 	int ret = 0;
1042a556c76aSAlexandre Belloni 
1043a556c76aSAlexandre Belloni 	switch (obj->id) {
1044a556c76aSAlexandre Belloni 	case SWITCHDEV_OBJ_ID_PORT_MDB:
1045a556c76aSAlexandre Belloni 		ret = ocelot_port_obj_del_mdb(dev, SWITCHDEV_OBJ_PORT_MDB(obj));
1046a556c76aSAlexandre Belloni 		break;
1047a556c76aSAlexandre Belloni 	default:
1048a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
1049a556c76aSAlexandre Belloni 	}
1050a556c76aSAlexandre Belloni 
1051a556c76aSAlexandre Belloni 	return ret;
1052a556c76aSAlexandre Belloni }
1053a556c76aSAlexandre Belloni 
1054a556c76aSAlexandre Belloni static const struct switchdev_ops ocelot_port_switchdev_ops = {
1055a556c76aSAlexandre Belloni 	.switchdev_port_attr_get	= ocelot_port_attr_get,
1056a556c76aSAlexandre Belloni 	.switchdev_port_attr_set	= ocelot_port_attr_set,
1057a556c76aSAlexandre Belloni 	.switchdev_port_obj_add		= ocelot_port_obj_add,
1058a556c76aSAlexandre Belloni 	.switchdev_port_obj_del		= ocelot_port_obj_del,
1059a556c76aSAlexandre Belloni };
1060a556c76aSAlexandre Belloni 
1061a556c76aSAlexandre Belloni static int ocelot_port_bridge_join(struct ocelot_port *ocelot_port,
1062a556c76aSAlexandre Belloni 				   struct net_device *bridge)
1063a556c76aSAlexandre Belloni {
1064a556c76aSAlexandre Belloni 	struct ocelot *ocelot = ocelot_port->ocelot;
1065a556c76aSAlexandre Belloni 
1066a556c76aSAlexandre Belloni 	if (!ocelot->bridge_mask) {
1067a556c76aSAlexandre Belloni 		ocelot->hw_bridge_dev = bridge;
1068a556c76aSAlexandre Belloni 	} else {
1069a556c76aSAlexandre Belloni 		if (ocelot->hw_bridge_dev != bridge)
1070a556c76aSAlexandre Belloni 			/* This is adding the port to a second bridge, this is
1071a556c76aSAlexandre Belloni 			 * unsupported */
1072a556c76aSAlexandre Belloni 			return -ENODEV;
1073a556c76aSAlexandre Belloni 	}
1074a556c76aSAlexandre Belloni 
1075a556c76aSAlexandre Belloni 	ocelot->bridge_mask |= BIT(ocelot_port->chip_port);
1076a556c76aSAlexandre Belloni 
1077a556c76aSAlexandre Belloni 	return 0;
1078a556c76aSAlexandre Belloni }
1079a556c76aSAlexandre Belloni 
1080a556c76aSAlexandre Belloni static void ocelot_port_bridge_leave(struct ocelot_port *ocelot_port,
1081a556c76aSAlexandre Belloni 				     struct net_device *bridge)
1082a556c76aSAlexandre Belloni {
1083a556c76aSAlexandre Belloni 	struct ocelot *ocelot = ocelot_port->ocelot;
1084a556c76aSAlexandre Belloni 
1085a556c76aSAlexandre Belloni 	ocelot->bridge_mask &= ~BIT(ocelot_port->chip_port);
1086a556c76aSAlexandre Belloni 
1087a556c76aSAlexandre Belloni 	if (!ocelot->bridge_mask)
1088a556c76aSAlexandre Belloni 		ocelot->hw_bridge_dev = NULL;
1089a556c76aSAlexandre Belloni }
1090a556c76aSAlexandre Belloni 
1091a556c76aSAlexandre Belloni /* Checks if the net_device instance given to us originate from our driver. */
1092a556c76aSAlexandre Belloni static bool ocelot_netdevice_dev_check(const struct net_device *dev)
1093a556c76aSAlexandre Belloni {
1094a556c76aSAlexandre Belloni 	return dev->netdev_ops == &ocelot_port_netdev_ops;
1095a556c76aSAlexandre Belloni }
1096a556c76aSAlexandre Belloni 
1097a556c76aSAlexandre Belloni static int ocelot_netdevice_port_event(struct net_device *dev,
1098a556c76aSAlexandre Belloni 				       unsigned long event,
1099a556c76aSAlexandre Belloni 				       struct netdev_notifier_changeupper_info *info)
1100a556c76aSAlexandre Belloni {
1101a556c76aSAlexandre Belloni 	struct ocelot_port *ocelot_port = netdev_priv(dev);
1102a556c76aSAlexandre Belloni 	int err = 0;
1103a556c76aSAlexandre Belloni 
1104a556c76aSAlexandre Belloni 	if (!ocelot_netdevice_dev_check(dev))
1105a556c76aSAlexandre Belloni 		return 0;
1106a556c76aSAlexandre Belloni 
1107a556c76aSAlexandre Belloni 	switch (event) {
1108a556c76aSAlexandre Belloni 	case NETDEV_CHANGEUPPER:
1109a556c76aSAlexandre Belloni 		if (netif_is_bridge_master(info->upper_dev)) {
1110a556c76aSAlexandre Belloni 			if (info->linking)
1111a556c76aSAlexandre Belloni 				err = ocelot_port_bridge_join(ocelot_port,
1112a556c76aSAlexandre Belloni 							      info->upper_dev);
1113a556c76aSAlexandre Belloni 			else
1114a556c76aSAlexandre Belloni 				ocelot_port_bridge_leave(ocelot_port,
1115a556c76aSAlexandre Belloni 							 info->upper_dev);
1116a556c76aSAlexandre Belloni 		}
1117a556c76aSAlexandre Belloni 		break;
1118a556c76aSAlexandre Belloni 	default:
1119a556c76aSAlexandre Belloni 		break;
1120a556c76aSAlexandre Belloni 	}
1121a556c76aSAlexandre Belloni 
1122a556c76aSAlexandre Belloni 	return err;
1123a556c76aSAlexandre Belloni }
1124a556c76aSAlexandre Belloni 
1125a556c76aSAlexandre Belloni static int ocelot_netdevice_event(struct notifier_block *unused,
1126a556c76aSAlexandre Belloni 				  unsigned long event, void *ptr)
1127a556c76aSAlexandre Belloni {
1128a556c76aSAlexandre Belloni 	struct netdev_notifier_changeupper_info *info = ptr;
1129a556c76aSAlexandre Belloni 	struct net_device *dev = netdev_notifier_info_to_dev(ptr);
11302ac0e152SGeert Uytterhoeven 	int ret = 0;
1131a556c76aSAlexandre Belloni 
1132a556c76aSAlexandre Belloni 	if (netif_is_lag_master(dev)) {
1133a556c76aSAlexandre Belloni 		struct net_device *slave;
1134a556c76aSAlexandre Belloni 		struct list_head *iter;
1135a556c76aSAlexandre Belloni 
1136a556c76aSAlexandre Belloni 		netdev_for_each_lower_dev(dev, slave, iter) {
1137a556c76aSAlexandre Belloni 			ret = ocelot_netdevice_port_event(slave, event, info);
1138a556c76aSAlexandre Belloni 			if (ret)
1139a556c76aSAlexandre Belloni 				goto notify;
1140a556c76aSAlexandre Belloni 		}
1141a556c76aSAlexandre Belloni 	} else {
1142a556c76aSAlexandre Belloni 		ret = ocelot_netdevice_port_event(dev, event, info);
1143a556c76aSAlexandre Belloni 	}
1144a556c76aSAlexandre Belloni 
1145a556c76aSAlexandre Belloni notify:
1146a556c76aSAlexandre Belloni 	return notifier_from_errno(ret);
1147a556c76aSAlexandre Belloni }
1148a556c76aSAlexandre Belloni 
1149a556c76aSAlexandre Belloni struct notifier_block ocelot_netdevice_nb __read_mostly = {
1150a556c76aSAlexandre Belloni 	.notifier_call = ocelot_netdevice_event,
1151a556c76aSAlexandre Belloni };
1152a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_netdevice_nb);
1153a556c76aSAlexandre Belloni 
1154a556c76aSAlexandre Belloni int ocelot_probe_port(struct ocelot *ocelot, u8 port,
1155a556c76aSAlexandre Belloni 		      void __iomem *regs,
1156a556c76aSAlexandre Belloni 		      struct phy_device *phy)
1157a556c76aSAlexandre Belloni {
1158a556c76aSAlexandre Belloni 	struct ocelot_port *ocelot_port;
1159a556c76aSAlexandre Belloni 	struct net_device *dev;
1160a556c76aSAlexandre Belloni 	int err;
1161a556c76aSAlexandre Belloni 
1162a556c76aSAlexandre Belloni 	dev = alloc_etherdev(sizeof(struct ocelot_port));
1163a556c76aSAlexandre Belloni 	if (!dev)
1164a556c76aSAlexandre Belloni 		return -ENOMEM;
1165a556c76aSAlexandre Belloni 	SET_NETDEV_DEV(dev, ocelot->dev);
1166a556c76aSAlexandre Belloni 	ocelot_port = netdev_priv(dev);
1167a556c76aSAlexandre Belloni 	ocelot_port->dev = dev;
1168a556c76aSAlexandre Belloni 	ocelot_port->ocelot = ocelot;
1169a556c76aSAlexandre Belloni 	ocelot_port->regs = regs;
1170a556c76aSAlexandre Belloni 	ocelot_port->chip_port = port;
1171a556c76aSAlexandre Belloni 	ocelot_port->phy = phy;
1172a556c76aSAlexandre Belloni 	INIT_LIST_HEAD(&ocelot_port->mc);
1173a556c76aSAlexandre Belloni 	ocelot->ports[port] = ocelot_port;
1174a556c76aSAlexandre Belloni 
1175a556c76aSAlexandre Belloni 	dev->netdev_ops = &ocelot_port_netdev_ops;
1176a556c76aSAlexandre Belloni 	dev->ethtool_ops = &ocelot_ethtool_ops;
1177a556c76aSAlexandre Belloni 	dev->switchdev_ops = &ocelot_port_switchdev_ops;
1178a556c76aSAlexandre Belloni 
1179a556c76aSAlexandre Belloni 	memcpy(dev->dev_addr, ocelot->base_mac, ETH_ALEN);
1180a556c76aSAlexandre Belloni 	dev->dev_addr[ETH_ALEN - 1] += port;
1181a556c76aSAlexandre Belloni 	ocelot_mact_learn(ocelot, PGID_CPU, dev->dev_addr, ocelot_port->pvid,
1182a556c76aSAlexandre Belloni 			  ENTRYTYPE_LOCKED);
1183a556c76aSAlexandre Belloni 
1184a556c76aSAlexandre Belloni 	err = register_netdev(dev);
1185a556c76aSAlexandre Belloni 	if (err) {
1186a556c76aSAlexandre Belloni 		dev_err(ocelot->dev, "register_netdev failed\n");
1187a556c76aSAlexandre Belloni 		goto err_register_netdev;
1188a556c76aSAlexandre Belloni 	}
1189a556c76aSAlexandre Belloni 
1190a556c76aSAlexandre Belloni 	return 0;
1191a556c76aSAlexandre Belloni 
1192a556c76aSAlexandre Belloni err_register_netdev:
1193a556c76aSAlexandre Belloni 	free_netdev(dev);
1194a556c76aSAlexandre Belloni 	return err;
1195a556c76aSAlexandre Belloni }
1196a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_probe_port);
1197a556c76aSAlexandre Belloni 
1198a556c76aSAlexandre Belloni int ocelot_init(struct ocelot *ocelot)
1199a556c76aSAlexandre Belloni {
1200a556c76aSAlexandre Belloni 	u32 port;
1201a556c76aSAlexandre Belloni 	int i, cpu = ocelot->num_phys_ports;
1202a556c76aSAlexandre Belloni 	char queue_name[32];
1203a556c76aSAlexandre Belloni 
1204a556c76aSAlexandre Belloni 	ocelot->stats = devm_kcalloc(ocelot->dev,
1205a556c76aSAlexandre Belloni 				     ocelot->num_phys_ports * ocelot->num_stats,
1206a556c76aSAlexandre Belloni 				     sizeof(u64), GFP_KERNEL);
1207a556c76aSAlexandre Belloni 	if (!ocelot->stats)
1208a556c76aSAlexandre Belloni 		return -ENOMEM;
1209a556c76aSAlexandre Belloni 
1210a556c76aSAlexandre Belloni 	mutex_init(&ocelot->stats_lock);
1211a556c76aSAlexandre Belloni 	snprintf(queue_name, sizeof(queue_name), "%s-stats",
1212a556c76aSAlexandre Belloni 		 dev_name(ocelot->dev));
1213a556c76aSAlexandre Belloni 	ocelot->stats_queue = create_singlethread_workqueue(queue_name);
1214a556c76aSAlexandre Belloni 	if (!ocelot->stats_queue)
1215a556c76aSAlexandre Belloni 		return -ENOMEM;
1216a556c76aSAlexandre Belloni 
1217a556c76aSAlexandre Belloni 	ocelot_mact_init(ocelot);
1218a556c76aSAlexandre Belloni 	ocelot_vlan_init(ocelot);
1219a556c76aSAlexandre Belloni 
1220a556c76aSAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1221a556c76aSAlexandre Belloni 		/* Clear all counters (5 groups) */
1222a556c76aSAlexandre Belloni 		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) |
1223a556c76aSAlexandre Belloni 				     SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f),
1224a556c76aSAlexandre Belloni 			     SYS_STAT_CFG);
1225a556c76aSAlexandre Belloni 	}
1226a556c76aSAlexandre Belloni 
1227a556c76aSAlexandre Belloni 	/* Only use S-Tag */
1228a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG);
1229a556c76aSAlexandre Belloni 
1230a556c76aSAlexandre Belloni 	/* Aggregation mode */
1231a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA |
1232a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_DMAC_ENA |
1233a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA |
1234a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA, ANA_AGGR_CFG);
1235a556c76aSAlexandre Belloni 
1236a556c76aSAlexandre Belloni 	/* Set MAC age time to default value. The entry is aged after
1237a556c76aSAlexandre Belloni 	 * 2*AGE_PERIOD
1238a556c76aSAlexandre Belloni 	 */
1239a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
1240a556c76aSAlexandre Belloni 		     ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ),
1241a556c76aSAlexandre Belloni 		     ANA_AUTOAGE);
1242a556c76aSAlexandre Belloni 
1243a556c76aSAlexandre Belloni 	/* Disable learning for frames discarded by VLAN ingress filtering */
1244a556c76aSAlexandre Belloni 	regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1);
1245a556c76aSAlexandre Belloni 
1246a556c76aSAlexandre Belloni 	/* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */
1247a556c76aSAlexandre Belloni 	ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA |
1248a556c76aSAlexandre Belloni 		     SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING);
1249a556c76aSAlexandre Belloni 
1250a556c76aSAlexandre Belloni 	/* Setup flooding PGIDs */
1251a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) |
1252a556c76aSAlexandre Belloni 			 ANA_FLOODING_FLD_BROADCAST(PGID_MC) |
1253a556c76aSAlexandre Belloni 			 ANA_FLOODING_FLD_UNICAST(PGID_UC),
1254a556c76aSAlexandre Belloni 			 ANA_FLOODING, 0);
1255a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) |
1256a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) |
1257a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) |
1258a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC),
1259a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC);
1260a556c76aSAlexandre Belloni 
1261a556c76aSAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1262a556c76aSAlexandre Belloni 		/* Transmit the frame to the local port. */
1263a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
1264a556c76aSAlexandre Belloni 		/* Do not forward BPDU frames to the front ports. */
1265a556c76aSAlexandre Belloni 		ocelot_write_gix(ocelot,
1266a556c76aSAlexandre Belloni 				 ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff),
1267a556c76aSAlexandre Belloni 				 ANA_PORT_CPU_FWD_BPDU_CFG,
1268a556c76aSAlexandre Belloni 				 port);
1269a556c76aSAlexandre Belloni 		/* Ensure bridging is disabled */
1270a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port);
1271a556c76aSAlexandre Belloni 	}
1272a556c76aSAlexandre Belloni 
1273a556c76aSAlexandre Belloni 	/* Configure and enable the CPU port. */
1274a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu);
1275a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU);
1276a556c76aSAlexandre Belloni 	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA |
1277a556c76aSAlexandre Belloni 			 ANA_PORT_PORT_CFG_PORTID_VAL(cpu),
1278a556c76aSAlexandre Belloni 			 ANA_PORT_PORT_CFG, cpu);
1279a556c76aSAlexandre Belloni 
1280a556c76aSAlexandre Belloni 	/* Allow broadcast MAC frames. */
1281a556c76aSAlexandre Belloni 	for (i = ocelot->num_phys_ports + 1; i < PGID_CPU; i++) {
1282a556c76aSAlexandre Belloni 		u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0));
1283a556c76aSAlexandre Belloni 
1284a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
1285a556c76aSAlexandre Belloni 	}
1286a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot,
1287a556c76aSAlexandre Belloni 			 ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports, 0)),
1288a556c76aSAlexandre Belloni 			 ANA_PGID_PGID, PGID_MC);
1289a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4);
1290a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6);
1291a556c76aSAlexandre Belloni 
1292a556c76aSAlexandre Belloni 	/* CPU port Injection/Extraction configuration */
1293a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE |
1294a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG(1) |
1295a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE_PORT_ENA,
1296a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE, cpu);
1297a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, SYS_PORT_MODE_INCL_XTR_HDR(1) |
1298a556c76aSAlexandre Belloni 			 SYS_PORT_MODE_INCL_INJ_HDR(1), SYS_PORT_MODE, cpu);
1299a556c76aSAlexandre Belloni 	/* Allow manual injection via DEVCPU_QS registers, and byte swap these
1300a556c76aSAlexandre Belloni 	 * registers endianness.
1301a556c76aSAlexandre Belloni 	 */
1302a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP |
1303a556c76aSAlexandre Belloni 			 QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0);
1304a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP |
1305a556c76aSAlexandre Belloni 			 QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0);
1306a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) |
1307a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_LRN(2) |
1308a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) |
1309a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) |
1310a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) |
1311a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) |
1312a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) |
1313a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_IGMP(6) |
1314a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG);
1315a556c76aSAlexandre Belloni 	for (i = 0; i < 16; i++)
1316a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) |
1317a556c76aSAlexandre Belloni 				 ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6),
1318a556c76aSAlexandre Belloni 				 ANA_CPUQ_8021_CFG, i);
1319a556c76aSAlexandre Belloni 
1320a556c76aSAlexandre Belloni 	INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats);
1321a556c76aSAlexandre Belloni 	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
1322a556c76aSAlexandre Belloni 			   OCELOT_STATS_CHECK_DELAY);
1323a556c76aSAlexandre Belloni 	return 0;
1324a556c76aSAlexandre Belloni }
1325a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_init);
1326a556c76aSAlexandre Belloni 
1327a556c76aSAlexandre Belloni void ocelot_deinit(struct ocelot *ocelot)
1328a556c76aSAlexandre Belloni {
1329a556c76aSAlexandre Belloni 	destroy_workqueue(ocelot->stats_queue);
1330a556c76aSAlexandre Belloni 	mutex_destroy(&ocelot->stats_lock);
1331a556c76aSAlexandre Belloni }
1332a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_deinit);
1333a556c76aSAlexandre Belloni 
1334a556c76aSAlexandre Belloni MODULE_LICENSE("Dual MIT/GPL");
1335