xref: /openbmc/linux/drivers/net/ethernet/mscc/ocelot.c (revision c0d7eccbc76115b7eb337956c03d47d6a889cf8c)
1a556c76aSAlexandre Belloni // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2a556c76aSAlexandre Belloni /*
3a556c76aSAlexandre Belloni  * Microsemi Ocelot Switch driver
4a556c76aSAlexandre Belloni  *
5a556c76aSAlexandre Belloni  * Copyright (c) 2017 Microsemi Corporation
6a556c76aSAlexandre Belloni  */
7a556c76aSAlexandre Belloni #include <linux/etherdevice.h>
8a556c76aSAlexandre Belloni #include <linux/ethtool.h>
9a556c76aSAlexandre Belloni #include <linux/if_bridge.h>
10a556c76aSAlexandre Belloni #include <linux/if_ether.h>
11a556c76aSAlexandre Belloni #include <linux/if_vlan.h>
12a556c76aSAlexandre Belloni #include <linux/interrupt.h>
13a556c76aSAlexandre Belloni #include <linux/kernel.h>
14a556c76aSAlexandre Belloni #include <linux/module.h>
15a556c76aSAlexandre Belloni #include <linux/netdevice.h>
16a556c76aSAlexandre Belloni #include <linux/phy.h>
174e3b0468SAntoine Tenart #include <linux/ptp_clock_kernel.h>
18a556c76aSAlexandre Belloni #include <linux/skbuff.h>
19639c1b26SSteen Hegelund #include <linux/iopoll.h>
20a556c76aSAlexandre Belloni #include <net/arp.h>
21a556c76aSAlexandre Belloni #include <net/netevent.h>
22a556c76aSAlexandre Belloni #include <net/rtnetlink.h>
23a556c76aSAlexandre Belloni #include <net/switchdev.h>
24a556c76aSAlexandre Belloni 
25a556c76aSAlexandre Belloni #include "ocelot.h"
26b5962294SHoratiu Vultur #include "ocelot_ace.h"
27a556c76aSAlexandre Belloni 
28639c1b26SSteen Hegelund #define TABLE_UPDATE_SLEEP_US 10
29639c1b26SSteen Hegelund #define TABLE_UPDATE_TIMEOUT_US 100000
30639c1b26SSteen Hegelund 
31a556c76aSAlexandre Belloni /* MAC table entry types.
32a556c76aSAlexandre Belloni  * ENTRYTYPE_NORMAL is subject to aging.
33a556c76aSAlexandre Belloni  * ENTRYTYPE_LOCKED is not subject to aging.
34a556c76aSAlexandre Belloni  * ENTRYTYPE_MACv4 is not subject to aging. For IPv4 multicast.
35a556c76aSAlexandre Belloni  * ENTRYTYPE_MACv6 is not subject to aging. For IPv6 multicast.
36a556c76aSAlexandre Belloni  */
37a556c76aSAlexandre Belloni enum macaccess_entry_type {
38a556c76aSAlexandre Belloni 	ENTRYTYPE_NORMAL = 0,
39a556c76aSAlexandre Belloni 	ENTRYTYPE_LOCKED,
40a556c76aSAlexandre Belloni 	ENTRYTYPE_MACv4,
41a556c76aSAlexandre Belloni 	ENTRYTYPE_MACv6,
42a556c76aSAlexandre Belloni };
43a556c76aSAlexandre Belloni 
44a556c76aSAlexandre Belloni struct ocelot_mact_entry {
45a556c76aSAlexandre Belloni 	u8 mac[ETH_ALEN];
46a556c76aSAlexandre Belloni 	u16 vid;
47a556c76aSAlexandre Belloni 	enum macaccess_entry_type type;
48a556c76aSAlexandre Belloni };
49a556c76aSAlexandre Belloni 
50639c1b26SSteen Hegelund static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot)
51639c1b26SSteen Hegelund {
52639c1b26SSteen Hegelund 	return ocelot_read(ocelot, ANA_TABLES_MACACCESS);
53639c1b26SSteen Hegelund }
54639c1b26SSteen Hegelund 
55a556c76aSAlexandre Belloni static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot)
56a556c76aSAlexandre Belloni {
57639c1b26SSteen Hegelund 	u32 val;
58a556c76aSAlexandre Belloni 
59639c1b26SSteen Hegelund 	return readx_poll_timeout(ocelot_mact_read_macaccess,
60639c1b26SSteen Hegelund 		ocelot, val,
61639c1b26SSteen Hegelund 		(val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) ==
62639c1b26SSteen Hegelund 		MACACCESS_CMD_IDLE,
63639c1b26SSteen Hegelund 		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
64a556c76aSAlexandre Belloni }
65a556c76aSAlexandre Belloni 
66a556c76aSAlexandre Belloni static void ocelot_mact_select(struct ocelot *ocelot,
67a556c76aSAlexandre Belloni 			       const unsigned char mac[ETH_ALEN],
68a556c76aSAlexandre Belloni 			       unsigned int vid)
69a556c76aSAlexandre Belloni {
70a556c76aSAlexandre Belloni 	u32 macl = 0, mach = 0;
71a556c76aSAlexandre Belloni 
72a556c76aSAlexandre Belloni 	/* Set the MAC address to handle and the vlan associated in a format
73a556c76aSAlexandre Belloni 	 * understood by the hardware.
74a556c76aSAlexandre Belloni 	 */
75a556c76aSAlexandre Belloni 	mach |= vid    << 16;
76a556c76aSAlexandre Belloni 	mach |= mac[0] << 8;
77a556c76aSAlexandre Belloni 	mach |= mac[1] << 0;
78a556c76aSAlexandre Belloni 	macl |= mac[2] << 24;
79a556c76aSAlexandre Belloni 	macl |= mac[3] << 16;
80a556c76aSAlexandre Belloni 	macl |= mac[4] << 8;
81a556c76aSAlexandre Belloni 	macl |= mac[5] << 0;
82a556c76aSAlexandre Belloni 
83a556c76aSAlexandre Belloni 	ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA);
84a556c76aSAlexandre Belloni 	ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA);
85a556c76aSAlexandre Belloni 
86a556c76aSAlexandre Belloni }
87a556c76aSAlexandre Belloni 
88a556c76aSAlexandre Belloni static int ocelot_mact_learn(struct ocelot *ocelot, int port,
89a556c76aSAlexandre Belloni 			     const unsigned char mac[ETH_ALEN],
90a556c76aSAlexandre Belloni 			     unsigned int vid,
91a556c76aSAlexandre Belloni 			     enum macaccess_entry_type type)
92a556c76aSAlexandre Belloni {
93a556c76aSAlexandre Belloni 	ocelot_mact_select(ocelot, mac, vid);
94a556c76aSAlexandre Belloni 
95a556c76aSAlexandre Belloni 	/* Issue a write command */
96a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_TABLES_MACACCESS_VALID |
97a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS_DEST_IDX(port) |
98a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS_ENTRYTYPE(type) |
99a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN),
100a556c76aSAlexandre Belloni 			     ANA_TABLES_MACACCESS);
101a556c76aSAlexandre Belloni 
102a556c76aSAlexandre Belloni 	return ocelot_mact_wait_for_completion(ocelot);
103a556c76aSAlexandre Belloni }
104a556c76aSAlexandre Belloni 
105a556c76aSAlexandre Belloni static int ocelot_mact_forget(struct ocelot *ocelot,
106a556c76aSAlexandre Belloni 			      const unsigned char mac[ETH_ALEN],
107a556c76aSAlexandre Belloni 			      unsigned int vid)
108a556c76aSAlexandre Belloni {
109a556c76aSAlexandre Belloni 	ocelot_mact_select(ocelot, mac, vid);
110a556c76aSAlexandre Belloni 
111a556c76aSAlexandre Belloni 	/* Issue a forget command */
112a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
113a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET),
114a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS);
115a556c76aSAlexandre Belloni 
116a556c76aSAlexandre Belloni 	return ocelot_mact_wait_for_completion(ocelot);
117a556c76aSAlexandre Belloni }
118a556c76aSAlexandre Belloni 
119a556c76aSAlexandre Belloni static void ocelot_mact_init(struct ocelot *ocelot)
120a556c76aSAlexandre Belloni {
121a556c76aSAlexandre Belloni 	/* Configure the learning mode entries attributes:
122a556c76aSAlexandre Belloni 	 * - Do not copy the frame to the CPU extraction queues.
123a556c76aSAlexandre Belloni 	 * - Use the vlan and mac_cpoy for dmac lookup.
124a556c76aSAlexandre Belloni 	 */
125a556c76aSAlexandre Belloni 	ocelot_rmw(ocelot, 0,
126a556c76aSAlexandre Belloni 		   ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS
127a556c76aSAlexandre Belloni 		   | ANA_AGENCTRL_LEARN_FWD_KILL
128a556c76aSAlexandre Belloni 		   | ANA_AGENCTRL_LEARN_IGNORE_VLAN,
129a556c76aSAlexandre Belloni 		   ANA_AGENCTRL);
130a556c76aSAlexandre Belloni 
131a556c76aSAlexandre Belloni 	/* Clear the MAC table */
132a556c76aSAlexandre Belloni 	ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS);
133a556c76aSAlexandre Belloni }
134a556c76aSAlexandre Belloni 
135f270dbfaSVladimir Oltean static void ocelot_vcap_enable(struct ocelot *ocelot, int port)
136b5962294SHoratiu Vultur {
137b5962294SHoratiu Vultur 	ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA |
138b5962294SHoratiu Vultur 			 ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa),
139f270dbfaSVladimir Oltean 			 ANA_PORT_VCAP_S2_CFG, port);
140b5962294SHoratiu Vultur }
141b5962294SHoratiu Vultur 
142639c1b26SSteen Hegelund static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot)
143639c1b26SSteen Hegelund {
144639c1b26SSteen Hegelund 	return ocelot_read(ocelot, ANA_TABLES_VLANACCESS);
145639c1b26SSteen Hegelund }
146639c1b26SSteen Hegelund 
147a556c76aSAlexandre Belloni static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot)
148a556c76aSAlexandre Belloni {
149639c1b26SSteen Hegelund 	u32 val;
150a556c76aSAlexandre Belloni 
151639c1b26SSteen Hegelund 	return readx_poll_timeout(ocelot_vlant_read_vlanaccess,
152639c1b26SSteen Hegelund 		ocelot,
153639c1b26SSteen Hegelund 		val,
154639c1b26SSteen Hegelund 		(val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) ==
155639c1b26SSteen Hegelund 		ANA_TABLES_VLANACCESS_CMD_IDLE,
156639c1b26SSteen Hegelund 		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
157a556c76aSAlexandre Belloni }
158a556c76aSAlexandre Belloni 
1597142529fSAntoine Tenart static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask)
1607142529fSAntoine Tenart {
1617142529fSAntoine Tenart 	/* Select the VID to configure */
1627142529fSAntoine Tenart 	ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid),
1637142529fSAntoine Tenart 		     ANA_TABLES_VLANTIDX);
1647142529fSAntoine Tenart 	/* Set the vlan port members mask and issue a write command */
1657142529fSAntoine Tenart 	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) |
1667142529fSAntoine Tenart 			     ANA_TABLES_VLANACCESS_CMD_WRITE,
1677142529fSAntoine Tenart 		     ANA_TABLES_VLANACCESS);
1687142529fSAntoine Tenart 
1697142529fSAntoine Tenart 	return ocelot_vlant_wait_for_completion(ocelot);
1707142529fSAntoine Tenart }
1717142529fSAntoine Tenart 
172f270dbfaSVladimir Oltean static void ocelot_vlan_mode(struct ocelot *ocelot, int port,
1737142529fSAntoine Tenart 			     netdev_features_t features)
1747142529fSAntoine Tenart {
1757142529fSAntoine Tenart 	u32 val;
1767142529fSAntoine Tenart 
1777142529fSAntoine Tenart 	/* Filtering */
1787142529fSAntoine Tenart 	val = ocelot_read(ocelot, ANA_VLANMASK);
1797142529fSAntoine Tenart 	if (features & NETIF_F_HW_VLAN_CTAG_FILTER)
180f270dbfaSVladimir Oltean 		val |= BIT(port);
1817142529fSAntoine Tenart 	else
182f270dbfaSVladimir Oltean 		val &= ~BIT(port);
1837142529fSAntoine Tenart 	ocelot_write(ocelot, val, ANA_VLANMASK);
1847142529fSAntoine Tenart }
1857142529fSAntoine Tenart 
18697bb69e1SVladimir Oltean static int ocelot_port_set_native_vlan(struct ocelot *ocelot, int port,
18797bb69e1SVladimir Oltean 				       u16 vid)
18897bb69e1SVladimir Oltean {
18997bb69e1SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
19087b0f983SVladimir Oltean 	u32 val = 0;
19197bb69e1SVladimir Oltean 
19297bb69e1SVladimir Oltean 	if (ocelot_port->vid != vid) {
19397bb69e1SVladimir Oltean 		/* Always permit deleting the native VLAN (vid = 0) */
19497bb69e1SVladimir Oltean 		if (ocelot_port->vid && vid) {
19597bb69e1SVladimir Oltean 			dev_err(ocelot->dev,
19697bb69e1SVladimir Oltean 				"Port already has a native VLAN: %d\n",
19797bb69e1SVladimir Oltean 				ocelot_port->vid);
19897bb69e1SVladimir Oltean 			return -EBUSY;
19997bb69e1SVladimir Oltean 		}
20097bb69e1SVladimir Oltean 		ocelot_port->vid = vid;
20197bb69e1SVladimir Oltean 	}
20297bb69e1SVladimir Oltean 
20397bb69e1SVladimir Oltean 	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_VID(vid),
2047142529fSAntoine Tenart 		       REW_PORT_VLAN_CFG_PORT_VID_M,
20597bb69e1SVladimir Oltean 		       REW_PORT_VLAN_CFG, port);
20697bb69e1SVladimir Oltean 
20787b0f983SVladimir Oltean 	if (ocelot_port->vlan_aware && !ocelot_port->vid)
20887b0f983SVladimir Oltean 		/* If port is vlan-aware and tagged, drop untagged and priority
20987b0f983SVladimir Oltean 		 * tagged frames.
21087b0f983SVladimir Oltean 		 */
21187b0f983SVladimir Oltean 		val = ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA |
21287b0f983SVladimir Oltean 		      ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
21387b0f983SVladimir Oltean 		      ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA;
21487b0f983SVladimir Oltean 	ocelot_rmw_gix(ocelot, val,
21587b0f983SVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA |
21687b0f983SVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
21787b0f983SVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA,
21887b0f983SVladimir Oltean 		       ANA_PORT_DROP_CFG, port);
21987b0f983SVladimir Oltean 
22087b0f983SVladimir Oltean 	if (ocelot_port->vlan_aware) {
22187b0f983SVladimir Oltean 		if (ocelot_port->vid)
22287b0f983SVladimir Oltean 			/* Tag all frames except when VID == DEFAULT_VLAN */
22387b0f983SVladimir Oltean 			val = REW_TAG_CFG_TAG_CFG(1);
22487b0f983SVladimir Oltean 		else
22587b0f983SVladimir Oltean 			/* Tag all frames */
22687b0f983SVladimir Oltean 			val = REW_TAG_CFG_TAG_CFG(3);
22787b0f983SVladimir Oltean 	} else {
22887b0f983SVladimir Oltean 		/* Port tagging disabled. */
22987b0f983SVladimir Oltean 		val = REW_TAG_CFG_TAG_CFG(0);
23087b0f983SVladimir Oltean 	}
23187b0f983SVladimir Oltean 	ocelot_rmw_gix(ocelot, val,
23287b0f983SVladimir Oltean 		       REW_TAG_CFG_TAG_CFG_M,
23387b0f983SVladimir Oltean 		       REW_TAG_CFG, port);
23487b0f983SVladimir Oltean 
23597bb69e1SVladimir Oltean 	return 0;
23697bb69e1SVladimir Oltean }
23797bb69e1SVladimir Oltean 
23887b0f983SVladimir Oltean void ocelot_port_vlan_filtering(struct ocelot *ocelot, int port,
23987b0f983SVladimir Oltean 				bool vlan_aware)
24087b0f983SVladimir Oltean {
24187b0f983SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
24287b0f983SVladimir Oltean 	u32 val;
24387b0f983SVladimir Oltean 
24487b0f983SVladimir Oltean 	ocelot_port->vlan_aware = vlan_aware;
24587b0f983SVladimir Oltean 
24687b0f983SVladimir Oltean 	if (vlan_aware)
24787b0f983SVladimir Oltean 		val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
24887b0f983SVladimir Oltean 		      ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1);
24987b0f983SVladimir Oltean 	else
25087b0f983SVladimir Oltean 		val = 0;
25187b0f983SVladimir Oltean 	ocelot_rmw_gix(ocelot, val,
25287b0f983SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
25387b0f983SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M,
25487b0f983SVladimir Oltean 		       ANA_PORT_VLAN_CFG, port);
25587b0f983SVladimir Oltean 
25687b0f983SVladimir Oltean 	ocelot_port_set_native_vlan(ocelot, port, ocelot_port->vid);
25787b0f983SVladimir Oltean }
25887b0f983SVladimir Oltean EXPORT_SYMBOL(ocelot_port_vlan_filtering);
25987b0f983SVladimir Oltean 
26097bb69e1SVladimir Oltean /* Default vlan to clasify for untagged frames (may be zero) */
26197bb69e1SVladimir Oltean static void ocelot_port_set_pvid(struct ocelot *ocelot, int port, u16 pvid)
26297bb69e1SVladimir Oltean {
26397bb69e1SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
26497bb69e1SVladimir Oltean 
26597bb69e1SVladimir Oltean 	ocelot_rmw_gix(ocelot,
26697bb69e1SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_VID(pvid),
26797bb69e1SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_VID_M,
26897bb69e1SVladimir Oltean 		       ANA_PORT_VLAN_CFG, port);
26997bb69e1SVladimir Oltean 
27097bb69e1SVladimir Oltean 	ocelot_port->pvid = pvid;
2717142529fSAntoine Tenart }
2727142529fSAntoine Tenart 
2735e256365SVladimir Oltean int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid,
2747142529fSAntoine Tenart 		    bool untagged)
2757142529fSAntoine Tenart {
2767142529fSAntoine Tenart 	int ret;
2777142529fSAntoine Tenart 
2787142529fSAntoine Tenart 	/* Make the port a member of the VLAN */
27997bb69e1SVladimir Oltean 	ocelot->vlan_mask[vid] |= BIT(port);
2807142529fSAntoine Tenart 	ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
2817142529fSAntoine Tenart 	if (ret)
2827142529fSAntoine Tenart 		return ret;
2837142529fSAntoine Tenart 
2847142529fSAntoine Tenart 	/* Default ingress vlan classification */
2857142529fSAntoine Tenart 	if (pvid)
28697bb69e1SVladimir Oltean 		ocelot_port_set_pvid(ocelot, port, vid);
2877142529fSAntoine Tenart 
2887142529fSAntoine Tenart 	/* Untagged egress vlan clasification */
28997bb69e1SVladimir Oltean 	if (untagged) {
29097bb69e1SVladimir Oltean 		ret = ocelot_port_set_native_vlan(ocelot, port, vid);
29197bb69e1SVladimir Oltean 		if (ret)
29297bb69e1SVladimir Oltean 			return ret;
293b9cd75e6SVladimir Oltean 	}
2947142529fSAntoine Tenart 
2957142529fSAntoine Tenart 	return 0;
2967142529fSAntoine Tenart }
2975e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_add);
2987142529fSAntoine Tenart 
2999855934cSVladimir Oltean static int ocelot_vlan_vid_add(struct net_device *dev, u16 vid, bool pvid,
3009855934cSVladimir Oltean 			       bool untagged)
3017142529fSAntoine Tenart {
302004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
303004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
30497bb69e1SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
305004d44f6SVladimir Oltean 	int port = priv->chip_port;
3067142529fSAntoine Tenart 	int ret;
3077142529fSAntoine Tenart 
3089855934cSVladimir Oltean 	ret = ocelot_vlan_add(ocelot, port, vid, pvid, untagged);
3099855934cSVladimir Oltean 	if (ret)
3109855934cSVladimir Oltean 		return ret;
3117142529fSAntoine Tenart 
3129855934cSVladimir Oltean 	/* Add the port MAC address to with the right VLAN information */
3139855934cSVladimir Oltean 	ocelot_mact_learn(ocelot, PGID_CPU, dev->dev_addr, vid,
3149855934cSVladimir Oltean 			  ENTRYTYPE_LOCKED);
3159855934cSVladimir Oltean 
3169855934cSVladimir Oltean 	return 0;
3179855934cSVladimir Oltean }
3189855934cSVladimir Oltean 
3195e256365SVladimir Oltean int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid)
3209855934cSVladimir Oltean {
3219855934cSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
3229855934cSVladimir Oltean 	int ret;
3237142529fSAntoine Tenart 
3247142529fSAntoine Tenart 	/* Stop the port from being a member of the vlan */
32597bb69e1SVladimir Oltean 	ocelot->vlan_mask[vid] &= ~BIT(port);
3267142529fSAntoine Tenart 	ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
3277142529fSAntoine Tenart 	if (ret)
3287142529fSAntoine Tenart 		return ret;
3297142529fSAntoine Tenart 
3307142529fSAntoine Tenart 	/* Ingress */
33197bb69e1SVladimir Oltean 	if (ocelot_port->pvid == vid)
33297bb69e1SVladimir Oltean 		ocelot_port_set_pvid(ocelot, port, 0);
3337142529fSAntoine Tenart 
3347142529fSAntoine Tenart 	/* Egress */
33597bb69e1SVladimir Oltean 	if (ocelot_port->vid == vid)
33697bb69e1SVladimir Oltean 		ocelot_port_set_native_vlan(ocelot, port, 0);
3377142529fSAntoine Tenart 
3387142529fSAntoine Tenart 	return 0;
3397142529fSAntoine Tenart }
3405e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_del);
3417142529fSAntoine Tenart 
3429855934cSVladimir Oltean static int ocelot_vlan_vid_del(struct net_device *dev, u16 vid)
3439855934cSVladimir Oltean {
344004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
345004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
346004d44f6SVladimir Oltean 	int port = priv->chip_port;
3479855934cSVladimir Oltean 	int ret;
3489855934cSVladimir Oltean 
3499855934cSVladimir Oltean 	/* 8021q removes VID 0 on module unload for all interfaces
3509855934cSVladimir Oltean 	 * with VLAN filtering feature. We need to keep it to receive
3519855934cSVladimir Oltean 	 * untagged traffic.
3529855934cSVladimir Oltean 	 */
3539855934cSVladimir Oltean 	if (vid == 0)
3549855934cSVladimir Oltean 		return 0;
3559855934cSVladimir Oltean 
3569855934cSVladimir Oltean 	ret = ocelot_vlan_del(ocelot, port, vid);
3579855934cSVladimir Oltean 	if (ret)
3589855934cSVladimir Oltean 		return ret;
3599855934cSVladimir Oltean 
3609855934cSVladimir Oltean 	/* Del the port MAC address to with the right VLAN information */
3619855934cSVladimir Oltean 	ocelot_mact_forget(ocelot, dev->dev_addr, vid);
3629855934cSVladimir Oltean 
3639855934cSVladimir Oltean 	return 0;
3649855934cSVladimir Oltean }
3659855934cSVladimir Oltean 
366a556c76aSAlexandre Belloni static void ocelot_vlan_init(struct ocelot *ocelot)
367a556c76aSAlexandre Belloni {
3687142529fSAntoine Tenart 	u16 port, vid;
3697142529fSAntoine Tenart 
370a556c76aSAlexandre Belloni 	/* Clear VLAN table, by default all ports are members of all VLANs */
371a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT,
372a556c76aSAlexandre Belloni 		     ANA_TABLES_VLANACCESS);
373a556c76aSAlexandre Belloni 	ocelot_vlant_wait_for_completion(ocelot);
3747142529fSAntoine Tenart 
3757142529fSAntoine Tenart 	/* Configure the port VLAN memberships */
3767142529fSAntoine Tenart 	for (vid = 1; vid < VLAN_N_VID; vid++) {
3777142529fSAntoine Tenart 		ocelot->vlan_mask[vid] = 0;
3787142529fSAntoine Tenart 		ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
3797142529fSAntoine Tenart 	}
3807142529fSAntoine Tenart 
3817142529fSAntoine Tenart 	/* Because VLAN filtering is enabled, we need VID 0 to get untagged
3827142529fSAntoine Tenart 	 * traffic.  It is added automatically if 8021q module is loaded, but
3837142529fSAntoine Tenart 	 * we can't rely on it since module may be not loaded.
3847142529fSAntoine Tenart 	 */
3857142529fSAntoine Tenart 	ocelot->vlan_mask[0] = GENMASK(ocelot->num_phys_ports - 1, 0);
3867142529fSAntoine Tenart 	ocelot_vlant_set_mask(ocelot, 0, ocelot->vlan_mask[0]);
3877142529fSAntoine Tenart 
3887142529fSAntoine Tenart 	/* Set vlan ingress filter mask to all ports but the CPU port by
3897142529fSAntoine Tenart 	 * default.
3907142529fSAntoine Tenart 	 */
391714d0ffaSVladimir Oltean 	ocelot_write(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
392714d0ffaSVladimir Oltean 		     ANA_VLANMASK);
3937142529fSAntoine Tenart 
3947142529fSAntoine Tenart 	for (port = 0; port < ocelot->num_phys_ports; port++) {
3957142529fSAntoine Tenart 		ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port);
3967142529fSAntoine Tenart 		ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port);
3977142529fSAntoine Tenart 	}
398a556c76aSAlexandre Belloni }
399a556c76aSAlexandre Belloni 
400a556c76aSAlexandre Belloni /* Watermark encode
401a556c76aSAlexandre Belloni  * Bit 8:   Unit; 0:1, 1:16
402a556c76aSAlexandre Belloni  * Bit 7-0: Value to be multiplied with unit
403a556c76aSAlexandre Belloni  */
404a556c76aSAlexandre Belloni static u16 ocelot_wm_enc(u16 value)
405a556c76aSAlexandre Belloni {
406a556c76aSAlexandre Belloni 	if (value >= BIT(8))
407a556c76aSAlexandre Belloni 		return BIT(8) | (value / 16);
408a556c76aSAlexandre Belloni 
409a556c76aSAlexandre Belloni 	return value;
410a556c76aSAlexandre Belloni }
411a556c76aSAlexandre Belloni 
4125e256365SVladimir Oltean void ocelot_adjust_link(struct ocelot *ocelot, int port,
41326f4dbabSVladimir Oltean 			struct phy_device *phydev)
414a556c76aSAlexandre Belloni {
41526f4dbabSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
4165bc9d2e6SVladimir Oltean 	int speed, mode = 0;
417a556c76aSAlexandre Belloni 
41826f4dbabSVladimir Oltean 	switch (phydev->speed) {
419a556c76aSAlexandre Belloni 	case SPEED_10:
420a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_10;
421a556c76aSAlexandre Belloni 		break;
422a556c76aSAlexandre Belloni 	case SPEED_100:
423a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_100;
424a556c76aSAlexandre Belloni 		break;
425a556c76aSAlexandre Belloni 	case SPEED_1000:
426a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_1000;
427a556c76aSAlexandre Belloni 		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
428a556c76aSAlexandre Belloni 		break;
429a556c76aSAlexandre Belloni 	case SPEED_2500:
430a556c76aSAlexandre Belloni 		speed = OCELOT_SPEED_2500;
431a556c76aSAlexandre Belloni 		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
432a556c76aSAlexandre Belloni 		break;
433a556c76aSAlexandre Belloni 	default:
43426f4dbabSVladimir Oltean 		dev_err(ocelot->dev, "Unsupported PHY speed on port %d: %d\n",
43526f4dbabSVladimir Oltean 			port, phydev->speed);
436a556c76aSAlexandre Belloni 		return;
437a556c76aSAlexandre Belloni 	}
438a556c76aSAlexandre Belloni 
43926f4dbabSVladimir Oltean 	phy_print_status(phydev);
440a556c76aSAlexandre Belloni 
44126f4dbabSVladimir Oltean 	if (!phydev->link)
442a556c76aSAlexandre Belloni 		return;
443a556c76aSAlexandre Belloni 
444a556c76aSAlexandre Belloni 	/* Only full duplex supported for now */
445004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_MODE_CFG_FDX_ENA |
446a556c76aSAlexandre Belloni 			   mode, DEV_MAC_MODE_CFG);
447a556c76aSAlexandre Belloni 
4481ba8f656SVladimir Oltean 	/* Disable HDX fast control */
4491ba8f656SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_PORT_MISC_HDX_FAST_DIS,
4501ba8f656SVladimir Oltean 			   DEV_PORT_MISC);
4511ba8f656SVladimir Oltean 
4521ba8f656SVladimir Oltean 	/* SGMII only for now */
4531ba8f656SVladimir Oltean 	ocelot_port_writel(ocelot_port, PCS1G_MODE_CFG_SGMII_MODE_ENA,
4541ba8f656SVladimir Oltean 			   PCS1G_MODE_CFG);
4551ba8f656SVladimir Oltean 	ocelot_port_writel(ocelot_port, PCS1G_SD_CFG_SD_SEL, PCS1G_SD_CFG);
4561ba8f656SVladimir Oltean 
4571ba8f656SVladimir Oltean 	/* Enable PCS */
4581ba8f656SVladimir Oltean 	ocelot_port_writel(ocelot_port, PCS1G_CFG_PCS_ENA, PCS1G_CFG);
4591ba8f656SVladimir Oltean 
4601ba8f656SVladimir Oltean 	/* No aneg on SGMII */
4611ba8f656SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, PCS1G_ANEG_CFG);
4621ba8f656SVladimir Oltean 
4631ba8f656SVladimir Oltean 	/* No loopback */
4641ba8f656SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, PCS1G_LB_CFG);
465a556c76aSAlexandre Belloni 
466a556c76aSAlexandre Belloni 	/* Enable MAC module */
467004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA |
468a556c76aSAlexandre Belloni 			   DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG);
469a556c76aSAlexandre Belloni 
470a556c76aSAlexandre Belloni 	/* Take MAC, Port, Phy (intern) and PCS (SGMII/Serdes) clock out of
471a556c76aSAlexandre Belloni 	 * reset */
472004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(speed),
473a556c76aSAlexandre Belloni 			   DEV_CLOCK_CFG);
474a556c76aSAlexandre Belloni 
475a556c76aSAlexandre Belloni 	/* No PFC */
476a556c76aSAlexandre Belloni 	ocelot_write_gix(ocelot, ANA_PFC_PFC_CFG_FC_LINK_SPEED(speed),
477004d44f6SVladimir Oltean 			 ANA_PFC_PFC_CFG, port);
478a556c76aSAlexandre Belloni 
479a556c76aSAlexandre Belloni 	/* Core: Enable port for frame transfer */
480a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE |
481a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG(1) |
482a556c76aSAlexandre Belloni 			 QSYS_SWITCH_PORT_MODE_PORT_ENA,
483004d44f6SVladimir Oltean 			 QSYS_SWITCH_PORT_MODE, port);
484a556c76aSAlexandre Belloni 
485a556c76aSAlexandre Belloni 	/* Flow control */
486a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) |
487a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_RX_FC_ENA | SYS_MAC_FC_CFG_TX_FC_ENA |
488a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_ZERO_PAUSE_ENA |
489a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) |
490a556c76aSAlexandre Belloni 			 SYS_MAC_FC_CFG_FC_LINK_SPEED(speed),
491004d44f6SVladimir Oltean 			 SYS_MAC_FC_CFG, port);
492004d44f6SVladimir Oltean 	ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port);
493a556c76aSAlexandre Belloni }
4945e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_adjust_link);
495a556c76aSAlexandre Belloni 
49626f4dbabSVladimir Oltean static void ocelot_port_adjust_link(struct net_device *dev)
49726f4dbabSVladimir Oltean {
49826f4dbabSVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
49926f4dbabSVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
50026f4dbabSVladimir Oltean 	int port = priv->chip_port;
50126f4dbabSVladimir Oltean 
50226f4dbabSVladimir Oltean 	ocelot_adjust_link(ocelot, port, dev->phydev);
50326f4dbabSVladimir Oltean }
50426f4dbabSVladimir Oltean 
5055e256365SVladimir Oltean void ocelot_port_enable(struct ocelot *ocelot, int port,
506889b8950SVladimir Oltean 			struct phy_device *phy)
507a556c76aSAlexandre Belloni {
508a556c76aSAlexandre Belloni 	/* Enable receiving frames on the port, and activate auto-learning of
509a556c76aSAlexandre Belloni 	 * MAC addresses.
510a556c76aSAlexandre Belloni 	 */
511a556c76aSAlexandre Belloni 	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO |
512a556c76aSAlexandre Belloni 			 ANA_PORT_PORT_CFG_RECV_ENA |
513004d44f6SVladimir Oltean 			 ANA_PORT_PORT_CFG_PORTID_VAL(port),
514004d44f6SVladimir Oltean 			 ANA_PORT_PORT_CFG, port);
515889b8950SVladimir Oltean }
5165e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_enable);
517889b8950SVladimir Oltean 
518889b8950SVladimir Oltean static int ocelot_port_open(struct net_device *dev)
519889b8950SVladimir Oltean {
520889b8950SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
521ee50d07cSVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
522ee50d07cSVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
523889b8950SVladimir Oltean 	int port = priv->chip_port;
524889b8950SVladimir Oltean 	int err;
525a556c76aSAlexandre Belloni 
526004d44f6SVladimir Oltean 	if (priv->serdes) {
527004d44f6SVladimir Oltean 		err = phy_set_mode_ext(priv->serdes, PHY_MODE_ETHERNET,
528ee50d07cSVladimir Oltean 				       ocelot_port->phy_mode);
52971e32a20SQuentin Schulz 		if (err) {
53071e32a20SQuentin Schulz 			netdev_err(dev, "Could not set mode of SerDes\n");
53171e32a20SQuentin Schulz 			return err;
53271e32a20SQuentin Schulz 		}
53371e32a20SQuentin Schulz 	}
53471e32a20SQuentin Schulz 
535004d44f6SVladimir Oltean 	err = phy_connect_direct(dev, priv->phy, &ocelot_port_adjust_link,
536ee50d07cSVladimir Oltean 				 ocelot_port->phy_mode);
537a556c76aSAlexandre Belloni 	if (err) {
538a556c76aSAlexandre Belloni 		netdev_err(dev, "Could not attach to PHY\n");
539a556c76aSAlexandre Belloni 		return err;
540a556c76aSAlexandre Belloni 	}
541a556c76aSAlexandre Belloni 
542004d44f6SVladimir Oltean 	dev->phydev = priv->phy;
543a556c76aSAlexandre Belloni 
544004d44f6SVladimir Oltean 	phy_attached_info(priv->phy);
545004d44f6SVladimir Oltean 	phy_start(priv->phy);
546889b8950SVladimir Oltean 
547889b8950SVladimir Oltean 	ocelot_port_enable(ocelot, port, priv->phy);
548889b8950SVladimir Oltean 
549a556c76aSAlexandre Belloni 	return 0;
550a556c76aSAlexandre Belloni }
551a556c76aSAlexandre Belloni 
5525e256365SVladimir Oltean void ocelot_port_disable(struct ocelot *ocelot, int port)
553889b8950SVladimir Oltean {
554889b8950SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
555889b8950SVladimir Oltean 
556889b8950SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, DEV_MAC_ENA_CFG);
557889b8950SVladimir Oltean 	ocelot_rmw_rix(ocelot, 0, QSYS_SWITCH_PORT_MODE_PORT_ENA,
558889b8950SVladimir Oltean 		       QSYS_SWITCH_PORT_MODE, port);
559889b8950SVladimir Oltean }
5605e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_disable);
561889b8950SVladimir Oltean 
562a556c76aSAlexandre Belloni static int ocelot_port_stop(struct net_device *dev)
563a556c76aSAlexandre Belloni {
564004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
565889b8950SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
566889b8950SVladimir Oltean 	int port = priv->chip_port;
567a556c76aSAlexandre Belloni 
568004d44f6SVladimir Oltean 	phy_disconnect(priv->phy);
569a556c76aSAlexandre Belloni 
570a556c76aSAlexandre Belloni 	dev->phydev = NULL;
571a556c76aSAlexandre Belloni 
572889b8950SVladimir Oltean 	ocelot_port_disable(ocelot, port);
573889b8950SVladimir Oltean 
574a556c76aSAlexandre Belloni 	return 0;
575a556c76aSAlexandre Belloni }
576a556c76aSAlexandre Belloni 
577a556c76aSAlexandre Belloni /* Generate the IFH for frame injection
578a556c76aSAlexandre Belloni  *
579a556c76aSAlexandre Belloni  * The IFH is a 128bit-value
580a556c76aSAlexandre Belloni  * bit 127: bypass the analyzer processing
581a556c76aSAlexandre Belloni  * bit 56-67: destination mask
582a556c76aSAlexandre Belloni  * bit 28-29: pop_cnt: 3 disables all rewriting of the frame
583a556c76aSAlexandre Belloni  * bit 20-27: cpu extraction queue mask
584a556c76aSAlexandre Belloni  * bit 16: tag type 0: C-tag, 1: S-tag
585a556c76aSAlexandre Belloni  * bit 0-11: VID
586a556c76aSAlexandre Belloni  */
587a556c76aSAlexandre Belloni static int ocelot_gen_ifh(u32 *ifh, struct frame_info *info)
588a556c76aSAlexandre Belloni {
5894e3b0468SAntoine Tenart 	ifh[0] = IFH_INJ_BYPASS | ((0x1ff & info->rew_op) << 21);
59008d02364SAntoine Tenart 	ifh[1] = (0xf00 & info->port) >> 8;
591a556c76aSAlexandre Belloni 	ifh[2] = (0xff & info->port) << 24;
59208d02364SAntoine Tenart 	ifh[3] = (info->tag_type << 16) | info->vid;
593a556c76aSAlexandre Belloni 
594a556c76aSAlexandre Belloni 	return 0;
595a556c76aSAlexandre Belloni }
596a556c76aSAlexandre Belloni 
597400928bfSYangbo Lu int ocelot_port_add_txtstamp_skb(struct ocelot_port *ocelot_port,
598400928bfSYangbo Lu 				 struct sk_buff *skb)
599400928bfSYangbo Lu {
600400928bfSYangbo Lu 	struct skb_shared_info *shinfo = skb_shinfo(skb);
601400928bfSYangbo Lu 	struct ocelot *ocelot = ocelot_port->ocelot;
602400928bfSYangbo Lu 
603400928bfSYangbo Lu 	if (ocelot->ptp && shinfo->tx_flags & SKBTX_HW_TSTAMP &&
604400928bfSYangbo Lu 	    ocelot_port->ptp_cmd == IFH_REW_OP_TWO_STEP_PTP) {
605400928bfSYangbo Lu 		shinfo->tx_flags |= SKBTX_IN_PROGRESS;
606b049da13SYangbo Lu 		/* Store timestamp ID in cb[0] of sk_buff */
607b049da13SYangbo Lu 		skb->cb[0] = ocelot_port->ts_id % 4;
608b049da13SYangbo Lu 		skb_queue_tail(&ocelot_port->tx_skbs, skb);
609400928bfSYangbo Lu 		return 0;
610400928bfSYangbo Lu 	}
611400928bfSYangbo Lu 	return -ENODATA;
612400928bfSYangbo Lu }
613400928bfSYangbo Lu EXPORT_SYMBOL(ocelot_port_add_txtstamp_skb);
614400928bfSYangbo Lu 
615a556c76aSAlexandre Belloni static int ocelot_port_xmit(struct sk_buff *skb, struct net_device *dev)
616a556c76aSAlexandre Belloni {
617004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
6184e3b0468SAntoine Tenart 	struct skb_shared_info *shinfo = skb_shinfo(skb);
619004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
620004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
621f24711fdSVladimir Oltean 	u32 val, ifh[OCELOT_TAG_LEN / 4];
622a556c76aSAlexandre Belloni 	struct frame_info info = {};
623a556c76aSAlexandre Belloni 	u8 grp = 0; /* Send everything on CPU group 0 */
624a556c76aSAlexandre Belloni 	unsigned int i, count, last;
625004d44f6SVladimir Oltean 	int port = priv->chip_port;
626a556c76aSAlexandre Belloni 
627a556c76aSAlexandre Belloni 	val = ocelot_read(ocelot, QS_INJ_STATUS);
628a556c76aSAlexandre Belloni 	if (!(val & QS_INJ_STATUS_FIFO_RDY(BIT(grp))) ||
629a556c76aSAlexandre Belloni 	    (val & QS_INJ_STATUS_WMARK_REACHED(BIT(grp))))
630a556c76aSAlexandre Belloni 		return NETDEV_TX_BUSY;
631a556c76aSAlexandre Belloni 
632a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
633a556c76aSAlexandre Belloni 			 QS_INJ_CTRL_SOF, QS_INJ_CTRL, grp);
634a556c76aSAlexandre Belloni 
635004d44f6SVladimir Oltean 	info.port = BIT(port);
63608d02364SAntoine Tenart 	info.tag_type = IFH_TAG_TYPE_C;
63708d02364SAntoine Tenart 	info.vid = skb_vlan_tag_get(skb);
6384e3b0468SAntoine Tenart 
6394e3b0468SAntoine Tenart 	/* Check if timestamping is needed */
6404e3b0468SAntoine Tenart 	if (ocelot->ptp && shinfo->tx_flags & SKBTX_HW_TSTAMP) {
641004d44f6SVladimir Oltean 		info.rew_op = ocelot_port->ptp_cmd;
642004d44f6SVladimir Oltean 		if (ocelot_port->ptp_cmd == IFH_REW_OP_TWO_STEP_PTP)
643004d44f6SVladimir Oltean 			info.rew_op |= (ocelot_port->ts_id  % 4) << 3;
6444e3b0468SAntoine Tenart 	}
6454e3b0468SAntoine Tenart 
646a556c76aSAlexandre Belloni 	ocelot_gen_ifh(ifh, &info);
647a556c76aSAlexandre Belloni 
648f24711fdSVladimir Oltean 	for (i = 0; i < OCELOT_TAG_LEN / 4; i++)
649c2cd650bSAntoine Tenart 		ocelot_write_rix(ocelot, (__force u32)cpu_to_be32(ifh[i]),
650c2cd650bSAntoine Tenart 				 QS_INJ_WR, grp);
651a556c76aSAlexandre Belloni 
652a556c76aSAlexandre Belloni 	count = (skb->len + 3) / 4;
653a556c76aSAlexandre Belloni 	last = skb->len % 4;
654a556c76aSAlexandre Belloni 	for (i = 0; i < count; i++) {
655a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, ((u32 *)skb->data)[i], QS_INJ_WR, grp);
656a556c76aSAlexandre Belloni 	}
657a556c76aSAlexandre Belloni 
658a556c76aSAlexandre Belloni 	/* Add padding */
659a556c76aSAlexandre Belloni 	while (i < (OCELOT_BUFFER_CELL_SZ / 4)) {
660a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
661a556c76aSAlexandre Belloni 		i++;
662a556c76aSAlexandre Belloni 	}
663a556c76aSAlexandre Belloni 
664a556c76aSAlexandre Belloni 	/* Indicate EOF and valid bytes in last word */
665a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
666a556c76aSAlexandre Belloni 			 QS_INJ_CTRL_VLD_BYTES(skb->len < OCELOT_BUFFER_CELL_SZ ? 0 : last) |
667a556c76aSAlexandre Belloni 			 QS_INJ_CTRL_EOF,
668a556c76aSAlexandre Belloni 			 QS_INJ_CTRL, grp);
669a556c76aSAlexandre Belloni 
670a556c76aSAlexandre Belloni 	/* Add dummy CRC */
671a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
672a556c76aSAlexandre Belloni 	skb_tx_timestamp(skb);
673a556c76aSAlexandre Belloni 
674a556c76aSAlexandre Belloni 	dev->stats.tx_packets++;
675a556c76aSAlexandre Belloni 	dev->stats.tx_bytes += skb->len;
6764e3b0468SAntoine Tenart 
677400928bfSYangbo Lu 	if (!ocelot_port_add_txtstamp_skb(ocelot_port, skb)) {
678004d44f6SVladimir Oltean 		ocelot_port->ts_id++;
679a556c76aSAlexandre Belloni 		return NETDEV_TX_OK;
680a556c76aSAlexandre Belloni 	}
681a556c76aSAlexandre Belloni 
6824e3b0468SAntoine Tenart 	dev_kfree_skb_any(skb);
6834e3b0468SAntoine Tenart 	return NETDEV_TX_OK;
6844e3b0468SAntoine Tenart }
6854e3b0468SAntoine Tenart 
686e23a7b3eSYangbo Lu static void ocelot_get_hwtimestamp(struct ocelot *ocelot,
687e23a7b3eSYangbo Lu 				   struct timespec64 *ts)
6884e3b0468SAntoine Tenart {
6894e3b0468SAntoine Tenart 	unsigned long flags;
6904e3b0468SAntoine Tenart 	u32 val;
6914e3b0468SAntoine Tenart 
6924e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
6934e3b0468SAntoine Tenart 
6944e3b0468SAntoine Tenart 	/* Read current PTP time to get seconds */
6954e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
6964e3b0468SAntoine Tenart 
6974e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
6984e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE);
6994e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
7004e3b0468SAntoine Tenart 	ts->tv_sec = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);
7014e3b0468SAntoine Tenart 
7024e3b0468SAntoine Tenart 	/* Read packet HW timestamp from FIFO */
7034e3b0468SAntoine Tenart 	val = ocelot_read(ocelot, SYS_PTP_TXSTAMP);
7044e3b0468SAntoine Tenart 	ts->tv_nsec = SYS_PTP_TXSTAMP_PTP_TXSTAMP(val);
7054e3b0468SAntoine Tenart 
7064e3b0468SAntoine Tenart 	/* Sec has incremented since the ts was registered */
7074e3b0468SAntoine Tenart 	if ((ts->tv_sec & 0x1) != !!(val & SYS_PTP_TXSTAMP_PTP_TXSTAMP_SEC))
7084e3b0468SAntoine Tenart 		ts->tv_sec--;
7094e3b0468SAntoine Tenart 
7104e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
7114e3b0468SAntoine Tenart }
712e23a7b3eSYangbo Lu 
713e23a7b3eSYangbo Lu void ocelot_get_txtstamp(struct ocelot *ocelot)
714e23a7b3eSYangbo Lu {
715e23a7b3eSYangbo Lu 	int budget = OCELOT_PTP_QUEUE_SZ;
716e23a7b3eSYangbo Lu 
717e23a7b3eSYangbo Lu 	while (budget--) {
718b049da13SYangbo Lu 		struct sk_buff *skb, *skb_tmp, *skb_match = NULL;
719e23a7b3eSYangbo Lu 		struct skb_shared_hwtstamps shhwtstamps;
720e23a7b3eSYangbo Lu 		struct ocelot_port *port;
721e23a7b3eSYangbo Lu 		struct timespec64 ts;
722b049da13SYangbo Lu 		unsigned long flags;
723e23a7b3eSYangbo Lu 		u32 val, id, txport;
724e23a7b3eSYangbo Lu 
725e23a7b3eSYangbo Lu 		val = ocelot_read(ocelot, SYS_PTP_STATUS);
726e23a7b3eSYangbo Lu 
727e23a7b3eSYangbo Lu 		/* Check if a timestamp can be retrieved */
728e23a7b3eSYangbo Lu 		if (!(val & SYS_PTP_STATUS_PTP_MESS_VLD))
729e23a7b3eSYangbo Lu 			break;
730e23a7b3eSYangbo Lu 
731e23a7b3eSYangbo Lu 		WARN_ON(val & SYS_PTP_STATUS_PTP_OVFL);
732e23a7b3eSYangbo Lu 
733e23a7b3eSYangbo Lu 		/* Retrieve the ts ID and Tx port */
734e23a7b3eSYangbo Lu 		id = SYS_PTP_STATUS_PTP_MESS_ID_X(val);
735e23a7b3eSYangbo Lu 		txport = SYS_PTP_STATUS_PTP_MESS_TXPORT_X(val);
736e23a7b3eSYangbo Lu 
737e23a7b3eSYangbo Lu 		/* Retrieve its associated skb */
738e23a7b3eSYangbo Lu 		port = ocelot->ports[txport];
739e23a7b3eSYangbo Lu 
740b049da13SYangbo Lu 		spin_lock_irqsave(&port->tx_skbs.lock, flags);
741b049da13SYangbo Lu 
742b049da13SYangbo Lu 		skb_queue_walk_safe(&port->tx_skbs, skb, skb_tmp) {
743b049da13SYangbo Lu 			if (skb->cb[0] != id)
744e23a7b3eSYangbo Lu 				continue;
745b049da13SYangbo Lu 			__skb_unlink(skb, &port->tx_skbs);
746b049da13SYangbo Lu 			skb_match = skb;
747fc62c094SYangbo Lu 			break;
748e23a7b3eSYangbo Lu 		}
749e23a7b3eSYangbo Lu 
750b049da13SYangbo Lu 		spin_unlock_irqrestore(&port->tx_skbs.lock, flags);
751b049da13SYangbo Lu 
752e23a7b3eSYangbo Lu 		/* Next ts */
753e23a7b3eSYangbo Lu 		ocelot_write(ocelot, SYS_PTP_NXT_PTP_NXT, SYS_PTP_NXT);
754e23a7b3eSYangbo Lu 
755b049da13SYangbo Lu 		if (unlikely(!skb_match))
756e23a7b3eSYangbo Lu 			continue;
757e23a7b3eSYangbo Lu 
758e23a7b3eSYangbo Lu 		/* Get the h/w timestamp */
759e23a7b3eSYangbo Lu 		ocelot_get_hwtimestamp(ocelot, &ts);
760e23a7b3eSYangbo Lu 
761e23a7b3eSYangbo Lu 		/* Set the timestamp into the skb */
762e23a7b3eSYangbo Lu 		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
763e23a7b3eSYangbo Lu 		shhwtstamps.hwtstamp = ktime_set(ts.tv_sec, ts.tv_nsec);
764b049da13SYangbo Lu 		skb_tstamp_tx(skb_match, &shhwtstamps);
765e23a7b3eSYangbo Lu 
766b049da13SYangbo Lu 		dev_kfree_skb_any(skb_match);
767e23a7b3eSYangbo Lu 	}
768e23a7b3eSYangbo Lu }
769e23a7b3eSYangbo Lu EXPORT_SYMBOL(ocelot_get_txtstamp);
7704e3b0468SAntoine Tenart 
77140a1578dSClaudiu Manoil static int ocelot_mc_unsync(struct net_device *dev, const unsigned char *addr)
772a556c76aSAlexandre Belloni {
773004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
774004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
775004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
776a556c76aSAlexandre Belloni 
777004d44f6SVladimir Oltean 	return ocelot_mact_forget(ocelot, addr, ocelot_port->pvid);
778a556c76aSAlexandre Belloni }
779a556c76aSAlexandre Belloni 
78040a1578dSClaudiu Manoil static int ocelot_mc_sync(struct net_device *dev, const unsigned char *addr)
781a556c76aSAlexandre Belloni {
782004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
783004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
784004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
785a556c76aSAlexandre Belloni 
786004d44f6SVladimir Oltean 	return ocelot_mact_learn(ocelot, PGID_CPU, addr, ocelot_port->pvid,
787a556c76aSAlexandre Belloni 				 ENTRYTYPE_LOCKED);
788a556c76aSAlexandre Belloni }
789a556c76aSAlexandre Belloni 
790a556c76aSAlexandre Belloni static void ocelot_set_rx_mode(struct net_device *dev)
791a556c76aSAlexandre Belloni {
792004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
793004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
794a556c76aSAlexandre Belloni 	u32 val;
795004d44f6SVladimir Oltean 	int i;
796a556c76aSAlexandre Belloni 
797a556c76aSAlexandre Belloni 	/* This doesn't handle promiscuous mode because the bridge core is
798a556c76aSAlexandre Belloni 	 * setting IFF_PROMISC on all slave interfaces and all frames would be
799a556c76aSAlexandre Belloni 	 * forwarded to the CPU port.
800a556c76aSAlexandre Belloni 	 */
801a556c76aSAlexandre Belloni 	val = GENMASK(ocelot->num_phys_ports - 1, 0);
802a556c76aSAlexandre Belloni 	for (i = ocelot->num_phys_ports + 1; i < PGID_CPU; i++)
803a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
804a556c76aSAlexandre Belloni 
80540a1578dSClaudiu Manoil 	__dev_mc_sync(dev, ocelot_mc_sync, ocelot_mc_unsync);
806a556c76aSAlexandre Belloni }
807a556c76aSAlexandre Belloni 
808a556c76aSAlexandre Belloni static int ocelot_port_get_phys_port_name(struct net_device *dev,
809a556c76aSAlexandre Belloni 					  char *buf, size_t len)
810a556c76aSAlexandre Belloni {
811004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
812004d44f6SVladimir Oltean 	int port = priv->chip_port;
813a556c76aSAlexandre Belloni 	int ret;
814a556c76aSAlexandre Belloni 
815004d44f6SVladimir Oltean 	ret = snprintf(buf, len, "p%d", port);
816a556c76aSAlexandre Belloni 	if (ret >= len)
817a556c76aSAlexandre Belloni 		return -EINVAL;
818a556c76aSAlexandre Belloni 
819a556c76aSAlexandre Belloni 	return 0;
820a556c76aSAlexandre Belloni }
821a556c76aSAlexandre Belloni 
822a556c76aSAlexandre Belloni static int ocelot_port_set_mac_address(struct net_device *dev, void *p)
823a556c76aSAlexandre Belloni {
824004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
825004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
826004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
827a556c76aSAlexandre Belloni 	const struct sockaddr *addr = p;
828a556c76aSAlexandre Belloni 
829a556c76aSAlexandre Belloni 	/* Learn the new net device MAC address in the mac table. */
830004d44f6SVladimir Oltean 	ocelot_mact_learn(ocelot, PGID_CPU, addr->sa_data, ocelot_port->pvid,
831a556c76aSAlexandre Belloni 			  ENTRYTYPE_LOCKED);
832a556c76aSAlexandre Belloni 	/* Then forget the previous one. */
833004d44f6SVladimir Oltean 	ocelot_mact_forget(ocelot, dev->dev_addr, ocelot_port->pvid);
834a556c76aSAlexandre Belloni 
835a556c76aSAlexandre Belloni 	ether_addr_copy(dev->dev_addr, addr->sa_data);
836a556c76aSAlexandre Belloni 	return 0;
837a556c76aSAlexandre Belloni }
838a556c76aSAlexandre Belloni 
839a556c76aSAlexandre Belloni static void ocelot_get_stats64(struct net_device *dev,
840a556c76aSAlexandre Belloni 			       struct rtnl_link_stats64 *stats)
841a556c76aSAlexandre Belloni {
842004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
843004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
844004d44f6SVladimir Oltean 	int port = priv->chip_port;
845a556c76aSAlexandre Belloni 
846a556c76aSAlexandre Belloni 	/* Configure the port to read the stats from */
847004d44f6SVladimir Oltean 	ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port),
848a556c76aSAlexandre Belloni 		     SYS_STAT_CFG);
849a556c76aSAlexandre Belloni 
850a556c76aSAlexandre Belloni 	/* Get Rx stats */
851a556c76aSAlexandre Belloni 	stats->rx_bytes = ocelot_read(ocelot, SYS_COUNT_RX_OCTETS);
852a556c76aSAlexandre Belloni 	stats->rx_packets = ocelot_read(ocelot, SYS_COUNT_RX_SHORTS) +
853a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_FRAGMENTS) +
854a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_JABBERS) +
855a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_LONGS) +
856a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_64) +
857a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_65_127) +
858a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_128_255) +
859a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_256_1023) +
860a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_1024_1526) +
861a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_RX_1527_MAX);
862a556c76aSAlexandre Belloni 	stats->multicast = ocelot_read(ocelot, SYS_COUNT_RX_MULTICAST);
863a556c76aSAlexandre Belloni 	stats->rx_dropped = dev->stats.rx_dropped;
864a556c76aSAlexandre Belloni 
865a556c76aSAlexandre Belloni 	/* Get Tx stats */
866a556c76aSAlexandre Belloni 	stats->tx_bytes = ocelot_read(ocelot, SYS_COUNT_TX_OCTETS);
867a556c76aSAlexandre Belloni 	stats->tx_packets = ocelot_read(ocelot, SYS_COUNT_TX_64) +
868a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_65_127) +
869a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_128_511) +
870a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_512_1023) +
871a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_1024_1526) +
872a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_1527_MAX);
873a556c76aSAlexandre Belloni 	stats->tx_dropped = ocelot_read(ocelot, SYS_COUNT_TX_DROPS) +
874a556c76aSAlexandre Belloni 			    ocelot_read(ocelot, SYS_COUNT_TX_AGING);
875a556c76aSAlexandre Belloni 	stats->collisions = ocelot_read(ocelot, SYS_COUNT_TX_COLLISION);
876a556c76aSAlexandre Belloni }
877a556c76aSAlexandre Belloni 
8785e256365SVladimir Oltean int ocelot_fdb_add(struct ocelot *ocelot, int port,
87987b0f983SVladimir Oltean 		   const unsigned char *addr, u16 vid)
880a556c76aSAlexandre Belloni {
881531ee1a6SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
882a556c76aSAlexandre Belloni 
8837142529fSAntoine Tenart 	if (!vid) {
88487b0f983SVladimir Oltean 		if (!ocelot_port->vlan_aware)
8857142529fSAntoine Tenart 			/* If the bridge is not VLAN aware and no VID was
8867142529fSAntoine Tenart 			 * provided, set it to pvid to ensure the MAC entry
8877142529fSAntoine Tenart 			 * matches incoming untagged packets
8887142529fSAntoine Tenart 			 */
889531ee1a6SVladimir Oltean 			vid = ocelot_port->pvid;
8907142529fSAntoine Tenart 		else
8917142529fSAntoine Tenart 			/* If the bridge is VLAN aware a VID must be provided as
8927142529fSAntoine Tenart 			 * otherwise the learnt entry wouldn't match any frame.
8937142529fSAntoine Tenart 			 */
8947142529fSAntoine Tenart 			return -EINVAL;
8957142529fSAntoine Tenart 	}
8967142529fSAntoine Tenart 
897531ee1a6SVladimir Oltean 	return ocelot_mact_learn(ocelot, port, addr, vid, ENTRYTYPE_LOCKED);
898a556c76aSAlexandre Belloni }
8995e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_add);
900a556c76aSAlexandre Belloni 
901531ee1a6SVladimir Oltean static int ocelot_port_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
902531ee1a6SVladimir Oltean 			       struct net_device *dev,
903531ee1a6SVladimir Oltean 			       const unsigned char *addr,
904531ee1a6SVladimir Oltean 			       u16 vid, u16 flags,
905531ee1a6SVladimir Oltean 			       struct netlink_ext_ack *extack)
906531ee1a6SVladimir Oltean {
907004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
908004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
909004d44f6SVladimir Oltean 	int port = priv->chip_port;
910531ee1a6SVladimir Oltean 
91187b0f983SVladimir Oltean 	return ocelot_fdb_add(ocelot, port, addr, vid);
912531ee1a6SVladimir Oltean }
913531ee1a6SVladimir Oltean 
9145e256365SVladimir Oltean int ocelot_fdb_del(struct ocelot *ocelot, int port,
915531ee1a6SVladimir Oltean 		   const unsigned char *addr, u16 vid)
916531ee1a6SVladimir Oltean {
917531ee1a6SVladimir Oltean 	return ocelot_mact_forget(ocelot, addr, vid);
918531ee1a6SVladimir Oltean }
9195e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_del);
920531ee1a6SVladimir Oltean 
921531ee1a6SVladimir Oltean static int ocelot_port_fdb_del(struct ndmsg *ndm, struct nlattr *tb[],
922a556c76aSAlexandre Belloni 			       struct net_device *dev,
923a556c76aSAlexandre Belloni 			       const unsigned char *addr, u16 vid)
924a556c76aSAlexandre Belloni {
925004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
926004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
927004d44f6SVladimir Oltean 	int port = priv->chip_port;
928a556c76aSAlexandre Belloni 
929004d44f6SVladimir Oltean 	return ocelot_fdb_del(ocelot, port, addr, vid);
930a556c76aSAlexandre Belloni }
931a556c76aSAlexandre Belloni 
932a556c76aSAlexandre Belloni struct ocelot_dump_ctx {
933a556c76aSAlexandre Belloni 	struct net_device *dev;
934a556c76aSAlexandre Belloni 	struct sk_buff *skb;
935a556c76aSAlexandre Belloni 	struct netlink_callback *cb;
936a556c76aSAlexandre Belloni 	int idx;
937a556c76aSAlexandre Belloni };
938a556c76aSAlexandre Belloni 
939531ee1a6SVladimir Oltean static int ocelot_port_fdb_do_dump(const unsigned char *addr, u16 vid,
940531ee1a6SVladimir Oltean 				   bool is_static, void *data)
941a556c76aSAlexandre Belloni {
942531ee1a6SVladimir Oltean 	struct ocelot_dump_ctx *dump = data;
943a556c76aSAlexandre Belloni 	u32 portid = NETLINK_CB(dump->cb->skb).portid;
944a556c76aSAlexandre Belloni 	u32 seq = dump->cb->nlh->nlmsg_seq;
945a556c76aSAlexandre Belloni 	struct nlmsghdr *nlh;
946a556c76aSAlexandre Belloni 	struct ndmsg *ndm;
947a556c76aSAlexandre Belloni 
948a556c76aSAlexandre Belloni 	if (dump->idx < dump->cb->args[2])
949a556c76aSAlexandre Belloni 		goto skip;
950a556c76aSAlexandre Belloni 
951a556c76aSAlexandre Belloni 	nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH,
952a556c76aSAlexandre Belloni 			sizeof(*ndm), NLM_F_MULTI);
953a556c76aSAlexandre Belloni 	if (!nlh)
954a556c76aSAlexandre Belloni 		return -EMSGSIZE;
955a556c76aSAlexandre Belloni 
956a556c76aSAlexandre Belloni 	ndm = nlmsg_data(nlh);
957a556c76aSAlexandre Belloni 	ndm->ndm_family  = AF_BRIDGE;
958a556c76aSAlexandre Belloni 	ndm->ndm_pad1    = 0;
959a556c76aSAlexandre Belloni 	ndm->ndm_pad2    = 0;
960a556c76aSAlexandre Belloni 	ndm->ndm_flags   = NTF_SELF;
961a556c76aSAlexandre Belloni 	ndm->ndm_type    = 0;
962a556c76aSAlexandre Belloni 	ndm->ndm_ifindex = dump->dev->ifindex;
963531ee1a6SVladimir Oltean 	ndm->ndm_state   = is_static ? NUD_NOARP : NUD_REACHABLE;
964a556c76aSAlexandre Belloni 
965531ee1a6SVladimir Oltean 	if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, addr))
966a556c76aSAlexandre Belloni 		goto nla_put_failure;
967a556c76aSAlexandre Belloni 
968531ee1a6SVladimir Oltean 	if (vid && nla_put_u16(dump->skb, NDA_VLAN, vid))
969a556c76aSAlexandre Belloni 		goto nla_put_failure;
970a556c76aSAlexandre Belloni 
971a556c76aSAlexandre Belloni 	nlmsg_end(dump->skb, nlh);
972a556c76aSAlexandre Belloni 
973a556c76aSAlexandre Belloni skip:
974a556c76aSAlexandre Belloni 	dump->idx++;
975a556c76aSAlexandre Belloni 	return 0;
976a556c76aSAlexandre Belloni 
977a556c76aSAlexandre Belloni nla_put_failure:
978a556c76aSAlexandre Belloni 	nlmsg_cancel(dump->skb, nlh);
979a556c76aSAlexandre Belloni 	return -EMSGSIZE;
980a556c76aSAlexandre Belloni }
981a556c76aSAlexandre Belloni 
982531ee1a6SVladimir Oltean static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col,
983a556c76aSAlexandre Belloni 			    struct ocelot_mact_entry *entry)
984a556c76aSAlexandre Belloni {
985a556c76aSAlexandre Belloni 	u32 val, dst, macl, mach;
986531ee1a6SVladimir Oltean 	char mac[ETH_ALEN];
987a556c76aSAlexandre Belloni 
988a556c76aSAlexandre Belloni 	/* Set row and column to read from */
989a556c76aSAlexandre Belloni 	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row);
990a556c76aSAlexandre Belloni 	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col);
991a556c76aSAlexandre Belloni 
992a556c76aSAlexandre Belloni 	/* Issue a read command */
993a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
994a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ),
995a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS);
996a556c76aSAlexandre Belloni 
997a556c76aSAlexandre Belloni 	if (ocelot_mact_wait_for_completion(ocelot))
998a556c76aSAlexandre Belloni 		return -ETIMEDOUT;
999a556c76aSAlexandre Belloni 
1000a556c76aSAlexandre Belloni 	/* Read the entry flags */
1001a556c76aSAlexandre Belloni 	val = ocelot_read(ocelot, ANA_TABLES_MACACCESS);
1002a556c76aSAlexandre Belloni 	if (!(val & ANA_TABLES_MACACCESS_VALID))
1003a556c76aSAlexandre Belloni 		return -EINVAL;
1004a556c76aSAlexandre Belloni 
1005a556c76aSAlexandre Belloni 	/* If the entry read has another port configured as its destination,
1006a556c76aSAlexandre Belloni 	 * do not report it.
1007a556c76aSAlexandre Belloni 	 */
1008a556c76aSAlexandre Belloni 	dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3;
1009531ee1a6SVladimir Oltean 	if (dst != port)
1010a556c76aSAlexandre Belloni 		return -EINVAL;
1011a556c76aSAlexandre Belloni 
1012a556c76aSAlexandre Belloni 	/* Get the entry's MAC address and VLAN id */
1013a556c76aSAlexandre Belloni 	macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA);
1014a556c76aSAlexandre Belloni 	mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA);
1015a556c76aSAlexandre Belloni 
1016a556c76aSAlexandre Belloni 	mac[0] = (mach >> 8)  & 0xff;
1017a556c76aSAlexandre Belloni 	mac[1] = (mach >> 0)  & 0xff;
1018a556c76aSAlexandre Belloni 	mac[2] = (macl >> 24) & 0xff;
1019a556c76aSAlexandre Belloni 	mac[3] = (macl >> 16) & 0xff;
1020a556c76aSAlexandre Belloni 	mac[4] = (macl >> 8)  & 0xff;
1021a556c76aSAlexandre Belloni 	mac[5] = (macl >> 0)  & 0xff;
1022a556c76aSAlexandre Belloni 
1023a556c76aSAlexandre Belloni 	entry->vid = (mach >> 16) & 0xfff;
1024a556c76aSAlexandre Belloni 	ether_addr_copy(entry->mac, mac);
1025a556c76aSAlexandre Belloni 
1026a556c76aSAlexandre Belloni 	return 0;
1027a556c76aSAlexandre Belloni }
1028a556c76aSAlexandre Belloni 
10295e256365SVladimir Oltean int ocelot_fdb_dump(struct ocelot *ocelot, int port,
1030531ee1a6SVladimir Oltean 		    dsa_fdb_dump_cb_t *cb, void *data)
1031a556c76aSAlexandre Belloni {
1032531ee1a6SVladimir Oltean 	int i, j;
1033a556c76aSAlexandre Belloni 
103421ce7f3eSVladimir Oltean 	/* Loop through all the mac tables entries. */
103521ce7f3eSVladimir Oltean 	for (i = 0; i < ocelot->num_mact_rows; i++) {
1036a556c76aSAlexandre Belloni 		for (j = 0; j < 4; j++) {
1037531ee1a6SVladimir Oltean 			struct ocelot_mact_entry entry;
1038531ee1a6SVladimir Oltean 			bool is_static;
1039531ee1a6SVladimir Oltean 			int ret;
1040531ee1a6SVladimir Oltean 
1041531ee1a6SVladimir Oltean 			ret = ocelot_mact_read(ocelot, port, i, j, &entry);
1042a556c76aSAlexandre Belloni 			/* If the entry is invalid (wrong port, invalid...),
1043a556c76aSAlexandre Belloni 			 * skip it.
1044a556c76aSAlexandre Belloni 			 */
1045a556c76aSAlexandre Belloni 			if (ret == -EINVAL)
1046a556c76aSAlexandre Belloni 				continue;
1047a556c76aSAlexandre Belloni 			else if (ret)
1048531ee1a6SVladimir Oltean 				return ret;
1049a556c76aSAlexandre Belloni 
1050531ee1a6SVladimir Oltean 			is_static = (entry.type == ENTRYTYPE_LOCKED);
1051531ee1a6SVladimir Oltean 
1052531ee1a6SVladimir Oltean 			ret = cb(entry.mac, entry.vid, is_static, data);
1053a556c76aSAlexandre Belloni 			if (ret)
1054531ee1a6SVladimir Oltean 				return ret;
1055a556c76aSAlexandre Belloni 		}
1056a556c76aSAlexandre Belloni 	}
1057a556c76aSAlexandre Belloni 
1058531ee1a6SVladimir Oltean 	return 0;
1059531ee1a6SVladimir Oltean }
10605e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_dump);
1061531ee1a6SVladimir Oltean 
1062531ee1a6SVladimir Oltean static int ocelot_port_fdb_dump(struct sk_buff *skb,
1063531ee1a6SVladimir Oltean 				struct netlink_callback *cb,
1064531ee1a6SVladimir Oltean 				struct net_device *dev,
1065531ee1a6SVladimir Oltean 				struct net_device *filter_dev, int *idx)
1066531ee1a6SVladimir Oltean {
1067004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1068004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1069531ee1a6SVladimir Oltean 	struct ocelot_dump_ctx dump = {
1070531ee1a6SVladimir Oltean 		.dev = dev,
1071531ee1a6SVladimir Oltean 		.skb = skb,
1072531ee1a6SVladimir Oltean 		.cb = cb,
1073531ee1a6SVladimir Oltean 		.idx = *idx,
1074531ee1a6SVladimir Oltean 	};
1075004d44f6SVladimir Oltean 	int port = priv->chip_port;
1076531ee1a6SVladimir Oltean 	int ret;
1077531ee1a6SVladimir Oltean 
1078004d44f6SVladimir Oltean 	ret = ocelot_fdb_dump(ocelot, port, ocelot_port_fdb_do_dump, &dump);
1079531ee1a6SVladimir Oltean 
1080a556c76aSAlexandre Belloni 	*idx = dump.idx;
1081531ee1a6SVladimir Oltean 
1082a556c76aSAlexandre Belloni 	return ret;
1083a556c76aSAlexandre Belloni }
1084a556c76aSAlexandre Belloni 
10857142529fSAntoine Tenart static int ocelot_vlan_rx_add_vid(struct net_device *dev, __be16 proto,
10867142529fSAntoine Tenart 				  u16 vid)
10877142529fSAntoine Tenart {
10881c44ce56SVladimir Oltean 	return ocelot_vlan_vid_add(dev, vid, false, false);
10897142529fSAntoine Tenart }
10907142529fSAntoine Tenart 
10917142529fSAntoine Tenart static int ocelot_vlan_rx_kill_vid(struct net_device *dev, __be16 proto,
10927142529fSAntoine Tenart 				   u16 vid)
10937142529fSAntoine Tenart {
10947142529fSAntoine Tenart 	return ocelot_vlan_vid_del(dev, vid);
10957142529fSAntoine Tenart }
10967142529fSAntoine Tenart 
10977142529fSAntoine Tenart static int ocelot_set_features(struct net_device *dev,
10987142529fSAntoine Tenart 			       netdev_features_t features)
10997142529fSAntoine Tenart {
11007142529fSAntoine Tenart 	netdev_features_t changed = dev->features ^ features;
1101004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1102004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1103004d44f6SVladimir Oltean 	int port = priv->chip_port;
11047142529fSAntoine Tenart 
11052c1d029aSJoergen Andreasen 	if ((dev->features & NETIF_F_HW_TC) > (features & NETIF_F_HW_TC) &&
1106004d44f6SVladimir Oltean 	    priv->tc.offload_cnt) {
11072c1d029aSJoergen Andreasen 		netdev_err(dev,
11082c1d029aSJoergen Andreasen 			   "Cannot disable HW TC offload while offloads active\n");
11092c1d029aSJoergen Andreasen 		return -EBUSY;
11102c1d029aSJoergen Andreasen 	}
11112c1d029aSJoergen Andreasen 
11127142529fSAntoine Tenart 	if (changed & NETIF_F_HW_VLAN_CTAG_FILTER)
1113f270dbfaSVladimir Oltean 		ocelot_vlan_mode(ocelot, port, features);
11147142529fSAntoine Tenart 
11157142529fSAntoine Tenart 	return 0;
11167142529fSAntoine Tenart }
11177142529fSAntoine Tenart 
1118751302c3SFlorian Fainelli static int ocelot_get_port_parent_id(struct net_device *dev,
1119751302c3SFlorian Fainelli 				     struct netdev_phys_item_id *ppid)
1120751302c3SFlorian Fainelli {
1121004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1122004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1123751302c3SFlorian Fainelli 
1124751302c3SFlorian Fainelli 	ppid->id_len = sizeof(ocelot->base_mac);
1125751302c3SFlorian Fainelli 	memcpy(&ppid->id, &ocelot->base_mac, ppid->id_len);
1126751302c3SFlorian Fainelli 
1127751302c3SFlorian Fainelli 	return 0;
1128751302c3SFlorian Fainelli }
1129751302c3SFlorian Fainelli 
1130f145922dSYangbo Lu int ocelot_hwstamp_get(struct ocelot *ocelot, int port, struct ifreq *ifr)
11314e3b0468SAntoine Tenart {
11324e3b0468SAntoine Tenart 	return copy_to_user(ifr->ifr_data, &ocelot->hwtstamp_config,
11334e3b0468SAntoine Tenart 			    sizeof(ocelot->hwtstamp_config)) ? -EFAULT : 0;
11344e3b0468SAntoine Tenart }
1135f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_get);
11364e3b0468SAntoine Tenart 
1137f145922dSYangbo Lu int ocelot_hwstamp_set(struct ocelot *ocelot, int port, struct ifreq *ifr)
11384e3b0468SAntoine Tenart {
1139306fd44bSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
11404e3b0468SAntoine Tenart 	struct hwtstamp_config cfg;
11414e3b0468SAntoine Tenart 
11424e3b0468SAntoine Tenart 	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
11434e3b0468SAntoine Tenart 		return -EFAULT;
11444e3b0468SAntoine Tenart 
11454e3b0468SAntoine Tenart 	/* reserved for future extensions */
11464e3b0468SAntoine Tenart 	if (cfg.flags)
11474e3b0468SAntoine Tenart 		return -EINVAL;
11484e3b0468SAntoine Tenart 
11494e3b0468SAntoine Tenart 	/* Tx type sanity check */
11504e3b0468SAntoine Tenart 	switch (cfg.tx_type) {
11514e3b0468SAntoine Tenart 	case HWTSTAMP_TX_ON:
1152306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = IFH_REW_OP_TWO_STEP_PTP;
11534e3b0468SAntoine Tenart 		break;
11544e3b0468SAntoine Tenart 	case HWTSTAMP_TX_ONESTEP_SYNC:
11554e3b0468SAntoine Tenart 		/* IFH_REW_OP_ONE_STEP_PTP updates the correctional field, we
11564e3b0468SAntoine Tenart 		 * need to update the origin time.
11574e3b0468SAntoine Tenart 		 */
1158306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = IFH_REW_OP_ORIGIN_PTP;
11594e3b0468SAntoine Tenart 		break;
11604e3b0468SAntoine Tenart 	case HWTSTAMP_TX_OFF:
1161306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = 0;
11624e3b0468SAntoine Tenart 		break;
11634e3b0468SAntoine Tenart 	default:
11644e3b0468SAntoine Tenart 		return -ERANGE;
11654e3b0468SAntoine Tenart 	}
11664e3b0468SAntoine Tenart 
11674e3b0468SAntoine Tenart 	mutex_lock(&ocelot->ptp_lock);
11684e3b0468SAntoine Tenart 
11694e3b0468SAntoine Tenart 	switch (cfg.rx_filter) {
11704e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_NONE:
11714e3b0468SAntoine Tenart 		break;
11724e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_ALL:
11734e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_SOME:
11744e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
11754e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
11764e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
11774e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_NTP_ALL:
11784e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
11794e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
11804e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
11814e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
11824e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
11834e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
11844e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_EVENT:
11854e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_SYNC:
11864e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
11874e3b0468SAntoine Tenart 		cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
11884e3b0468SAntoine Tenart 		break;
11894e3b0468SAntoine Tenart 	default:
11904e3b0468SAntoine Tenart 		mutex_unlock(&ocelot->ptp_lock);
11914e3b0468SAntoine Tenart 		return -ERANGE;
11924e3b0468SAntoine Tenart 	}
11934e3b0468SAntoine Tenart 
11944e3b0468SAntoine Tenart 	/* Commit back the result & save it */
11954e3b0468SAntoine Tenart 	memcpy(&ocelot->hwtstamp_config, &cfg, sizeof(cfg));
11964e3b0468SAntoine Tenart 	mutex_unlock(&ocelot->ptp_lock);
11974e3b0468SAntoine Tenart 
11984e3b0468SAntoine Tenart 	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
11994e3b0468SAntoine Tenart }
1200f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_set);
12014e3b0468SAntoine Tenart 
12024e3b0468SAntoine Tenart static int ocelot_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12034e3b0468SAntoine Tenart {
1204004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1205004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1206004d44f6SVladimir Oltean 	int port = priv->chip_port;
12074e3b0468SAntoine Tenart 
12084e3b0468SAntoine Tenart 	/* The function is only used for PTP operations for now */
12094e3b0468SAntoine Tenart 	if (!ocelot->ptp)
12104e3b0468SAntoine Tenart 		return -EOPNOTSUPP;
12114e3b0468SAntoine Tenart 
12124e3b0468SAntoine Tenart 	switch (cmd) {
12134e3b0468SAntoine Tenart 	case SIOCSHWTSTAMP:
1214306fd44bSVladimir Oltean 		return ocelot_hwstamp_set(ocelot, port, ifr);
12154e3b0468SAntoine Tenart 	case SIOCGHWTSTAMP:
1216306fd44bSVladimir Oltean 		return ocelot_hwstamp_get(ocelot, port, ifr);
12174e3b0468SAntoine Tenart 	default:
12184e3b0468SAntoine Tenart 		return -EOPNOTSUPP;
12194e3b0468SAntoine Tenart 	}
12204e3b0468SAntoine Tenart }
12214e3b0468SAntoine Tenart 
1222a556c76aSAlexandre Belloni static const struct net_device_ops ocelot_port_netdev_ops = {
1223a556c76aSAlexandre Belloni 	.ndo_open			= ocelot_port_open,
1224a556c76aSAlexandre Belloni 	.ndo_stop			= ocelot_port_stop,
1225a556c76aSAlexandre Belloni 	.ndo_start_xmit			= ocelot_port_xmit,
1226a556c76aSAlexandre Belloni 	.ndo_set_rx_mode		= ocelot_set_rx_mode,
1227a556c76aSAlexandre Belloni 	.ndo_get_phys_port_name		= ocelot_port_get_phys_port_name,
1228a556c76aSAlexandre Belloni 	.ndo_set_mac_address		= ocelot_port_set_mac_address,
1229a556c76aSAlexandre Belloni 	.ndo_get_stats64		= ocelot_get_stats64,
1230531ee1a6SVladimir Oltean 	.ndo_fdb_add			= ocelot_port_fdb_add,
1231531ee1a6SVladimir Oltean 	.ndo_fdb_del			= ocelot_port_fdb_del,
1232531ee1a6SVladimir Oltean 	.ndo_fdb_dump			= ocelot_port_fdb_dump,
12337142529fSAntoine Tenart 	.ndo_vlan_rx_add_vid		= ocelot_vlan_rx_add_vid,
12347142529fSAntoine Tenart 	.ndo_vlan_rx_kill_vid		= ocelot_vlan_rx_kill_vid,
12357142529fSAntoine Tenart 	.ndo_set_features		= ocelot_set_features,
1236751302c3SFlorian Fainelli 	.ndo_get_port_parent_id		= ocelot_get_port_parent_id,
12372c1d029aSJoergen Andreasen 	.ndo_setup_tc			= ocelot_setup_tc,
12384e3b0468SAntoine Tenart 	.ndo_do_ioctl			= ocelot_ioctl,
1239a556c76aSAlexandre Belloni };
1240a556c76aSAlexandre Belloni 
12415e256365SVladimir Oltean void ocelot_get_strings(struct ocelot *ocelot, int port, u32 sset, u8 *data)
1242a556c76aSAlexandre Belloni {
1243a556c76aSAlexandre Belloni 	int i;
1244a556c76aSAlexandre Belloni 
1245a556c76aSAlexandre Belloni 	if (sset != ETH_SS_STATS)
1246a556c76aSAlexandre Belloni 		return;
1247a556c76aSAlexandre Belloni 
1248a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_stats; i++)
1249a556c76aSAlexandre Belloni 		memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name,
1250a556c76aSAlexandre Belloni 		       ETH_GSTRING_LEN);
1251a556c76aSAlexandre Belloni }
12525e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_strings);
1253a556c76aSAlexandre Belloni 
1254c7282d38SVladimir Oltean static void ocelot_port_get_strings(struct net_device *netdev, u32 sset,
1255c7282d38SVladimir Oltean 				    u8 *data)
1256c7282d38SVladimir Oltean {
1257c7282d38SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(netdev);
1258c7282d38SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1259c7282d38SVladimir Oltean 	int port = priv->chip_port;
1260c7282d38SVladimir Oltean 
1261c7282d38SVladimir Oltean 	ocelot_get_strings(ocelot, port, sset, data);
1262c7282d38SVladimir Oltean }
1263c7282d38SVladimir Oltean 
12641e1caa97SClaudiu Manoil static void ocelot_update_stats(struct ocelot *ocelot)
1265a556c76aSAlexandre Belloni {
1266a556c76aSAlexandre Belloni 	int i, j;
1267a556c76aSAlexandre Belloni 
1268a556c76aSAlexandre Belloni 	mutex_lock(&ocelot->stats_lock);
1269a556c76aSAlexandre Belloni 
1270a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_phys_ports; i++) {
1271a556c76aSAlexandre Belloni 		/* Configure the port to read the stats from */
1272a556c76aSAlexandre Belloni 		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG);
1273a556c76aSAlexandre Belloni 
1274a556c76aSAlexandre Belloni 		for (j = 0; j < ocelot->num_stats; j++) {
1275a556c76aSAlexandre Belloni 			u32 val;
1276a556c76aSAlexandre Belloni 			unsigned int idx = i * ocelot->num_stats + j;
1277a556c76aSAlexandre Belloni 
1278a556c76aSAlexandre Belloni 			val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS,
1279a556c76aSAlexandre Belloni 					      ocelot->stats_layout[j].offset);
1280a556c76aSAlexandre Belloni 
1281a556c76aSAlexandre Belloni 			if (val < (ocelot->stats[idx] & U32_MAX))
1282a556c76aSAlexandre Belloni 				ocelot->stats[idx] += (u64)1 << 32;
1283a556c76aSAlexandre Belloni 
1284a556c76aSAlexandre Belloni 			ocelot->stats[idx] = (ocelot->stats[idx] &
1285a556c76aSAlexandre Belloni 					      ~(u64)U32_MAX) + val;
1286a556c76aSAlexandre Belloni 		}
1287a556c76aSAlexandre Belloni 	}
1288a556c76aSAlexandre Belloni 
12891e1caa97SClaudiu Manoil 	mutex_unlock(&ocelot->stats_lock);
12901e1caa97SClaudiu Manoil }
12911e1caa97SClaudiu Manoil 
12921e1caa97SClaudiu Manoil static void ocelot_check_stats_work(struct work_struct *work)
12931e1caa97SClaudiu Manoil {
12941e1caa97SClaudiu Manoil 	struct delayed_work *del_work = to_delayed_work(work);
12951e1caa97SClaudiu Manoil 	struct ocelot *ocelot = container_of(del_work, struct ocelot,
12961e1caa97SClaudiu Manoil 					     stats_work);
12971e1caa97SClaudiu Manoil 
12981e1caa97SClaudiu Manoil 	ocelot_update_stats(ocelot);
12991e1caa97SClaudiu Manoil 
1300a556c76aSAlexandre Belloni 	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
1301a556c76aSAlexandre Belloni 			   OCELOT_STATS_CHECK_DELAY);
1302a556c76aSAlexandre Belloni }
1303a556c76aSAlexandre Belloni 
13045e256365SVladimir Oltean void ocelot_get_ethtool_stats(struct ocelot *ocelot, int port, u64 *data)
1305a556c76aSAlexandre Belloni {
1306a556c76aSAlexandre Belloni 	int i;
1307a556c76aSAlexandre Belloni 
1308a556c76aSAlexandre Belloni 	/* check and update now */
13091e1caa97SClaudiu Manoil 	ocelot_update_stats(ocelot);
1310a556c76aSAlexandre Belloni 
1311a556c76aSAlexandre Belloni 	/* Copy all counters */
1312a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_stats; i++)
1313004d44f6SVladimir Oltean 		*data++ = ocelot->stats[port * ocelot->num_stats + i];
1314a556c76aSAlexandre Belloni }
13155e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ethtool_stats);
1316a556c76aSAlexandre Belloni 
1317c7282d38SVladimir Oltean static void ocelot_port_get_ethtool_stats(struct net_device *dev,
1318c7282d38SVladimir Oltean 					  struct ethtool_stats *stats,
1319c7282d38SVladimir Oltean 					  u64 *data)
1320a556c76aSAlexandre Belloni {
1321004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1322004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1323c7282d38SVladimir Oltean 	int port = priv->chip_port;
1324a556c76aSAlexandre Belloni 
1325c7282d38SVladimir Oltean 	ocelot_get_ethtool_stats(ocelot, port, data);
1326c7282d38SVladimir Oltean }
1327c7282d38SVladimir Oltean 
13285e256365SVladimir Oltean int ocelot_get_sset_count(struct ocelot *ocelot, int port, int sset)
1329c7282d38SVladimir Oltean {
1330a556c76aSAlexandre Belloni 	if (sset != ETH_SS_STATS)
1331a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
1332c7282d38SVladimir Oltean 
1333a556c76aSAlexandre Belloni 	return ocelot->num_stats;
1334a556c76aSAlexandre Belloni }
13355e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_sset_count);
1336a556c76aSAlexandre Belloni 
1337c7282d38SVladimir Oltean static int ocelot_port_get_sset_count(struct net_device *dev, int sset)
13384e3b0468SAntoine Tenart {
1339004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1340004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1341c7282d38SVladimir Oltean 	int port = priv->chip_port;
13424e3b0468SAntoine Tenart 
1343c7282d38SVladimir Oltean 	return ocelot_get_sset_count(ocelot, port, sset);
1344c7282d38SVladimir Oltean }
13454e3b0468SAntoine Tenart 
13465e256365SVladimir Oltean int ocelot_get_ts_info(struct ocelot *ocelot, int port,
1347c7282d38SVladimir Oltean 		       struct ethtool_ts_info *info)
1348c7282d38SVladimir Oltean {
13494e3b0468SAntoine Tenart 	info->phc_index = ocelot->ptp_clock ?
13504e3b0468SAntoine Tenart 			  ptp_clock_index(ocelot->ptp_clock) : -1;
13514e3b0468SAntoine Tenart 	info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
13524e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RX_SOFTWARE |
13534e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_SOFTWARE |
13544e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_TX_HARDWARE |
13554e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RX_HARDWARE |
13564e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RAW_HARDWARE;
13574e3b0468SAntoine Tenart 	info->tx_types = BIT(HWTSTAMP_TX_OFF) | BIT(HWTSTAMP_TX_ON) |
13584e3b0468SAntoine Tenart 			 BIT(HWTSTAMP_TX_ONESTEP_SYNC);
13594e3b0468SAntoine Tenart 	info->rx_filters = BIT(HWTSTAMP_FILTER_NONE) | BIT(HWTSTAMP_FILTER_ALL);
13604e3b0468SAntoine Tenart 
13614e3b0468SAntoine Tenart 	return 0;
13624e3b0468SAntoine Tenart }
13635e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ts_info);
13644e3b0468SAntoine Tenart 
1365c7282d38SVladimir Oltean static int ocelot_port_get_ts_info(struct net_device *dev,
1366c7282d38SVladimir Oltean 				   struct ethtool_ts_info *info)
1367c7282d38SVladimir Oltean {
1368c7282d38SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1369c7282d38SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1370c7282d38SVladimir Oltean 	int port = priv->chip_port;
1371c7282d38SVladimir Oltean 
1372c7282d38SVladimir Oltean 	if (!ocelot->ptp)
1373c7282d38SVladimir Oltean 		return ethtool_op_get_ts_info(dev, info);
1374c7282d38SVladimir Oltean 
1375c7282d38SVladimir Oltean 	return ocelot_get_ts_info(ocelot, port, info);
1376c7282d38SVladimir Oltean }
1377c7282d38SVladimir Oltean 
1378a556c76aSAlexandre Belloni static const struct ethtool_ops ocelot_ethtool_ops = {
1379c7282d38SVladimir Oltean 	.get_strings		= ocelot_port_get_strings,
1380c7282d38SVladimir Oltean 	.get_ethtool_stats	= ocelot_port_get_ethtool_stats,
1381c7282d38SVladimir Oltean 	.get_sset_count		= ocelot_port_get_sset_count,
1382dc96ee37SAlexandre Belloni 	.get_link_ksettings	= phy_ethtool_get_link_ksettings,
1383dc96ee37SAlexandre Belloni 	.set_link_ksettings	= phy_ethtool_set_link_ksettings,
1384c7282d38SVladimir Oltean 	.get_ts_info		= ocelot_port_get_ts_info,
1385a556c76aSAlexandre Belloni };
1386a556c76aSAlexandre Belloni 
13875e256365SVladimir Oltean void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port, u8 state)
1388a556c76aSAlexandre Belloni {
1389a556c76aSAlexandre Belloni 	u32 port_cfg;
13904bda1415SVladimir Oltean 	int p, i;
1391a556c76aSAlexandre Belloni 
13924bda1415SVladimir Oltean 	if (!(BIT(port) & ocelot->bridge_mask))
13934bda1415SVladimir Oltean 		return;
1394a556c76aSAlexandre Belloni 
13954bda1415SVladimir Oltean 	port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port);
1396a556c76aSAlexandre Belloni 
1397a556c76aSAlexandre Belloni 	switch (state) {
1398a556c76aSAlexandre Belloni 	case BR_STATE_FORWARDING:
13994bda1415SVladimir Oltean 		ocelot->bridge_fwd_mask |= BIT(port);
1400a556c76aSAlexandre Belloni 		/* Fallthrough */
1401a556c76aSAlexandre Belloni 	case BR_STATE_LEARNING:
1402a556c76aSAlexandre Belloni 		port_cfg |= ANA_PORT_PORT_CFG_LEARN_ENA;
1403a556c76aSAlexandre Belloni 		break;
1404a556c76aSAlexandre Belloni 
1405a556c76aSAlexandre Belloni 	default:
1406a556c76aSAlexandre Belloni 		port_cfg &= ~ANA_PORT_PORT_CFG_LEARN_ENA;
14074bda1415SVladimir Oltean 		ocelot->bridge_fwd_mask &= ~BIT(port);
1408a556c76aSAlexandre Belloni 		break;
1409a556c76aSAlexandre Belloni 	}
1410a556c76aSAlexandre Belloni 
14114bda1415SVladimir Oltean 	ocelot_write_gix(ocelot, port_cfg, ANA_PORT_PORT_CFG, port);
1412a556c76aSAlexandre Belloni 
1413a556c76aSAlexandre Belloni 	/* Apply FWD mask. The loop is needed to add/remove the current port as
1414a556c76aSAlexandre Belloni 	 * a source for the other ports.
1415a556c76aSAlexandre Belloni 	 */
14164bda1415SVladimir Oltean 	for (p = 0; p < ocelot->num_phys_ports; p++) {
141769df578cSVladimir Oltean 		if (ocelot->bridge_fwd_mask & BIT(p)) {
14184bda1415SVladimir Oltean 			unsigned long mask = ocelot->bridge_fwd_mask & ~BIT(p);
1419a556c76aSAlexandre Belloni 
1420a556c76aSAlexandre Belloni 			for (i = 0; i < ocelot->num_phys_ports; i++) {
1421a556c76aSAlexandre Belloni 				unsigned long bond_mask = ocelot->lags[i];
1422a556c76aSAlexandre Belloni 
1423a556c76aSAlexandre Belloni 				if (!bond_mask)
1424a556c76aSAlexandre Belloni 					continue;
1425a556c76aSAlexandre Belloni 
14264bda1415SVladimir Oltean 				if (bond_mask & BIT(p)) {
1427a556c76aSAlexandre Belloni 					mask &= ~bond_mask;
1428a556c76aSAlexandre Belloni 					break;
1429a556c76aSAlexandre Belloni 				}
1430a556c76aSAlexandre Belloni 			}
1431a556c76aSAlexandre Belloni 
1432c9d2203bSVladimir Oltean 			ocelot_write_rix(ocelot, mask,
14334bda1415SVladimir Oltean 					 ANA_PGID_PGID, PGID_SRC + p);
1434a556c76aSAlexandre Belloni 		} else {
143569df578cSVladimir Oltean 			ocelot_write_rix(ocelot, 0,
14364bda1415SVladimir Oltean 					 ANA_PGID_PGID, PGID_SRC + p);
14374bda1415SVladimir Oltean 		}
1438a556c76aSAlexandre Belloni 	}
1439a556c76aSAlexandre Belloni }
14405e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_bridge_stp_state_set);
1441a556c76aSAlexandre Belloni 
14424bda1415SVladimir Oltean static void ocelot_port_attr_stp_state_set(struct ocelot *ocelot, int port,
14434bda1415SVladimir Oltean 					   struct switchdev_trans *trans,
14444bda1415SVladimir Oltean 					   u8 state)
1445a556c76aSAlexandre Belloni {
14464bda1415SVladimir Oltean 	if (switchdev_trans_ph_prepare(trans))
14474bda1415SVladimir Oltean 		return;
1448a556c76aSAlexandre Belloni 
14494bda1415SVladimir Oltean 	ocelot_bridge_stp_state_set(ocelot, port, state);
14504bda1415SVladimir Oltean }
14514bda1415SVladimir Oltean 
14525e256365SVladimir Oltean void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs)
14534bda1415SVladimir Oltean {
1454*c0d7eccbSVladimir Oltean 	unsigned int age_period = ANA_AUTOAGE_AGE_PERIOD(msecs / 2000);
1455*c0d7eccbSVladimir Oltean 
1456*c0d7eccbSVladimir Oltean 	/* Setting AGE_PERIOD to zero effectively disables automatic aging,
1457*c0d7eccbSVladimir Oltean 	 * which is clearly not what our intention is. So avoid that.
1458*c0d7eccbSVladimir Oltean 	 */
1459*c0d7eccbSVladimir Oltean 	if (!age_period)
1460*c0d7eccbSVladimir Oltean 		age_period = 1;
1461*c0d7eccbSVladimir Oltean 
1462*c0d7eccbSVladimir Oltean 	ocelot_rmw(ocelot, age_period, ANA_AUTOAGE_AGE_PERIOD_M, ANA_AUTOAGE);
1463a556c76aSAlexandre Belloni }
14645e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_set_ageing_time);
1465a556c76aSAlexandre Belloni 
14664bda1415SVladimir Oltean static void ocelot_port_attr_ageing_set(struct ocelot *ocelot, int port,
14674bda1415SVladimir Oltean 					unsigned long ageing_clock_t)
1468a556c76aSAlexandre Belloni {
14694bda1415SVladimir Oltean 	unsigned long ageing_jiffies = clock_t_to_jiffies(ageing_clock_t);
14704bda1415SVladimir Oltean 	u32 ageing_time = jiffies_to_msecs(ageing_jiffies) / 1000;
1471a556c76aSAlexandre Belloni 
14724bda1415SVladimir Oltean 	ocelot_set_ageing_time(ocelot, ageing_time);
14734bda1415SVladimir Oltean }
14744bda1415SVladimir Oltean 
14754bda1415SVladimir Oltean static void ocelot_port_attr_mc_set(struct ocelot *ocelot, int port, bool mc)
14764bda1415SVladimir Oltean {
14774bda1415SVladimir Oltean 	u32 cpu_fwd_mcast = ANA_PORT_CPU_FWD_CFG_CPU_IGMP_REDIR_ENA |
1478a556c76aSAlexandre Belloni 			    ANA_PORT_CPU_FWD_CFG_CPU_MLD_REDIR_ENA |
1479a556c76aSAlexandre Belloni 			    ANA_PORT_CPU_FWD_CFG_CPU_IPMC_CTRL_COPY_ENA;
14804bda1415SVladimir Oltean 	u32 val = 0;
1481a556c76aSAlexandre Belloni 
14824bda1415SVladimir Oltean 	if (mc)
14834bda1415SVladimir Oltean 		val = cpu_fwd_mcast;
14844bda1415SVladimir Oltean 
14854bda1415SVladimir Oltean 	ocelot_rmw_gix(ocelot, val, cpu_fwd_mcast,
14864bda1415SVladimir Oltean 		       ANA_PORT_CPU_FWD_CFG, port);
1487a556c76aSAlexandre Belloni }
1488a556c76aSAlexandre Belloni 
1489a556c76aSAlexandre Belloni static int ocelot_port_attr_set(struct net_device *dev,
1490a556c76aSAlexandre Belloni 				const struct switchdev_attr *attr,
1491a556c76aSAlexandre Belloni 				struct switchdev_trans *trans)
1492a556c76aSAlexandre Belloni {
1493004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1494004d44f6SVladimir Oltean 	struct ocelot *ocelot = priv->port.ocelot;
1495004d44f6SVladimir Oltean 	int port = priv->chip_port;
1496a556c76aSAlexandre Belloni 	int err = 0;
1497a556c76aSAlexandre Belloni 
1498a556c76aSAlexandre Belloni 	switch (attr->id) {
1499a556c76aSAlexandre Belloni 	case SWITCHDEV_ATTR_ID_PORT_STP_STATE:
15004bda1415SVladimir Oltean 		ocelot_port_attr_stp_state_set(ocelot, port, trans,
1501a556c76aSAlexandre Belloni 					       attr->u.stp_state);
1502a556c76aSAlexandre Belloni 		break;
1503a556c76aSAlexandre Belloni 	case SWITCHDEV_ATTR_ID_BRIDGE_AGEING_TIME:
15044bda1415SVladimir Oltean 		ocelot_port_attr_ageing_set(ocelot, port, attr->u.ageing_time);
1505a556c76aSAlexandre Belloni 		break;
15067142529fSAntoine Tenart 	case SWITCHDEV_ATTR_ID_BRIDGE_VLAN_FILTERING:
150787b0f983SVladimir Oltean 		ocelot_port_vlan_filtering(ocelot, port,
150887b0f983SVladimir Oltean 					   attr->u.vlan_filtering);
15097142529fSAntoine Tenart 		break;
1510a556c76aSAlexandre Belloni 	case SWITCHDEV_ATTR_ID_BRIDGE_MC_DISABLED:
15114bda1415SVladimir Oltean 		ocelot_port_attr_mc_set(ocelot, port, !attr->u.mc_disabled);
1512a556c76aSAlexandre Belloni 		break;
1513a556c76aSAlexandre Belloni 	default:
1514a556c76aSAlexandre Belloni 		err = -EOPNOTSUPP;
1515a556c76aSAlexandre Belloni 		break;
1516a556c76aSAlexandre Belloni 	}
1517a556c76aSAlexandre Belloni 
1518a556c76aSAlexandre Belloni 	return err;
1519a556c76aSAlexandre Belloni }
1520a556c76aSAlexandre Belloni 
15217142529fSAntoine Tenart static int ocelot_port_obj_add_vlan(struct net_device *dev,
15227142529fSAntoine Tenart 				    const struct switchdev_obj_port_vlan *vlan,
15237142529fSAntoine Tenart 				    struct switchdev_trans *trans)
15247142529fSAntoine Tenart {
15257142529fSAntoine Tenart 	int ret;
15267142529fSAntoine Tenart 	u16 vid;
15277142529fSAntoine Tenart 
15287142529fSAntoine Tenart 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; vid++) {
15297142529fSAntoine Tenart 		ret = ocelot_vlan_vid_add(dev, vid,
15307142529fSAntoine Tenart 					  vlan->flags & BRIDGE_VLAN_INFO_PVID,
15317142529fSAntoine Tenart 					  vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED);
15327142529fSAntoine Tenart 		if (ret)
15337142529fSAntoine Tenart 			return ret;
15347142529fSAntoine Tenart 	}
15357142529fSAntoine Tenart 
15367142529fSAntoine Tenart 	return 0;
15377142529fSAntoine Tenart }
15387142529fSAntoine Tenart 
15397142529fSAntoine Tenart static int ocelot_port_vlan_del_vlan(struct net_device *dev,
15407142529fSAntoine Tenart 				     const struct switchdev_obj_port_vlan *vlan)
15417142529fSAntoine Tenart {
15427142529fSAntoine Tenart 	int ret;
15437142529fSAntoine Tenart 	u16 vid;
15447142529fSAntoine Tenart 
15457142529fSAntoine Tenart 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; vid++) {
15467142529fSAntoine Tenart 		ret = ocelot_vlan_vid_del(dev, vid);
15477142529fSAntoine Tenart 
15487142529fSAntoine Tenart 		if (ret)
15497142529fSAntoine Tenart 			return ret;
15507142529fSAntoine Tenart 	}
15517142529fSAntoine Tenart 
15527142529fSAntoine Tenart 	return 0;
15537142529fSAntoine Tenart }
15547142529fSAntoine Tenart 
1555a556c76aSAlexandre Belloni static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot,
1556a556c76aSAlexandre Belloni 						     const unsigned char *addr,
1557a556c76aSAlexandre Belloni 						     u16 vid)
1558a556c76aSAlexandre Belloni {
1559a556c76aSAlexandre Belloni 	struct ocelot_multicast *mc;
1560a556c76aSAlexandre Belloni 
1561a556c76aSAlexandre Belloni 	list_for_each_entry(mc, &ocelot->multicast, list) {
1562a556c76aSAlexandre Belloni 		if (ether_addr_equal(mc->addr, addr) && mc->vid == vid)
1563a556c76aSAlexandre Belloni 			return mc;
1564a556c76aSAlexandre Belloni 	}
1565a556c76aSAlexandre Belloni 
1566a556c76aSAlexandre Belloni 	return NULL;
1567a556c76aSAlexandre Belloni }
1568a556c76aSAlexandre Belloni 
1569a556c76aSAlexandre Belloni static int ocelot_port_obj_add_mdb(struct net_device *dev,
1570a556c76aSAlexandre Belloni 				   const struct switchdev_obj_port_mdb *mdb,
1571a556c76aSAlexandre Belloni 				   struct switchdev_trans *trans)
1572a556c76aSAlexandre Belloni {
1573004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1574004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
1575004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
1576a556c76aSAlexandre Belloni 	unsigned char addr[ETH_ALEN];
1577004d44f6SVladimir Oltean 	struct ocelot_multicast *mc;
1578004d44f6SVladimir Oltean 	int port = priv->chip_port;
1579a556c76aSAlexandre Belloni 	u16 vid = mdb->vid;
1580a556c76aSAlexandre Belloni 	bool new = false;
1581a556c76aSAlexandre Belloni 
1582a556c76aSAlexandre Belloni 	if (!vid)
1583004d44f6SVladimir Oltean 		vid = ocelot_port->pvid;
1584a556c76aSAlexandre Belloni 
1585a556c76aSAlexandre Belloni 	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
1586a556c76aSAlexandre Belloni 	if (!mc) {
1587a556c76aSAlexandre Belloni 		mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL);
1588a556c76aSAlexandre Belloni 		if (!mc)
1589a556c76aSAlexandre Belloni 			return -ENOMEM;
1590a556c76aSAlexandre Belloni 
1591a556c76aSAlexandre Belloni 		memcpy(mc->addr, mdb->addr, ETH_ALEN);
1592a556c76aSAlexandre Belloni 		mc->vid = vid;
1593a556c76aSAlexandre Belloni 
1594a556c76aSAlexandre Belloni 		list_add_tail(&mc->list, &ocelot->multicast);
1595a556c76aSAlexandre Belloni 		new = true;
1596a556c76aSAlexandre Belloni 	}
1597a556c76aSAlexandre Belloni 
1598a556c76aSAlexandre Belloni 	memcpy(addr, mc->addr, ETH_ALEN);
1599a556c76aSAlexandre Belloni 	addr[0] = 0;
1600a556c76aSAlexandre Belloni 
1601a556c76aSAlexandre Belloni 	if (!new) {
1602a556c76aSAlexandre Belloni 		addr[2] = mc->ports << 0;
1603a556c76aSAlexandre Belloni 		addr[1] = mc->ports << 8;
1604a556c76aSAlexandre Belloni 		ocelot_mact_forget(ocelot, addr, vid);
1605a556c76aSAlexandre Belloni 	}
1606a556c76aSAlexandre Belloni 
1607004d44f6SVladimir Oltean 	mc->ports |= BIT(port);
1608a556c76aSAlexandre Belloni 	addr[2] = mc->ports << 0;
1609a556c76aSAlexandre Belloni 	addr[1] = mc->ports << 8;
1610a556c76aSAlexandre Belloni 
1611a556c76aSAlexandre Belloni 	return ocelot_mact_learn(ocelot, 0, addr, vid, ENTRYTYPE_MACv4);
1612a556c76aSAlexandre Belloni }
1613a556c76aSAlexandre Belloni 
1614a556c76aSAlexandre Belloni static int ocelot_port_obj_del_mdb(struct net_device *dev,
1615a556c76aSAlexandre Belloni 				   const struct switchdev_obj_port_mdb *mdb)
1616a556c76aSAlexandre Belloni {
1617004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1618004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
1619004d44f6SVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
1620a556c76aSAlexandre Belloni 	unsigned char addr[ETH_ALEN];
1621004d44f6SVladimir Oltean 	struct ocelot_multicast *mc;
1622004d44f6SVladimir Oltean 	int port = priv->chip_port;
1623a556c76aSAlexandre Belloni 	u16 vid = mdb->vid;
1624a556c76aSAlexandre Belloni 
1625a556c76aSAlexandre Belloni 	if (!vid)
1626004d44f6SVladimir Oltean 		vid = ocelot_port->pvid;
1627a556c76aSAlexandre Belloni 
1628a556c76aSAlexandre Belloni 	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
1629a556c76aSAlexandre Belloni 	if (!mc)
1630a556c76aSAlexandre Belloni 		return -ENOENT;
1631a556c76aSAlexandre Belloni 
1632a556c76aSAlexandre Belloni 	memcpy(addr, mc->addr, ETH_ALEN);
1633a556c76aSAlexandre Belloni 	addr[2] = mc->ports << 0;
1634a556c76aSAlexandre Belloni 	addr[1] = mc->ports << 8;
1635a556c76aSAlexandre Belloni 	addr[0] = 0;
1636a556c76aSAlexandre Belloni 	ocelot_mact_forget(ocelot, addr, vid);
1637a556c76aSAlexandre Belloni 
1638004d44f6SVladimir Oltean 	mc->ports &= ~BIT(port);
1639a556c76aSAlexandre Belloni 	if (!mc->ports) {
1640a556c76aSAlexandre Belloni 		list_del(&mc->list);
1641a556c76aSAlexandre Belloni 		devm_kfree(ocelot->dev, mc);
1642a556c76aSAlexandre Belloni 		return 0;
1643a556c76aSAlexandre Belloni 	}
1644a556c76aSAlexandre Belloni 
1645a556c76aSAlexandre Belloni 	addr[2] = mc->ports << 0;
1646a556c76aSAlexandre Belloni 	addr[1] = mc->ports << 8;
1647a556c76aSAlexandre Belloni 
1648a556c76aSAlexandre Belloni 	return ocelot_mact_learn(ocelot, 0, addr, vid, ENTRYTYPE_MACv4);
1649a556c76aSAlexandre Belloni }
1650a556c76aSAlexandre Belloni 
1651a556c76aSAlexandre Belloni static int ocelot_port_obj_add(struct net_device *dev,
1652a556c76aSAlexandre Belloni 			       const struct switchdev_obj *obj,
165369213513SPetr Machata 			       struct switchdev_trans *trans,
165469213513SPetr Machata 			       struct netlink_ext_ack *extack)
1655a556c76aSAlexandre Belloni {
1656a556c76aSAlexandre Belloni 	int ret = 0;
1657a556c76aSAlexandre Belloni 
1658a556c76aSAlexandre Belloni 	switch (obj->id) {
16597142529fSAntoine Tenart 	case SWITCHDEV_OBJ_ID_PORT_VLAN:
16607142529fSAntoine Tenart 		ret = ocelot_port_obj_add_vlan(dev,
16617142529fSAntoine Tenart 					       SWITCHDEV_OBJ_PORT_VLAN(obj),
16627142529fSAntoine Tenart 					       trans);
16637142529fSAntoine Tenart 		break;
1664a556c76aSAlexandre Belloni 	case SWITCHDEV_OBJ_ID_PORT_MDB:
1665a556c76aSAlexandre Belloni 		ret = ocelot_port_obj_add_mdb(dev, SWITCHDEV_OBJ_PORT_MDB(obj),
1666a556c76aSAlexandre Belloni 					      trans);
1667a556c76aSAlexandre Belloni 		break;
1668a556c76aSAlexandre Belloni 	default:
1669a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
1670a556c76aSAlexandre Belloni 	}
1671a556c76aSAlexandre Belloni 
1672a556c76aSAlexandre Belloni 	return ret;
1673a556c76aSAlexandre Belloni }
1674a556c76aSAlexandre Belloni 
1675a556c76aSAlexandre Belloni static int ocelot_port_obj_del(struct net_device *dev,
1676a556c76aSAlexandre Belloni 			       const struct switchdev_obj *obj)
1677a556c76aSAlexandre Belloni {
1678a556c76aSAlexandre Belloni 	int ret = 0;
1679a556c76aSAlexandre Belloni 
1680a556c76aSAlexandre Belloni 	switch (obj->id) {
16817142529fSAntoine Tenart 	case SWITCHDEV_OBJ_ID_PORT_VLAN:
16827142529fSAntoine Tenart 		ret = ocelot_port_vlan_del_vlan(dev,
16837142529fSAntoine Tenart 						SWITCHDEV_OBJ_PORT_VLAN(obj));
16847142529fSAntoine Tenart 		break;
1685a556c76aSAlexandre Belloni 	case SWITCHDEV_OBJ_ID_PORT_MDB:
1686a556c76aSAlexandre Belloni 		ret = ocelot_port_obj_del_mdb(dev, SWITCHDEV_OBJ_PORT_MDB(obj));
1687a556c76aSAlexandre Belloni 		break;
1688a556c76aSAlexandre Belloni 	default:
1689a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
1690a556c76aSAlexandre Belloni 	}
1691a556c76aSAlexandre Belloni 
1692a556c76aSAlexandre Belloni 	return ret;
1693a556c76aSAlexandre Belloni }
1694a556c76aSAlexandre Belloni 
16955e256365SVladimir Oltean int ocelot_port_bridge_join(struct ocelot *ocelot, int port,
1696a556c76aSAlexandre Belloni 			    struct net_device *bridge)
1697a556c76aSAlexandre Belloni {
1698a556c76aSAlexandre Belloni 	if (!ocelot->bridge_mask) {
1699a556c76aSAlexandre Belloni 		ocelot->hw_bridge_dev = bridge;
1700a556c76aSAlexandre Belloni 	} else {
1701a556c76aSAlexandre Belloni 		if (ocelot->hw_bridge_dev != bridge)
1702a556c76aSAlexandre Belloni 			/* This is adding the port to a second bridge, this is
1703a556c76aSAlexandre Belloni 			 * unsupported */
1704a556c76aSAlexandre Belloni 			return -ENODEV;
1705a556c76aSAlexandre Belloni 	}
1706a556c76aSAlexandre Belloni 
1707f270dbfaSVladimir Oltean 	ocelot->bridge_mask |= BIT(port);
1708a556c76aSAlexandre Belloni 
1709a556c76aSAlexandre Belloni 	return 0;
1710a556c76aSAlexandre Belloni }
17115e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_join);
1712a556c76aSAlexandre Belloni 
17135e256365SVladimir Oltean int ocelot_port_bridge_leave(struct ocelot *ocelot, int port,
1714a556c76aSAlexandre Belloni 			     struct net_device *bridge)
1715a556c76aSAlexandre Belloni {
171697bb69e1SVladimir Oltean 	ocelot->bridge_mask &= ~BIT(port);
1717a556c76aSAlexandre Belloni 
1718a556c76aSAlexandre Belloni 	if (!ocelot->bridge_mask)
1719a556c76aSAlexandre Belloni 		ocelot->hw_bridge_dev = NULL;
17207142529fSAntoine Tenart 
172197bb69e1SVladimir Oltean 	ocelot_port_vlan_filtering(ocelot, port, 0);
172297bb69e1SVladimir Oltean 	ocelot_port_set_pvid(ocelot, port, 0);
172397bb69e1SVladimir Oltean 	return ocelot_port_set_native_vlan(ocelot, port, 0);
1724a556c76aSAlexandre Belloni }
17255e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_leave);
1726a556c76aSAlexandre Belloni 
1727dc96ee37SAlexandre Belloni static void ocelot_set_aggr_pgids(struct ocelot *ocelot)
1728dc96ee37SAlexandre Belloni {
1729dc96ee37SAlexandre Belloni 	int i, port, lag;
1730dc96ee37SAlexandre Belloni 
1731dc96ee37SAlexandre Belloni 	/* Reset destination and aggregation PGIDS */
1732dc96ee37SAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++)
1733dc96ee37SAlexandre Belloni 		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
1734dc96ee37SAlexandre Belloni 
1735dc96ee37SAlexandre Belloni 	for (i = PGID_AGGR; i < PGID_SRC; i++)
1736dc96ee37SAlexandre Belloni 		ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
1737dc96ee37SAlexandre Belloni 				 ANA_PGID_PGID, i);
1738dc96ee37SAlexandre Belloni 
1739dc96ee37SAlexandre Belloni 	/* Now, set PGIDs for each LAG */
1740dc96ee37SAlexandre Belloni 	for (lag = 0; lag < ocelot->num_phys_ports; lag++) {
1741dc96ee37SAlexandre Belloni 		unsigned long bond_mask;
1742dc96ee37SAlexandre Belloni 		int aggr_count = 0;
1743dc96ee37SAlexandre Belloni 		u8 aggr_idx[16];
1744dc96ee37SAlexandre Belloni 
1745dc96ee37SAlexandre Belloni 		bond_mask = ocelot->lags[lag];
1746dc96ee37SAlexandre Belloni 		if (!bond_mask)
1747dc96ee37SAlexandre Belloni 			continue;
1748dc96ee37SAlexandre Belloni 
1749dc96ee37SAlexandre Belloni 		for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) {
1750dc96ee37SAlexandre Belloni 			// Destination mask
1751dc96ee37SAlexandre Belloni 			ocelot_write_rix(ocelot, bond_mask,
1752dc96ee37SAlexandre Belloni 					 ANA_PGID_PGID, port);
1753dc96ee37SAlexandre Belloni 			aggr_idx[aggr_count] = port;
1754dc96ee37SAlexandre Belloni 			aggr_count++;
1755dc96ee37SAlexandre Belloni 		}
1756dc96ee37SAlexandre Belloni 
1757dc96ee37SAlexandre Belloni 		for (i = PGID_AGGR; i < PGID_SRC; i++) {
1758dc96ee37SAlexandre Belloni 			u32 ac;
1759dc96ee37SAlexandre Belloni 
1760dc96ee37SAlexandre Belloni 			ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i);
1761dc96ee37SAlexandre Belloni 			ac &= ~bond_mask;
1762dc96ee37SAlexandre Belloni 			ac |= BIT(aggr_idx[i % aggr_count]);
1763dc96ee37SAlexandre Belloni 			ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i);
1764dc96ee37SAlexandre Belloni 		}
1765dc96ee37SAlexandre Belloni 	}
1766dc96ee37SAlexandre Belloni }
1767dc96ee37SAlexandre Belloni 
1768dc96ee37SAlexandre Belloni static void ocelot_setup_lag(struct ocelot *ocelot, int lag)
1769dc96ee37SAlexandre Belloni {
1770dc96ee37SAlexandre Belloni 	unsigned long bond_mask = ocelot->lags[lag];
1771dc96ee37SAlexandre Belloni 	unsigned int p;
1772dc96ee37SAlexandre Belloni 
1773dc96ee37SAlexandre Belloni 	for_each_set_bit(p, &bond_mask, ocelot->num_phys_ports) {
1774dc96ee37SAlexandre Belloni 		u32 port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, p);
1775dc96ee37SAlexandre Belloni 
1776dc96ee37SAlexandre Belloni 		port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M;
1777dc96ee37SAlexandre Belloni 
1778dc96ee37SAlexandre Belloni 		/* Use lag port as logical port for port i */
1779dc96ee37SAlexandre Belloni 		ocelot_write_gix(ocelot, port_cfg |
1780dc96ee37SAlexandre Belloni 				 ANA_PORT_PORT_CFG_PORTID_VAL(lag),
1781dc96ee37SAlexandre Belloni 				 ANA_PORT_PORT_CFG, p);
1782dc96ee37SAlexandre Belloni 	}
1783dc96ee37SAlexandre Belloni }
1784dc96ee37SAlexandre Belloni 
1785f270dbfaSVladimir Oltean static int ocelot_port_lag_join(struct ocelot *ocelot, int port,
1786dc96ee37SAlexandre Belloni 				struct net_device *bond)
1787dc96ee37SAlexandre Belloni {
1788dc96ee37SAlexandre Belloni 	struct net_device *ndev;
1789dc96ee37SAlexandre Belloni 	u32 bond_mask = 0;
1790f270dbfaSVladimir Oltean 	int lag, lp;
1791dc96ee37SAlexandre Belloni 
1792dc96ee37SAlexandre Belloni 	rcu_read_lock();
1793dc96ee37SAlexandre Belloni 	for_each_netdev_in_bond_rcu(bond, ndev) {
1794004d44f6SVladimir Oltean 		struct ocelot_port_private *priv = netdev_priv(ndev);
1795dc96ee37SAlexandre Belloni 
1796004d44f6SVladimir Oltean 		bond_mask |= BIT(priv->chip_port);
1797dc96ee37SAlexandre Belloni 	}
1798dc96ee37SAlexandre Belloni 	rcu_read_unlock();
1799dc96ee37SAlexandre Belloni 
1800dc96ee37SAlexandre Belloni 	lp = __ffs(bond_mask);
1801dc96ee37SAlexandre Belloni 
1802dc96ee37SAlexandre Belloni 	/* If the new port is the lowest one, use it as the logical port from
1803dc96ee37SAlexandre Belloni 	 * now on
1804dc96ee37SAlexandre Belloni 	 */
1805f270dbfaSVladimir Oltean 	if (port == lp) {
1806f270dbfaSVladimir Oltean 		lag = port;
1807f270dbfaSVladimir Oltean 		ocelot->lags[port] = bond_mask;
1808f270dbfaSVladimir Oltean 		bond_mask &= ~BIT(port);
1809dc96ee37SAlexandre Belloni 		if (bond_mask) {
1810dc96ee37SAlexandre Belloni 			lp = __ffs(bond_mask);
1811dc96ee37SAlexandre Belloni 			ocelot->lags[lp] = 0;
1812dc96ee37SAlexandre Belloni 		}
1813dc96ee37SAlexandre Belloni 	} else {
1814dc96ee37SAlexandre Belloni 		lag = lp;
1815f270dbfaSVladimir Oltean 		ocelot->lags[lp] |= BIT(port);
1816dc96ee37SAlexandre Belloni 	}
1817dc96ee37SAlexandre Belloni 
1818dc96ee37SAlexandre Belloni 	ocelot_setup_lag(ocelot, lag);
1819dc96ee37SAlexandre Belloni 	ocelot_set_aggr_pgids(ocelot);
1820dc96ee37SAlexandre Belloni 
1821dc96ee37SAlexandre Belloni 	return 0;
1822dc96ee37SAlexandre Belloni }
1823dc96ee37SAlexandre Belloni 
1824f270dbfaSVladimir Oltean static void ocelot_port_lag_leave(struct ocelot *ocelot, int port,
1825dc96ee37SAlexandre Belloni 				  struct net_device *bond)
1826dc96ee37SAlexandre Belloni {
1827dc96ee37SAlexandre Belloni 	u32 port_cfg;
1828dc96ee37SAlexandre Belloni 	int i;
1829dc96ee37SAlexandre Belloni 
1830dc96ee37SAlexandre Belloni 	/* Remove port from any lag */
1831dc96ee37SAlexandre Belloni 	for (i = 0; i < ocelot->num_phys_ports; i++)
1832f270dbfaSVladimir Oltean 		ocelot->lags[i] &= ~BIT(port);
1833dc96ee37SAlexandre Belloni 
1834dc96ee37SAlexandre Belloni 	/* if it was the logical port of the lag, move the lag config to the
1835dc96ee37SAlexandre Belloni 	 * next port
1836dc96ee37SAlexandre Belloni 	 */
1837f270dbfaSVladimir Oltean 	if (ocelot->lags[port]) {
1838f270dbfaSVladimir Oltean 		int n = __ffs(ocelot->lags[port]);
1839dc96ee37SAlexandre Belloni 
1840f270dbfaSVladimir Oltean 		ocelot->lags[n] = ocelot->lags[port];
1841f270dbfaSVladimir Oltean 		ocelot->lags[port] = 0;
1842dc96ee37SAlexandre Belloni 
1843dc96ee37SAlexandre Belloni 		ocelot_setup_lag(ocelot, n);
1844dc96ee37SAlexandre Belloni 	}
1845dc96ee37SAlexandre Belloni 
1846f270dbfaSVladimir Oltean 	port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port);
1847dc96ee37SAlexandre Belloni 	port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M;
1848f270dbfaSVladimir Oltean 	ocelot_write_gix(ocelot, port_cfg | ANA_PORT_PORT_CFG_PORTID_VAL(port),
1849f270dbfaSVladimir Oltean 			 ANA_PORT_PORT_CFG, port);
1850dc96ee37SAlexandre Belloni 
1851dc96ee37SAlexandre Belloni 	ocelot_set_aggr_pgids(ocelot);
1852dc96ee37SAlexandre Belloni }
1853dc96ee37SAlexandre Belloni 
1854a556c76aSAlexandre Belloni /* Checks if the net_device instance given to us originate from our driver. */
1855a556c76aSAlexandre Belloni static bool ocelot_netdevice_dev_check(const struct net_device *dev)
1856a556c76aSAlexandre Belloni {
1857a556c76aSAlexandre Belloni 	return dev->netdev_ops == &ocelot_port_netdev_ops;
1858a556c76aSAlexandre Belloni }
1859a556c76aSAlexandre Belloni 
1860a556c76aSAlexandre Belloni static int ocelot_netdevice_port_event(struct net_device *dev,
1861a556c76aSAlexandre Belloni 				       unsigned long event,
1862a556c76aSAlexandre Belloni 				       struct netdev_notifier_changeupper_info *info)
1863a556c76aSAlexandre Belloni {
1864004d44f6SVladimir Oltean 	struct ocelot_port_private *priv = netdev_priv(dev);
1865004d44f6SVladimir Oltean 	struct ocelot_port *ocelot_port = &priv->port;
1866f270dbfaSVladimir Oltean 	struct ocelot *ocelot = ocelot_port->ocelot;
1867004d44f6SVladimir Oltean 	int port = priv->chip_port;
1868a556c76aSAlexandre Belloni 	int err = 0;
1869a556c76aSAlexandre Belloni 
1870a556c76aSAlexandre Belloni 	switch (event) {
1871a556c76aSAlexandre Belloni 	case NETDEV_CHANGEUPPER:
1872a556c76aSAlexandre Belloni 		if (netif_is_bridge_master(info->upper_dev)) {
1873004d44f6SVladimir Oltean 			if (info->linking) {
1874f270dbfaSVladimir Oltean 				err = ocelot_port_bridge_join(ocelot, port,
1875a556c76aSAlexandre Belloni 							      info->upper_dev);
1876004d44f6SVladimir Oltean 			} else {
1877f270dbfaSVladimir Oltean 				err = ocelot_port_bridge_leave(ocelot, port,
1878a556c76aSAlexandre Belloni 							       info->upper_dev);
1879004d44f6SVladimir Oltean 			}
1880a556c76aSAlexandre Belloni 		}
1881dc96ee37SAlexandre Belloni 		if (netif_is_lag_master(info->upper_dev)) {
1882dc96ee37SAlexandre Belloni 			if (info->linking)
1883f270dbfaSVladimir Oltean 				err = ocelot_port_lag_join(ocelot, port,
1884dc96ee37SAlexandre Belloni 							   info->upper_dev);
1885dc96ee37SAlexandre Belloni 			else
1886f270dbfaSVladimir Oltean 				ocelot_port_lag_leave(ocelot, port,
1887dc96ee37SAlexandre Belloni 						      info->upper_dev);
1888dc96ee37SAlexandre Belloni 		}
1889a556c76aSAlexandre Belloni 		break;
1890a556c76aSAlexandre Belloni 	default:
1891a556c76aSAlexandre Belloni 		break;
1892a556c76aSAlexandre Belloni 	}
1893a556c76aSAlexandre Belloni 
1894a556c76aSAlexandre Belloni 	return err;
1895a556c76aSAlexandre Belloni }
1896a556c76aSAlexandre Belloni 
1897a556c76aSAlexandre Belloni static int ocelot_netdevice_event(struct notifier_block *unused,
1898a556c76aSAlexandre Belloni 				  unsigned long event, void *ptr)
1899a556c76aSAlexandre Belloni {
1900a556c76aSAlexandre Belloni 	struct netdev_notifier_changeupper_info *info = ptr;
1901a556c76aSAlexandre Belloni 	struct net_device *dev = netdev_notifier_info_to_dev(ptr);
19022ac0e152SGeert Uytterhoeven 	int ret = 0;
1903a556c76aSAlexandre Belloni 
19047afb3e57SClaudiu Manoil 	if (!ocelot_netdevice_dev_check(dev))
19057afb3e57SClaudiu Manoil 		return 0;
19067afb3e57SClaudiu Manoil 
1907dc96ee37SAlexandre Belloni 	if (event == NETDEV_PRECHANGEUPPER &&
1908dc96ee37SAlexandre Belloni 	    netif_is_lag_master(info->upper_dev)) {
1909dc96ee37SAlexandre Belloni 		struct netdev_lag_upper_info *lag_upper_info = info->upper_info;
1910dc96ee37SAlexandre Belloni 		struct netlink_ext_ack *extack;
1911dc96ee37SAlexandre Belloni 
19123b3eed8eSClaudiu Manoil 		if (lag_upper_info &&
19133b3eed8eSClaudiu Manoil 		    lag_upper_info->tx_type != NETDEV_LAG_TX_TYPE_HASH) {
1914dc96ee37SAlexandre Belloni 			extack = netdev_notifier_info_to_extack(&info->info);
1915dc96ee37SAlexandre Belloni 			NL_SET_ERR_MSG_MOD(extack, "LAG device using unsupported Tx type");
1916dc96ee37SAlexandre Belloni 
1917dc96ee37SAlexandre Belloni 			ret = -EINVAL;
1918dc96ee37SAlexandre Belloni 			goto notify;
1919dc96ee37SAlexandre Belloni 		}
1920dc96ee37SAlexandre Belloni 	}
1921dc96ee37SAlexandre Belloni 
1922a556c76aSAlexandre Belloni 	if (netif_is_lag_master(dev)) {
1923a556c76aSAlexandre Belloni 		struct net_device *slave;
1924a556c76aSAlexandre Belloni 		struct list_head *iter;
1925a556c76aSAlexandre Belloni 
1926a556c76aSAlexandre Belloni 		netdev_for_each_lower_dev(dev, slave, iter) {
1927a556c76aSAlexandre Belloni 			ret = ocelot_netdevice_port_event(slave, event, info);
1928a556c76aSAlexandre Belloni 			if (ret)
1929a556c76aSAlexandre Belloni 				goto notify;
1930a556c76aSAlexandre Belloni 		}
1931a556c76aSAlexandre Belloni 	} else {
1932a556c76aSAlexandre Belloni 		ret = ocelot_netdevice_port_event(dev, event, info);
1933a556c76aSAlexandre Belloni 	}
1934a556c76aSAlexandre Belloni 
1935a556c76aSAlexandre Belloni notify:
1936a556c76aSAlexandre Belloni 	return notifier_from_errno(ret);
1937a556c76aSAlexandre Belloni }
1938a556c76aSAlexandre Belloni 
1939a556c76aSAlexandre Belloni struct notifier_block ocelot_netdevice_nb __read_mostly = {
1940a556c76aSAlexandre Belloni 	.notifier_call = ocelot_netdevice_event,
1941a556c76aSAlexandre Belloni };
1942a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_netdevice_nb);
1943a556c76aSAlexandre Belloni 
194456da64bcSFlorian Fainelli static int ocelot_switchdev_event(struct notifier_block *unused,
194556da64bcSFlorian Fainelli 				  unsigned long event, void *ptr)
194656da64bcSFlorian Fainelli {
194756da64bcSFlorian Fainelli 	struct net_device *dev = switchdev_notifier_info_to_dev(ptr);
194856da64bcSFlorian Fainelli 	int err;
194956da64bcSFlorian Fainelli 
195056da64bcSFlorian Fainelli 	switch (event) {
195156da64bcSFlorian Fainelli 	case SWITCHDEV_PORT_ATTR_SET:
195256da64bcSFlorian Fainelli 		err = switchdev_handle_port_attr_set(dev, ptr,
195356da64bcSFlorian Fainelli 						     ocelot_netdevice_dev_check,
195456da64bcSFlorian Fainelli 						     ocelot_port_attr_set);
195556da64bcSFlorian Fainelli 		return notifier_from_errno(err);
195656da64bcSFlorian Fainelli 	}
195756da64bcSFlorian Fainelli 
195856da64bcSFlorian Fainelli 	return NOTIFY_DONE;
195956da64bcSFlorian Fainelli }
196056da64bcSFlorian Fainelli 
196156da64bcSFlorian Fainelli struct notifier_block ocelot_switchdev_nb __read_mostly = {
196256da64bcSFlorian Fainelli 	.notifier_call = ocelot_switchdev_event,
196356da64bcSFlorian Fainelli };
196456da64bcSFlorian Fainelli EXPORT_SYMBOL(ocelot_switchdev_nb);
196556da64bcSFlorian Fainelli 
19660e332c85SPetr Machata static int ocelot_switchdev_blocking_event(struct notifier_block *unused,
19670e332c85SPetr Machata 					   unsigned long event, void *ptr)
19680e332c85SPetr Machata {
19690e332c85SPetr Machata 	struct net_device *dev = switchdev_notifier_info_to_dev(ptr);
19700e332c85SPetr Machata 	int err;
19710e332c85SPetr Machata 
19720e332c85SPetr Machata 	switch (event) {
19730e332c85SPetr Machata 		/* Blocking events. */
19740e332c85SPetr Machata 	case SWITCHDEV_PORT_OBJ_ADD:
19750e332c85SPetr Machata 		err = switchdev_handle_port_obj_add(dev, ptr,
19760e332c85SPetr Machata 						    ocelot_netdevice_dev_check,
19770e332c85SPetr Machata 						    ocelot_port_obj_add);
19780e332c85SPetr Machata 		return notifier_from_errno(err);
19790e332c85SPetr Machata 	case SWITCHDEV_PORT_OBJ_DEL:
19800e332c85SPetr Machata 		err = switchdev_handle_port_obj_del(dev, ptr,
19810e332c85SPetr Machata 						    ocelot_netdevice_dev_check,
19820e332c85SPetr Machata 						    ocelot_port_obj_del);
19830e332c85SPetr Machata 		return notifier_from_errno(err);
198456da64bcSFlorian Fainelli 	case SWITCHDEV_PORT_ATTR_SET:
198556da64bcSFlorian Fainelli 		err = switchdev_handle_port_attr_set(dev, ptr,
198656da64bcSFlorian Fainelli 						     ocelot_netdevice_dev_check,
198756da64bcSFlorian Fainelli 						     ocelot_port_attr_set);
198856da64bcSFlorian Fainelli 		return notifier_from_errno(err);
19890e332c85SPetr Machata 	}
19900e332c85SPetr Machata 
19910e332c85SPetr Machata 	return NOTIFY_DONE;
19920e332c85SPetr Machata }
19930e332c85SPetr Machata 
19940e332c85SPetr Machata struct notifier_block ocelot_switchdev_blocking_nb __read_mostly = {
19950e332c85SPetr Machata 	.notifier_call = ocelot_switchdev_blocking_event,
19960e332c85SPetr Machata };
19970e332c85SPetr Machata EXPORT_SYMBOL(ocelot_switchdev_blocking_nb);
19980e332c85SPetr Machata 
19994e3b0468SAntoine Tenart int ocelot_ptp_gettime64(struct ptp_clock_info *ptp, struct timespec64 *ts)
20004e3b0468SAntoine Tenart {
20014e3b0468SAntoine Tenart 	struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
20024e3b0468SAntoine Tenart 	unsigned long flags;
20034e3b0468SAntoine Tenart 	time64_t s;
20044e3b0468SAntoine Tenart 	u32 val;
20054e3b0468SAntoine Tenart 	s64 ns;
20064e3b0468SAntoine Tenart 
20074e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
20084e3b0468SAntoine Tenart 
20094e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
20104e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
20114e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE);
20124e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
20134e3b0468SAntoine Tenart 
20144e3b0468SAntoine Tenart 	s = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_MSB, TOD_ACC_PIN) & 0xffff;
20154e3b0468SAntoine Tenart 	s <<= 32;
20164e3b0468SAntoine Tenart 	s += ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);
20174e3b0468SAntoine Tenart 	ns = ocelot_read_rix(ocelot, PTP_PIN_TOD_NSEC, TOD_ACC_PIN);
20184e3b0468SAntoine Tenart 
20194e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
20204e3b0468SAntoine Tenart 
20214e3b0468SAntoine Tenart 	/* Deal with negative values */
20224e3b0468SAntoine Tenart 	if (ns >= 0x3ffffff0 && ns <= 0x3fffffff) {
20234e3b0468SAntoine Tenart 		s--;
20244e3b0468SAntoine Tenart 		ns &= 0xf;
20254e3b0468SAntoine Tenart 		ns += 999999984;
20264e3b0468SAntoine Tenart 	}
20274e3b0468SAntoine Tenart 
20284e3b0468SAntoine Tenart 	set_normalized_timespec64(ts, s, ns);
20294e3b0468SAntoine Tenart 	return 0;
20304e3b0468SAntoine Tenart }
20314e3b0468SAntoine Tenart EXPORT_SYMBOL(ocelot_ptp_gettime64);
20324e3b0468SAntoine Tenart 
20334e3b0468SAntoine Tenart static int ocelot_ptp_settime64(struct ptp_clock_info *ptp,
20344e3b0468SAntoine Tenart 				const struct timespec64 *ts)
20354e3b0468SAntoine Tenart {
20364e3b0468SAntoine Tenart 	struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
20374e3b0468SAntoine Tenart 	unsigned long flags;
20384e3b0468SAntoine Tenart 	u32 val;
20394e3b0468SAntoine Tenart 
20404e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
20414e3b0468SAntoine Tenart 
20424e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
20434e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
20444e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_IDLE);
20454e3b0468SAntoine Tenart 
20464e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
20474e3b0468SAntoine Tenart 
20484e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, lower_32_bits(ts->tv_sec), PTP_PIN_TOD_SEC_LSB,
20494e3b0468SAntoine Tenart 			 TOD_ACC_PIN);
20504e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, upper_32_bits(ts->tv_sec), PTP_PIN_TOD_SEC_MSB,
20514e3b0468SAntoine Tenart 			 TOD_ACC_PIN);
20524e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, ts->tv_nsec, PTP_PIN_TOD_NSEC, TOD_ACC_PIN);
20534e3b0468SAntoine Tenart 
20544e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
20554e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
20564e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_LOAD);
20574e3b0468SAntoine Tenart 
20584e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
20594e3b0468SAntoine Tenart 
20604e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
20614e3b0468SAntoine Tenart 	return 0;
20624e3b0468SAntoine Tenart }
20634e3b0468SAntoine Tenart 
20644e3b0468SAntoine Tenart static int ocelot_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
20654e3b0468SAntoine Tenart {
20664e3b0468SAntoine Tenart 	if (delta > -(NSEC_PER_SEC / 2) && delta < (NSEC_PER_SEC / 2)) {
20674e3b0468SAntoine Tenart 		struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
20684e3b0468SAntoine Tenart 		unsigned long flags;
20694e3b0468SAntoine Tenart 		u32 val;
20704e3b0468SAntoine Tenart 
20714e3b0468SAntoine Tenart 		spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
20724e3b0468SAntoine Tenart 
20734e3b0468SAntoine Tenart 		val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
20744e3b0468SAntoine Tenart 		val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
20754e3b0468SAntoine Tenart 		val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_IDLE);
20764e3b0468SAntoine Tenart 
20774e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
20784e3b0468SAntoine Tenart 
20794e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, 0, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);
20804e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, 0, PTP_PIN_TOD_SEC_MSB, TOD_ACC_PIN);
20814e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, delta, PTP_PIN_TOD_NSEC, TOD_ACC_PIN);
20824e3b0468SAntoine Tenart 
20834e3b0468SAntoine Tenart 		val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
20844e3b0468SAntoine Tenart 		val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
20854e3b0468SAntoine Tenart 		val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_DELTA);
20864e3b0468SAntoine Tenart 
20874e3b0468SAntoine Tenart 		ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
20884e3b0468SAntoine Tenart 
20894e3b0468SAntoine Tenart 		spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
20904e3b0468SAntoine Tenart 	} else {
20914e3b0468SAntoine Tenart 		/* Fall back using ocelot_ptp_settime64 which is not exact. */
20924e3b0468SAntoine Tenart 		struct timespec64 ts;
20934e3b0468SAntoine Tenart 		u64 now;
20944e3b0468SAntoine Tenart 
20954e3b0468SAntoine Tenart 		ocelot_ptp_gettime64(ptp, &ts);
20964e3b0468SAntoine Tenart 
20974e3b0468SAntoine Tenart 		now = ktime_to_ns(timespec64_to_ktime(ts));
20984e3b0468SAntoine Tenart 		ts = ns_to_timespec64(now + delta);
20994e3b0468SAntoine Tenart 
21004e3b0468SAntoine Tenart 		ocelot_ptp_settime64(ptp, &ts);
21014e3b0468SAntoine Tenart 	}
21024e3b0468SAntoine Tenart 	return 0;
21034e3b0468SAntoine Tenart }
21044e3b0468SAntoine Tenart 
21054e3b0468SAntoine Tenart static int ocelot_ptp_adjfine(struct ptp_clock_info *ptp, long scaled_ppm)
21064e3b0468SAntoine Tenart {
21074e3b0468SAntoine Tenart 	struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
21084e3b0468SAntoine Tenart 	u32 unit = 0, direction = 0;
21094e3b0468SAntoine Tenart 	unsigned long flags;
21104e3b0468SAntoine Tenart 	u64 adj = 0;
21114e3b0468SAntoine Tenart 
21124e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
21134e3b0468SAntoine Tenart 
21144e3b0468SAntoine Tenart 	if (!scaled_ppm)
21154e3b0468SAntoine Tenart 		goto disable_adj;
21164e3b0468SAntoine Tenart 
21174e3b0468SAntoine Tenart 	if (scaled_ppm < 0) {
21184e3b0468SAntoine Tenart 		direction = PTP_CFG_CLK_ADJ_CFG_DIR;
21194e3b0468SAntoine Tenart 		scaled_ppm = -scaled_ppm;
21204e3b0468SAntoine Tenart 	}
21214e3b0468SAntoine Tenart 
21224e3b0468SAntoine Tenart 	adj = PSEC_PER_SEC << 16;
21234e3b0468SAntoine Tenart 	do_div(adj, scaled_ppm);
21244e3b0468SAntoine Tenart 	do_div(adj, 1000);
21254e3b0468SAntoine Tenart 
21264e3b0468SAntoine Tenart 	/* If the adjustment value is too large, use ns instead */
21274e3b0468SAntoine Tenart 	if (adj >= (1L << 30)) {
21284e3b0468SAntoine Tenart 		unit = PTP_CFG_CLK_ADJ_FREQ_NS;
21294e3b0468SAntoine Tenart 		do_div(adj, 1000);
21304e3b0468SAntoine Tenart 	}
21314e3b0468SAntoine Tenart 
21324e3b0468SAntoine Tenart 	/* Still too big */
21334e3b0468SAntoine Tenart 	if (adj >= (1L << 30))
21344e3b0468SAntoine Tenart 		goto disable_adj;
21354e3b0468SAntoine Tenart 
21364e3b0468SAntoine Tenart 	ocelot_write(ocelot, unit | adj, PTP_CLK_CFG_ADJ_FREQ);
21374e3b0468SAntoine Tenart 	ocelot_write(ocelot, PTP_CFG_CLK_ADJ_CFG_ENA | direction,
21384e3b0468SAntoine Tenart 		     PTP_CLK_CFG_ADJ_CFG);
21394e3b0468SAntoine Tenart 
21404e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
21414e3b0468SAntoine Tenart 	return 0;
21424e3b0468SAntoine Tenart 
21434e3b0468SAntoine Tenart disable_adj:
21444e3b0468SAntoine Tenart 	ocelot_write(ocelot, 0, PTP_CLK_CFG_ADJ_CFG);
21454e3b0468SAntoine Tenart 
21464e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
21474e3b0468SAntoine Tenart 	return 0;
21484e3b0468SAntoine Tenart }
21494e3b0468SAntoine Tenart 
21504e3b0468SAntoine Tenart static struct ptp_clock_info ocelot_ptp_clock_info = {
21514e3b0468SAntoine Tenart 	.owner		= THIS_MODULE,
21524e3b0468SAntoine Tenart 	.name		= "ocelot ptp",
21534e3b0468SAntoine Tenart 	.max_adj	= 0x7fffffff,
21544e3b0468SAntoine Tenart 	.n_alarm	= 0,
21554e3b0468SAntoine Tenart 	.n_ext_ts	= 0,
21564e3b0468SAntoine Tenart 	.n_per_out	= 0,
21574e3b0468SAntoine Tenart 	.n_pins		= 0,
21584e3b0468SAntoine Tenart 	.pps		= 0,
21594e3b0468SAntoine Tenart 	.gettime64	= ocelot_ptp_gettime64,
21604e3b0468SAntoine Tenart 	.settime64	= ocelot_ptp_settime64,
21614e3b0468SAntoine Tenart 	.adjtime	= ocelot_ptp_adjtime,
21624e3b0468SAntoine Tenart 	.adjfine	= ocelot_ptp_adjfine,
21634e3b0468SAntoine Tenart };
21644e3b0468SAntoine Tenart 
21654e3b0468SAntoine Tenart static int ocelot_init_timestamp(struct ocelot *ocelot)
21664e3b0468SAntoine Tenart {
21679385973fSVladimir Oltean 	struct ptp_clock *ptp_clock;
21689385973fSVladimir Oltean 
21694e3b0468SAntoine Tenart 	ocelot->ptp_info = ocelot_ptp_clock_info;
21709385973fSVladimir Oltean 	ptp_clock = ptp_clock_register(&ocelot->ptp_info, ocelot->dev);
21719385973fSVladimir Oltean 	if (IS_ERR(ptp_clock))
21729385973fSVladimir Oltean 		return PTR_ERR(ptp_clock);
21734e3b0468SAntoine Tenart 	/* Check if PHC support is missing at the configuration level */
21749385973fSVladimir Oltean 	if (!ptp_clock)
21754e3b0468SAntoine Tenart 		return 0;
21764e3b0468SAntoine Tenart 
21779385973fSVladimir Oltean 	ocelot->ptp_clock = ptp_clock;
21789385973fSVladimir Oltean 
21794e3b0468SAntoine Tenart 	ocelot_write(ocelot, SYS_PTP_CFG_PTP_STAMP_WID(30), SYS_PTP_CFG);
21804e3b0468SAntoine Tenart 	ocelot_write(ocelot, 0xffffffff, ANA_TABLES_PTP_ID_LOW);
21814e3b0468SAntoine Tenart 	ocelot_write(ocelot, 0xffffffff, ANA_TABLES_PTP_ID_HIGH);
21824e3b0468SAntoine Tenart 
21834e3b0468SAntoine Tenart 	ocelot_write(ocelot, PTP_CFG_MISC_PTP_EN, PTP_CFG_MISC);
21844e3b0468SAntoine Tenart 
21854e3b0468SAntoine Tenart 	/* There is no device reconfiguration, PTP Rx stamping is always
21864e3b0468SAntoine Tenart 	 * enabled.
21874e3b0468SAntoine Tenart 	 */
21884e3b0468SAntoine Tenart 	ocelot->hwtstamp_config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
21894e3b0468SAntoine Tenart 
21904e3b0468SAntoine Tenart 	return 0;
21914e3b0468SAntoine Tenart }
21924e3b0468SAntoine Tenart 
2193a8015dedSVladimir Oltean /* Configure the maximum SDU (L2 payload) on RX to the value specified in @sdu.
2194a8015dedSVladimir Oltean  * The length of VLAN tags is accounted for automatically via DEV_MAC_TAGS_CFG.
21950b912fc9SVladimir Oltean  * In the special case that it's the NPI port that we're configuring, the
21960b912fc9SVladimir Oltean  * length of the tag and optional prefix needs to be accounted for privately,
21970b912fc9SVladimir Oltean  * in order to be able to sustain communication at the requested @sdu.
2198a8015dedSVladimir Oltean  */
21990b912fc9SVladimir Oltean void ocelot_port_set_maxlen(struct ocelot *ocelot, int port, size_t sdu)
220031350d7fSVladimir Oltean {
220131350d7fSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
2202a8015dedSVladimir Oltean 	int maxlen = sdu + ETH_HLEN + ETH_FCS_LEN;
22035bc9d2e6SVladimir Oltean 	int atop_wm;
220431350d7fSVladimir Oltean 
22050b912fc9SVladimir Oltean 	if (port == ocelot->npi) {
22060b912fc9SVladimir Oltean 		maxlen += OCELOT_TAG_LEN;
22070b912fc9SVladimir Oltean 
22080b912fc9SVladimir Oltean 		if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_SHORT)
22090b912fc9SVladimir Oltean 			maxlen += OCELOT_SHORT_PREFIX_LEN;
22100b912fc9SVladimir Oltean 		else if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_LONG)
22110b912fc9SVladimir Oltean 			maxlen += OCELOT_LONG_PREFIX_LEN;
22120b912fc9SVladimir Oltean 	}
22130b912fc9SVladimir Oltean 
2214a8015dedSVladimir Oltean 	ocelot_port_writel(ocelot_port, maxlen, DEV_MAC_MAXLEN_CFG);
2215fa914e9cSVladimir Oltean 
2216fa914e9cSVladimir Oltean 	/* Set Pause WM hysteresis
2217a8015dedSVladimir Oltean 	 * 152 = 6 * maxlen / OCELOT_BUFFER_CELL_SZ
2218a8015dedSVladimir Oltean 	 * 101 = 4 * maxlen / OCELOT_BUFFER_CELL_SZ
2219fa914e9cSVladimir Oltean 	 */
2220fa914e9cSVladimir Oltean 	ocelot_write_rix(ocelot, SYS_PAUSE_CFG_PAUSE_ENA |
2221fa914e9cSVladimir Oltean 			 SYS_PAUSE_CFG_PAUSE_STOP(101) |
2222fa914e9cSVladimir Oltean 			 SYS_PAUSE_CFG_PAUSE_START(152), SYS_PAUSE_CFG, port);
2223fa914e9cSVladimir Oltean 
2224fa914e9cSVladimir Oltean 	/* Tail dropping watermark */
2225a8015dedSVladimir Oltean 	atop_wm = (ocelot->shared_queue_sz - 9 * maxlen) /
2226a8015dedSVladimir Oltean 		   OCELOT_BUFFER_CELL_SZ;
2227a8015dedSVladimir Oltean 	ocelot_write_rix(ocelot, ocelot_wm_enc(9 * maxlen),
2228fa914e9cSVladimir Oltean 			 SYS_ATOP, port);
2229fa914e9cSVladimir Oltean 	ocelot_write(ocelot, ocelot_wm_enc(atop_wm), SYS_ATOP_TOT_CFG);
2230fa914e9cSVladimir Oltean }
22310b912fc9SVladimir Oltean EXPORT_SYMBOL(ocelot_port_set_maxlen);
22320b912fc9SVladimir Oltean 
22330b912fc9SVladimir Oltean int ocelot_get_max_mtu(struct ocelot *ocelot, int port)
22340b912fc9SVladimir Oltean {
22350b912fc9SVladimir Oltean 	int max_mtu = 65535 - ETH_HLEN - ETH_FCS_LEN;
22360b912fc9SVladimir Oltean 
22370b912fc9SVladimir Oltean 	if (port == ocelot->npi) {
22380b912fc9SVladimir Oltean 		max_mtu -= OCELOT_TAG_LEN;
22390b912fc9SVladimir Oltean 
22400b912fc9SVladimir Oltean 		if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_SHORT)
22410b912fc9SVladimir Oltean 			max_mtu -= OCELOT_SHORT_PREFIX_LEN;
22420b912fc9SVladimir Oltean 		else if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_LONG)
22430b912fc9SVladimir Oltean 			max_mtu -= OCELOT_LONG_PREFIX_LEN;
22440b912fc9SVladimir Oltean 	}
22450b912fc9SVladimir Oltean 
22460b912fc9SVladimir Oltean 	return max_mtu;
22470b912fc9SVladimir Oltean }
22480b912fc9SVladimir Oltean EXPORT_SYMBOL(ocelot_get_max_mtu);
2249fa914e9cSVladimir Oltean 
22505e256365SVladimir Oltean void ocelot_init_port(struct ocelot *ocelot, int port)
2251fa914e9cSVladimir Oltean {
2252fa914e9cSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
2253fa914e9cSVladimir Oltean 
2254b049da13SYangbo Lu 	skb_queue_head_init(&ocelot_port->tx_skbs);
225531350d7fSVladimir Oltean 
225631350d7fSVladimir Oltean 	/* Basic L2 initialization */
225731350d7fSVladimir Oltean 
22585bc9d2e6SVladimir Oltean 	/* Set MAC IFG Gaps
22595bc9d2e6SVladimir Oltean 	 * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0
22605bc9d2e6SVladimir Oltean 	 * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5
22615bc9d2e6SVladimir Oltean 	 */
22625bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5),
22635bc9d2e6SVladimir Oltean 			   DEV_MAC_IFG_CFG);
22645bc9d2e6SVladimir Oltean 
22655bc9d2e6SVladimir Oltean 	/* Load seed (0) and set MAC HDX late collision  */
22665bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) |
22675bc9d2e6SVladimir Oltean 			   DEV_MAC_HDX_CFG_SEED_LOAD,
22685bc9d2e6SVladimir Oltean 			   DEV_MAC_HDX_CFG);
22695bc9d2e6SVladimir Oltean 	mdelay(1);
22705bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67),
22715bc9d2e6SVladimir Oltean 			   DEV_MAC_HDX_CFG);
22725bc9d2e6SVladimir Oltean 
22735bc9d2e6SVladimir Oltean 	/* Set Max Length and maximum tags allowed */
2274a8015dedSVladimir Oltean 	ocelot_port_set_maxlen(ocelot, port, ETH_DATA_LEN);
22755bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) |
22765bc9d2e6SVladimir Oltean 			   DEV_MAC_TAGS_CFG_VLAN_AWR_ENA |
2277a8015dedSVladimir Oltean 			   DEV_MAC_TAGS_CFG_VLAN_DBL_AWR_ENA |
22785bc9d2e6SVladimir Oltean 			   DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA,
22795bc9d2e6SVladimir Oltean 			   DEV_MAC_TAGS_CFG);
22805bc9d2e6SVladimir Oltean 
22815bc9d2e6SVladimir Oltean 	/* Set SMAC of Pause frame (00:00:00:00:00:00) */
22825bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG);
22835bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG);
22845bc9d2e6SVladimir Oltean 
228531350d7fSVladimir Oltean 	/* Drop frames with multicast source address */
228631350d7fSVladimir Oltean 	ocelot_rmw_gix(ocelot, ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
228731350d7fSVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
228831350d7fSVladimir Oltean 		       ANA_PORT_DROP_CFG, port);
228931350d7fSVladimir Oltean 
229031350d7fSVladimir Oltean 	/* Set default VLAN and tag type to 8021Q. */
229131350d7fSVladimir Oltean 	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q),
229231350d7fSVladimir Oltean 		       REW_PORT_VLAN_CFG_PORT_TPID_M,
229331350d7fSVladimir Oltean 		       REW_PORT_VLAN_CFG, port);
229431350d7fSVladimir Oltean 
229531350d7fSVladimir Oltean 	/* Enable vcap lookups */
229631350d7fSVladimir Oltean 	ocelot_vcap_enable(ocelot, port);
229731350d7fSVladimir Oltean }
22985e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_init_port);
229931350d7fSVladimir Oltean 
2300a556c76aSAlexandre Belloni int ocelot_probe_port(struct ocelot *ocelot, u8 port,
2301a556c76aSAlexandre Belloni 		      void __iomem *regs,
2302a556c76aSAlexandre Belloni 		      struct phy_device *phy)
2303a556c76aSAlexandre Belloni {
2304004d44f6SVladimir Oltean 	struct ocelot_port_private *priv;
2305a556c76aSAlexandre Belloni 	struct ocelot_port *ocelot_port;
2306a556c76aSAlexandre Belloni 	struct net_device *dev;
2307a556c76aSAlexandre Belloni 	int err;
2308a556c76aSAlexandre Belloni 
2309004d44f6SVladimir Oltean 	dev = alloc_etherdev(sizeof(struct ocelot_port_private));
2310a556c76aSAlexandre Belloni 	if (!dev)
2311a556c76aSAlexandre Belloni 		return -ENOMEM;
2312a556c76aSAlexandre Belloni 	SET_NETDEV_DEV(dev, ocelot->dev);
2313004d44f6SVladimir Oltean 	priv = netdev_priv(dev);
2314004d44f6SVladimir Oltean 	priv->dev = dev;
2315004d44f6SVladimir Oltean 	priv->phy = phy;
2316004d44f6SVladimir Oltean 	priv->chip_port = port;
2317004d44f6SVladimir Oltean 	ocelot_port = &priv->port;
2318a556c76aSAlexandre Belloni 	ocelot_port->ocelot = ocelot;
2319a556c76aSAlexandre Belloni 	ocelot_port->regs = regs;
2320a556c76aSAlexandre Belloni 	ocelot->ports[port] = ocelot_port;
2321a556c76aSAlexandre Belloni 
2322a556c76aSAlexandre Belloni 	dev->netdev_ops = &ocelot_port_netdev_ops;
2323a556c76aSAlexandre Belloni 	dev->ethtool_ops = &ocelot_ethtool_ops;
2324a556c76aSAlexandre Belloni 
23252c1d029aSJoergen Andreasen 	dev->hw_features |= NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_RXFCS |
23262c1d029aSJoergen Andreasen 		NETIF_F_HW_TC;
23272c1d029aSJoergen Andreasen 	dev->features |= NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_HW_TC;
23287142529fSAntoine Tenart 
2329a556c76aSAlexandre Belloni 	memcpy(dev->dev_addr, ocelot->base_mac, ETH_ALEN);
2330a556c76aSAlexandre Belloni 	dev->dev_addr[ETH_ALEN - 1] += port;
2331a556c76aSAlexandre Belloni 	ocelot_mact_learn(ocelot, PGID_CPU, dev->dev_addr, ocelot_port->pvid,
2332a556c76aSAlexandre Belloni 			  ENTRYTYPE_LOCKED);
2333a556c76aSAlexandre Belloni 
233431350d7fSVladimir Oltean 	ocelot_init_port(ocelot, port);
23354e3b0468SAntoine Tenart 
2336a556c76aSAlexandre Belloni 	err = register_netdev(dev);
2337a556c76aSAlexandre Belloni 	if (err) {
2338a556c76aSAlexandre Belloni 		dev_err(ocelot->dev, "register_netdev failed\n");
233931350d7fSVladimir Oltean 		free_netdev(dev);
2340a556c76aSAlexandre Belloni 	}
2341a556c76aSAlexandre Belloni 
2342a556c76aSAlexandre Belloni 	return err;
2343a556c76aSAlexandre Belloni }
2344a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_probe_port);
2345a556c76aSAlexandre Belloni 
234669df578cSVladimir Oltean /* Configure and enable the CPU port module, which is a set of queues.
234769df578cSVladimir Oltean  * If @npi contains a valid port index, the CPU port module is connected
234869df578cSVladimir Oltean  * to the Node Processor Interface (NPI). This is the mode through which
234969df578cSVladimir Oltean  * frames can be injected from and extracted to an external CPU,
235069df578cSVladimir Oltean  * over Ethernet.
235169df578cSVladimir Oltean  */
235269df578cSVladimir Oltean void ocelot_configure_cpu(struct ocelot *ocelot, int npi,
235321468199SVladimir Oltean 			  enum ocelot_tag_prefix injection,
235421468199SVladimir Oltean 			  enum ocelot_tag_prefix extraction)
235521468199SVladimir Oltean {
235669df578cSVladimir Oltean 	int cpu = ocelot->num_phys_ports;
235769df578cSVladimir Oltean 
23580b912fc9SVladimir Oltean 	ocelot->npi = npi;
23590b912fc9SVladimir Oltean 	ocelot->inj_prefix = injection;
23600b912fc9SVladimir Oltean 	ocelot->xtr_prefix = extraction;
23610b912fc9SVladimir Oltean 
236269df578cSVladimir Oltean 	/* The unicast destination PGID for the CPU port module is unused */
236321468199SVladimir Oltean 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu);
236469df578cSVladimir Oltean 	/* Instead set up a multicast destination PGID for traffic copied to
236569df578cSVladimir Oltean 	 * the CPU. Whitelisted MAC addresses like the port netdevice MAC
236669df578cSVladimir Oltean 	 * addresses will be copied to the CPU via this PGID.
236769df578cSVladimir Oltean 	 */
236821468199SVladimir Oltean 	ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU);
236921468199SVladimir Oltean 	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA |
237021468199SVladimir Oltean 			 ANA_PORT_PORT_CFG_PORTID_VAL(cpu),
237121468199SVladimir Oltean 			 ANA_PORT_PORT_CFG, cpu);
237221468199SVladimir Oltean 
237369df578cSVladimir Oltean 	if (npi >= 0 && npi < ocelot->num_phys_ports) {
237421468199SVladimir Oltean 		ocelot_write(ocelot, QSYS_EXT_CPU_CFG_EXT_CPUQ_MSK_M |
237569df578cSVladimir Oltean 			     QSYS_EXT_CPU_CFG_EXT_CPU_PORT(npi),
237621468199SVladimir Oltean 			     QSYS_EXT_CPU_CFG);
2377ba551bc3SVladimir Oltean 
237869df578cSVladimir Oltean 		/* Enable NPI port */
237969df578cSVladimir Oltean 		ocelot_write_rix(ocelot,
238069df578cSVladimir Oltean 				 QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE |
238169df578cSVladimir Oltean 				 QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG(1) |
238269df578cSVladimir Oltean 				 QSYS_SWITCH_PORT_MODE_PORT_ENA,
238369df578cSVladimir Oltean 				 QSYS_SWITCH_PORT_MODE, npi);
238469df578cSVladimir Oltean 		/* NPI port Injection/Extraction configuration */
238569df578cSVladimir Oltean 		ocelot_write_rix(ocelot,
238669df578cSVladimir Oltean 				 SYS_PORT_MODE_INCL_XTR_HDR(extraction) |
238769df578cSVladimir Oltean 				 SYS_PORT_MODE_INCL_INJ_HDR(injection),
238869df578cSVladimir Oltean 				 SYS_PORT_MODE, npi);
238921468199SVladimir Oltean 	}
239021468199SVladimir Oltean 
239169df578cSVladimir Oltean 	/* Enable CPU port module */
239221468199SVladimir Oltean 	ocelot_write_rix(ocelot, QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE |
239321468199SVladimir Oltean 			 QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG(1) |
239421468199SVladimir Oltean 			 QSYS_SWITCH_PORT_MODE_PORT_ENA,
239521468199SVladimir Oltean 			 QSYS_SWITCH_PORT_MODE, cpu);
239669df578cSVladimir Oltean 	/* CPU port Injection/Extraction configuration */
239721468199SVladimir Oltean 	ocelot_write_rix(ocelot, SYS_PORT_MODE_INCL_XTR_HDR(extraction) |
239821468199SVladimir Oltean 			 SYS_PORT_MODE_INCL_INJ_HDR(injection),
239921468199SVladimir Oltean 			 SYS_PORT_MODE, cpu);
240021468199SVladimir Oltean 
240121468199SVladimir Oltean 	/* Configure the CPU port to be VLAN aware */
240221468199SVladimir Oltean 	ocelot_write_gix(ocelot, ANA_PORT_VLAN_CFG_VLAN_VID(0) |
240321468199SVladimir Oltean 				 ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
240421468199SVladimir Oltean 				 ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1),
240521468199SVladimir Oltean 			 ANA_PORT_VLAN_CFG, cpu);
240621468199SVladimir Oltean }
240769df578cSVladimir Oltean EXPORT_SYMBOL(ocelot_configure_cpu);
240821468199SVladimir Oltean 
2409a556c76aSAlexandre Belloni int ocelot_init(struct ocelot *ocelot)
2410a556c76aSAlexandre Belloni {
2411a556c76aSAlexandre Belloni 	char queue_name[32];
241221468199SVladimir Oltean 	int i, ret;
241321468199SVladimir Oltean 	u32 port;
2414a556c76aSAlexandre Belloni 
24153a77b593SVladimir Oltean 	if (ocelot->ops->reset) {
24163a77b593SVladimir Oltean 		ret = ocelot->ops->reset(ocelot);
24173a77b593SVladimir Oltean 		if (ret) {
24183a77b593SVladimir Oltean 			dev_err(ocelot->dev, "Switch reset failed\n");
24193a77b593SVladimir Oltean 			return ret;
24203a77b593SVladimir Oltean 		}
24213a77b593SVladimir Oltean 	}
24223a77b593SVladimir Oltean 
2423dc96ee37SAlexandre Belloni 	ocelot->lags = devm_kcalloc(ocelot->dev, ocelot->num_phys_ports,
2424dc96ee37SAlexandre Belloni 				    sizeof(u32), GFP_KERNEL);
2425dc96ee37SAlexandre Belloni 	if (!ocelot->lags)
2426dc96ee37SAlexandre Belloni 		return -ENOMEM;
2427dc96ee37SAlexandre Belloni 
2428a556c76aSAlexandre Belloni 	ocelot->stats = devm_kcalloc(ocelot->dev,
2429a556c76aSAlexandre Belloni 				     ocelot->num_phys_ports * ocelot->num_stats,
2430a556c76aSAlexandre Belloni 				     sizeof(u64), GFP_KERNEL);
2431a556c76aSAlexandre Belloni 	if (!ocelot->stats)
2432a556c76aSAlexandre Belloni 		return -ENOMEM;
2433a556c76aSAlexandre Belloni 
2434a556c76aSAlexandre Belloni 	mutex_init(&ocelot->stats_lock);
24354e3b0468SAntoine Tenart 	mutex_init(&ocelot->ptp_lock);
24364e3b0468SAntoine Tenart 	spin_lock_init(&ocelot->ptp_clock_lock);
2437a556c76aSAlexandre Belloni 	snprintf(queue_name, sizeof(queue_name), "%s-stats",
2438a556c76aSAlexandre Belloni 		 dev_name(ocelot->dev));
2439a556c76aSAlexandre Belloni 	ocelot->stats_queue = create_singlethread_workqueue(queue_name);
2440a556c76aSAlexandre Belloni 	if (!ocelot->stats_queue)
2441a556c76aSAlexandre Belloni 		return -ENOMEM;
2442a556c76aSAlexandre Belloni 
24432b120ddeSClaudiu Manoil 	INIT_LIST_HEAD(&ocelot->multicast);
2444a556c76aSAlexandre Belloni 	ocelot_mact_init(ocelot);
2445a556c76aSAlexandre Belloni 	ocelot_vlan_init(ocelot);
2446b5962294SHoratiu Vultur 	ocelot_ace_init(ocelot);
2447a556c76aSAlexandre Belloni 
2448a556c76aSAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++) {
2449a556c76aSAlexandre Belloni 		/* Clear all counters (5 groups) */
2450a556c76aSAlexandre Belloni 		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) |
2451a556c76aSAlexandre Belloni 				     SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f),
2452a556c76aSAlexandre Belloni 			     SYS_STAT_CFG);
2453a556c76aSAlexandre Belloni 	}
2454a556c76aSAlexandre Belloni 
2455a556c76aSAlexandre Belloni 	/* Only use S-Tag */
2456a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG);
2457a556c76aSAlexandre Belloni 
2458a556c76aSAlexandre Belloni 	/* Aggregation mode */
2459a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA |
2460a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_DMAC_ENA |
2461a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA |
2462a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA, ANA_AGGR_CFG);
2463a556c76aSAlexandre Belloni 
2464a556c76aSAlexandre Belloni 	/* Set MAC age time to default value. The entry is aged after
2465a556c76aSAlexandre Belloni 	 * 2*AGE_PERIOD
2466a556c76aSAlexandre Belloni 	 */
2467a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
2468a556c76aSAlexandre Belloni 		     ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ),
2469a556c76aSAlexandre Belloni 		     ANA_AUTOAGE);
2470a556c76aSAlexandre Belloni 
2471a556c76aSAlexandre Belloni 	/* Disable learning for frames discarded by VLAN ingress filtering */
2472a556c76aSAlexandre Belloni 	regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1);
2473a556c76aSAlexandre Belloni 
2474a556c76aSAlexandre Belloni 	/* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */
2475a556c76aSAlexandre Belloni 	ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA |
2476a556c76aSAlexandre Belloni 		     SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING);
2477a556c76aSAlexandre Belloni 
2478a556c76aSAlexandre Belloni 	/* Setup flooding PGIDs */
2479a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) |
2480a556c76aSAlexandre Belloni 			 ANA_FLOODING_FLD_BROADCAST(PGID_MC) |
2481a556c76aSAlexandre Belloni 			 ANA_FLOODING_FLD_UNICAST(PGID_UC),
2482a556c76aSAlexandre Belloni 			 ANA_FLOODING, 0);
2483a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) |
2484a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) |
2485a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) |
2486a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC),
2487a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC);
2488a556c76aSAlexandre Belloni 
2489a556c76aSAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++) {
2490a556c76aSAlexandre Belloni 		/* Transmit the frame to the local port. */
2491a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
2492a556c76aSAlexandre Belloni 		/* Do not forward BPDU frames to the front ports. */
2493a556c76aSAlexandre Belloni 		ocelot_write_gix(ocelot,
2494a556c76aSAlexandre Belloni 				 ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff),
2495a556c76aSAlexandre Belloni 				 ANA_PORT_CPU_FWD_BPDU_CFG,
2496a556c76aSAlexandre Belloni 				 port);
2497a556c76aSAlexandre Belloni 		/* Ensure bridging is disabled */
2498a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port);
2499a556c76aSAlexandre Belloni 	}
2500a556c76aSAlexandre Belloni 
2501a556c76aSAlexandre Belloni 	/* Allow broadcast MAC frames. */
2502a556c76aSAlexandre Belloni 	for (i = ocelot->num_phys_ports + 1; i < PGID_CPU; i++) {
2503a556c76aSAlexandre Belloni 		u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0));
2504a556c76aSAlexandre Belloni 
2505a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
2506a556c76aSAlexandre Belloni 	}
2507a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot,
2508a556c76aSAlexandre Belloni 			 ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports, 0)),
2509a556c76aSAlexandre Belloni 			 ANA_PGID_PGID, PGID_MC);
2510a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4);
2511a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6);
2512a556c76aSAlexandre Belloni 
2513a556c76aSAlexandre Belloni 	/* Allow manual injection via DEVCPU_QS registers, and byte swap these
2514a556c76aSAlexandre Belloni 	 * registers endianness.
2515a556c76aSAlexandre Belloni 	 */
2516a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP |
2517a556c76aSAlexandre Belloni 			 QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0);
2518a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP |
2519a556c76aSAlexandre Belloni 			 QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0);
2520a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) |
2521a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_LRN(2) |
2522a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) |
2523a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) |
2524a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) |
2525a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) |
2526a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) |
2527a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_IGMP(6) |
2528a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG);
2529a556c76aSAlexandre Belloni 	for (i = 0; i < 16; i++)
2530a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) |
2531a556c76aSAlexandre Belloni 				 ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6),
2532a556c76aSAlexandre Belloni 				 ANA_CPUQ_8021_CFG, i);
2533a556c76aSAlexandre Belloni 
25341e1caa97SClaudiu Manoil 	INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats_work);
2535a556c76aSAlexandre Belloni 	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
2536a556c76aSAlexandre Belloni 			   OCELOT_STATS_CHECK_DELAY);
25374e3b0468SAntoine Tenart 
25384e3b0468SAntoine Tenart 	if (ocelot->ptp) {
25394e3b0468SAntoine Tenart 		ret = ocelot_init_timestamp(ocelot);
25404e3b0468SAntoine Tenart 		if (ret) {
25414e3b0468SAntoine Tenart 			dev_err(ocelot->dev,
25424e3b0468SAntoine Tenart 				"Timestamp initialization failed\n");
25434e3b0468SAntoine Tenart 			return ret;
25444e3b0468SAntoine Tenart 		}
25454e3b0468SAntoine Tenart 	}
25464e3b0468SAntoine Tenart 
2547a556c76aSAlexandre Belloni 	return 0;
2548a556c76aSAlexandre Belloni }
2549a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_init);
2550a556c76aSAlexandre Belloni 
2551a556c76aSAlexandre Belloni void ocelot_deinit(struct ocelot *ocelot)
2552a556c76aSAlexandre Belloni {
25534e3b0468SAntoine Tenart 	struct ocelot_port *port;
25544e3b0468SAntoine Tenart 	int i;
25554e3b0468SAntoine Tenart 
2556c5d13969SClaudiu Manoil 	cancel_delayed_work(&ocelot->stats_work);
2557a556c76aSAlexandre Belloni 	destroy_workqueue(ocelot->stats_queue);
2558a556c76aSAlexandre Belloni 	mutex_destroy(&ocelot->stats_lock);
25599385973fSVladimir Oltean 	if (ocelot->ptp_clock)
25609385973fSVladimir Oltean 		ptp_clock_unregister(ocelot->ptp_clock);
25614e3b0468SAntoine Tenart 
25624e3b0468SAntoine Tenart 	for (i = 0; i < ocelot->num_phys_ports; i++) {
25634e3b0468SAntoine Tenart 		port = ocelot->ports[i];
2564b049da13SYangbo Lu 		skb_queue_purge(&port->tx_skbs);
25654e3b0468SAntoine Tenart 	}
2566a556c76aSAlexandre Belloni }
2567a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_deinit);
2568a556c76aSAlexandre Belloni 
2569a556c76aSAlexandre Belloni MODULE_LICENSE("Dual MIT/GPL");
2570