1a556c76aSAlexandre Belloni // SPDX-License-Identifier: (GPL-2.0 OR MIT) 2a556c76aSAlexandre Belloni /* 3a556c76aSAlexandre Belloni * Microsemi Ocelot Switch driver 4a556c76aSAlexandre Belloni * 5a556c76aSAlexandre Belloni * Copyright (c) 2017 Microsemi Corporation 6a556c76aSAlexandre Belloni */ 7a556c76aSAlexandre Belloni #include <linux/etherdevice.h> 8a556c76aSAlexandre Belloni #include <linux/ethtool.h> 9a556c76aSAlexandre Belloni #include <linux/if_bridge.h> 10a556c76aSAlexandre Belloni #include <linux/if_ether.h> 11a556c76aSAlexandre Belloni #include <linux/if_vlan.h> 12a556c76aSAlexandre Belloni #include <linux/interrupt.h> 13a556c76aSAlexandre Belloni #include <linux/kernel.h> 14a556c76aSAlexandre Belloni #include <linux/module.h> 15a556c76aSAlexandre Belloni #include <linux/netdevice.h> 16a556c76aSAlexandre Belloni #include <linux/phy.h> 174e3b0468SAntoine Tenart #include <linux/ptp_clock_kernel.h> 18a556c76aSAlexandre Belloni #include <linux/skbuff.h> 19639c1b26SSteen Hegelund #include <linux/iopoll.h> 20a556c76aSAlexandre Belloni #include <net/arp.h> 21a556c76aSAlexandre Belloni #include <net/netevent.h> 22a556c76aSAlexandre Belloni #include <net/rtnetlink.h> 23a556c76aSAlexandre Belloni #include <net/switchdev.h> 24a556c76aSAlexandre Belloni 25a556c76aSAlexandre Belloni #include "ocelot.h" 26b5962294SHoratiu Vultur #include "ocelot_ace.h" 27a556c76aSAlexandre Belloni 28639c1b26SSteen Hegelund #define TABLE_UPDATE_SLEEP_US 10 29639c1b26SSteen Hegelund #define TABLE_UPDATE_TIMEOUT_US 100000 30639c1b26SSteen Hegelund 31a556c76aSAlexandre Belloni /* MAC table entry types. 32a556c76aSAlexandre Belloni * ENTRYTYPE_NORMAL is subject to aging. 33a556c76aSAlexandre Belloni * ENTRYTYPE_LOCKED is not subject to aging. 34a556c76aSAlexandre Belloni * ENTRYTYPE_MACv4 is not subject to aging. For IPv4 multicast. 35a556c76aSAlexandre Belloni * ENTRYTYPE_MACv6 is not subject to aging. For IPv6 multicast. 36a556c76aSAlexandre Belloni */ 37a556c76aSAlexandre Belloni enum macaccess_entry_type { 38a556c76aSAlexandre Belloni ENTRYTYPE_NORMAL = 0, 39a556c76aSAlexandre Belloni ENTRYTYPE_LOCKED, 40a556c76aSAlexandre Belloni ENTRYTYPE_MACv4, 41a556c76aSAlexandre Belloni ENTRYTYPE_MACv6, 42a556c76aSAlexandre Belloni }; 43a556c76aSAlexandre Belloni 44a556c76aSAlexandre Belloni struct ocelot_mact_entry { 45a556c76aSAlexandre Belloni u8 mac[ETH_ALEN]; 46a556c76aSAlexandre Belloni u16 vid; 47a556c76aSAlexandre Belloni enum macaccess_entry_type type; 48a556c76aSAlexandre Belloni }; 49a556c76aSAlexandre Belloni 50639c1b26SSteen Hegelund static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot) 51639c1b26SSteen Hegelund { 52639c1b26SSteen Hegelund return ocelot_read(ocelot, ANA_TABLES_MACACCESS); 53639c1b26SSteen Hegelund } 54639c1b26SSteen Hegelund 55a556c76aSAlexandre Belloni static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot) 56a556c76aSAlexandre Belloni { 57639c1b26SSteen Hegelund u32 val; 58a556c76aSAlexandre Belloni 59639c1b26SSteen Hegelund return readx_poll_timeout(ocelot_mact_read_macaccess, 60639c1b26SSteen Hegelund ocelot, val, 61639c1b26SSteen Hegelund (val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) == 62639c1b26SSteen Hegelund MACACCESS_CMD_IDLE, 63639c1b26SSteen Hegelund TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US); 64a556c76aSAlexandre Belloni } 65a556c76aSAlexandre Belloni 66a556c76aSAlexandre Belloni static void ocelot_mact_select(struct ocelot *ocelot, 67a556c76aSAlexandre Belloni const unsigned char mac[ETH_ALEN], 68a556c76aSAlexandre Belloni unsigned int vid) 69a556c76aSAlexandre Belloni { 70a556c76aSAlexandre Belloni u32 macl = 0, mach = 0; 71a556c76aSAlexandre Belloni 72a556c76aSAlexandre Belloni /* Set the MAC address to handle and the vlan associated in a format 73a556c76aSAlexandre Belloni * understood by the hardware. 74a556c76aSAlexandre Belloni */ 75a556c76aSAlexandre Belloni mach |= vid << 16; 76a556c76aSAlexandre Belloni mach |= mac[0] << 8; 77a556c76aSAlexandre Belloni mach |= mac[1] << 0; 78a556c76aSAlexandre Belloni macl |= mac[2] << 24; 79a556c76aSAlexandre Belloni macl |= mac[3] << 16; 80a556c76aSAlexandre Belloni macl |= mac[4] << 8; 81a556c76aSAlexandre Belloni macl |= mac[5] << 0; 82a556c76aSAlexandre Belloni 83a556c76aSAlexandre Belloni ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA); 84a556c76aSAlexandre Belloni ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA); 85a556c76aSAlexandre Belloni 86a556c76aSAlexandre Belloni } 87a556c76aSAlexandre Belloni 88a556c76aSAlexandre Belloni static int ocelot_mact_learn(struct ocelot *ocelot, int port, 89a556c76aSAlexandre Belloni const unsigned char mac[ETH_ALEN], 90a556c76aSAlexandre Belloni unsigned int vid, 91a556c76aSAlexandre Belloni enum macaccess_entry_type type) 92a556c76aSAlexandre Belloni { 93a556c76aSAlexandre Belloni ocelot_mact_select(ocelot, mac, vid); 94a556c76aSAlexandre Belloni 95a556c76aSAlexandre Belloni /* Issue a write command */ 96a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_TABLES_MACACCESS_VALID | 97a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_DEST_IDX(port) | 98a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_ENTRYTYPE(type) | 99a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN), 100a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS); 101a556c76aSAlexandre Belloni 102a556c76aSAlexandre Belloni return ocelot_mact_wait_for_completion(ocelot); 103a556c76aSAlexandre Belloni } 104a556c76aSAlexandre Belloni 105a556c76aSAlexandre Belloni static int ocelot_mact_forget(struct ocelot *ocelot, 106a556c76aSAlexandre Belloni const unsigned char mac[ETH_ALEN], 107a556c76aSAlexandre Belloni unsigned int vid) 108a556c76aSAlexandre Belloni { 109a556c76aSAlexandre Belloni ocelot_mact_select(ocelot, mac, vid); 110a556c76aSAlexandre Belloni 111a556c76aSAlexandre Belloni /* Issue a forget command */ 112a556c76aSAlexandre Belloni ocelot_write(ocelot, 113a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET), 114a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS); 115a556c76aSAlexandre Belloni 116a556c76aSAlexandre Belloni return ocelot_mact_wait_for_completion(ocelot); 117a556c76aSAlexandre Belloni } 118a556c76aSAlexandre Belloni 119a556c76aSAlexandre Belloni static void ocelot_mact_init(struct ocelot *ocelot) 120a556c76aSAlexandre Belloni { 121a556c76aSAlexandre Belloni /* Configure the learning mode entries attributes: 122a556c76aSAlexandre Belloni * - Do not copy the frame to the CPU extraction queues. 123a556c76aSAlexandre Belloni * - Use the vlan and mac_cpoy for dmac lookup. 124a556c76aSAlexandre Belloni */ 125a556c76aSAlexandre Belloni ocelot_rmw(ocelot, 0, 126a556c76aSAlexandre Belloni ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS 127a556c76aSAlexandre Belloni | ANA_AGENCTRL_LEARN_FWD_KILL 128a556c76aSAlexandre Belloni | ANA_AGENCTRL_LEARN_IGNORE_VLAN, 129a556c76aSAlexandre Belloni ANA_AGENCTRL); 130a556c76aSAlexandre Belloni 131a556c76aSAlexandre Belloni /* Clear the MAC table */ 132a556c76aSAlexandre Belloni ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS); 133a556c76aSAlexandre Belloni } 134a556c76aSAlexandre Belloni 135f270dbfaSVladimir Oltean static void ocelot_vcap_enable(struct ocelot *ocelot, int port) 136b5962294SHoratiu Vultur { 137b5962294SHoratiu Vultur ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA | 138b5962294SHoratiu Vultur ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa), 139f270dbfaSVladimir Oltean ANA_PORT_VCAP_S2_CFG, port); 140b5962294SHoratiu Vultur } 141b5962294SHoratiu Vultur 142639c1b26SSteen Hegelund static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot) 143639c1b26SSteen Hegelund { 144639c1b26SSteen Hegelund return ocelot_read(ocelot, ANA_TABLES_VLANACCESS); 145639c1b26SSteen Hegelund } 146639c1b26SSteen Hegelund 147a556c76aSAlexandre Belloni static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot) 148a556c76aSAlexandre Belloni { 149639c1b26SSteen Hegelund u32 val; 150a556c76aSAlexandre Belloni 151639c1b26SSteen Hegelund return readx_poll_timeout(ocelot_vlant_read_vlanaccess, 152639c1b26SSteen Hegelund ocelot, 153639c1b26SSteen Hegelund val, 154639c1b26SSteen Hegelund (val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) == 155639c1b26SSteen Hegelund ANA_TABLES_VLANACCESS_CMD_IDLE, 156639c1b26SSteen Hegelund TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US); 157a556c76aSAlexandre Belloni } 158a556c76aSAlexandre Belloni 1597142529fSAntoine Tenart static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask) 1607142529fSAntoine Tenart { 1617142529fSAntoine Tenart /* Select the VID to configure */ 1627142529fSAntoine Tenart ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid), 1637142529fSAntoine Tenart ANA_TABLES_VLANTIDX); 1647142529fSAntoine Tenart /* Set the vlan port members mask and issue a write command */ 1657142529fSAntoine Tenart ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) | 1667142529fSAntoine Tenart ANA_TABLES_VLANACCESS_CMD_WRITE, 1677142529fSAntoine Tenart ANA_TABLES_VLANACCESS); 1687142529fSAntoine Tenart 1697142529fSAntoine Tenart return ocelot_vlant_wait_for_completion(ocelot); 1707142529fSAntoine Tenart } 1717142529fSAntoine Tenart 172f270dbfaSVladimir Oltean static void ocelot_vlan_mode(struct ocelot *ocelot, int port, 1737142529fSAntoine Tenart netdev_features_t features) 1747142529fSAntoine Tenart { 1757142529fSAntoine Tenart u32 val; 1767142529fSAntoine Tenart 1777142529fSAntoine Tenart /* Filtering */ 1787142529fSAntoine Tenart val = ocelot_read(ocelot, ANA_VLANMASK); 1797142529fSAntoine Tenart if (features & NETIF_F_HW_VLAN_CTAG_FILTER) 180f270dbfaSVladimir Oltean val |= BIT(port); 1817142529fSAntoine Tenart else 182f270dbfaSVladimir Oltean val &= ~BIT(port); 1837142529fSAntoine Tenart ocelot_write(ocelot, val, ANA_VLANMASK); 1847142529fSAntoine Tenart } 1857142529fSAntoine Tenart 1865e256365SVladimir Oltean void ocelot_port_vlan_filtering(struct ocelot *ocelot, int port, 18797bb69e1SVladimir Oltean bool vlan_aware) 1887142529fSAntoine Tenart { 18997bb69e1SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1907142529fSAntoine Tenart u32 val; 1917142529fSAntoine Tenart 19297bb69e1SVladimir Oltean if (vlan_aware) 19397bb69e1SVladimir Oltean val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA | 1947142529fSAntoine Tenart ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1); 19597bb69e1SVladimir Oltean else 19697bb69e1SVladimir Oltean val = 0; 1977142529fSAntoine Tenart ocelot_rmw_gix(ocelot, val, 1987142529fSAntoine Tenart ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA | 1997142529fSAntoine Tenart ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M, 20097bb69e1SVladimir Oltean ANA_PORT_VLAN_CFG, port); 2017142529fSAntoine Tenart 20297bb69e1SVladimir Oltean if (vlan_aware && !ocelot_port->vid) 2037142529fSAntoine Tenart /* If port is vlan-aware and tagged, drop untagged and priority 2047142529fSAntoine Tenart * tagged frames. 2057142529fSAntoine Tenart */ 20697bb69e1SVladimir Oltean val = ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA | 2077142529fSAntoine Tenart ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA | 2087142529fSAntoine Tenart ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA; 20997bb69e1SVladimir Oltean else 21097bb69e1SVladimir Oltean val = 0; 21197bb69e1SVladimir Oltean ocelot_rmw_gix(ocelot, val, 21297bb69e1SVladimir Oltean ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA | 21397bb69e1SVladimir Oltean ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA | 21497bb69e1SVladimir Oltean ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA, 21597bb69e1SVladimir Oltean ANA_PORT_DROP_CFG, port); 2167142529fSAntoine Tenart 21797bb69e1SVladimir Oltean if (vlan_aware) { 21897bb69e1SVladimir Oltean if (ocelot_port->vid) 2197142529fSAntoine Tenart /* Tag all frames except when VID == DEFAULT_VLAN */ 2207142529fSAntoine Tenart val |= REW_TAG_CFG_TAG_CFG(1); 2217142529fSAntoine Tenart else 2227142529fSAntoine Tenart /* Tag all frames */ 2237142529fSAntoine Tenart val |= REW_TAG_CFG_TAG_CFG(3); 22497bb69e1SVladimir Oltean } else { 22597bb69e1SVladimir Oltean /* Port tagging disabled. */ 22697bb69e1SVladimir Oltean val = REW_TAG_CFG_TAG_CFG(0); 2277142529fSAntoine Tenart } 2287142529fSAntoine Tenart ocelot_rmw_gix(ocelot, val, 2297142529fSAntoine Tenart REW_TAG_CFG_TAG_CFG_M, 23097bb69e1SVladimir Oltean REW_TAG_CFG, port); 23197bb69e1SVladimir Oltean } 2325e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_vlan_filtering); 23397bb69e1SVladimir Oltean 23497bb69e1SVladimir Oltean static int ocelot_port_set_native_vlan(struct ocelot *ocelot, int port, 23597bb69e1SVladimir Oltean u16 vid) 23697bb69e1SVladimir Oltean { 23797bb69e1SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 23897bb69e1SVladimir Oltean 23997bb69e1SVladimir Oltean if (ocelot_port->vid != vid) { 24097bb69e1SVladimir Oltean /* Always permit deleting the native VLAN (vid = 0) */ 24197bb69e1SVladimir Oltean if (ocelot_port->vid && vid) { 24297bb69e1SVladimir Oltean dev_err(ocelot->dev, 24397bb69e1SVladimir Oltean "Port already has a native VLAN: %d\n", 24497bb69e1SVladimir Oltean ocelot_port->vid); 24597bb69e1SVladimir Oltean return -EBUSY; 24697bb69e1SVladimir Oltean } 24797bb69e1SVladimir Oltean ocelot_port->vid = vid; 24897bb69e1SVladimir Oltean } 24997bb69e1SVladimir Oltean 25097bb69e1SVladimir Oltean ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_VID(vid), 2517142529fSAntoine Tenart REW_PORT_VLAN_CFG_PORT_VID_M, 25297bb69e1SVladimir Oltean REW_PORT_VLAN_CFG, port); 25397bb69e1SVladimir Oltean 25497bb69e1SVladimir Oltean return 0; 25597bb69e1SVladimir Oltean } 25697bb69e1SVladimir Oltean 25797bb69e1SVladimir Oltean /* Default vlan to clasify for untagged frames (may be zero) */ 25897bb69e1SVladimir Oltean static void ocelot_port_set_pvid(struct ocelot *ocelot, int port, u16 pvid) 25997bb69e1SVladimir Oltean { 26097bb69e1SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 26197bb69e1SVladimir Oltean 26297bb69e1SVladimir Oltean ocelot_rmw_gix(ocelot, 26397bb69e1SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_VID(pvid), 26497bb69e1SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_VID_M, 26597bb69e1SVladimir Oltean ANA_PORT_VLAN_CFG, port); 26697bb69e1SVladimir Oltean 26797bb69e1SVladimir Oltean ocelot_port->pvid = pvid; 2687142529fSAntoine Tenart } 2697142529fSAntoine Tenart 2705e256365SVladimir Oltean int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid, 2717142529fSAntoine Tenart bool untagged) 2727142529fSAntoine Tenart { 2737142529fSAntoine Tenart int ret; 2747142529fSAntoine Tenart 2757142529fSAntoine Tenart /* Make the port a member of the VLAN */ 27697bb69e1SVladimir Oltean ocelot->vlan_mask[vid] |= BIT(port); 2777142529fSAntoine Tenart ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]); 2787142529fSAntoine Tenart if (ret) 2797142529fSAntoine Tenart return ret; 2807142529fSAntoine Tenart 2817142529fSAntoine Tenart /* Default ingress vlan classification */ 2827142529fSAntoine Tenart if (pvid) 28397bb69e1SVladimir Oltean ocelot_port_set_pvid(ocelot, port, vid); 2847142529fSAntoine Tenart 2857142529fSAntoine Tenart /* Untagged egress vlan clasification */ 28697bb69e1SVladimir Oltean if (untagged) { 28797bb69e1SVladimir Oltean ret = ocelot_port_set_native_vlan(ocelot, port, vid); 28897bb69e1SVladimir Oltean if (ret) 28997bb69e1SVladimir Oltean return ret; 290b9cd75e6SVladimir Oltean } 2917142529fSAntoine Tenart 2927142529fSAntoine Tenart return 0; 2937142529fSAntoine Tenart } 2945e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_add); 2957142529fSAntoine Tenart 2969855934cSVladimir Oltean static int ocelot_vlan_vid_add(struct net_device *dev, u16 vid, bool pvid, 2979855934cSVladimir Oltean bool untagged) 2987142529fSAntoine Tenart { 299004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 300004d44f6SVladimir Oltean struct ocelot_port *ocelot_port = &priv->port; 30197bb69e1SVladimir Oltean struct ocelot *ocelot = ocelot_port->ocelot; 302004d44f6SVladimir Oltean int port = priv->chip_port; 3037142529fSAntoine Tenart int ret; 3047142529fSAntoine Tenart 3059855934cSVladimir Oltean ret = ocelot_vlan_add(ocelot, port, vid, pvid, untagged); 3069855934cSVladimir Oltean if (ret) 3079855934cSVladimir Oltean return ret; 3087142529fSAntoine Tenart 3099855934cSVladimir Oltean /* Add the port MAC address to with the right VLAN information */ 3109855934cSVladimir Oltean ocelot_mact_learn(ocelot, PGID_CPU, dev->dev_addr, vid, 3119855934cSVladimir Oltean ENTRYTYPE_LOCKED); 3129855934cSVladimir Oltean 3139855934cSVladimir Oltean return 0; 3149855934cSVladimir Oltean } 3159855934cSVladimir Oltean 3165e256365SVladimir Oltean int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid) 3179855934cSVladimir Oltean { 3189855934cSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 3199855934cSVladimir Oltean int ret; 3207142529fSAntoine Tenart 3217142529fSAntoine Tenart /* Stop the port from being a member of the vlan */ 32297bb69e1SVladimir Oltean ocelot->vlan_mask[vid] &= ~BIT(port); 3237142529fSAntoine Tenart ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]); 3247142529fSAntoine Tenart if (ret) 3257142529fSAntoine Tenart return ret; 3267142529fSAntoine Tenart 3277142529fSAntoine Tenart /* Ingress */ 32897bb69e1SVladimir Oltean if (ocelot_port->pvid == vid) 32997bb69e1SVladimir Oltean ocelot_port_set_pvid(ocelot, port, 0); 3307142529fSAntoine Tenart 3317142529fSAntoine Tenart /* Egress */ 33297bb69e1SVladimir Oltean if (ocelot_port->vid == vid) 33397bb69e1SVladimir Oltean ocelot_port_set_native_vlan(ocelot, port, 0); 3347142529fSAntoine Tenart 3357142529fSAntoine Tenart return 0; 3367142529fSAntoine Tenart } 3375e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_del); 3387142529fSAntoine Tenart 3399855934cSVladimir Oltean static int ocelot_vlan_vid_del(struct net_device *dev, u16 vid) 3409855934cSVladimir Oltean { 341004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 342004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 343004d44f6SVladimir Oltean int port = priv->chip_port; 3449855934cSVladimir Oltean int ret; 3459855934cSVladimir Oltean 3469855934cSVladimir Oltean /* 8021q removes VID 0 on module unload for all interfaces 3479855934cSVladimir Oltean * with VLAN filtering feature. We need to keep it to receive 3489855934cSVladimir Oltean * untagged traffic. 3499855934cSVladimir Oltean */ 3509855934cSVladimir Oltean if (vid == 0) 3519855934cSVladimir Oltean return 0; 3529855934cSVladimir Oltean 3539855934cSVladimir Oltean ret = ocelot_vlan_del(ocelot, port, vid); 3549855934cSVladimir Oltean if (ret) 3559855934cSVladimir Oltean return ret; 3569855934cSVladimir Oltean 3579855934cSVladimir Oltean /* Del the port MAC address to with the right VLAN information */ 3589855934cSVladimir Oltean ocelot_mact_forget(ocelot, dev->dev_addr, vid); 3599855934cSVladimir Oltean 3609855934cSVladimir Oltean return 0; 3619855934cSVladimir Oltean } 3629855934cSVladimir Oltean 363a556c76aSAlexandre Belloni static void ocelot_vlan_init(struct ocelot *ocelot) 364a556c76aSAlexandre Belloni { 3657142529fSAntoine Tenart u16 port, vid; 3667142529fSAntoine Tenart 367a556c76aSAlexandre Belloni /* Clear VLAN table, by default all ports are members of all VLANs */ 368a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT, 369a556c76aSAlexandre Belloni ANA_TABLES_VLANACCESS); 370a556c76aSAlexandre Belloni ocelot_vlant_wait_for_completion(ocelot); 3717142529fSAntoine Tenart 3727142529fSAntoine Tenart /* Configure the port VLAN memberships */ 3737142529fSAntoine Tenart for (vid = 1; vid < VLAN_N_VID; vid++) { 3747142529fSAntoine Tenart ocelot->vlan_mask[vid] = 0; 3757142529fSAntoine Tenart ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]); 3767142529fSAntoine Tenart } 3777142529fSAntoine Tenart 3787142529fSAntoine Tenart /* Because VLAN filtering is enabled, we need VID 0 to get untagged 3797142529fSAntoine Tenart * traffic. It is added automatically if 8021q module is loaded, but 3807142529fSAntoine Tenart * we can't rely on it since module may be not loaded. 3817142529fSAntoine Tenart */ 3827142529fSAntoine Tenart ocelot->vlan_mask[0] = GENMASK(ocelot->num_phys_ports - 1, 0); 3837142529fSAntoine Tenart ocelot_vlant_set_mask(ocelot, 0, ocelot->vlan_mask[0]); 3847142529fSAntoine Tenart 3857142529fSAntoine Tenart /* Set vlan ingress filter mask to all ports but the CPU port by 3867142529fSAntoine Tenart * default. 3877142529fSAntoine Tenart */ 388714d0ffaSVladimir Oltean ocelot_write(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0), 389714d0ffaSVladimir Oltean ANA_VLANMASK); 3907142529fSAntoine Tenart 3917142529fSAntoine Tenart for (port = 0; port < ocelot->num_phys_ports; port++) { 3927142529fSAntoine Tenart ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port); 3937142529fSAntoine Tenart ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port); 3947142529fSAntoine Tenart } 395a556c76aSAlexandre Belloni } 396a556c76aSAlexandre Belloni 397a556c76aSAlexandre Belloni /* Watermark encode 398a556c76aSAlexandre Belloni * Bit 8: Unit; 0:1, 1:16 399a556c76aSAlexandre Belloni * Bit 7-0: Value to be multiplied with unit 400a556c76aSAlexandre Belloni */ 401a556c76aSAlexandre Belloni static u16 ocelot_wm_enc(u16 value) 402a556c76aSAlexandre Belloni { 403a556c76aSAlexandre Belloni if (value >= BIT(8)) 404a556c76aSAlexandre Belloni return BIT(8) | (value / 16); 405a556c76aSAlexandre Belloni 406a556c76aSAlexandre Belloni return value; 407a556c76aSAlexandre Belloni } 408a556c76aSAlexandre Belloni 4095e256365SVladimir Oltean void ocelot_adjust_link(struct ocelot *ocelot, int port, 41026f4dbabSVladimir Oltean struct phy_device *phydev) 411a556c76aSAlexandre Belloni { 41226f4dbabSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 4135bc9d2e6SVladimir Oltean int speed, mode = 0; 414a556c76aSAlexandre Belloni 41526f4dbabSVladimir Oltean switch (phydev->speed) { 416a556c76aSAlexandre Belloni case SPEED_10: 417a556c76aSAlexandre Belloni speed = OCELOT_SPEED_10; 418a556c76aSAlexandre Belloni break; 419a556c76aSAlexandre Belloni case SPEED_100: 420a556c76aSAlexandre Belloni speed = OCELOT_SPEED_100; 421a556c76aSAlexandre Belloni break; 422a556c76aSAlexandre Belloni case SPEED_1000: 423a556c76aSAlexandre Belloni speed = OCELOT_SPEED_1000; 424a556c76aSAlexandre Belloni mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA; 425a556c76aSAlexandre Belloni break; 426a556c76aSAlexandre Belloni case SPEED_2500: 427a556c76aSAlexandre Belloni speed = OCELOT_SPEED_2500; 428a556c76aSAlexandre Belloni mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA; 429a556c76aSAlexandre Belloni break; 430a556c76aSAlexandre Belloni default: 43126f4dbabSVladimir Oltean dev_err(ocelot->dev, "Unsupported PHY speed on port %d: %d\n", 43226f4dbabSVladimir Oltean port, phydev->speed); 433a556c76aSAlexandre Belloni return; 434a556c76aSAlexandre Belloni } 435a556c76aSAlexandre Belloni 43626f4dbabSVladimir Oltean phy_print_status(phydev); 437a556c76aSAlexandre Belloni 43826f4dbabSVladimir Oltean if (!phydev->link) 439a556c76aSAlexandre Belloni return; 440a556c76aSAlexandre Belloni 441a556c76aSAlexandre Belloni /* Only full duplex supported for now */ 442004d44f6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_MODE_CFG_FDX_ENA | 443a556c76aSAlexandre Belloni mode, DEV_MAC_MODE_CFG); 444a556c76aSAlexandre Belloni 445dc3de2a2SClaudiu Manoil if (ocelot->ops->pcs_init) 446dc3de2a2SClaudiu Manoil ocelot->ops->pcs_init(ocelot, port); 447a556c76aSAlexandre Belloni 448a556c76aSAlexandre Belloni /* Enable MAC module */ 449004d44f6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA | 450a556c76aSAlexandre Belloni DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG); 451a556c76aSAlexandre Belloni 452a556c76aSAlexandre Belloni /* Take MAC, Port, Phy (intern) and PCS (SGMII/Serdes) clock out of 453a556c76aSAlexandre Belloni * reset */ 454004d44f6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(speed), 455a556c76aSAlexandre Belloni DEV_CLOCK_CFG); 456a556c76aSAlexandre Belloni 457a556c76aSAlexandre Belloni /* No PFC */ 458a556c76aSAlexandre Belloni ocelot_write_gix(ocelot, ANA_PFC_PFC_CFG_FC_LINK_SPEED(speed), 459004d44f6SVladimir Oltean ANA_PFC_PFC_CFG, port); 460a556c76aSAlexandre Belloni 461a556c76aSAlexandre Belloni /* Core: Enable port for frame transfer */ 462a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE | 463a556c76aSAlexandre Belloni QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG(1) | 464a556c76aSAlexandre Belloni QSYS_SWITCH_PORT_MODE_PORT_ENA, 465004d44f6SVladimir Oltean QSYS_SWITCH_PORT_MODE, port); 466a556c76aSAlexandre Belloni 467a556c76aSAlexandre Belloni /* Flow control */ 468a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) | 469a556c76aSAlexandre Belloni SYS_MAC_FC_CFG_RX_FC_ENA | SYS_MAC_FC_CFG_TX_FC_ENA | 470a556c76aSAlexandre Belloni SYS_MAC_FC_CFG_ZERO_PAUSE_ENA | 471a556c76aSAlexandre Belloni SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) | 472a556c76aSAlexandre Belloni SYS_MAC_FC_CFG_FC_LINK_SPEED(speed), 473004d44f6SVladimir Oltean SYS_MAC_FC_CFG, port); 474004d44f6SVladimir Oltean ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port); 475a556c76aSAlexandre Belloni } 4765e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_adjust_link); 477a556c76aSAlexandre Belloni 47826f4dbabSVladimir Oltean static void ocelot_port_adjust_link(struct net_device *dev) 47926f4dbabSVladimir Oltean { 48026f4dbabSVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 48126f4dbabSVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 48226f4dbabSVladimir Oltean int port = priv->chip_port; 48326f4dbabSVladimir Oltean 48426f4dbabSVladimir Oltean ocelot_adjust_link(ocelot, port, dev->phydev); 48526f4dbabSVladimir Oltean } 48626f4dbabSVladimir Oltean 4875e256365SVladimir Oltean void ocelot_port_enable(struct ocelot *ocelot, int port, 488889b8950SVladimir Oltean struct phy_device *phy) 489a556c76aSAlexandre Belloni { 490a556c76aSAlexandre Belloni /* Enable receiving frames on the port, and activate auto-learning of 491a556c76aSAlexandre Belloni * MAC addresses. 492a556c76aSAlexandre Belloni */ 493a556c76aSAlexandre Belloni ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO | 494a556c76aSAlexandre Belloni ANA_PORT_PORT_CFG_RECV_ENA | 495004d44f6SVladimir Oltean ANA_PORT_PORT_CFG_PORTID_VAL(port), 496004d44f6SVladimir Oltean ANA_PORT_PORT_CFG, port); 497889b8950SVladimir Oltean } 4985e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_enable); 499889b8950SVladimir Oltean 500889b8950SVladimir Oltean static int ocelot_port_open(struct net_device *dev) 501889b8950SVladimir Oltean { 502889b8950SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 503889b8950SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 504889b8950SVladimir Oltean int port = priv->chip_port; 505889b8950SVladimir Oltean int err; 506a556c76aSAlexandre Belloni 507004d44f6SVladimir Oltean if (priv->serdes) { 508004d44f6SVladimir Oltean err = phy_set_mode_ext(priv->serdes, PHY_MODE_ETHERNET, 509004d44f6SVladimir Oltean priv->phy_mode); 51071e32a20SQuentin Schulz if (err) { 51171e32a20SQuentin Schulz netdev_err(dev, "Could not set mode of SerDes\n"); 51271e32a20SQuentin Schulz return err; 51371e32a20SQuentin Schulz } 51471e32a20SQuentin Schulz } 51571e32a20SQuentin Schulz 516004d44f6SVladimir Oltean err = phy_connect_direct(dev, priv->phy, &ocelot_port_adjust_link, 517004d44f6SVladimir Oltean priv->phy_mode); 518a556c76aSAlexandre Belloni if (err) { 519a556c76aSAlexandre Belloni netdev_err(dev, "Could not attach to PHY\n"); 520a556c76aSAlexandre Belloni return err; 521a556c76aSAlexandre Belloni } 522a556c76aSAlexandre Belloni 523004d44f6SVladimir Oltean dev->phydev = priv->phy; 524a556c76aSAlexandre Belloni 525004d44f6SVladimir Oltean phy_attached_info(priv->phy); 526004d44f6SVladimir Oltean phy_start(priv->phy); 527889b8950SVladimir Oltean 528889b8950SVladimir Oltean ocelot_port_enable(ocelot, port, priv->phy); 529889b8950SVladimir Oltean 530a556c76aSAlexandre Belloni return 0; 531a556c76aSAlexandre Belloni } 532a556c76aSAlexandre Belloni 5335e256365SVladimir Oltean void ocelot_port_disable(struct ocelot *ocelot, int port) 534889b8950SVladimir Oltean { 535889b8950SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 536889b8950SVladimir Oltean 537889b8950SVladimir Oltean ocelot_port_writel(ocelot_port, 0, DEV_MAC_ENA_CFG); 538889b8950SVladimir Oltean ocelot_rmw_rix(ocelot, 0, QSYS_SWITCH_PORT_MODE_PORT_ENA, 539889b8950SVladimir Oltean QSYS_SWITCH_PORT_MODE, port); 540889b8950SVladimir Oltean } 5415e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_disable); 542889b8950SVladimir Oltean 543a556c76aSAlexandre Belloni static int ocelot_port_stop(struct net_device *dev) 544a556c76aSAlexandre Belloni { 545004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 546889b8950SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 547889b8950SVladimir Oltean int port = priv->chip_port; 548a556c76aSAlexandre Belloni 549004d44f6SVladimir Oltean phy_disconnect(priv->phy); 550a556c76aSAlexandre Belloni 551a556c76aSAlexandre Belloni dev->phydev = NULL; 552a556c76aSAlexandre Belloni 553889b8950SVladimir Oltean ocelot_port_disable(ocelot, port); 554889b8950SVladimir Oltean 555a556c76aSAlexandre Belloni return 0; 556a556c76aSAlexandre Belloni } 557a556c76aSAlexandre Belloni 558a556c76aSAlexandre Belloni /* Generate the IFH for frame injection 559a556c76aSAlexandre Belloni * 560a556c76aSAlexandre Belloni * The IFH is a 128bit-value 561a556c76aSAlexandre Belloni * bit 127: bypass the analyzer processing 562a556c76aSAlexandre Belloni * bit 56-67: destination mask 563a556c76aSAlexandre Belloni * bit 28-29: pop_cnt: 3 disables all rewriting of the frame 564a556c76aSAlexandre Belloni * bit 20-27: cpu extraction queue mask 565a556c76aSAlexandre Belloni * bit 16: tag type 0: C-tag, 1: S-tag 566a556c76aSAlexandre Belloni * bit 0-11: VID 567a556c76aSAlexandre Belloni */ 568a556c76aSAlexandre Belloni static int ocelot_gen_ifh(u32 *ifh, struct frame_info *info) 569a556c76aSAlexandre Belloni { 5704e3b0468SAntoine Tenart ifh[0] = IFH_INJ_BYPASS | ((0x1ff & info->rew_op) << 21); 57108d02364SAntoine Tenart ifh[1] = (0xf00 & info->port) >> 8; 572a556c76aSAlexandre Belloni ifh[2] = (0xff & info->port) << 24; 57308d02364SAntoine Tenart ifh[3] = (info->tag_type << 16) | info->vid; 574a556c76aSAlexandre Belloni 575a556c76aSAlexandre Belloni return 0; 576a556c76aSAlexandre Belloni } 577a556c76aSAlexandre Belloni 578400928bfSYangbo Lu int ocelot_port_add_txtstamp_skb(struct ocelot_port *ocelot_port, 579400928bfSYangbo Lu struct sk_buff *skb) 580400928bfSYangbo Lu { 581400928bfSYangbo Lu struct skb_shared_info *shinfo = skb_shinfo(skb); 582400928bfSYangbo Lu struct ocelot *ocelot = ocelot_port->ocelot; 583400928bfSYangbo Lu 584400928bfSYangbo Lu if (ocelot->ptp && shinfo->tx_flags & SKBTX_HW_TSTAMP && 585400928bfSYangbo Lu ocelot_port->ptp_cmd == IFH_REW_OP_TWO_STEP_PTP) { 586400928bfSYangbo Lu shinfo->tx_flags |= SKBTX_IN_PROGRESS; 587*b049da13SYangbo Lu /* Store timestamp ID in cb[0] of sk_buff */ 588*b049da13SYangbo Lu skb->cb[0] = ocelot_port->ts_id % 4; 589*b049da13SYangbo Lu skb_queue_tail(&ocelot_port->tx_skbs, skb); 590400928bfSYangbo Lu return 0; 591400928bfSYangbo Lu } 592400928bfSYangbo Lu return -ENODATA; 593400928bfSYangbo Lu } 594400928bfSYangbo Lu EXPORT_SYMBOL(ocelot_port_add_txtstamp_skb); 595400928bfSYangbo Lu 596a556c76aSAlexandre Belloni static int ocelot_port_xmit(struct sk_buff *skb, struct net_device *dev) 597a556c76aSAlexandre Belloni { 598004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 5994e3b0468SAntoine Tenart struct skb_shared_info *shinfo = skb_shinfo(skb); 600004d44f6SVladimir Oltean struct ocelot_port *ocelot_port = &priv->port; 601004d44f6SVladimir Oltean struct ocelot *ocelot = ocelot_port->ocelot; 602f24711fdSVladimir Oltean u32 val, ifh[OCELOT_TAG_LEN / 4]; 603a556c76aSAlexandre Belloni struct frame_info info = {}; 604a556c76aSAlexandre Belloni u8 grp = 0; /* Send everything on CPU group 0 */ 605a556c76aSAlexandre Belloni unsigned int i, count, last; 606004d44f6SVladimir Oltean int port = priv->chip_port; 607a556c76aSAlexandre Belloni 608a556c76aSAlexandre Belloni val = ocelot_read(ocelot, QS_INJ_STATUS); 609a556c76aSAlexandre Belloni if (!(val & QS_INJ_STATUS_FIFO_RDY(BIT(grp))) || 610a556c76aSAlexandre Belloni (val & QS_INJ_STATUS_WMARK_REACHED(BIT(grp)))) 611a556c76aSAlexandre Belloni return NETDEV_TX_BUSY; 612a556c76aSAlexandre Belloni 613a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) | 614a556c76aSAlexandre Belloni QS_INJ_CTRL_SOF, QS_INJ_CTRL, grp); 615a556c76aSAlexandre Belloni 616004d44f6SVladimir Oltean info.port = BIT(port); 61708d02364SAntoine Tenart info.tag_type = IFH_TAG_TYPE_C; 61808d02364SAntoine Tenart info.vid = skb_vlan_tag_get(skb); 6194e3b0468SAntoine Tenart 6204e3b0468SAntoine Tenart /* Check if timestamping is needed */ 6214e3b0468SAntoine Tenart if (ocelot->ptp && shinfo->tx_flags & SKBTX_HW_TSTAMP) { 622004d44f6SVladimir Oltean info.rew_op = ocelot_port->ptp_cmd; 623004d44f6SVladimir Oltean if (ocelot_port->ptp_cmd == IFH_REW_OP_TWO_STEP_PTP) 624004d44f6SVladimir Oltean info.rew_op |= (ocelot_port->ts_id % 4) << 3; 6254e3b0468SAntoine Tenart } 6264e3b0468SAntoine Tenart 627a556c76aSAlexandre Belloni ocelot_gen_ifh(ifh, &info); 628a556c76aSAlexandre Belloni 629f24711fdSVladimir Oltean for (i = 0; i < OCELOT_TAG_LEN / 4; i++) 630c2cd650bSAntoine Tenart ocelot_write_rix(ocelot, (__force u32)cpu_to_be32(ifh[i]), 631c2cd650bSAntoine Tenart QS_INJ_WR, grp); 632a556c76aSAlexandre Belloni 633a556c76aSAlexandre Belloni count = (skb->len + 3) / 4; 634a556c76aSAlexandre Belloni last = skb->len % 4; 635a556c76aSAlexandre Belloni for (i = 0; i < count; i++) { 636a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, ((u32 *)skb->data)[i], QS_INJ_WR, grp); 637a556c76aSAlexandre Belloni } 638a556c76aSAlexandre Belloni 639a556c76aSAlexandre Belloni /* Add padding */ 640a556c76aSAlexandre Belloni while (i < (OCELOT_BUFFER_CELL_SZ / 4)) { 641a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp); 642a556c76aSAlexandre Belloni i++; 643a556c76aSAlexandre Belloni } 644a556c76aSAlexandre Belloni 645a556c76aSAlexandre Belloni /* Indicate EOF and valid bytes in last word */ 646a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) | 647a556c76aSAlexandre Belloni QS_INJ_CTRL_VLD_BYTES(skb->len < OCELOT_BUFFER_CELL_SZ ? 0 : last) | 648a556c76aSAlexandre Belloni QS_INJ_CTRL_EOF, 649a556c76aSAlexandre Belloni QS_INJ_CTRL, grp); 650a556c76aSAlexandre Belloni 651a556c76aSAlexandre Belloni /* Add dummy CRC */ 652a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp); 653a556c76aSAlexandre Belloni skb_tx_timestamp(skb); 654a556c76aSAlexandre Belloni 655a556c76aSAlexandre Belloni dev->stats.tx_packets++; 656a556c76aSAlexandre Belloni dev->stats.tx_bytes += skb->len; 6574e3b0468SAntoine Tenart 658400928bfSYangbo Lu if (!ocelot_port_add_txtstamp_skb(ocelot_port, skb)) { 659004d44f6SVladimir Oltean ocelot_port->ts_id++; 660a556c76aSAlexandre Belloni return NETDEV_TX_OK; 661a556c76aSAlexandre Belloni } 662a556c76aSAlexandre Belloni 6634e3b0468SAntoine Tenart dev_kfree_skb_any(skb); 6644e3b0468SAntoine Tenart return NETDEV_TX_OK; 6654e3b0468SAntoine Tenart } 6664e3b0468SAntoine Tenart 667e23a7b3eSYangbo Lu static void ocelot_get_hwtimestamp(struct ocelot *ocelot, 668e23a7b3eSYangbo Lu struct timespec64 *ts) 6694e3b0468SAntoine Tenart { 6704e3b0468SAntoine Tenart unsigned long flags; 6714e3b0468SAntoine Tenart u32 val; 6724e3b0468SAntoine Tenart 6734e3b0468SAntoine Tenart spin_lock_irqsave(&ocelot->ptp_clock_lock, flags); 6744e3b0468SAntoine Tenart 6754e3b0468SAntoine Tenart /* Read current PTP time to get seconds */ 6764e3b0468SAntoine Tenart val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN); 6774e3b0468SAntoine Tenart 6784e3b0468SAntoine Tenart val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM); 6794e3b0468SAntoine Tenart val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE); 6804e3b0468SAntoine Tenart ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN); 6814e3b0468SAntoine Tenart ts->tv_sec = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN); 6824e3b0468SAntoine Tenart 6834e3b0468SAntoine Tenart /* Read packet HW timestamp from FIFO */ 6844e3b0468SAntoine Tenart val = ocelot_read(ocelot, SYS_PTP_TXSTAMP); 6854e3b0468SAntoine Tenart ts->tv_nsec = SYS_PTP_TXSTAMP_PTP_TXSTAMP(val); 6864e3b0468SAntoine Tenart 6874e3b0468SAntoine Tenart /* Sec has incremented since the ts was registered */ 6884e3b0468SAntoine Tenart if ((ts->tv_sec & 0x1) != !!(val & SYS_PTP_TXSTAMP_PTP_TXSTAMP_SEC)) 6894e3b0468SAntoine Tenart ts->tv_sec--; 6904e3b0468SAntoine Tenart 6914e3b0468SAntoine Tenart spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags); 6924e3b0468SAntoine Tenart } 693e23a7b3eSYangbo Lu 694e23a7b3eSYangbo Lu void ocelot_get_txtstamp(struct ocelot *ocelot) 695e23a7b3eSYangbo Lu { 696e23a7b3eSYangbo Lu int budget = OCELOT_PTP_QUEUE_SZ; 697e23a7b3eSYangbo Lu 698e23a7b3eSYangbo Lu while (budget--) { 699*b049da13SYangbo Lu struct sk_buff *skb, *skb_tmp, *skb_match = NULL; 700e23a7b3eSYangbo Lu struct skb_shared_hwtstamps shhwtstamps; 701e23a7b3eSYangbo Lu struct ocelot_port *port; 702e23a7b3eSYangbo Lu struct timespec64 ts; 703*b049da13SYangbo Lu unsigned long flags; 704e23a7b3eSYangbo Lu u32 val, id, txport; 705e23a7b3eSYangbo Lu 706e23a7b3eSYangbo Lu val = ocelot_read(ocelot, SYS_PTP_STATUS); 707e23a7b3eSYangbo Lu 708e23a7b3eSYangbo Lu /* Check if a timestamp can be retrieved */ 709e23a7b3eSYangbo Lu if (!(val & SYS_PTP_STATUS_PTP_MESS_VLD)) 710e23a7b3eSYangbo Lu break; 711e23a7b3eSYangbo Lu 712e23a7b3eSYangbo Lu WARN_ON(val & SYS_PTP_STATUS_PTP_OVFL); 713e23a7b3eSYangbo Lu 714e23a7b3eSYangbo Lu /* Retrieve the ts ID and Tx port */ 715e23a7b3eSYangbo Lu id = SYS_PTP_STATUS_PTP_MESS_ID_X(val); 716e23a7b3eSYangbo Lu txport = SYS_PTP_STATUS_PTP_MESS_TXPORT_X(val); 717e23a7b3eSYangbo Lu 718e23a7b3eSYangbo Lu /* Retrieve its associated skb */ 719e23a7b3eSYangbo Lu port = ocelot->ports[txport]; 720e23a7b3eSYangbo Lu 721*b049da13SYangbo Lu spin_lock_irqsave(&port->tx_skbs.lock, flags); 722*b049da13SYangbo Lu 723*b049da13SYangbo Lu skb_queue_walk_safe(&port->tx_skbs, skb, skb_tmp) { 724*b049da13SYangbo Lu if (skb->cb[0] != id) 725e23a7b3eSYangbo Lu continue; 726*b049da13SYangbo Lu __skb_unlink(skb, &port->tx_skbs); 727*b049da13SYangbo Lu skb_match = skb; 728fc62c094SYangbo Lu break; 729e23a7b3eSYangbo Lu } 730e23a7b3eSYangbo Lu 731*b049da13SYangbo Lu spin_unlock_irqrestore(&port->tx_skbs.lock, flags); 732*b049da13SYangbo Lu 733e23a7b3eSYangbo Lu /* Next ts */ 734e23a7b3eSYangbo Lu ocelot_write(ocelot, SYS_PTP_NXT_PTP_NXT, SYS_PTP_NXT); 735e23a7b3eSYangbo Lu 736*b049da13SYangbo Lu if (unlikely(!skb_match)) 737e23a7b3eSYangbo Lu continue; 738e23a7b3eSYangbo Lu 739e23a7b3eSYangbo Lu /* Get the h/w timestamp */ 740e23a7b3eSYangbo Lu ocelot_get_hwtimestamp(ocelot, &ts); 741e23a7b3eSYangbo Lu 742e23a7b3eSYangbo Lu /* Set the timestamp into the skb */ 743e23a7b3eSYangbo Lu memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 744e23a7b3eSYangbo Lu shhwtstamps.hwtstamp = ktime_set(ts.tv_sec, ts.tv_nsec); 745*b049da13SYangbo Lu skb_tstamp_tx(skb_match, &shhwtstamps); 746e23a7b3eSYangbo Lu 747*b049da13SYangbo Lu dev_kfree_skb_any(skb_match); 748e23a7b3eSYangbo Lu } 749e23a7b3eSYangbo Lu } 750e23a7b3eSYangbo Lu EXPORT_SYMBOL(ocelot_get_txtstamp); 7514e3b0468SAntoine Tenart 75240a1578dSClaudiu Manoil static int ocelot_mc_unsync(struct net_device *dev, const unsigned char *addr) 753a556c76aSAlexandre Belloni { 754004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 755004d44f6SVladimir Oltean struct ocelot_port *ocelot_port = &priv->port; 756004d44f6SVladimir Oltean struct ocelot *ocelot = ocelot_port->ocelot; 757a556c76aSAlexandre Belloni 758004d44f6SVladimir Oltean return ocelot_mact_forget(ocelot, addr, ocelot_port->pvid); 759a556c76aSAlexandre Belloni } 760a556c76aSAlexandre Belloni 76140a1578dSClaudiu Manoil static int ocelot_mc_sync(struct net_device *dev, const unsigned char *addr) 762a556c76aSAlexandre Belloni { 763004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 764004d44f6SVladimir Oltean struct ocelot_port *ocelot_port = &priv->port; 765004d44f6SVladimir Oltean struct ocelot *ocelot = ocelot_port->ocelot; 766a556c76aSAlexandre Belloni 767004d44f6SVladimir Oltean return ocelot_mact_learn(ocelot, PGID_CPU, addr, ocelot_port->pvid, 768a556c76aSAlexandre Belloni ENTRYTYPE_LOCKED); 769a556c76aSAlexandre Belloni } 770a556c76aSAlexandre Belloni 771a556c76aSAlexandre Belloni static void ocelot_set_rx_mode(struct net_device *dev) 772a556c76aSAlexandre Belloni { 773004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 774004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 775a556c76aSAlexandre Belloni u32 val; 776004d44f6SVladimir Oltean int i; 777a556c76aSAlexandre Belloni 778a556c76aSAlexandre Belloni /* This doesn't handle promiscuous mode because the bridge core is 779a556c76aSAlexandre Belloni * setting IFF_PROMISC on all slave interfaces and all frames would be 780a556c76aSAlexandre Belloni * forwarded to the CPU port. 781a556c76aSAlexandre Belloni */ 782a556c76aSAlexandre Belloni val = GENMASK(ocelot->num_phys_ports - 1, 0); 783a556c76aSAlexandre Belloni for (i = ocelot->num_phys_ports + 1; i < PGID_CPU; i++) 784a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i); 785a556c76aSAlexandre Belloni 78640a1578dSClaudiu Manoil __dev_mc_sync(dev, ocelot_mc_sync, ocelot_mc_unsync); 787a556c76aSAlexandre Belloni } 788a556c76aSAlexandre Belloni 789a556c76aSAlexandre Belloni static int ocelot_port_get_phys_port_name(struct net_device *dev, 790a556c76aSAlexandre Belloni char *buf, size_t len) 791a556c76aSAlexandre Belloni { 792004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 793004d44f6SVladimir Oltean int port = priv->chip_port; 794a556c76aSAlexandre Belloni int ret; 795a556c76aSAlexandre Belloni 796004d44f6SVladimir Oltean ret = snprintf(buf, len, "p%d", port); 797a556c76aSAlexandre Belloni if (ret >= len) 798a556c76aSAlexandre Belloni return -EINVAL; 799a556c76aSAlexandre Belloni 800a556c76aSAlexandre Belloni return 0; 801a556c76aSAlexandre Belloni } 802a556c76aSAlexandre Belloni 803a556c76aSAlexandre Belloni static int ocelot_port_set_mac_address(struct net_device *dev, void *p) 804a556c76aSAlexandre Belloni { 805004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 806004d44f6SVladimir Oltean struct ocelot_port *ocelot_port = &priv->port; 807004d44f6SVladimir Oltean struct ocelot *ocelot = ocelot_port->ocelot; 808a556c76aSAlexandre Belloni const struct sockaddr *addr = p; 809a556c76aSAlexandre Belloni 810a556c76aSAlexandre Belloni /* Learn the new net device MAC address in the mac table. */ 811004d44f6SVladimir Oltean ocelot_mact_learn(ocelot, PGID_CPU, addr->sa_data, ocelot_port->pvid, 812a556c76aSAlexandre Belloni ENTRYTYPE_LOCKED); 813a556c76aSAlexandre Belloni /* Then forget the previous one. */ 814004d44f6SVladimir Oltean ocelot_mact_forget(ocelot, dev->dev_addr, ocelot_port->pvid); 815a556c76aSAlexandre Belloni 816a556c76aSAlexandre Belloni ether_addr_copy(dev->dev_addr, addr->sa_data); 817a556c76aSAlexandre Belloni return 0; 818a556c76aSAlexandre Belloni } 819a556c76aSAlexandre Belloni 820a556c76aSAlexandre Belloni static void ocelot_get_stats64(struct net_device *dev, 821a556c76aSAlexandre Belloni struct rtnl_link_stats64 *stats) 822a556c76aSAlexandre Belloni { 823004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 824004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 825004d44f6SVladimir Oltean int port = priv->chip_port; 826a556c76aSAlexandre Belloni 827a556c76aSAlexandre Belloni /* Configure the port to read the stats from */ 828004d44f6SVladimir Oltean ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port), 829a556c76aSAlexandre Belloni SYS_STAT_CFG); 830a556c76aSAlexandre Belloni 831a556c76aSAlexandre Belloni /* Get Rx stats */ 832a556c76aSAlexandre Belloni stats->rx_bytes = ocelot_read(ocelot, SYS_COUNT_RX_OCTETS); 833a556c76aSAlexandre Belloni stats->rx_packets = ocelot_read(ocelot, SYS_COUNT_RX_SHORTS) + 834a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_FRAGMENTS) + 835a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_JABBERS) + 836a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_LONGS) + 837a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_64) + 838a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_65_127) + 839a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_128_255) + 840a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_256_1023) + 841a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_1024_1526) + 842a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_1527_MAX); 843a556c76aSAlexandre Belloni stats->multicast = ocelot_read(ocelot, SYS_COUNT_RX_MULTICAST); 844a556c76aSAlexandre Belloni stats->rx_dropped = dev->stats.rx_dropped; 845a556c76aSAlexandre Belloni 846a556c76aSAlexandre Belloni /* Get Tx stats */ 847a556c76aSAlexandre Belloni stats->tx_bytes = ocelot_read(ocelot, SYS_COUNT_TX_OCTETS); 848a556c76aSAlexandre Belloni stats->tx_packets = ocelot_read(ocelot, SYS_COUNT_TX_64) + 849a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_TX_65_127) + 850a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_TX_128_511) + 851a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_TX_512_1023) + 852a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_TX_1024_1526) + 853a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_TX_1527_MAX); 854a556c76aSAlexandre Belloni stats->tx_dropped = ocelot_read(ocelot, SYS_COUNT_TX_DROPS) + 855a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_TX_AGING); 856a556c76aSAlexandre Belloni stats->collisions = ocelot_read(ocelot, SYS_COUNT_TX_COLLISION); 857a556c76aSAlexandre Belloni } 858a556c76aSAlexandre Belloni 8595e256365SVladimir Oltean int ocelot_fdb_add(struct ocelot *ocelot, int port, 8605e256365SVladimir Oltean const unsigned char *addr, u16 vid, bool vlan_aware) 861a556c76aSAlexandre Belloni { 862531ee1a6SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 863a556c76aSAlexandre Belloni 8647142529fSAntoine Tenart if (!vid) { 865004d44f6SVladimir Oltean if (!vlan_aware) 8667142529fSAntoine Tenart /* If the bridge is not VLAN aware and no VID was 8677142529fSAntoine Tenart * provided, set it to pvid to ensure the MAC entry 8687142529fSAntoine Tenart * matches incoming untagged packets 8697142529fSAntoine Tenart */ 870531ee1a6SVladimir Oltean vid = ocelot_port->pvid; 8717142529fSAntoine Tenart else 8727142529fSAntoine Tenart /* If the bridge is VLAN aware a VID must be provided as 8737142529fSAntoine Tenart * otherwise the learnt entry wouldn't match any frame. 8747142529fSAntoine Tenart */ 8757142529fSAntoine Tenart return -EINVAL; 8767142529fSAntoine Tenart } 8777142529fSAntoine Tenart 878531ee1a6SVladimir Oltean return ocelot_mact_learn(ocelot, port, addr, vid, ENTRYTYPE_LOCKED); 879a556c76aSAlexandre Belloni } 8805e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_add); 881a556c76aSAlexandre Belloni 882531ee1a6SVladimir Oltean static int ocelot_port_fdb_add(struct ndmsg *ndm, struct nlattr *tb[], 883531ee1a6SVladimir Oltean struct net_device *dev, 884531ee1a6SVladimir Oltean const unsigned char *addr, 885531ee1a6SVladimir Oltean u16 vid, u16 flags, 886531ee1a6SVladimir Oltean struct netlink_ext_ack *extack) 887531ee1a6SVladimir Oltean { 888004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 889004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 890004d44f6SVladimir Oltean int port = priv->chip_port; 891531ee1a6SVladimir Oltean 892004d44f6SVladimir Oltean return ocelot_fdb_add(ocelot, port, addr, vid, priv->vlan_aware); 893531ee1a6SVladimir Oltean } 894531ee1a6SVladimir Oltean 8955e256365SVladimir Oltean int ocelot_fdb_del(struct ocelot *ocelot, int port, 896531ee1a6SVladimir Oltean const unsigned char *addr, u16 vid) 897531ee1a6SVladimir Oltean { 898531ee1a6SVladimir Oltean return ocelot_mact_forget(ocelot, addr, vid); 899531ee1a6SVladimir Oltean } 9005e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_del); 901531ee1a6SVladimir Oltean 902531ee1a6SVladimir Oltean static int ocelot_port_fdb_del(struct ndmsg *ndm, struct nlattr *tb[], 903a556c76aSAlexandre Belloni struct net_device *dev, 904a556c76aSAlexandre Belloni const unsigned char *addr, u16 vid) 905a556c76aSAlexandre Belloni { 906004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 907004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 908004d44f6SVladimir Oltean int port = priv->chip_port; 909a556c76aSAlexandre Belloni 910004d44f6SVladimir Oltean return ocelot_fdb_del(ocelot, port, addr, vid); 911a556c76aSAlexandre Belloni } 912a556c76aSAlexandre Belloni 913a556c76aSAlexandre Belloni struct ocelot_dump_ctx { 914a556c76aSAlexandre Belloni struct net_device *dev; 915a556c76aSAlexandre Belloni struct sk_buff *skb; 916a556c76aSAlexandre Belloni struct netlink_callback *cb; 917a556c76aSAlexandre Belloni int idx; 918a556c76aSAlexandre Belloni }; 919a556c76aSAlexandre Belloni 920531ee1a6SVladimir Oltean static int ocelot_port_fdb_do_dump(const unsigned char *addr, u16 vid, 921531ee1a6SVladimir Oltean bool is_static, void *data) 922a556c76aSAlexandre Belloni { 923531ee1a6SVladimir Oltean struct ocelot_dump_ctx *dump = data; 924a556c76aSAlexandre Belloni u32 portid = NETLINK_CB(dump->cb->skb).portid; 925a556c76aSAlexandre Belloni u32 seq = dump->cb->nlh->nlmsg_seq; 926a556c76aSAlexandre Belloni struct nlmsghdr *nlh; 927a556c76aSAlexandre Belloni struct ndmsg *ndm; 928a556c76aSAlexandre Belloni 929a556c76aSAlexandre Belloni if (dump->idx < dump->cb->args[2]) 930a556c76aSAlexandre Belloni goto skip; 931a556c76aSAlexandre Belloni 932a556c76aSAlexandre Belloni nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH, 933a556c76aSAlexandre Belloni sizeof(*ndm), NLM_F_MULTI); 934a556c76aSAlexandre Belloni if (!nlh) 935a556c76aSAlexandre Belloni return -EMSGSIZE; 936a556c76aSAlexandre Belloni 937a556c76aSAlexandre Belloni ndm = nlmsg_data(nlh); 938a556c76aSAlexandre Belloni ndm->ndm_family = AF_BRIDGE; 939a556c76aSAlexandre Belloni ndm->ndm_pad1 = 0; 940a556c76aSAlexandre Belloni ndm->ndm_pad2 = 0; 941a556c76aSAlexandre Belloni ndm->ndm_flags = NTF_SELF; 942a556c76aSAlexandre Belloni ndm->ndm_type = 0; 943a556c76aSAlexandre Belloni ndm->ndm_ifindex = dump->dev->ifindex; 944531ee1a6SVladimir Oltean ndm->ndm_state = is_static ? NUD_NOARP : NUD_REACHABLE; 945a556c76aSAlexandre Belloni 946531ee1a6SVladimir Oltean if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, addr)) 947a556c76aSAlexandre Belloni goto nla_put_failure; 948a556c76aSAlexandre Belloni 949531ee1a6SVladimir Oltean if (vid && nla_put_u16(dump->skb, NDA_VLAN, vid)) 950a556c76aSAlexandre Belloni goto nla_put_failure; 951a556c76aSAlexandre Belloni 952a556c76aSAlexandre Belloni nlmsg_end(dump->skb, nlh); 953a556c76aSAlexandre Belloni 954a556c76aSAlexandre Belloni skip: 955a556c76aSAlexandre Belloni dump->idx++; 956a556c76aSAlexandre Belloni return 0; 957a556c76aSAlexandre Belloni 958a556c76aSAlexandre Belloni nla_put_failure: 959a556c76aSAlexandre Belloni nlmsg_cancel(dump->skb, nlh); 960a556c76aSAlexandre Belloni return -EMSGSIZE; 961a556c76aSAlexandre Belloni } 962a556c76aSAlexandre Belloni 963531ee1a6SVladimir Oltean static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col, 964a556c76aSAlexandre Belloni struct ocelot_mact_entry *entry) 965a556c76aSAlexandre Belloni { 966a556c76aSAlexandre Belloni u32 val, dst, macl, mach; 967531ee1a6SVladimir Oltean char mac[ETH_ALEN]; 968a556c76aSAlexandre Belloni 969a556c76aSAlexandre Belloni /* Set row and column to read from */ 970a556c76aSAlexandre Belloni ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row); 971a556c76aSAlexandre Belloni ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col); 972a556c76aSAlexandre Belloni 973a556c76aSAlexandre Belloni /* Issue a read command */ 974a556c76aSAlexandre Belloni ocelot_write(ocelot, 975a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ), 976a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS); 977a556c76aSAlexandre Belloni 978a556c76aSAlexandre Belloni if (ocelot_mact_wait_for_completion(ocelot)) 979a556c76aSAlexandre Belloni return -ETIMEDOUT; 980a556c76aSAlexandre Belloni 981a556c76aSAlexandre Belloni /* Read the entry flags */ 982a556c76aSAlexandre Belloni val = ocelot_read(ocelot, ANA_TABLES_MACACCESS); 983a556c76aSAlexandre Belloni if (!(val & ANA_TABLES_MACACCESS_VALID)) 984a556c76aSAlexandre Belloni return -EINVAL; 985a556c76aSAlexandre Belloni 986a556c76aSAlexandre Belloni /* If the entry read has another port configured as its destination, 987a556c76aSAlexandre Belloni * do not report it. 988a556c76aSAlexandre Belloni */ 989a556c76aSAlexandre Belloni dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3; 990531ee1a6SVladimir Oltean if (dst != port) 991a556c76aSAlexandre Belloni return -EINVAL; 992a556c76aSAlexandre Belloni 993a556c76aSAlexandre Belloni /* Get the entry's MAC address and VLAN id */ 994a556c76aSAlexandre Belloni macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA); 995a556c76aSAlexandre Belloni mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA); 996a556c76aSAlexandre Belloni 997a556c76aSAlexandre Belloni mac[0] = (mach >> 8) & 0xff; 998a556c76aSAlexandre Belloni mac[1] = (mach >> 0) & 0xff; 999a556c76aSAlexandre Belloni mac[2] = (macl >> 24) & 0xff; 1000a556c76aSAlexandre Belloni mac[3] = (macl >> 16) & 0xff; 1001a556c76aSAlexandre Belloni mac[4] = (macl >> 8) & 0xff; 1002a556c76aSAlexandre Belloni mac[5] = (macl >> 0) & 0xff; 1003a556c76aSAlexandre Belloni 1004a556c76aSAlexandre Belloni entry->vid = (mach >> 16) & 0xfff; 1005a556c76aSAlexandre Belloni ether_addr_copy(entry->mac, mac); 1006a556c76aSAlexandre Belloni 1007a556c76aSAlexandre Belloni return 0; 1008a556c76aSAlexandre Belloni } 1009a556c76aSAlexandre Belloni 10105e256365SVladimir Oltean int ocelot_fdb_dump(struct ocelot *ocelot, int port, 1011531ee1a6SVladimir Oltean dsa_fdb_dump_cb_t *cb, void *data) 1012a556c76aSAlexandre Belloni { 1013531ee1a6SVladimir Oltean int i, j; 1014a556c76aSAlexandre Belloni 1015a556c76aSAlexandre Belloni /* Loop through all the mac tables entries. There are 1024 rows of 4 1016a556c76aSAlexandre Belloni * entries. 1017a556c76aSAlexandre Belloni */ 1018a556c76aSAlexandre Belloni for (i = 0; i < 1024; i++) { 1019a556c76aSAlexandre Belloni for (j = 0; j < 4; j++) { 1020531ee1a6SVladimir Oltean struct ocelot_mact_entry entry; 1021531ee1a6SVladimir Oltean bool is_static; 1022531ee1a6SVladimir Oltean int ret; 1023531ee1a6SVladimir Oltean 1024531ee1a6SVladimir Oltean ret = ocelot_mact_read(ocelot, port, i, j, &entry); 1025a556c76aSAlexandre Belloni /* If the entry is invalid (wrong port, invalid...), 1026a556c76aSAlexandre Belloni * skip it. 1027a556c76aSAlexandre Belloni */ 1028a556c76aSAlexandre Belloni if (ret == -EINVAL) 1029a556c76aSAlexandre Belloni continue; 1030a556c76aSAlexandre Belloni else if (ret) 1031531ee1a6SVladimir Oltean return ret; 1032a556c76aSAlexandre Belloni 1033531ee1a6SVladimir Oltean is_static = (entry.type == ENTRYTYPE_LOCKED); 1034531ee1a6SVladimir Oltean 1035531ee1a6SVladimir Oltean ret = cb(entry.mac, entry.vid, is_static, data); 1036a556c76aSAlexandre Belloni if (ret) 1037531ee1a6SVladimir Oltean return ret; 1038a556c76aSAlexandre Belloni } 1039a556c76aSAlexandre Belloni } 1040a556c76aSAlexandre Belloni 1041531ee1a6SVladimir Oltean return 0; 1042531ee1a6SVladimir Oltean } 10435e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_dump); 1044531ee1a6SVladimir Oltean 1045531ee1a6SVladimir Oltean static int ocelot_port_fdb_dump(struct sk_buff *skb, 1046531ee1a6SVladimir Oltean struct netlink_callback *cb, 1047531ee1a6SVladimir Oltean struct net_device *dev, 1048531ee1a6SVladimir Oltean struct net_device *filter_dev, int *idx) 1049531ee1a6SVladimir Oltean { 1050004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1051004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1052531ee1a6SVladimir Oltean struct ocelot_dump_ctx dump = { 1053531ee1a6SVladimir Oltean .dev = dev, 1054531ee1a6SVladimir Oltean .skb = skb, 1055531ee1a6SVladimir Oltean .cb = cb, 1056531ee1a6SVladimir Oltean .idx = *idx, 1057531ee1a6SVladimir Oltean }; 1058004d44f6SVladimir Oltean int port = priv->chip_port; 1059531ee1a6SVladimir Oltean int ret; 1060531ee1a6SVladimir Oltean 1061004d44f6SVladimir Oltean ret = ocelot_fdb_dump(ocelot, port, ocelot_port_fdb_do_dump, &dump); 1062531ee1a6SVladimir Oltean 1063a556c76aSAlexandre Belloni *idx = dump.idx; 1064531ee1a6SVladimir Oltean 1065a556c76aSAlexandre Belloni return ret; 1066a556c76aSAlexandre Belloni } 1067a556c76aSAlexandre Belloni 10687142529fSAntoine Tenart static int ocelot_vlan_rx_add_vid(struct net_device *dev, __be16 proto, 10697142529fSAntoine Tenart u16 vid) 10707142529fSAntoine Tenart { 10711c44ce56SVladimir Oltean return ocelot_vlan_vid_add(dev, vid, false, false); 10727142529fSAntoine Tenart } 10737142529fSAntoine Tenart 10747142529fSAntoine Tenart static int ocelot_vlan_rx_kill_vid(struct net_device *dev, __be16 proto, 10757142529fSAntoine Tenart u16 vid) 10767142529fSAntoine Tenart { 10777142529fSAntoine Tenart return ocelot_vlan_vid_del(dev, vid); 10787142529fSAntoine Tenart } 10797142529fSAntoine Tenart 10807142529fSAntoine Tenart static int ocelot_set_features(struct net_device *dev, 10817142529fSAntoine Tenart netdev_features_t features) 10827142529fSAntoine Tenart { 10837142529fSAntoine Tenart netdev_features_t changed = dev->features ^ features; 1084004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1085004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1086004d44f6SVladimir Oltean int port = priv->chip_port; 10877142529fSAntoine Tenart 10882c1d029aSJoergen Andreasen if ((dev->features & NETIF_F_HW_TC) > (features & NETIF_F_HW_TC) && 1089004d44f6SVladimir Oltean priv->tc.offload_cnt) { 10902c1d029aSJoergen Andreasen netdev_err(dev, 10912c1d029aSJoergen Andreasen "Cannot disable HW TC offload while offloads active\n"); 10922c1d029aSJoergen Andreasen return -EBUSY; 10932c1d029aSJoergen Andreasen } 10942c1d029aSJoergen Andreasen 10957142529fSAntoine Tenart if (changed & NETIF_F_HW_VLAN_CTAG_FILTER) 1096f270dbfaSVladimir Oltean ocelot_vlan_mode(ocelot, port, features); 10977142529fSAntoine Tenart 10987142529fSAntoine Tenart return 0; 10997142529fSAntoine Tenart } 11007142529fSAntoine Tenart 1101751302c3SFlorian Fainelli static int ocelot_get_port_parent_id(struct net_device *dev, 1102751302c3SFlorian Fainelli struct netdev_phys_item_id *ppid) 1103751302c3SFlorian Fainelli { 1104004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1105004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1106751302c3SFlorian Fainelli 1107751302c3SFlorian Fainelli ppid->id_len = sizeof(ocelot->base_mac); 1108751302c3SFlorian Fainelli memcpy(&ppid->id, &ocelot->base_mac, ppid->id_len); 1109751302c3SFlorian Fainelli 1110751302c3SFlorian Fainelli return 0; 1111751302c3SFlorian Fainelli } 1112751302c3SFlorian Fainelli 1113f145922dSYangbo Lu int ocelot_hwstamp_get(struct ocelot *ocelot, int port, struct ifreq *ifr) 11144e3b0468SAntoine Tenart { 11154e3b0468SAntoine Tenart return copy_to_user(ifr->ifr_data, &ocelot->hwtstamp_config, 11164e3b0468SAntoine Tenart sizeof(ocelot->hwtstamp_config)) ? -EFAULT : 0; 11174e3b0468SAntoine Tenart } 1118f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_get); 11194e3b0468SAntoine Tenart 1120f145922dSYangbo Lu int ocelot_hwstamp_set(struct ocelot *ocelot, int port, struct ifreq *ifr) 11214e3b0468SAntoine Tenart { 1122306fd44bSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 11234e3b0468SAntoine Tenart struct hwtstamp_config cfg; 11244e3b0468SAntoine Tenart 11254e3b0468SAntoine Tenart if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg))) 11264e3b0468SAntoine Tenart return -EFAULT; 11274e3b0468SAntoine Tenart 11284e3b0468SAntoine Tenart /* reserved for future extensions */ 11294e3b0468SAntoine Tenart if (cfg.flags) 11304e3b0468SAntoine Tenart return -EINVAL; 11314e3b0468SAntoine Tenart 11324e3b0468SAntoine Tenart /* Tx type sanity check */ 11334e3b0468SAntoine Tenart switch (cfg.tx_type) { 11344e3b0468SAntoine Tenart case HWTSTAMP_TX_ON: 1135306fd44bSVladimir Oltean ocelot_port->ptp_cmd = IFH_REW_OP_TWO_STEP_PTP; 11364e3b0468SAntoine Tenart break; 11374e3b0468SAntoine Tenart case HWTSTAMP_TX_ONESTEP_SYNC: 11384e3b0468SAntoine Tenart /* IFH_REW_OP_ONE_STEP_PTP updates the correctional field, we 11394e3b0468SAntoine Tenart * need to update the origin time. 11404e3b0468SAntoine Tenart */ 1141306fd44bSVladimir Oltean ocelot_port->ptp_cmd = IFH_REW_OP_ORIGIN_PTP; 11424e3b0468SAntoine Tenart break; 11434e3b0468SAntoine Tenart case HWTSTAMP_TX_OFF: 1144306fd44bSVladimir Oltean ocelot_port->ptp_cmd = 0; 11454e3b0468SAntoine Tenart break; 11464e3b0468SAntoine Tenart default: 11474e3b0468SAntoine Tenart return -ERANGE; 11484e3b0468SAntoine Tenart } 11494e3b0468SAntoine Tenart 11504e3b0468SAntoine Tenart mutex_lock(&ocelot->ptp_lock); 11514e3b0468SAntoine Tenart 11524e3b0468SAntoine Tenart switch (cfg.rx_filter) { 11534e3b0468SAntoine Tenart case HWTSTAMP_FILTER_NONE: 11544e3b0468SAntoine Tenart break; 11554e3b0468SAntoine Tenart case HWTSTAMP_FILTER_ALL: 11564e3b0468SAntoine Tenart case HWTSTAMP_FILTER_SOME: 11574e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V1_L4_EVENT: 11584e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V1_L4_SYNC: 11594e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ: 11604e3b0468SAntoine Tenart case HWTSTAMP_FILTER_NTP_ALL: 11614e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: 11624e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: 11634e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: 11644e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L2_EVENT: 11654e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L2_SYNC: 11664e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ: 11674e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_EVENT: 11684e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_SYNC: 11694e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: 11704e3b0468SAntoine Tenart cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT; 11714e3b0468SAntoine Tenart break; 11724e3b0468SAntoine Tenart default: 11734e3b0468SAntoine Tenart mutex_unlock(&ocelot->ptp_lock); 11744e3b0468SAntoine Tenart return -ERANGE; 11754e3b0468SAntoine Tenart } 11764e3b0468SAntoine Tenart 11774e3b0468SAntoine Tenart /* Commit back the result & save it */ 11784e3b0468SAntoine Tenart memcpy(&ocelot->hwtstamp_config, &cfg, sizeof(cfg)); 11794e3b0468SAntoine Tenart mutex_unlock(&ocelot->ptp_lock); 11804e3b0468SAntoine Tenart 11814e3b0468SAntoine Tenart return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0; 11824e3b0468SAntoine Tenart } 1183f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_set); 11844e3b0468SAntoine Tenart 11854e3b0468SAntoine Tenart static int ocelot_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd) 11864e3b0468SAntoine Tenart { 1187004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1188004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1189004d44f6SVladimir Oltean int port = priv->chip_port; 11904e3b0468SAntoine Tenart 11914e3b0468SAntoine Tenart /* The function is only used for PTP operations for now */ 11924e3b0468SAntoine Tenart if (!ocelot->ptp) 11934e3b0468SAntoine Tenart return -EOPNOTSUPP; 11944e3b0468SAntoine Tenart 11954e3b0468SAntoine Tenart switch (cmd) { 11964e3b0468SAntoine Tenart case SIOCSHWTSTAMP: 1197306fd44bSVladimir Oltean return ocelot_hwstamp_set(ocelot, port, ifr); 11984e3b0468SAntoine Tenart case SIOCGHWTSTAMP: 1199306fd44bSVladimir Oltean return ocelot_hwstamp_get(ocelot, port, ifr); 12004e3b0468SAntoine Tenart default: 12014e3b0468SAntoine Tenart return -EOPNOTSUPP; 12024e3b0468SAntoine Tenart } 12034e3b0468SAntoine Tenart } 12044e3b0468SAntoine Tenart 1205a556c76aSAlexandre Belloni static const struct net_device_ops ocelot_port_netdev_ops = { 1206a556c76aSAlexandre Belloni .ndo_open = ocelot_port_open, 1207a556c76aSAlexandre Belloni .ndo_stop = ocelot_port_stop, 1208a556c76aSAlexandre Belloni .ndo_start_xmit = ocelot_port_xmit, 1209a556c76aSAlexandre Belloni .ndo_set_rx_mode = ocelot_set_rx_mode, 1210a556c76aSAlexandre Belloni .ndo_get_phys_port_name = ocelot_port_get_phys_port_name, 1211a556c76aSAlexandre Belloni .ndo_set_mac_address = ocelot_port_set_mac_address, 1212a556c76aSAlexandre Belloni .ndo_get_stats64 = ocelot_get_stats64, 1213531ee1a6SVladimir Oltean .ndo_fdb_add = ocelot_port_fdb_add, 1214531ee1a6SVladimir Oltean .ndo_fdb_del = ocelot_port_fdb_del, 1215531ee1a6SVladimir Oltean .ndo_fdb_dump = ocelot_port_fdb_dump, 12167142529fSAntoine Tenart .ndo_vlan_rx_add_vid = ocelot_vlan_rx_add_vid, 12177142529fSAntoine Tenart .ndo_vlan_rx_kill_vid = ocelot_vlan_rx_kill_vid, 12187142529fSAntoine Tenart .ndo_set_features = ocelot_set_features, 1219751302c3SFlorian Fainelli .ndo_get_port_parent_id = ocelot_get_port_parent_id, 12202c1d029aSJoergen Andreasen .ndo_setup_tc = ocelot_setup_tc, 12214e3b0468SAntoine Tenart .ndo_do_ioctl = ocelot_ioctl, 1222a556c76aSAlexandre Belloni }; 1223a556c76aSAlexandre Belloni 12245e256365SVladimir Oltean void ocelot_get_strings(struct ocelot *ocelot, int port, u32 sset, u8 *data) 1225a556c76aSAlexandre Belloni { 1226a556c76aSAlexandre Belloni int i; 1227a556c76aSAlexandre Belloni 1228a556c76aSAlexandre Belloni if (sset != ETH_SS_STATS) 1229a556c76aSAlexandre Belloni return; 1230a556c76aSAlexandre Belloni 1231a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_stats; i++) 1232a556c76aSAlexandre Belloni memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name, 1233a556c76aSAlexandre Belloni ETH_GSTRING_LEN); 1234a556c76aSAlexandre Belloni } 12355e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_strings); 1236a556c76aSAlexandre Belloni 1237c7282d38SVladimir Oltean static void ocelot_port_get_strings(struct net_device *netdev, u32 sset, 1238c7282d38SVladimir Oltean u8 *data) 1239c7282d38SVladimir Oltean { 1240c7282d38SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(netdev); 1241c7282d38SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1242c7282d38SVladimir Oltean int port = priv->chip_port; 1243c7282d38SVladimir Oltean 1244c7282d38SVladimir Oltean ocelot_get_strings(ocelot, port, sset, data); 1245c7282d38SVladimir Oltean } 1246c7282d38SVladimir Oltean 12471e1caa97SClaudiu Manoil static void ocelot_update_stats(struct ocelot *ocelot) 1248a556c76aSAlexandre Belloni { 1249a556c76aSAlexandre Belloni int i, j; 1250a556c76aSAlexandre Belloni 1251a556c76aSAlexandre Belloni mutex_lock(&ocelot->stats_lock); 1252a556c76aSAlexandre Belloni 1253a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_phys_ports; i++) { 1254a556c76aSAlexandre Belloni /* Configure the port to read the stats from */ 1255a556c76aSAlexandre Belloni ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG); 1256a556c76aSAlexandre Belloni 1257a556c76aSAlexandre Belloni for (j = 0; j < ocelot->num_stats; j++) { 1258a556c76aSAlexandre Belloni u32 val; 1259a556c76aSAlexandre Belloni unsigned int idx = i * ocelot->num_stats + j; 1260a556c76aSAlexandre Belloni 1261a556c76aSAlexandre Belloni val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS, 1262a556c76aSAlexandre Belloni ocelot->stats_layout[j].offset); 1263a556c76aSAlexandre Belloni 1264a556c76aSAlexandre Belloni if (val < (ocelot->stats[idx] & U32_MAX)) 1265a556c76aSAlexandre Belloni ocelot->stats[idx] += (u64)1 << 32; 1266a556c76aSAlexandre Belloni 1267a556c76aSAlexandre Belloni ocelot->stats[idx] = (ocelot->stats[idx] & 1268a556c76aSAlexandre Belloni ~(u64)U32_MAX) + val; 1269a556c76aSAlexandre Belloni } 1270a556c76aSAlexandre Belloni } 1271a556c76aSAlexandre Belloni 12721e1caa97SClaudiu Manoil mutex_unlock(&ocelot->stats_lock); 12731e1caa97SClaudiu Manoil } 12741e1caa97SClaudiu Manoil 12751e1caa97SClaudiu Manoil static void ocelot_check_stats_work(struct work_struct *work) 12761e1caa97SClaudiu Manoil { 12771e1caa97SClaudiu Manoil struct delayed_work *del_work = to_delayed_work(work); 12781e1caa97SClaudiu Manoil struct ocelot *ocelot = container_of(del_work, struct ocelot, 12791e1caa97SClaudiu Manoil stats_work); 12801e1caa97SClaudiu Manoil 12811e1caa97SClaudiu Manoil ocelot_update_stats(ocelot); 12821e1caa97SClaudiu Manoil 1283a556c76aSAlexandre Belloni queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work, 1284a556c76aSAlexandre Belloni OCELOT_STATS_CHECK_DELAY); 1285a556c76aSAlexandre Belloni } 1286a556c76aSAlexandre Belloni 12875e256365SVladimir Oltean void ocelot_get_ethtool_stats(struct ocelot *ocelot, int port, u64 *data) 1288a556c76aSAlexandre Belloni { 1289a556c76aSAlexandre Belloni int i; 1290a556c76aSAlexandre Belloni 1291a556c76aSAlexandre Belloni /* check and update now */ 12921e1caa97SClaudiu Manoil ocelot_update_stats(ocelot); 1293a556c76aSAlexandre Belloni 1294a556c76aSAlexandre Belloni /* Copy all counters */ 1295a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_stats; i++) 1296004d44f6SVladimir Oltean *data++ = ocelot->stats[port * ocelot->num_stats + i]; 1297a556c76aSAlexandre Belloni } 12985e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ethtool_stats); 1299a556c76aSAlexandre Belloni 1300c7282d38SVladimir Oltean static void ocelot_port_get_ethtool_stats(struct net_device *dev, 1301c7282d38SVladimir Oltean struct ethtool_stats *stats, 1302c7282d38SVladimir Oltean u64 *data) 1303a556c76aSAlexandre Belloni { 1304004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1305004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1306c7282d38SVladimir Oltean int port = priv->chip_port; 1307a556c76aSAlexandre Belloni 1308c7282d38SVladimir Oltean ocelot_get_ethtool_stats(ocelot, port, data); 1309c7282d38SVladimir Oltean } 1310c7282d38SVladimir Oltean 13115e256365SVladimir Oltean int ocelot_get_sset_count(struct ocelot *ocelot, int port, int sset) 1312c7282d38SVladimir Oltean { 1313a556c76aSAlexandre Belloni if (sset != ETH_SS_STATS) 1314a556c76aSAlexandre Belloni return -EOPNOTSUPP; 1315c7282d38SVladimir Oltean 1316a556c76aSAlexandre Belloni return ocelot->num_stats; 1317a556c76aSAlexandre Belloni } 13185e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_sset_count); 1319a556c76aSAlexandre Belloni 1320c7282d38SVladimir Oltean static int ocelot_port_get_sset_count(struct net_device *dev, int sset) 13214e3b0468SAntoine Tenart { 1322004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1323004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1324c7282d38SVladimir Oltean int port = priv->chip_port; 13254e3b0468SAntoine Tenart 1326c7282d38SVladimir Oltean return ocelot_get_sset_count(ocelot, port, sset); 1327c7282d38SVladimir Oltean } 13284e3b0468SAntoine Tenart 13295e256365SVladimir Oltean int ocelot_get_ts_info(struct ocelot *ocelot, int port, 1330c7282d38SVladimir Oltean struct ethtool_ts_info *info) 1331c7282d38SVladimir Oltean { 13324e3b0468SAntoine Tenart info->phc_index = ocelot->ptp_clock ? 13334e3b0468SAntoine Tenart ptp_clock_index(ocelot->ptp_clock) : -1; 13344e3b0468SAntoine Tenart info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE | 13354e3b0468SAntoine Tenart SOF_TIMESTAMPING_RX_SOFTWARE | 13364e3b0468SAntoine Tenart SOF_TIMESTAMPING_SOFTWARE | 13374e3b0468SAntoine Tenart SOF_TIMESTAMPING_TX_HARDWARE | 13384e3b0468SAntoine Tenart SOF_TIMESTAMPING_RX_HARDWARE | 13394e3b0468SAntoine Tenart SOF_TIMESTAMPING_RAW_HARDWARE; 13404e3b0468SAntoine Tenart info->tx_types = BIT(HWTSTAMP_TX_OFF) | BIT(HWTSTAMP_TX_ON) | 13414e3b0468SAntoine Tenart BIT(HWTSTAMP_TX_ONESTEP_SYNC); 13424e3b0468SAntoine Tenart info->rx_filters = BIT(HWTSTAMP_FILTER_NONE) | BIT(HWTSTAMP_FILTER_ALL); 13434e3b0468SAntoine Tenart 13444e3b0468SAntoine Tenart return 0; 13454e3b0468SAntoine Tenart } 13465e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ts_info); 13474e3b0468SAntoine Tenart 1348c7282d38SVladimir Oltean static int ocelot_port_get_ts_info(struct net_device *dev, 1349c7282d38SVladimir Oltean struct ethtool_ts_info *info) 1350c7282d38SVladimir Oltean { 1351c7282d38SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1352c7282d38SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1353c7282d38SVladimir Oltean int port = priv->chip_port; 1354c7282d38SVladimir Oltean 1355c7282d38SVladimir Oltean if (!ocelot->ptp) 1356c7282d38SVladimir Oltean return ethtool_op_get_ts_info(dev, info); 1357c7282d38SVladimir Oltean 1358c7282d38SVladimir Oltean return ocelot_get_ts_info(ocelot, port, info); 1359c7282d38SVladimir Oltean } 1360c7282d38SVladimir Oltean 1361a556c76aSAlexandre Belloni static const struct ethtool_ops ocelot_ethtool_ops = { 1362c7282d38SVladimir Oltean .get_strings = ocelot_port_get_strings, 1363c7282d38SVladimir Oltean .get_ethtool_stats = ocelot_port_get_ethtool_stats, 1364c7282d38SVladimir Oltean .get_sset_count = ocelot_port_get_sset_count, 1365dc96ee37SAlexandre Belloni .get_link_ksettings = phy_ethtool_get_link_ksettings, 1366dc96ee37SAlexandre Belloni .set_link_ksettings = phy_ethtool_set_link_ksettings, 1367c7282d38SVladimir Oltean .get_ts_info = ocelot_port_get_ts_info, 1368a556c76aSAlexandre Belloni }; 1369a556c76aSAlexandre Belloni 13705e256365SVladimir Oltean void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port, u8 state) 1371a556c76aSAlexandre Belloni { 1372a556c76aSAlexandre Belloni u32 port_cfg; 13734bda1415SVladimir Oltean int p, i; 1374a556c76aSAlexandre Belloni 13754bda1415SVladimir Oltean if (!(BIT(port) & ocelot->bridge_mask)) 13764bda1415SVladimir Oltean return; 1377a556c76aSAlexandre Belloni 13784bda1415SVladimir Oltean port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port); 1379a556c76aSAlexandre Belloni 1380a556c76aSAlexandre Belloni switch (state) { 1381a556c76aSAlexandre Belloni case BR_STATE_FORWARDING: 13824bda1415SVladimir Oltean ocelot->bridge_fwd_mask |= BIT(port); 1383a556c76aSAlexandre Belloni /* Fallthrough */ 1384a556c76aSAlexandre Belloni case BR_STATE_LEARNING: 1385a556c76aSAlexandre Belloni port_cfg |= ANA_PORT_PORT_CFG_LEARN_ENA; 1386a556c76aSAlexandre Belloni break; 1387a556c76aSAlexandre Belloni 1388a556c76aSAlexandre Belloni default: 1389a556c76aSAlexandre Belloni port_cfg &= ~ANA_PORT_PORT_CFG_LEARN_ENA; 13904bda1415SVladimir Oltean ocelot->bridge_fwd_mask &= ~BIT(port); 1391a556c76aSAlexandre Belloni break; 1392a556c76aSAlexandre Belloni } 1393a556c76aSAlexandre Belloni 13944bda1415SVladimir Oltean ocelot_write_gix(ocelot, port_cfg, ANA_PORT_PORT_CFG, port); 1395a556c76aSAlexandre Belloni 1396a556c76aSAlexandre Belloni /* Apply FWD mask. The loop is needed to add/remove the current port as 1397a556c76aSAlexandre Belloni * a source for the other ports. 1398a556c76aSAlexandre Belloni */ 13994bda1415SVladimir Oltean for (p = 0; p < ocelot->num_phys_ports; p++) { 1400c9d2203bSVladimir Oltean if (p == ocelot->cpu || (ocelot->bridge_fwd_mask & BIT(p))) { 14014bda1415SVladimir Oltean unsigned long mask = ocelot->bridge_fwd_mask & ~BIT(p); 1402a556c76aSAlexandre Belloni 1403a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_phys_ports; i++) { 1404a556c76aSAlexandre Belloni unsigned long bond_mask = ocelot->lags[i]; 1405a556c76aSAlexandre Belloni 1406a556c76aSAlexandre Belloni if (!bond_mask) 1407a556c76aSAlexandre Belloni continue; 1408a556c76aSAlexandre Belloni 14094bda1415SVladimir Oltean if (bond_mask & BIT(p)) { 1410a556c76aSAlexandre Belloni mask &= ~bond_mask; 1411a556c76aSAlexandre Belloni break; 1412a556c76aSAlexandre Belloni } 1413a556c76aSAlexandre Belloni } 1414a556c76aSAlexandre Belloni 1415c9d2203bSVladimir Oltean /* Avoid the NPI port from looping back to itself */ 1416c9d2203bSVladimir Oltean if (p != ocelot->cpu) 1417c9d2203bSVladimir Oltean mask |= BIT(ocelot->cpu); 1418c9d2203bSVladimir Oltean 1419c9d2203bSVladimir Oltean ocelot_write_rix(ocelot, mask, 14204bda1415SVladimir Oltean ANA_PGID_PGID, PGID_SRC + p); 1421a556c76aSAlexandre Belloni } else { 1422a556c76aSAlexandre Belloni /* Only the CPU port, this is compatible with link 1423a556c76aSAlexandre Belloni * aggregation. 1424a556c76aSAlexandre Belloni */ 1425a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 1426c9d2203bSVladimir Oltean BIT(ocelot->cpu), 14274bda1415SVladimir Oltean ANA_PGID_PGID, PGID_SRC + p); 14284bda1415SVladimir Oltean } 1429a556c76aSAlexandre Belloni } 1430a556c76aSAlexandre Belloni } 14315e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_bridge_stp_state_set); 1432a556c76aSAlexandre Belloni 14334bda1415SVladimir Oltean static void ocelot_port_attr_stp_state_set(struct ocelot *ocelot, int port, 14344bda1415SVladimir Oltean struct switchdev_trans *trans, 14354bda1415SVladimir Oltean u8 state) 1436a556c76aSAlexandre Belloni { 14374bda1415SVladimir Oltean if (switchdev_trans_ph_prepare(trans)) 14384bda1415SVladimir Oltean return; 1439a556c76aSAlexandre Belloni 14404bda1415SVladimir Oltean ocelot_bridge_stp_state_set(ocelot, port, state); 14414bda1415SVladimir Oltean } 14424bda1415SVladimir Oltean 14435e256365SVladimir Oltean void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs) 14444bda1415SVladimir Oltean { 14454bda1415SVladimir Oltean ocelot_write(ocelot, ANA_AUTOAGE_AGE_PERIOD(msecs / 2), 1446a556c76aSAlexandre Belloni ANA_AUTOAGE); 1447a556c76aSAlexandre Belloni } 14485e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_set_ageing_time); 1449a556c76aSAlexandre Belloni 14504bda1415SVladimir Oltean static void ocelot_port_attr_ageing_set(struct ocelot *ocelot, int port, 14514bda1415SVladimir Oltean unsigned long ageing_clock_t) 1452a556c76aSAlexandre Belloni { 14534bda1415SVladimir Oltean unsigned long ageing_jiffies = clock_t_to_jiffies(ageing_clock_t); 14544bda1415SVladimir Oltean u32 ageing_time = jiffies_to_msecs(ageing_jiffies) / 1000; 1455a556c76aSAlexandre Belloni 14564bda1415SVladimir Oltean ocelot_set_ageing_time(ocelot, ageing_time); 14574bda1415SVladimir Oltean } 14584bda1415SVladimir Oltean 14594bda1415SVladimir Oltean static void ocelot_port_attr_mc_set(struct ocelot *ocelot, int port, bool mc) 14604bda1415SVladimir Oltean { 14614bda1415SVladimir Oltean u32 cpu_fwd_mcast = ANA_PORT_CPU_FWD_CFG_CPU_IGMP_REDIR_ENA | 1462a556c76aSAlexandre Belloni ANA_PORT_CPU_FWD_CFG_CPU_MLD_REDIR_ENA | 1463a556c76aSAlexandre Belloni ANA_PORT_CPU_FWD_CFG_CPU_IPMC_CTRL_COPY_ENA; 14644bda1415SVladimir Oltean u32 val = 0; 1465a556c76aSAlexandre Belloni 14664bda1415SVladimir Oltean if (mc) 14674bda1415SVladimir Oltean val = cpu_fwd_mcast; 14684bda1415SVladimir Oltean 14694bda1415SVladimir Oltean ocelot_rmw_gix(ocelot, val, cpu_fwd_mcast, 14704bda1415SVladimir Oltean ANA_PORT_CPU_FWD_CFG, port); 1471a556c76aSAlexandre Belloni } 1472a556c76aSAlexandre Belloni 1473a556c76aSAlexandre Belloni static int ocelot_port_attr_set(struct net_device *dev, 1474a556c76aSAlexandre Belloni const struct switchdev_attr *attr, 1475a556c76aSAlexandre Belloni struct switchdev_trans *trans) 1476a556c76aSAlexandre Belloni { 1477004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1478004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1479004d44f6SVladimir Oltean int port = priv->chip_port; 1480a556c76aSAlexandre Belloni int err = 0; 1481a556c76aSAlexandre Belloni 1482a556c76aSAlexandre Belloni switch (attr->id) { 1483a556c76aSAlexandre Belloni case SWITCHDEV_ATTR_ID_PORT_STP_STATE: 14844bda1415SVladimir Oltean ocelot_port_attr_stp_state_set(ocelot, port, trans, 1485a556c76aSAlexandre Belloni attr->u.stp_state); 1486a556c76aSAlexandre Belloni break; 1487a556c76aSAlexandre Belloni case SWITCHDEV_ATTR_ID_BRIDGE_AGEING_TIME: 14884bda1415SVladimir Oltean ocelot_port_attr_ageing_set(ocelot, port, attr->u.ageing_time); 1489a556c76aSAlexandre Belloni break; 14907142529fSAntoine Tenart case SWITCHDEV_ATTR_ID_BRIDGE_VLAN_FILTERING: 1491004d44f6SVladimir Oltean priv->vlan_aware = attr->u.vlan_filtering; 1492004d44f6SVladimir Oltean ocelot_port_vlan_filtering(ocelot, port, priv->vlan_aware); 14937142529fSAntoine Tenart break; 1494a556c76aSAlexandre Belloni case SWITCHDEV_ATTR_ID_BRIDGE_MC_DISABLED: 14954bda1415SVladimir Oltean ocelot_port_attr_mc_set(ocelot, port, !attr->u.mc_disabled); 1496a556c76aSAlexandre Belloni break; 1497a556c76aSAlexandre Belloni default: 1498a556c76aSAlexandre Belloni err = -EOPNOTSUPP; 1499a556c76aSAlexandre Belloni break; 1500a556c76aSAlexandre Belloni } 1501a556c76aSAlexandre Belloni 1502a556c76aSAlexandre Belloni return err; 1503a556c76aSAlexandre Belloni } 1504a556c76aSAlexandre Belloni 15057142529fSAntoine Tenart static int ocelot_port_obj_add_vlan(struct net_device *dev, 15067142529fSAntoine Tenart const struct switchdev_obj_port_vlan *vlan, 15077142529fSAntoine Tenart struct switchdev_trans *trans) 15087142529fSAntoine Tenart { 15097142529fSAntoine Tenart int ret; 15107142529fSAntoine Tenart u16 vid; 15117142529fSAntoine Tenart 15127142529fSAntoine Tenart for (vid = vlan->vid_begin; vid <= vlan->vid_end; vid++) { 15137142529fSAntoine Tenart ret = ocelot_vlan_vid_add(dev, vid, 15147142529fSAntoine Tenart vlan->flags & BRIDGE_VLAN_INFO_PVID, 15157142529fSAntoine Tenart vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED); 15167142529fSAntoine Tenart if (ret) 15177142529fSAntoine Tenart return ret; 15187142529fSAntoine Tenart } 15197142529fSAntoine Tenart 15207142529fSAntoine Tenart return 0; 15217142529fSAntoine Tenart } 15227142529fSAntoine Tenart 15237142529fSAntoine Tenart static int ocelot_port_vlan_del_vlan(struct net_device *dev, 15247142529fSAntoine Tenart const struct switchdev_obj_port_vlan *vlan) 15257142529fSAntoine Tenart { 15267142529fSAntoine Tenart int ret; 15277142529fSAntoine Tenart u16 vid; 15287142529fSAntoine Tenart 15297142529fSAntoine Tenart for (vid = vlan->vid_begin; vid <= vlan->vid_end; vid++) { 15307142529fSAntoine Tenart ret = ocelot_vlan_vid_del(dev, vid); 15317142529fSAntoine Tenart 15327142529fSAntoine Tenart if (ret) 15337142529fSAntoine Tenart return ret; 15347142529fSAntoine Tenart } 15357142529fSAntoine Tenart 15367142529fSAntoine Tenart return 0; 15377142529fSAntoine Tenart } 15387142529fSAntoine Tenart 1539a556c76aSAlexandre Belloni static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot, 1540a556c76aSAlexandre Belloni const unsigned char *addr, 1541a556c76aSAlexandre Belloni u16 vid) 1542a556c76aSAlexandre Belloni { 1543a556c76aSAlexandre Belloni struct ocelot_multicast *mc; 1544a556c76aSAlexandre Belloni 1545a556c76aSAlexandre Belloni list_for_each_entry(mc, &ocelot->multicast, list) { 1546a556c76aSAlexandre Belloni if (ether_addr_equal(mc->addr, addr) && mc->vid == vid) 1547a556c76aSAlexandre Belloni return mc; 1548a556c76aSAlexandre Belloni } 1549a556c76aSAlexandre Belloni 1550a556c76aSAlexandre Belloni return NULL; 1551a556c76aSAlexandre Belloni } 1552a556c76aSAlexandre Belloni 1553a556c76aSAlexandre Belloni static int ocelot_port_obj_add_mdb(struct net_device *dev, 1554a556c76aSAlexandre Belloni const struct switchdev_obj_port_mdb *mdb, 1555a556c76aSAlexandre Belloni struct switchdev_trans *trans) 1556a556c76aSAlexandre Belloni { 1557004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1558004d44f6SVladimir Oltean struct ocelot_port *ocelot_port = &priv->port; 1559004d44f6SVladimir Oltean struct ocelot *ocelot = ocelot_port->ocelot; 1560a556c76aSAlexandre Belloni unsigned char addr[ETH_ALEN]; 1561004d44f6SVladimir Oltean struct ocelot_multicast *mc; 1562004d44f6SVladimir Oltean int port = priv->chip_port; 1563a556c76aSAlexandre Belloni u16 vid = mdb->vid; 1564a556c76aSAlexandre Belloni bool new = false; 1565a556c76aSAlexandre Belloni 1566a556c76aSAlexandre Belloni if (!vid) 1567004d44f6SVladimir Oltean vid = ocelot_port->pvid; 1568a556c76aSAlexandre Belloni 1569a556c76aSAlexandre Belloni mc = ocelot_multicast_get(ocelot, mdb->addr, vid); 1570a556c76aSAlexandre Belloni if (!mc) { 1571a556c76aSAlexandre Belloni mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL); 1572a556c76aSAlexandre Belloni if (!mc) 1573a556c76aSAlexandre Belloni return -ENOMEM; 1574a556c76aSAlexandre Belloni 1575a556c76aSAlexandre Belloni memcpy(mc->addr, mdb->addr, ETH_ALEN); 1576a556c76aSAlexandre Belloni mc->vid = vid; 1577a556c76aSAlexandre Belloni 1578a556c76aSAlexandre Belloni list_add_tail(&mc->list, &ocelot->multicast); 1579a556c76aSAlexandre Belloni new = true; 1580a556c76aSAlexandre Belloni } 1581a556c76aSAlexandre Belloni 1582a556c76aSAlexandre Belloni memcpy(addr, mc->addr, ETH_ALEN); 1583a556c76aSAlexandre Belloni addr[0] = 0; 1584a556c76aSAlexandre Belloni 1585a556c76aSAlexandre Belloni if (!new) { 1586a556c76aSAlexandre Belloni addr[2] = mc->ports << 0; 1587a556c76aSAlexandre Belloni addr[1] = mc->ports << 8; 1588a556c76aSAlexandre Belloni ocelot_mact_forget(ocelot, addr, vid); 1589a556c76aSAlexandre Belloni } 1590a556c76aSAlexandre Belloni 1591004d44f6SVladimir Oltean mc->ports |= BIT(port); 1592a556c76aSAlexandre Belloni addr[2] = mc->ports << 0; 1593a556c76aSAlexandre Belloni addr[1] = mc->ports << 8; 1594a556c76aSAlexandre Belloni 1595a556c76aSAlexandre Belloni return ocelot_mact_learn(ocelot, 0, addr, vid, ENTRYTYPE_MACv4); 1596a556c76aSAlexandre Belloni } 1597a556c76aSAlexandre Belloni 1598a556c76aSAlexandre Belloni static int ocelot_port_obj_del_mdb(struct net_device *dev, 1599a556c76aSAlexandre Belloni const struct switchdev_obj_port_mdb *mdb) 1600a556c76aSAlexandre Belloni { 1601004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1602004d44f6SVladimir Oltean struct ocelot_port *ocelot_port = &priv->port; 1603004d44f6SVladimir Oltean struct ocelot *ocelot = ocelot_port->ocelot; 1604a556c76aSAlexandre Belloni unsigned char addr[ETH_ALEN]; 1605004d44f6SVladimir Oltean struct ocelot_multicast *mc; 1606004d44f6SVladimir Oltean int port = priv->chip_port; 1607a556c76aSAlexandre Belloni u16 vid = mdb->vid; 1608a556c76aSAlexandre Belloni 1609a556c76aSAlexandre Belloni if (!vid) 1610004d44f6SVladimir Oltean vid = ocelot_port->pvid; 1611a556c76aSAlexandre Belloni 1612a556c76aSAlexandre Belloni mc = ocelot_multicast_get(ocelot, mdb->addr, vid); 1613a556c76aSAlexandre Belloni if (!mc) 1614a556c76aSAlexandre Belloni return -ENOENT; 1615a556c76aSAlexandre Belloni 1616a556c76aSAlexandre Belloni memcpy(addr, mc->addr, ETH_ALEN); 1617a556c76aSAlexandre Belloni addr[2] = mc->ports << 0; 1618a556c76aSAlexandre Belloni addr[1] = mc->ports << 8; 1619a556c76aSAlexandre Belloni addr[0] = 0; 1620a556c76aSAlexandre Belloni ocelot_mact_forget(ocelot, addr, vid); 1621a556c76aSAlexandre Belloni 1622004d44f6SVladimir Oltean mc->ports &= ~BIT(port); 1623a556c76aSAlexandre Belloni if (!mc->ports) { 1624a556c76aSAlexandre Belloni list_del(&mc->list); 1625a556c76aSAlexandre Belloni devm_kfree(ocelot->dev, mc); 1626a556c76aSAlexandre Belloni return 0; 1627a556c76aSAlexandre Belloni } 1628a556c76aSAlexandre Belloni 1629a556c76aSAlexandre Belloni addr[2] = mc->ports << 0; 1630a556c76aSAlexandre Belloni addr[1] = mc->ports << 8; 1631a556c76aSAlexandre Belloni 1632a556c76aSAlexandre Belloni return ocelot_mact_learn(ocelot, 0, addr, vid, ENTRYTYPE_MACv4); 1633a556c76aSAlexandre Belloni } 1634a556c76aSAlexandre Belloni 1635a556c76aSAlexandre Belloni static int ocelot_port_obj_add(struct net_device *dev, 1636a556c76aSAlexandre Belloni const struct switchdev_obj *obj, 163769213513SPetr Machata struct switchdev_trans *trans, 163869213513SPetr Machata struct netlink_ext_ack *extack) 1639a556c76aSAlexandre Belloni { 1640a556c76aSAlexandre Belloni int ret = 0; 1641a556c76aSAlexandre Belloni 1642a556c76aSAlexandre Belloni switch (obj->id) { 16437142529fSAntoine Tenart case SWITCHDEV_OBJ_ID_PORT_VLAN: 16447142529fSAntoine Tenart ret = ocelot_port_obj_add_vlan(dev, 16457142529fSAntoine Tenart SWITCHDEV_OBJ_PORT_VLAN(obj), 16467142529fSAntoine Tenart trans); 16477142529fSAntoine Tenart break; 1648a556c76aSAlexandre Belloni case SWITCHDEV_OBJ_ID_PORT_MDB: 1649a556c76aSAlexandre Belloni ret = ocelot_port_obj_add_mdb(dev, SWITCHDEV_OBJ_PORT_MDB(obj), 1650a556c76aSAlexandre Belloni trans); 1651a556c76aSAlexandre Belloni break; 1652a556c76aSAlexandre Belloni default: 1653a556c76aSAlexandre Belloni return -EOPNOTSUPP; 1654a556c76aSAlexandre Belloni } 1655a556c76aSAlexandre Belloni 1656a556c76aSAlexandre Belloni return ret; 1657a556c76aSAlexandre Belloni } 1658a556c76aSAlexandre Belloni 1659a556c76aSAlexandre Belloni static int ocelot_port_obj_del(struct net_device *dev, 1660a556c76aSAlexandre Belloni const struct switchdev_obj *obj) 1661a556c76aSAlexandre Belloni { 1662a556c76aSAlexandre Belloni int ret = 0; 1663a556c76aSAlexandre Belloni 1664a556c76aSAlexandre Belloni switch (obj->id) { 16657142529fSAntoine Tenart case SWITCHDEV_OBJ_ID_PORT_VLAN: 16667142529fSAntoine Tenart ret = ocelot_port_vlan_del_vlan(dev, 16677142529fSAntoine Tenart SWITCHDEV_OBJ_PORT_VLAN(obj)); 16687142529fSAntoine Tenart break; 1669a556c76aSAlexandre Belloni case SWITCHDEV_OBJ_ID_PORT_MDB: 1670a556c76aSAlexandre Belloni ret = ocelot_port_obj_del_mdb(dev, SWITCHDEV_OBJ_PORT_MDB(obj)); 1671a556c76aSAlexandre Belloni break; 1672a556c76aSAlexandre Belloni default: 1673a556c76aSAlexandre Belloni return -EOPNOTSUPP; 1674a556c76aSAlexandre Belloni } 1675a556c76aSAlexandre Belloni 1676a556c76aSAlexandre Belloni return ret; 1677a556c76aSAlexandre Belloni } 1678a556c76aSAlexandre Belloni 16795e256365SVladimir Oltean int ocelot_port_bridge_join(struct ocelot *ocelot, int port, 1680a556c76aSAlexandre Belloni struct net_device *bridge) 1681a556c76aSAlexandre Belloni { 1682a556c76aSAlexandre Belloni if (!ocelot->bridge_mask) { 1683a556c76aSAlexandre Belloni ocelot->hw_bridge_dev = bridge; 1684a556c76aSAlexandre Belloni } else { 1685a556c76aSAlexandre Belloni if (ocelot->hw_bridge_dev != bridge) 1686a556c76aSAlexandre Belloni /* This is adding the port to a second bridge, this is 1687a556c76aSAlexandre Belloni * unsupported */ 1688a556c76aSAlexandre Belloni return -ENODEV; 1689a556c76aSAlexandre Belloni } 1690a556c76aSAlexandre Belloni 1691f270dbfaSVladimir Oltean ocelot->bridge_mask |= BIT(port); 1692a556c76aSAlexandre Belloni 1693a556c76aSAlexandre Belloni return 0; 1694a556c76aSAlexandre Belloni } 16955e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_join); 1696a556c76aSAlexandre Belloni 16975e256365SVladimir Oltean int ocelot_port_bridge_leave(struct ocelot *ocelot, int port, 1698a556c76aSAlexandre Belloni struct net_device *bridge) 1699a556c76aSAlexandre Belloni { 170097bb69e1SVladimir Oltean ocelot->bridge_mask &= ~BIT(port); 1701a556c76aSAlexandre Belloni 1702a556c76aSAlexandre Belloni if (!ocelot->bridge_mask) 1703a556c76aSAlexandre Belloni ocelot->hw_bridge_dev = NULL; 17047142529fSAntoine Tenart 170597bb69e1SVladimir Oltean ocelot_port_vlan_filtering(ocelot, port, 0); 170697bb69e1SVladimir Oltean ocelot_port_set_pvid(ocelot, port, 0); 170797bb69e1SVladimir Oltean return ocelot_port_set_native_vlan(ocelot, port, 0); 1708a556c76aSAlexandre Belloni } 17095e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_leave); 1710a556c76aSAlexandre Belloni 1711dc96ee37SAlexandre Belloni static void ocelot_set_aggr_pgids(struct ocelot *ocelot) 1712dc96ee37SAlexandre Belloni { 1713dc96ee37SAlexandre Belloni int i, port, lag; 1714dc96ee37SAlexandre Belloni 1715dc96ee37SAlexandre Belloni /* Reset destination and aggregation PGIDS */ 1716dc96ee37SAlexandre Belloni for (port = 0; port < ocelot->num_phys_ports; port++) 1717dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port); 1718dc96ee37SAlexandre Belloni 1719dc96ee37SAlexandre Belloni for (i = PGID_AGGR; i < PGID_SRC; i++) 1720dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0), 1721dc96ee37SAlexandre Belloni ANA_PGID_PGID, i); 1722dc96ee37SAlexandre Belloni 1723dc96ee37SAlexandre Belloni /* Now, set PGIDs for each LAG */ 1724dc96ee37SAlexandre Belloni for (lag = 0; lag < ocelot->num_phys_ports; lag++) { 1725dc96ee37SAlexandre Belloni unsigned long bond_mask; 1726dc96ee37SAlexandre Belloni int aggr_count = 0; 1727dc96ee37SAlexandre Belloni u8 aggr_idx[16]; 1728dc96ee37SAlexandre Belloni 1729dc96ee37SAlexandre Belloni bond_mask = ocelot->lags[lag]; 1730dc96ee37SAlexandre Belloni if (!bond_mask) 1731dc96ee37SAlexandre Belloni continue; 1732dc96ee37SAlexandre Belloni 1733dc96ee37SAlexandre Belloni for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) { 1734dc96ee37SAlexandre Belloni // Destination mask 1735dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, bond_mask, 1736dc96ee37SAlexandre Belloni ANA_PGID_PGID, port); 1737dc96ee37SAlexandre Belloni aggr_idx[aggr_count] = port; 1738dc96ee37SAlexandre Belloni aggr_count++; 1739dc96ee37SAlexandre Belloni } 1740dc96ee37SAlexandre Belloni 1741dc96ee37SAlexandre Belloni for (i = PGID_AGGR; i < PGID_SRC; i++) { 1742dc96ee37SAlexandre Belloni u32 ac; 1743dc96ee37SAlexandre Belloni 1744dc96ee37SAlexandre Belloni ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i); 1745dc96ee37SAlexandre Belloni ac &= ~bond_mask; 1746dc96ee37SAlexandre Belloni ac |= BIT(aggr_idx[i % aggr_count]); 1747dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i); 1748dc96ee37SAlexandre Belloni } 1749dc96ee37SAlexandre Belloni } 1750dc96ee37SAlexandre Belloni } 1751dc96ee37SAlexandre Belloni 1752dc96ee37SAlexandre Belloni static void ocelot_setup_lag(struct ocelot *ocelot, int lag) 1753dc96ee37SAlexandre Belloni { 1754dc96ee37SAlexandre Belloni unsigned long bond_mask = ocelot->lags[lag]; 1755dc96ee37SAlexandre Belloni unsigned int p; 1756dc96ee37SAlexandre Belloni 1757dc96ee37SAlexandre Belloni for_each_set_bit(p, &bond_mask, ocelot->num_phys_ports) { 1758dc96ee37SAlexandre Belloni u32 port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, p); 1759dc96ee37SAlexandre Belloni 1760dc96ee37SAlexandre Belloni port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M; 1761dc96ee37SAlexandre Belloni 1762dc96ee37SAlexandre Belloni /* Use lag port as logical port for port i */ 1763dc96ee37SAlexandre Belloni ocelot_write_gix(ocelot, port_cfg | 1764dc96ee37SAlexandre Belloni ANA_PORT_PORT_CFG_PORTID_VAL(lag), 1765dc96ee37SAlexandre Belloni ANA_PORT_PORT_CFG, p); 1766dc96ee37SAlexandre Belloni } 1767dc96ee37SAlexandre Belloni } 1768dc96ee37SAlexandre Belloni 1769f270dbfaSVladimir Oltean static int ocelot_port_lag_join(struct ocelot *ocelot, int port, 1770dc96ee37SAlexandre Belloni struct net_device *bond) 1771dc96ee37SAlexandre Belloni { 1772dc96ee37SAlexandre Belloni struct net_device *ndev; 1773dc96ee37SAlexandre Belloni u32 bond_mask = 0; 1774f270dbfaSVladimir Oltean int lag, lp; 1775dc96ee37SAlexandre Belloni 1776dc96ee37SAlexandre Belloni rcu_read_lock(); 1777dc96ee37SAlexandre Belloni for_each_netdev_in_bond_rcu(bond, ndev) { 1778004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(ndev); 1779dc96ee37SAlexandre Belloni 1780004d44f6SVladimir Oltean bond_mask |= BIT(priv->chip_port); 1781dc96ee37SAlexandre Belloni } 1782dc96ee37SAlexandre Belloni rcu_read_unlock(); 1783dc96ee37SAlexandre Belloni 1784dc96ee37SAlexandre Belloni lp = __ffs(bond_mask); 1785dc96ee37SAlexandre Belloni 1786dc96ee37SAlexandre Belloni /* If the new port is the lowest one, use it as the logical port from 1787dc96ee37SAlexandre Belloni * now on 1788dc96ee37SAlexandre Belloni */ 1789f270dbfaSVladimir Oltean if (port == lp) { 1790f270dbfaSVladimir Oltean lag = port; 1791f270dbfaSVladimir Oltean ocelot->lags[port] = bond_mask; 1792f270dbfaSVladimir Oltean bond_mask &= ~BIT(port); 1793dc96ee37SAlexandre Belloni if (bond_mask) { 1794dc96ee37SAlexandre Belloni lp = __ffs(bond_mask); 1795dc96ee37SAlexandre Belloni ocelot->lags[lp] = 0; 1796dc96ee37SAlexandre Belloni } 1797dc96ee37SAlexandre Belloni } else { 1798dc96ee37SAlexandre Belloni lag = lp; 1799f270dbfaSVladimir Oltean ocelot->lags[lp] |= BIT(port); 1800dc96ee37SAlexandre Belloni } 1801dc96ee37SAlexandre Belloni 1802dc96ee37SAlexandre Belloni ocelot_setup_lag(ocelot, lag); 1803dc96ee37SAlexandre Belloni ocelot_set_aggr_pgids(ocelot); 1804dc96ee37SAlexandre Belloni 1805dc96ee37SAlexandre Belloni return 0; 1806dc96ee37SAlexandre Belloni } 1807dc96ee37SAlexandre Belloni 1808f270dbfaSVladimir Oltean static void ocelot_port_lag_leave(struct ocelot *ocelot, int port, 1809dc96ee37SAlexandre Belloni struct net_device *bond) 1810dc96ee37SAlexandre Belloni { 1811dc96ee37SAlexandre Belloni u32 port_cfg; 1812dc96ee37SAlexandre Belloni int i; 1813dc96ee37SAlexandre Belloni 1814dc96ee37SAlexandre Belloni /* Remove port from any lag */ 1815dc96ee37SAlexandre Belloni for (i = 0; i < ocelot->num_phys_ports; i++) 1816f270dbfaSVladimir Oltean ocelot->lags[i] &= ~BIT(port); 1817dc96ee37SAlexandre Belloni 1818dc96ee37SAlexandre Belloni /* if it was the logical port of the lag, move the lag config to the 1819dc96ee37SAlexandre Belloni * next port 1820dc96ee37SAlexandre Belloni */ 1821f270dbfaSVladimir Oltean if (ocelot->lags[port]) { 1822f270dbfaSVladimir Oltean int n = __ffs(ocelot->lags[port]); 1823dc96ee37SAlexandre Belloni 1824f270dbfaSVladimir Oltean ocelot->lags[n] = ocelot->lags[port]; 1825f270dbfaSVladimir Oltean ocelot->lags[port] = 0; 1826dc96ee37SAlexandre Belloni 1827dc96ee37SAlexandre Belloni ocelot_setup_lag(ocelot, n); 1828dc96ee37SAlexandre Belloni } 1829dc96ee37SAlexandre Belloni 1830f270dbfaSVladimir Oltean port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port); 1831dc96ee37SAlexandre Belloni port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M; 1832f270dbfaSVladimir Oltean ocelot_write_gix(ocelot, port_cfg | ANA_PORT_PORT_CFG_PORTID_VAL(port), 1833f270dbfaSVladimir Oltean ANA_PORT_PORT_CFG, port); 1834dc96ee37SAlexandre Belloni 1835dc96ee37SAlexandre Belloni ocelot_set_aggr_pgids(ocelot); 1836dc96ee37SAlexandre Belloni } 1837dc96ee37SAlexandre Belloni 1838a556c76aSAlexandre Belloni /* Checks if the net_device instance given to us originate from our driver. */ 1839a556c76aSAlexandre Belloni static bool ocelot_netdevice_dev_check(const struct net_device *dev) 1840a556c76aSAlexandre Belloni { 1841a556c76aSAlexandre Belloni return dev->netdev_ops == &ocelot_port_netdev_ops; 1842a556c76aSAlexandre Belloni } 1843a556c76aSAlexandre Belloni 1844a556c76aSAlexandre Belloni static int ocelot_netdevice_port_event(struct net_device *dev, 1845a556c76aSAlexandre Belloni unsigned long event, 1846a556c76aSAlexandre Belloni struct netdev_notifier_changeupper_info *info) 1847a556c76aSAlexandre Belloni { 1848004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1849004d44f6SVladimir Oltean struct ocelot_port *ocelot_port = &priv->port; 1850f270dbfaSVladimir Oltean struct ocelot *ocelot = ocelot_port->ocelot; 1851004d44f6SVladimir Oltean int port = priv->chip_port; 1852a556c76aSAlexandre Belloni int err = 0; 1853a556c76aSAlexandre Belloni 1854a556c76aSAlexandre Belloni switch (event) { 1855a556c76aSAlexandre Belloni case NETDEV_CHANGEUPPER: 1856a556c76aSAlexandre Belloni if (netif_is_bridge_master(info->upper_dev)) { 1857004d44f6SVladimir Oltean if (info->linking) { 1858f270dbfaSVladimir Oltean err = ocelot_port_bridge_join(ocelot, port, 1859a556c76aSAlexandre Belloni info->upper_dev); 1860004d44f6SVladimir Oltean } else { 1861f270dbfaSVladimir Oltean err = ocelot_port_bridge_leave(ocelot, port, 1862a556c76aSAlexandre Belloni info->upper_dev); 1863004d44f6SVladimir Oltean priv->vlan_aware = false; 1864004d44f6SVladimir Oltean } 1865a556c76aSAlexandre Belloni } 1866dc96ee37SAlexandre Belloni if (netif_is_lag_master(info->upper_dev)) { 1867dc96ee37SAlexandre Belloni if (info->linking) 1868f270dbfaSVladimir Oltean err = ocelot_port_lag_join(ocelot, port, 1869dc96ee37SAlexandre Belloni info->upper_dev); 1870dc96ee37SAlexandre Belloni else 1871f270dbfaSVladimir Oltean ocelot_port_lag_leave(ocelot, port, 1872dc96ee37SAlexandre Belloni info->upper_dev); 1873dc96ee37SAlexandre Belloni } 1874a556c76aSAlexandre Belloni break; 1875a556c76aSAlexandre Belloni default: 1876a556c76aSAlexandre Belloni break; 1877a556c76aSAlexandre Belloni } 1878a556c76aSAlexandre Belloni 1879a556c76aSAlexandre Belloni return err; 1880a556c76aSAlexandre Belloni } 1881a556c76aSAlexandre Belloni 1882a556c76aSAlexandre Belloni static int ocelot_netdevice_event(struct notifier_block *unused, 1883a556c76aSAlexandre Belloni unsigned long event, void *ptr) 1884a556c76aSAlexandre Belloni { 1885a556c76aSAlexandre Belloni struct netdev_notifier_changeupper_info *info = ptr; 1886a556c76aSAlexandre Belloni struct net_device *dev = netdev_notifier_info_to_dev(ptr); 18872ac0e152SGeert Uytterhoeven int ret = 0; 1888a556c76aSAlexandre Belloni 18897afb3e57SClaudiu Manoil if (!ocelot_netdevice_dev_check(dev)) 18907afb3e57SClaudiu Manoil return 0; 18917afb3e57SClaudiu Manoil 1892dc96ee37SAlexandre Belloni if (event == NETDEV_PRECHANGEUPPER && 1893dc96ee37SAlexandre Belloni netif_is_lag_master(info->upper_dev)) { 1894dc96ee37SAlexandre Belloni struct netdev_lag_upper_info *lag_upper_info = info->upper_info; 1895dc96ee37SAlexandre Belloni struct netlink_ext_ack *extack; 1896dc96ee37SAlexandre Belloni 18973b3eed8eSClaudiu Manoil if (lag_upper_info && 18983b3eed8eSClaudiu Manoil lag_upper_info->tx_type != NETDEV_LAG_TX_TYPE_HASH) { 1899dc96ee37SAlexandre Belloni extack = netdev_notifier_info_to_extack(&info->info); 1900dc96ee37SAlexandre Belloni NL_SET_ERR_MSG_MOD(extack, "LAG device using unsupported Tx type"); 1901dc96ee37SAlexandre Belloni 1902dc96ee37SAlexandre Belloni ret = -EINVAL; 1903dc96ee37SAlexandre Belloni goto notify; 1904dc96ee37SAlexandre Belloni } 1905dc96ee37SAlexandre Belloni } 1906dc96ee37SAlexandre Belloni 1907a556c76aSAlexandre Belloni if (netif_is_lag_master(dev)) { 1908a556c76aSAlexandre Belloni struct net_device *slave; 1909a556c76aSAlexandre Belloni struct list_head *iter; 1910a556c76aSAlexandre Belloni 1911a556c76aSAlexandre Belloni netdev_for_each_lower_dev(dev, slave, iter) { 1912a556c76aSAlexandre Belloni ret = ocelot_netdevice_port_event(slave, event, info); 1913a556c76aSAlexandre Belloni if (ret) 1914a556c76aSAlexandre Belloni goto notify; 1915a556c76aSAlexandre Belloni } 1916a556c76aSAlexandre Belloni } else { 1917a556c76aSAlexandre Belloni ret = ocelot_netdevice_port_event(dev, event, info); 1918a556c76aSAlexandre Belloni } 1919a556c76aSAlexandre Belloni 1920a556c76aSAlexandre Belloni notify: 1921a556c76aSAlexandre Belloni return notifier_from_errno(ret); 1922a556c76aSAlexandre Belloni } 1923a556c76aSAlexandre Belloni 1924a556c76aSAlexandre Belloni struct notifier_block ocelot_netdevice_nb __read_mostly = { 1925a556c76aSAlexandre Belloni .notifier_call = ocelot_netdevice_event, 1926a556c76aSAlexandre Belloni }; 1927a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_netdevice_nb); 1928a556c76aSAlexandre Belloni 192956da64bcSFlorian Fainelli static int ocelot_switchdev_event(struct notifier_block *unused, 193056da64bcSFlorian Fainelli unsigned long event, void *ptr) 193156da64bcSFlorian Fainelli { 193256da64bcSFlorian Fainelli struct net_device *dev = switchdev_notifier_info_to_dev(ptr); 193356da64bcSFlorian Fainelli int err; 193456da64bcSFlorian Fainelli 193556da64bcSFlorian Fainelli switch (event) { 193656da64bcSFlorian Fainelli case SWITCHDEV_PORT_ATTR_SET: 193756da64bcSFlorian Fainelli err = switchdev_handle_port_attr_set(dev, ptr, 193856da64bcSFlorian Fainelli ocelot_netdevice_dev_check, 193956da64bcSFlorian Fainelli ocelot_port_attr_set); 194056da64bcSFlorian Fainelli return notifier_from_errno(err); 194156da64bcSFlorian Fainelli } 194256da64bcSFlorian Fainelli 194356da64bcSFlorian Fainelli return NOTIFY_DONE; 194456da64bcSFlorian Fainelli } 194556da64bcSFlorian Fainelli 194656da64bcSFlorian Fainelli struct notifier_block ocelot_switchdev_nb __read_mostly = { 194756da64bcSFlorian Fainelli .notifier_call = ocelot_switchdev_event, 194856da64bcSFlorian Fainelli }; 194956da64bcSFlorian Fainelli EXPORT_SYMBOL(ocelot_switchdev_nb); 195056da64bcSFlorian Fainelli 19510e332c85SPetr Machata static int ocelot_switchdev_blocking_event(struct notifier_block *unused, 19520e332c85SPetr Machata unsigned long event, void *ptr) 19530e332c85SPetr Machata { 19540e332c85SPetr Machata struct net_device *dev = switchdev_notifier_info_to_dev(ptr); 19550e332c85SPetr Machata int err; 19560e332c85SPetr Machata 19570e332c85SPetr Machata switch (event) { 19580e332c85SPetr Machata /* Blocking events. */ 19590e332c85SPetr Machata case SWITCHDEV_PORT_OBJ_ADD: 19600e332c85SPetr Machata err = switchdev_handle_port_obj_add(dev, ptr, 19610e332c85SPetr Machata ocelot_netdevice_dev_check, 19620e332c85SPetr Machata ocelot_port_obj_add); 19630e332c85SPetr Machata return notifier_from_errno(err); 19640e332c85SPetr Machata case SWITCHDEV_PORT_OBJ_DEL: 19650e332c85SPetr Machata err = switchdev_handle_port_obj_del(dev, ptr, 19660e332c85SPetr Machata ocelot_netdevice_dev_check, 19670e332c85SPetr Machata ocelot_port_obj_del); 19680e332c85SPetr Machata return notifier_from_errno(err); 196956da64bcSFlorian Fainelli case SWITCHDEV_PORT_ATTR_SET: 197056da64bcSFlorian Fainelli err = switchdev_handle_port_attr_set(dev, ptr, 197156da64bcSFlorian Fainelli ocelot_netdevice_dev_check, 197256da64bcSFlorian Fainelli ocelot_port_attr_set); 197356da64bcSFlorian Fainelli return notifier_from_errno(err); 19740e332c85SPetr Machata } 19750e332c85SPetr Machata 19760e332c85SPetr Machata return NOTIFY_DONE; 19770e332c85SPetr Machata } 19780e332c85SPetr Machata 19790e332c85SPetr Machata struct notifier_block ocelot_switchdev_blocking_nb __read_mostly = { 19800e332c85SPetr Machata .notifier_call = ocelot_switchdev_blocking_event, 19810e332c85SPetr Machata }; 19820e332c85SPetr Machata EXPORT_SYMBOL(ocelot_switchdev_blocking_nb); 19830e332c85SPetr Machata 19844e3b0468SAntoine Tenart int ocelot_ptp_gettime64(struct ptp_clock_info *ptp, struct timespec64 *ts) 19854e3b0468SAntoine Tenart { 19864e3b0468SAntoine Tenart struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info); 19874e3b0468SAntoine Tenart unsigned long flags; 19884e3b0468SAntoine Tenart time64_t s; 19894e3b0468SAntoine Tenart u32 val; 19904e3b0468SAntoine Tenart s64 ns; 19914e3b0468SAntoine Tenart 19924e3b0468SAntoine Tenart spin_lock_irqsave(&ocelot->ptp_clock_lock, flags); 19934e3b0468SAntoine Tenart 19944e3b0468SAntoine Tenart val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN); 19954e3b0468SAntoine Tenart val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM); 19964e3b0468SAntoine Tenart val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE); 19974e3b0468SAntoine Tenart ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN); 19984e3b0468SAntoine Tenart 19994e3b0468SAntoine Tenart s = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_MSB, TOD_ACC_PIN) & 0xffff; 20004e3b0468SAntoine Tenart s <<= 32; 20014e3b0468SAntoine Tenart s += ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN); 20024e3b0468SAntoine Tenart ns = ocelot_read_rix(ocelot, PTP_PIN_TOD_NSEC, TOD_ACC_PIN); 20034e3b0468SAntoine Tenart 20044e3b0468SAntoine Tenart spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags); 20054e3b0468SAntoine Tenart 20064e3b0468SAntoine Tenart /* Deal with negative values */ 20074e3b0468SAntoine Tenart if (ns >= 0x3ffffff0 && ns <= 0x3fffffff) { 20084e3b0468SAntoine Tenart s--; 20094e3b0468SAntoine Tenart ns &= 0xf; 20104e3b0468SAntoine Tenart ns += 999999984; 20114e3b0468SAntoine Tenart } 20124e3b0468SAntoine Tenart 20134e3b0468SAntoine Tenart set_normalized_timespec64(ts, s, ns); 20144e3b0468SAntoine Tenart return 0; 20154e3b0468SAntoine Tenart } 20164e3b0468SAntoine Tenart EXPORT_SYMBOL(ocelot_ptp_gettime64); 20174e3b0468SAntoine Tenart 20184e3b0468SAntoine Tenart static int ocelot_ptp_settime64(struct ptp_clock_info *ptp, 20194e3b0468SAntoine Tenart const struct timespec64 *ts) 20204e3b0468SAntoine Tenart { 20214e3b0468SAntoine Tenart struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info); 20224e3b0468SAntoine Tenart unsigned long flags; 20234e3b0468SAntoine Tenart u32 val; 20244e3b0468SAntoine Tenart 20254e3b0468SAntoine Tenart spin_lock_irqsave(&ocelot->ptp_clock_lock, flags); 20264e3b0468SAntoine Tenart 20274e3b0468SAntoine Tenart val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN); 20284e3b0468SAntoine Tenart val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM); 20294e3b0468SAntoine Tenart val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_IDLE); 20304e3b0468SAntoine Tenart 20314e3b0468SAntoine Tenart ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN); 20324e3b0468SAntoine Tenart 20334e3b0468SAntoine Tenart ocelot_write_rix(ocelot, lower_32_bits(ts->tv_sec), PTP_PIN_TOD_SEC_LSB, 20344e3b0468SAntoine Tenart TOD_ACC_PIN); 20354e3b0468SAntoine Tenart ocelot_write_rix(ocelot, upper_32_bits(ts->tv_sec), PTP_PIN_TOD_SEC_MSB, 20364e3b0468SAntoine Tenart TOD_ACC_PIN); 20374e3b0468SAntoine Tenart ocelot_write_rix(ocelot, ts->tv_nsec, PTP_PIN_TOD_NSEC, TOD_ACC_PIN); 20384e3b0468SAntoine Tenart 20394e3b0468SAntoine Tenart val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN); 20404e3b0468SAntoine Tenart val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM); 20414e3b0468SAntoine Tenart val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_LOAD); 20424e3b0468SAntoine Tenart 20434e3b0468SAntoine Tenart ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN); 20444e3b0468SAntoine Tenart 20454e3b0468SAntoine Tenart spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags); 20464e3b0468SAntoine Tenart return 0; 20474e3b0468SAntoine Tenart } 20484e3b0468SAntoine Tenart 20494e3b0468SAntoine Tenart static int ocelot_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta) 20504e3b0468SAntoine Tenart { 20514e3b0468SAntoine Tenart if (delta > -(NSEC_PER_SEC / 2) && delta < (NSEC_PER_SEC / 2)) { 20524e3b0468SAntoine Tenart struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info); 20534e3b0468SAntoine Tenart unsigned long flags; 20544e3b0468SAntoine Tenart u32 val; 20554e3b0468SAntoine Tenart 20564e3b0468SAntoine Tenart spin_lock_irqsave(&ocelot->ptp_clock_lock, flags); 20574e3b0468SAntoine Tenart 20584e3b0468SAntoine Tenart val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN); 20594e3b0468SAntoine Tenart val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM); 20604e3b0468SAntoine Tenart val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_IDLE); 20614e3b0468SAntoine Tenart 20624e3b0468SAntoine Tenart ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN); 20634e3b0468SAntoine Tenart 20644e3b0468SAntoine Tenart ocelot_write_rix(ocelot, 0, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN); 20654e3b0468SAntoine Tenart ocelot_write_rix(ocelot, 0, PTP_PIN_TOD_SEC_MSB, TOD_ACC_PIN); 20664e3b0468SAntoine Tenart ocelot_write_rix(ocelot, delta, PTP_PIN_TOD_NSEC, TOD_ACC_PIN); 20674e3b0468SAntoine Tenart 20684e3b0468SAntoine Tenart val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN); 20694e3b0468SAntoine Tenart val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM); 20704e3b0468SAntoine Tenart val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_DELTA); 20714e3b0468SAntoine Tenart 20724e3b0468SAntoine Tenart ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN); 20734e3b0468SAntoine Tenart 20744e3b0468SAntoine Tenart spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags); 20754e3b0468SAntoine Tenart } else { 20764e3b0468SAntoine Tenart /* Fall back using ocelot_ptp_settime64 which is not exact. */ 20774e3b0468SAntoine Tenart struct timespec64 ts; 20784e3b0468SAntoine Tenart u64 now; 20794e3b0468SAntoine Tenart 20804e3b0468SAntoine Tenart ocelot_ptp_gettime64(ptp, &ts); 20814e3b0468SAntoine Tenart 20824e3b0468SAntoine Tenart now = ktime_to_ns(timespec64_to_ktime(ts)); 20834e3b0468SAntoine Tenart ts = ns_to_timespec64(now + delta); 20844e3b0468SAntoine Tenart 20854e3b0468SAntoine Tenart ocelot_ptp_settime64(ptp, &ts); 20864e3b0468SAntoine Tenart } 20874e3b0468SAntoine Tenart return 0; 20884e3b0468SAntoine Tenart } 20894e3b0468SAntoine Tenart 20904e3b0468SAntoine Tenart static int ocelot_ptp_adjfine(struct ptp_clock_info *ptp, long scaled_ppm) 20914e3b0468SAntoine Tenart { 20924e3b0468SAntoine Tenart struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info); 20934e3b0468SAntoine Tenart u32 unit = 0, direction = 0; 20944e3b0468SAntoine Tenart unsigned long flags; 20954e3b0468SAntoine Tenart u64 adj = 0; 20964e3b0468SAntoine Tenart 20974e3b0468SAntoine Tenart spin_lock_irqsave(&ocelot->ptp_clock_lock, flags); 20984e3b0468SAntoine Tenart 20994e3b0468SAntoine Tenart if (!scaled_ppm) 21004e3b0468SAntoine Tenart goto disable_adj; 21014e3b0468SAntoine Tenart 21024e3b0468SAntoine Tenart if (scaled_ppm < 0) { 21034e3b0468SAntoine Tenart direction = PTP_CFG_CLK_ADJ_CFG_DIR; 21044e3b0468SAntoine Tenart scaled_ppm = -scaled_ppm; 21054e3b0468SAntoine Tenart } 21064e3b0468SAntoine Tenart 21074e3b0468SAntoine Tenart adj = PSEC_PER_SEC << 16; 21084e3b0468SAntoine Tenart do_div(adj, scaled_ppm); 21094e3b0468SAntoine Tenart do_div(adj, 1000); 21104e3b0468SAntoine Tenart 21114e3b0468SAntoine Tenart /* If the adjustment value is too large, use ns instead */ 21124e3b0468SAntoine Tenart if (adj >= (1L << 30)) { 21134e3b0468SAntoine Tenart unit = PTP_CFG_CLK_ADJ_FREQ_NS; 21144e3b0468SAntoine Tenart do_div(adj, 1000); 21154e3b0468SAntoine Tenart } 21164e3b0468SAntoine Tenart 21174e3b0468SAntoine Tenart /* Still too big */ 21184e3b0468SAntoine Tenart if (adj >= (1L << 30)) 21194e3b0468SAntoine Tenart goto disable_adj; 21204e3b0468SAntoine Tenart 21214e3b0468SAntoine Tenart ocelot_write(ocelot, unit | adj, PTP_CLK_CFG_ADJ_FREQ); 21224e3b0468SAntoine Tenart ocelot_write(ocelot, PTP_CFG_CLK_ADJ_CFG_ENA | direction, 21234e3b0468SAntoine Tenart PTP_CLK_CFG_ADJ_CFG); 21244e3b0468SAntoine Tenart 21254e3b0468SAntoine Tenart spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags); 21264e3b0468SAntoine Tenart return 0; 21274e3b0468SAntoine Tenart 21284e3b0468SAntoine Tenart disable_adj: 21294e3b0468SAntoine Tenart ocelot_write(ocelot, 0, PTP_CLK_CFG_ADJ_CFG); 21304e3b0468SAntoine Tenart 21314e3b0468SAntoine Tenart spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags); 21324e3b0468SAntoine Tenart return 0; 21334e3b0468SAntoine Tenart } 21344e3b0468SAntoine Tenart 21354e3b0468SAntoine Tenart static struct ptp_clock_info ocelot_ptp_clock_info = { 21364e3b0468SAntoine Tenart .owner = THIS_MODULE, 21374e3b0468SAntoine Tenart .name = "ocelot ptp", 21384e3b0468SAntoine Tenart .max_adj = 0x7fffffff, 21394e3b0468SAntoine Tenart .n_alarm = 0, 21404e3b0468SAntoine Tenart .n_ext_ts = 0, 21414e3b0468SAntoine Tenart .n_per_out = 0, 21424e3b0468SAntoine Tenart .n_pins = 0, 21434e3b0468SAntoine Tenart .pps = 0, 21444e3b0468SAntoine Tenart .gettime64 = ocelot_ptp_gettime64, 21454e3b0468SAntoine Tenart .settime64 = ocelot_ptp_settime64, 21464e3b0468SAntoine Tenart .adjtime = ocelot_ptp_adjtime, 21474e3b0468SAntoine Tenart .adjfine = ocelot_ptp_adjfine, 21484e3b0468SAntoine Tenart }; 21494e3b0468SAntoine Tenart 21504e3b0468SAntoine Tenart static int ocelot_init_timestamp(struct ocelot *ocelot) 21514e3b0468SAntoine Tenart { 21524e3b0468SAntoine Tenart ocelot->ptp_info = ocelot_ptp_clock_info; 21534e3b0468SAntoine Tenart ocelot->ptp_clock = ptp_clock_register(&ocelot->ptp_info, ocelot->dev); 21544e3b0468SAntoine Tenart if (IS_ERR(ocelot->ptp_clock)) 21554e3b0468SAntoine Tenart return PTR_ERR(ocelot->ptp_clock); 21564e3b0468SAntoine Tenart /* Check if PHC support is missing at the configuration level */ 21574e3b0468SAntoine Tenart if (!ocelot->ptp_clock) 21584e3b0468SAntoine Tenart return 0; 21594e3b0468SAntoine Tenart 21604e3b0468SAntoine Tenart ocelot_write(ocelot, SYS_PTP_CFG_PTP_STAMP_WID(30), SYS_PTP_CFG); 21614e3b0468SAntoine Tenart ocelot_write(ocelot, 0xffffffff, ANA_TABLES_PTP_ID_LOW); 21624e3b0468SAntoine Tenart ocelot_write(ocelot, 0xffffffff, ANA_TABLES_PTP_ID_HIGH); 21634e3b0468SAntoine Tenart 21644e3b0468SAntoine Tenart ocelot_write(ocelot, PTP_CFG_MISC_PTP_EN, PTP_CFG_MISC); 21654e3b0468SAntoine Tenart 21664e3b0468SAntoine Tenart /* There is no device reconfiguration, PTP Rx stamping is always 21674e3b0468SAntoine Tenart * enabled. 21684e3b0468SAntoine Tenart */ 21694e3b0468SAntoine Tenart ocelot->hwtstamp_config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT; 21704e3b0468SAntoine Tenart 21714e3b0468SAntoine Tenart return 0; 21724e3b0468SAntoine Tenart } 21734e3b0468SAntoine Tenart 2174fa914e9cSVladimir Oltean static void ocelot_port_set_mtu(struct ocelot *ocelot, int port, size_t mtu) 217531350d7fSVladimir Oltean { 217631350d7fSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 21775bc9d2e6SVladimir Oltean int atop_wm; 217831350d7fSVladimir Oltean 2179fa914e9cSVladimir Oltean ocelot_port_writel(ocelot_port, mtu, DEV_MAC_MAXLEN_CFG); 2180fa914e9cSVladimir Oltean 2181fa914e9cSVladimir Oltean /* Set Pause WM hysteresis 2182fa914e9cSVladimir Oltean * 152 = 6 * mtu / OCELOT_BUFFER_CELL_SZ 2183fa914e9cSVladimir Oltean * 101 = 4 * mtu / OCELOT_BUFFER_CELL_SZ 2184fa914e9cSVladimir Oltean */ 2185fa914e9cSVladimir Oltean ocelot_write_rix(ocelot, SYS_PAUSE_CFG_PAUSE_ENA | 2186fa914e9cSVladimir Oltean SYS_PAUSE_CFG_PAUSE_STOP(101) | 2187fa914e9cSVladimir Oltean SYS_PAUSE_CFG_PAUSE_START(152), SYS_PAUSE_CFG, port); 2188fa914e9cSVladimir Oltean 2189fa914e9cSVladimir Oltean /* Tail dropping watermark */ 2190fa914e9cSVladimir Oltean atop_wm = (ocelot->shared_queue_sz - 9 * mtu) / OCELOT_BUFFER_CELL_SZ; 2191fa914e9cSVladimir Oltean ocelot_write_rix(ocelot, ocelot_wm_enc(9 * mtu), 2192fa914e9cSVladimir Oltean SYS_ATOP, port); 2193fa914e9cSVladimir Oltean ocelot_write(ocelot, ocelot_wm_enc(atop_wm), SYS_ATOP_TOT_CFG); 2194fa914e9cSVladimir Oltean } 2195fa914e9cSVladimir Oltean 21965e256365SVladimir Oltean void ocelot_init_port(struct ocelot *ocelot, int port) 2197fa914e9cSVladimir Oltean { 2198fa914e9cSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 2199fa914e9cSVladimir Oltean 2200*b049da13SYangbo Lu skb_queue_head_init(&ocelot_port->tx_skbs); 220131350d7fSVladimir Oltean 220231350d7fSVladimir Oltean /* Basic L2 initialization */ 220331350d7fSVladimir Oltean 22045bc9d2e6SVladimir Oltean /* Set MAC IFG Gaps 22055bc9d2e6SVladimir Oltean * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0 22065bc9d2e6SVladimir Oltean * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5 22075bc9d2e6SVladimir Oltean */ 22085bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5), 22095bc9d2e6SVladimir Oltean DEV_MAC_IFG_CFG); 22105bc9d2e6SVladimir Oltean 22115bc9d2e6SVladimir Oltean /* Load seed (0) and set MAC HDX late collision */ 22125bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) | 22135bc9d2e6SVladimir Oltean DEV_MAC_HDX_CFG_SEED_LOAD, 22145bc9d2e6SVladimir Oltean DEV_MAC_HDX_CFG); 22155bc9d2e6SVladimir Oltean mdelay(1); 22165bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67), 22175bc9d2e6SVladimir Oltean DEV_MAC_HDX_CFG); 22185bc9d2e6SVladimir Oltean 22195bc9d2e6SVladimir Oltean /* Set Max Length and maximum tags allowed */ 2220fa914e9cSVladimir Oltean ocelot_port_set_mtu(ocelot, port, VLAN_ETH_FRAME_LEN); 22215bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) | 22225bc9d2e6SVladimir Oltean DEV_MAC_TAGS_CFG_VLAN_AWR_ENA | 22235bc9d2e6SVladimir Oltean DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA, 22245bc9d2e6SVladimir Oltean DEV_MAC_TAGS_CFG); 22255bc9d2e6SVladimir Oltean 22265bc9d2e6SVladimir Oltean /* Set SMAC of Pause frame (00:00:00:00:00:00) */ 22275bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG); 22285bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG); 22295bc9d2e6SVladimir Oltean 223031350d7fSVladimir Oltean /* Drop frames with multicast source address */ 223131350d7fSVladimir Oltean ocelot_rmw_gix(ocelot, ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA, 223231350d7fSVladimir Oltean ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA, 223331350d7fSVladimir Oltean ANA_PORT_DROP_CFG, port); 223431350d7fSVladimir Oltean 223531350d7fSVladimir Oltean /* Set default VLAN and tag type to 8021Q. */ 223631350d7fSVladimir Oltean ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q), 223731350d7fSVladimir Oltean REW_PORT_VLAN_CFG_PORT_TPID_M, 223831350d7fSVladimir Oltean REW_PORT_VLAN_CFG, port); 223931350d7fSVladimir Oltean 224031350d7fSVladimir Oltean /* Enable vcap lookups */ 224131350d7fSVladimir Oltean ocelot_vcap_enable(ocelot, port); 224231350d7fSVladimir Oltean } 22435e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_init_port); 224431350d7fSVladimir Oltean 2245a556c76aSAlexandre Belloni int ocelot_probe_port(struct ocelot *ocelot, u8 port, 2246a556c76aSAlexandre Belloni void __iomem *regs, 2247a556c76aSAlexandre Belloni struct phy_device *phy) 2248a556c76aSAlexandre Belloni { 2249004d44f6SVladimir Oltean struct ocelot_port_private *priv; 2250a556c76aSAlexandre Belloni struct ocelot_port *ocelot_port; 2251a556c76aSAlexandre Belloni struct net_device *dev; 2252a556c76aSAlexandre Belloni int err; 2253a556c76aSAlexandre Belloni 2254004d44f6SVladimir Oltean dev = alloc_etherdev(sizeof(struct ocelot_port_private)); 2255a556c76aSAlexandre Belloni if (!dev) 2256a556c76aSAlexandre Belloni return -ENOMEM; 2257a556c76aSAlexandre Belloni SET_NETDEV_DEV(dev, ocelot->dev); 2258004d44f6SVladimir Oltean priv = netdev_priv(dev); 2259004d44f6SVladimir Oltean priv->dev = dev; 2260004d44f6SVladimir Oltean priv->phy = phy; 2261004d44f6SVladimir Oltean priv->chip_port = port; 2262004d44f6SVladimir Oltean ocelot_port = &priv->port; 2263a556c76aSAlexandre Belloni ocelot_port->ocelot = ocelot; 2264a556c76aSAlexandre Belloni ocelot_port->regs = regs; 2265a556c76aSAlexandre Belloni ocelot->ports[port] = ocelot_port; 2266a556c76aSAlexandre Belloni 2267a556c76aSAlexandre Belloni dev->netdev_ops = &ocelot_port_netdev_ops; 2268a556c76aSAlexandre Belloni dev->ethtool_ops = &ocelot_ethtool_ops; 2269a556c76aSAlexandre Belloni 22702c1d029aSJoergen Andreasen dev->hw_features |= NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_RXFCS | 22712c1d029aSJoergen Andreasen NETIF_F_HW_TC; 22722c1d029aSJoergen Andreasen dev->features |= NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_HW_TC; 22737142529fSAntoine Tenart 2274a556c76aSAlexandre Belloni memcpy(dev->dev_addr, ocelot->base_mac, ETH_ALEN); 2275a556c76aSAlexandre Belloni dev->dev_addr[ETH_ALEN - 1] += port; 2276a556c76aSAlexandre Belloni ocelot_mact_learn(ocelot, PGID_CPU, dev->dev_addr, ocelot_port->pvid, 2277a556c76aSAlexandre Belloni ENTRYTYPE_LOCKED); 2278a556c76aSAlexandre Belloni 227931350d7fSVladimir Oltean ocelot_init_port(ocelot, port); 22804e3b0468SAntoine Tenart 2281a556c76aSAlexandre Belloni err = register_netdev(dev); 2282a556c76aSAlexandre Belloni if (err) { 2283a556c76aSAlexandre Belloni dev_err(ocelot->dev, "register_netdev failed\n"); 228431350d7fSVladimir Oltean free_netdev(dev); 2285a556c76aSAlexandre Belloni } 2286a556c76aSAlexandre Belloni 2287a556c76aSAlexandre Belloni return err; 2288a556c76aSAlexandre Belloni } 2289a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_probe_port); 2290a556c76aSAlexandre Belloni 229121468199SVladimir Oltean void ocelot_set_cpu_port(struct ocelot *ocelot, int cpu, 229221468199SVladimir Oltean enum ocelot_tag_prefix injection, 229321468199SVladimir Oltean enum ocelot_tag_prefix extraction) 229421468199SVladimir Oltean { 229521468199SVladimir Oltean /* Configure and enable the CPU port. */ 229621468199SVladimir Oltean ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu); 229721468199SVladimir Oltean ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU); 229821468199SVladimir Oltean ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA | 229921468199SVladimir Oltean ANA_PORT_PORT_CFG_PORTID_VAL(cpu), 230021468199SVladimir Oltean ANA_PORT_PORT_CFG, cpu); 230121468199SVladimir Oltean 230221468199SVladimir Oltean /* If the CPU port is a physical port, set up the port in Node 230321468199SVladimir Oltean * Processor Interface (NPI) mode. This is the mode through which 230421468199SVladimir Oltean * frames can be injected from and extracted to an external CPU. 230521468199SVladimir Oltean * Only one port can be an NPI at the same time. 230621468199SVladimir Oltean */ 230721468199SVladimir Oltean if (cpu < ocelot->num_phys_ports) { 2308ba551bc3SVladimir Oltean int mtu = VLAN_ETH_FRAME_LEN + OCELOT_TAG_LEN; 2309ba551bc3SVladimir Oltean 231021468199SVladimir Oltean ocelot_write(ocelot, QSYS_EXT_CPU_CFG_EXT_CPUQ_MSK_M | 231121468199SVladimir Oltean QSYS_EXT_CPU_CFG_EXT_CPU_PORT(cpu), 231221468199SVladimir Oltean QSYS_EXT_CPU_CFG); 2313ba551bc3SVladimir Oltean 2314ba551bc3SVladimir Oltean if (injection == OCELOT_TAG_PREFIX_SHORT) 2315ba551bc3SVladimir Oltean mtu += OCELOT_SHORT_PREFIX_LEN; 2316ba551bc3SVladimir Oltean else if (injection == OCELOT_TAG_PREFIX_LONG) 2317ba551bc3SVladimir Oltean mtu += OCELOT_LONG_PREFIX_LEN; 2318ba551bc3SVladimir Oltean 2319ba551bc3SVladimir Oltean ocelot_port_set_mtu(ocelot, cpu, mtu); 232021468199SVladimir Oltean } 232121468199SVladimir Oltean 232221468199SVladimir Oltean /* CPU port Injection/Extraction configuration */ 232321468199SVladimir Oltean ocelot_write_rix(ocelot, QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE | 232421468199SVladimir Oltean QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG(1) | 232521468199SVladimir Oltean QSYS_SWITCH_PORT_MODE_PORT_ENA, 232621468199SVladimir Oltean QSYS_SWITCH_PORT_MODE, cpu); 232721468199SVladimir Oltean ocelot_write_rix(ocelot, SYS_PORT_MODE_INCL_XTR_HDR(extraction) | 232821468199SVladimir Oltean SYS_PORT_MODE_INCL_INJ_HDR(injection), 232921468199SVladimir Oltean SYS_PORT_MODE, cpu); 233021468199SVladimir Oltean 233121468199SVladimir Oltean /* Configure the CPU port to be VLAN aware */ 233221468199SVladimir Oltean ocelot_write_gix(ocelot, ANA_PORT_VLAN_CFG_VLAN_VID(0) | 233321468199SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA | 233421468199SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1), 233521468199SVladimir Oltean ANA_PORT_VLAN_CFG, cpu); 233621468199SVladimir Oltean 233721468199SVladimir Oltean ocelot->cpu = cpu; 233821468199SVladimir Oltean } 233921468199SVladimir Oltean EXPORT_SYMBOL(ocelot_set_cpu_port); 234021468199SVladimir Oltean 2341a556c76aSAlexandre Belloni int ocelot_init(struct ocelot *ocelot) 2342a556c76aSAlexandre Belloni { 2343a556c76aSAlexandre Belloni char queue_name[32]; 234421468199SVladimir Oltean int i, ret; 234521468199SVladimir Oltean u32 port; 2346a556c76aSAlexandre Belloni 23473a77b593SVladimir Oltean if (ocelot->ops->reset) { 23483a77b593SVladimir Oltean ret = ocelot->ops->reset(ocelot); 23493a77b593SVladimir Oltean if (ret) { 23503a77b593SVladimir Oltean dev_err(ocelot->dev, "Switch reset failed\n"); 23513a77b593SVladimir Oltean return ret; 23523a77b593SVladimir Oltean } 23533a77b593SVladimir Oltean } 23543a77b593SVladimir Oltean 2355dc96ee37SAlexandre Belloni ocelot->lags = devm_kcalloc(ocelot->dev, ocelot->num_phys_ports, 2356dc96ee37SAlexandre Belloni sizeof(u32), GFP_KERNEL); 2357dc96ee37SAlexandre Belloni if (!ocelot->lags) 2358dc96ee37SAlexandre Belloni return -ENOMEM; 2359dc96ee37SAlexandre Belloni 2360a556c76aSAlexandre Belloni ocelot->stats = devm_kcalloc(ocelot->dev, 2361a556c76aSAlexandre Belloni ocelot->num_phys_ports * ocelot->num_stats, 2362a556c76aSAlexandre Belloni sizeof(u64), GFP_KERNEL); 2363a556c76aSAlexandre Belloni if (!ocelot->stats) 2364a556c76aSAlexandre Belloni return -ENOMEM; 2365a556c76aSAlexandre Belloni 2366a556c76aSAlexandre Belloni mutex_init(&ocelot->stats_lock); 23674e3b0468SAntoine Tenart mutex_init(&ocelot->ptp_lock); 23684e3b0468SAntoine Tenart spin_lock_init(&ocelot->ptp_clock_lock); 2369a556c76aSAlexandre Belloni snprintf(queue_name, sizeof(queue_name), "%s-stats", 2370a556c76aSAlexandre Belloni dev_name(ocelot->dev)); 2371a556c76aSAlexandre Belloni ocelot->stats_queue = create_singlethread_workqueue(queue_name); 2372a556c76aSAlexandre Belloni if (!ocelot->stats_queue) 2373a556c76aSAlexandre Belloni return -ENOMEM; 2374a556c76aSAlexandre Belloni 23752b120ddeSClaudiu Manoil INIT_LIST_HEAD(&ocelot->multicast); 2376a556c76aSAlexandre Belloni ocelot_mact_init(ocelot); 2377a556c76aSAlexandre Belloni ocelot_vlan_init(ocelot); 2378b5962294SHoratiu Vultur ocelot_ace_init(ocelot); 2379a556c76aSAlexandre Belloni 2380a556c76aSAlexandre Belloni for (port = 0; port < ocelot->num_phys_ports; port++) { 2381a556c76aSAlexandre Belloni /* Clear all counters (5 groups) */ 2382a556c76aSAlexandre Belloni ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) | 2383a556c76aSAlexandre Belloni SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f), 2384a556c76aSAlexandre Belloni SYS_STAT_CFG); 2385a556c76aSAlexandre Belloni } 2386a556c76aSAlexandre Belloni 2387a556c76aSAlexandre Belloni /* Only use S-Tag */ 2388a556c76aSAlexandre Belloni ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG); 2389a556c76aSAlexandre Belloni 2390a556c76aSAlexandre Belloni /* Aggregation mode */ 2391a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA | 2392a556c76aSAlexandre Belloni ANA_AGGR_CFG_AC_DMAC_ENA | 2393a556c76aSAlexandre Belloni ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA | 2394a556c76aSAlexandre Belloni ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA, ANA_AGGR_CFG); 2395a556c76aSAlexandre Belloni 2396a556c76aSAlexandre Belloni /* Set MAC age time to default value. The entry is aged after 2397a556c76aSAlexandre Belloni * 2*AGE_PERIOD 2398a556c76aSAlexandre Belloni */ 2399a556c76aSAlexandre Belloni ocelot_write(ocelot, 2400a556c76aSAlexandre Belloni ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ), 2401a556c76aSAlexandre Belloni ANA_AUTOAGE); 2402a556c76aSAlexandre Belloni 2403a556c76aSAlexandre Belloni /* Disable learning for frames discarded by VLAN ingress filtering */ 2404a556c76aSAlexandre Belloni regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1); 2405a556c76aSAlexandre Belloni 2406a556c76aSAlexandre Belloni /* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */ 2407a556c76aSAlexandre Belloni ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA | 2408a556c76aSAlexandre Belloni SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING); 2409a556c76aSAlexandre Belloni 2410a556c76aSAlexandre Belloni /* Setup flooding PGIDs */ 2411a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) | 2412a556c76aSAlexandre Belloni ANA_FLOODING_FLD_BROADCAST(PGID_MC) | 2413a556c76aSAlexandre Belloni ANA_FLOODING_FLD_UNICAST(PGID_UC), 2414a556c76aSAlexandre Belloni ANA_FLOODING, 0); 2415a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) | 2416a556c76aSAlexandre Belloni ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) | 2417a556c76aSAlexandre Belloni ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) | 2418a556c76aSAlexandre Belloni ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC), 2419a556c76aSAlexandre Belloni ANA_FLOODING_IPMC); 2420a556c76aSAlexandre Belloni 2421a556c76aSAlexandre Belloni for (port = 0; port < ocelot->num_phys_ports; port++) { 2422a556c76aSAlexandre Belloni /* Transmit the frame to the local port. */ 2423a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port); 2424a556c76aSAlexandre Belloni /* Do not forward BPDU frames to the front ports. */ 2425a556c76aSAlexandre Belloni ocelot_write_gix(ocelot, 2426a556c76aSAlexandre Belloni ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff), 2427a556c76aSAlexandre Belloni ANA_PORT_CPU_FWD_BPDU_CFG, 2428a556c76aSAlexandre Belloni port); 2429a556c76aSAlexandre Belloni /* Ensure bridging is disabled */ 2430a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port); 2431a556c76aSAlexandre Belloni } 2432a556c76aSAlexandre Belloni 2433a556c76aSAlexandre Belloni /* Allow broadcast MAC frames. */ 2434a556c76aSAlexandre Belloni for (i = ocelot->num_phys_ports + 1; i < PGID_CPU; i++) { 2435a556c76aSAlexandre Belloni u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0)); 2436a556c76aSAlexandre Belloni 2437a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i); 2438a556c76aSAlexandre Belloni } 2439a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 2440a556c76aSAlexandre Belloni ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports, 0)), 2441a556c76aSAlexandre Belloni ANA_PGID_PGID, PGID_MC); 2442a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4); 2443a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6); 2444a556c76aSAlexandre Belloni 2445a556c76aSAlexandre Belloni /* Allow manual injection via DEVCPU_QS registers, and byte swap these 2446a556c76aSAlexandre Belloni * registers endianness. 2447a556c76aSAlexandre Belloni */ 2448a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP | 2449a556c76aSAlexandre Belloni QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0); 2450a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP | 2451a556c76aSAlexandre Belloni QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0); 2452a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) | 2453a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_LRN(2) | 2454a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) | 2455a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) | 2456a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) | 2457a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) | 2458a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) | 2459a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_IGMP(6) | 2460a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG); 2461a556c76aSAlexandre Belloni for (i = 0; i < 16; i++) 2462a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) | 2463a556c76aSAlexandre Belloni ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6), 2464a556c76aSAlexandre Belloni ANA_CPUQ_8021_CFG, i); 2465a556c76aSAlexandre Belloni 24661e1caa97SClaudiu Manoil INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats_work); 2467a556c76aSAlexandre Belloni queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work, 2468a556c76aSAlexandre Belloni OCELOT_STATS_CHECK_DELAY); 24694e3b0468SAntoine Tenart 24704e3b0468SAntoine Tenart if (ocelot->ptp) { 24714e3b0468SAntoine Tenart ret = ocelot_init_timestamp(ocelot); 24724e3b0468SAntoine Tenart if (ret) { 24734e3b0468SAntoine Tenart dev_err(ocelot->dev, 24744e3b0468SAntoine Tenart "Timestamp initialization failed\n"); 24754e3b0468SAntoine Tenart return ret; 24764e3b0468SAntoine Tenart } 24774e3b0468SAntoine Tenart } 24784e3b0468SAntoine Tenart 2479a556c76aSAlexandre Belloni return 0; 2480a556c76aSAlexandre Belloni } 2481a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_init); 2482a556c76aSAlexandre Belloni 2483a556c76aSAlexandre Belloni void ocelot_deinit(struct ocelot *ocelot) 2484a556c76aSAlexandre Belloni { 24854e3b0468SAntoine Tenart struct ocelot_port *port; 24864e3b0468SAntoine Tenart int i; 24874e3b0468SAntoine Tenart 2488c5d13969SClaudiu Manoil cancel_delayed_work(&ocelot->stats_work); 2489a556c76aSAlexandre Belloni destroy_workqueue(ocelot->stats_queue); 2490a556c76aSAlexandre Belloni mutex_destroy(&ocelot->stats_lock); 2491b5962294SHoratiu Vultur ocelot_ace_deinit(); 24924e3b0468SAntoine Tenart 24934e3b0468SAntoine Tenart for (i = 0; i < ocelot->num_phys_ports; i++) { 24944e3b0468SAntoine Tenart port = ocelot->ports[i]; 2495*b049da13SYangbo Lu skb_queue_purge(&port->tx_skbs); 24964e3b0468SAntoine Tenart } 2497a556c76aSAlexandre Belloni } 2498a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_deinit); 2499a556c76aSAlexandre Belloni 2500a556c76aSAlexandre Belloni MODULE_LICENSE("Dual MIT/GPL"); 2501