1a556c76aSAlexandre Belloni // SPDX-License-Identifier: (GPL-2.0 OR MIT) 2a556c76aSAlexandre Belloni /* 3a556c76aSAlexandre Belloni * Microsemi Ocelot Switch driver 4a556c76aSAlexandre Belloni * 5a556c76aSAlexandre Belloni * Copyright (c) 2017 Microsemi Corporation 6a556c76aSAlexandre Belloni */ 7a556c76aSAlexandre Belloni #include <linux/if_bridge.h> 8a556c76aSAlexandre Belloni #include "ocelot.h" 93c83654fSVladimir Oltean #include "ocelot_vcap.h" 10a556c76aSAlexandre Belloni 11639c1b26SSteen Hegelund #define TABLE_UPDATE_SLEEP_US 10 12639c1b26SSteen Hegelund #define TABLE_UPDATE_TIMEOUT_US 100000 13639c1b26SSteen Hegelund 14a556c76aSAlexandre Belloni struct ocelot_mact_entry { 15a556c76aSAlexandre Belloni u8 mac[ETH_ALEN]; 16a556c76aSAlexandre Belloni u16 vid; 17a556c76aSAlexandre Belloni enum macaccess_entry_type type; 18a556c76aSAlexandre Belloni }; 19a556c76aSAlexandre Belloni 20639c1b26SSteen Hegelund static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot) 21639c1b26SSteen Hegelund { 22639c1b26SSteen Hegelund return ocelot_read(ocelot, ANA_TABLES_MACACCESS); 23639c1b26SSteen Hegelund } 24639c1b26SSteen Hegelund 25a556c76aSAlexandre Belloni static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot) 26a556c76aSAlexandre Belloni { 27639c1b26SSteen Hegelund u32 val; 28a556c76aSAlexandre Belloni 29639c1b26SSteen Hegelund return readx_poll_timeout(ocelot_mact_read_macaccess, 30639c1b26SSteen Hegelund ocelot, val, 31639c1b26SSteen Hegelund (val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) == 32639c1b26SSteen Hegelund MACACCESS_CMD_IDLE, 33639c1b26SSteen Hegelund TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US); 34a556c76aSAlexandre Belloni } 35a556c76aSAlexandre Belloni 36a556c76aSAlexandre Belloni static void ocelot_mact_select(struct ocelot *ocelot, 37a556c76aSAlexandre Belloni const unsigned char mac[ETH_ALEN], 38a556c76aSAlexandre Belloni unsigned int vid) 39a556c76aSAlexandre Belloni { 40a556c76aSAlexandre Belloni u32 macl = 0, mach = 0; 41a556c76aSAlexandre Belloni 42a556c76aSAlexandre Belloni /* Set the MAC address to handle and the vlan associated in a format 43a556c76aSAlexandre Belloni * understood by the hardware. 44a556c76aSAlexandre Belloni */ 45a556c76aSAlexandre Belloni mach |= vid << 16; 46a556c76aSAlexandre Belloni mach |= mac[0] << 8; 47a556c76aSAlexandre Belloni mach |= mac[1] << 0; 48a556c76aSAlexandre Belloni macl |= mac[2] << 24; 49a556c76aSAlexandre Belloni macl |= mac[3] << 16; 50a556c76aSAlexandre Belloni macl |= mac[4] << 8; 51a556c76aSAlexandre Belloni macl |= mac[5] << 0; 52a556c76aSAlexandre Belloni 53a556c76aSAlexandre Belloni ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA); 54a556c76aSAlexandre Belloni ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA); 55a556c76aSAlexandre Belloni 56a556c76aSAlexandre Belloni } 57a556c76aSAlexandre Belloni 589c90eea3SVladimir Oltean int ocelot_mact_learn(struct ocelot *ocelot, int port, 59a556c76aSAlexandre Belloni const unsigned char mac[ETH_ALEN], 609c90eea3SVladimir Oltean unsigned int vid, enum macaccess_entry_type type) 61a556c76aSAlexandre Belloni { 62a556c76aSAlexandre Belloni ocelot_mact_select(ocelot, mac, vid); 63a556c76aSAlexandre Belloni 64a556c76aSAlexandre Belloni /* Issue a write command */ 65a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_TABLES_MACACCESS_VALID | 66a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_DEST_IDX(port) | 67a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_ENTRYTYPE(type) | 68a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN), 69a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS); 70a556c76aSAlexandre Belloni 71a556c76aSAlexandre Belloni return ocelot_mact_wait_for_completion(ocelot); 72a556c76aSAlexandre Belloni } 739c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_mact_learn); 74a556c76aSAlexandre Belloni 759c90eea3SVladimir Oltean int ocelot_mact_forget(struct ocelot *ocelot, 769c90eea3SVladimir Oltean const unsigned char mac[ETH_ALEN], unsigned int vid) 77a556c76aSAlexandre Belloni { 78a556c76aSAlexandre Belloni ocelot_mact_select(ocelot, mac, vid); 79a556c76aSAlexandre Belloni 80a556c76aSAlexandre Belloni /* Issue a forget command */ 81a556c76aSAlexandre Belloni ocelot_write(ocelot, 82a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET), 83a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS); 84a556c76aSAlexandre Belloni 85a556c76aSAlexandre Belloni return ocelot_mact_wait_for_completion(ocelot); 86a556c76aSAlexandre Belloni } 879c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_mact_forget); 88a556c76aSAlexandre Belloni 89a556c76aSAlexandre Belloni static void ocelot_mact_init(struct ocelot *ocelot) 90a556c76aSAlexandre Belloni { 91a556c76aSAlexandre Belloni /* Configure the learning mode entries attributes: 92a556c76aSAlexandre Belloni * - Do not copy the frame to the CPU extraction queues. 93a556c76aSAlexandre Belloni * - Use the vlan and mac_cpoy for dmac lookup. 94a556c76aSAlexandre Belloni */ 95a556c76aSAlexandre Belloni ocelot_rmw(ocelot, 0, 96a556c76aSAlexandre Belloni ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS 97a556c76aSAlexandre Belloni | ANA_AGENCTRL_LEARN_FWD_KILL 98a556c76aSAlexandre Belloni | ANA_AGENCTRL_LEARN_IGNORE_VLAN, 99a556c76aSAlexandre Belloni ANA_AGENCTRL); 100a556c76aSAlexandre Belloni 101a556c76aSAlexandre Belloni /* Clear the MAC table */ 102a556c76aSAlexandre Belloni ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS); 103a556c76aSAlexandre Belloni } 104a556c76aSAlexandre Belloni 105f270dbfaSVladimir Oltean static void ocelot_vcap_enable(struct ocelot *ocelot, int port) 106b5962294SHoratiu Vultur { 107b5962294SHoratiu Vultur ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA | 108b5962294SHoratiu Vultur ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa), 109f270dbfaSVladimir Oltean ANA_PORT_VCAP_S2_CFG, port); 110b5962294SHoratiu Vultur } 111b5962294SHoratiu Vultur 112639c1b26SSteen Hegelund static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot) 113639c1b26SSteen Hegelund { 114639c1b26SSteen Hegelund return ocelot_read(ocelot, ANA_TABLES_VLANACCESS); 115639c1b26SSteen Hegelund } 116639c1b26SSteen Hegelund 117a556c76aSAlexandre Belloni static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot) 118a556c76aSAlexandre Belloni { 119639c1b26SSteen Hegelund u32 val; 120a556c76aSAlexandre Belloni 121639c1b26SSteen Hegelund return readx_poll_timeout(ocelot_vlant_read_vlanaccess, 122639c1b26SSteen Hegelund ocelot, 123639c1b26SSteen Hegelund val, 124639c1b26SSteen Hegelund (val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) == 125639c1b26SSteen Hegelund ANA_TABLES_VLANACCESS_CMD_IDLE, 126639c1b26SSteen Hegelund TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US); 127a556c76aSAlexandre Belloni } 128a556c76aSAlexandre Belloni 1297142529fSAntoine Tenart static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask) 1307142529fSAntoine Tenart { 1317142529fSAntoine Tenart /* Select the VID to configure */ 1327142529fSAntoine Tenart ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid), 1337142529fSAntoine Tenart ANA_TABLES_VLANTIDX); 1347142529fSAntoine Tenart /* Set the vlan port members mask and issue a write command */ 1357142529fSAntoine Tenart ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) | 1367142529fSAntoine Tenart ANA_TABLES_VLANACCESS_CMD_WRITE, 1377142529fSAntoine Tenart ANA_TABLES_VLANACCESS); 1387142529fSAntoine Tenart 1397142529fSAntoine Tenart return ocelot_vlant_wait_for_completion(ocelot); 1407142529fSAntoine Tenart } 1417142529fSAntoine Tenart 14297bb69e1SVladimir Oltean static int ocelot_port_set_native_vlan(struct ocelot *ocelot, int port, 14397bb69e1SVladimir Oltean u16 vid) 14497bb69e1SVladimir Oltean { 14597bb69e1SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 14687b0f983SVladimir Oltean u32 val = 0; 14797bb69e1SVladimir Oltean 14897bb69e1SVladimir Oltean if (ocelot_port->vid != vid) { 14997bb69e1SVladimir Oltean /* Always permit deleting the native VLAN (vid = 0) */ 15097bb69e1SVladimir Oltean if (ocelot_port->vid && vid) { 15197bb69e1SVladimir Oltean dev_err(ocelot->dev, 15297bb69e1SVladimir Oltean "Port already has a native VLAN: %d\n", 15397bb69e1SVladimir Oltean ocelot_port->vid); 15497bb69e1SVladimir Oltean return -EBUSY; 15597bb69e1SVladimir Oltean } 15697bb69e1SVladimir Oltean ocelot_port->vid = vid; 15797bb69e1SVladimir Oltean } 15897bb69e1SVladimir Oltean 15997bb69e1SVladimir Oltean ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_VID(vid), 1607142529fSAntoine Tenart REW_PORT_VLAN_CFG_PORT_VID_M, 16197bb69e1SVladimir Oltean REW_PORT_VLAN_CFG, port); 16297bb69e1SVladimir Oltean 16387b0f983SVladimir Oltean if (ocelot_port->vlan_aware && !ocelot_port->vid) 16487b0f983SVladimir Oltean /* If port is vlan-aware and tagged, drop untagged and priority 16587b0f983SVladimir Oltean * tagged frames. 16687b0f983SVladimir Oltean */ 16787b0f983SVladimir Oltean val = ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA | 16887b0f983SVladimir Oltean ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA | 16987b0f983SVladimir Oltean ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA; 17087b0f983SVladimir Oltean ocelot_rmw_gix(ocelot, val, 17187b0f983SVladimir Oltean ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA | 17287b0f983SVladimir Oltean ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA | 17387b0f983SVladimir Oltean ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA, 17487b0f983SVladimir Oltean ANA_PORT_DROP_CFG, port); 17587b0f983SVladimir Oltean 17687b0f983SVladimir Oltean if (ocelot_port->vlan_aware) { 17787b0f983SVladimir Oltean if (ocelot_port->vid) 17887b0f983SVladimir Oltean /* Tag all frames except when VID == DEFAULT_VLAN */ 17987b0f983SVladimir Oltean val = REW_TAG_CFG_TAG_CFG(1); 18087b0f983SVladimir Oltean else 18187b0f983SVladimir Oltean /* Tag all frames */ 18287b0f983SVladimir Oltean val = REW_TAG_CFG_TAG_CFG(3); 18387b0f983SVladimir Oltean } else { 18487b0f983SVladimir Oltean /* Port tagging disabled. */ 18587b0f983SVladimir Oltean val = REW_TAG_CFG_TAG_CFG(0); 18687b0f983SVladimir Oltean } 18787b0f983SVladimir Oltean ocelot_rmw_gix(ocelot, val, 18887b0f983SVladimir Oltean REW_TAG_CFG_TAG_CFG_M, 18987b0f983SVladimir Oltean REW_TAG_CFG, port); 19087b0f983SVladimir Oltean 19197bb69e1SVladimir Oltean return 0; 19297bb69e1SVladimir Oltean } 19397bb69e1SVladimir Oltean 19487b0f983SVladimir Oltean void ocelot_port_vlan_filtering(struct ocelot *ocelot, int port, 19587b0f983SVladimir Oltean bool vlan_aware) 19687b0f983SVladimir Oltean { 19787b0f983SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 19887b0f983SVladimir Oltean u32 val; 19987b0f983SVladimir Oltean 20087b0f983SVladimir Oltean ocelot_port->vlan_aware = vlan_aware; 20187b0f983SVladimir Oltean 20287b0f983SVladimir Oltean if (vlan_aware) 20387b0f983SVladimir Oltean val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA | 20487b0f983SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1); 20587b0f983SVladimir Oltean else 20687b0f983SVladimir Oltean val = 0; 20787b0f983SVladimir Oltean ocelot_rmw_gix(ocelot, val, 20887b0f983SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA | 20987b0f983SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M, 21087b0f983SVladimir Oltean ANA_PORT_VLAN_CFG, port); 21187b0f983SVladimir Oltean 21287b0f983SVladimir Oltean ocelot_port_set_native_vlan(ocelot, port, ocelot_port->vid); 21387b0f983SVladimir Oltean } 21487b0f983SVladimir Oltean EXPORT_SYMBOL(ocelot_port_vlan_filtering); 21587b0f983SVladimir Oltean 21697bb69e1SVladimir Oltean /* Default vlan to clasify for untagged frames (may be zero) */ 21797bb69e1SVladimir Oltean static void ocelot_port_set_pvid(struct ocelot *ocelot, int port, u16 pvid) 21897bb69e1SVladimir Oltean { 21997bb69e1SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 22097bb69e1SVladimir Oltean 22197bb69e1SVladimir Oltean ocelot_rmw_gix(ocelot, 22297bb69e1SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_VID(pvid), 22397bb69e1SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_VID_M, 22497bb69e1SVladimir Oltean ANA_PORT_VLAN_CFG, port); 22597bb69e1SVladimir Oltean 22697bb69e1SVladimir Oltean ocelot_port->pvid = pvid; 2277142529fSAntoine Tenart } 2287142529fSAntoine Tenart 2295e256365SVladimir Oltean int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid, 2307142529fSAntoine Tenart bool untagged) 2317142529fSAntoine Tenart { 2327142529fSAntoine Tenart int ret; 2337142529fSAntoine Tenart 2347142529fSAntoine Tenart /* Make the port a member of the VLAN */ 23597bb69e1SVladimir Oltean ocelot->vlan_mask[vid] |= BIT(port); 2367142529fSAntoine Tenart ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]); 2377142529fSAntoine Tenart if (ret) 2387142529fSAntoine Tenart return ret; 2397142529fSAntoine Tenart 2407142529fSAntoine Tenart /* Default ingress vlan classification */ 2417142529fSAntoine Tenart if (pvid) 24297bb69e1SVladimir Oltean ocelot_port_set_pvid(ocelot, port, vid); 2437142529fSAntoine Tenart 2447142529fSAntoine Tenart /* Untagged egress vlan clasification */ 24597bb69e1SVladimir Oltean if (untagged) { 24697bb69e1SVladimir Oltean ret = ocelot_port_set_native_vlan(ocelot, port, vid); 24797bb69e1SVladimir Oltean if (ret) 24897bb69e1SVladimir Oltean return ret; 249b9cd75e6SVladimir Oltean } 2507142529fSAntoine Tenart 2517142529fSAntoine Tenart return 0; 2527142529fSAntoine Tenart } 2535e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_add); 2547142529fSAntoine Tenart 2555e256365SVladimir Oltean int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid) 2569855934cSVladimir Oltean { 2579855934cSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 2589855934cSVladimir Oltean int ret; 2597142529fSAntoine Tenart 2607142529fSAntoine Tenart /* Stop the port from being a member of the vlan */ 26197bb69e1SVladimir Oltean ocelot->vlan_mask[vid] &= ~BIT(port); 2627142529fSAntoine Tenart ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]); 2637142529fSAntoine Tenart if (ret) 2647142529fSAntoine Tenart return ret; 2657142529fSAntoine Tenart 2667142529fSAntoine Tenart /* Ingress */ 26797bb69e1SVladimir Oltean if (ocelot_port->pvid == vid) 26897bb69e1SVladimir Oltean ocelot_port_set_pvid(ocelot, port, 0); 2697142529fSAntoine Tenart 2707142529fSAntoine Tenart /* Egress */ 27197bb69e1SVladimir Oltean if (ocelot_port->vid == vid) 27297bb69e1SVladimir Oltean ocelot_port_set_native_vlan(ocelot, port, 0); 2737142529fSAntoine Tenart 2747142529fSAntoine Tenart return 0; 2757142529fSAntoine Tenart } 2765e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_del); 2777142529fSAntoine Tenart 278a556c76aSAlexandre Belloni static void ocelot_vlan_init(struct ocelot *ocelot) 279a556c76aSAlexandre Belloni { 2807142529fSAntoine Tenart u16 port, vid; 2817142529fSAntoine Tenart 282a556c76aSAlexandre Belloni /* Clear VLAN table, by default all ports are members of all VLANs */ 283a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT, 284a556c76aSAlexandre Belloni ANA_TABLES_VLANACCESS); 285a556c76aSAlexandre Belloni ocelot_vlant_wait_for_completion(ocelot); 2867142529fSAntoine Tenart 2877142529fSAntoine Tenart /* Configure the port VLAN memberships */ 2887142529fSAntoine Tenart for (vid = 1; vid < VLAN_N_VID; vid++) { 2897142529fSAntoine Tenart ocelot->vlan_mask[vid] = 0; 2907142529fSAntoine Tenart ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]); 2917142529fSAntoine Tenart } 2927142529fSAntoine Tenart 2937142529fSAntoine Tenart /* Because VLAN filtering is enabled, we need VID 0 to get untagged 2947142529fSAntoine Tenart * traffic. It is added automatically if 8021q module is loaded, but 2957142529fSAntoine Tenart * we can't rely on it since module may be not loaded. 2967142529fSAntoine Tenart */ 2977142529fSAntoine Tenart ocelot->vlan_mask[0] = GENMASK(ocelot->num_phys_ports - 1, 0); 2987142529fSAntoine Tenart ocelot_vlant_set_mask(ocelot, 0, ocelot->vlan_mask[0]); 2997142529fSAntoine Tenart 3007142529fSAntoine Tenart /* Set vlan ingress filter mask to all ports but the CPU port by 3017142529fSAntoine Tenart * default. 3027142529fSAntoine Tenart */ 303714d0ffaSVladimir Oltean ocelot_write(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0), 304714d0ffaSVladimir Oltean ANA_VLANMASK); 3057142529fSAntoine Tenart 3067142529fSAntoine Tenart for (port = 0; port < ocelot->num_phys_ports; port++) { 3077142529fSAntoine Tenart ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port); 3087142529fSAntoine Tenart ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port); 3097142529fSAntoine Tenart } 310a556c76aSAlexandre Belloni } 311a556c76aSAlexandre Belloni 312a556c76aSAlexandre Belloni /* Watermark encode 313a556c76aSAlexandre Belloni * Bit 8: Unit; 0:1, 1:16 314a556c76aSAlexandre Belloni * Bit 7-0: Value to be multiplied with unit 315a556c76aSAlexandre Belloni */ 316a556c76aSAlexandre Belloni static u16 ocelot_wm_enc(u16 value) 317a556c76aSAlexandre Belloni { 318a556c76aSAlexandre Belloni if (value >= BIT(8)) 319a556c76aSAlexandre Belloni return BIT(8) | (value / 16); 320a556c76aSAlexandre Belloni 321a556c76aSAlexandre Belloni return value; 322a556c76aSAlexandre Belloni } 323a556c76aSAlexandre Belloni 3245e256365SVladimir Oltean void ocelot_adjust_link(struct ocelot *ocelot, int port, 32526f4dbabSVladimir Oltean struct phy_device *phydev) 326a556c76aSAlexandre Belloni { 32726f4dbabSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 3285bc9d2e6SVladimir Oltean int speed, mode = 0; 329a556c76aSAlexandre Belloni 33026f4dbabSVladimir Oltean switch (phydev->speed) { 331a556c76aSAlexandre Belloni case SPEED_10: 332a556c76aSAlexandre Belloni speed = OCELOT_SPEED_10; 333a556c76aSAlexandre Belloni break; 334a556c76aSAlexandre Belloni case SPEED_100: 335a556c76aSAlexandre Belloni speed = OCELOT_SPEED_100; 336a556c76aSAlexandre Belloni break; 337a556c76aSAlexandre Belloni case SPEED_1000: 338a556c76aSAlexandre Belloni speed = OCELOT_SPEED_1000; 339a556c76aSAlexandre Belloni mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA; 340a556c76aSAlexandre Belloni break; 341a556c76aSAlexandre Belloni case SPEED_2500: 342a556c76aSAlexandre Belloni speed = OCELOT_SPEED_2500; 343a556c76aSAlexandre Belloni mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA; 344a556c76aSAlexandre Belloni break; 345a556c76aSAlexandre Belloni default: 34626f4dbabSVladimir Oltean dev_err(ocelot->dev, "Unsupported PHY speed on port %d: %d\n", 34726f4dbabSVladimir Oltean port, phydev->speed); 348a556c76aSAlexandre Belloni return; 349a556c76aSAlexandre Belloni } 350a556c76aSAlexandre Belloni 35126f4dbabSVladimir Oltean phy_print_status(phydev); 352a556c76aSAlexandre Belloni 35326f4dbabSVladimir Oltean if (!phydev->link) 354a556c76aSAlexandre Belloni return; 355a556c76aSAlexandre Belloni 356a556c76aSAlexandre Belloni /* Only full duplex supported for now */ 357004d44f6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_MODE_CFG_FDX_ENA | 358a556c76aSAlexandre Belloni mode, DEV_MAC_MODE_CFG); 359a556c76aSAlexandre Belloni 3601ba8f656SVladimir Oltean /* Disable HDX fast control */ 3611ba8f656SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_PORT_MISC_HDX_FAST_DIS, 3621ba8f656SVladimir Oltean DEV_PORT_MISC); 3631ba8f656SVladimir Oltean 3641ba8f656SVladimir Oltean /* SGMII only for now */ 3651ba8f656SVladimir Oltean ocelot_port_writel(ocelot_port, PCS1G_MODE_CFG_SGMII_MODE_ENA, 3661ba8f656SVladimir Oltean PCS1G_MODE_CFG); 3671ba8f656SVladimir Oltean ocelot_port_writel(ocelot_port, PCS1G_SD_CFG_SD_SEL, PCS1G_SD_CFG); 3681ba8f656SVladimir Oltean 3691ba8f656SVladimir Oltean /* Enable PCS */ 3701ba8f656SVladimir Oltean ocelot_port_writel(ocelot_port, PCS1G_CFG_PCS_ENA, PCS1G_CFG); 3711ba8f656SVladimir Oltean 3721ba8f656SVladimir Oltean /* No aneg on SGMII */ 3731ba8f656SVladimir Oltean ocelot_port_writel(ocelot_port, 0, PCS1G_ANEG_CFG); 3741ba8f656SVladimir Oltean 3751ba8f656SVladimir Oltean /* No loopback */ 3761ba8f656SVladimir Oltean ocelot_port_writel(ocelot_port, 0, PCS1G_LB_CFG); 377a556c76aSAlexandre Belloni 378a556c76aSAlexandre Belloni /* Enable MAC module */ 379004d44f6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA | 380a556c76aSAlexandre Belloni DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG); 381a556c76aSAlexandre Belloni 382a556c76aSAlexandre Belloni /* Take MAC, Port, Phy (intern) and PCS (SGMII/Serdes) clock out of 383a556c76aSAlexandre Belloni * reset */ 384004d44f6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(speed), 385a556c76aSAlexandre Belloni DEV_CLOCK_CFG); 386a556c76aSAlexandre Belloni 387a556c76aSAlexandre Belloni /* No PFC */ 388a556c76aSAlexandre Belloni ocelot_write_gix(ocelot, ANA_PFC_PFC_CFG_FC_LINK_SPEED(speed), 389004d44f6SVladimir Oltean ANA_PFC_PFC_CFG, port); 390a556c76aSAlexandre Belloni 391a556c76aSAlexandre Belloni /* Core: Enable port for frame transfer */ 392*886e1387SVladimir Oltean ocelot_fields_write(ocelot, port, 393*886e1387SVladimir Oltean QSYS_SWITCH_PORT_MODE_PORT_ENA, 1); 394a556c76aSAlexandre Belloni 395a556c76aSAlexandre Belloni /* Flow control */ 396a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) | 397a556c76aSAlexandre Belloni SYS_MAC_FC_CFG_RX_FC_ENA | SYS_MAC_FC_CFG_TX_FC_ENA | 398a556c76aSAlexandre Belloni SYS_MAC_FC_CFG_ZERO_PAUSE_ENA | 399a556c76aSAlexandre Belloni SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) | 400a556c76aSAlexandre Belloni SYS_MAC_FC_CFG_FC_LINK_SPEED(speed), 401004d44f6SVladimir Oltean SYS_MAC_FC_CFG, port); 402004d44f6SVladimir Oltean ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port); 403a556c76aSAlexandre Belloni } 4045e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_adjust_link); 405a556c76aSAlexandre Belloni 4065e256365SVladimir Oltean void ocelot_port_enable(struct ocelot *ocelot, int port, 407889b8950SVladimir Oltean struct phy_device *phy) 408a556c76aSAlexandre Belloni { 409a556c76aSAlexandre Belloni /* Enable receiving frames on the port, and activate auto-learning of 410a556c76aSAlexandre Belloni * MAC addresses. 411a556c76aSAlexandre Belloni */ 412a556c76aSAlexandre Belloni ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO | 413a556c76aSAlexandre Belloni ANA_PORT_PORT_CFG_RECV_ENA | 414004d44f6SVladimir Oltean ANA_PORT_PORT_CFG_PORTID_VAL(port), 415004d44f6SVladimir Oltean ANA_PORT_PORT_CFG, port); 416889b8950SVladimir Oltean } 4175e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_enable); 418889b8950SVladimir Oltean 4195e256365SVladimir Oltean void ocelot_port_disable(struct ocelot *ocelot, int port) 420889b8950SVladimir Oltean { 421889b8950SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 422889b8950SVladimir Oltean 423889b8950SVladimir Oltean ocelot_port_writel(ocelot_port, 0, DEV_MAC_ENA_CFG); 424*886e1387SVladimir Oltean ocelot_fields_write(ocelot, port, QSYS_SWITCH_PORT_MODE_PORT_ENA, 0); 425889b8950SVladimir Oltean } 4265e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_disable); 427889b8950SVladimir Oltean 428400928bfSYangbo Lu int ocelot_port_add_txtstamp_skb(struct ocelot_port *ocelot_port, 429400928bfSYangbo Lu struct sk_buff *skb) 430400928bfSYangbo Lu { 431400928bfSYangbo Lu struct skb_shared_info *shinfo = skb_shinfo(skb); 432400928bfSYangbo Lu struct ocelot *ocelot = ocelot_port->ocelot; 433400928bfSYangbo Lu 434400928bfSYangbo Lu if (ocelot->ptp && shinfo->tx_flags & SKBTX_HW_TSTAMP && 435400928bfSYangbo Lu ocelot_port->ptp_cmd == IFH_REW_OP_TWO_STEP_PTP) { 436400928bfSYangbo Lu shinfo->tx_flags |= SKBTX_IN_PROGRESS; 437b049da13SYangbo Lu /* Store timestamp ID in cb[0] of sk_buff */ 438b049da13SYangbo Lu skb->cb[0] = ocelot_port->ts_id % 4; 439b049da13SYangbo Lu skb_queue_tail(&ocelot_port->tx_skbs, skb); 440400928bfSYangbo Lu return 0; 441400928bfSYangbo Lu } 442400928bfSYangbo Lu return -ENODATA; 443400928bfSYangbo Lu } 444400928bfSYangbo Lu EXPORT_SYMBOL(ocelot_port_add_txtstamp_skb); 445400928bfSYangbo Lu 446e23a7b3eSYangbo Lu static void ocelot_get_hwtimestamp(struct ocelot *ocelot, 447e23a7b3eSYangbo Lu struct timespec64 *ts) 4484e3b0468SAntoine Tenart { 4494e3b0468SAntoine Tenart unsigned long flags; 4504e3b0468SAntoine Tenart u32 val; 4514e3b0468SAntoine Tenart 4524e3b0468SAntoine Tenart spin_lock_irqsave(&ocelot->ptp_clock_lock, flags); 4534e3b0468SAntoine Tenart 4544e3b0468SAntoine Tenart /* Read current PTP time to get seconds */ 4554e3b0468SAntoine Tenart val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN); 4564e3b0468SAntoine Tenart 4574e3b0468SAntoine Tenart val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM); 4584e3b0468SAntoine Tenart val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE); 4594e3b0468SAntoine Tenart ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN); 4604e3b0468SAntoine Tenart ts->tv_sec = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN); 4614e3b0468SAntoine Tenart 4624e3b0468SAntoine Tenart /* Read packet HW timestamp from FIFO */ 4634e3b0468SAntoine Tenart val = ocelot_read(ocelot, SYS_PTP_TXSTAMP); 4644e3b0468SAntoine Tenart ts->tv_nsec = SYS_PTP_TXSTAMP_PTP_TXSTAMP(val); 4654e3b0468SAntoine Tenart 4664e3b0468SAntoine Tenart /* Sec has incremented since the ts was registered */ 4674e3b0468SAntoine Tenart if ((ts->tv_sec & 0x1) != !!(val & SYS_PTP_TXSTAMP_PTP_TXSTAMP_SEC)) 4684e3b0468SAntoine Tenart ts->tv_sec--; 4694e3b0468SAntoine Tenart 4704e3b0468SAntoine Tenart spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags); 4714e3b0468SAntoine Tenart } 472e23a7b3eSYangbo Lu 473e23a7b3eSYangbo Lu void ocelot_get_txtstamp(struct ocelot *ocelot) 474e23a7b3eSYangbo Lu { 475e23a7b3eSYangbo Lu int budget = OCELOT_PTP_QUEUE_SZ; 476e23a7b3eSYangbo Lu 477e23a7b3eSYangbo Lu while (budget--) { 478b049da13SYangbo Lu struct sk_buff *skb, *skb_tmp, *skb_match = NULL; 479e23a7b3eSYangbo Lu struct skb_shared_hwtstamps shhwtstamps; 480e23a7b3eSYangbo Lu struct ocelot_port *port; 481e23a7b3eSYangbo Lu struct timespec64 ts; 482b049da13SYangbo Lu unsigned long flags; 483e23a7b3eSYangbo Lu u32 val, id, txport; 484e23a7b3eSYangbo Lu 485e23a7b3eSYangbo Lu val = ocelot_read(ocelot, SYS_PTP_STATUS); 486e23a7b3eSYangbo Lu 487e23a7b3eSYangbo Lu /* Check if a timestamp can be retrieved */ 488e23a7b3eSYangbo Lu if (!(val & SYS_PTP_STATUS_PTP_MESS_VLD)) 489e23a7b3eSYangbo Lu break; 490e23a7b3eSYangbo Lu 491e23a7b3eSYangbo Lu WARN_ON(val & SYS_PTP_STATUS_PTP_OVFL); 492e23a7b3eSYangbo Lu 493e23a7b3eSYangbo Lu /* Retrieve the ts ID and Tx port */ 494e23a7b3eSYangbo Lu id = SYS_PTP_STATUS_PTP_MESS_ID_X(val); 495e23a7b3eSYangbo Lu txport = SYS_PTP_STATUS_PTP_MESS_TXPORT_X(val); 496e23a7b3eSYangbo Lu 497e23a7b3eSYangbo Lu /* Retrieve its associated skb */ 498e23a7b3eSYangbo Lu port = ocelot->ports[txport]; 499e23a7b3eSYangbo Lu 500b049da13SYangbo Lu spin_lock_irqsave(&port->tx_skbs.lock, flags); 501b049da13SYangbo Lu 502b049da13SYangbo Lu skb_queue_walk_safe(&port->tx_skbs, skb, skb_tmp) { 503b049da13SYangbo Lu if (skb->cb[0] != id) 504e23a7b3eSYangbo Lu continue; 505b049da13SYangbo Lu __skb_unlink(skb, &port->tx_skbs); 506b049da13SYangbo Lu skb_match = skb; 507fc62c094SYangbo Lu break; 508e23a7b3eSYangbo Lu } 509e23a7b3eSYangbo Lu 510b049da13SYangbo Lu spin_unlock_irqrestore(&port->tx_skbs.lock, flags); 511b049da13SYangbo Lu 512e23a7b3eSYangbo Lu /* Next ts */ 513e23a7b3eSYangbo Lu ocelot_write(ocelot, SYS_PTP_NXT_PTP_NXT, SYS_PTP_NXT); 514e23a7b3eSYangbo Lu 515b049da13SYangbo Lu if (unlikely(!skb_match)) 516e23a7b3eSYangbo Lu continue; 517e23a7b3eSYangbo Lu 518e23a7b3eSYangbo Lu /* Get the h/w timestamp */ 519e23a7b3eSYangbo Lu ocelot_get_hwtimestamp(ocelot, &ts); 520e23a7b3eSYangbo Lu 521e23a7b3eSYangbo Lu /* Set the timestamp into the skb */ 522e23a7b3eSYangbo Lu memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 523e23a7b3eSYangbo Lu shhwtstamps.hwtstamp = ktime_set(ts.tv_sec, ts.tv_nsec); 524b049da13SYangbo Lu skb_tstamp_tx(skb_match, &shhwtstamps); 525e23a7b3eSYangbo Lu 526b049da13SYangbo Lu dev_kfree_skb_any(skb_match); 527e23a7b3eSYangbo Lu } 528e23a7b3eSYangbo Lu } 529e23a7b3eSYangbo Lu EXPORT_SYMBOL(ocelot_get_txtstamp); 5304e3b0468SAntoine Tenart 5315e256365SVladimir Oltean int ocelot_fdb_add(struct ocelot *ocelot, int port, 53287b0f983SVladimir Oltean const unsigned char *addr, u16 vid) 533a556c76aSAlexandre Belloni { 534531ee1a6SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 535471beb11SVladimir Oltean int pgid = port; 536471beb11SVladimir Oltean 537471beb11SVladimir Oltean if (port == ocelot->npi) 538471beb11SVladimir Oltean pgid = PGID_CPU; 539a556c76aSAlexandre Belloni 5407142529fSAntoine Tenart if (!vid) { 54187b0f983SVladimir Oltean if (!ocelot_port->vlan_aware) 5427142529fSAntoine Tenart /* If the bridge is not VLAN aware and no VID was 5437142529fSAntoine Tenart * provided, set it to pvid to ensure the MAC entry 5447142529fSAntoine Tenart * matches incoming untagged packets 5457142529fSAntoine Tenart */ 546531ee1a6SVladimir Oltean vid = ocelot_port->pvid; 5477142529fSAntoine Tenart else 5487142529fSAntoine Tenart /* If the bridge is VLAN aware a VID must be provided as 5497142529fSAntoine Tenart * otherwise the learnt entry wouldn't match any frame. 5507142529fSAntoine Tenart */ 5517142529fSAntoine Tenart return -EINVAL; 5527142529fSAntoine Tenart } 5537142529fSAntoine Tenart 554471beb11SVladimir Oltean return ocelot_mact_learn(ocelot, pgid, addr, vid, ENTRYTYPE_LOCKED); 555a556c76aSAlexandre Belloni } 5565e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_add); 557a556c76aSAlexandre Belloni 5585e256365SVladimir Oltean int ocelot_fdb_del(struct ocelot *ocelot, int port, 559531ee1a6SVladimir Oltean const unsigned char *addr, u16 vid) 560531ee1a6SVladimir Oltean { 561531ee1a6SVladimir Oltean return ocelot_mact_forget(ocelot, addr, vid); 562531ee1a6SVladimir Oltean } 5635e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_del); 564531ee1a6SVladimir Oltean 5659c90eea3SVladimir Oltean int ocelot_port_fdb_do_dump(const unsigned char *addr, u16 vid, 566531ee1a6SVladimir Oltean bool is_static, void *data) 567a556c76aSAlexandre Belloni { 568531ee1a6SVladimir Oltean struct ocelot_dump_ctx *dump = data; 569a556c76aSAlexandre Belloni u32 portid = NETLINK_CB(dump->cb->skb).portid; 570a556c76aSAlexandre Belloni u32 seq = dump->cb->nlh->nlmsg_seq; 571a556c76aSAlexandre Belloni struct nlmsghdr *nlh; 572a556c76aSAlexandre Belloni struct ndmsg *ndm; 573a556c76aSAlexandre Belloni 574a556c76aSAlexandre Belloni if (dump->idx < dump->cb->args[2]) 575a556c76aSAlexandre Belloni goto skip; 576a556c76aSAlexandre Belloni 577a556c76aSAlexandre Belloni nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH, 578a556c76aSAlexandre Belloni sizeof(*ndm), NLM_F_MULTI); 579a556c76aSAlexandre Belloni if (!nlh) 580a556c76aSAlexandre Belloni return -EMSGSIZE; 581a556c76aSAlexandre Belloni 582a556c76aSAlexandre Belloni ndm = nlmsg_data(nlh); 583a556c76aSAlexandre Belloni ndm->ndm_family = AF_BRIDGE; 584a556c76aSAlexandre Belloni ndm->ndm_pad1 = 0; 585a556c76aSAlexandre Belloni ndm->ndm_pad2 = 0; 586a556c76aSAlexandre Belloni ndm->ndm_flags = NTF_SELF; 587a556c76aSAlexandre Belloni ndm->ndm_type = 0; 588a556c76aSAlexandre Belloni ndm->ndm_ifindex = dump->dev->ifindex; 589531ee1a6SVladimir Oltean ndm->ndm_state = is_static ? NUD_NOARP : NUD_REACHABLE; 590a556c76aSAlexandre Belloni 591531ee1a6SVladimir Oltean if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, addr)) 592a556c76aSAlexandre Belloni goto nla_put_failure; 593a556c76aSAlexandre Belloni 594531ee1a6SVladimir Oltean if (vid && nla_put_u16(dump->skb, NDA_VLAN, vid)) 595a556c76aSAlexandre Belloni goto nla_put_failure; 596a556c76aSAlexandre Belloni 597a556c76aSAlexandre Belloni nlmsg_end(dump->skb, nlh); 598a556c76aSAlexandre Belloni 599a556c76aSAlexandre Belloni skip: 600a556c76aSAlexandre Belloni dump->idx++; 601a556c76aSAlexandre Belloni return 0; 602a556c76aSAlexandre Belloni 603a556c76aSAlexandre Belloni nla_put_failure: 604a556c76aSAlexandre Belloni nlmsg_cancel(dump->skb, nlh); 605a556c76aSAlexandre Belloni return -EMSGSIZE; 606a556c76aSAlexandre Belloni } 6079c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_port_fdb_do_dump); 608a556c76aSAlexandre Belloni 609531ee1a6SVladimir Oltean static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col, 610a556c76aSAlexandre Belloni struct ocelot_mact_entry *entry) 611a556c76aSAlexandre Belloni { 612a556c76aSAlexandre Belloni u32 val, dst, macl, mach; 613531ee1a6SVladimir Oltean char mac[ETH_ALEN]; 614a556c76aSAlexandre Belloni 615a556c76aSAlexandre Belloni /* Set row and column to read from */ 616a556c76aSAlexandre Belloni ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row); 617a556c76aSAlexandre Belloni ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col); 618a556c76aSAlexandre Belloni 619a556c76aSAlexandre Belloni /* Issue a read command */ 620a556c76aSAlexandre Belloni ocelot_write(ocelot, 621a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ), 622a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS); 623a556c76aSAlexandre Belloni 624a556c76aSAlexandre Belloni if (ocelot_mact_wait_for_completion(ocelot)) 625a556c76aSAlexandre Belloni return -ETIMEDOUT; 626a556c76aSAlexandre Belloni 627a556c76aSAlexandre Belloni /* Read the entry flags */ 628a556c76aSAlexandre Belloni val = ocelot_read(ocelot, ANA_TABLES_MACACCESS); 629a556c76aSAlexandre Belloni if (!(val & ANA_TABLES_MACACCESS_VALID)) 630a556c76aSAlexandre Belloni return -EINVAL; 631a556c76aSAlexandre Belloni 632a556c76aSAlexandre Belloni /* If the entry read has another port configured as its destination, 633a556c76aSAlexandre Belloni * do not report it. 634a556c76aSAlexandre Belloni */ 635a556c76aSAlexandre Belloni dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3; 636531ee1a6SVladimir Oltean if (dst != port) 637a556c76aSAlexandre Belloni return -EINVAL; 638a556c76aSAlexandre Belloni 639a556c76aSAlexandre Belloni /* Get the entry's MAC address and VLAN id */ 640a556c76aSAlexandre Belloni macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA); 641a556c76aSAlexandre Belloni mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA); 642a556c76aSAlexandre Belloni 643a556c76aSAlexandre Belloni mac[0] = (mach >> 8) & 0xff; 644a556c76aSAlexandre Belloni mac[1] = (mach >> 0) & 0xff; 645a556c76aSAlexandre Belloni mac[2] = (macl >> 24) & 0xff; 646a556c76aSAlexandre Belloni mac[3] = (macl >> 16) & 0xff; 647a556c76aSAlexandre Belloni mac[4] = (macl >> 8) & 0xff; 648a556c76aSAlexandre Belloni mac[5] = (macl >> 0) & 0xff; 649a556c76aSAlexandre Belloni 650a556c76aSAlexandre Belloni entry->vid = (mach >> 16) & 0xfff; 651a556c76aSAlexandre Belloni ether_addr_copy(entry->mac, mac); 652a556c76aSAlexandre Belloni 653a556c76aSAlexandre Belloni return 0; 654a556c76aSAlexandre Belloni } 655a556c76aSAlexandre Belloni 6565e256365SVladimir Oltean int ocelot_fdb_dump(struct ocelot *ocelot, int port, 657531ee1a6SVladimir Oltean dsa_fdb_dump_cb_t *cb, void *data) 658a556c76aSAlexandre Belloni { 659531ee1a6SVladimir Oltean int i, j; 660a556c76aSAlexandre Belloni 66121ce7f3eSVladimir Oltean /* Loop through all the mac tables entries. */ 66221ce7f3eSVladimir Oltean for (i = 0; i < ocelot->num_mact_rows; i++) { 663a556c76aSAlexandre Belloni for (j = 0; j < 4; j++) { 664531ee1a6SVladimir Oltean struct ocelot_mact_entry entry; 665531ee1a6SVladimir Oltean bool is_static; 666531ee1a6SVladimir Oltean int ret; 667531ee1a6SVladimir Oltean 668531ee1a6SVladimir Oltean ret = ocelot_mact_read(ocelot, port, i, j, &entry); 669a556c76aSAlexandre Belloni /* If the entry is invalid (wrong port, invalid...), 670a556c76aSAlexandre Belloni * skip it. 671a556c76aSAlexandre Belloni */ 672a556c76aSAlexandre Belloni if (ret == -EINVAL) 673a556c76aSAlexandre Belloni continue; 674a556c76aSAlexandre Belloni else if (ret) 675531ee1a6SVladimir Oltean return ret; 676a556c76aSAlexandre Belloni 677531ee1a6SVladimir Oltean is_static = (entry.type == ENTRYTYPE_LOCKED); 678531ee1a6SVladimir Oltean 679531ee1a6SVladimir Oltean ret = cb(entry.mac, entry.vid, is_static, data); 680a556c76aSAlexandre Belloni if (ret) 681531ee1a6SVladimir Oltean return ret; 682a556c76aSAlexandre Belloni } 683a556c76aSAlexandre Belloni } 684a556c76aSAlexandre Belloni 685531ee1a6SVladimir Oltean return 0; 686531ee1a6SVladimir Oltean } 6875e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_dump); 688531ee1a6SVladimir Oltean 689f145922dSYangbo Lu int ocelot_hwstamp_get(struct ocelot *ocelot, int port, struct ifreq *ifr) 6904e3b0468SAntoine Tenart { 6914e3b0468SAntoine Tenart return copy_to_user(ifr->ifr_data, &ocelot->hwtstamp_config, 6924e3b0468SAntoine Tenart sizeof(ocelot->hwtstamp_config)) ? -EFAULT : 0; 6934e3b0468SAntoine Tenart } 694f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_get); 6954e3b0468SAntoine Tenart 696f145922dSYangbo Lu int ocelot_hwstamp_set(struct ocelot *ocelot, int port, struct ifreq *ifr) 6974e3b0468SAntoine Tenart { 698306fd44bSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 6994e3b0468SAntoine Tenart struct hwtstamp_config cfg; 7004e3b0468SAntoine Tenart 7014e3b0468SAntoine Tenart if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg))) 7024e3b0468SAntoine Tenart return -EFAULT; 7034e3b0468SAntoine Tenart 7044e3b0468SAntoine Tenart /* reserved for future extensions */ 7054e3b0468SAntoine Tenart if (cfg.flags) 7064e3b0468SAntoine Tenart return -EINVAL; 7074e3b0468SAntoine Tenart 7084e3b0468SAntoine Tenart /* Tx type sanity check */ 7094e3b0468SAntoine Tenart switch (cfg.tx_type) { 7104e3b0468SAntoine Tenart case HWTSTAMP_TX_ON: 711306fd44bSVladimir Oltean ocelot_port->ptp_cmd = IFH_REW_OP_TWO_STEP_PTP; 7124e3b0468SAntoine Tenart break; 7134e3b0468SAntoine Tenart case HWTSTAMP_TX_ONESTEP_SYNC: 7144e3b0468SAntoine Tenart /* IFH_REW_OP_ONE_STEP_PTP updates the correctional field, we 7154e3b0468SAntoine Tenart * need to update the origin time. 7164e3b0468SAntoine Tenart */ 717306fd44bSVladimir Oltean ocelot_port->ptp_cmd = IFH_REW_OP_ORIGIN_PTP; 7184e3b0468SAntoine Tenart break; 7194e3b0468SAntoine Tenart case HWTSTAMP_TX_OFF: 720306fd44bSVladimir Oltean ocelot_port->ptp_cmd = 0; 7214e3b0468SAntoine Tenart break; 7224e3b0468SAntoine Tenart default: 7234e3b0468SAntoine Tenart return -ERANGE; 7244e3b0468SAntoine Tenart } 7254e3b0468SAntoine Tenart 7264e3b0468SAntoine Tenart mutex_lock(&ocelot->ptp_lock); 7274e3b0468SAntoine Tenart 7284e3b0468SAntoine Tenart switch (cfg.rx_filter) { 7294e3b0468SAntoine Tenart case HWTSTAMP_FILTER_NONE: 7304e3b0468SAntoine Tenart break; 7314e3b0468SAntoine Tenart case HWTSTAMP_FILTER_ALL: 7324e3b0468SAntoine Tenart case HWTSTAMP_FILTER_SOME: 7334e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V1_L4_EVENT: 7344e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V1_L4_SYNC: 7354e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ: 7364e3b0468SAntoine Tenart case HWTSTAMP_FILTER_NTP_ALL: 7374e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: 7384e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: 7394e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: 7404e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L2_EVENT: 7414e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L2_SYNC: 7424e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ: 7434e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_EVENT: 7444e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_SYNC: 7454e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: 7464e3b0468SAntoine Tenart cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT; 7474e3b0468SAntoine Tenart break; 7484e3b0468SAntoine Tenart default: 7494e3b0468SAntoine Tenart mutex_unlock(&ocelot->ptp_lock); 7504e3b0468SAntoine Tenart return -ERANGE; 7514e3b0468SAntoine Tenart } 7524e3b0468SAntoine Tenart 7534e3b0468SAntoine Tenart /* Commit back the result & save it */ 7544e3b0468SAntoine Tenart memcpy(&ocelot->hwtstamp_config, &cfg, sizeof(cfg)); 7554e3b0468SAntoine Tenart mutex_unlock(&ocelot->ptp_lock); 7564e3b0468SAntoine Tenart 7574e3b0468SAntoine Tenart return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0; 7584e3b0468SAntoine Tenart } 759f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_set); 7604e3b0468SAntoine Tenart 7615e256365SVladimir Oltean void ocelot_get_strings(struct ocelot *ocelot, int port, u32 sset, u8 *data) 762a556c76aSAlexandre Belloni { 763a556c76aSAlexandre Belloni int i; 764a556c76aSAlexandre Belloni 765a556c76aSAlexandre Belloni if (sset != ETH_SS_STATS) 766a556c76aSAlexandre Belloni return; 767a556c76aSAlexandre Belloni 768a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_stats; i++) 769a556c76aSAlexandre Belloni memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name, 770a556c76aSAlexandre Belloni ETH_GSTRING_LEN); 771a556c76aSAlexandre Belloni } 7725e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_strings); 773a556c76aSAlexandre Belloni 7741e1caa97SClaudiu Manoil static void ocelot_update_stats(struct ocelot *ocelot) 775a556c76aSAlexandre Belloni { 776a556c76aSAlexandre Belloni int i, j; 777a556c76aSAlexandre Belloni 778a556c76aSAlexandre Belloni mutex_lock(&ocelot->stats_lock); 779a556c76aSAlexandre Belloni 780a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_phys_ports; i++) { 781a556c76aSAlexandre Belloni /* Configure the port to read the stats from */ 782a556c76aSAlexandre Belloni ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG); 783a556c76aSAlexandre Belloni 784a556c76aSAlexandre Belloni for (j = 0; j < ocelot->num_stats; j++) { 785a556c76aSAlexandre Belloni u32 val; 786a556c76aSAlexandre Belloni unsigned int idx = i * ocelot->num_stats + j; 787a556c76aSAlexandre Belloni 788a556c76aSAlexandre Belloni val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS, 789a556c76aSAlexandre Belloni ocelot->stats_layout[j].offset); 790a556c76aSAlexandre Belloni 791a556c76aSAlexandre Belloni if (val < (ocelot->stats[idx] & U32_MAX)) 792a556c76aSAlexandre Belloni ocelot->stats[idx] += (u64)1 << 32; 793a556c76aSAlexandre Belloni 794a556c76aSAlexandre Belloni ocelot->stats[idx] = (ocelot->stats[idx] & 795a556c76aSAlexandre Belloni ~(u64)U32_MAX) + val; 796a556c76aSAlexandre Belloni } 797a556c76aSAlexandre Belloni } 798a556c76aSAlexandre Belloni 7991e1caa97SClaudiu Manoil mutex_unlock(&ocelot->stats_lock); 8001e1caa97SClaudiu Manoil } 8011e1caa97SClaudiu Manoil 8021e1caa97SClaudiu Manoil static void ocelot_check_stats_work(struct work_struct *work) 8031e1caa97SClaudiu Manoil { 8041e1caa97SClaudiu Manoil struct delayed_work *del_work = to_delayed_work(work); 8051e1caa97SClaudiu Manoil struct ocelot *ocelot = container_of(del_work, struct ocelot, 8061e1caa97SClaudiu Manoil stats_work); 8071e1caa97SClaudiu Manoil 8081e1caa97SClaudiu Manoil ocelot_update_stats(ocelot); 8091e1caa97SClaudiu Manoil 810a556c76aSAlexandre Belloni queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work, 811a556c76aSAlexandre Belloni OCELOT_STATS_CHECK_DELAY); 812a556c76aSAlexandre Belloni } 813a556c76aSAlexandre Belloni 8145e256365SVladimir Oltean void ocelot_get_ethtool_stats(struct ocelot *ocelot, int port, u64 *data) 815a556c76aSAlexandre Belloni { 816a556c76aSAlexandre Belloni int i; 817a556c76aSAlexandre Belloni 818a556c76aSAlexandre Belloni /* check and update now */ 8191e1caa97SClaudiu Manoil ocelot_update_stats(ocelot); 820a556c76aSAlexandre Belloni 821a556c76aSAlexandre Belloni /* Copy all counters */ 822a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_stats; i++) 823004d44f6SVladimir Oltean *data++ = ocelot->stats[port * ocelot->num_stats + i]; 824a556c76aSAlexandre Belloni } 8255e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ethtool_stats); 826a556c76aSAlexandre Belloni 8275e256365SVladimir Oltean int ocelot_get_sset_count(struct ocelot *ocelot, int port, int sset) 828c7282d38SVladimir Oltean { 829a556c76aSAlexandre Belloni if (sset != ETH_SS_STATS) 830a556c76aSAlexandre Belloni return -EOPNOTSUPP; 831c7282d38SVladimir Oltean 832a556c76aSAlexandre Belloni return ocelot->num_stats; 833a556c76aSAlexandre Belloni } 8345e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_sset_count); 835a556c76aSAlexandre Belloni 8365e256365SVladimir Oltean int ocelot_get_ts_info(struct ocelot *ocelot, int port, 837c7282d38SVladimir Oltean struct ethtool_ts_info *info) 838c7282d38SVladimir Oltean { 8394e3b0468SAntoine Tenart info->phc_index = ocelot->ptp_clock ? 8404e3b0468SAntoine Tenart ptp_clock_index(ocelot->ptp_clock) : -1; 841d2b09a8eSYangbo Lu if (info->phc_index == -1) { 842d2b09a8eSYangbo Lu info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE | 843d2b09a8eSYangbo Lu SOF_TIMESTAMPING_RX_SOFTWARE | 844d2b09a8eSYangbo Lu SOF_TIMESTAMPING_SOFTWARE; 845d2b09a8eSYangbo Lu return 0; 846d2b09a8eSYangbo Lu } 8474e3b0468SAntoine Tenart info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE | 8484e3b0468SAntoine Tenart SOF_TIMESTAMPING_RX_SOFTWARE | 8494e3b0468SAntoine Tenart SOF_TIMESTAMPING_SOFTWARE | 8504e3b0468SAntoine Tenart SOF_TIMESTAMPING_TX_HARDWARE | 8514e3b0468SAntoine Tenart SOF_TIMESTAMPING_RX_HARDWARE | 8524e3b0468SAntoine Tenart SOF_TIMESTAMPING_RAW_HARDWARE; 8534e3b0468SAntoine Tenart info->tx_types = BIT(HWTSTAMP_TX_OFF) | BIT(HWTSTAMP_TX_ON) | 8544e3b0468SAntoine Tenart BIT(HWTSTAMP_TX_ONESTEP_SYNC); 8554e3b0468SAntoine Tenart info->rx_filters = BIT(HWTSTAMP_FILTER_NONE) | BIT(HWTSTAMP_FILTER_ALL); 8564e3b0468SAntoine Tenart 8574e3b0468SAntoine Tenart return 0; 8584e3b0468SAntoine Tenart } 8595e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ts_info); 8604e3b0468SAntoine Tenart 8615e256365SVladimir Oltean void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port, u8 state) 862a556c76aSAlexandre Belloni { 863a556c76aSAlexandre Belloni u32 port_cfg; 8644bda1415SVladimir Oltean int p, i; 865a556c76aSAlexandre Belloni 8664bda1415SVladimir Oltean if (!(BIT(port) & ocelot->bridge_mask)) 8674bda1415SVladimir Oltean return; 868a556c76aSAlexandre Belloni 8694bda1415SVladimir Oltean port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port); 870a556c76aSAlexandre Belloni 871a556c76aSAlexandre Belloni switch (state) { 872a556c76aSAlexandre Belloni case BR_STATE_FORWARDING: 8734bda1415SVladimir Oltean ocelot->bridge_fwd_mask |= BIT(port); 874a556c76aSAlexandre Belloni /* Fallthrough */ 875a556c76aSAlexandre Belloni case BR_STATE_LEARNING: 876a556c76aSAlexandre Belloni port_cfg |= ANA_PORT_PORT_CFG_LEARN_ENA; 877a556c76aSAlexandre Belloni break; 878a556c76aSAlexandre Belloni 879a556c76aSAlexandre Belloni default: 880a556c76aSAlexandre Belloni port_cfg &= ~ANA_PORT_PORT_CFG_LEARN_ENA; 8814bda1415SVladimir Oltean ocelot->bridge_fwd_mask &= ~BIT(port); 882a556c76aSAlexandre Belloni break; 883a556c76aSAlexandre Belloni } 884a556c76aSAlexandre Belloni 8854bda1415SVladimir Oltean ocelot_write_gix(ocelot, port_cfg, ANA_PORT_PORT_CFG, port); 886a556c76aSAlexandre Belloni 887a556c76aSAlexandre Belloni /* Apply FWD mask. The loop is needed to add/remove the current port as 888a556c76aSAlexandre Belloni * a source for the other ports. 889a556c76aSAlexandre Belloni */ 8904bda1415SVladimir Oltean for (p = 0; p < ocelot->num_phys_ports; p++) { 89169df578cSVladimir Oltean if (ocelot->bridge_fwd_mask & BIT(p)) { 8924bda1415SVladimir Oltean unsigned long mask = ocelot->bridge_fwd_mask & ~BIT(p); 893a556c76aSAlexandre Belloni 894a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_phys_ports; i++) { 895a556c76aSAlexandre Belloni unsigned long bond_mask = ocelot->lags[i]; 896a556c76aSAlexandre Belloni 897a556c76aSAlexandre Belloni if (!bond_mask) 898a556c76aSAlexandre Belloni continue; 899a556c76aSAlexandre Belloni 9004bda1415SVladimir Oltean if (bond_mask & BIT(p)) { 901a556c76aSAlexandre Belloni mask &= ~bond_mask; 902a556c76aSAlexandre Belloni break; 903a556c76aSAlexandre Belloni } 904a556c76aSAlexandre Belloni } 905a556c76aSAlexandre Belloni 906c9d2203bSVladimir Oltean ocelot_write_rix(ocelot, mask, 9074bda1415SVladimir Oltean ANA_PGID_PGID, PGID_SRC + p); 908a556c76aSAlexandre Belloni } else { 90969df578cSVladimir Oltean ocelot_write_rix(ocelot, 0, 9104bda1415SVladimir Oltean ANA_PGID_PGID, PGID_SRC + p); 9114bda1415SVladimir Oltean } 912a556c76aSAlexandre Belloni } 913a556c76aSAlexandre Belloni } 9145e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_bridge_stp_state_set); 915a556c76aSAlexandre Belloni 9165e256365SVladimir Oltean void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs) 9174bda1415SVladimir Oltean { 918c0d7eccbSVladimir Oltean unsigned int age_period = ANA_AUTOAGE_AGE_PERIOD(msecs / 2000); 919c0d7eccbSVladimir Oltean 920c0d7eccbSVladimir Oltean /* Setting AGE_PERIOD to zero effectively disables automatic aging, 921c0d7eccbSVladimir Oltean * which is clearly not what our intention is. So avoid that. 922c0d7eccbSVladimir Oltean */ 923c0d7eccbSVladimir Oltean if (!age_period) 924c0d7eccbSVladimir Oltean age_period = 1; 925c0d7eccbSVladimir Oltean 926c0d7eccbSVladimir Oltean ocelot_rmw(ocelot, age_period, ANA_AUTOAGE_AGE_PERIOD_M, ANA_AUTOAGE); 927a556c76aSAlexandre Belloni } 9285e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_set_ageing_time); 929a556c76aSAlexandre Belloni 930a556c76aSAlexandre Belloni static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot, 931a556c76aSAlexandre Belloni const unsigned char *addr, 932a556c76aSAlexandre Belloni u16 vid) 933a556c76aSAlexandre Belloni { 934a556c76aSAlexandre Belloni struct ocelot_multicast *mc; 935a556c76aSAlexandre Belloni 936a556c76aSAlexandre Belloni list_for_each_entry(mc, &ocelot->multicast, list) { 937a556c76aSAlexandre Belloni if (ether_addr_equal(mc->addr, addr) && mc->vid == vid) 938a556c76aSAlexandre Belloni return mc; 939a556c76aSAlexandre Belloni } 940a556c76aSAlexandre Belloni 941a556c76aSAlexandre Belloni return NULL; 942a556c76aSAlexandre Belloni } 943a556c76aSAlexandre Belloni 9449403c158SVladimir Oltean static enum macaccess_entry_type ocelot_classify_mdb(const unsigned char *addr) 9459403c158SVladimir Oltean { 9469403c158SVladimir Oltean if (addr[0] == 0x01 && addr[1] == 0x00 && addr[2] == 0x5e) 9479403c158SVladimir Oltean return ENTRYTYPE_MACv4; 9489403c158SVladimir Oltean if (addr[0] == 0x33 && addr[1] == 0x33) 9499403c158SVladimir Oltean return ENTRYTYPE_MACv6; 9509403c158SVladimir Oltean return ENTRYTYPE_NORMAL; 9519403c158SVladimir Oltean } 9529403c158SVladimir Oltean 9539403c158SVladimir Oltean static int ocelot_mdb_get_pgid(struct ocelot *ocelot, 9549403c158SVladimir Oltean enum macaccess_entry_type entry_type) 9559403c158SVladimir Oltean { 9569403c158SVladimir Oltean int pgid; 9579403c158SVladimir Oltean 9589403c158SVladimir Oltean /* According to VSC7514 datasheet 3.9.1.5 IPv4 Multicast Entries and 9599403c158SVladimir Oltean * 3.9.1.6 IPv6 Multicast Entries, "Instead of a lookup in the 9609403c158SVladimir Oltean * destination mask table (PGID), the destination set is programmed as 9619403c158SVladimir Oltean * part of the entry MAC address.", and the DEST_IDX is set to 0. 9629403c158SVladimir Oltean */ 9639403c158SVladimir Oltean if (entry_type == ENTRYTYPE_MACv4 || 9649403c158SVladimir Oltean entry_type == ENTRYTYPE_MACv6) 9659403c158SVladimir Oltean return 0; 9669403c158SVladimir Oltean 9679403c158SVladimir Oltean for_each_nonreserved_multicast_dest_pgid(ocelot, pgid) { 9689403c158SVladimir Oltean struct ocelot_multicast *mc; 9699403c158SVladimir Oltean bool used = false; 9709403c158SVladimir Oltean 9719403c158SVladimir Oltean list_for_each_entry(mc, &ocelot->multicast, list) { 9729403c158SVladimir Oltean if (mc->pgid == pgid) { 9739403c158SVladimir Oltean used = true; 9749403c158SVladimir Oltean break; 9759403c158SVladimir Oltean } 9769403c158SVladimir Oltean } 9779403c158SVladimir Oltean 9789403c158SVladimir Oltean if (!used) 9799403c158SVladimir Oltean return pgid; 9809403c158SVladimir Oltean } 9819403c158SVladimir Oltean 9829403c158SVladimir Oltean return -1; 9839403c158SVladimir Oltean } 9849403c158SVladimir Oltean 9859403c158SVladimir Oltean static void ocelot_encode_ports_to_mdb(unsigned char *addr, 9869403c158SVladimir Oltean struct ocelot_multicast *mc, 9879403c158SVladimir Oltean enum macaccess_entry_type entry_type) 9889403c158SVladimir Oltean { 9899403c158SVladimir Oltean memcpy(addr, mc->addr, ETH_ALEN); 9909403c158SVladimir Oltean 9919403c158SVladimir Oltean if (entry_type == ENTRYTYPE_MACv4) { 9929403c158SVladimir Oltean addr[0] = 0; 9939403c158SVladimir Oltean addr[1] = mc->ports >> 8; 9949403c158SVladimir Oltean addr[2] = mc->ports & 0xff; 9959403c158SVladimir Oltean } else if (entry_type == ENTRYTYPE_MACv6) { 9969403c158SVladimir Oltean addr[0] = mc->ports >> 8; 9979403c158SVladimir Oltean addr[1] = mc->ports & 0xff; 9989403c158SVladimir Oltean } 9999403c158SVladimir Oltean } 10009403c158SVladimir Oltean 1001209edf95SVladimir Oltean int ocelot_port_mdb_add(struct ocelot *ocelot, int port, 1002209edf95SVladimir Oltean const struct switchdev_obj_port_mdb *mdb) 1003a556c76aSAlexandre Belloni { 1004209edf95SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 10059403c158SVladimir Oltean enum macaccess_entry_type entry_type; 1006a556c76aSAlexandre Belloni unsigned char addr[ETH_ALEN]; 1007004d44f6SVladimir Oltean struct ocelot_multicast *mc; 1008a556c76aSAlexandre Belloni u16 vid = mdb->vid; 1009a556c76aSAlexandre Belloni bool new = false; 1010a556c76aSAlexandre Belloni 1011471beb11SVladimir Oltean if (port == ocelot->npi) 1012471beb11SVladimir Oltean port = ocelot->num_phys_ports; 1013471beb11SVladimir Oltean 1014a556c76aSAlexandre Belloni if (!vid) 1015004d44f6SVladimir Oltean vid = ocelot_port->pvid; 1016a556c76aSAlexandre Belloni 10179403c158SVladimir Oltean entry_type = ocelot_classify_mdb(mdb->addr); 10189403c158SVladimir Oltean 1019a556c76aSAlexandre Belloni mc = ocelot_multicast_get(ocelot, mdb->addr, vid); 1020a556c76aSAlexandre Belloni if (!mc) { 10219403c158SVladimir Oltean int pgid = ocelot_mdb_get_pgid(ocelot, entry_type); 10229403c158SVladimir Oltean 10239403c158SVladimir Oltean if (pgid < 0) { 10249403c158SVladimir Oltean dev_err(ocelot->dev, 10259403c158SVladimir Oltean "No more PGIDs available for mdb %pM vid %d\n", 10269403c158SVladimir Oltean mdb->addr, vid); 10279403c158SVladimir Oltean return -ENOSPC; 10289403c158SVladimir Oltean } 10299403c158SVladimir Oltean 1030a556c76aSAlexandre Belloni mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL); 1031a556c76aSAlexandre Belloni if (!mc) 1032a556c76aSAlexandre Belloni return -ENOMEM; 1033a556c76aSAlexandre Belloni 1034a556c76aSAlexandre Belloni memcpy(mc->addr, mdb->addr, ETH_ALEN); 1035a556c76aSAlexandre Belloni mc->vid = vid; 10369403c158SVladimir Oltean mc->pgid = pgid; 1037a556c76aSAlexandre Belloni 1038a556c76aSAlexandre Belloni list_add_tail(&mc->list, &ocelot->multicast); 1039a556c76aSAlexandre Belloni new = true; 1040a556c76aSAlexandre Belloni } 1041a556c76aSAlexandre Belloni 1042a556c76aSAlexandre Belloni if (!new) { 10439403c158SVladimir Oltean ocelot_encode_ports_to_mdb(addr, mc, entry_type); 1044a556c76aSAlexandre Belloni ocelot_mact_forget(ocelot, addr, vid); 1045a556c76aSAlexandre Belloni } 1046a556c76aSAlexandre Belloni 1047004d44f6SVladimir Oltean mc->ports |= BIT(port); 10489403c158SVladimir Oltean ocelot_encode_ports_to_mdb(addr, mc, entry_type); 1049a556c76aSAlexandre Belloni 10509403c158SVladimir Oltean return ocelot_mact_learn(ocelot, mc->pgid, addr, vid, entry_type); 1051a556c76aSAlexandre Belloni } 1052209edf95SVladimir Oltean EXPORT_SYMBOL(ocelot_port_mdb_add); 1053a556c76aSAlexandre Belloni 1054209edf95SVladimir Oltean int ocelot_port_mdb_del(struct ocelot *ocelot, int port, 1055a556c76aSAlexandre Belloni const struct switchdev_obj_port_mdb *mdb) 1056a556c76aSAlexandre Belloni { 1057209edf95SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 10589403c158SVladimir Oltean enum macaccess_entry_type entry_type; 1059a556c76aSAlexandre Belloni unsigned char addr[ETH_ALEN]; 1060004d44f6SVladimir Oltean struct ocelot_multicast *mc; 1061a556c76aSAlexandre Belloni u16 vid = mdb->vid; 1062a556c76aSAlexandre Belloni 1063471beb11SVladimir Oltean if (port == ocelot->npi) 1064471beb11SVladimir Oltean port = ocelot->num_phys_ports; 1065471beb11SVladimir Oltean 1066a556c76aSAlexandre Belloni if (!vid) 1067004d44f6SVladimir Oltean vid = ocelot_port->pvid; 1068a556c76aSAlexandre Belloni 1069a556c76aSAlexandre Belloni mc = ocelot_multicast_get(ocelot, mdb->addr, vid); 1070a556c76aSAlexandre Belloni if (!mc) 1071a556c76aSAlexandre Belloni return -ENOENT; 1072a556c76aSAlexandre Belloni 10739403c158SVladimir Oltean entry_type = ocelot_classify_mdb(mdb->addr); 10749403c158SVladimir Oltean 10759403c158SVladimir Oltean ocelot_encode_ports_to_mdb(addr, mc, entry_type); 1076a556c76aSAlexandre Belloni ocelot_mact_forget(ocelot, addr, vid); 1077a556c76aSAlexandre Belloni 1078004d44f6SVladimir Oltean mc->ports &= ~BIT(port); 1079a556c76aSAlexandre Belloni if (!mc->ports) { 1080a556c76aSAlexandre Belloni list_del(&mc->list); 1081a556c76aSAlexandre Belloni devm_kfree(ocelot->dev, mc); 1082a556c76aSAlexandre Belloni return 0; 1083a556c76aSAlexandre Belloni } 1084a556c76aSAlexandre Belloni 10859403c158SVladimir Oltean ocelot_encode_ports_to_mdb(addr, mc, entry_type); 1086a556c76aSAlexandre Belloni 10879403c158SVladimir Oltean return ocelot_mact_learn(ocelot, mc->pgid, addr, vid, entry_type); 1088a556c76aSAlexandre Belloni } 1089209edf95SVladimir Oltean EXPORT_SYMBOL(ocelot_port_mdb_del); 1090a556c76aSAlexandre Belloni 10915e256365SVladimir Oltean int ocelot_port_bridge_join(struct ocelot *ocelot, int port, 1092a556c76aSAlexandre Belloni struct net_device *bridge) 1093a556c76aSAlexandre Belloni { 1094a556c76aSAlexandre Belloni if (!ocelot->bridge_mask) { 1095a556c76aSAlexandre Belloni ocelot->hw_bridge_dev = bridge; 1096a556c76aSAlexandre Belloni } else { 1097a556c76aSAlexandre Belloni if (ocelot->hw_bridge_dev != bridge) 1098a556c76aSAlexandre Belloni /* This is adding the port to a second bridge, this is 1099a556c76aSAlexandre Belloni * unsupported */ 1100a556c76aSAlexandre Belloni return -ENODEV; 1101a556c76aSAlexandre Belloni } 1102a556c76aSAlexandre Belloni 1103f270dbfaSVladimir Oltean ocelot->bridge_mask |= BIT(port); 1104a556c76aSAlexandre Belloni 1105a556c76aSAlexandre Belloni return 0; 1106a556c76aSAlexandre Belloni } 11075e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_join); 1108a556c76aSAlexandre Belloni 11095e256365SVladimir Oltean int ocelot_port_bridge_leave(struct ocelot *ocelot, int port, 1110a556c76aSAlexandre Belloni struct net_device *bridge) 1111a556c76aSAlexandre Belloni { 111297bb69e1SVladimir Oltean ocelot->bridge_mask &= ~BIT(port); 1113a556c76aSAlexandre Belloni 1114a556c76aSAlexandre Belloni if (!ocelot->bridge_mask) 1115a556c76aSAlexandre Belloni ocelot->hw_bridge_dev = NULL; 11167142529fSAntoine Tenart 111797bb69e1SVladimir Oltean ocelot_port_vlan_filtering(ocelot, port, 0); 111897bb69e1SVladimir Oltean ocelot_port_set_pvid(ocelot, port, 0); 111997bb69e1SVladimir Oltean return ocelot_port_set_native_vlan(ocelot, port, 0); 1120a556c76aSAlexandre Belloni } 11215e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_leave); 1122a556c76aSAlexandre Belloni 1123dc96ee37SAlexandre Belloni static void ocelot_set_aggr_pgids(struct ocelot *ocelot) 1124dc96ee37SAlexandre Belloni { 1125dc96ee37SAlexandre Belloni int i, port, lag; 1126dc96ee37SAlexandre Belloni 1127dc96ee37SAlexandre Belloni /* Reset destination and aggregation PGIDS */ 112896b029b0SVladimir Oltean for_each_unicast_dest_pgid(ocelot, port) 1129dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port); 1130dc96ee37SAlexandre Belloni 113196b029b0SVladimir Oltean for_each_aggr_pgid(ocelot, i) 1132dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0), 1133dc96ee37SAlexandre Belloni ANA_PGID_PGID, i); 1134dc96ee37SAlexandre Belloni 1135dc96ee37SAlexandre Belloni /* Now, set PGIDs for each LAG */ 1136dc96ee37SAlexandre Belloni for (lag = 0; lag < ocelot->num_phys_ports; lag++) { 1137dc96ee37SAlexandre Belloni unsigned long bond_mask; 1138dc96ee37SAlexandre Belloni int aggr_count = 0; 1139dc96ee37SAlexandre Belloni u8 aggr_idx[16]; 1140dc96ee37SAlexandre Belloni 1141dc96ee37SAlexandre Belloni bond_mask = ocelot->lags[lag]; 1142dc96ee37SAlexandre Belloni if (!bond_mask) 1143dc96ee37SAlexandre Belloni continue; 1144dc96ee37SAlexandre Belloni 1145dc96ee37SAlexandre Belloni for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) { 1146dc96ee37SAlexandre Belloni // Destination mask 1147dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, bond_mask, 1148dc96ee37SAlexandre Belloni ANA_PGID_PGID, port); 1149dc96ee37SAlexandre Belloni aggr_idx[aggr_count] = port; 1150dc96ee37SAlexandre Belloni aggr_count++; 1151dc96ee37SAlexandre Belloni } 1152dc96ee37SAlexandre Belloni 115396b029b0SVladimir Oltean for_each_aggr_pgid(ocelot, i) { 1154dc96ee37SAlexandre Belloni u32 ac; 1155dc96ee37SAlexandre Belloni 1156dc96ee37SAlexandre Belloni ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i); 1157dc96ee37SAlexandre Belloni ac &= ~bond_mask; 1158dc96ee37SAlexandre Belloni ac |= BIT(aggr_idx[i % aggr_count]); 1159dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i); 1160dc96ee37SAlexandre Belloni } 1161dc96ee37SAlexandre Belloni } 1162dc96ee37SAlexandre Belloni } 1163dc96ee37SAlexandre Belloni 1164dc96ee37SAlexandre Belloni static void ocelot_setup_lag(struct ocelot *ocelot, int lag) 1165dc96ee37SAlexandre Belloni { 1166dc96ee37SAlexandre Belloni unsigned long bond_mask = ocelot->lags[lag]; 1167dc96ee37SAlexandre Belloni unsigned int p; 1168dc96ee37SAlexandre Belloni 1169dc96ee37SAlexandre Belloni for_each_set_bit(p, &bond_mask, ocelot->num_phys_ports) { 1170dc96ee37SAlexandre Belloni u32 port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, p); 1171dc96ee37SAlexandre Belloni 1172dc96ee37SAlexandre Belloni port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M; 1173dc96ee37SAlexandre Belloni 1174dc96ee37SAlexandre Belloni /* Use lag port as logical port for port i */ 1175dc96ee37SAlexandre Belloni ocelot_write_gix(ocelot, port_cfg | 1176dc96ee37SAlexandre Belloni ANA_PORT_PORT_CFG_PORTID_VAL(lag), 1177dc96ee37SAlexandre Belloni ANA_PORT_PORT_CFG, p); 1178dc96ee37SAlexandre Belloni } 1179dc96ee37SAlexandre Belloni } 1180dc96ee37SAlexandre Belloni 11819c90eea3SVladimir Oltean int ocelot_port_lag_join(struct ocelot *ocelot, int port, 1182dc96ee37SAlexandre Belloni struct net_device *bond) 1183dc96ee37SAlexandre Belloni { 1184dc96ee37SAlexandre Belloni struct net_device *ndev; 1185dc96ee37SAlexandre Belloni u32 bond_mask = 0; 1186f270dbfaSVladimir Oltean int lag, lp; 1187dc96ee37SAlexandre Belloni 1188dc96ee37SAlexandre Belloni rcu_read_lock(); 1189dc96ee37SAlexandre Belloni for_each_netdev_in_bond_rcu(bond, ndev) { 1190004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(ndev); 1191dc96ee37SAlexandre Belloni 1192004d44f6SVladimir Oltean bond_mask |= BIT(priv->chip_port); 1193dc96ee37SAlexandre Belloni } 1194dc96ee37SAlexandre Belloni rcu_read_unlock(); 1195dc96ee37SAlexandre Belloni 1196dc96ee37SAlexandre Belloni lp = __ffs(bond_mask); 1197dc96ee37SAlexandre Belloni 1198dc96ee37SAlexandre Belloni /* If the new port is the lowest one, use it as the logical port from 1199dc96ee37SAlexandre Belloni * now on 1200dc96ee37SAlexandre Belloni */ 1201f270dbfaSVladimir Oltean if (port == lp) { 1202f270dbfaSVladimir Oltean lag = port; 1203f270dbfaSVladimir Oltean ocelot->lags[port] = bond_mask; 1204f270dbfaSVladimir Oltean bond_mask &= ~BIT(port); 1205dc96ee37SAlexandre Belloni if (bond_mask) { 1206dc96ee37SAlexandre Belloni lp = __ffs(bond_mask); 1207dc96ee37SAlexandre Belloni ocelot->lags[lp] = 0; 1208dc96ee37SAlexandre Belloni } 1209dc96ee37SAlexandre Belloni } else { 1210dc96ee37SAlexandre Belloni lag = lp; 1211f270dbfaSVladimir Oltean ocelot->lags[lp] |= BIT(port); 1212dc96ee37SAlexandre Belloni } 1213dc96ee37SAlexandre Belloni 1214dc96ee37SAlexandre Belloni ocelot_setup_lag(ocelot, lag); 1215dc96ee37SAlexandre Belloni ocelot_set_aggr_pgids(ocelot); 1216dc96ee37SAlexandre Belloni 1217dc96ee37SAlexandre Belloni return 0; 1218dc96ee37SAlexandre Belloni } 12199c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_port_lag_join); 1220dc96ee37SAlexandre Belloni 12219c90eea3SVladimir Oltean void ocelot_port_lag_leave(struct ocelot *ocelot, int port, 1222dc96ee37SAlexandre Belloni struct net_device *bond) 1223dc96ee37SAlexandre Belloni { 1224dc96ee37SAlexandre Belloni u32 port_cfg; 1225dc96ee37SAlexandre Belloni int i; 1226dc96ee37SAlexandre Belloni 1227dc96ee37SAlexandre Belloni /* Remove port from any lag */ 1228dc96ee37SAlexandre Belloni for (i = 0; i < ocelot->num_phys_ports; i++) 1229f270dbfaSVladimir Oltean ocelot->lags[i] &= ~BIT(port); 1230dc96ee37SAlexandre Belloni 1231dc96ee37SAlexandre Belloni /* if it was the logical port of the lag, move the lag config to the 1232dc96ee37SAlexandre Belloni * next port 1233dc96ee37SAlexandre Belloni */ 1234f270dbfaSVladimir Oltean if (ocelot->lags[port]) { 1235f270dbfaSVladimir Oltean int n = __ffs(ocelot->lags[port]); 1236dc96ee37SAlexandre Belloni 1237f270dbfaSVladimir Oltean ocelot->lags[n] = ocelot->lags[port]; 1238f270dbfaSVladimir Oltean ocelot->lags[port] = 0; 1239dc96ee37SAlexandre Belloni 1240dc96ee37SAlexandre Belloni ocelot_setup_lag(ocelot, n); 1241dc96ee37SAlexandre Belloni } 1242dc96ee37SAlexandre Belloni 1243f270dbfaSVladimir Oltean port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port); 1244dc96ee37SAlexandre Belloni port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M; 1245f270dbfaSVladimir Oltean ocelot_write_gix(ocelot, port_cfg | ANA_PORT_PORT_CFG_PORTID_VAL(port), 1246f270dbfaSVladimir Oltean ANA_PORT_PORT_CFG, port); 1247dc96ee37SAlexandre Belloni 1248dc96ee37SAlexandre Belloni ocelot_set_aggr_pgids(ocelot); 1249dc96ee37SAlexandre Belloni } 12509c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_port_lag_leave); 12510e332c85SPetr Machata 1252a8015dedSVladimir Oltean /* Configure the maximum SDU (L2 payload) on RX to the value specified in @sdu. 1253a8015dedSVladimir Oltean * The length of VLAN tags is accounted for automatically via DEV_MAC_TAGS_CFG. 12540b912fc9SVladimir Oltean * In the special case that it's the NPI port that we're configuring, the 12550b912fc9SVladimir Oltean * length of the tag and optional prefix needs to be accounted for privately, 12560b912fc9SVladimir Oltean * in order to be able to sustain communication at the requested @sdu. 1257a8015dedSVladimir Oltean */ 12580b912fc9SVladimir Oltean void ocelot_port_set_maxlen(struct ocelot *ocelot, int port, size_t sdu) 125931350d7fSVladimir Oltean { 126031350d7fSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1261a8015dedSVladimir Oltean int maxlen = sdu + ETH_HLEN + ETH_FCS_LEN; 12625bc9d2e6SVladimir Oltean int atop_wm; 126331350d7fSVladimir Oltean 12640b912fc9SVladimir Oltean if (port == ocelot->npi) { 12650b912fc9SVladimir Oltean maxlen += OCELOT_TAG_LEN; 12660b912fc9SVladimir Oltean 12670b912fc9SVladimir Oltean if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_SHORT) 12680b912fc9SVladimir Oltean maxlen += OCELOT_SHORT_PREFIX_LEN; 12690b912fc9SVladimir Oltean else if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_LONG) 12700b912fc9SVladimir Oltean maxlen += OCELOT_LONG_PREFIX_LEN; 12710b912fc9SVladimir Oltean } 12720b912fc9SVladimir Oltean 1273a8015dedSVladimir Oltean ocelot_port_writel(ocelot_port, maxlen, DEV_MAC_MAXLEN_CFG); 1274fa914e9cSVladimir Oltean 1275fa914e9cSVladimir Oltean /* Set Pause WM hysteresis 1276a8015dedSVladimir Oltean * 152 = 6 * maxlen / OCELOT_BUFFER_CELL_SZ 1277a8015dedSVladimir Oltean * 101 = 4 * maxlen / OCELOT_BUFFER_CELL_SZ 1278fa914e9cSVladimir Oltean */ 1279fa914e9cSVladimir Oltean ocelot_write_rix(ocelot, SYS_PAUSE_CFG_PAUSE_ENA | 1280fa914e9cSVladimir Oltean SYS_PAUSE_CFG_PAUSE_STOP(101) | 1281fa914e9cSVladimir Oltean SYS_PAUSE_CFG_PAUSE_START(152), SYS_PAUSE_CFG, port); 1282fa914e9cSVladimir Oltean 1283fa914e9cSVladimir Oltean /* Tail dropping watermark */ 1284a8015dedSVladimir Oltean atop_wm = (ocelot->shared_queue_sz - 9 * maxlen) / 1285a8015dedSVladimir Oltean OCELOT_BUFFER_CELL_SZ; 1286a8015dedSVladimir Oltean ocelot_write_rix(ocelot, ocelot_wm_enc(9 * maxlen), 1287fa914e9cSVladimir Oltean SYS_ATOP, port); 1288fa914e9cSVladimir Oltean ocelot_write(ocelot, ocelot_wm_enc(atop_wm), SYS_ATOP_TOT_CFG); 1289fa914e9cSVladimir Oltean } 12900b912fc9SVladimir Oltean EXPORT_SYMBOL(ocelot_port_set_maxlen); 12910b912fc9SVladimir Oltean 12920b912fc9SVladimir Oltean int ocelot_get_max_mtu(struct ocelot *ocelot, int port) 12930b912fc9SVladimir Oltean { 12940b912fc9SVladimir Oltean int max_mtu = 65535 - ETH_HLEN - ETH_FCS_LEN; 12950b912fc9SVladimir Oltean 12960b912fc9SVladimir Oltean if (port == ocelot->npi) { 12970b912fc9SVladimir Oltean max_mtu -= OCELOT_TAG_LEN; 12980b912fc9SVladimir Oltean 12990b912fc9SVladimir Oltean if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_SHORT) 13000b912fc9SVladimir Oltean max_mtu -= OCELOT_SHORT_PREFIX_LEN; 13010b912fc9SVladimir Oltean else if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_LONG) 13020b912fc9SVladimir Oltean max_mtu -= OCELOT_LONG_PREFIX_LEN; 13030b912fc9SVladimir Oltean } 13040b912fc9SVladimir Oltean 13050b912fc9SVladimir Oltean return max_mtu; 13060b912fc9SVladimir Oltean } 13070b912fc9SVladimir Oltean EXPORT_SYMBOL(ocelot_get_max_mtu); 1308fa914e9cSVladimir Oltean 13095e256365SVladimir Oltean void ocelot_init_port(struct ocelot *ocelot, int port) 1310fa914e9cSVladimir Oltean { 1311fa914e9cSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1312fa914e9cSVladimir Oltean 1313b049da13SYangbo Lu skb_queue_head_init(&ocelot_port->tx_skbs); 131431350d7fSVladimir Oltean 131531350d7fSVladimir Oltean /* Basic L2 initialization */ 131631350d7fSVladimir Oltean 13175bc9d2e6SVladimir Oltean /* Set MAC IFG Gaps 13185bc9d2e6SVladimir Oltean * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0 13195bc9d2e6SVladimir Oltean * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5 13205bc9d2e6SVladimir Oltean */ 13215bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5), 13225bc9d2e6SVladimir Oltean DEV_MAC_IFG_CFG); 13235bc9d2e6SVladimir Oltean 13245bc9d2e6SVladimir Oltean /* Load seed (0) and set MAC HDX late collision */ 13255bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) | 13265bc9d2e6SVladimir Oltean DEV_MAC_HDX_CFG_SEED_LOAD, 13275bc9d2e6SVladimir Oltean DEV_MAC_HDX_CFG); 13285bc9d2e6SVladimir Oltean mdelay(1); 13295bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67), 13305bc9d2e6SVladimir Oltean DEV_MAC_HDX_CFG); 13315bc9d2e6SVladimir Oltean 13325bc9d2e6SVladimir Oltean /* Set Max Length and maximum tags allowed */ 1333a8015dedSVladimir Oltean ocelot_port_set_maxlen(ocelot, port, ETH_DATA_LEN); 13345bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) | 13355bc9d2e6SVladimir Oltean DEV_MAC_TAGS_CFG_VLAN_AWR_ENA | 1336a8015dedSVladimir Oltean DEV_MAC_TAGS_CFG_VLAN_DBL_AWR_ENA | 13375bc9d2e6SVladimir Oltean DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA, 13385bc9d2e6SVladimir Oltean DEV_MAC_TAGS_CFG); 13395bc9d2e6SVladimir Oltean 13405bc9d2e6SVladimir Oltean /* Set SMAC of Pause frame (00:00:00:00:00:00) */ 13415bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG); 13425bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG); 13435bc9d2e6SVladimir Oltean 134431350d7fSVladimir Oltean /* Drop frames with multicast source address */ 134531350d7fSVladimir Oltean ocelot_rmw_gix(ocelot, ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA, 134631350d7fSVladimir Oltean ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA, 134731350d7fSVladimir Oltean ANA_PORT_DROP_CFG, port); 134831350d7fSVladimir Oltean 134931350d7fSVladimir Oltean /* Set default VLAN and tag type to 8021Q. */ 135031350d7fSVladimir Oltean ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q), 135131350d7fSVladimir Oltean REW_PORT_VLAN_CFG_PORT_TPID_M, 135231350d7fSVladimir Oltean REW_PORT_VLAN_CFG, port); 135331350d7fSVladimir Oltean 135431350d7fSVladimir Oltean /* Enable vcap lookups */ 135531350d7fSVladimir Oltean ocelot_vcap_enable(ocelot, port); 135631350d7fSVladimir Oltean } 13575e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_init_port); 135831350d7fSVladimir Oltean 135969df578cSVladimir Oltean /* Configure and enable the CPU port module, which is a set of queues. 136069df578cSVladimir Oltean * If @npi contains a valid port index, the CPU port module is connected 136169df578cSVladimir Oltean * to the Node Processor Interface (NPI). This is the mode through which 136269df578cSVladimir Oltean * frames can be injected from and extracted to an external CPU, 136369df578cSVladimir Oltean * over Ethernet. 136469df578cSVladimir Oltean */ 136569df578cSVladimir Oltean void ocelot_configure_cpu(struct ocelot *ocelot, int npi, 136621468199SVladimir Oltean enum ocelot_tag_prefix injection, 136721468199SVladimir Oltean enum ocelot_tag_prefix extraction) 136821468199SVladimir Oltean { 136969df578cSVladimir Oltean int cpu = ocelot->num_phys_ports; 137069df578cSVladimir Oltean 13710b912fc9SVladimir Oltean ocelot->npi = npi; 13720b912fc9SVladimir Oltean ocelot->inj_prefix = injection; 13730b912fc9SVladimir Oltean ocelot->xtr_prefix = extraction; 13740b912fc9SVladimir Oltean 137569df578cSVladimir Oltean /* The unicast destination PGID for the CPU port module is unused */ 137621468199SVladimir Oltean ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu); 137769df578cSVladimir Oltean /* Instead set up a multicast destination PGID for traffic copied to 137869df578cSVladimir Oltean * the CPU. Whitelisted MAC addresses like the port netdevice MAC 137969df578cSVladimir Oltean * addresses will be copied to the CPU via this PGID. 138069df578cSVladimir Oltean */ 138121468199SVladimir Oltean ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU); 138221468199SVladimir Oltean ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA | 138321468199SVladimir Oltean ANA_PORT_PORT_CFG_PORTID_VAL(cpu), 138421468199SVladimir Oltean ANA_PORT_PORT_CFG, cpu); 138521468199SVladimir Oltean 138669df578cSVladimir Oltean if (npi >= 0 && npi < ocelot->num_phys_ports) { 138721468199SVladimir Oltean ocelot_write(ocelot, QSYS_EXT_CPU_CFG_EXT_CPUQ_MSK_M | 138869df578cSVladimir Oltean QSYS_EXT_CPU_CFG_EXT_CPU_PORT(npi), 138921468199SVladimir Oltean QSYS_EXT_CPU_CFG); 1390ba551bc3SVladimir Oltean 139169df578cSVladimir Oltean /* Enable NPI port */ 1392*886e1387SVladimir Oltean ocelot_fields_write(ocelot, npi, 1393*886e1387SVladimir Oltean QSYS_SWITCH_PORT_MODE_PORT_ENA, 1); 139469df578cSVladimir Oltean /* NPI port Injection/Extraction configuration */ 1395*886e1387SVladimir Oltean ocelot_fields_write(ocelot, npi, SYS_PORT_MODE_INCL_XTR_HDR, 1396*886e1387SVladimir Oltean extraction); 1397*886e1387SVladimir Oltean ocelot_fields_write(ocelot, npi, SYS_PORT_MODE_INCL_INJ_HDR, 1398*886e1387SVladimir Oltean injection); 139921468199SVladimir Oltean } 140021468199SVladimir Oltean 140169df578cSVladimir Oltean /* Enable CPU port module */ 1402*886e1387SVladimir Oltean ocelot_fields_write(ocelot, cpu, QSYS_SWITCH_PORT_MODE_PORT_ENA, 1); 140369df578cSVladimir Oltean /* CPU port Injection/Extraction configuration */ 1404*886e1387SVladimir Oltean ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_XTR_HDR, 1405*886e1387SVladimir Oltean extraction); 1406*886e1387SVladimir Oltean ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_INJ_HDR, 1407*886e1387SVladimir Oltean injection); 140821468199SVladimir Oltean 140921468199SVladimir Oltean /* Configure the CPU port to be VLAN aware */ 141021468199SVladimir Oltean ocelot_write_gix(ocelot, ANA_PORT_VLAN_CFG_VLAN_VID(0) | 141121468199SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA | 141221468199SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1), 141321468199SVladimir Oltean ANA_PORT_VLAN_CFG, cpu); 141421468199SVladimir Oltean } 141569df578cSVladimir Oltean EXPORT_SYMBOL(ocelot_configure_cpu); 141621468199SVladimir Oltean 1417a556c76aSAlexandre Belloni int ocelot_init(struct ocelot *ocelot) 1418a556c76aSAlexandre Belloni { 1419a556c76aSAlexandre Belloni char queue_name[32]; 142021468199SVladimir Oltean int i, ret; 142121468199SVladimir Oltean u32 port; 1422a556c76aSAlexandre Belloni 14233a77b593SVladimir Oltean if (ocelot->ops->reset) { 14243a77b593SVladimir Oltean ret = ocelot->ops->reset(ocelot); 14253a77b593SVladimir Oltean if (ret) { 14263a77b593SVladimir Oltean dev_err(ocelot->dev, "Switch reset failed\n"); 14273a77b593SVladimir Oltean return ret; 14283a77b593SVladimir Oltean } 14293a77b593SVladimir Oltean } 14303a77b593SVladimir Oltean 1431dc96ee37SAlexandre Belloni ocelot->lags = devm_kcalloc(ocelot->dev, ocelot->num_phys_ports, 1432dc96ee37SAlexandre Belloni sizeof(u32), GFP_KERNEL); 1433dc96ee37SAlexandre Belloni if (!ocelot->lags) 1434dc96ee37SAlexandre Belloni return -ENOMEM; 1435dc96ee37SAlexandre Belloni 1436a556c76aSAlexandre Belloni ocelot->stats = devm_kcalloc(ocelot->dev, 1437a556c76aSAlexandre Belloni ocelot->num_phys_ports * ocelot->num_stats, 1438a556c76aSAlexandre Belloni sizeof(u64), GFP_KERNEL); 1439a556c76aSAlexandre Belloni if (!ocelot->stats) 1440a556c76aSAlexandre Belloni return -ENOMEM; 1441a556c76aSAlexandre Belloni 1442a556c76aSAlexandre Belloni mutex_init(&ocelot->stats_lock); 14434e3b0468SAntoine Tenart mutex_init(&ocelot->ptp_lock); 14444e3b0468SAntoine Tenart spin_lock_init(&ocelot->ptp_clock_lock); 1445a556c76aSAlexandre Belloni snprintf(queue_name, sizeof(queue_name), "%s-stats", 1446a556c76aSAlexandre Belloni dev_name(ocelot->dev)); 1447a556c76aSAlexandre Belloni ocelot->stats_queue = create_singlethread_workqueue(queue_name); 1448a556c76aSAlexandre Belloni if (!ocelot->stats_queue) 1449a556c76aSAlexandre Belloni return -ENOMEM; 1450a556c76aSAlexandre Belloni 14512b120ddeSClaudiu Manoil INIT_LIST_HEAD(&ocelot->multicast); 1452a556c76aSAlexandre Belloni ocelot_mact_init(ocelot); 1453a556c76aSAlexandre Belloni ocelot_vlan_init(ocelot); 1454aae4e500SVladimir Oltean ocelot_vcap_init(ocelot); 1455a556c76aSAlexandre Belloni 1456a556c76aSAlexandre Belloni for (port = 0; port < ocelot->num_phys_ports; port++) { 1457a556c76aSAlexandre Belloni /* Clear all counters (5 groups) */ 1458a556c76aSAlexandre Belloni ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) | 1459a556c76aSAlexandre Belloni SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f), 1460a556c76aSAlexandre Belloni SYS_STAT_CFG); 1461a556c76aSAlexandre Belloni } 1462a556c76aSAlexandre Belloni 1463a556c76aSAlexandre Belloni /* Only use S-Tag */ 1464a556c76aSAlexandre Belloni ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG); 1465a556c76aSAlexandre Belloni 1466a556c76aSAlexandre Belloni /* Aggregation mode */ 1467a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA | 1468a556c76aSAlexandre Belloni ANA_AGGR_CFG_AC_DMAC_ENA | 1469a556c76aSAlexandre Belloni ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA | 1470a556c76aSAlexandre Belloni ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA, ANA_AGGR_CFG); 1471a556c76aSAlexandre Belloni 1472a556c76aSAlexandre Belloni /* Set MAC age time to default value. The entry is aged after 1473a556c76aSAlexandre Belloni * 2*AGE_PERIOD 1474a556c76aSAlexandre Belloni */ 1475a556c76aSAlexandre Belloni ocelot_write(ocelot, 1476a556c76aSAlexandre Belloni ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ), 1477a556c76aSAlexandre Belloni ANA_AUTOAGE); 1478a556c76aSAlexandre Belloni 1479a556c76aSAlexandre Belloni /* Disable learning for frames discarded by VLAN ingress filtering */ 1480a556c76aSAlexandre Belloni regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1); 1481a556c76aSAlexandre Belloni 1482a556c76aSAlexandre Belloni /* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */ 1483a556c76aSAlexandre Belloni ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA | 1484a556c76aSAlexandre Belloni SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING); 1485a556c76aSAlexandre Belloni 1486a556c76aSAlexandre Belloni /* Setup flooding PGIDs */ 1487a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) | 1488a556c76aSAlexandre Belloni ANA_FLOODING_FLD_BROADCAST(PGID_MC) | 1489a556c76aSAlexandre Belloni ANA_FLOODING_FLD_UNICAST(PGID_UC), 1490a556c76aSAlexandre Belloni ANA_FLOODING, 0); 1491a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) | 1492a556c76aSAlexandre Belloni ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) | 1493a556c76aSAlexandre Belloni ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) | 1494a556c76aSAlexandre Belloni ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC), 1495a556c76aSAlexandre Belloni ANA_FLOODING_IPMC); 1496a556c76aSAlexandre Belloni 1497a556c76aSAlexandre Belloni for (port = 0; port < ocelot->num_phys_ports; port++) { 1498a556c76aSAlexandre Belloni /* Transmit the frame to the local port. */ 1499a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port); 1500a556c76aSAlexandre Belloni /* Do not forward BPDU frames to the front ports. */ 1501a556c76aSAlexandre Belloni ocelot_write_gix(ocelot, 1502a556c76aSAlexandre Belloni ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff), 1503a556c76aSAlexandre Belloni ANA_PORT_CPU_FWD_BPDU_CFG, 1504a556c76aSAlexandre Belloni port); 1505a556c76aSAlexandre Belloni /* Ensure bridging is disabled */ 1506a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port); 1507a556c76aSAlexandre Belloni } 1508a556c76aSAlexandre Belloni 1509a556c76aSAlexandre Belloni /* Allow broadcast MAC frames. */ 151096b029b0SVladimir Oltean for_each_nonreserved_multicast_dest_pgid(ocelot, i) { 1511a556c76aSAlexandre Belloni u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0)); 1512a556c76aSAlexandre Belloni 1513a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i); 1514a556c76aSAlexandre Belloni } 1515a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 1516a556c76aSAlexandre Belloni ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports, 0)), 1517a556c76aSAlexandre Belloni ANA_PGID_PGID, PGID_MC); 1518a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4); 1519a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6); 1520a556c76aSAlexandre Belloni 1521a556c76aSAlexandre Belloni /* Allow manual injection via DEVCPU_QS registers, and byte swap these 1522a556c76aSAlexandre Belloni * registers endianness. 1523a556c76aSAlexandre Belloni */ 1524a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP | 1525a556c76aSAlexandre Belloni QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0); 1526a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP | 1527a556c76aSAlexandre Belloni QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0); 1528a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) | 1529a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_LRN(2) | 1530a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) | 1531a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) | 1532a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) | 1533a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) | 1534a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) | 1535a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_IGMP(6) | 1536a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG); 1537a556c76aSAlexandre Belloni for (i = 0; i < 16; i++) 1538a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) | 1539a556c76aSAlexandre Belloni ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6), 1540a556c76aSAlexandre Belloni ANA_CPUQ_8021_CFG, i); 1541a556c76aSAlexandre Belloni 15421e1caa97SClaudiu Manoil INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats_work); 1543a556c76aSAlexandre Belloni queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work, 1544a556c76aSAlexandre Belloni OCELOT_STATS_CHECK_DELAY); 15454e3b0468SAntoine Tenart 1546a556c76aSAlexandre Belloni return 0; 1547a556c76aSAlexandre Belloni } 1548a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_init); 1549a556c76aSAlexandre Belloni 1550a556c76aSAlexandre Belloni void ocelot_deinit(struct ocelot *ocelot) 1551a556c76aSAlexandre Belloni { 15524e3b0468SAntoine Tenart struct ocelot_port *port; 15534e3b0468SAntoine Tenart int i; 15544e3b0468SAntoine Tenart 1555c5d13969SClaudiu Manoil cancel_delayed_work(&ocelot->stats_work); 1556a556c76aSAlexandre Belloni destroy_workqueue(ocelot->stats_queue); 1557a556c76aSAlexandre Belloni mutex_destroy(&ocelot->stats_lock); 15584e3b0468SAntoine Tenart 15594e3b0468SAntoine Tenart for (i = 0; i < ocelot->num_phys_ports; i++) { 15604e3b0468SAntoine Tenart port = ocelot->ports[i]; 1561b049da13SYangbo Lu skb_queue_purge(&port->tx_skbs); 15624e3b0468SAntoine Tenart } 1563a556c76aSAlexandre Belloni } 1564a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_deinit); 1565a556c76aSAlexandre Belloni 1566a556c76aSAlexandre Belloni MODULE_LICENSE("Dual MIT/GPL"); 1567