1a556c76aSAlexandre Belloni // SPDX-License-Identifier: (GPL-2.0 OR MIT) 2a556c76aSAlexandre Belloni /* 3a556c76aSAlexandre Belloni * Microsemi Ocelot Switch driver 4a556c76aSAlexandre Belloni * 5a556c76aSAlexandre Belloni * Copyright (c) 2017 Microsemi Corporation 6a556c76aSAlexandre Belloni */ 740d3f295SVladimir Oltean #include <linux/dsa/ocelot.h> 8a556c76aSAlexandre Belloni #include <linux/if_bridge.h> 939e5308bSYangbo Lu #include <linux/ptp_classify.h> 1020968054SVladimir Oltean #include <soc/mscc/ocelot_vcap.h> 11a556c76aSAlexandre Belloni #include "ocelot.h" 123c83654fSVladimir Oltean #include "ocelot_vcap.h" 13a556c76aSAlexandre Belloni 14639c1b26SSteen Hegelund #define TABLE_UPDATE_SLEEP_US 10 15639c1b26SSteen Hegelund #define TABLE_UPDATE_TIMEOUT_US 100000 16639c1b26SSteen Hegelund 17a556c76aSAlexandre Belloni struct ocelot_mact_entry { 18a556c76aSAlexandre Belloni u8 mac[ETH_ALEN]; 19a556c76aSAlexandre Belloni u16 vid; 20a556c76aSAlexandre Belloni enum macaccess_entry_type type; 21a556c76aSAlexandre Belloni }; 22a556c76aSAlexandre Belloni 232468346cSVladimir Oltean /* Caller must hold &ocelot->mact_lock */ 24639c1b26SSteen Hegelund static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot) 25639c1b26SSteen Hegelund { 26639c1b26SSteen Hegelund return ocelot_read(ocelot, ANA_TABLES_MACACCESS); 27639c1b26SSteen Hegelund } 28639c1b26SSteen Hegelund 292468346cSVladimir Oltean /* Caller must hold &ocelot->mact_lock */ 30a556c76aSAlexandre Belloni static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot) 31a556c76aSAlexandre Belloni { 32639c1b26SSteen Hegelund u32 val; 33a556c76aSAlexandre Belloni 34639c1b26SSteen Hegelund return readx_poll_timeout(ocelot_mact_read_macaccess, 35639c1b26SSteen Hegelund ocelot, val, 36639c1b26SSteen Hegelund (val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) == 37639c1b26SSteen Hegelund MACACCESS_CMD_IDLE, 38639c1b26SSteen Hegelund TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US); 39a556c76aSAlexandre Belloni } 40a556c76aSAlexandre Belloni 412468346cSVladimir Oltean /* Caller must hold &ocelot->mact_lock */ 42a556c76aSAlexandre Belloni static void ocelot_mact_select(struct ocelot *ocelot, 43a556c76aSAlexandre Belloni const unsigned char mac[ETH_ALEN], 44a556c76aSAlexandre Belloni unsigned int vid) 45a556c76aSAlexandre Belloni { 46a556c76aSAlexandre Belloni u32 macl = 0, mach = 0; 47a556c76aSAlexandre Belloni 48a556c76aSAlexandre Belloni /* Set the MAC address to handle and the vlan associated in a format 49a556c76aSAlexandre Belloni * understood by the hardware. 50a556c76aSAlexandre Belloni */ 51a556c76aSAlexandre Belloni mach |= vid << 16; 52a556c76aSAlexandre Belloni mach |= mac[0] << 8; 53a556c76aSAlexandre Belloni mach |= mac[1] << 0; 54a556c76aSAlexandre Belloni macl |= mac[2] << 24; 55a556c76aSAlexandre Belloni macl |= mac[3] << 16; 56a556c76aSAlexandre Belloni macl |= mac[4] << 8; 57a556c76aSAlexandre Belloni macl |= mac[5] << 0; 58a556c76aSAlexandre Belloni 59a556c76aSAlexandre Belloni ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA); 60a556c76aSAlexandre Belloni ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA); 61a556c76aSAlexandre Belloni 62a556c76aSAlexandre Belloni } 63a556c76aSAlexandre Belloni 640568c3bfSXiaoliang Yang static int __ocelot_mact_learn(struct ocelot *ocelot, int port, 65a556c76aSAlexandre Belloni const unsigned char mac[ETH_ALEN], 669c90eea3SVladimir Oltean unsigned int vid, enum macaccess_entry_type type) 67a556c76aSAlexandre Belloni { 68584b7cfcSAlban Bedel u32 cmd = ANA_TABLES_MACACCESS_VALID | 69584b7cfcSAlban Bedel ANA_TABLES_MACACCESS_DEST_IDX(port) | 70584b7cfcSAlban Bedel ANA_TABLES_MACACCESS_ENTRYTYPE(type) | 71584b7cfcSAlban Bedel ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN); 72584b7cfcSAlban Bedel unsigned int mc_ports; 732468346cSVladimir Oltean int err; 74584b7cfcSAlban Bedel 75584b7cfcSAlban Bedel /* Set MAC_CPU_COPY if the CPU port is used by a multicast entry */ 76584b7cfcSAlban Bedel if (type == ENTRYTYPE_MACv4) 77584b7cfcSAlban Bedel mc_ports = (mac[1] << 8) | mac[2]; 78584b7cfcSAlban Bedel else if (type == ENTRYTYPE_MACv6) 79584b7cfcSAlban Bedel mc_ports = (mac[0] << 8) | mac[1]; 80584b7cfcSAlban Bedel else 81584b7cfcSAlban Bedel mc_ports = 0; 82584b7cfcSAlban Bedel 83584b7cfcSAlban Bedel if (mc_ports & BIT(ocelot->num_phys_ports)) 84584b7cfcSAlban Bedel cmd |= ANA_TABLES_MACACCESS_MAC_CPU_COPY; 85584b7cfcSAlban Bedel 86a556c76aSAlexandre Belloni ocelot_mact_select(ocelot, mac, vid); 87a556c76aSAlexandre Belloni 88a556c76aSAlexandre Belloni /* Issue a write command */ 89584b7cfcSAlban Bedel ocelot_write(ocelot, cmd, ANA_TABLES_MACACCESS); 90a556c76aSAlexandre Belloni 912468346cSVladimir Oltean err = ocelot_mact_wait_for_completion(ocelot); 922468346cSVladimir Oltean 930568c3bfSXiaoliang Yang return err; 940568c3bfSXiaoliang Yang } 950568c3bfSXiaoliang Yang 960568c3bfSXiaoliang Yang int ocelot_mact_learn(struct ocelot *ocelot, int port, 970568c3bfSXiaoliang Yang const unsigned char mac[ETH_ALEN], 980568c3bfSXiaoliang Yang unsigned int vid, enum macaccess_entry_type type) 990568c3bfSXiaoliang Yang { 1000568c3bfSXiaoliang Yang int ret; 1010568c3bfSXiaoliang Yang 1020568c3bfSXiaoliang Yang mutex_lock(&ocelot->mact_lock); 1030568c3bfSXiaoliang Yang ret = __ocelot_mact_learn(ocelot, port, mac, vid, type); 1042468346cSVladimir Oltean mutex_unlock(&ocelot->mact_lock); 1052468346cSVladimir Oltean 1060568c3bfSXiaoliang Yang return ret; 107a556c76aSAlexandre Belloni } 1089c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_mact_learn); 109a556c76aSAlexandre Belloni 1109c90eea3SVladimir Oltean int ocelot_mact_forget(struct ocelot *ocelot, 1119c90eea3SVladimir Oltean const unsigned char mac[ETH_ALEN], unsigned int vid) 112a556c76aSAlexandre Belloni { 1132468346cSVladimir Oltean int err; 1142468346cSVladimir Oltean 1152468346cSVladimir Oltean mutex_lock(&ocelot->mact_lock); 1162468346cSVladimir Oltean 117a556c76aSAlexandre Belloni ocelot_mact_select(ocelot, mac, vid); 118a556c76aSAlexandre Belloni 119a556c76aSAlexandre Belloni /* Issue a forget command */ 120a556c76aSAlexandre Belloni ocelot_write(ocelot, 121a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET), 122a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS); 123a556c76aSAlexandre Belloni 1242468346cSVladimir Oltean err = ocelot_mact_wait_for_completion(ocelot); 1252468346cSVladimir Oltean 1262468346cSVladimir Oltean mutex_unlock(&ocelot->mact_lock); 1272468346cSVladimir Oltean 1282468346cSVladimir Oltean return err; 129a556c76aSAlexandre Belloni } 1309c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_mact_forget); 131a556c76aSAlexandre Belloni 1320568c3bfSXiaoliang Yang int ocelot_mact_lookup(struct ocelot *ocelot, int *dst_idx, 1330568c3bfSXiaoliang Yang const unsigned char mac[ETH_ALEN], 1340568c3bfSXiaoliang Yang unsigned int vid, enum macaccess_entry_type *type) 1350568c3bfSXiaoliang Yang { 1360568c3bfSXiaoliang Yang int val; 1370568c3bfSXiaoliang Yang 1380568c3bfSXiaoliang Yang mutex_lock(&ocelot->mact_lock); 1390568c3bfSXiaoliang Yang 1400568c3bfSXiaoliang Yang ocelot_mact_select(ocelot, mac, vid); 1410568c3bfSXiaoliang Yang 1420568c3bfSXiaoliang Yang /* Issue a read command with MACACCESS_VALID=1. */ 1430568c3bfSXiaoliang Yang ocelot_write(ocelot, ANA_TABLES_MACACCESS_VALID | 1440568c3bfSXiaoliang Yang ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ), 1450568c3bfSXiaoliang Yang ANA_TABLES_MACACCESS); 1460568c3bfSXiaoliang Yang 1470568c3bfSXiaoliang Yang if (ocelot_mact_wait_for_completion(ocelot)) { 1480568c3bfSXiaoliang Yang mutex_unlock(&ocelot->mact_lock); 1490568c3bfSXiaoliang Yang return -ETIMEDOUT; 1500568c3bfSXiaoliang Yang } 1510568c3bfSXiaoliang Yang 1520568c3bfSXiaoliang Yang /* Read back the entry flags */ 1530568c3bfSXiaoliang Yang val = ocelot_read(ocelot, ANA_TABLES_MACACCESS); 1540568c3bfSXiaoliang Yang 1550568c3bfSXiaoliang Yang mutex_unlock(&ocelot->mact_lock); 1560568c3bfSXiaoliang Yang 1570568c3bfSXiaoliang Yang if (!(val & ANA_TABLES_MACACCESS_VALID)) 1580568c3bfSXiaoliang Yang return -ENOENT; 1590568c3bfSXiaoliang Yang 1600568c3bfSXiaoliang Yang *dst_idx = ANA_TABLES_MACACCESS_DEST_IDX_X(val); 1610568c3bfSXiaoliang Yang *type = ANA_TABLES_MACACCESS_ENTRYTYPE_X(val); 1620568c3bfSXiaoliang Yang 1630568c3bfSXiaoliang Yang return 0; 1640568c3bfSXiaoliang Yang } 1650568c3bfSXiaoliang Yang EXPORT_SYMBOL(ocelot_mact_lookup); 1660568c3bfSXiaoliang Yang 1670568c3bfSXiaoliang Yang int ocelot_mact_learn_streamdata(struct ocelot *ocelot, int dst_idx, 1680568c3bfSXiaoliang Yang const unsigned char mac[ETH_ALEN], 1690568c3bfSXiaoliang Yang unsigned int vid, 1700568c3bfSXiaoliang Yang enum macaccess_entry_type type, 1710568c3bfSXiaoliang Yang int sfid, int ssid) 1720568c3bfSXiaoliang Yang { 1730568c3bfSXiaoliang Yang int ret; 1740568c3bfSXiaoliang Yang 1750568c3bfSXiaoliang Yang mutex_lock(&ocelot->mact_lock); 1760568c3bfSXiaoliang Yang 1770568c3bfSXiaoliang Yang ocelot_write(ocelot, 1780568c3bfSXiaoliang Yang (sfid < 0 ? 0 : ANA_TABLES_STREAMDATA_SFID_VALID) | 1790568c3bfSXiaoliang Yang ANA_TABLES_STREAMDATA_SFID(sfid) | 1800568c3bfSXiaoliang Yang (ssid < 0 ? 0 : ANA_TABLES_STREAMDATA_SSID_VALID) | 1810568c3bfSXiaoliang Yang ANA_TABLES_STREAMDATA_SSID(ssid), 1820568c3bfSXiaoliang Yang ANA_TABLES_STREAMDATA); 1830568c3bfSXiaoliang Yang 1840568c3bfSXiaoliang Yang ret = __ocelot_mact_learn(ocelot, dst_idx, mac, vid, type); 1850568c3bfSXiaoliang Yang 1860568c3bfSXiaoliang Yang mutex_unlock(&ocelot->mact_lock); 1870568c3bfSXiaoliang Yang 1880568c3bfSXiaoliang Yang return ret; 1890568c3bfSXiaoliang Yang } 1900568c3bfSXiaoliang Yang EXPORT_SYMBOL(ocelot_mact_learn_streamdata); 1910568c3bfSXiaoliang Yang 192a556c76aSAlexandre Belloni static void ocelot_mact_init(struct ocelot *ocelot) 193a556c76aSAlexandre Belloni { 194a556c76aSAlexandre Belloni /* Configure the learning mode entries attributes: 195a556c76aSAlexandre Belloni * - Do not copy the frame to the CPU extraction queues. 196a556c76aSAlexandre Belloni * - Use the vlan and mac_cpoy for dmac lookup. 197a556c76aSAlexandre Belloni */ 198a556c76aSAlexandre Belloni ocelot_rmw(ocelot, 0, 199a556c76aSAlexandre Belloni ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS 200a556c76aSAlexandre Belloni | ANA_AGENCTRL_LEARN_FWD_KILL 201a556c76aSAlexandre Belloni | ANA_AGENCTRL_LEARN_IGNORE_VLAN, 202a556c76aSAlexandre Belloni ANA_AGENCTRL); 203a556c76aSAlexandre Belloni 2042468346cSVladimir Oltean /* Clear the MAC table. We are not concurrent with anyone, so 2052468346cSVladimir Oltean * holding &ocelot->mact_lock is pointless. 2062468346cSVladimir Oltean */ 207a556c76aSAlexandre Belloni ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS); 208a556c76aSAlexandre Belloni } 209a556c76aSAlexandre Belloni 210f270dbfaSVladimir Oltean static void ocelot_vcap_enable(struct ocelot *ocelot, int port) 211b5962294SHoratiu Vultur { 212b5962294SHoratiu Vultur ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA | 213b5962294SHoratiu Vultur ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa), 214f270dbfaSVladimir Oltean ANA_PORT_VCAP_S2_CFG, port); 21575944fdaSXiaoliang Yang 21675944fdaSXiaoliang Yang ocelot_write_gix(ocelot, ANA_PORT_VCAP_CFG_S1_ENA, 21775944fdaSXiaoliang Yang ANA_PORT_VCAP_CFG, port); 2182f17c050SXiaoliang Yang 2192f17c050SXiaoliang Yang ocelot_rmw_gix(ocelot, REW_PORT_CFG_ES0_EN, 2202f17c050SXiaoliang Yang REW_PORT_CFG_ES0_EN, 2212f17c050SXiaoliang Yang REW_PORT_CFG, port); 222b5962294SHoratiu Vultur } 223b5962294SHoratiu Vultur 224639c1b26SSteen Hegelund static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot) 225639c1b26SSteen Hegelund { 226639c1b26SSteen Hegelund return ocelot_read(ocelot, ANA_TABLES_VLANACCESS); 227639c1b26SSteen Hegelund } 228639c1b26SSteen Hegelund 229a556c76aSAlexandre Belloni static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot) 230a556c76aSAlexandre Belloni { 231639c1b26SSteen Hegelund u32 val; 232a556c76aSAlexandre Belloni 233639c1b26SSteen Hegelund return readx_poll_timeout(ocelot_vlant_read_vlanaccess, 234639c1b26SSteen Hegelund ocelot, 235639c1b26SSteen Hegelund val, 236639c1b26SSteen Hegelund (val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) == 237639c1b26SSteen Hegelund ANA_TABLES_VLANACCESS_CMD_IDLE, 238639c1b26SSteen Hegelund TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US); 239a556c76aSAlexandre Belloni } 240a556c76aSAlexandre Belloni 2417142529fSAntoine Tenart static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask) 2427142529fSAntoine Tenart { 2437142529fSAntoine Tenart /* Select the VID to configure */ 2447142529fSAntoine Tenart ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid), 2457142529fSAntoine Tenart ANA_TABLES_VLANTIDX); 2467142529fSAntoine Tenart /* Set the vlan port members mask and issue a write command */ 2477142529fSAntoine Tenart ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) | 2487142529fSAntoine Tenart ANA_TABLES_VLANACCESS_CMD_WRITE, 2497142529fSAntoine Tenart ANA_TABLES_VLANACCESS); 2507142529fSAntoine Tenart 2517142529fSAntoine Tenart return ocelot_vlant_wait_for_completion(ocelot); 2527142529fSAntoine Tenart } 2537142529fSAntoine Tenart 2540da1a1c4SVladimir Oltean static int ocelot_port_num_untagged_vlans(struct ocelot *ocelot, int port) 2550da1a1c4SVladimir Oltean { 2560da1a1c4SVladimir Oltean struct ocelot_bridge_vlan *vlan; 2570da1a1c4SVladimir Oltean int num_untagged = 0; 2580da1a1c4SVladimir Oltean 2590da1a1c4SVladimir Oltean list_for_each_entry(vlan, &ocelot->vlans, list) { 2600da1a1c4SVladimir Oltean if (!(vlan->portmask & BIT(port))) 2610da1a1c4SVladimir Oltean continue; 2620da1a1c4SVladimir Oltean 2630da1a1c4SVladimir Oltean if (vlan->untagged & BIT(port)) 2640da1a1c4SVladimir Oltean num_untagged++; 2650da1a1c4SVladimir Oltean } 2660da1a1c4SVladimir Oltean 2670da1a1c4SVladimir Oltean return num_untagged; 2680da1a1c4SVladimir Oltean } 2690da1a1c4SVladimir Oltean 2700da1a1c4SVladimir Oltean static int ocelot_port_num_tagged_vlans(struct ocelot *ocelot, int port) 2710da1a1c4SVladimir Oltean { 2720da1a1c4SVladimir Oltean struct ocelot_bridge_vlan *vlan; 2730da1a1c4SVladimir Oltean int num_tagged = 0; 2740da1a1c4SVladimir Oltean 2750da1a1c4SVladimir Oltean list_for_each_entry(vlan, &ocelot->vlans, list) { 2760da1a1c4SVladimir Oltean if (!(vlan->portmask & BIT(port))) 2770da1a1c4SVladimir Oltean continue; 2780da1a1c4SVladimir Oltean 2790da1a1c4SVladimir Oltean if (!(vlan->untagged & BIT(port))) 2800da1a1c4SVladimir Oltean num_tagged++; 2810da1a1c4SVladimir Oltean } 2820da1a1c4SVladimir Oltean 2830da1a1c4SVladimir Oltean return num_tagged; 2840da1a1c4SVladimir Oltean } 2850da1a1c4SVladimir Oltean 2860da1a1c4SVladimir Oltean /* We use native VLAN when we have to mix egress-tagged VLANs with exactly 2870da1a1c4SVladimir Oltean * _one_ egress-untagged VLAN (_the_ native VLAN) 2880da1a1c4SVladimir Oltean */ 2890da1a1c4SVladimir Oltean static bool ocelot_port_uses_native_vlan(struct ocelot *ocelot, int port) 2900da1a1c4SVladimir Oltean { 2910da1a1c4SVladimir Oltean return ocelot_port_num_tagged_vlans(ocelot, port) && 2920da1a1c4SVladimir Oltean ocelot_port_num_untagged_vlans(ocelot, port) == 1; 2930da1a1c4SVladimir Oltean } 2940da1a1c4SVladimir Oltean 2950da1a1c4SVladimir Oltean static struct ocelot_bridge_vlan * 2960da1a1c4SVladimir Oltean ocelot_port_find_native_vlan(struct ocelot *ocelot, int port) 2970da1a1c4SVladimir Oltean { 2980da1a1c4SVladimir Oltean struct ocelot_bridge_vlan *vlan; 2990da1a1c4SVladimir Oltean 3000da1a1c4SVladimir Oltean list_for_each_entry(vlan, &ocelot->vlans, list) 3010da1a1c4SVladimir Oltean if (vlan->portmask & BIT(port) && vlan->untagged & BIT(port)) 3020da1a1c4SVladimir Oltean return vlan; 3030da1a1c4SVladimir Oltean 3040da1a1c4SVladimir Oltean return NULL; 3050da1a1c4SVladimir Oltean } 3060da1a1c4SVladimir Oltean 3070da1a1c4SVladimir Oltean /* Keep in sync REW_TAG_CFG_TAG_CFG and, if applicable, 3080da1a1c4SVladimir Oltean * REW_PORT_VLAN_CFG_PORT_VID, with the bridge VLAN table and VLAN awareness 3090da1a1c4SVladimir Oltean * state of the port. 3100da1a1c4SVladimir Oltean */ 3110da1a1c4SVladimir Oltean static void ocelot_port_manage_port_tag(struct ocelot *ocelot, int port) 31297bb69e1SVladimir Oltean { 31397bb69e1SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 31462a22bcbSVladimir Oltean enum ocelot_port_tag_config tag_cfg; 3150da1a1c4SVladimir Oltean bool uses_native_vlan = false; 31697bb69e1SVladimir Oltean 31787b0f983SVladimir Oltean if (ocelot_port->vlan_aware) { 3180da1a1c4SVladimir Oltean uses_native_vlan = ocelot_port_uses_native_vlan(ocelot, port); 3190da1a1c4SVladimir Oltean 3200da1a1c4SVladimir Oltean if (uses_native_vlan) 32162a22bcbSVladimir Oltean tag_cfg = OCELOT_PORT_TAG_NATIVE; 3220da1a1c4SVladimir Oltean else if (ocelot_port_num_untagged_vlans(ocelot, port)) 3230da1a1c4SVladimir Oltean tag_cfg = OCELOT_PORT_TAG_DISABLED; 32487b0f983SVladimir Oltean else 32562a22bcbSVladimir Oltean tag_cfg = OCELOT_PORT_TAG_TRUNK; 32687b0f983SVladimir Oltean } else { 32762a22bcbSVladimir Oltean tag_cfg = OCELOT_PORT_TAG_DISABLED; 32887b0f983SVladimir Oltean } 3290da1a1c4SVladimir Oltean 33062a22bcbSVladimir Oltean ocelot_rmw_gix(ocelot, REW_TAG_CFG_TAG_CFG(tag_cfg), 33187b0f983SVladimir Oltean REW_TAG_CFG_TAG_CFG_M, 33287b0f983SVladimir Oltean REW_TAG_CFG, port); 3330da1a1c4SVladimir Oltean 3340da1a1c4SVladimir Oltean if (uses_native_vlan) { 3350da1a1c4SVladimir Oltean struct ocelot_bridge_vlan *native_vlan; 3360da1a1c4SVladimir Oltean 3370da1a1c4SVladimir Oltean /* Not having a native VLAN is impossible, because 3380da1a1c4SVladimir Oltean * ocelot_port_num_untagged_vlans has returned 1. 3390da1a1c4SVladimir Oltean * So there is no use in checking for NULL here. 3400da1a1c4SVladimir Oltean */ 3410da1a1c4SVladimir Oltean native_vlan = ocelot_port_find_native_vlan(ocelot, port); 3420da1a1c4SVladimir Oltean 3430da1a1c4SVladimir Oltean ocelot_rmw_gix(ocelot, 3440da1a1c4SVladimir Oltean REW_PORT_VLAN_CFG_PORT_VID(native_vlan->vid), 3450da1a1c4SVladimir Oltean REW_PORT_VLAN_CFG_PORT_VID_M, 3460da1a1c4SVladimir Oltean REW_PORT_VLAN_CFG, port); 3470da1a1c4SVladimir Oltean } 34897bb69e1SVladimir Oltean } 34997bb69e1SVladimir Oltean 35075e5a554SVladimir Oltean /* Default vlan to clasify for untagged frames (may be zero) */ 351c3e58a75SVladimir Oltean static void ocelot_port_set_pvid(struct ocelot *ocelot, int port, 352d4004422SVladimir Oltean const struct ocelot_bridge_vlan *pvid_vlan) 35375e5a554SVladimir Oltean { 35475e5a554SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 355d4004422SVladimir Oltean u16 pvid = OCELOT_VLAN_UNAWARE_PVID; 356be0576feSVladimir Oltean u32 val = 0; 35775e5a554SVladimir Oltean 358c3e58a75SVladimir Oltean ocelot_port->pvid_vlan = pvid_vlan; 35975e5a554SVladimir Oltean 360d4004422SVladimir Oltean if (ocelot_port->vlan_aware && pvid_vlan) 361d4004422SVladimir Oltean pvid = pvid_vlan->vid; 36275e5a554SVladimir Oltean 36375e5a554SVladimir Oltean ocelot_rmw_gix(ocelot, 364d4004422SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_VID(pvid), 36575e5a554SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_VID_M, 36675e5a554SVladimir Oltean ANA_PORT_VLAN_CFG, port); 367be0576feSVladimir Oltean 368be0576feSVladimir Oltean /* If there's no pvid, we should drop not only untagged traffic (which 369be0576feSVladimir Oltean * happens automatically), but also 802.1p traffic which gets 370be0576feSVladimir Oltean * classified to VLAN 0, but that is always in our RX filter, so it 371be0576feSVladimir Oltean * would get accepted were it not for this setting. 372be0576feSVladimir Oltean */ 373d4004422SVladimir Oltean if (!pvid_vlan && ocelot_port->vlan_aware) 374be0576feSVladimir Oltean val = ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA | 375be0576feSVladimir Oltean ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA; 376be0576feSVladimir Oltean 377be0576feSVladimir Oltean ocelot_rmw_gix(ocelot, val, 378be0576feSVladimir Oltean ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA | 379be0576feSVladimir Oltean ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA, 380be0576feSVladimir Oltean ANA_PORT_DROP_CFG, port); 38175e5a554SVladimir Oltean } 38275e5a554SVladimir Oltean 38390e0aa8dSVladimir Oltean static struct ocelot_bridge_vlan *ocelot_bridge_vlan_find(struct ocelot *ocelot, 38490e0aa8dSVladimir Oltean u16 vid) 385bbf6a2d9SVladimir Oltean { 38690e0aa8dSVladimir Oltean struct ocelot_bridge_vlan *vlan; 387bbf6a2d9SVladimir Oltean 38890e0aa8dSVladimir Oltean list_for_each_entry(vlan, &ocelot->vlans, list) 38990e0aa8dSVladimir Oltean if (vlan->vid == vid) 39090e0aa8dSVladimir Oltean return vlan; 391bbf6a2d9SVladimir Oltean 39290e0aa8dSVladimir Oltean return NULL; 393bbf6a2d9SVladimir Oltean } 394bbf6a2d9SVladimir Oltean 3950da1a1c4SVladimir Oltean static int ocelot_vlan_member_add(struct ocelot *ocelot, int port, u16 vid, 3960da1a1c4SVladimir Oltean bool untagged) 397bbf6a2d9SVladimir Oltean { 39890e0aa8dSVladimir Oltean struct ocelot_bridge_vlan *vlan = ocelot_bridge_vlan_find(ocelot, vid); 39990e0aa8dSVladimir Oltean unsigned long portmask; 40090e0aa8dSVladimir Oltean int err; 40190e0aa8dSVladimir Oltean 40290e0aa8dSVladimir Oltean if (vlan) { 40390e0aa8dSVladimir Oltean portmask = vlan->portmask | BIT(port); 40490e0aa8dSVladimir Oltean 40590e0aa8dSVladimir Oltean err = ocelot_vlant_set_mask(ocelot, vid, portmask); 40690e0aa8dSVladimir Oltean if (err) 40790e0aa8dSVladimir Oltean return err; 40890e0aa8dSVladimir Oltean 40990e0aa8dSVladimir Oltean vlan->portmask = portmask; 4100da1a1c4SVladimir Oltean /* Bridge VLANs can be overwritten with a different 4110da1a1c4SVladimir Oltean * egress-tagging setting, so make sure to override an untagged 4120da1a1c4SVladimir Oltean * with a tagged VID if that's going on. 4130da1a1c4SVladimir Oltean */ 4140da1a1c4SVladimir Oltean if (untagged) 4150da1a1c4SVladimir Oltean vlan->untagged |= BIT(port); 4160da1a1c4SVladimir Oltean else 4170da1a1c4SVladimir Oltean vlan->untagged &= ~BIT(port); 41890e0aa8dSVladimir Oltean 41990e0aa8dSVladimir Oltean return 0; 42090e0aa8dSVladimir Oltean } 42190e0aa8dSVladimir Oltean 42290e0aa8dSVladimir Oltean vlan = kzalloc(sizeof(*vlan), GFP_KERNEL); 42390e0aa8dSVladimir Oltean if (!vlan) 42490e0aa8dSVladimir Oltean return -ENOMEM; 42590e0aa8dSVladimir Oltean 42690e0aa8dSVladimir Oltean portmask = BIT(port); 42790e0aa8dSVladimir Oltean 42890e0aa8dSVladimir Oltean err = ocelot_vlant_set_mask(ocelot, vid, portmask); 42990e0aa8dSVladimir Oltean if (err) { 43090e0aa8dSVladimir Oltean kfree(vlan); 43190e0aa8dSVladimir Oltean return err; 43290e0aa8dSVladimir Oltean } 43390e0aa8dSVladimir Oltean 43490e0aa8dSVladimir Oltean vlan->vid = vid; 43590e0aa8dSVladimir Oltean vlan->portmask = portmask; 4360da1a1c4SVladimir Oltean if (untagged) 4370da1a1c4SVladimir Oltean vlan->untagged = BIT(port); 43890e0aa8dSVladimir Oltean INIT_LIST_HEAD(&vlan->list); 43990e0aa8dSVladimir Oltean list_add_tail(&vlan->list, &ocelot->vlans); 44090e0aa8dSVladimir Oltean 44190e0aa8dSVladimir Oltean return 0; 442bbf6a2d9SVladimir Oltean } 443bbf6a2d9SVladimir Oltean 444bbf6a2d9SVladimir Oltean static int ocelot_vlan_member_del(struct ocelot *ocelot, int port, u16 vid) 445bbf6a2d9SVladimir Oltean { 44690e0aa8dSVladimir Oltean struct ocelot_bridge_vlan *vlan = ocelot_bridge_vlan_find(ocelot, vid); 44790e0aa8dSVladimir Oltean unsigned long portmask; 44890e0aa8dSVladimir Oltean int err; 44990e0aa8dSVladimir Oltean 45090e0aa8dSVladimir Oltean if (!vlan) 45190e0aa8dSVladimir Oltean return 0; 45290e0aa8dSVladimir Oltean 45390e0aa8dSVladimir Oltean portmask = vlan->portmask & ~BIT(port); 45490e0aa8dSVladimir Oltean 45590e0aa8dSVladimir Oltean err = ocelot_vlant_set_mask(ocelot, vid, portmask); 45690e0aa8dSVladimir Oltean if (err) 45790e0aa8dSVladimir Oltean return err; 45890e0aa8dSVladimir Oltean 45990e0aa8dSVladimir Oltean vlan->portmask = portmask; 46090e0aa8dSVladimir Oltean if (vlan->portmask) 46190e0aa8dSVladimir Oltean return 0; 46290e0aa8dSVladimir Oltean 46390e0aa8dSVladimir Oltean list_del(&vlan->list); 46490e0aa8dSVladimir Oltean kfree(vlan); 46590e0aa8dSVladimir Oltean 46690e0aa8dSVladimir Oltean return 0; 467bbf6a2d9SVladimir Oltean } 468bbf6a2d9SVladimir Oltean 4692e554a7aSVladimir Oltean int ocelot_port_vlan_filtering(struct ocelot *ocelot, int port, 4703b95d1b2SVladimir Oltean bool vlan_aware, struct netlink_ext_ack *extack) 47187b0f983SVladimir Oltean { 47270edfae1SVladimir Oltean struct ocelot_vcap_block *block = &ocelot->block[VCAP_IS1]; 473bae33f2bSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 47470edfae1SVladimir Oltean struct ocelot_vcap_filter *filter; 475bae33f2bSVladimir Oltean u32 val; 47670edfae1SVladimir Oltean 47770edfae1SVladimir Oltean list_for_each_entry(filter, &block->rules, list) { 47870edfae1SVladimir Oltean if (filter->ingress_port_mask & BIT(port) && 47970edfae1SVladimir Oltean filter->action.vid_replace_ena) { 4803b95d1b2SVladimir Oltean NL_SET_ERR_MSG_MOD(extack, 4813b95d1b2SVladimir Oltean "Cannot change VLAN state with vlan modify rules active"); 48270edfae1SVladimir Oltean return -EBUSY; 48370edfae1SVladimir Oltean } 48470edfae1SVladimir Oltean } 48570edfae1SVladimir Oltean 48687b0f983SVladimir Oltean ocelot_port->vlan_aware = vlan_aware; 48787b0f983SVladimir Oltean 48887b0f983SVladimir Oltean if (vlan_aware) 48987b0f983SVladimir Oltean val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA | 49087b0f983SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1); 49187b0f983SVladimir Oltean else 49287b0f983SVladimir Oltean val = 0; 49387b0f983SVladimir Oltean ocelot_rmw_gix(ocelot, val, 49487b0f983SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA | 49587b0f983SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M, 49687b0f983SVladimir Oltean ANA_PORT_VLAN_CFG, port); 49787b0f983SVladimir Oltean 498c3e58a75SVladimir Oltean ocelot_port_set_pvid(ocelot, port, ocelot_port->pvid_vlan); 4990da1a1c4SVladimir Oltean ocelot_port_manage_port_tag(ocelot, port); 5002e554a7aSVladimir Oltean 5012e554a7aSVladimir Oltean return 0; 50287b0f983SVladimir Oltean } 50387b0f983SVladimir Oltean EXPORT_SYMBOL(ocelot_port_vlan_filtering); 50487b0f983SVladimir Oltean 5052f0402feSVladimir Oltean int ocelot_vlan_prepare(struct ocelot *ocelot, int port, u16 vid, bool pvid, 50601af940eSVladimir Oltean bool untagged, struct netlink_ext_ack *extack) 5072f0402feSVladimir Oltean { 5080da1a1c4SVladimir Oltean if (untagged) { 5090da1a1c4SVladimir Oltean /* We are adding an egress-tagged VLAN */ 5100da1a1c4SVladimir Oltean if (ocelot_port_uses_native_vlan(ocelot, port)) { 51101af940eSVladimir Oltean NL_SET_ERR_MSG_MOD(extack, 5120da1a1c4SVladimir Oltean "Port with egress-tagged VLANs cannot have more than one egress-untagged (native) VLAN"); 5132f0402feSVladimir Oltean return -EBUSY; 5142f0402feSVladimir Oltean } 5150da1a1c4SVladimir Oltean } else { 5160da1a1c4SVladimir Oltean /* We are adding an egress-tagged VLAN */ 5170da1a1c4SVladimir Oltean if (ocelot_port_num_untagged_vlans(ocelot, port) > 1) { 5180da1a1c4SVladimir Oltean NL_SET_ERR_MSG_MOD(extack, 5190da1a1c4SVladimir Oltean "Port with more than one egress-untagged VLAN cannot have egress-tagged VLANs"); 5200da1a1c4SVladimir Oltean return -EBUSY; 5210da1a1c4SVladimir Oltean } 5220da1a1c4SVladimir Oltean } 5232f0402feSVladimir Oltean 5242f0402feSVladimir Oltean return 0; 5252f0402feSVladimir Oltean } 5262f0402feSVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_prepare); 5272f0402feSVladimir Oltean 5285e256365SVladimir Oltean int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid, 5297142529fSAntoine Tenart bool untagged) 5307142529fSAntoine Tenart { 531bbf6a2d9SVladimir Oltean int err; 5327142529fSAntoine Tenart 5330da1a1c4SVladimir Oltean err = ocelot_vlan_member_add(ocelot, port, vid, untagged); 534bbf6a2d9SVladimir Oltean if (err) 535bbf6a2d9SVladimir Oltean return err; 5367142529fSAntoine Tenart 5377142529fSAntoine Tenart /* Default ingress vlan classification */ 538d4004422SVladimir Oltean if (pvid) 539d4004422SVladimir Oltean ocelot_port_set_pvid(ocelot, port, 540d4004422SVladimir Oltean ocelot_bridge_vlan_find(ocelot, vid)); 5417142529fSAntoine Tenart 5427142529fSAntoine Tenart /* Untagged egress vlan clasification */ 5430da1a1c4SVladimir Oltean ocelot_port_manage_port_tag(ocelot, port); 5447142529fSAntoine Tenart 5457142529fSAntoine Tenart return 0; 5467142529fSAntoine Tenart } 5475e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_add); 5487142529fSAntoine Tenart 5495e256365SVladimir Oltean int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid) 5509855934cSVladimir Oltean { 5519855934cSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 552bbf6a2d9SVladimir Oltean int err; 5537142529fSAntoine Tenart 554bbf6a2d9SVladimir Oltean err = ocelot_vlan_member_del(ocelot, port, vid); 555bbf6a2d9SVladimir Oltean if (err) 556bbf6a2d9SVladimir Oltean return err; 5577142529fSAntoine Tenart 558be0576feSVladimir Oltean /* Ingress */ 559d4004422SVladimir Oltean if (ocelot_port->pvid_vlan && ocelot_port->pvid_vlan->vid == vid) 560d4004422SVladimir Oltean ocelot_port_set_pvid(ocelot, port, NULL); 561be0576feSVladimir Oltean 5627142529fSAntoine Tenart /* Egress */ 5630da1a1c4SVladimir Oltean ocelot_port_manage_port_tag(ocelot, port); 5647142529fSAntoine Tenart 5657142529fSAntoine Tenart return 0; 5667142529fSAntoine Tenart } 5675e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_del); 5687142529fSAntoine Tenart 569a556c76aSAlexandre Belloni static void ocelot_vlan_init(struct ocelot *ocelot) 570a556c76aSAlexandre Belloni { 571bbf6a2d9SVladimir Oltean unsigned long all_ports = GENMASK(ocelot->num_phys_ports - 1, 0); 5727142529fSAntoine Tenart u16 port, vid; 5737142529fSAntoine Tenart 574a556c76aSAlexandre Belloni /* Clear VLAN table, by default all ports are members of all VLANs */ 575a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT, 576a556c76aSAlexandre Belloni ANA_TABLES_VLANACCESS); 577a556c76aSAlexandre Belloni ocelot_vlant_wait_for_completion(ocelot); 5787142529fSAntoine Tenart 5797142529fSAntoine Tenart /* Configure the port VLAN memberships */ 580bbf6a2d9SVladimir Oltean for (vid = 1; vid < VLAN_N_VID; vid++) 58190e0aa8dSVladimir Oltean ocelot_vlant_set_mask(ocelot, vid, 0); 5827142529fSAntoine Tenart 5837142529fSAntoine Tenart /* Because VLAN filtering is enabled, we need VID 0 to get untagged 5847142529fSAntoine Tenart * traffic. It is added automatically if 8021q module is loaded, but 5857142529fSAntoine Tenart * we can't rely on it since module may be not loaded. 5867142529fSAntoine Tenart */ 587bfbab310SVladimir Oltean ocelot_vlant_set_mask(ocelot, OCELOT_VLAN_UNAWARE_PVID, all_ports); 5887142529fSAntoine Tenart 5897142529fSAntoine Tenart /* Set vlan ingress filter mask to all ports but the CPU port by 5907142529fSAntoine Tenart * default. 5917142529fSAntoine Tenart */ 592bbf6a2d9SVladimir Oltean ocelot_write(ocelot, all_ports, ANA_VLANMASK); 5937142529fSAntoine Tenart 5947142529fSAntoine Tenart for (port = 0; port < ocelot->num_phys_ports; port++) { 5957142529fSAntoine Tenart ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port); 5967142529fSAntoine Tenart ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port); 5977142529fSAntoine Tenart } 598a556c76aSAlexandre Belloni } 599a556c76aSAlexandre Belloni 600eb4733d7SVladimir Oltean static u32 ocelot_read_eq_avail(struct ocelot *ocelot, int port) 601eb4733d7SVladimir Oltean { 602eb4733d7SVladimir Oltean return ocelot_read_rix(ocelot, QSYS_SW_STATUS, port); 603eb4733d7SVladimir Oltean } 604eb4733d7SVladimir Oltean 605e6e12df6SVladimir Oltean static int ocelot_port_flush(struct ocelot *ocelot, int port) 606eb4733d7SVladimir Oltean { 6071650bdb1SVladimir Oltean unsigned int pause_ena; 608eb4733d7SVladimir Oltean int err, val; 609eb4733d7SVladimir Oltean 610eb4733d7SVladimir Oltean /* Disable dequeuing from the egress queues */ 611eb4733d7SVladimir Oltean ocelot_rmw_rix(ocelot, QSYS_PORT_MODE_DEQUEUE_DIS, 612eb4733d7SVladimir Oltean QSYS_PORT_MODE_DEQUEUE_DIS, 613eb4733d7SVladimir Oltean QSYS_PORT_MODE, port); 614eb4733d7SVladimir Oltean 615eb4733d7SVladimir Oltean /* Disable flow control */ 6161650bdb1SVladimir Oltean ocelot_fields_read(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, &pause_ena); 617eb4733d7SVladimir Oltean ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 0); 618eb4733d7SVladimir Oltean 619eb4733d7SVladimir Oltean /* Disable priority flow control */ 620eb4733d7SVladimir Oltean ocelot_fields_write(ocelot, port, 621eb4733d7SVladimir Oltean QSYS_SWITCH_PORT_MODE_TX_PFC_ENA, 0); 622eb4733d7SVladimir Oltean 623eb4733d7SVladimir Oltean /* Wait at least the time it takes to receive a frame of maximum length 624eb4733d7SVladimir Oltean * at the port. 625eb4733d7SVladimir Oltean * Worst-case delays for 10 kilobyte jumbo frames are: 626eb4733d7SVladimir Oltean * 8 ms on a 10M port 627eb4733d7SVladimir Oltean * 800 μs on a 100M port 628eb4733d7SVladimir Oltean * 80 μs on a 1G port 629eb4733d7SVladimir Oltean * 32 μs on a 2.5G port 630eb4733d7SVladimir Oltean */ 631eb4733d7SVladimir Oltean usleep_range(8000, 10000); 632eb4733d7SVladimir Oltean 633eb4733d7SVladimir Oltean /* Disable half duplex backpressure. */ 634eb4733d7SVladimir Oltean ocelot_rmw_rix(ocelot, 0, SYS_FRONT_PORT_MODE_HDX_MODE, 635eb4733d7SVladimir Oltean SYS_FRONT_PORT_MODE, port); 636eb4733d7SVladimir Oltean 637eb4733d7SVladimir Oltean /* Flush the queues associated with the port. */ 638eb4733d7SVladimir Oltean ocelot_rmw_gix(ocelot, REW_PORT_CFG_FLUSH_ENA, REW_PORT_CFG_FLUSH_ENA, 639eb4733d7SVladimir Oltean REW_PORT_CFG, port); 640eb4733d7SVladimir Oltean 641eb4733d7SVladimir Oltean /* Enable dequeuing from the egress queues. */ 642eb4733d7SVladimir Oltean ocelot_rmw_rix(ocelot, 0, QSYS_PORT_MODE_DEQUEUE_DIS, QSYS_PORT_MODE, 643eb4733d7SVladimir Oltean port); 644eb4733d7SVladimir Oltean 645eb4733d7SVladimir Oltean /* Wait until flushing is complete. */ 646eb4733d7SVladimir Oltean err = read_poll_timeout(ocelot_read_eq_avail, val, !val, 647eb4733d7SVladimir Oltean 100, 2000000, false, ocelot, port); 648eb4733d7SVladimir Oltean 649eb4733d7SVladimir Oltean /* Clear flushing again. */ 650eb4733d7SVladimir Oltean ocelot_rmw_gix(ocelot, 0, REW_PORT_CFG_FLUSH_ENA, REW_PORT_CFG, port); 651eb4733d7SVladimir Oltean 6521650bdb1SVladimir Oltean /* Re-enable flow control */ 6531650bdb1SVladimir Oltean ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, pause_ena); 6541650bdb1SVladimir Oltean 655eb4733d7SVladimir Oltean return err; 656eb4733d7SVladimir Oltean } 657eb4733d7SVladimir Oltean 658e6e12df6SVladimir Oltean void ocelot_phylink_mac_link_down(struct ocelot *ocelot, int port, 659e6e12df6SVladimir Oltean unsigned int link_an_mode, 660e6e12df6SVladimir Oltean phy_interface_t interface, 661e6e12df6SVladimir Oltean unsigned long quirks) 662a556c76aSAlexandre Belloni { 66326f4dbabSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 664e6e12df6SVladimir Oltean int err; 665a556c76aSAlexandre Belloni 6668abe1970SVladimir Oltean ocelot_port->speed = SPEED_UNKNOWN; 6678abe1970SVladimir Oltean 668e6e12df6SVladimir Oltean ocelot_port_rmwl(ocelot_port, 0, DEV_MAC_ENA_CFG_RX_ENA, 669e6e12df6SVladimir Oltean DEV_MAC_ENA_CFG); 670e6e12df6SVladimir Oltean 6718abe1970SVladimir Oltean if (ocelot->ops->cut_through_fwd) { 6728abe1970SVladimir Oltean mutex_lock(&ocelot->fwd_domain_lock); 6738abe1970SVladimir Oltean ocelot->ops->cut_through_fwd(ocelot); 6748abe1970SVladimir Oltean mutex_unlock(&ocelot->fwd_domain_lock); 6758abe1970SVladimir Oltean } 6768abe1970SVladimir Oltean 677e6e12df6SVladimir Oltean ocelot_fields_write(ocelot, port, QSYS_SWITCH_PORT_MODE_PORT_ENA, 0); 678e6e12df6SVladimir Oltean 679e6e12df6SVladimir Oltean err = ocelot_port_flush(ocelot, port); 680e6e12df6SVladimir Oltean if (err) 681e6e12df6SVladimir Oltean dev_err(ocelot->dev, "failed to flush port %d: %d\n", 682e6e12df6SVladimir Oltean port, err); 683e6e12df6SVladimir Oltean 684e6e12df6SVladimir Oltean /* Put the port in reset. */ 685e6e12df6SVladimir Oltean if (interface != PHY_INTERFACE_MODE_QSGMII || 686e6e12df6SVladimir Oltean !(quirks & OCELOT_QUIRK_QSGMII_PORTS_MUST_BE_UP)) 687e6e12df6SVladimir Oltean ocelot_port_rmwl(ocelot_port, 688e6e12df6SVladimir Oltean DEV_CLOCK_CFG_MAC_TX_RST | 68974a3bc42SWan Jiabing DEV_CLOCK_CFG_MAC_RX_RST, 690e6e12df6SVladimir Oltean DEV_CLOCK_CFG_MAC_TX_RST | 69174a3bc42SWan Jiabing DEV_CLOCK_CFG_MAC_RX_RST, 692e6e12df6SVladimir Oltean DEV_CLOCK_CFG); 693e6e12df6SVladimir Oltean } 694e6e12df6SVladimir Oltean EXPORT_SYMBOL_GPL(ocelot_phylink_mac_link_down); 695e6e12df6SVladimir Oltean 696e6e12df6SVladimir Oltean void ocelot_phylink_mac_link_up(struct ocelot *ocelot, int port, 697e6e12df6SVladimir Oltean struct phy_device *phydev, 698e6e12df6SVladimir Oltean unsigned int link_an_mode, 699e6e12df6SVladimir Oltean phy_interface_t interface, 700e6e12df6SVladimir Oltean int speed, int duplex, 701e6e12df6SVladimir Oltean bool tx_pause, bool rx_pause, 702e6e12df6SVladimir Oltean unsigned long quirks) 703e6e12df6SVladimir Oltean { 704e6e12df6SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 705e6e12df6SVladimir Oltean int mac_speed, mode = 0; 706e6e12df6SVladimir Oltean u32 mac_fc_cfg; 707e6e12df6SVladimir Oltean 7088abe1970SVladimir Oltean ocelot_port->speed = speed; 7098abe1970SVladimir Oltean 710e6e12df6SVladimir Oltean /* The MAC might be integrated in systems where the MAC speed is fixed 711e6e12df6SVladimir Oltean * and it's the PCS who is performing the rate adaptation, so we have 712e6e12df6SVladimir Oltean * to write "1000Mbps" into the LINK_SPEED field of DEV_CLOCK_CFG 713e6e12df6SVladimir Oltean * (which is also its default value). 714e6e12df6SVladimir Oltean */ 715e6e12df6SVladimir Oltean if ((quirks & OCELOT_QUIRK_PCS_PERFORMS_RATE_ADAPTATION) || 716e6e12df6SVladimir Oltean speed == SPEED_1000) { 717e6e12df6SVladimir Oltean mac_speed = OCELOT_SPEED_1000; 718e6e12df6SVladimir Oltean mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA; 719e6e12df6SVladimir Oltean } else if (speed == SPEED_2500) { 720e6e12df6SVladimir Oltean mac_speed = OCELOT_SPEED_2500; 721e6e12df6SVladimir Oltean mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA; 722e6e12df6SVladimir Oltean } else if (speed == SPEED_100) { 723e6e12df6SVladimir Oltean mac_speed = OCELOT_SPEED_100; 724e6e12df6SVladimir Oltean } else { 725e6e12df6SVladimir Oltean mac_speed = OCELOT_SPEED_10; 726e6e12df6SVladimir Oltean } 727e6e12df6SVladimir Oltean 728e6e12df6SVladimir Oltean if (duplex == DUPLEX_FULL) 729e6e12df6SVladimir Oltean mode |= DEV_MAC_MODE_CFG_FDX_ENA; 730e6e12df6SVladimir Oltean 731e6e12df6SVladimir Oltean ocelot_port_writel(ocelot_port, mode, DEV_MAC_MODE_CFG); 732e6e12df6SVladimir Oltean 733e6e12df6SVladimir Oltean /* Take port out of reset by clearing the MAC_TX_RST, MAC_RX_RST and 734e6e12df6SVladimir Oltean * PORT_RST bits in DEV_CLOCK_CFG. 735e6e12df6SVladimir Oltean */ 736e6e12df6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(mac_speed), 737e6e12df6SVladimir Oltean DEV_CLOCK_CFG); 738e6e12df6SVladimir Oltean 739e6e12df6SVladimir Oltean switch (speed) { 740a556c76aSAlexandre Belloni case SPEED_10: 741e6e12df6SVladimir Oltean mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_10); 742a556c76aSAlexandre Belloni break; 743a556c76aSAlexandre Belloni case SPEED_100: 744e6e12df6SVladimir Oltean mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_100); 745a556c76aSAlexandre Belloni break; 746a556c76aSAlexandre Belloni case SPEED_1000: 747a556c76aSAlexandre Belloni case SPEED_2500: 748e6e12df6SVladimir Oltean mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_1000); 749a556c76aSAlexandre Belloni break; 750a556c76aSAlexandre Belloni default: 751e6e12df6SVladimir Oltean dev_err(ocelot->dev, "Unsupported speed on port %d: %d\n", 752e6e12df6SVladimir Oltean port, speed); 753a556c76aSAlexandre Belloni return; 754a556c76aSAlexandre Belloni } 755a556c76aSAlexandre Belloni 756e6e12df6SVladimir Oltean /* Handle RX pause in all cases, with 2500base-X this is used for rate 757e6e12df6SVladimir Oltean * adaptation. 758e6e12df6SVladimir Oltean */ 759e6e12df6SVladimir Oltean mac_fc_cfg |= SYS_MAC_FC_CFG_RX_FC_ENA; 760a556c76aSAlexandre Belloni 761e6e12df6SVladimir Oltean if (tx_pause) 762e6e12df6SVladimir Oltean mac_fc_cfg |= SYS_MAC_FC_CFG_TX_FC_ENA | 763e6e12df6SVladimir Oltean SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) | 764e6e12df6SVladimir Oltean SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) | 765e6e12df6SVladimir Oltean SYS_MAC_FC_CFG_ZERO_PAUSE_ENA; 766a556c76aSAlexandre Belloni 767e6e12df6SVladimir Oltean /* Flow control. Link speed is only used here to evaluate the time 768e6e12df6SVladimir Oltean * specification in incoming pause frames. 769e6e12df6SVladimir Oltean */ 770e6e12df6SVladimir Oltean ocelot_write_rix(ocelot, mac_fc_cfg, SYS_MAC_FC_CFG, port); 771a556c76aSAlexandre Belloni 772e6e12df6SVladimir Oltean ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port); 7731ba8f656SVladimir Oltean 77433cb0ff3SVladimir Oltean /* Don't attempt to send PAUSE frames on the NPI port, it's broken */ 77533cb0ff3SVladimir Oltean if (port != ocelot->npi) 77633cb0ff3SVladimir Oltean ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 77733cb0ff3SVladimir Oltean tx_pause); 7781ba8f656SVladimir Oltean 779e6e12df6SVladimir Oltean /* Undo the effects of ocelot_phylink_mac_link_down: 780e6e12df6SVladimir Oltean * enable MAC module 781e6e12df6SVladimir Oltean */ 782004d44f6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA | 783a556c76aSAlexandre Belloni DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG); 784a556c76aSAlexandre Belloni 7858abe1970SVladimir Oltean /* If the port supports cut-through forwarding, update the masks before 7868abe1970SVladimir Oltean * enabling forwarding on the port. 7878abe1970SVladimir Oltean */ 7888abe1970SVladimir Oltean if (ocelot->ops->cut_through_fwd) { 7898abe1970SVladimir Oltean mutex_lock(&ocelot->fwd_domain_lock); 7908abe1970SVladimir Oltean ocelot->ops->cut_through_fwd(ocelot); 7918abe1970SVladimir Oltean mutex_unlock(&ocelot->fwd_domain_lock); 7928abe1970SVladimir Oltean } 7938abe1970SVladimir Oltean 794a556c76aSAlexandre Belloni /* Core: Enable port for frame transfer */ 795886e1387SVladimir Oltean ocelot_fields_write(ocelot, port, 796886e1387SVladimir Oltean QSYS_SWITCH_PORT_MODE_PORT_ENA, 1); 797a556c76aSAlexandre Belloni } 798e6e12df6SVladimir Oltean EXPORT_SYMBOL_GPL(ocelot_phylink_mac_link_up); 799889b8950SVladimir Oltean 80052849bcfSVladimir Oltean static int ocelot_port_add_txtstamp_skb(struct ocelot *ocelot, int port, 801e2f9a8feSVladimir Oltean struct sk_buff *clone) 802400928bfSYangbo Lu { 803e2f9a8feSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 80452849bcfSVladimir Oltean unsigned long flags; 805400928bfSYangbo Lu 80652849bcfSVladimir Oltean spin_lock_irqsave(&ocelot->ts_id_lock, flags); 80752849bcfSVladimir Oltean 80852849bcfSVladimir Oltean if (ocelot_port->ptp_skbs_in_flight == OCELOT_MAX_PTP_ID || 80952849bcfSVladimir Oltean ocelot->ptp_skbs_in_flight == OCELOT_PTP_FIFO_SIZE) { 81052849bcfSVladimir Oltean spin_unlock_irqrestore(&ocelot->ts_id_lock, flags); 81152849bcfSVladimir Oltean return -EBUSY; 81252849bcfSVladimir Oltean } 8136565243cSVladimir Oltean 814e2f9a8feSVladimir Oltean skb_shinfo(clone)->tx_flags |= SKBTX_IN_PROGRESS; 815c4b364ceSYangbo Lu /* Store timestamp ID in OCELOT_SKB_CB(clone)->ts_id */ 816c4b364ceSYangbo Lu OCELOT_SKB_CB(clone)->ts_id = ocelot_port->ts_id; 81752849bcfSVladimir Oltean 818c57fe003SVladimir Oltean ocelot_port->ts_id++; 819c57fe003SVladimir Oltean if (ocelot_port->ts_id == OCELOT_MAX_PTP_ID) 820c57fe003SVladimir Oltean ocelot_port->ts_id = 0; 82152849bcfSVladimir Oltean 82252849bcfSVladimir Oltean ocelot_port->ptp_skbs_in_flight++; 82352849bcfSVladimir Oltean ocelot->ptp_skbs_in_flight++; 82452849bcfSVladimir Oltean 825e2f9a8feSVladimir Oltean skb_queue_tail(&ocelot_port->tx_skbs, clone); 8266565243cSVladimir Oltean 82752849bcfSVladimir Oltean spin_unlock_irqrestore(&ocelot->ts_id_lock, flags); 82852849bcfSVladimir Oltean 82952849bcfSVladimir Oltean return 0; 830400928bfSYangbo Lu } 831682eaad9SYangbo Lu 832fba01283SVladimir Oltean static bool ocelot_ptp_is_onestep_sync(struct sk_buff *skb, 833fba01283SVladimir Oltean unsigned int ptp_class) 83439e5308bSYangbo Lu { 83539e5308bSYangbo Lu struct ptp_header *hdr; 83639e5308bSYangbo Lu u8 msgtype, twostep; 83739e5308bSYangbo Lu 83839e5308bSYangbo Lu hdr = ptp_parse_header(skb, ptp_class); 83939e5308bSYangbo Lu if (!hdr) 84039e5308bSYangbo Lu return false; 84139e5308bSYangbo Lu 84239e5308bSYangbo Lu msgtype = ptp_get_msgtype(hdr, ptp_class); 84339e5308bSYangbo Lu twostep = hdr->flag_field[0] & 0x2; 84439e5308bSYangbo Lu 84539e5308bSYangbo Lu if (msgtype == PTP_MSGTYPE_SYNC && twostep == 0) 84639e5308bSYangbo Lu return true; 84739e5308bSYangbo Lu 84839e5308bSYangbo Lu return false; 84939e5308bSYangbo Lu } 85039e5308bSYangbo Lu 851682eaad9SYangbo Lu int ocelot_port_txtstamp_request(struct ocelot *ocelot, int port, 852682eaad9SYangbo Lu struct sk_buff *skb, 853682eaad9SYangbo Lu struct sk_buff **clone) 854682eaad9SYangbo Lu { 855682eaad9SYangbo Lu struct ocelot_port *ocelot_port = ocelot->ports[port]; 856682eaad9SYangbo Lu u8 ptp_cmd = ocelot_port->ptp_cmd; 857fba01283SVladimir Oltean unsigned int ptp_class; 85852849bcfSVladimir Oltean int err; 859682eaad9SYangbo Lu 860fba01283SVladimir Oltean /* Don't do anything if PTP timestamping not enabled */ 861fba01283SVladimir Oltean if (!ptp_cmd) 862fba01283SVladimir Oltean return 0; 863fba01283SVladimir Oltean 864fba01283SVladimir Oltean ptp_class = ptp_classify_raw(skb); 865fba01283SVladimir Oltean if (ptp_class == PTP_CLASS_NONE) 866fba01283SVladimir Oltean return -EINVAL; 867682eaad9SYangbo Lu 86839e5308bSYangbo Lu /* Store ptp_cmd in OCELOT_SKB_CB(skb)->ptp_cmd */ 86939e5308bSYangbo Lu if (ptp_cmd == IFH_REW_OP_ORIGIN_PTP) { 870fba01283SVladimir Oltean if (ocelot_ptp_is_onestep_sync(skb, ptp_class)) { 87139e5308bSYangbo Lu OCELOT_SKB_CB(skb)->ptp_cmd = ptp_cmd; 87239e5308bSYangbo Lu return 0; 87339e5308bSYangbo Lu } 87439e5308bSYangbo Lu 87539e5308bSYangbo Lu /* Fall back to two-step timestamping */ 87639e5308bSYangbo Lu ptp_cmd = IFH_REW_OP_TWO_STEP_PTP; 87739e5308bSYangbo Lu } 87839e5308bSYangbo Lu 879682eaad9SYangbo Lu if (ptp_cmd == IFH_REW_OP_TWO_STEP_PTP) { 880682eaad9SYangbo Lu *clone = skb_clone_sk(skb); 881682eaad9SYangbo Lu if (!(*clone)) 882682eaad9SYangbo Lu return -ENOMEM; 883682eaad9SYangbo Lu 88452849bcfSVladimir Oltean err = ocelot_port_add_txtstamp_skb(ocelot, port, *clone); 88552849bcfSVladimir Oltean if (err) 88652849bcfSVladimir Oltean return err; 88752849bcfSVladimir Oltean 88839e5308bSYangbo Lu OCELOT_SKB_CB(skb)->ptp_cmd = ptp_cmd; 889ebb4c6a9SVladimir Oltean OCELOT_SKB_CB(*clone)->ptp_class = ptp_class; 890682eaad9SYangbo Lu } 891682eaad9SYangbo Lu 892682eaad9SYangbo Lu return 0; 893682eaad9SYangbo Lu } 894682eaad9SYangbo Lu EXPORT_SYMBOL(ocelot_port_txtstamp_request); 895400928bfSYangbo Lu 896e23a7b3eSYangbo Lu static void ocelot_get_hwtimestamp(struct ocelot *ocelot, 897e23a7b3eSYangbo Lu struct timespec64 *ts) 8984e3b0468SAntoine Tenart { 8994e3b0468SAntoine Tenart unsigned long flags; 9004e3b0468SAntoine Tenart u32 val; 9014e3b0468SAntoine Tenart 9024e3b0468SAntoine Tenart spin_lock_irqsave(&ocelot->ptp_clock_lock, flags); 9034e3b0468SAntoine Tenart 9044e3b0468SAntoine Tenart /* Read current PTP time to get seconds */ 9054e3b0468SAntoine Tenart val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN); 9064e3b0468SAntoine Tenart 9074e3b0468SAntoine Tenart val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM); 9084e3b0468SAntoine Tenart val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE); 9094e3b0468SAntoine Tenart ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN); 9104e3b0468SAntoine Tenart ts->tv_sec = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN); 9114e3b0468SAntoine Tenart 9124e3b0468SAntoine Tenart /* Read packet HW timestamp from FIFO */ 9134e3b0468SAntoine Tenart val = ocelot_read(ocelot, SYS_PTP_TXSTAMP); 9144e3b0468SAntoine Tenart ts->tv_nsec = SYS_PTP_TXSTAMP_PTP_TXSTAMP(val); 9154e3b0468SAntoine Tenart 9164e3b0468SAntoine Tenart /* Sec has incremented since the ts was registered */ 9174e3b0468SAntoine Tenart if ((ts->tv_sec & 0x1) != !!(val & SYS_PTP_TXSTAMP_PTP_TXSTAMP_SEC)) 9184e3b0468SAntoine Tenart ts->tv_sec--; 9194e3b0468SAntoine Tenart 9204e3b0468SAntoine Tenart spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags); 9214e3b0468SAntoine Tenart } 922e23a7b3eSYangbo Lu 923ebb4c6a9SVladimir Oltean static bool ocelot_validate_ptp_skb(struct sk_buff *clone, u16 seqid) 924ebb4c6a9SVladimir Oltean { 925ebb4c6a9SVladimir Oltean struct ptp_header *hdr; 926ebb4c6a9SVladimir Oltean 927ebb4c6a9SVladimir Oltean hdr = ptp_parse_header(clone, OCELOT_SKB_CB(clone)->ptp_class); 928ebb4c6a9SVladimir Oltean if (WARN_ON(!hdr)) 929ebb4c6a9SVladimir Oltean return false; 930ebb4c6a9SVladimir Oltean 931ebb4c6a9SVladimir Oltean return seqid == ntohs(hdr->sequence_id); 932ebb4c6a9SVladimir Oltean } 933ebb4c6a9SVladimir Oltean 934e23a7b3eSYangbo Lu void ocelot_get_txtstamp(struct ocelot *ocelot) 935e23a7b3eSYangbo Lu { 936e23a7b3eSYangbo Lu int budget = OCELOT_PTP_QUEUE_SZ; 937e23a7b3eSYangbo Lu 938e23a7b3eSYangbo Lu while (budget--) { 939b049da13SYangbo Lu struct sk_buff *skb, *skb_tmp, *skb_match = NULL; 940e23a7b3eSYangbo Lu struct skb_shared_hwtstamps shhwtstamps; 941ebb4c6a9SVladimir Oltean u32 val, id, seqid, txport; 942e23a7b3eSYangbo Lu struct ocelot_port *port; 943e23a7b3eSYangbo Lu struct timespec64 ts; 944b049da13SYangbo Lu unsigned long flags; 945e23a7b3eSYangbo Lu 946e23a7b3eSYangbo Lu val = ocelot_read(ocelot, SYS_PTP_STATUS); 947e23a7b3eSYangbo Lu 948e23a7b3eSYangbo Lu /* Check if a timestamp can be retrieved */ 949e23a7b3eSYangbo Lu if (!(val & SYS_PTP_STATUS_PTP_MESS_VLD)) 950e23a7b3eSYangbo Lu break; 951e23a7b3eSYangbo Lu 952e23a7b3eSYangbo Lu WARN_ON(val & SYS_PTP_STATUS_PTP_OVFL); 953e23a7b3eSYangbo Lu 954e23a7b3eSYangbo Lu /* Retrieve the ts ID and Tx port */ 955e23a7b3eSYangbo Lu id = SYS_PTP_STATUS_PTP_MESS_ID_X(val); 956e23a7b3eSYangbo Lu txport = SYS_PTP_STATUS_PTP_MESS_TXPORT_X(val); 957ebb4c6a9SVladimir Oltean seqid = SYS_PTP_STATUS_PTP_MESS_SEQ_ID(val); 958e23a7b3eSYangbo Lu 959e23a7b3eSYangbo Lu port = ocelot->ports[txport]; 960e23a7b3eSYangbo Lu 96152849bcfSVladimir Oltean spin_lock(&ocelot->ts_id_lock); 96252849bcfSVladimir Oltean port->ptp_skbs_in_flight--; 96352849bcfSVladimir Oltean ocelot->ptp_skbs_in_flight--; 96452849bcfSVladimir Oltean spin_unlock(&ocelot->ts_id_lock); 96552849bcfSVladimir Oltean 96652849bcfSVladimir Oltean /* Retrieve its associated skb */ 967ebb4c6a9SVladimir Oltean try_again: 968b049da13SYangbo Lu spin_lock_irqsave(&port->tx_skbs.lock, flags); 969b049da13SYangbo Lu 970b049da13SYangbo Lu skb_queue_walk_safe(&port->tx_skbs, skb, skb_tmp) { 971c4b364ceSYangbo Lu if (OCELOT_SKB_CB(skb)->ts_id != id) 972e23a7b3eSYangbo Lu continue; 973b049da13SYangbo Lu __skb_unlink(skb, &port->tx_skbs); 974b049da13SYangbo Lu skb_match = skb; 975fc62c094SYangbo Lu break; 976e23a7b3eSYangbo Lu } 977e23a7b3eSYangbo Lu 978b049da13SYangbo Lu spin_unlock_irqrestore(&port->tx_skbs.lock, flags); 979b049da13SYangbo Lu 9809fde506eSVladimir Oltean if (WARN_ON(!skb_match)) 9819fde506eSVladimir Oltean continue; 9829fde506eSVladimir Oltean 983ebb4c6a9SVladimir Oltean if (!ocelot_validate_ptp_skb(skb_match, seqid)) { 984ebb4c6a9SVladimir Oltean dev_err_ratelimited(ocelot->dev, 985ebb4c6a9SVladimir Oltean "port %d received stale TX timestamp for seqid %d, discarding\n", 986ebb4c6a9SVladimir Oltean txport, seqid); 987ebb4c6a9SVladimir Oltean dev_kfree_skb_any(skb); 988ebb4c6a9SVladimir Oltean goto try_again; 989ebb4c6a9SVladimir Oltean } 990ebb4c6a9SVladimir Oltean 9915fd82200Slaurent brando /* Get the h/w timestamp */ 9925fd82200Slaurent brando ocelot_get_hwtimestamp(ocelot, &ts); 993e23a7b3eSYangbo Lu 994e23a7b3eSYangbo Lu /* Set the timestamp into the skb */ 995e23a7b3eSYangbo Lu memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 996e23a7b3eSYangbo Lu shhwtstamps.hwtstamp = ktime_set(ts.tv_sec, ts.tv_nsec); 997e2f9a8feSVladimir Oltean skb_complete_tx_timestamp(skb_match, &shhwtstamps); 9985fd82200Slaurent brando 9995fd82200Slaurent brando /* Next ts */ 10005fd82200Slaurent brando ocelot_write(ocelot, SYS_PTP_NXT_PTP_NXT, SYS_PTP_NXT); 1001e23a7b3eSYangbo Lu } 1002e23a7b3eSYangbo Lu } 1003e23a7b3eSYangbo Lu EXPORT_SYMBOL(ocelot_get_txtstamp); 10044e3b0468SAntoine Tenart 1005924ee317SVladimir Oltean static int ocelot_rx_frame_word(struct ocelot *ocelot, u8 grp, bool ifh, 1006924ee317SVladimir Oltean u32 *rval) 1007924ee317SVladimir Oltean { 1008924ee317SVladimir Oltean u32 bytes_valid, val; 1009924ee317SVladimir Oltean 1010924ee317SVladimir Oltean val = ocelot_read_rix(ocelot, QS_XTR_RD, grp); 1011924ee317SVladimir Oltean if (val == XTR_NOT_READY) { 1012924ee317SVladimir Oltean if (ifh) 1013924ee317SVladimir Oltean return -EIO; 1014924ee317SVladimir Oltean 1015924ee317SVladimir Oltean do { 1016924ee317SVladimir Oltean val = ocelot_read_rix(ocelot, QS_XTR_RD, grp); 1017924ee317SVladimir Oltean } while (val == XTR_NOT_READY); 1018924ee317SVladimir Oltean } 1019924ee317SVladimir Oltean 1020924ee317SVladimir Oltean switch (val) { 1021924ee317SVladimir Oltean case XTR_ABORT: 1022924ee317SVladimir Oltean return -EIO; 1023924ee317SVladimir Oltean case XTR_EOF_0: 1024924ee317SVladimir Oltean case XTR_EOF_1: 1025924ee317SVladimir Oltean case XTR_EOF_2: 1026924ee317SVladimir Oltean case XTR_EOF_3: 1027924ee317SVladimir Oltean case XTR_PRUNED: 1028924ee317SVladimir Oltean bytes_valid = XTR_VALID_BYTES(val); 1029924ee317SVladimir Oltean val = ocelot_read_rix(ocelot, QS_XTR_RD, grp); 1030924ee317SVladimir Oltean if (val == XTR_ESCAPE) 1031924ee317SVladimir Oltean *rval = ocelot_read_rix(ocelot, QS_XTR_RD, grp); 1032924ee317SVladimir Oltean else 1033924ee317SVladimir Oltean *rval = val; 1034924ee317SVladimir Oltean 1035924ee317SVladimir Oltean return bytes_valid; 1036924ee317SVladimir Oltean case XTR_ESCAPE: 1037924ee317SVladimir Oltean *rval = ocelot_read_rix(ocelot, QS_XTR_RD, grp); 1038924ee317SVladimir Oltean 1039924ee317SVladimir Oltean return 4; 1040924ee317SVladimir Oltean default: 1041924ee317SVladimir Oltean *rval = val; 1042924ee317SVladimir Oltean 1043924ee317SVladimir Oltean return 4; 1044924ee317SVladimir Oltean } 1045924ee317SVladimir Oltean } 1046924ee317SVladimir Oltean 1047924ee317SVladimir Oltean static int ocelot_xtr_poll_xfh(struct ocelot *ocelot, int grp, u32 *xfh) 1048924ee317SVladimir Oltean { 1049924ee317SVladimir Oltean int i, err = 0; 1050924ee317SVladimir Oltean 1051924ee317SVladimir Oltean for (i = 0; i < OCELOT_TAG_LEN / 4; i++) { 1052924ee317SVladimir Oltean err = ocelot_rx_frame_word(ocelot, grp, true, &xfh[i]); 1053924ee317SVladimir Oltean if (err != 4) 1054924ee317SVladimir Oltean return (err < 0) ? err : -EIO; 1055924ee317SVladimir Oltean } 1056924ee317SVladimir Oltean 1057924ee317SVladimir Oltean return 0; 1058924ee317SVladimir Oltean } 1059924ee317SVladimir Oltean 1060b471a71eSClément Léger void ocelot_ptp_rx_timestamp(struct ocelot *ocelot, struct sk_buff *skb, 1061b471a71eSClément Léger u64 timestamp) 1062924ee317SVladimir Oltean { 1063924ee317SVladimir Oltean struct skb_shared_hwtstamps *shhwtstamps; 10642ed2c5f0SHoratiu Vultur u64 tod_in_ns, full_ts_in_ns; 1065b471a71eSClément Léger struct timespec64 ts; 1066b471a71eSClément Léger 1067b471a71eSClément Léger ocelot_ptp_gettime64(&ocelot->ptp_info, &ts); 1068b471a71eSClément Léger 1069b471a71eSClément Léger tod_in_ns = ktime_set(ts.tv_sec, ts.tv_nsec); 1070b471a71eSClément Léger if ((tod_in_ns & 0xffffffff) < timestamp) 1071b471a71eSClément Léger full_ts_in_ns = (((tod_in_ns >> 32) - 1) << 32) | 1072b471a71eSClément Léger timestamp; 1073b471a71eSClément Léger else 1074b471a71eSClément Léger full_ts_in_ns = (tod_in_ns & GENMASK_ULL(63, 32)) | 1075b471a71eSClément Léger timestamp; 1076b471a71eSClément Léger 1077b471a71eSClément Léger shhwtstamps = skb_hwtstamps(skb); 1078b471a71eSClément Léger memset(shhwtstamps, 0, sizeof(struct skb_shared_hwtstamps)); 1079b471a71eSClément Léger shhwtstamps->hwtstamp = full_ts_in_ns; 1080b471a71eSClément Léger } 1081b471a71eSClément Léger EXPORT_SYMBOL(ocelot_ptp_rx_timestamp); 1082b471a71eSClément Léger 1083b471a71eSClément Léger int ocelot_xtr_poll_frame(struct ocelot *ocelot, int grp, struct sk_buff **nskb) 1084b471a71eSClément Léger { 1085924ee317SVladimir Oltean u64 timestamp, src_port, len; 1086924ee317SVladimir Oltean u32 xfh[OCELOT_TAG_LEN / 4]; 1087924ee317SVladimir Oltean struct net_device *dev; 1088924ee317SVladimir Oltean struct sk_buff *skb; 1089924ee317SVladimir Oltean int sz, buf_len; 1090924ee317SVladimir Oltean u32 val, *buf; 1091924ee317SVladimir Oltean int err; 1092924ee317SVladimir Oltean 1093924ee317SVladimir Oltean err = ocelot_xtr_poll_xfh(ocelot, grp, xfh); 1094924ee317SVladimir Oltean if (err) 1095924ee317SVladimir Oltean return err; 1096924ee317SVladimir Oltean 1097924ee317SVladimir Oltean ocelot_xfh_get_src_port(xfh, &src_port); 1098924ee317SVladimir Oltean ocelot_xfh_get_len(xfh, &len); 1099924ee317SVladimir Oltean ocelot_xfh_get_rew_val(xfh, ×tamp); 1100924ee317SVladimir Oltean 1101924ee317SVladimir Oltean if (WARN_ON(src_port >= ocelot->num_phys_ports)) 1102924ee317SVladimir Oltean return -EINVAL; 1103924ee317SVladimir Oltean 1104924ee317SVladimir Oltean dev = ocelot->ops->port_to_netdev(ocelot, src_port); 1105924ee317SVladimir Oltean if (!dev) 1106924ee317SVladimir Oltean return -EINVAL; 1107924ee317SVladimir Oltean 1108924ee317SVladimir Oltean skb = netdev_alloc_skb(dev, len); 1109924ee317SVladimir Oltean if (unlikely(!skb)) { 1110924ee317SVladimir Oltean netdev_err(dev, "Unable to allocate sk_buff\n"); 1111924ee317SVladimir Oltean return -ENOMEM; 1112924ee317SVladimir Oltean } 1113924ee317SVladimir Oltean 1114924ee317SVladimir Oltean buf_len = len - ETH_FCS_LEN; 1115924ee317SVladimir Oltean buf = (u32 *)skb_put(skb, buf_len); 1116924ee317SVladimir Oltean 1117924ee317SVladimir Oltean len = 0; 1118924ee317SVladimir Oltean do { 1119924ee317SVladimir Oltean sz = ocelot_rx_frame_word(ocelot, grp, false, &val); 1120924ee317SVladimir Oltean if (sz < 0) { 1121924ee317SVladimir Oltean err = sz; 1122924ee317SVladimir Oltean goto out_free_skb; 1123924ee317SVladimir Oltean } 1124924ee317SVladimir Oltean *buf++ = val; 1125924ee317SVladimir Oltean len += sz; 1126924ee317SVladimir Oltean } while (len < buf_len); 1127924ee317SVladimir Oltean 1128924ee317SVladimir Oltean /* Read the FCS */ 1129924ee317SVladimir Oltean sz = ocelot_rx_frame_word(ocelot, grp, false, &val); 1130924ee317SVladimir Oltean if (sz < 0) { 1131924ee317SVladimir Oltean err = sz; 1132924ee317SVladimir Oltean goto out_free_skb; 1133924ee317SVladimir Oltean } 1134924ee317SVladimir Oltean 1135924ee317SVladimir Oltean /* Update the statistics if part of the FCS was read before */ 1136924ee317SVladimir Oltean len -= ETH_FCS_LEN - sz; 1137924ee317SVladimir Oltean 1138924ee317SVladimir Oltean if (unlikely(dev->features & NETIF_F_RXFCS)) { 1139924ee317SVladimir Oltean buf = (u32 *)skb_put(skb, ETH_FCS_LEN); 1140924ee317SVladimir Oltean *buf = val; 1141924ee317SVladimir Oltean } 1142924ee317SVladimir Oltean 1143b471a71eSClément Léger if (ocelot->ptp) 1144b471a71eSClément Léger ocelot_ptp_rx_timestamp(ocelot, skb, timestamp); 1145924ee317SVladimir Oltean 1146924ee317SVladimir Oltean /* Everything we see on an interface that is in the HW bridge 1147924ee317SVladimir Oltean * has already been forwarded. 1148924ee317SVladimir Oltean */ 1149df291e54SVladimir Oltean if (ocelot->ports[src_port]->bridge) 1150924ee317SVladimir Oltean skb->offload_fwd_mark = 1; 1151924ee317SVladimir Oltean 1152924ee317SVladimir Oltean skb->protocol = eth_type_trans(skb, dev); 1153d8ea7ff3SHoratiu Vultur 1154924ee317SVladimir Oltean *nskb = skb; 1155924ee317SVladimir Oltean 1156924ee317SVladimir Oltean return 0; 1157924ee317SVladimir Oltean 1158924ee317SVladimir Oltean out_free_skb: 1159924ee317SVladimir Oltean kfree_skb(skb); 1160924ee317SVladimir Oltean return err; 1161924ee317SVladimir Oltean } 1162924ee317SVladimir Oltean EXPORT_SYMBOL(ocelot_xtr_poll_frame); 1163924ee317SVladimir Oltean 1164137ffbc4SVladimir Oltean bool ocelot_can_inject(struct ocelot *ocelot, int grp) 1165137ffbc4SVladimir Oltean { 1166137ffbc4SVladimir Oltean u32 val = ocelot_read(ocelot, QS_INJ_STATUS); 1167137ffbc4SVladimir Oltean 1168137ffbc4SVladimir Oltean if (!(val & QS_INJ_STATUS_FIFO_RDY(BIT(grp)))) 1169137ffbc4SVladimir Oltean return false; 1170137ffbc4SVladimir Oltean if (val & QS_INJ_STATUS_WMARK_REACHED(BIT(grp))) 1171137ffbc4SVladimir Oltean return false; 1172137ffbc4SVladimir Oltean 1173137ffbc4SVladimir Oltean return true; 1174137ffbc4SVladimir Oltean } 1175137ffbc4SVladimir Oltean EXPORT_SYMBOL(ocelot_can_inject); 1176137ffbc4SVladimir Oltean 1177e5150f00SClément Léger void ocelot_ifh_port_set(void *ifh, int port, u32 rew_op, u32 vlan_tag) 1178e5150f00SClément Léger { 1179e5150f00SClément Léger ocelot_ifh_set_bypass(ifh, 1); 1180e5150f00SClément Léger ocelot_ifh_set_dest(ifh, BIT_ULL(port)); 1181e5150f00SClément Léger ocelot_ifh_set_tag_type(ifh, IFH_TAG_TYPE_C); 1182e5150f00SClément Léger if (vlan_tag) 1183e5150f00SClément Léger ocelot_ifh_set_vlan_tci(ifh, vlan_tag); 1184e5150f00SClément Léger if (rew_op) 1185e5150f00SClément Léger ocelot_ifh_set_rew_op(ifh, rew_op); 1186e5150f00SClément Léger } 1187e5150f00SClément Léger EXPORT_SYMBOL(ocelot_ifh_port_set); 1188e5150f00SClément Léger 1189137ffbc4SVladimir Oltean void ocelot_port_inject_frame(struct ocelot *ocelot, int port, int grp, 1190137ffbc4SVladimir Oltean u32 rew_op, struct sk_buff *skb) 1191137ffbc4SVladimir Oltean { 119240d3f295SVladimir Oltean u32 ifh[OCELOT_TAG_LEN / 4] = {0}; 1193137ffbc4SVladimir Oltean unsigned int i, count, last; 1194137ffbc4SVladimir Oltean 1195137ffbc4SVladimir Oltean ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) | 1196137ffbc4SVladimir Oltean QS_INJ_CTRL_SOF, QS_INJ_CTRL, grp); 1197137ffbc4SVladimir Oltean 1198e5150f00SClément Léger ocelot_ifh_port_set(ifh, port, rew_op, skb_vlan_tag_get(skb)); 1199137ffbc4SVladimir Oltean 1200137ffbc4SVladimir Oltean for (i = 0; i < OCELOT_TAG_LEN / 4; i++) 120140d3f295SVladimir Oltean ocelot_write_rix(ocelot, ifh[i], QS_INJ_WR, grp); 1202137ffbc4SVladimir Oltean 1203137ffbc4SVladimir Oltean count = DIV_ROUND_UP(skb->len, 4); 1204137ffbc4SVladimir Oltean last = skb->len % 4; 1205137ffbc4SVladimir Oltean for (i = 0; i < count; i++) 1206137ffbc4SVladimir Oltean ocelot_write_rix(ocelot, ((u32 *)skb->data)[i], QS_INJ_WR, grp); 1207137ffbc4SVladimir Oltean 1208137ffbc4SVladimir Oltean /* Add padding */ 1209137ffbc4SVladimir Oltean while (i < (OCELOT_BUFFER_CELL_SZ / 4)) { 1210137ffbc4SVladimir Oltean ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp); 1211137ffbc4SVladimir Oltean i++; 1212137ffbc4SVladimir Oltean } 1213137ffbc4SVladimir Oltean 1214137ffbc4SVladimir Oltean /* Indicate EOF and valid bytes in last word */ 1215137ffbc4SVladimir Oltean ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) | 1216137ffbc4SVladimir Oltean QS_INJ_CTRL_VLD_BYTES(skb->len < OCELOT_BUFFER_CELL_SZ ? 0 : last) | 1217137ffbc4SVladimir Oltean QS_INJ_CTRL_EOF, 1218137ffbc4SVladimir Oltean QS_INJ_CTRL, grp); 1219137ffbc4SVladimir Oltean 1220137ffbc4SVladimir Oltean /* Add dummy CRC */ 1221137ffbc4SVladimir Oltean ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp); 1222137ffbc4SVladimir Oltean skb_tx_timestamp(skb); 1223137ffbc4SVladimir Oltean 1224137ffbc4SVladimir Oltean skb->dev->stats.tx_packets++; 1225137ffbc4SVladimir Oltean skb->dev->stats.tx_bytes += skb->len; 1226137ffbc4SVladimir Oltean } 1227137ffbc4SVladimir Oltean EXPORT_SYMBOL(ocelot_port_inject_frame); 1228137ffbc4SVladimir Oltean 12290a6f17c6SVladimir Oltean void ocelot_drain_cpu_queue(struct ocelot *ocelot, int grp) 12300a6f17c6SVladimir Oltean { 12310a6f17c6SVladimir Oltean while (ocelot_read(ocelot, QS_XTR_DATA_PRESENT) & BIT(grp)) 12320a6f17c6SVladimir Oltean ocelot_read_rix(ocelot, QS_XTR_RD, grp); 12330a6f17c6SVladimir Oltean } 12340a6f17c6SVladimir Oltean EXPORT_SYMBOL(ocelot_drain_cpu_queue); 12350a6f17c6SVladimir Oltean 12365e256365SVladimir Oltean int ocelot_fdb_add(struct ocelot *ocelot, int port, 123787b0f983SVladimir Oltean const unsigned char *addr, u16 vid) 1238a556c76aSAlexandre Belloni { 1239471beb11SVladimir Oltean int pgid = port; 1240471beb11SVladimir Oltean 1241471beb11SVladimir Oltean if (port == ocelot->npi) 1242471beb11SVladimir Oltean pgid = PGID_CPU; 1243a556c76aSAlexandre Belloni 1244471beb11SVladimir Oltean return ocelot_mact_learn(ocelot, pgid, addr, vid, ENTRYTYPE_LOCKED); 1245a556c76aSAlexandre Belloni } 12465e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_add); 1247a556c76aSAlexandre Belloni 12485e256365SVladimir Oltean int ocelot_fdb_del(struct ocelot *ocelot, int port, 1249531ee1a6SVladimir Oltean const unsigned char *addr, u16 vid) 1250531ee1a6SVladimir Oltean { 1251531ee1a6SVladimir Oltean return ocelot_mact_forget(ocelot, addr, vid); 1252531ee1a6SVladimir Oltean } 12535e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_del); 1254531ee1a6SVladimir Oltean 12559c90eea3SVladimir Oltean int ocelot_port_fdb_do_dump(const unsigned char *addr, u16 vid, 1256531ee1a6SVladimir Oltean bool is_static, void *data) 1257a556c76aSAlexandre Belloni { 1258531ee1a6SVladimir Oltean struct ocelot_dump_ctx *dump = data; 1259a556c76aSAlexandre Belloni u32 portid = NETLINK_CB(dump->cb->skb).portid; 1260a556c76aSAlexandre Belloni u32 seq = dump->cb->nlh->nlmsg_seq; 1261a556c76aSAlexandre Belloni struct nlmsghdr *nlh; 1262a556c76aSAlexandre Belloni struct ndmsg *ndm; 1263a556c76aSAlexandre Belloni 1264a556c76aSAlexandre Belloni if (dump->idx < dump->cb->args[2]) 1265a556c76aSAlexandre Belloni goto skip; 1266a556c76aSAlexandre Belloni 1267a556c76aSAlexandre Belloni nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH, 1268a556c76aSAlexandre Belloni sizeof(*ndm), NLM_F_MULTI); 1269a556c76aSAlexandre Belloni if (!nlh) 1270a556c76aSAlexandre Belloni return -EMSGSIZE; 1271a556c76aSAlexandre Belloni 1272a556c76aSAlexandre Belloni ndm = nlmsg_data(nlh); 1273a556c76aSAlexandre Belloni ndm->ndm_family = AF_BRIDGE; 1274a556c76aSAlexandre Belloni ndm->ndm_pad1 = 0; 1275a556c76aSAlexandre Belloni ndm->ndm_pad2 = 0; 1276a556c76aSAlexandre Belloni ndm->ndm_flags = NTF_SELF; 1277a556c76aSAlexandre Belloni ndm->ndm_type = 0; 1278a556c76aSAlexandre Belloni ndm->ndm_ifindex = dump->dev->ifindex; 1279531ee1a6SVladimir Oltean ndm->ndm_state = is_static ? NUD_NOARP : NUD_REACHABLE; 1280a556c76aSAlexandre Belloni 1281531ee1a6SVladimir Oltean if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, addr)) 1282a556c76aSAlexandre Belloni goto nla_put_failure; 1283a556c76aSAlexandre Belloni 1284531ee1a6SVladimir Oltean if (vid && nla_put_u16(dump->skb, NDA_VLAN, vid)) 1285a556c76aSAlexandre Belloni goto nla_put_failure; 1286a556c76aSAlexandre Belloni 1287a556c76aSAlexandre Belloni nlmsg_end(dump->skb, nlh); 1288a556c76aSAlexandre Belloni 1289a556c76aSAlexandre Belloni skip: 1290a556c76aSAlexandre Belloni dump->idx++; 1291a556c76aSAlexandre Belloni return 0; 1292a556c76aSAlexandre Belloni 1293a556c76aSAlexandre Belloni nla_put_failure: 1294a556c76aSAlexandre Belloni nlmsg_cancel(dump->skb, nlh); 1295a556c76aSAlexandre Belloni return -EMSGSIZE; 1296a556c76aSAlexandre Belloni } 12979c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_port_fdb_do_dump); 1298a556c76aSAlexandre Belloni 12992468346cSVladimir Oltean /* Caller must hold &ocelot->mact_lock */ 1300531ee1a6SVladimir Oltean static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col, 1301a556c76aSAlexandre Belloni struct ocelot_mact_entry *entry) 1302a556c76aSAlexandre Belloni { 1303a556c76aSAlexandre Belloni u32 val, dst, macl, mach; 1304531ee1a6SVladimir Oltean char mac[ETH_ALEN]; 1305a556c76aSAlexandre Belloni 1306a556c76aSAlexandre Belloni /* Set row and column to read from */ 1307a556c76aSAlexandre Belloni ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row); 1308a556c76aSAlexandre Belloni ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col); 1309a556c76aSAlexandre Belloni 1310a556c76aSAlexandre Belloni /* Issue a read command */ 1311a556c76aSAlexandre Belloni ocelot_write(ocelot, 1312a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ), 1313a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS); 1314a556c76aSAlexandre Belloni 1315a556c76aSAlexandre Belloni if (ocelot_mact_wait_for_completion(ocelot)) 1316a556c76aSAlexandre Belloni return -ETIMEDOUT; 1317a556c76aSAlexandre Belloni 1318a556c76aSAlexandre Belloni /* Read the entry flags */ 1319a556c76aSAlexandre Belloni val = ocelot_read(ocelot, ANA_TABLES_MACACCESS); 1320a556c76aSAlexandre Belloni if (!(val & ANA_TABLES_MACACCESS_VALID)) 1321a556c76aSAlexandre Belloni return -EINVAL; 1322a556c76aSAlexandre Belloni 1323a556c76aSAlexandre Belloni /* If the entry read has another port configured as its destination, 1324a556c76aSAlexandre Belloni * do not report it. 1325a556c76aSAlexandre Belloni */ 1326a556c76aSAlexandre Belloni dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3; 1327531ee1a6SVladimir Oltean if (dst != port) 1328a556c76aSAlexandre Belloni return -EINVAL; 1329a556c76aSAlexandre Belloni 1330a556c76aSAlexandre Belloni /* Get the entry's MAC address and VLAN id */ 1331a556c76aSAlexandre Belloni macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA); 1332a556c76aSAlexandre Belloni mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA); 1333a556c76aSAlexandre Belloni 1334a556c76aSAlexandre Belloni mac[0] = (mach >> 8) & 0xff; 1335a556c76aSAlexandre Belloni mac[1] = (mach >> 0) & 0xff; 1336a556c76aSAlexandre Belloni mac[2] = (macl >> 24) & 0xff; 1337a556c76aSAlexandre Belloni mac[3] = (macl >> 16) & 0xff; 1338a556c76aSAlexandre Belloni mac[4] = (macl >> 8) & 0xff; 1339a556c76aSAlexandre Belloni mac[5] = (macl >> 0) & 0xff; 1340a556c76aSAlexandre Belloni 1341a556c76aSAlexandre Belloni entry->vid = (mach >> 16) & 0xfff; 1342a556c76aSAlexandre Belloni ether_addr_copy(entry->mac, mac); 1343a556c76aSAlexandre Belloni 1344a556c76aSAlexandre Belloni return 0; 1345a556c76aSAlexandre Belloni } 1346a556c76aSAlexandre Belloni 13475cad43a5SVladimir Oltean int ocelot_mact_flush(struct ocelot *ocelot, int port) 13485cad43a5SVladimir Oltean { 13495cad43a5SVladimir Oltean int err; 13505cad43a5SVladimir Oltean 13515cad43a5SVladimir Oltean mutex_lock(&ocelot->mact_lock); 13525cad43a5SVladimir Oltean 13535cad43a5SVladimir Oltean /* Program ageing filter for a single port */ 13545cad43a5SVladimir Oltean ocelot_write(ocelot, ANA_ANAGEFIL_PID_EN | ANA_ANAGEFIL_PID_VAL(port), 13555cad43a5SVladimir Oltean ANA_ANAGEFIL); 13565cad43a5SVladimir Oltean 13575cad43a5SVladimir Oltean /* Flushing dynamic FDB entries requires two successive age scans */ 13585cad43a5SVladimir Oltean ocelot_write(ocelot, 13595cad43a5SVladimir Oltean ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_AGE), 13605cad43a5SVladimir Oltean ANA_TABLES_MACACCESS); 13615cad43a5SVladimir Oltean 13625cad43a5SVladimir Oltean err = ocelot_mact_wait_for_completion(ocelot); 13635cad43a5SVladimir Oltean if (err) { 13645cad43a5SVladimir Oltean mutex_unlock(&ocelot->mact_lock); 13655cad43a5SVladimir Oltean return err; 13665cad43a5SVladimir Oltean } 13675cad43a5SVladimir Oltean 13685cad43a5SVladimir Oltean /* And second... */ 13695cad43a5SVladimir Oltean ocelot_write(ocelot, 13705cad43a5SVladimir Oltean ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_AGE), 13715cad43a5SVladimir Oltean ANA_TABLES_MACACCESS); 13725cad43a5SVladimir Oltean 13735cad43a5SVladimir Oltean err = ocelot_mact_wait_for_completion(ocelot); 13745cad43a5SVladimir Oltean 13755cad43a5SVladimir Oltean /* Restore ageing filter */ 13765cad43a5SVladimir Oltean ocelot_write(ocelot, 0, ANA_ANAGEFIL); 13775cad43a5SVladimir Oltean 13785cad43a5SVladimir Oltean mutex_unlock(&ocelot->mact_lock); 13795cad43a5SVladimir Oltean 13805cad43a5SVladimir Oltean return err; 13815cad43a5SVladimir Oltean } 13825cad43a5SVladimir Oltean EXPORT_SYMBOL_GPL(ocelot_mact_flush); 13835cad43a5SVladimir Oltean 13845e256365SVladimir Oltean int ocelot_fdb_dump(struct ocelot *ocelot, int port, 1385531ee1a6SVladimir Oltean dsa_fdb_dump_cb_t *cb, void *data) 1386a556c76aSAlexandre Belloni { 13872468346cSVladimir Oltean int err = 0; 1388531ee1a6SVladimir Oltean int i, j; 1389a556c76aSAlexandre Belloni 13902468346cSVladimir Oltean /* We could take the lock just around ocelot_mact_read, but doing so 13912468346cSVladimir Oltean * thousands of times in a row seems rather pointless and inefficient. 13922468346cSVladimir Oltean */ 13932468346cSVladimir Oltean mutex_lock(&ocelot->mact_lock); 13942468346cSVladimir Oltean 139521ce7f3eSVladimir Oltean /* Loop through all the mac tables entries. */ 139621ce7f3eSVladimir Oltean for (i = 0; i < ocelot->num_mact_rows; i++) { 1397a556c76aSAlexandre Belloni for (j = 0; j < 4; j++) { 1398531ee1a6SVladimir Oltean struct ocelot_mact_entry entry; 1399531ee1a6SVladimir Oltean bool is_static; 1400531ee1a6SVladimir Oltean 14012468346cSVladimir Oltean err = ocelot_mact_read(ocelot, port, i, j, &entry); 1402a556c76aSAlexandre Belloni /* If the entry is invalid (wrong port, invalid...), 1403a556c76aSAlexandre Belloni * skip it. 1404a556c76aSAlexandre Belloni */ 14052468346cSVladimir Oltean if (err == -EINVAL) 1406a556c76aSAlexandre Belloni continue; 14072468346cSVladimir Oltean else if (err) 14082468346cSVladimir Oltean break; 1409a556c76aSAlexandre Belloni 1410531ee1a6SVladimir Oltean is_static = (entry.type == ENTRYTYPE_LOCKED); 1411531ee1a6SVladimir Oltean 14122468346cSVladimir Oltean err = cb(entry.mac, entry.vid, is_static, data); 14132468346cSVladimir Oltean if (err) 14142468346cSVladimir Oltean break; 1415a556c76aSAlexandre Belloni } 1416a556c76aSAlexandre Belloni } 1417a556c76aSAlexandre Belloni 14182468346cSVladimir Oltean mutex_unlock(&ocelot->mact_lock); 14192468346cSVladimir Oltean 14202468346cSVladimir Oltean return err; 1421531ee1a6SVladimir Oltean } 14225e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_dump); 1423531ee1a6SVladimir Oltean 142496ca08c0SVladimir Oltean static void ocelot_populate_l2_ptp_trap_key(struct ocelot_vcap_filter *trap) 142596ca08c0SVladimir Oltean { 142696ca08c0SVladimir Oltean trap->key_type = OCELOT_VCAP_KEY_ETYPE; 142796ca08c0SVladimir Oltean *(__be16 *)trap->key.etype.etype.value = htons(ETH_P_1588); 142896ca08c0SVladimir Oltean *(__be16 *)trap->key.etype.etype.mask = htons(0xffff); 142996ca08c0SVladimir Oltean } 143096ca08c0SVladimir Oltean 143196ca08c0SVladimir Oltean static void 143296ca08c0SVladimir Oltean ocelot_populate_ipv4_ptp_event_trap_key(struct ocelot_vcap_filter *trap) 143396ca08c0SVladimir Oltean { 143496ca08c0SVladimir Oltean trap->key_type = OCELOT_VCAP_KEY_IPV4; 1435*59085208SVladimir Oltean trap->key.ipv4.proto.value[0] = IPPROTO_UDP; 1436*59085208SVladimir Oltean trap->key.ipv4.proto.mask[0] = 0xff; 143796ca08c0SVladimir Oltean trap->key.ipv4.dport.value = PTP_EV_PORT; 143896ca08c0SVladimir Oltean trap->key.ipv4.dport.mask = 0xffff; 143996ca08c0SVladimir Oltean } 144096ca08c0SVladimir Oltean 144196ca08c0SVladimir Oltean static void 144296ca08c0SVladimir Oltean ocelot_populate_ipv6_ptp_event_trap_key(struct ocelot_vcap_filter *trap) 144396ca08c0SVladimir Oltean { 144496ca08c0SVladimir Oltean trap->key_type = OCELOT_VCAP_KEY_IPV6; 1445*59085208SVladimir Oltean trap->key.ipv4.proto.value[0] = IPPROTO_UDP; 1446*59085208SVladimir Oltean trap->key.ipv4.proto.mask[0] = 0xff; 144796ca08c0SVladimir Oltean trap->key.ipv6.dport.value = PTP_EV_PORT; 144896ca08c0SVladimir Oltean trap->key.ipv6.dport.mask = 0xffff; 144996ca08c0SVladimir Oltean } 145096ca08c0SVladimir Oltean 145196ca08c0SVladimir Oltean static void 145296ca08c0SVladimir Oltean ocelot_populate_ipv4_ptp_general_trap_key(struct ocelot_vcap_filter *trap) 145396ca08c0SVladimir Oltean { 145496ca08c0SVladimir Oltean trap->key_type = OCELOT_VCAP_KEY_IPV4; 1455*59085208SVladimir Oltean trap->key.ipv4.proto.value[0] = IPPROTO_UDP; 1456*59085208SVladimir Oltean trap->key.ipv4.proto.mask[0] = 0xff; 145796ca08c0SVladimir Oltean trap->key.ipv4.dport.value = PTP_GEN_PORT; 145896ca08c0SVladimir Oltean trap->key.ipv4.dport.mask = 0xffff; 145996ca08c0SVladimir Oltean } 146096ca08c0SVladimir Oltean 146196ca08c0SVladimir Oltean static void 146296ca08c0SVladimir Oltean ocelot_populate_ipv6_ptp_general_trap_key(struct ocelot_vcap_filter *trap) 146396ca08c0SVladimir Oltean { 146496ca08c0SVladimir Oltean trap->key_type = OCELOT_VCAP_KEY_IPV6; 1465*59085208SVladimir Oltean trap->key.ipv4.proto.value[0] = IPPROTO_UDP; 1466*59085208SVladimir Oltean trap->key.ipv4.proto.mask[0] = 0xff; 146796ca08c0SVladimir Oltean trap->key.ipv6.dport.value = PTP_GEN_PORT; 146896ca08c0SVladimir Oltean trap->key.ipv6.dport.mask = 0xffff; 146996ca08c0SVladimir Oltean } 147096ca08c0SVladimir Oltean 147196ca08c0SVladimir Oltean static int ocelot_trap_add(struct ocelot *ocelot, int port, 147296ca08c0SVladimir Oltean unsigned long cookie, 147396ca08c0SVladimir Oltean void (*populate)(struct ocelot_vcap_filter *f)) 147496ca08c0SVladimir Oltean { 147596ca08c0SVladimir Oltean struct ocelot_vcap_block *block_vcap_is2; 147696ca08c0SVladimir Oltean struct ocelot_vcap_filter *trap; 147796ca08c0SVladimir Oltean bool new = false; 147896ca08c0SVladimir Oltean int err; 147996ca08c0SVladimir Oltean 148096ca08c0SVladimir Oltean block_vcap_is2 = &ocelot->block[VCAP_IS2]; 148196ca08c0SVladimir Oltean 148296ca08c0SVladimir Oltean trap = ocelot_vcap_block_find_filter_by_id(block_vcap_is2, cookie, 148396ca08c0SVladimir Oltean false); 148496ca08c0SVladimir Oltean if (!trap) { 148596ca08c0SVladimir Oltean trap = kzalloc(sizeof(*trap), GFP_KERNEL); 148696ca08c0SVladimir Oltean if (!trap) 148796ca08c0SVladimir Oltean return -ENOMEM; 148896ca08c0SVladimir Oltean 148996ca08c0SVladimir Oltean populate(trap); 149096ca08c0SVladimir Oltean trap->prio = 1; 149196ca08c0SVladimir Oltean trap->id.cookie = cookie; 149296ca08c0SVladimir Oltean trap->id.tc_offload = false; 149396ca08c0SVladimir Oltean trap->block_id = VCAP_IS2; 149496ca08c0SVladimir Oltean trap->type = OCELOT_VCAP_FILTER_OFFLOAD; 149596ca08c0SVladimir Oltean trap->lookup = 0; 149696ca08c0SVladimir Oltean trap->action.cpu_copy_ena = true; 149796ca08c0SVladimir Oltean trap->action.mask_mode = OCELOT_MASK_MODE_PERMIT_DENY; 149896ca08c0SVladimir Oltean trap->action.port_mask = 0; 149996ca08c0SVladimir Oltean new = true; 150096ca08c0SVladimir Oltean } 150196ca08c0SVladimir Oltean 150296ca08c0SVladimir Oltean trap->ingress_port_mask |= BIT(port); 150396ca08c0SVladimir Oltean 150496ca08c0SVladimir Oltean if (new) 150596ca08c0SVladimir Oltean err = ocelot_vcap_filter_add(ocelot, trap, NULL); 150696ca08c0SVladimir Oltean else 150796ca08c0SVladimir Oltean err = ocelot_vcap_filter_replace(ocelot, trap); 150896ca08c0SVladimir Oltean if (err) { 150996ca08c0SVladimir Oltean trap->ingress_port_mask &= ~BIT(port); 151096ca08c0SVladimir Oltean if (!trap->ingress_port_mask) 151196ca08c0SVladimir Oltean kfree(trap); 151296ca08c0SVladimir Oltean return err; 151396ca08c0SVladimir Oltean } 151496ca08c0SVladimir Oltean 151596ca08c0SVladimir Oltean return 0; 151696ca08c0SVladimir Oltean } 151796ca08c0SVladimir Oltean 151896ca08c0SVladimir Oltean static int ocelot_trap_del(struct ocelot *ocelot, int port, 151996ca08c0SVladimir Oltean unsigned long cookie) 152096ca08c0SVladimir Oltean { 152196ca08c0SVladimir Oltean struct ocelot_vcap_block *block_vcap_is2; 152296ca08c0SVladimir Oltean struct ocelot_vcap_filter *trap; 152396ca08c0SVladimir Oltean 152496ca08c0SVladimir Oltean block_vcap_is2 = &ocelot->block[VCAP_IS2]; 152596ca08c0SVladimir Oltean 152696ca08c0SVladimir Oltean trap = ocelot_vcap_block_find_filter_by_id(block_vcap_is2, cookie, 152796ca08c0SVladimir Oltean false); 152896ca08c0SVladimir Oltean if (!trap) 152996ca08c0SVladimir Oltean return 0; 153096ca08c0SVladimir Oltean 153196ca08c0SVladimir Oltean trap->ingress_port_mask &= ~BIT(port); 153296ca08c0SVladimir Oltean if (!trap->ingress_port_mask) 153396ca08c0SVladimir Oltean return ocelot_vcap_filter_del(ocelot, trap); 153496ca08c0SVladimir Oltean 153596ca08c0SVladimir Oltean return ocelot_vcap_filter_replace(ocelot, trap); 153696ca08c0SVladimir Oltean } 153796ca08c0SVladimir Oltean 153896ca08c0SVladimir Oltean static int ocelot_l2_ptp_trap_add(struct ocelot *ocelot, int port) 153996ca08c0SVladimir Oltean { 154096ca08c0SVladimir Oltean unsigned long l2_cookie = ocelot->num_phys_ports + 1; 154196ca08c0SVladimir Oltean 154296ca08c0SVladimir Oltean return ocelot_trap_add(ocelot, port, l2_cookie, 154396ca08c0SVladimir Oltean ocelot_populate_l2_ptp_trap_key); 154496ca08c0SVladimir Oltean } 154596ca08c0SVladimir Oltean 154696ca08c0SVladimir Oltean static int ocelot_l2_ptp_trap_del(struct ocelot *ocelot, int port) 154796ca08c0SVladimir Oltean { 154896ca08c0SVladimir Oltean unsigned long l2_cookie = ocelot->num_phys_ports + 1; 154996ca08c0SVladimir Oltean 155096ca08c0SVladimir Oltean return ocelot_trap_del(ocelot, port, l2_cookie); 155196ca08c0SVladimir Oltean } 155296ca08c0SVladimir Oltean 155396ca08c0SVladimir Oltean static int ocelot_ipv4_ptp_trap_add(struct ocelot *ocelot, int port) 155496ca08c0SVladimir Oltean { 155596ca08c0SVladimir Oltean unsigned long ipv4_gen_cookie = ocelot->num_phys_ports + 2; 155696ca08c0SVladimir Oltean unsigned long ipv4_ev_cookie = ocelot->num_phys_ports + 3; 155796ca08c0SVladimir Oltean int err; 155896ca08c0SVladimir Oltean 155996ca08c0SVladimir Oltean err = ocelot_trap_add(ocelot, port, ipv4_ev_cookie, 156096ca08c0SVladimir Oltean ocelot_populate_ipv4_ptp_event_trap_key); 156196ca08c0SVladimir Oltean if (err) 156296ca08c0SVladimir Oltean return err; 156396ca08c0SVladimir Oltean 156496ca08c0SVladimir Oltean err = ocelot_trap_add(ocelot, port, ipv4_gen_cookie, 156596ca08c0SVladimir Oltean ocelot_populate_ipv4_ptp_general_trap_key); 156696ca08c0SVladimir Oltean if (err) 156796ca08c0SVladimir Oltean ocelot_trap_del(ocelot, port, ipv4_ev_cookie); 156896ca08c0SVladimir Oltean 156996ca08c0SVladimir Oltean return err; 157096ca08c0SVladimir Oltean } 157196ca08c0SVladimir Oltean 157296ca08c0SVladimir Oltean static int ocelot_ipv4_ptp_trap_del(struct ocelot *ocelot, int port) 157396ca08c0SVladimir Oltean { 157496ca08c0SVladimir Oltean unsigned long ipv4_gen_cookie = ocelot->num_phys_ports + 2; 157596ca08c0SVladimir Oltean unsigned long ipv4_ev_cookie = ocelot->num_phys_ports + 3; 157696ca08c0SVladimir Oltean int err; 157796ca08c0SVladimir Oltean 157896ca08c0SVladimir Oltean err = ocelot_trap_del(ocelot, port, ipv4_ev_cookie); 157996ca08c0SVladimir Oltean err |= ocelot_trap_del(ocelot, port, ipv4_gen_cookie); 158096ca08c0SVladimir Oltean return err; 158196ca08c0SVladimir Oltean } 158296ca08c0SVladimir Oltean 158396ca08c0SVladimir Oltean static int ocelot_ipv6_ptp_trap_add(struct ocelot *ocelot, int port) 158496ca08c0SVladimir Oltean { 158596ca08c0SVladimir Oltean unsigned long ipv6_gen_cookie = ocelot->num_phys_ports + 4; 158696ca08c0SVladimir Oltean unsigned long ipv6_ev_cookie = ocelot->num_phys_ports + 5; 158796ca08c0SVladimir Oltean int err; 158896ca08c0SVladimir Oltean 158996ca08c0SVladimir Oltean err = ocelot_trap_add(ocelot, port, ipv6_ev_cookie, 159096ca08c0SVladimir Oltean ocelot_populate_ipv6_ptp_event_trap_key); 159196ca08c0SVladimir Oltean if (err) 159296ca08c0SVladimir Oltean return err; 159396ca08c0SVladimir Oltean 159496ca08c0SVladimir Oltean err = ocelot_trap_add(ocelot, port, ipv6_gen_cookie, 159596ca08c0SVladimir Oltean ocelot_populate_ipv6_ptp_general_trap_key); 159696ca08c0SVladimir Oltean if (err) 159796ca08c0SVladimir Oltean ocelot_trap_del(ocelot, port, ipv6_ev_cookie); 159896ca08c0SVladimir Oltean 159996ca08c0SVladimir Oltean return err; 160096ca08c0SVladimir Oltean } 160196ca08c0SVladimir Oltean 160296ca08c0SVladimir Oltean static int ocelot_ipv6_ptp_trap_del(struct ocelot *ocelot, int port) 160396ca08c0SVladimir Oltean { 160496ca08c0SVladimir Oltean unsigned long ipv6_gen_cookie = ocelot->num_phys_ports + 4; 160596ca08c0SVladimir Oltean unsigned long ipv6_ev_cookie = ocelot->num_phys_ports + 5; 160696ca08c0SVladimir Oltean int err; 160796ca08c0SVladimir Oltean 160896ca08c0SVladimir Oltean err = ocelot_trap_del(ocelot, port, ipv6_ev_cookie); 160996ca08c0SVladimir Oltean err |= ocelot_trap_del(ocelot, port, ipv6_gen_cookie); 161096ca08c0SVladimir Oltean return err; 161196ca08c0SVladimir Oltean } 161296ca08c0SVladimir Oltean 161396ca08c0SVladimir Oltean static int ocelot_setup_ptp_traps(struct ocelot *ocelot, int port, 161496ca08c0SVladimir Oltean bool l2, bool l4) 161596ca08c0SVladimir Oltean { 161696ca08c0SVladimir Oltean int err; 161796ca08c0SVladimir Oltean 161896ca08c0SVladimir Oltean if (l2) 161996ca08c0SVladimir Oltean err = ocelot_l2_ptp_trap_add(ocelot, port); 162096ca08c0SVladimir Oltean else 162196ca08c0SVladimir Oltean err = ocelot_l2_ptp_trap_del(ocelot, port); 162296ca08c0SVladimir Oltean if (err) 162396ca08c0SVladimir Oltean return err; 162496ca08c0SVladimir Oltean 162596ca08c0SVladimir Oltean if (l4) { 162696ca08c0SVladimir Oltean err = ocelot_ipv4_ptp_trap_add(ocelot, port); 162796ca08c0SVladimir Oltean if (err) 162896ca08c0SVladimir Oltean goto err_ipv4; 162996ca08c0SVladimir Oltean 163096ca08c0SVladimir Oltean err = ocelot_ipv6_ptp_trap_add(ocelot, port); 163196ca08c0SVladimir Oltean if (err) 163296ca08c0SVladimir Oltean goto err_ipv6; 163396ca08c0SVladimir Oltean } else { 163496ca08c0SVladimir Oltean err = ocelot_ipv4_ptp_trap_del(ocelot, port); 163596ca08c0SVladimir Oltean 163696ca08c0SVladimir Oltean err |= ocelot_ipv6_ptp_trap_del(ocelot, port); 163796ca08c0SVladimir Oltean } 163896ca08c0SVladimir Oltean if (err) 163996ca08c0SVladimir Oltean return err; 164096ca08c0SVladimir Oltean 164196ca08c0SVladimir Oltean return 0; 164296ca08c0SVladimir Oltean 164396ca08c0SVladimir Oltean err_ipv6: 164496ca08c0SVladimir Oltean ocelot_ipv4_ptp_trap_del(ocelot, port); 164596ca08c0SVladimir Oltean err_ipv4: 164696ca08c0SVladimir Oltean if (l2) 164796ca08c0SVladimir Oltean ocelot_l2_ptp_trap_del(ocelot, port); 164896ca08c0SVladimir Oltean return err; 164996ca08c0SVladimir Oltean } 165096ca08c0SVladimir Oltean 1651f145922dSYangbo Lu int ocelot_hwstamp_get(struct ocelot *ocelot, int port, struct ifreq *ifr) 16524e3b0468SAntoine Tenart { 16534e3b0468SAntoine Tenart return copy_to_user(ifr->ifr_data, &ocelot->hwtstamp_config, 16544e3b0468SAntoine Tenart sizeof(ocelot->hwtstamp_config)) ? -EFAULT : 0; 16554e3b0468SAntoine Tenart } 1656f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_get); 16574e3b0468SAntoine Tenart 1658f145922dSYangbo Lu int ocelot_hwstamp_set(struct ocelot *ocelot, int port, struct ifreq *ifr) 16594e3b0468SAntoine Tenart { 1660306fd44bSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 166196ca08c0SVladimir Oltean bool l2 = false, l4 = false; 16624e3b0468SAntoine Tenart struct hwtstamp_config cfg; 166396ca08c0SVladimir Oltean int err; 16644e3b0468SAntoine Tenart 16654e3b0468SAntoine Tenart if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg))) 16664e3b0468SAntoine Tenart return -EFAULT; 16674e3b0468SAntoine Tenart 16684e3b0468SAntoine Tenart /* Tx type sanity check */ 16694e3b0468SAntoine Tenart switch (cfg.tx_type) { 16704e3b0468SAntoine Tenart case HWTSTAMP_TX_ON: 1671306fd44bSVladimir Oltean ocelot_port->ptp_cmd = IFH_REW_OP_TWO_STEP_PTP; 16724e3b0468SAntoine Tenart break; 16734e3b0468SAntoine Tenart case HWTSTAMP_TX_ONESTEP_SYNC: 16744e3b0468SAntoine Tenart /* IFH_REW_OP_ONE_STEP_PTP updates the correctional field, we 16754e3b0468SAntoine Tenart * need to update the origin time. 16764e3b0468SAntoine Tenart */ 1677306fd44bSVladimir Oltean ocelot_port->ptp_cmd = IFH_REW_OP_ORIGIN_PTP; 16784e3b0468SAntoine Tenart break; 16794e3b0468SAntoine Tenart case HWTSTAMP_TX_OFF: 1680306fd44bSVladimir Oltean ocelot_port->ptp_cmd = 0; 16814e3b0468SAntoine Tenart break; 16824e3b0468SAntoine Tenart default: 16834e3b0468SAntoine Tenart return -ERANGE; 16844e3b0468SAntoine Tenart } 16854e3b0468SAntoine Tenart 16864e3b0468SAntoine Tenart mutex_lock(&ocelot->ptp_lock); 16874e3b0468SAntoine Tenart 16884e3b0468SAntoine Tenart switch (cfg.rx_filter) { 16894e3b0468SAntoine Tenart case HWTSTAMP_FILTER_NONE: 16904e3b0468SAntoine Tenart break; 16914e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: 16924e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: 16934e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: 169496ca08c0SVladimir Oltean l4 = true; 169596ca08c0SVladimir Oltean break; 16964e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L2_EVENT: 16974e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L2_SYNC: 16984e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ: 169996ca08c0SVladimir Oltean l2 = true; 170096ca08c0SVladimir Oltean break; 17014e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_EVENT: 17024e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_SYNC: 17034e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: 170496ca08c0SVladimir Oltean l2 = true; 170596ca08c0SVladimir Oltean l4 = true; 17064e3b0468SAntoine Tenart break; 17074e3b0468SAntoine Tenart default: 17084e3b0468SAntoine Tenart mutex_unlock(&ocelot->ptp_lock); 17094e3b0468SAntoine Tenart return -ERANGE; 17104e3b0468SAntoine Tenart } 17114e3b0468SAntoine Tenart 171296ca08c0SVladimir Oltean err = ocelot_setup_ptp_traps(ocelot, port, l2, l4); 17139c32950fSLv Ruyi if (err) { 17149c32950fSLv Ruyi mutex_unlock(&ocelot->ptp_lock); 171596ca08c0SVladimir Oltean return err; 17169c32950fSLv Ruyi } 171796ca08c0SVladimir Oltean 171896ca08c0SVladimir Oltean if (l2 && l4) 171996ca08c0SVladimir Oltean cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT; 172096ca08c0SVladimir Oltean else if (l2) 172196ca08c0SVladimir Oltean cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT; 172296ca08c0SVladimir Oltean else if (l4) 172396ca08c0SVladimir Oltean cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT; 172496ca08c0SVladimir Oltean else 172596ca08c0SVladimir Oltean cfg.rx_filter = HWTSTAMP_FILTER_NONE; 172696ca08c0SVladimir Oltean 17274e3b0468SAntoine Tenart /* Commit back the result & save it */ 17284e3b0468SAntoine Tenart memcpy(&ocelot->hwtstamp_config, &cfg, sizeof(cfg)); 17294e3b0468SAntoine Tenart mutex_unlock(&ocelot->ptp_lock); 17304e3b0468SAntoine Tenart 17314e3b0468SAntoine Tenart return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0; 17324e3b0468SAntoine Tenart } 1733f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_set); 17344e3b0468SAntoine Tenart 17355e256365SVladimir Oltean void ocelot_get_strings(struct ocelot *ocelot, int port, u32 sset, u8 *data) 1736a556c76aSAlexandre Belloni { 1737a556c76aSAlexandre Belloni int i; 1738a556c76aSAlexandre Belloni 1739a556c76aSAlexandre Belloni if (sset != ETH_SS_STATS) 1740a556c76aSAlexandre Belloni return; 1741a556c76aSAlexandre Belloni 1742a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_stats; i++) 1743a556c76aSAlexandre Belloni memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name, 1744a556c76aSAlexandre Belloni ETH_GSTRING_LEN); 1745a556c76aSAlexandre Belloni } 17465e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_strings); 1747a556c76aSAlexandre Belloni 17481e1caa97SClaudiu Manoil static void ocelot_update_stats(struct ocelot *ocelot) 1749a556c76aSAlexandre Belloni { 1750a556c76aSAlexandre Belloni int i, j; 1751a556c76aSAlexandre Belloni 1752a556c76aSAlexandre Belloni mutex_lock(&ocelot->stats_lock); 1753a556c76aSAlexandre Belloni 1754a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_phys_ports; i++) { 1755a556c76aSAlexandre Belloni /* Configure the port to read the stats from */ 1756a556c76aSAlexandre Belloni ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG); 1757a556c76aSAlexandre Belloni 1758a556c76aSAlexandre Belloni for (j = 0; j < ocelot->num_stats; j++) { 1759a556c76aSAlexandre Belloni u32 val; 1760a556c76aSAlexandre Belloni unsigned int idx = i * ocelot->num_stats + j; 1761a556c76aSAlexandre Belloni 1762a556c76aSAlexandre Belloni val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS, 1763a556c76aSAlexandre Belloni ocelot->stats_layout[j].offset); 1764a556c76aSAlexandre Belloni 1765a556c76aSAlexandre Belloni if (val < (ocelot->stats[idx] & U32_MAX)) 1766a556c76aSAlexandre Belloni ocelot->stats[idx] += (u64)1 << 32; 1767a556c76aSAlexandre Belloni 1768a556c76aSAlexandre Belloni ocelot->stats[idx] = (ocelot->stats[idx] & 1769a556c76aSAlexandre Belloni ~(u64)U32_MAX) + val; 1770a556c76aSAlexandre Belloni } 1771a556c76aSAlexandre Belloni } 1772a556c76aSAlexandre Belloni 17731e1caa97SClaudiu Manoil mutex_unlock(&ocelot->stats_lock); 17741e1caa97SClaudiu Manoil } 17751e1caa97SClaudiu Manoil 17761e1caa97SClaudiu Manoil static void ocelot_check_stats_work(struct work_struct *work) 17771e1caa97SClaudiu Manoil { 17781e1caa97SClaudiu Manoil struct delayed_work *del_work = to_delayed_work(work); 17791e1caa97SClaudiu Manoil struct ocelot *ocelot = container_of(del_work, struct ocelot, 17801e1caa97SClaudiu Manoil stats_work); 17811e1caa97SClaudiu Manoil 17821e1caa97SClaudiu Manoil ocelot_update_stats(ocelot); 17831e1caa97SClaudiu Manoil 1784a556c76aSAlexandre Belloni queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work, 1785a556c76aSAlexandre Belloni OCELOT_STATS_CHECK_DELAY); 1786a556c76aSAlexandre Belloni } 1787a556c76aSAlexandre Belloni 17885e256365SVladimir Oltean void ocelot_get_ethtool_stats(struct ocelot *ocelot, int port, u64 *data) 1789a556c76aSAlexandre Belloni { 1790a556c76aSAlexandre Belloni int i; 1791a556c76aSAlexandre Belloni 1792a556c76aSAlexandre Belloni /* check and update now */ 17931e1caa97SClaudiu Manoil ocelot_update_stats(ocelot); 1794a556c76aSAlexandre Belloni 1795a556c76aSAlexandre Belloni /* Copy all counters */ 1796a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_stats; i++) 1797004d44f6SVladimir Oltean *data++ = ocelot->stats[port * ocelot->num_stats + i]; 1798a556c76aSAlexandre Belloni } 17995e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ethtool_stats); 1800a556c76aSAlexandre Belloni 18015e256365SVladimir Oltean int ocelot_get_sset_count(struct ocelot *ocelot, int port, int sset) 1802c7282d38SVladimir Oltean { 1803a556c76aSAlexandre Belloni if (sset != ETH_SS_STATS) 1804a556c76aSAlexandre Belloni return -EOPNOTSUPP; 1805c7282d38SVladimir Oltean 1806a556c76aSAlexandre Belloni return ocelot->num_stats; 1807a556c76aSAlexandre Belloni } 18085e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_sset_count); 1809a556c76aSAlexandre Belloni 18105e256365SVladimir Oltean int ocelot_get_ts_info(struct ocelot *ocelot, int port, 1811c7282d38SVladimir Oltean struct ethtool_ts_info *info) 1812c7282d38SVladimir Oltean { 18134e3b0468SAntoine Tenart info->phc_index = ocelot->ptp_clock ? 18144e3b0468SAntoine Tenart ptp_clock_index(ocelot->ptp_clock) : -1; 1815d2b09a8eSYangbo Lu if (info->phc_index == -1) { 1816d2b09a8eSYangbo Lu info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE | 1817d2b09a8eSYangbo Lu SOF_TIMESTAMPING_RX_SOFTWARE | 1818d2b09a8eSYangbo Lu SOF_TIMESTAMPING_SOFTWARE; 1819d2b09a8eSYangbo Lu return 0; 1820d2b09a8eSYangbo Lu } 18214e3b0468SAntoine Tenart info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE | 18224e3b0468SAntoine Tenart SOF_TIMESTAMPING_RX_SOFTWARE | 18234e3b0468SAntoine Tenart SOF_TIMESTAMPING_SOFTWARE | 18244e3b0468SAntoine Tenart SOF_TIMESTAMPING_TX_HARDWARE | 18254e3b0468SAntoine Tenart SOF_TIMESTAMPING_RX_HARDWARE | 18264e3b0468SAntoine Tenart SOF_TIMESTAMPING_RAW_HARDWARE; 18274e3b0468SAntoine Tenart info->tx_types = BIT(HWTSTAMP_TX_OFF) | BIT(HWTSTAMP_TX_ON) | 18284e3b0468SAntoine Tenart BIT(HWTSTAMP_TX_ONESTEP_SYNC); 1829c49a35eeSVladimir Oltean info->rx_filters = BIT(HWTSTAMP_FILTER_NONE) | 1830c49a35eeSVladimir Oltean BIT(HWTSTAMP_FILTER_PTP_V2_EVENT) | 1831c49a35eeSVladimir Oltean BIT(HWTSTAMP_FILTER_PTP_V2_L2_EVENT) | 1832c49a35eeSVladimir Oltean BIT(HWTSTAMP_FILTER_PTP_V2_L4_EVENT); 18334e3b0468SAntoine Tenart 18344e3b0468SAntoine Tenart return 0; 18354e3b0468SAntoine Tenart } 18365e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ts_info); 18374e3b0468SAntoine Tenart 1838a14e6b69SVladimir Oltean static u32 ocelot_get_bond_mask(struct ocelot *ocelot, struct net_device *bond) 1839b80af659SVladimir Oltean { 1840b80af659SVladimir Oltean u32 mask = 0; 1841b80af659SVladimir Oltean int port; 1842b80af659SVladimir Oltean 1843b80af659SVladimir Oltean for (port = 0; port < ocelot->num_phys_ports; port++) { 1844b80af659SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1845b80af659SVladimir Oltean 1846b80af659SVladimir Oltean if (!ocelot_port) 1847b80af659SVladimir Oltean continue; 1848b80af659SVladimir Oltean 1849a14e6b69SVladimir Oltean if (ocelot_port->bond == bond) 1850b80af659SVladimir Oltean mask |= BIT(port); 1851b80af659SVladimir Oltean } 1852b80af659SVladimir Oltean 1853b80af659SVladimir Oltean return mask; 1854b80af659SVladimir Oltean } 1855b80af659SVladimir Oltean 18568abe1970SVladimir Oltean u32 ocelot_get_bridge_fwd_mask(struct ocelot *ocelot, int src_port) 1857df291e54SVladimir Oltean { 1858acc64f52SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[src_port]; 1859a8bd9fa5SVladimir Oltean const struct net_device *bridge; 1860df291e54SVladimir Oltean u32 mask = 0; 1861df291e54SVladimir Oltean int port; 1862df291e54SVladimir Oltean 1863a8bd9fa5SVladimir Oltean if (!ocelot_port || ocelot_port->stp_state != BR_STATE_FORWARDING) 1864a8bd9fa5SVladimir Oltean return 0; 1865a8bd9fa5SVladimir Oltean 1866a8bd9fa5SVladimir Oltean bridge = ocelot_port->bridge; 1867a8bd9fa5SVladimir Oltean if (!bridge) 1868acc64f52SVladimir Oltean return 0; 1869acc64f52SVladimir Oltean 1870df291e54SVladimir Oltean for (port = 0; port < ocelot->num_phys_ports; port++) { 1871acc64f52SVladimir Oltean ocelot_port = ocelot->ports[port]; 1872df291e54SVladimir Oltean 1873df291e54SVladimir Oltean if (!ocelot_port) 1874df291e54SVladimir Oltean continue; 1875df291e54SVladimir Oltean 1876df291e54SVladimir Oltean if (ocelot_port->stp_state == BR_STATE_FORWARDING && 1877df291e54SVladimir Oltean ocelot_port->bridge == bridge) 1878df291e54SVladimir Oltean mask |= BIT(port); 1879df291e54SVladimir Oltean } 1880df291e54SVladimir Oltean 1881df291e54SVladimir Oltean return mask; 1882df291e54SVladimir Oltean } 18838abe1970SVladimir Oltean EXPORT_SYMBOL_GPL(ocelot_get_bridge_fwd_mask); 1884df291e54SVladimir Oltean 18858abe1970SVladimir Oltean u32 ocelot_get_dsa_8021q_cpu_mask(struct ocelot *ocelot) 18869b521250SVladimir Oltean { 1887e21268efSVladimir Oltean u32 mask = 0; 18889b521250SVladimir Oltean int port; 18899b521250SVladimir Oltean 1890e21268efSVladimir Oltean for (port = 0; port < ocelot->num_phys_ports; port++) { 1891e21268efSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1892e21268efSVladimir Oltean 1893e21268efSVladimir Oltean if (!ocelot_port) 1894e21268efSVladimir Oltean continue; 1895e21268efSVladimir Oltean 1896e21268efSVladimir Oltean if (ocelot_port->is_dsa_8021q_cpu) 1897e21268efSVladimir Oltean mask |= BIT(port); 1898e21268efSVladimir Oltean } 1899e21268efSVladimir Oltean 1900e21268efSVladimir Oltean return mask; 1901e21268efSVladimir Oltean } 19028abe1970SVladimir Oltean EXPORT_SYMBOL_GPL(ocelot_get_dsa_8021q_cpu_mask); 1903e21268efSVladimir Oltean 19048abe1970SVladimir Oltean void ocelot_apply_bridge_fwd_mask(struct ocelot *ocelot, bool joining) 1905e21268efSVladimir Oltean { 1906e21268efSVladimir Oltean unsigned long cpu_fwd_mask; 1907e21268efSVladimir Oltean int port; 1908e21268efSVladimir Oltean 19098abe1970SVladimir Oltean lockdep_assert_held(&ocelot->fwd_domain_lock); 19108abe1970SVladimir Oltean 19118abe1970SVladimir Oltean /* If cut-through forwarding is supported, update the masks before a 19128abe1970SVladimir Oltean * port joins the forwarding domain, to avoid potential underruns if it 19138abe1970SVladimir Oltean * has the highest speed from the new domain. 19148abe1970SVladimir Oltean */ 19158abe1970SVladimir Oltean if (joining && ocelot->ops->cut_through_fwd) 19168abe1970SVladimir Oltean ocelot->ops->cut_through_fwd(ocelot); 19178abe1970SVladimir Oltean 1918e21268efSVladimir Oltean /* If a DSA tag_8021q CPU exists, it needs to be included in the 1919e21268efSVladimir Oltean * regular forwarding path of the front ports regardless of whether 1920e21268efSVladimir Oltean * those are bridged or standalone. 1921e21268efSVladimir Oltean * If DSA tag_8021q is not used, this returns 0, which is fine because 1922e21268efSVladimir Oltean * the hardware-based CPU port module can be a destination for packets 1923e21268efSVladimir Oltean * even if it isn't part of PGID_SRC. 1924e21268efSVladimir Oltean */ 1925e21268efSVladimir Oltean cpu_fwd_mask = ocelot_get_dsa_8021q_cpu_mask(ocelot); 1926e21268efSVladimir Oltean 19279b521250SVladimir Oltean /* Apply FWD mask. The loop is needed to add/remove the current port as 19289b521250SVladimir Oltean * a source for the other ports. 19299b521250SVladimir Oltean */ 19309b521250SVladimir Oltean for (port = 0; port < ocelot->num_phys_ports; port++) { 1931e21268efSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1932e21268efSVladimir Oltean unsigned long mask; 1933e21268efSVladimir Oltean 1934e21268efSVladimir Oltean if (!ocelot_port) { 1935e21268efSVladimir Oltean /* Unused ports can't send anywhere */ 1936e21268efSVladimir Oltean mask = 0; 1937e21268efSVladimir Oltean } else if (ocelot_port->is_dsa_8021q_cpu) { 1938e21268efSVladimir Oltean /* The DSA tag_8021q CPU ports need to be able to 1939e21268efSVladimir Oltean * forward packets to all other ports except for 1940e21268efSVladimir Oltean * themselves 1941e21268efSVladimir Oltean */ 1942e21268efSVladimir Oltean mask = GENMASK(ocelot->num_phys_ports - 1, 0); 1943e21268efSVladimir Oltean mask &= ~cpu_fwd_mask; 1944df291e54SVladimir Oltean } else if (ocelot_port->bridge) { 1945528d3f19SVladimir Oltean struct net_device *bond = ocelot_port->bond; 19469b521250SVladimir Oltean 1947a8bd9fa5SVladimir Oltean mask = ocelot_get_bridge_fwd_mask(ocelot, port); 1948c1930148SVladimir Oltean mask |= cpu_fwd_mask; 1949df291e54SVladimir Oltean mask &= ~BIT(port); 1950a14e6b69SVladimir Oltean if (bond) 1951a14e6b69SVladimir Oltean mask &= ~ocelot_get_bond_mask(ocelot, bond); 19529b521250SVladimir Oltean } else { 1953e21268efSVladimir Oltean /* Standalone ports forward only to DSA tag_8021q CPU 1954e21268efSVladimir Oltean * ports (if those exist), or to the hardware CPU port 1955e21268efSVladimir Oltean * module otherwise. 1956e21268efSVladimir Oltean */ 1957e21268efSVladimir Oltean mask = cpu_fwd_mask; 1958e21268efSVladimir Oltean } 1959e21268efSVladimir Oltean 1960e21268efSVladimir Oltean ocelot_write_rix(ocelot, mask, ANA_PGID_PGID, PGID_SRC + port); 19619b521250SVladimir Oltean } 19628abe1970SVladimir Oltean 19638abe1970SVladimir Oltean /* If cut-through forwarding is supported and a port is leaving, there 19648abe1970SVladimir Oltean * is a chance that cut-through was disabled on the other ports due to 19658abe1970SVladimir Oltean * the port which is leaving (it has a higher link speed). We need to 19668abe1970SVladimir Oltean * update the cut-through masks of the remaining ports no earlier than 19678abe1970SVladimir Oltean * after the port has left, to prevent underruns from happening between 19688abe1970SVladimir Oltean * the cut-through update and the forwarding domain update. 19698abe1970SVladimir Oltean */ 19708abe1970SVladimir Oltean if (!joining && ocelot->ops->cut_through_fwd) 19718abe1970SVladimir Oltean ocelot->ops->cut_through_fwd(ocelot); 19729b521250SVladimir Oltean } 1973e21268efSVladimir Oltean EXPORT_SYMBOL(ocelot_apply_bridge_fwd_mask); 19749b521250SVladimir Oltean 19755e256365SVladimir Oltean void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port, u8 state) 1976a556c76aSAlexandre Belloni { 1977421741eaSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1978df291e54SVladimir Oltean u32 learn_ena = 0; 1979a556c76aSAlexandre Belloni 19808abe1970SVladimir Oltean mutex_lock(&ocelot->fwd_domain_lock); 19818abe1970SVladimir Oltean 1982df291e54SVladimir Oltean ocelot_port->stp_state = state; 1983a556c76aSAlexandre Belloni 1984df291e54SVladimir Oltean if ((state == BR_STATE_LEARNING || state == BR_STATE_FORWARDING) && 1985df291e54SVladimir Oltean ocelot_port->learn_ena) 1986df291e54SVladimir Oltean learn_ena = ANA_PORT_PORT_CFG_LEARN_ENA; 1987a556c76aSAlexandre Belloni 1988df291e54SVladimir Oltean ocelot_rmw_gix(ocelot, learn_ena, ANA_PORT_PORT_CFG_LEARN_ENA, 1989df291e54SVladimir Oltean ANA_PORT_PORT_CFG, port); 1990a556c76aSAlexandre Belloni 19918abe1970SVladimir Oltean ocelot_apply_bridge_fwd_mask(ocelot, state == BR_STATE_FORWARDING); 19928abe1970SVladimir Oltean 19938abe1970SVladimir Oltean mutex_unlock(&ocelot->fwd_domain_lock); 1994a556c76aSAlexandre Belloni } 19955e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_bridge_stp_state_set); 1996a556c76aSAlexandre Belloni 19975e256365SVladimir Oltean void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs) 19984bda1415SVladimir Oltean { 1999c0d7eccbSVladimir Oltean unsigned int age_period = ANA_AUTOAGE_AGE_PERIOD(msecs / 2000); 2000c0d7eccbSVladimir Oltean 2001c0d7eccbSVladimir Oltean /* Setting AGE_PERIOD to zero effectively disables automatic aging, 2002c0d7eccbSVladimir Oltean * which is clearly not what our intention is. So avoid that. 2003c0d7eccbSVladimir Oltean */ 2004c0d7eccbSVladimir Oltean if (!age_period) 2005c0d7eccbSVladimir Oltean age_period = 1; 2006c0d7eccbSVladimir Oltean 2007c0d7eccbSVladimir Oltean ocelot_rmw(ocelot, age_period, ANA_AUTOAGE_AGE_PERIOD_M, ANA_AUTOAGE); 2008a556c76aSAlexandre Belloni } 20095e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_set_ageing_time); 2010a556c76aSAlexandre Belloni 2011a556c76aSAlexandre Belloni static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot, 2012a556c76aSAlexandre Belloni const unsigned char *addr, 2013a556c76aSAlexandre Belloni u16 vid) 2014a556c76aSAlexandre Belloni { 2015a556c76aSAlexandre Belloni struct ocelot_multicast *mc; 2016a556c76aSAlexandre Belloni 2017a556c76aSAlexandre Belloni list_for_each_entry(mc, &ocelot->multicast, list) { 2018a556c76aSAlexandre Belloni if (ether_addr_equal(mc->addr, addr) && mc->vid == vid) 2019a556c76aSAlexandre Belloni return mc; 2020a556c76aSAlexandre Belloni } 2021a556c76aSAlexandre Belloni 2022a556c76aSAlexandre Belloni return NULL; 2023a556c76aSAlexandre Belloni } 2024a556c76aSAlexandre Belloni 20259403c158SVladimir Oltean static enum macaccess_entry_type ocelot_classify_mdb(const unsigned char *addr) 20269403c158SVladimir Oltean { 20279403c158SVladimir Oltean if (addr[0] == 0x01 && addr[1] == 0x00 && addr[2] == 0x5e) 20289403c158SVladimir Oltean return ENTRYTYPE_MACv4; 20299403c158SVladimir Oltean if (addr[0] == 0x33 && addr[1] == 0x33) 20309403c158SVladimir Oltean return ENTRYTYPE_MACv6; 20317c313143SVladimir Oltean return ENTRYTYPE_LOCKED; 20329403c158SVladimir Oltean } 20339403c158SVladimir Oltean 2034e5d1f896SVladimir Oltean static struct ocelot_pgid *ocelot_pgid_alloc(struct ocelot *ocelot, int index, 2035e5d1f896SVladimir Oltean unsigned long ports) 2036e5d1f896SVladimir Oltean { 2037e5d1f896SVladimir Oltean struct ocelot_pgid *pgid; 2038e5d1f896SVladimir Oltean 2039e5d1f896SVladimir Oltean pgid = kzalloc(sizeof(*pgid), GFP_KERNEL); 2040e5d1f896SVladimir Oltean if (!pgid) 2041e5d1f896SVladimir Oltean return ERR_PTR(-ENOMEM); 2042e5d1f896SVladimir Oltean 2043e5d1f896SVladimir Oltean pgid->ports = ports; 2044e5d1f896SVladimir Oltean pgid->index = index; 2045e5d1f896SVladimir Oltean refcount_set(&pgid->refcount, 1); 2046e5d1f896SVladimir Oltean list_add_tail(&pgid->list, &ocelot->pgids); 2047e5d1f896SVladimir Oltean 2048e5d1f896SVladimir Oltean return pgid; 2049e5d1f896SVladimir Oltean } 2050e5d1f896SVladimir Oltean 2051e5d1f896SVladimir Oltean static void ocelot_pgid_free(struct ocelot *ocelot, struct ocelot_pgid *pgid) 2052e5d1f896SVladimir Oltean { 2053e5d1f896SVladimir Oltean if (!refcount_dec_and_test(&pgid->refcount)) 2054e5d1f896SVladimir Oltean return; 2055e5d1f896SVladimir Oltean 2056e5d1f896SVladimir Oltean list_del(&pgid->list); 2057e5d1f896SVladimir Oltean kfree(pgid); 2058e5d1f896SVladimir Oltean } 2059e5d1f896SVladimir Oltean 2060e5d1f896SVladimir Oltean static struct ocelot_pgid *ocelot_mdb_get_pgid(struct ocelot *ocelot, 2061bb8d53fdSVladimir Oltean const struct ocelot_multicast *mc) 20629403c158SVladimir Oltean { 2063e5d1f896SVladimir Oltean struct ocelot_pgid *pgid; 2064e5d1f896SVladimir Oltean int index; 20659403c158SVladimir Oltean 20669403c158SVladimir Oltean /* According to VSC7514 datasheet 3.9.1.5 IPv4 Multicast Entries and 20679403c158SVladimir Oltean * 3.9.1.6 IPv6 Multicast Entries, "Instead of a lookup in the 20689403c158SVladimir Oltean * destination mask table (PGID), the destination set is programmed as 20699403c158SVladimir Oltean * part of the entry MAC address.", and the DEST_IDX is set to 0. 20709403c158SVladimir Oltean */ 2071bb8d53fdSVladimir Oltean if (mc->entry_type == ENTRYTYPE_MACv4 || 2072bb8d53fdSVladimir Oltean mc->entry_type == ENTRYTYPE_MACv6) 2073e5d1f896SVladimir Oltean return ocelot_pgid_alloc(ocelot, 0, mc->ports); 20749403c158SVladimir Oltean 2075e5d1f896SVladimir Oltean list_for_each_entry(pgid, &ocelot->pgids, list) { 2076e5d1f896SVladimir Oltean /* When searching for a nonreserved multicast PGID, ignore the 2077e5d1f896SVladimir Oltean * dummy PGID of zero that we have for MACv4/MACv6 entries 2078e5d1f896SVladimir Oltean */ 2079e5d1f896SVladimir Oltean if (pgid->index && pgid->ports == mc->ports) { 2080e5d1f896SVladimir Oltean refcount_inc(&pgid->refcount); 2081e5d1f896SVladimir Oltean return pgid; 2082e5d1f896SVladimir Oltean } 2083e5d1f896SVladimir Oltean } 2084e5d1f896SVladimir Oltean 2085e5d1f896SVladimir Oltean /* Search for a free index in the nonreserved multicast PGID area */ 2086e5d1f896SVladimir Oltean for_each_nonreserved_multicast_dest_pgid(ocelot, index) { 20879403c158SVladimir Oltean bool used = false; 20889403c158SVladimir Oltean 2089e5d1f896SVladimir Oltean list_for_each_entry(pgid, &ocelot->pgids, list) { 2090e5d1f896SVladimir Oltean if (pgid->index == index) { 20919403c158SVladimir Oltean used = true; 20929403c158SVladimir Oltean break; 20939403c158SVladimir Oltean } 20949403c158SVladimir Oltean } 20959403c158SVladimir Oltean 20969403c158SVladimir Oltean if (!used) 2097e5d1f896SVladimir Oltean return ocelot_pgid_alloc(ocelot, index, mc->ports); 20989403c158SVladimir Oltean } 20999403c158SVladimir Oltean 2100e5d1f896SVladimir Oltean return ERR_PTR(-ENOSPC); 21019403c158SVladimir Oltean } 21029403c158SVladimir Oltean 21039403c158SVladimir Oltean static void ocelot_encode_ports_to_mdb(unsigned char *addr, 2104bb8d53fdSVladimir Oltean struct ocelot_multicast *mc) 21059403c158SVladimir Oltean { 2106ebbd860eSVladimir Oltean ether_addr_copy(addr, mc->addr); 21079403c158SVladimir Oltean 2108bb8d53fdSVladimir Oltean if (mc->entry_type == ENTRYTYPE_MACv4) { 21099403c158SVladimir Oltean addr[0] = 0; 21109403c158SVladimir Oltean addr[1] = mc->ports >> 8; 21119403c158SVladimir Oltean addr[2] = mc->ports & 0xff; 2112bb8d53fdSVladimir Oltean } else if (mc->entry_type == ENTRYTYPE_MACv6) { 21139403c158SVladimir Oltean addr[0] = mc->ports >> 8; 21149403c158SVladimir Oltean addr[1] = mc->ports & 0xff; 21159403c158SVladimir Oltean } 21169403c158SVladimir Oltean } 21179403c158SVladimir Oltean 2118209edf95SVladimir Oltean int ocelot_port_mdb_add(struct ocelot *ocelot, int port, 2119209edf95SVladimir Oltean const struct switchdev_obj_port_mdb *mdb) 2120a556c76aSAlexandre Belloni { 2121a556c76aSAlexandre Belloni unsigned char addr[ETH_ALEN]; 2122004d44f6SVladimir Oltean struct ocelot_multicast *mc; 2123e5d1f896SVladimir Oltean struct ocelot_pgid *pgid; 2124a556c76aSAlexandre Belloni u16 vid = mdb->vid; 2125a556c76aSAlexandre Belloni 2126471beb11SVladimir Oltean if (port == ocelot->npi) 2127471beb11SVladimir Oltean port = ocelot->num_phys_ports; 2128471beb11SVladimir Oltean 2129a556c76aSAlexandre Belloni mc = ocelot_multicast_get(ocelot, mdb->addr, vid); 2130a556c76aSAlexandre Belloni if (!mc) { 2131728e69aeSVladimir Oltean /* New entry */ 2132bb8d53fdSVladimir Oltean mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL); 2133bb8d53fdSVladimir Oltean if (!mc) 2134bb8d53fdSVladimir Oltean return -ENOMEM; 2135bb8d53fdSVladimir Oltean 2136bb8d53fdSVladimir Oltean mc->entry_type = ocelot_classify_mdb(mdb->addr); 2137bb8d53fdSVladimir Oltean ether_addr_copy(mc->addr, mdb->addr); 2138bb8d53fdSVladimir Oltean mc->vid = vid; 2139bb8d53fdSVladimir Oltean 2140a556c76aSAlexandre Belloni list_add_tail(&mc->list, &ocelot->multicast); 2141728e69aeSVladimir Oltean } else { 2142e5d1f896SVladimir Oltean /* Existing entry. Clean up the current port mask from 2143e5d1f896SVladimir Oltean * hardware now, because we'll be modifying it. 2144e5d1f896SVladimir Oltean */ 2145e5d1f896SVladimir Oltean ocelot_pgid_free(ocelot, mc->pgid); 2146bb8d53fdSVladimir Oltean ocelot_encode_ports_to_mdb(addr, mc); 2147a556c76aSAlexandre Belloni ocelot_mact_forget(ocelot, addr, vid); 2148a556c76aSAlexandre Belloni } 2149a556c76aSAlexandre Belloni 2150004d44f6SVladimir Oltean mc->ports |= BIT(port); 2151e5d1f896SVladimir Oltean 2152e5d1f896SVladimir Oltean pgid = ocelot_mdb_get_pgid(ocelot, mc); 2153e5d1f896SVladimir Oltean if (IS_ERR(pgid)) { 2154e5d1f896SVladimir Oltean dev_err(ocelot->dev, 2155e5d1f896SVladimir Oltean "Cannot allocate PGID for mdb %pM vid %d\n", 2156e5d1f896SVladimir Oltean mc->addr, mc->vid); 2157e5d1f896SVladimir Oltean devm_kfree(ocelot->dev, mc); 2158e5d1f896SVladimir Oltean return PTR_ERR(pgid); 2159e5d1f896SVladimir Oltean } 2160e5d1f896SVladimir Oltean mc->pgid = pgid; 2161e5d1f896SVladimir Oltean 2162bb8d53fdSVladimir Oltean ocelot_encode_ports_to_mdb(addr, mc); 2163a556c76aSAlexandre Belloni 2164e5d1f896SVladimir Oltean if (mc->entry_type != ENTRYTYPE_MACv4 && 2165e5d1f896SVladimir Oltean mc->entry_type != ENTRYTYPE_MACv6) 2166e5d1f896SVladimir Oltean ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID, 2167e5d1f896SVladimir Oltean pgid->index); 2168e5d1f896SVladimir Oltean 2169e5d1f896SVladimir Oltean return ocelot_mact_learn(ocelot, pgid->index, addr, vid, 2170bb8d53fdSVladimir Oltean mc->entry_type); 2171a556c76aSAlexandre Belloni } 2172209edf95SVladimir Oltean EXPORT_SYMBOL(ocelot_port_mdb_add); 2173a556c76aSAlexandre Belloni 2174209edf95SVladimir Oltean int ocelot_port_mdb_del(struct ocelot *ocelot, int port, 2175a556c76aSAlexandre Belloni const struct switchdev_obj_port_mdb *mdb) 2176a556c76aSAlexandre Belloni { 2177a556c76aSAlexandre Belloni unsigned char addr[ETH_ALEN]; 2178004d44f6SVladimir Oltean struct ocelot_multicast *mc; 2179e5d1f896SVladimir Oltean struct ocelot_pgid *pgid; 2180a556c76aSAlexandre Belloni u16 vid = mdb->vid; 2181a556c76aSAlexandre Belloni 2182471beb11SVladimir Oltean if (port == ocelot->npi) 2183471beb11SVladimir Oltean port = ocelot->num_phys_ports; 2184471beb11SVladimir Oltean 2185a556c76aSAlexandre Belloni mc = ocelot_multicast_get(ocelot, mdb->addr, vid); 2186a556c76aSAlexandre Belloni if (!mc) 2187a556c76aSAlexandre Belloni return -ENOENT; 2188a556c76aSAlexandre Belloni 2189bb8d53fdSVladimir Oltean ocelot_encode_ports_to_mdb(addr, mc); 2190a556c76aSAlexandre Belloni ocelot_mact_forget(ocelot, addr, vid); 2191a556c76aSAlexandre Belloni 2192e5d1f896SVladimir Oltean ocelot_pgid_free(ocelot, mc->pgid); 2193004d44f6SVladimir Oltean mc->ports &= ~BIT(port); 2194a556c76aSAlexandre Belloni if (!mc->ports) { 2195a556c76aSAlexandre Belloni list_del(&mc->list); 2196a556c76aSAlexandre Belloni devm_kfree(ocelot->dev, mc); 2197a556c76aSAlexandre Belloni return 0; 2198a556c76aSAlexandre Belloni } 2199a556c76aSAlexandre Belloni 2200e5d1f896SVladimir Oltean /* We have a PGID with fewer ports now */ 2201e5d1f896SVladimir Oltean pgid = ocelot_mdb_get_pgid(ocelot, mc); 2202e5d1f896SVladimir Oltean if (IS_ERR(pgid)) 2203e5d1f896SVladimir Oltean return PTR_ERR(pgid); 2204e5d1f896SVladimir Oltean mc->pgid = pgid; 2205e5d1f896SVladimir Oltean 2206bb8d53fdSVladimir Oltean ocelot_encode_ports_to_mdb(addr, mc); 2207a556c76aSAlexandre Belloni 2208e5d1f896SVladimir Oltean if (mc->entry_type != ENTRYTYPE_MACv4 && 2209e5d1f896SVladimir Oltean mc->entry_type != ENTRYTYPE_MACv6) 2210e5d1f896SVladimir Oltean ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID, 2211e5d1f896SVladimir Oltean pgid->index); 2212e5d1f896SVladimir Oltean 2213e5d1f896SVladimir Oltean return ocelot_mact_learn(ocelot, pgid->index, addr, vid, 2214bb8d53fdSVladimir Oltean mc->entry_type); 2215a556c76aSAlexandre Belloni } 2216209edf95SVladimir Oltean EXPORT_SYMBOL(ocelot_port_mdb_del); 2217a556c76aSAlexandre Belloni 2218e4bd44e8SVladimir Oltean void ocelot_port_bridge_join(struct ocelot *ocelot, int port, 2219a556c76aSAlexandre Belloni struct net_device *bridge) 2220a556c76aSAlexandre Belloni { 2221df291e54SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 2222a556c76aSAlexandre Belloni 22238abe1970SVladimir Oltean mutex_lock(&ocelot->fwd_domain_lock); 22248abe1970SVladimir Oltean 2225df291e54SVladimir Oltean ocelot_port->bridge = bridge; 2226a556c76aSAlexandre Belloni 22278abe1970SVladimir Oltean ocelot_apply_bridge_fwd_mask(ocelot, true); 22288abe1970SVladimir Oltean 22298abe1970SVladimir Oltean mutex_unlock(&ocelot->fwd_domain_lock); 2230a556c76aSAlexandre Belloni } 22315e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_join); 2232a556c76aSAlexandre Belloni 2233e4bd44e8SVladimir Oltean void ocelot_port_bridge_leave(struct ocelot *ocelot, int port, 2234a556c76aSAlexandre Belloni struct net_device *bridge) 2235a556c76aSAlexandre Belloni { 2236df291e54SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 22372e554a7aSVladimir Oltean 22388abe1970SVladimir Oltean mutex_lock(&ocelot->fwd_domain_lock); 22398abe1970SVladimir Oltean 2240df291e54SVladimir Oltean ocelot_port->bridge = NULL; 22417142529fSAntoine Tenart 2242d4004422SVladimir Oltean ocelot_port_set_pvid(ocelot, port, NULL); 22430da1a1c4SVladimir Oltean ocelot_port_manage_port_tag(ocelot, port); 22448abe1970SVladimir Oltean ocelot_apply_bridge_fwd_mask(ocelot, false); 22458abe1970SVladimir Oltean 22468abe1970SVladimir Oltean mutex_unlock(&ocelot->fwd_domain_lock); 2247a556c76aSAlexandre Belloni } 22485e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_leave); 2249a556c76aSAlexandre Belloni 2250dc96ee37SAlexandre Belloni static void ocelot_set_aggr_pgids(struct ocelot *ocelot) 2251dc96ee37SAlexandre Belloni { 2252528d3f19SVladimir Oltean unsigned long visited = GENMASK(ocelot->num_phys_ports - 1, 0); 2253dc96ee37SAlexandre Belloni int i, port, lag; 2254dc96ee37SAlexandre Belloni 2255dc96ee37SAlexandre Belloni /* Reset destination and aggregation PGIDS */ 225696b029b0SVladimir Oltean for_each_unicast_dest_pgid(ocelot, port) 2257dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port); 2258dc96ee37SAlexandre Belloni 225996b029b0SVladimir Oltean for_each_aggr_pgid(ocelot, i) 2260dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0), 2261dc96ee37SAlexandre Belloni ANA_PGID_PGID, i); 2262dc96ee37SAlexandre Belloni 2263528d3f19SVladimir Oltean /* The visited ports bitmask holds the list of ports offloading any 2264528d3f19SVladimir Oltean * bonding interface. Initially we mark all these ports as unvisited, 2265528d3f19SVladimir Oltean * then every time we visit a port in this bitmask, we know that it is 2266528d3f19SVladimir Oltean * the lowest numbered port, i.e. the one whose logical ID == physical 2267528d3f19SVladimir Oltean * port ID == LAG ID. So we mark as visited all further ports in the 2268528d3f19SVladimir Oltean * bitmask that are offloading the same bonding interface. This way, 2269528d3f19SVladimir Oltean * we set up the aggregation PGIDs only once per bonding interface. 2270528d3f19SVladimir Oltean */ 2271528d3f19SVladimir Oltean for (port = 0; port < ocelot->num_phys_ports; port++) { 2272528d3f19SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 2273528d3f19SVladimir Oltean 2274528d3f19SVladimir Oltean if (!ocelot_port || !ocelot_port->bond) 2275528d3f19SVladimir Oltean continue; 2276528d3f19SVladimir Oltean 2277528d3f19SVladimir Oltean visited &= ~BIT(port); 2278528d3f19SVladimir Oltean } 2279528d3f19SVladimir Oltean 2280528d3f19SVladimir Oltean /* Now, set PGIDs for each active LAG */ 2281dc96ee37SAlexandre Belloni for (lag = 0; lag < ocelot->num_phys_ports; lag++) { 2282528d3f19SVladimir Oltean struct net_device *bond = ocelot->ports[lag]->bond; 228323ca3b72SVladimir Oltean int num_active_ports = 0; 2284dc96ee37SAlexandre Belloni unsigned long bond_mask; 2285dc96ee37SAlexandre Belloni u8 aggr_idx[16]; 2286dc96ee37SAlexandre Belloni 2287528d3f19SVladimir Oltean if (!bond || (visited & BIT(lag))) 2288dc96ee37SAlexandre Belloni continue; 2289dc96ee37SAlexandre Belloni 2290a14e6b69SVladimir Oltean bond_mask = ocelot_get_bond_mask(ocelot, bond); 2291528d3f19SVladimir Oltean 2292dc96ee37SAlexandre Belloni for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) { 2293a14e6b69SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 2294a14e6b69SVladimir Oltean 2295dc96ee37SAlexandre Belloni // Destination mask 2296dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, bond_mask, 2297dc96ee37SAlexandre Belloni ANA_PGID_PGID, port); 2298a14e6b69SVladimir Oltean 2299a14e6b69SVladimir Oltean if (ocelot_port->lag_tx_active) 230023ca3b72SVladimir Oltean aggr_idx[num_active_ports++] = port; 2301dc96ee37SAlexandre Belloni } 2302dc96ee37SAlexandre Belloni 230396b029b0SVladimir Oltean for_each_aggr_pgid(ocelot, i) { 2304dc96ee37SAlexandre Belloni u32 ac; 2305dc96ee37SAlexandre Belloni 2306dc96ee37SAlexandre Belloni ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i); 2307dc96ee37SAlexandre Belloni ac &= ~bond_mask; 230823ca3b72SVladimir Oltean /* Don't do division by zero if there was no active 230923ca3b72SVladimir Oltean * port. Just make all aggregation codes zero. 231023ca3b72SVladimir Oltean */ 231123ca3b72SVladimir Oltean if (num_active_ports) 231223ca3b72SVladimir Oltean ac |= BIT(aggr_idx[i % num_active_ports]); 2313dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i); 2314dc96ee37SAlexandre Belloni } 2315528d3f19SVladimir Oltean 2316528d3f19SVladimir Oltean /* Mark all ports in the same LAG as visited to avoid applying 2317528d3f19SVladimir Oltean * the same config again. 2318528d3f19SVladimir Oltean */ 2319528d3f19SVladimir Oltean for (port = lag; port < ocelot->num_phys_ports; port++) { 2320528d3f19SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 2321528d3f19SVladimir Oltean 2322528d3f19SVladimir Oltean if (!ocelot_port) 2323528d3f19SVladimir Oltean continue; 2324528d3f19SVladimir Oltean 2325528d3f19SVladimir Oltean if (ocelot_port->bond == bond) 2326528d3f19SVladimir Oltean visited |= BIT(port); 2327528d3f19SVladimir Oltean } 2328dc96ee37SAlexandre Belloni } 2329dc96ee37SAlexandre Belloni } 2330dc96ee37SAlexandre Belloni 23312527f2e8SVladimir Oltean /* When offloading a bonding interface, the switch ports configured under the 23322527f2e8SVladimir Oltean * same bond must have the same logical port ID, equal to the physical port ID 23332527f2e8SVladimir Oltean * of the lowest numbered physical port in that bond. Otherwise, in standalone/ 23342527f2e8SVladimir Oltean * bridged mode, each port has a logical port ID equal to its physical port ID. 23352527f2e8SVladimir Oltean */ 23362527f2e8SVladimir Oltean static void ocelot_setup_logical_port_ids(struct ocelot *ocelot) 2337dc96ee37SAlexandre Belloni { 23382527f2e8SVladimir Oltean int port; 2339dc96ee37SAlexandre Belloni 23402527f2e8SVladimir Oltean for (port = 0; port < ocelot->num_phys_ports; port++) { 23412527f2e8SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 23422527f2e8SVladimir Oltean struct net_device *bond; 2343dc96ee37SAlexandre Belloni 23442527f2e8SVladimir Oltean if (!ocelot_port) 23452527f2e8SVladimir Oltean continue; 2346dc96ee37SAlexandre Belloni 23472527f2e8SVladimir Oltean bond = ocelot_port->bond; 23482527f2e8SVladimir Oltean if (bond) { 2349a14e6b69SVladimir Oltean int lag = __ffs(ocelot_get_bond_mask(ocelot, bond)); 23502527f2e8SVladimir Oltean 23512527f2e8SVladimir Oltean ocelot_rmw_gix(ocelot, 2352dc96ee37SAlexandre Belloni ANA_PORT_PORT_CFG_PORTID_VAL(lag), 23532527f2e8SVladimir Oltean ANA_PORT_PORT_CFG_PORTID_VAL_M, 23542527f2e8SVladimir Oltean ANA_PORT_PORT_CFG, port); 23552527f2e8SVladimir Oltean } else { 23562527f2e8SVladimir Oltean ocelot_rmw_gix(ocelot, 23572527f2e8SVladimir Oltean ANA_PORT_PORT_CFG_PORTID_VAL(port), 23582527f2e8SVladimir Oltean ANA_PORT_PORT_CFG_PORTID_VAL_M, 23592527f2e8SVladimir Oltean ANA_PORT_PORT_CFG, port); 23602527f2e8SVladimir Oltean } 2361dc96ee37SAlexandre Belloni } 2362dc96ee37SAlexandre Belloni } 2363dc96ee37SAlexandre Belloni 23649c90eea3SVladimir Oltean int ocelot_port_lag_join(struct ocelot *ocelot, int port, 2365583cbbe3SVladimir Oltean struct net_device *bond, 2366583cbbe3SVladimir Oltean struct netdev_lag_upper_info *info) 2367dc96ee37SAlexandre Belloni { 2368583cbbe3SVladimir Oltean if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH) 2369583cbbe3SVladimir Oltean return -EOPNOTSUPP; 2370583cbbe3SVladimir Oltean 23718abe1970SVladimir Oltean mutex_lock(&ocelot->fwd_domain_lock); 23728abe1970SVladimir Oltean 2373b80af659SVladimir Oltean ocelot->ports[port]->bond = bond; 2374dc96ee37SAlexandre Belloni 23752527f2e8SVladimir Oltean ocelot_setup_logical_port_ids(ocelot); 23768abe1970SVladimir Oltean ocelot_apply_bridge_fwd_mask(ocelot, true); 2377dc96ee37SAlexandre Belloni ocelot_set_aggr_pgids(ocelot); 2378dc96ee37SAlexandre Belloni 23798abe1970SVladimir Oltean mutex_unlock(&ocelot->fwd_domain_lock); 23808abe1970SVladimir Oltean 2381dc96ee37SAlexandre Belloni return 0; 2382dc96ee37SAlexandre Belloni } 23839c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_port_lag_join); 2384dc96ee37SAlexandre Belloni 23859c90eea3SVladimir Oltean void ocelot_port_lag_leave(struct ocelot *ocelot, int port, 2386dc96ee37SAlexandre Belloni struct net_device *bond) 2387dc96ee37SAlexandre Belloni { 23888abe1970SVladimir Oltean mutex_lock(&ocelot->fwd_domain_lock); 23898abe1970SVladimir Oltean 2390b80af659SVladimir Oltean ocelot->ports[port]->bond = NULL; 2391b80af659SVladimir Oltean 23922527f2e8SVladimir Oltean ocelot_setup_logical_port_ids(ocelot); 23938abe1970SVladimir Oltean ocelot_apply_bridge_fwd_mask(ocelot, false); 2394dc96ee37SAlexandre Belloni ocelot_set_aggr_pgids(ocelot); 23958abe1970SVladimir Oltean 23968abe1970SVladimir Oltean mutex_unlock(&ocelot->fwd_domain_lock); 2397dc96ee37SAlexandre Belloni } 23989c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_port_lag_leave); 23990e332c85SPetr Machata 240023ca3b72SVladimir Oltean void ocelot_port_lag_change(struct ocelot *ocelot, int port, bool lag_tx_active) 240123ca3b72SVladimir Oltean { 240223ca3b72SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 240323ca3b72SVladimir Oltean 240423ca3b72SVladimir Oltean ocelot_port->lag_tx_active = lag_tx_active; 240523ca3b72SVladimir Oltean 240623ca3b72SVladimir Oltean /* Rebalance the LAGs */ 240723ca3b72SVladimir Oltean ocelot_set_aggr_pgids(ocelot); 240823ca3b72SVladimir Oltean } 240923ca3b72SVladimir Oltean EXPORT_SYMBOL(ocelot_port_lag_change); 241023ca3b72SVladimir Oltean 2411a8015dedSVladimir Oltean /* Configure the maximum SDU (L2 payload) on RX to the value specified in @sdu. 2412a8015dedSVladimir Oltean * The length of VLAN tags is accounted for automatically via DEV_MAC_TAGS_CFG. 24130b912fc9SVladimir Oltean * In the special case that it's the NPI port that we're configuring, the 24140b912fc9SVladimir Oltean * length of the tag and optional prefix needs to be accounted for privately, 24150b912fc9SVladimir Oltean * in order to be able to sustain communication at the requested @sdu. 2416a8015dedSVladimir Oltean */ 24170b912fc9SVladimir Oltean void ocelot_port_set_maxlen(struct ocelot *ocelot, int port, size_t sdu) 241831350d7fSVladimir Oltean { 241931350d7fSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 2420a8015dedSVladimir Oltean int maxlen = sdu + ETH_HLEN + ETH_FCS_LEN; 2421e8e6e73dSVladimir Oltean int pause_start, pause_stop; 2422601e984fSVladimir Oltean int atop, atop_tot; 242331350d7fSVladimir Oltean 24240b912fc9SVladimir Oltean if (port == ocelot->npi) { 24250b912fc9SVladimir Oltean maxlen += OCELOT_TAG_LEN; 24260b912fc9SVladimir Oltean 2427cacea62fSVladimir Oltean if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_SHORT) 24280b912fc9SVladimir Oltean maxlen += OCELOT_SHORT_PREFIX_LEN; 2429cacea62fSVladimir Oltean else if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_LONG) 24300b912fc9SVladimir Oltean maxlen += OCELOT_LONG_PREFIX_LEN; 24310b912fc9SVladimir Oltean } 24320b912fc9SVladimir Oltean 2433a8015dedSVladimir Oltean ocelot_port_writel(ocelot_port, maxlen, DEV_MAC_MAXLEN_CFG); 2434fa914e9cSVladimir Oltean 2435e8e6e73dSVladimir Oltean /* Set Pause watermark hysteresis */ 2436e8e6e73dSVladimir Oltean pause_start = 6 * maxlen / OCELOT_BUFFER_CELL_SZ; 2437e8e6e73dSVladimir Oltean pause_stop = 4 * maxlen / OCELOT_BUFFER_CELL_SZ; 2438541132f0SMaxim Kochetkov ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_START, 2439541132f0SMaxim Kochetkov pause_start); 2440541132f0SMaxim Kochetkov ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_STOP, 2441541132f0SMaxim Kochetkov pause_stop); 2442fa914e9cSVladimir Oltean 2443601e984fSVladimir Oltean /* Tail dropping watermarks */ 2444f6fe01d6SVladimir Oltean atop_tot = (ocelot->packet_buffer_size - 9 * maxlen) / 2445a8015dedSVladimir Oltean OCELOT_BUFFER_CELL_SZ; 2446601e984fSVladimir Oltean atop = (9 * maxlen) / OCELOT_BUFFER_CELL_SZ; 2447601e984fSVladimir Oltean ocelot_write_rix(ocelot, ocelot->ops->wm_enc(atop), SYS_ATOP, port); 2448601e984fSVladimir Oltean ocelot_write(ocelot, ocelot->ops->wm_enc(atop_tot), SYS_ATOP_TOT_CFG); 2449fa914e9cSVladimir Oltean } 24500b912fc9SVladimir Oltean EXPORT_SYMBOL(ocelot_port_set_maxlen); 24510b912fc9SVladimir Oltean 24520b912fc9SVladimir Oltean int ocelot_get_max_mtu(struct ocelot *ocelot, int port) 24530b912fc9SVladimir Oltean { 24540b912fc9SVladimir Oltean int max_mtu = 65535 - ETH_HLEN - ETH_FCS_LEN; 24550b912fc9SVladimir Oltean 24560b912fc9SVladimir Oltean if (port == ocelot->npi) { 24570b912fc9SVladimir Oltean max_mtu -= OCELOT_TAG_LEN; 24580b912fc9SVladimir Oltean 2459cacea62fSVladimir Oltean if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_SHORT) 24600b912fc9SVladimir Oltean max_mtu -= OCELOT_SHORT_PREFIX_LEN; 2461cacea62fSVladimir Oltean else if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_LONG) 24620b912fc9SVladimir Oltean max_mtu -= OCELOT_LONG_PREFIX_LEN; 24630b912fc9SVladimir Oltean } 24640b912fc9SVladimir Oltean 24650b912fc9SVladimir Oltean return max_mtu; 24660b912fc9SVladimir Oltean } 24670b912fc9SVladimir Oltean EXPORT_SYMBOL(ocelot_get_max_mtu); 2468fa914e9cSVladimir Oltean 2469421741eaSVladimir Oltean static void ocelot_port_set_learning(struct ocelot *ocelot, int port, 2470421741eaSVladimir Oltean bool enabled) 2471421741eaSVladimir Oltean { 2472421741eaSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 2473421741eaSVladimir Oltean u32 val = 0; 2474421741eaSVladimir Oltean 2475421741eaSVladimir Oltean if (enabled) 2476421741eaSVladimir Oltean val = ANA_PORT_PORT_CFG_LEARN_ENA; 2477421741eaSVladimir Oltean 2478421741eaSVladimir Oltean ocelot_rmw_gix(ocelot, val, ANA_PORT_PORT_CFG_LEARN_ENA, 2479421741eaSVladimir Oltean ANA_PORT_PORT_CFG, port); 2480421741eaSVladimir Oltean 2481421741eaSVladimir Oltean ocelot_port->learn_ena = enabled; 2482421741eaSVladimir Oltean } 2483421741eaSVladimir Oltean 2484421741eaSVladimir Oltean static void ocelot_port_set_ucast_flood(struct ocelot *ocelot, int port, 2485421741eaSVladimir Oltean bool enabled) 2486421741eaSVladimir Oltean { 2487421741eaSVladimir Oltean u32 val = 0; 2488421741eaSVladimir Oltean 2489421741eaSVladimir Oltean if (enabled) 2490421741eaSVladimir Oltean val = BIT(port); 2491421741eaSVladimir Oltean 2492421741eaSVladimir Oltean ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_UC); 2493421741eaSVladimir Oltean } 2494421741eaSVladimir Oltean 2495421741eaSVladimir Oltean static void ocelot_port_set_mcast_flood(struct ocelot *ocelot, int port, 2496421741eaSVladimir Oltean bool enabled) 2497421741eaSVladimir Oltean { 2498421741eaSVladimir Oltean u32 val = 0; 2499421741eaSVladimir Oltean 2500421741eaSVladimir Oltean if (enabled) 2501421741eaSVladimir Oltean val = BIT(port); 2502421741eaSVladimir Oltean 2503421741eaSVladimir Oltean ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_MC); 2504421741eaSVladimir Oltean } 2505421741eaSVladimir Oltean 2506421741eaSVladimir Oltean static void ocelot_port_set_bcast_flood(struct ocelot *ocelot, int port, 2507421741eaSVladimir Oltean bool enabled) 2508421741eaSVladimir Oltean { 2509421741eaSVladimir Oltean u32 val = 0; 2510421741eaSVladimir Oltean 2511421741eaSVladimir Oltean if (enabled) 2512421741eaSVladimir Oltean val = BIT(port); 2513421741eaSVladimir Oltean 2514421741eaSVladimir Oltean ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_BC); 2515421741eaSVladimir Oltean } 2516421741eaSVladimir Oltean 2517421741eaSVladimir Oltean int ocelot_port_pre_bridge_flags(struct ocelot *ocelot, int port, 2518421741eaSVladimir Oltean struct switchdev_brport_flags flags) 2519421741eaSVladimir Oltean { 2520421741eaSVladimir Oltean if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD | 2521421741eaSVladimir Oltean BR_BCAST_FLOOD)) 2522421741eaSVladimir Oltean return -EINVAL; 2523421741eaSVladimir Oltean 2524421741eaSVladimir Oltean return 0; 2525421741eaSVladimir Oltean } 2526421741eaSVladimir Oltean EXPORT_SYMBOL(ocelot_port_pre_bridge_flags); 2527421741eaSVladimir Oltean 2528421741eaSVladimir Oltean void ocelot_port_bridge_flags(struct ocelot *ocelot, int port, 2529421741eaSVladimir Oltean struct switchdev_brport_flags flags) 2530421741eaSVladimir Oltean { 2531421741eaSVladimir Oltean if (flags.mask & BR_LEARNING) 2532421741eaSVladimir Oltean ocelot_port_set_learning(ocelot, port, 2533421741eaSVladimir Oltean !!(flags.val & BR_LEARNING)); 2534421741eaSVladimir Oltean 2535421741eaSVladimir Oltean if (flags.mask & BR_FLOOD) 2536421741eaSVladimir Oltean ocelot_port_set_ucast_flood(ocelot, port, 2537421741eaSVladimir Oltean !!(flags.val & BR_FLOOD)); 2538421741eaSVladimir Oltean 2539421741eaSVladimir Oltean if (flags.mask & BR_MCAST_FLOOD) 2540421741eaSVladimir Oltean ocelot_port_set_mcast_flood(ocelot, port, 2541421741eaSVladimir Oltean !!(flags.val & BR_MCAST_FLOOD)); 2542421741eaSVladimir Oltean 2543421741eaSVladimir Oltean if (flags.mask & BR_BCAST_FLOOD) 2544421741eaSVladimir Oltean ocelot_port_set_bcast_flood(ocelot, port, 2545421741eaSVladimir Oltean !!(flags.val & BR_BCAST_FLOOD)); 2546421741eaSVladimir Oltean } 2547421741eaSVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_flags); 2548421741eaSVladimir Oltean 25495e256365SVladimir Oltean void ocelot_init_port(struct ocelot *ocelot, int port) 2550fa914e9cSVladimir Oltean { 2551fa914e9cSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 2552fa914e9cSVladimir Oltean 2553b049da13SYangbo Lu skb_queue_head_init(&ocelot_port->tx_skbs); 255431350d7fSVladimir Oltean 255531350d7fSVladimir Oltean /* Basic L2 initialization */ 255631350d7fSVladimir Oltean 25575bc9d2e6SVladimir Oltean /* Set MAC IFG Gaps 25585bc9d2e6SVladimir Oltean * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0 25595bc9d2e6SVladimir Oltean * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5 25605bc9d2e6SVladimir Oltean */ 25615bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5), 25625bc9d2e6SVladimir Oltean DEV_MAC_IFG_CFG); 25635bc9d2e6SVladimir Oltean 25645bc9d2e6SVladimir Oltean /* Load seed (0) and set MAC HDX late collision */ 25655bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) | 25665bc9d2e6SVladimir Oltean DEV_MAC_HDX_CFG_SEED_LOAD, 25675bc9d2e6SVladimir Oltean DEV_MAC_HDX_CFG); 25685bc9d2e6SVladimir Oltean mdelay(1); 25695bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67), 25705bc9d2e6SVladimir Oltean DEV_MAC_HDX_CFG); 25715bc9d2e6SVladimir Oltean 25725bc9d2e6SVladimir Oltean /* Set Max Length and maximum tags allowed */ 2573a8015dedSVladimir Oltean ocelot_port_set_maxlen(ocelot, port, ETH_DATA_LEN); 25745bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) | 25755bc9d2e6SVladimir Oltean DEV_MAC_TAGS_CFG_VLAN_AWR_ENA | 2576a8015dedSVladimir Oltean DEV_MAC_TAGS_CFG_VLAN_DBL_AWR_ENA | 25775bc9d2e6SVladimir Oltean DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA, 25785bc9d2e6SVladimir Oltean DEV_MAC_TAGS_CFG); 25795bc9d2e6SVladimir Oltean 25805bc9d2e6SVladimir Oltean /* Set SMAC of Pause frame (00:00:00:00:00:00) */ 25815bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG); 25825bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG); 25835bc9d2e6SVladimir Oltean 2584e8e6e73dSVladimir Oltean /* Enable transmission of pause frames */ 2585541132f0SMaxim Kochetkov ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 1); 2586e8e6e73dSVladimir Oltean 258731350d7fSVladimir Oltean /* Drop frames with multicast source address */ 258831350d7fSVladimir Oltean ocelot_rmw_gix(ocelot, ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA, 258931350d7fSVladimir Oltean ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA, 259031350d7fSVladimir Oltean ANA_PORT_DROP_CFG, port); 259131350d7fSVladimir Oltean 259231350d7fSVladimir Oltean /* Set default VLAN and tag type to 8021Q. */ 259331350d7fSVladimir Oltean ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q), 259431350d7fSVladimir Oltean REW_PORT_VLAN_CFG_PORT_TPID_M, 259531350d7fSVladimir Oltean REW_PORT_VLAN_CFG, port); 259631350d7fSVladimir Oltean 2597421741eaSVladimir Oltean /* Disable source address learning for standalone mode */ 2598421741eaSVladimir Oltean ocelot_port_set_learning(ocelot, port, false); 2599421741eaSVladimir Oltean 260046efe4efSVladimir Oltean /* Set the port's initial logical port ID value, enable receiving 260146efe4efSVladimir Oltean * frames on it, and configure the MAC address learning type to 260246efe4efSVladimir Oltean * automatic. 260346efe4efSVladimir Oltean */ 260446efe4efSVladimir Oltean ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO | 260546efe4efSVladimir Oltean ANA_PORT_PORT_CFG_RECV_ENA | 260646efe4efSVladimir Oltean ANA_PORT_PORT_CFG_PORTID_VAL(port), 260746efe4efSVladimir Oltean ANA_PORT_PORT_CFG, port); 260846efe4efSVladimir Oltean 260931350d7fSVladimir Oltean /* Enable vcap lookups */ 261031350d7fSVladimir Oltean ocelot_vcap_enable(ocelot, port); 261131350d7fSVladimir Oltean } 26125e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_init_port); 261331350d7fSVladimir Oltean 26142d44b097SVladimir Oltean /* Configure and enable the CPU port module, which is a set of queues 26152d44b097SVladimir Oltean * accessible through register MMIO, frame DMA or Ethernet (in case 26162d44b097SVladimir Oltean * NPI mode is used). 261769df578cSVladimir Oltean */ 26182d44b097SVladimir Oltean static void ocelot_cpu_port_init(struct ocelot *ocelot) 261921468199SVladimir Oltean { 262069df578cSVladimir Oltean int cpu = ocelot->num_phys_ports; 262169df578cSVladimir Oltean 262269df578cSVladimir Oltean /* The unicast destination PGID for the CPU port module is unused */ 262321468199SVladimir Oltean ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu); 262469df578cSVladimir Oltean /* Instead set up a multicast destination PGID for traffic copied to 262569df578cSVladimir Oltean * the CPU. Whitelisted MAC addresses like the port netdevice MAC 262669df578cSVladimir Oltean * addresses will be copied to the CPU via this PGID. 262769df578cSVladimir Oltean */ 262821468199SVladimir Oltean ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU); 262921468199SVladimir Oltean ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA | 263021468199SVladimir Oltean ANA_PORT_PORT_CFG_PORTID_VAL(cpu), 263121468199SVladimir Oltean ANA_PORT_PORT_CFG, cpu); 263221468199SVladimir Oltean 263369df578cSVladimir Oltean /* Enable CPU port module */ 2634886e1387SVladimir Oltean ocelot_fields_write(ocelot, cpu, QSYS_SWITCH_PORT_MODE_PORT_ENA, 1); 263569df578cSVladimir Oltean /* CPU port Injection/Extraction configuration */ 2636886e1387SVladimir Oltean ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_XTR_HDR, 2637cacea62fSVladimir Oltean OCELOT_TAG_PREFIX_NONE); 2638886e1387SVladimir Oltean ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_INJ_HDR, 2639cacea62fSVladimir Oltean OCELOT_TAG_PREFIX_NONE); 264021468199SVladimir Oltean 264121468199SVladimir Oltean /* Configure the CPU port to be VLAN aware */ 2642bfbab310SVladimir Oltean ocelot_write_gix(ocelot, 2643bfbab310SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_VID(OCELOT_VLAN_UNAWARE_PVID) | 264421468199SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA | 264521468199SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1), 264621468199SVladimir Oltean ANA_PORT_VLAN_CFG, cpu); 264721468199SVladimir Oltean } 264821468199SVladimir Oltean 2649f6fe01d6SVladimir Oltean static void ocelot_detect_features(struct ocelot *ocelot) 2650f6fe01d6SVladimir Oltean { 2651f6fe01d6SVladimir Oltean int mmgt, eq_ctrl; 2652f6fe01d6SVladimir Oltean 2653f6fe01d6SVladimir Oltean /* For Ocelot, Felix, Seville, Serval etc, SYS:MMGT:MMGT:FREECNT holds 2654f6fe01d6SVladimir Oltean * the number of 240-byte free memory words (aka 4-cell chunks) and not 2655f6fe01d6SVladimir Oltean * 192 bytes as the documentation incorrectly says. 2656f6fe01d6SVladimir Oltean */ 2657f6fe01d6SVladimir Oltean mmgt = ocelot_read(ocelot, SYS_MMGT); 2658f6fe01d6SVladimir Oltean ocelot->packet_buffer_size = 240 * SYS_MMGT_FREECNT(mmgt); 2659f6fe01d6SVladimir Oltean 2660f6fe01d6SVladimir Oltean eq_ctrl = ocelot_read(ocelot, QSYS_EQ_CTRL); 2661f6fe01d6SVladimir Oltean ocelot->num_frame_refs = QSYS_MMGT_EQ_CTRL_FP_FREE_CNT(eq_ctrl); 2662f6fe01d6SVladimir Oltean } 2663f6fe01d6SVladimir Oltean 2664a556c76aSAlexandre Belloni int ocelot_init(struct ocelot *ocelot) 2665a556c76aSAlexandre Belloni { 2666a556c76aSAlexandre Belloni char queue_name[32]; 266721468199SVladimir Oltean int i, ret; 266821468199SVladimir Oltean u32 port; 2669a556c76aSAlexandre Belloni 26703a77b593SVladimir Oltean if (ocelot->ops->reset) { 26713a77b593SVladimir Oltean ret = ocelot->ops->reset(ocelot); 26723a77b593SVladimir Oltean if (ret) { 26733a77b593SVladimir Oltean dev_err(ocelot->dev, "Switch reset failed\n"); 26743a77b593SVladimir Oltean return ret; 26753a77b593SVladimir Oltean } 26763a77b593SVladimir Oltean } 26773a77b593SVladimir Oltean 2678a556c76aSAlexandre Belloni ocelot->stats = devm_kcalloc(ocelot->dev, 2679a556c76aSAlexandre Belloni ocelot->num_phys_ports * ocelot->num_stats, 2680a556c76aSAlexandre Belloni sizeof(u64), GFP_KERNEL); 2681a556c76aSAlexandre Belloni if (!ocelot->stats) 2682a556c76aSAlexandre Belloni return -ENOMEM; 2683a556c76aSAlexandre Belloni 2684a556c76aSAlexandre Belloni mutex_init(&ocelot->stats_lock); 26854e3b0468SAntoine Tenart mutex_init(&ocelot->ptp_lock); 26862468346cSVladimir Oltean mutex_init(&ocelot->mact_lock); 26878abe1970SVladimir Oltean mutex_init(&ocelot->fwd_domain_lock); 26884e3b0468SAntoine Tenart spin_lock_init(&ocelot->ptp_clock_lock); 268952849bcfSVladimir Oltean spin_lock_init(&ocelot->ts_id_lock); 2690a556c76aSAlexandre Belloni snprintf(queue_name, sizeof(queue_name), "%s-stats", 2691a556c76aSAlexandre Belloni dev_name(ocelot->dev)); 2692a556c76aSAlexandre Belloni ocelot->stats_queue = create_singlethread_workqueue(queue_name); 2693a556c76aSAlexandre Belloni if (!ocelot->stats_queue) 2694a556c76aSAlexandre Belloni return -ENOMEM; 2695a556c76aSAlexandre Belloni 2696ca0b272bSVladimir Oltean ocelot->owq = alloc_ordered_workqueue("ocelot-owq", 0); 2697ca0b272bSVladimir Oltean if (!ocelot->owq) { 2698ca0b272bSVladimir Oltean destroy_workqueue(ocelot->stats_queue); 2699ca0b272bSVladimir Oltean return -ENOMEM; 2700ca0b272bSVladimir Oltean } 2701ca0b272bSVladimir Oltean 27022b120ddeSClaudiu Manoil INIT_LIST_HEAD(&ocelot->multicast); 2703e5d1f896SVladimir Oltean INIT_LIST_HEAD(&ocelot->pgids); 270490e0aa8dSVladimir Oltean INIT_LIST_HEAD(&ocelot->vlans); 2705f6fe01d6SVladimir Oltean ocelot_detect_features(ocelot); 2706a556c76aSAlexandre Belloni ocelot_mact_init(ocelot); 2707a556c76aSAlexandre Belloni ocelot_vlan_init(ocelot); 2708aae4e500SVladimir Oltean ocelot_vcap_init(ocelot); 27092d44b097SVladimir Oltean ocelot_cpu_port_init(ocelot); 2710a556c76aSAlexandre Belloni 271123e2c506SXiaoliang Yang if (ocelot->ops->psfp_init) 271223e2c506SXiaoliang Yang ocelot->ops->psfp_init(ocelot); 271323e2c506SXiaoliang Yang 2714a556c76aSAlexandre Belloni for (port = 0; port < ocelot->num_phys_ports; port++) { 2715a556c76aSAlexandre Belloni /* Clear all counters (5 groups) */ 2716a556c76aSAlexandre Belloni ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) | 2717a556c76aSAlexandre Belloni SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f), 2718a556c76aSAlexandre Belloni SYS_STAT_CFG); 2719a556c76aSAlexandre Belloni } 2720a556c76aSAlexandre Belloni 2721a556c76aSAlexandre Belloni /* Only use S-Tag */ 2722a556c76aSAlexandre Belloni ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG); 2723a556c76aSAlexandre Belloni 2724a556c76aSAlexandre Belloni /* Aggregation mode */ 2725a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA | 2726a556c76aSAlexandre Belloni ANA_AGGR_CFG_AC_DMAC_ENA | 2727a556c76aSAlexandre Belloni ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA | 2728f79c20c8SVladimir Oltean ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA | 2729f79c20c8SVladimir Oltean ANA_AGGR_CFG_AC_IP6_FLOW_LBL_ENA | 2730f79c20c8SVladimir Oltean ANA_AGGR_CFG_AC_IP6_TCPUDP_ENA, 2731f79c20c8SVladimir Oltean ANA_AGGR_CFG); 2732a556c76aSAlexandre Belloni 2733a556c76aSAlexandre Belloni /* Set MAC age time to default value. The entry is aged after 2734a556c76aSAlexandre Belloni * 2*AGE_PERIOD 2735a556c76aSAlexandre Belloni */ 2736a556c76aSAlexandre Belloni ocelot_write(ocelot, 2737a556c76aSAlexandre Belloni ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ), 2738a556c76aSAlexandre Belloni ANA_AUTOAGE); 2739a556c76aSAlexandre Belloni 2740a556c76aSAlexandre Belloni /* Disable learning for frames discarded by VLAN ingress filtering */ 2741a556c76aSAlexandre Belloni regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1); 2742a556c76aSAlexandre Belloni 2743a556c76aSAlexandre Belloni /* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */ 2744a556c76aSAlexandre Belloni ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA | 2745a556c76aSAlexandre Belloni SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING); 2746a556c76aSAlexandre Belloni 2747a556c76aSAlexandre Belloni /* Setup flooding PGIDs */ 2748edd2410bSVladimir Oltean for (i = 0; i < ocelot->num_flooding_pgids; i++) 2749a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) | 2750b360d94fSVladimir Oltean ANA_FLOODING_FLD_BROADCAST(PGID_BC) | 2751a556c76aSAlexandre Belloni ANA_FLOODING_FLD_UNICAST(PGID_UC), 2752edd2410bSVladimir Oltean ANA_FLOODING, i); 2753a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) | 2754a556c76aSAlexandre Belloni ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) | 2755a556c76aSAlexandre Belloni ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) | 2756a556c76aSAlexandre Belloni ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC), 2757a556c76aSAlexandre Belloni ANA_FLOODING_IPMC); 2758a556c76aSAlexandre Belloni 2759a556c76aSAlexandre Belloni for (port = 0; port < ocelot->num_phys_ports; port++) { 2760a556c76aSAlexandre Belloni /* Transmit the frame to the local port. */ 2761a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port); 2762a556c76aSAlexandre Belloni /* Do not forward BPDU frames to the front ports. */ 2763a556c76aSAlexandre Belloni ocelot_write_gix(ocelot, 2764a556c76aSAlexandre Belloni ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff), 2765a556c76aSAlexandre Belloni ANA_PORT_CPU_FWD_BPDU_CFG, 2766a556c76aSAlexandre Belloni port); 2767a556c76aSAlexandre Belloni /* Ensure bridging is disabled */ 2768a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port); 2769a556c76aSAlexandre Belloni } 2770a556c76aSAlexandre Belloni 277196b029b0SVladimir Oltean for_each_nonreserved_multicast_dest_pgid(ocelot, i) { 2772a556c76aSAlexandre Belloni u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0)); 2773a556c76aSAlexandre Belloni 2774a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i); 2775a556c76aSAlexandre Belloni } 2776ebb1bb40SHoratiu Vultur 2777ebb1bb40SHoratiu Vultur ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_BLACKHOLE); 2778ebb1bb40SHoratiu Vultur 2779b360d94fSVladimir Oltean /* Allow broadcast and unknown L2 multicast to the CPU. */ 2780b360d94fSVladimir Oltean ocelot_rmw_rix(ocelot, ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)), 2781b360d94fSVladimir Oltean ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)), 2782a556c76aSAlexandre Belloni ANA_PGID_PGID, PGID_MC); 2783b360d94fSVladimir Oltean ocelot_rmw_rix(ocelot, ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)), 2784b360d94fSVladimir Oltean ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)), 2785b360d94fSVladimir Oltean ANA_PGID_PGID, PGID_BC); 2786a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4); 2787a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6); 2788a556c76aSAlexandre Belloni 2789a556c76aSAlexandre Belloni /* Allow manual injection via DEVCPU_QS registers, and byte swap these 2790a556c76aSAlexandre Belloni * registers endianness. 2791a556c76aSAlexandre Belloni */ 2792a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP | 2793a556c76aSAlexandre Belloni QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0); 2794a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP | 2795a556c76aSAlexandre Belloni QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0); 2796a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) | 2797a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_LRN(2) | 2798a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) | 2799a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) | 2800a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) | 2801a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) | 2802a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) | 2803a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_IGMP(6) | 2804a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG); 2805a556c76aSAlexandre Belloni for (i = 0; i < 16; i++) 2806a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) | 2807a556c76aSAlexandre Belloni ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6), 2808a556c76aSAlexandre Belloni ANA_CPUQ_8021_CFG, i); 2809a556c76aSAlexandre Belloni 28101e1caa97SClaudiu Manoil INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats_work); 2811a556c76aSAlexandre Belloni queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work, 2812a556c76aSAlexandre Belloni OCELOT_STATS_CHECK_DELAY); 28134e3b0468SAntoine Tenart 2814a556c76aSAlexandre Belloni return 0; 2815a556c76aSAlexandre Belloni } 2816a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_init); 2817a556c76aSAlexandre Belloni 2818a556c76aSAlexandre Belloni void ocelot_deinit(struct ocelot *ocelot) 2819a556c76aSAlexandre Belloni { 2820c5d13969SClaudiu Manoil cancel_delayed_work(&ocelot->stats_work); 2821a556c76aSAlexandre Belloni destroy_workqueue(ocelot->stats_queue); 2822ca0b272bSVladimir Oltean destroy_workqueue(ocelot->owq); 2823a556c76aSAlexandre Belloni mutex_destroy(&ocelot->stats_lock); 2824a556c76aSAlexandre Belloni } 2825a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_deinit); 2826a556c76aSAlexandre Belloni 2827e5fb512dSVladimir Oltean void ocelot_deinit_port(struct ocelot *ocelot, int port) 2828e5fb512dSVladimir Oltean { 2829e5fb512dSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 2830e5fb512dSVladimir Oltean 2831e5fb512dSVladimir Oltean skb_queue_purge(&ocelot_port->tx_skbs); 2832e5fb512dSVladimir Oltean } 2833e5fb512dSVladimir Oltean EXPORT_SYMBOL(ocelot_deinit_port); 2834e5fb512dSVladimir Oltean 2835a556c76aSAlexandre Belloni MODULE_LICENSE("Dual MIT/GPL"); 2836