1a556c76aSAlexandre Belloni // SPDX-License-Identifier: (GPL-2.0 OR MIT) 2a556c76aSAlexandre Belloni /* 3a556c76aSAlexandre Belloni * Microsemi Ocelot Switch driver 4a556c76aSAlexandre Belloni * 5a556c76aSAlexandre Belloni * Copyright (c) 2017 Microsemi Corporation 6a556c76aSAlexandre Belloni */ 7a556c76aSAlexandre Belloni #include <linux/etherdevice.h> 8a556c76aSAlexandre Belloni #include <linux/ethtool.h> 9a556c76aSAlexandre Belloni #include <linux/if_bridge.h> 10a556c76aSAlexandre Belloni #include <linux/if_ether.h> 11a556c76aSAlexandre Belloni #include <linux/if_vlan.h> 12a556c76aSAlexandre Belloni #include <linux/interrupt.h> 13a556c76aSAlexandre Belloni #include <linux/kernel.h> 14a556c76aSAlexandre Belloni #include <linux/module.h> 15a556c76aSAlexandre Belloni #include <linux/netdevice.h> 16a556c76aSAlexandre Belloni #include <linux/phy.h> 174e3b0468SAntoine Tenart #include <linux/ptp_clock_kernel.h> 18a556c76aSAlexandre Belloni #include <linux/skbuff.h> 19639c1b26SSteen Hegelund #include <linux/iopoll.h> 20a556c76aSAlexandre Belloni #include <net/arp.h> 21a556c76aSAlexandre Belloni #include <net/netevent.h> 22a556c76aSAlexandre Belloni #include <net/rtnetlink.h> 23a556c76aSAlexandre Belloni #include <net/switchdev.h> 24a556c76aSAlexandre Belloni 25a556c76aSAlexandre Belloni #include "ocelot.h" 26b5962294SHoratiu Vultur #include "ocelot_ace.h" 27a556c76aSAlexandre Belloni 28639c1b26SSteen Hegelund #define TABLE_UPDATE_SLEEP_US 10 29639c1b26SSteen Hegelund #define TABLE_UPDATE_TIMEOUT_US 100000 30639c1b26SSteen Hegelund 31a556c76aSAlexandre Belloni /* MAC table entry types. 32a556c76aSAlexandre Belloni * ENTRYTYPE_NORMAL is subject to aging. 33a556c76aSAlexandre Belloni * ENTRYTYPE_LOCKED is not subject to aging. 34a556c76aSAlexandre Belloni * ENTRYTYPE_MACv4 is not subject to aging. For IPv4 multicast. 35a556c76aSAlexandre Belloni * ENTRYTYPE_MACv6 is not subject to aging. For IPv6 multicast. 36a556c76aSAlexandre Belloni */ 37a556c76aSAlexandre Belloni enum macaccess_entry_type { 38a556c76aSAlexandre Belloni ENTRYTYPE_NORMAL = 0, 39a556c76aSAlexandre Belloni ENTRYTYPE_LOCKED, 40a556c76aSAlexandre Belloni ENTRYTYPE_MACv4, 41a556c76aSAlexandre Belloni ENTRYTYPE_MACv6, 42a556c76aSAlexandre Belloni }; 43a556c76aSAlexandre Belloni 44a556c76aSAlexandre Belloni struct ocelot_mact_entry { 45a556c76aSAlexandre Belloni u8 mac[ETH_ALEN]; 46a556c76aSAlexandre Belloni u16 vid; 47a556c76aSAlexandre Belloni enum macaccess_entry_type type; 48a556c76aSAlexandre Belloni }; 49a556c76aSAlexandre Belloni 50639c1b26SSteen Hegelund static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot) 51639c1b26SSteen Hegelund { 52639c1b26SSteen Hegelund return ocelot_read(ocelot, ANA_TABLES_MACACCESS); 53639c1b26SSteen Hegelund } 54639c1b26SSteen Hegelund 55a556c76aSAlexandre Belloni static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot) 56a556c76aSAlexandre Belloni { 57639c1b26SSteen Hegelund u32 val; 58a556c76aSAlexandre Belloni 59639c1b26SSteen Hegelund return readx_poll_timeout(ocelot_mact_read_macaccess, 60639c1b26SSteen Hegelund ocelot, val, 61639c1b26SSteen Hegelund (val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) == 62639c1b26SSteen Hegelund MACACCESS_CMD_IDLE, 63639c1b26SSteen Hegelund TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US); 64a556c76aSAlexandre Belloni } 65a556c76aSAlexandre Belloni 66a556c76aSAlexandre Belloni static void ocelot_mact_select(struct ocelot *ocelot, 67a556c76aSAlexandre Belloni const unsigned char mac[ETH_ALEN], 68a556c76aSAlexandre Belloni unsigned int vid) 69a556c76aSAlexandre Belloni { 70a556c76aSAlexandre Belloni u32 macl = 0, mach = 0; 71a556c76aSAlexandre Belloni 72a556c76aSAlexandre Belloni /* Set the MAC address to handle and the vlan associated in a format 73a556c76aSAlexandre Belloni * understood by the hardware. 74a556c76aSAlexandre Belloni */ 75a556c76aSAlexandre Belloni mach |= vid << 16; 76a556c76aSAlexandre Belloni mach |= mac[0] << 8; 77a556c76aSAlexandre Belloni mach |= mac[1] << 0; 78a556c76aSAlexandre Belloni macl |= mac[2] << 24; 79a556c76aSAlexandre Belloni macl |= mac[3] << 16; 80a556c76aSAlexandre Belloni macl |= mac[4] << 8; 81a556c76aSAlexandre Belloni macl |= mac[5] << 0; 82a556c76aSAlexandre Belloni 83a556c76aSAlexandre Belloni ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA); 84a556c76aSAlexandre Belloni ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA); 85a556c76aSAlexandre Belloni 86a556c76aSAlexandre Belloni } 87a556c76aSAlexandre Belloni 88a556c76aSAlexandre Belloni static int ocelot_mact_learn(struct ocelot *ocelot, int port, 89a556c76aSAlexandre Belloni const unsigned char mac[ETH_ALEN], 90a556c76aSAlexandre Belloni unsigned int vid, 91a556c76aSAlexandre Belloni enum macaccess_entry_type type) 92a556c76aSAlexandre Belloni { 93a556c76aSAlexandre Belloni ocelot_mact_select(ocelot, mac, vid); 94a556c76aSAlexandre Belloni 95a556c76aSAlexandre Belloni /* Issue a write command */ 96a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_TABLES_MACACCESS_VALID | 97a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_DEST_IDX(port) | 98a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_ENTRYTYPE(type) | 99a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN), 100a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS); 101a556c76aSAlexandre Belloni 102a556c76aSAlexandre Belloni return ocelot_mact_wait_for_completion(ocelot); 103a556c76aSAlexandre Belloni } 104a556c76aSAlexandre Belloni 105a556c76aSAlexandre Belloni static int ocelot_mact_forget(struct ocelot *ocelot, 106a556c76aSAlexandre Belloni const unsigned char mac[ETH_ALEN], 107a556c76aSAlexandre Belloni unsigned int vid) 108a556c76aSAlexandre Belloni { 109a556c76aSAlexandre Belloni ocelot_mact_select(ocelot, mac, vid); 110a556c76aSAlexandre Belloni 111a556c76aSAlexandre Belloni /* Issue a forget command */ 112a556c76aSAlexandre Belloni ocelot_write(ocelot, 113a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET), 114a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS); 115a556c76aSAlexandre Belloni 116a556c76aSAlexandre Belloni return ocelot_mact_wait_for_completion(ocelot); 117a556c76aSAlexandre Belloni } 118a556c76aSAlexandre Belloni 119a556c76aSAlexandre Belloni static void ocelot_mact_init(struct ocelot *ocelot) 120a556c76aSAlexandre Belloni { 121a556c76aSAlexandre Belloni /* Configure the learning mode entries attributes: 122a556c76aSAlexandre Belloni * - Do not copy the frame to the CPU extraction queues. 123a556c76aSAlexandre Belloni * - Use the vlan and mac_cpoy for dmac lookup. 124a556c76aSAlexandre Belloni */ 125a556c76aSAlexandre Belloni ocelot_rmw(ocelot, 0, 126a556c76aSAlexandre Belloni ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS 127a556c76aSAlexandre Belloni | ANA_AGENCTRL_LEARN_FWD_KILL 128a556c76aSAlexandre Belloni | ANA_AGENCTRL_LEARN_IGNORE_VLAN, 129a556c76aSAlexandre Belloni ANA_AGENCTRL); 130a556c76aSAlexandre Belloni 131a556c76aSAlexandre Belloni /* Clear the MAC table */ 132a556c76aSAlexandre Belloni ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS); 133a556c76aSAlexandre Belloni } 134a556c76aSAlexandre Belloni 135f270dbfaSVladimir Oltean static void ocelot_vcap_enable(struct ocelot *ocelot, int port) 136b5962294SHoratiu Vultur { 137b5962294SHoratiu Vultur ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA | 138b5962294SHoratiu Vultur ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa), 139f270dbfaSVladimir Oltean ANA_PORT_VCAP_S2_CFG, port); 140b5962294SHoratiu Vultur } 141b5962294SHoratiu Vultur 142639c1b26SSteen Hegelund static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot) 143639c1b26SSteen Hegelund { 144639c1b26SSteen Hegelund return ocelot_read(ocelot, ANA_TABLES_VLANACCESS); 145639c1b26SSteen Hegelund } 146639c1b26SSteen Hegelund 147a556c76aSAlexandre Belloni static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot) 148a556c76aSAlexandre Belloni { 149639c1b26SSteen Hegelund u32 val; 150a556c76aSAlexandre Belloni 151639c1b26SSteen Hegelund return readx_poll_timeout(ocelot_vlant_read_vlanaccess, 152639c1b26SSteen Hegelund ocelot, 153639c1b26SSteen Hegelund val, 154639c1b26SSteen Hegelund (val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) == 155639c1b26SSteen Hegelund ANA_TABLES_VLANACCESS_CMD_IDLE, 156639c1b26SSteen Hegelund TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US); 157a556c76aSAlexandre Belloni } 158a556c76aSAlexandre Belloni 1597142529fSAntoine Tenart static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask) 1607142529fSAntoine Tenart { 1617142529fSAntoine Tenart /* Select the VID to configure */ 1627142529fSAntoine Tenart ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid), 1637142529fSAntoine Tenart ANA_TABLES_VLANTIDX); 1647142529fSAntoine Tenart /* Set the vlan port members mask and issue a write command */ 1657142529fSAntoine Tenart ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) | 1667142529fSAntoine Tenart ANA_TABLES_VLANACCESS_CMD_WRITE, 1677142529fSAntoine Tenart ANA_TABLES_VLANACCESS); 1687142529fSAntoine Tenart 1697142529fSAntoine Tenart return ocelot_vlant_wait_for_completion(ocelot); 1707142529fSAntoine Tenart } 1717142529fSAntoine Tenart 172f270dbfaSVladimir Oltean static void ocelot_vlan_mode(struct ocelot *ocelot, int port, 1737142529fSAntoine Tenart netdev_features_t features) 1747142529fSAntoine Tenart { 1757142529fSAntoine Tenart u32 val; 1767142529fSAntoine Tenart 1777142529fSAntoine Tenart /* Filtering */ 1787142529fSAntoine Tenart val = ocelot_read(ocelot, ANA_VLANMASK); 1797142529fSAntoine Tenart if (features & NETIF_F_HW_VLAN_CTAG_FILTER) 180f270dbfaSVladimir Oltean val |= BIT(port); 1817142529fSAntoine Tenart else 182f270dbfaSVladimir Oltean val &= ~BIT(port); 1837142529fSAntoine Tenart ocelot_write(ocelot, val, ANA_VLANMASK); 1847142529fSAntoine Tenart } 1857142529fSAntoine Tenart 1865e256365SVladimir Oltean void ocelot_port_vlan_filtering(struct ocelot *ocelot, int port, 18797bb69e1SVladimir Oltean bool vlan_aware) 1887142529fSAntoine Tenart { 18997bb69e1SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 1907142529fSAntoine Tenart u32 val; 1917142529fSAntoine Tenart 19297bb69e1SVladimir Oltean if (vlan_aware) 19397bb69e1SVladimir Oltean val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA | 1947142529fSAntoine Tenart ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1); 19597bb69e1SVladimir Oltean else 19697bb69e1SVladimir Oltean val = 0; 1977142529fSAntoine Tenart ocelot_rmw_gix(ocelot, val, 1987142529fSAntoine Tenart ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA | 1997142529fSAntoine Tenart ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M, 20097bb69e1SVladimir Oltean ANA_PORT_VLAN_CFG, port); 2017142529fSAntoine Tenart 20297bb69e1SVladimir Oltean if (vlan_aware && !ocelot_port->vid) 2037142529fSAntoine Tenart /* If port is vlan-aware and tagged, drop untagged and priority 2047142529fSAntoine Tenart * tagged frames. 2057142529fSAntoine Tenart */ 20697bb69e1SVladimir Oltean val = ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA | 2077142529fSAntoine Tenart ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA | 2087142529fSAntoine Tenart ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA; 20997bb69e1SVladimir Oltean else 21097bb69e1SVladimir Oltean val = 0; 21197bb69e1SVladimir Oltean ocelot_rmw_gix(ocelot, val, 21297bb69e1SVladimir Oltean ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA | 21397bb69e1SVladimir Oltean ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA | 21497bb69e1SVladimir Oltean ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA, 21597bb69e1SVladimir Oltean ANA_PORT_DROP_CFG, port); 2167142529fSAntoine Tenart 21797bb69e1SVladimir Oltean if (vlan_aware) { 21897bb69e1SVladimir Oltean if (ocelot_port->vid) 2197142529fSAntoine Tenart /* Tag all frames except when VID == DEFAULT_VLAN */ 2207142529fSAntoine Tenart val |= REW_TAG_CFG_TAG_CFG(1); 2217142529fSAntoine Tenart else 2227142529fSAntoine Tenart /* Tag all frames */ 2237142529fSAntoine Tenart val |= REW_TAG_CFG_TAG_CFG(3); 22497bb69e1SVladimir Oltean } else { 22597bb69e1SVladimir Oltean /* Port tagging disabled. */ 22697bb69e1SVladimir Oltean val = REW_TAG_CFG_TAG_CFG(0); 2277142529fSAntoine Tenart } 2287142529fSAntoine Tenart ocelot_rmw_gix(ocelot, val, 2297142529fSAntoine Tenart REW_TAG_CFG_TAG_CFG_M, 23097bb69e1SVladimir Oltean REW_TAG_CFG, port); 23197bb69e1SVladimir Oltean } 2325e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_vlan_filtering); 23397bb69e1SVladimir Oltean 23497bb69e1SVladimir Oltean static int ocelot_port_set_native_vlan(struct ocelot *ocelot, int port, 23597bb69e1SVladimir Oltean u16 vid) 23697bb69e1SVladimir Oltean { 23797bb69e1SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 23897bb69e1SVladimir Oltean 23997bb69e1SVladimir Oltean if (ocelot_port->vid != vid) { 24097bb69e1SVladimir Oltean /* Always permit deleting the native VLAN (vid = 0) */ 24197bb69e1SVladimir Oltean if (ocelot_port->vid && vid) { 24297bb69e1SVladimir Oltean dev_err(ocelot->dev, 24397bb69e1SVladimir Oltean "Port already has a native VLAN: %d\n", 24497bb69e1SVladimir Oltean ocelot_port->vid); 24597bb69e1SVladimir Oltean return -EBUSY; 24697bb69e1SVladimir Oltean } 24797bb69e1SVladimir Oltean ocelot_port->vid = vid; 24897bb69e1SVladimir Oltean } 24997bb69e1SVladimir Oltean 25097bb69e1SVladimir Oltean ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_VID(vid), 2517142529fSAntoine Tenart REW_PORT_VLAN_CFG_PORT_VID_M, 25297bb69e1SVladimir Oltean REW_PORT_VLAN_CFG, port); 25397bb69e1SVladimir Oltean 25497bb69e1SVladimir Oltean return 0; 25597bb69e1SVladimir Oltean } 25697bb69e1SVladimir Oltean 25797bb69e1SVladimir Oltean /* Default vlan to clasify for untagged frames (may be zero) */ 25897bb69e1SVladimir Oltean static void ocelot_port_set_pvid(struct ocelot *ocelot, int port, u16 pvid) 25997bb69e1SVladimir Oltean { 26097bb69e1SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 26197bb69e1SVladimir Oltean 26297bb69e1SVladimir Oltean ocelot_rmw_gix(ocelot, 26397bb69e1SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_VID(pvid), 26497bb69e1SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_VID_M, 26597bb69e1SVladimir Oltean ANA_PORT_VLAN_CFG, port); 26697bb69e1SVladimir Oltean 26797bb69e1SVladimir Oltean ocelot_port->pvid = pvid; 2687142529fSAntoine Tenart } 2697142529fSAntoine Tenart 2705e256365SVladimir Oltean int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid, 2717142529fSAntoine Tenart bool untagged) 2727142529fSAntoine Tenart { 2737142529fSAntoine Tenart int ret; 2747142529fSAntoine Tenart 2757142529fSAntoine Tenart /* Make the port a member of the VLAN */ 27697bb69e1SVladimir Oltean ocelot->vlan_mask[vid] |= BIT(port); 2777142529fSAntoine Tenart ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]); 2787142529fSAntoine Tenart if (ret) 2797142529fSAntoine Tenart return ret; 2807142529fSAntoine Tenart 2817142529fSAntoine Tenart /* Default ingress vlan classification */ 2827142529fSAntoine Tenart if (pvid) 28397bb69e1SVladimir Oltean ocelot_port_set_pvid(ocelot, port, vid); 2847142529fSAntoine Tenart 2857142529fSAntoine Tenart /* Untagged egress vlan clasification */ 28697bb69e1SVladimir Oltean if (untagged) { 28797bb69e1SVladimir Oltean ret = ocelot_port_set_native_vlan(ocelot, port, vid); 28897bb69e1SVladimir Oltean if (ret) 28997bb69e1SVladimir Oltean return ret; 290b9cd75e6SVladimir Oltean } 2917142529fSAntoine Tenart 2927142529fSAntoine Tenart return 0; 2937142529fSAntoine Tenart } 2945e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_add); 2957142529fSAntoine Tenart 2969855934cSVladimir Oltean static int ocelot_vlan_vid_add(struct net_device *dev, u16 vid, bool pvid, 2979855934cSVladimir Oltean bool untagged) 2987142529fSAntoine Tenart { 299004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 300004d44f6SVladimir Oltean struct ocelot_port *ocelot_port = &priv->port; 30197bb69e1SVladimir Oltean struct ocelot *ocelot = ocelot_port->ocelot; 302004d44f6SVladimir Oltean int port = priv->chip_port; 3037142529fSAntoine Tenart int ret; 3047142529fSAntoine Tenart 3059855934cSVladimir Oltean ret = ocelot_vlan_add(ocelot, port, vid, pvid, untagged); 3069855934cSVladimir Oltean if (ret) 3079855934cSVladimir Oltean return ret; 3087142529fSAntoine Tenart 3099855934cSVladimir Oltean /* Add the port MAC address to with the right VLAN information */ 3109855934cSVladimir Oltean ocelot_mact_learn(ocelot, PGID_CPU, dev->dev_addr, vid, 3119855934cSVladimir Oltean ENTRYTYPE_LOCKED); 3129855934cSVladimir Oltean 3139855934cSVladimir Oltean return 0; 3149855934cSVladimir Oltean } 3159855934cSVladimir Oltean 3165e256365SVladimir Oltean int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid) 3179855934cSVladimir Oltean { 3189855934cSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 3199855934cSVladimir Oltean int ret; 3207142529fSAntoine Tenart 3217142529fSAntoine Tenart /* Stop the port from being a member of the vlan */ 32297bb69e1SVladimir Oltean ocelot->vlan_mask[vid] &= ~BIT(port); 3237142529fSAntoine Tenart ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]); 3247142529fSAntoine Tenart if (ret) 3257142529fSAntoine Tenart return ret; 3267142529fSAntoine Tenart 3277142529fSAntoine Tenart /* Ingress */ 32897bb69e1SVladimir Oltean if (ocelot_port->pvid == vid) 32997bb69e1SVladimir Oltean ocelot_port_set_pvid(ocelot, port, 0); 3307142529fSAntoine Tenart 3317142529fSAntoine Tenart /* Egress */ 33297bb69e1SVladimir Oltean if (ocelot_port->vid == vid) 33397bb69e1SVladimir Oltean ocelot_port_set_native_vlan(ocelot, port, 0); 3347142529fSAntoine Tenart 3357142529fSAntoine Tenart return 0; 3367142529fSAntoine Tenart } 3375e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_del); 3387142529fSAntoine Tenart 3399855934cSVladimir Oltean static int ocelot_vlan_vid_del(struct net_device *dev, u16 vid) 3409855934cSVladimir Oltean { 341004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 342004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 343004d44f6SVladimir Oltean int port = priv->chip_port; 3449855934cSVladimir Oltean int ret; 3459855934cSVladimir Oltean 3469855934cSVladimir Oltean /* 8021q removes VID 0 on module unload for all interfaces 3479855934cSVladimir Oltean * with VLAN filtering feature. We need to keep it to receive 3489855934cSVladimir Oltean * untagged traffic. 3499855934cSVladimir Oltean */ 3509855934cSVladimir Oltean if (vid == 0) 3519855934cSVladimir Oltean return 0; 3529855934cSVladimir Oltean 3539855934cSVladimir Oltean ret = ocelot_vlan_del(ocelot, port, vid); 3549855934cSVladimir Oltean if (ret) 3559855934cSVladimir Oltean return ret; 3569855934cSVladimir Oltean 3579855934cSVladimir Oltean /* Del the port MAC address to with the right VLAN information */ 3589855934cSVladimir Oltean ocelot_mact_forget(ocelot, dev->dev_addr, vid); 3599855934cSVladimir Oltean 3609855934cSVladimir Oltean return 0; 3619855934cSVladimir Oltean } 3629855934cSVladimir Oltean 363a556c76aSAlexandre Belloni static void ocelot_vlan_init(struct ocelot *ocelot) 364a556c76aSAlexandre Belloni { 3657142529fSAntoine Tenart u16 port, vid; 3667142529fSAntoine Tenart 367a556c76aSAlexandre Belloni /* Clear VLAN table, by default all ports are members of all VLANs */ 368a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT, 369a556c76aSAlexandre Belloni ANA_TABLES_VLANACCESS); 370a556c76aSAlexandre Belloni ocelot_vlant_wait_for_completion(ocelot); 3717142529fSAntoine Tenart 3727142529fSAntoine Tenart /* Configure the port VLAN memberships */ 3737142529fSAntoine Tenart for (vid = 1; vid < VLAN_N_VID; vid++) { 3747142529fSAntoine Tenart ocelot->vlan_mask[vid] = 0; 3757142529fSAntoine Tenart ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]); 3767142529fSAntoine Tenart } 3777142529fSAntoine Tenart 3787142529fSAntoine Tenart /* Because VLAN filtering is enabled, we need VID 0 to get untagged 3797142529fSAntoine Tenart * traffic. It is added automatically if 8021q module is loaded, but 3807142529fSAntoine Tenart * we can't rely on it since module may be not loaded. 3817142529fSAntoine Tenart */ 3827142529fSAntoine Tenart ocelot->vlan_mask[0] = GENMASK(ocelot->num_phys_ports - 1, 0); 3837142529fSAntoine Tenart ocelot_vlant_set_mask(ocelot, 0, ocelot->vlan_mask[0]); 3847142529fSAntoine Tenart 3857142529fSAntoine Tenart /* Set vlan ingress filter mask to all ports but the CPU port by 3867142529fSAntoine Tenart * default. 3877142529fSAntoine Tenart */ 388714d0ffaSVladimir Oltean ocelot_write(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0), 389714d0ffaSVladimir Oltean ANA_VLANMASK); 3907142529fSAntoine Tenart 3917142529fSAntoine Tenart for (port = 0; port < ocelot->num_phys_ports; port++) { 3927142529fSAntoine Tenart ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port); 3937142529fSAntoine Tenart ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port); 3947142529fSAntoine Tenart } 395a556c76aSAlexandre Belloni } 396a556c76aSAlexandre Belloni 397a556c76aSAlexandre Belloni /* Watermark encode 398a556c76aSAlexandre Belloni * Bit 8: Unit; 0:1, 1:16 399a556c76aSAlexandre Belloni * Bit 7-0: Value to be multiplied with unit 400a556c76aSAlexandre Belloni */ 401a556c76aSAlexandre Belloni static u16 ocelot_wm_enc(u16 value) 402a556c76aSAlexandre Belloni { 403a556c76aSAlexandre Belloni if (value >= BIT(8)) 404a556c76aSAlexandre Belloni return BIT(8) | (value / 16); 405a556c76aSAlexandre Belloni 406a556c76aSAlexandre Belloni return value; 407a556c76aSAlexandre Belloni } 408a556c76aSAlexandre Belloni 4095e256365SVladimir Oltean void ocelot_adjust_link(struct ocelot *ocelot, int port, 41026f4dbabSVladimir Oltean struct phy_device *phydev) 411a556c76aSAlexandre Belloni { 41226f4dbabSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 4135bc9d2e6SVladimir Oltean int speed, mode = 0; 414a556c76aSAlexandre Belloni 41526f4dbabSVladimir Oltean switch (phydev->speed) { 416a556c76aSAlexandre Belloni case SPEED_10: 417a556c76aSAlexandre Belloni speed = OCELOT_SPEED_10; 418a556c76aSAlexandre Belloni break; 419a556c76aSAlexandre Belloni case SPEED_100: 420a556c76aSAlexandre Belloni speed = OCELOT_SPEED_100; 421a556c76aSAlexandre Belloni break; 422a556c76aSAlexandre Belloni case SPEED_1000: 423a556c76aSAlexandre Belloni speed = OCELOT_SPEED_1000; 424a556c76aSAlexandre Belloni mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA; 425a556c76aSAlexandre Belloni break; 426a556c76aSAlexandre Belloni case SPEED_2500: 427a556c76aSAlexandre Belloni speed = OCELOT_SPEED_2500; 428a556c76aSAlexandre Belloni mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA; 429a556c76aSAlexandre Belloni break; 430a556c76aSAlexandre Belloni default: 43126f4dbabSVladimir Oltean dev_err(ocelot->dev, "Unsupported PHY speed on port %d: %d\n", 43226f4dbabSVladimir Oltean port, phydev->speed); 433a556c76aSAlexandre Belloni return; 434a556c76aSAlexandre Belloni } 435a556c76aSAlexandre Belloni 43626f4dbabSVladimir Oltean phy_print_status(phydev); 437a556c76aSAlexandre Belloni 43826f4dbabSVladimir Oltean if (!phydev->link) 439a556c76aSAlexandre Belloni return; 440a556c76aSAlexandre Belloni 441a556c76aSAlexandre Belloni /* Only full duplex supported for now */ 442004d44f6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_MODE_CFG_FDX_ENA | 443a556c76aSAlexandre Belloni mode, DEV_MAC_MODE_CFG); 444a556c76aSAlexandre Belloni 445*1ba8f656SVladimir Oltean /* Disable HDX fast control */ 446*1ba8f656SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_PORT_MISC_HDX_FAST_DIS, 447*1ba8f656SVladimir Oltean DEV_PORT_MISC); 448*1ba8f656SVladimir Oltean 449*1ba8f656SVladimir Oltean /* SGMII only for now */ 450*1ba8f656SVladimir Oltean ocelot_port_writel(ocelot_port, PCS1G_MODE_CFG_SGMII_MODE_ENA, 451*1ba8f656SVladimir Oltean PCS1G_MODE_CFG); 452*1ba8f656SVladimir Oltean ocelot_port_writel(ocelot_port, PCS1G_SD_CFG_SD_SEL, PCS1G_SD_CFG); 453*1ba8f656SVladimir Oltean 454*1ba8f656SVladimir Oltean /* Enable PCS */ 455*1ba8f656SVladimir Oltean ocelot_port_writel(ocelot_port, PCS1G_CFG_PCS_ENA, PCS1G_CFG); 456*1ba8f656SVladimir Oltean 457*1ba8f656SVladimir Oltean /* No aneg on SGMII */ 458*1ba8f656SVladimir Oltean ocelot_port_writel(ocelot_port, 0, PCS1G_ANEG_CFG); 459*1ba8f656SVladimir Oltean 460*1ba8f656SVladimir Oltean /* No loopback */ 461*1ba8f656SVladimir Oltean ocelot_port_writel(ocelot_port, 0, PCS1G_LB_CFG); 462a556c76aSAlexandre Belloni 463a556c76aSAlexandre Belloni /* Enable MAC module */ 464004d44f6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA | 465a556c76aSAlexandre Belloni DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG); 466a556c76aSAlexandre Belloni 467a556c76aSAlexandre Belloni /* Take MAC, Port, Phy (intern) and PCS (SGMII/Serdes) clock out of 468a556c76aSAlexandre Belloni * reset */ 469004d44f6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(speed), 470a556c76aSAlexandre Belloni DEV_CLOCK_CFG); 471a556c76aSAlexandre Belloni 472a556c76aSAlexandre Belloni /* No PFC */ 473a556c76aSAlexandre Belloni ocelot_write_gix(ocelot, ANA_PFC_PFC_CFG_FC_LINK_SPEED(speed), 474004d44f6SVladimir Oltean ANA_PFC_PFC_CFG, port); 475a556c76aSAlexandre Belloni 476a556c76aSAlexandre Belloni /* Core: Enable port for frame transfer */ 477a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE | 478a556c76aSAlexandre Belloni QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG(1) | 479a556c76aSAlexandre Belloni QSYS_SWITCH_PORT_MODE_PORT_ENA, 480004d44f6SVladimir Oltean QSYS_SWITCH_PORT_MODE, port); 481a556c76aSAlexandre Belloni 482a556c76aSAlexandre Belloni /* Flow control */ 483a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) | 484a556c76aSAlexandre Belloni SYS_MAC_FC_CFG_RX_FC_ENA | SYS_MAC_FC_CFG_TX_FC_ENA | 485a556c76aSAlexandre Belloni SYS_MAC_FC_CFG_ZERO_PAUSE_ENA | 486a556c76aSAlexandre Belloni SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) | 487a556c76aSAlexandre Belloni SYS_MAC_FC_CFG_FC_LINK_SPEED(speed), 488004d44f6SVladimir Oltean SYS_MAC_FC_CFG, port); 489004d44f6SVladimir Oltean ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port); 490a556c76aSAlexandre Belloni } 4915e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_adjust_link); 492a556c76aSAlexandre Belloni 49326f4dbabSVladimir Oltean static void ocelot_port_adjust_link(struct net_device *dev) 49426f4dbabSVladimir Oltean { 49526f4dbabSVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 49626f4dbabSVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 49726f4dbabSVladimir Oltean int port = priv->chip_port; 49826f4dbabSVladimir Oltean 49926f4dbabSVladimir Oltean ocelot_adjust_link(ocelot, port, dev->phydev); 50026f4dbabSVladimir Oltean } 50126f4dbabSVladimir Oltean 5025e256365SVladimir Oltean void ocelot_port_enable(struct ocelot *ocelot, int port, 503889b8950SVladimir Oltean struct phy_device *phy) 504a556c76aSAlexandre Belloni { 505a556c76aSAlexandre Belloni /* Enable receiving frames on the port, and activate auto-learning of 506a556c76aSAlexandre Belloni * MAC addresses. 507a556c76aSAlexandre Belloni */ 508a556c76aSAlexandre Belloni ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO | 509a556c76aSAlexandre Belloni ANA_PORT_PORT_CFG_RECV_ENA | 510004d44f6SVladimir Oltean ANA_PORT_PORT_CFG_PORTID_VAL(port), 511004d44f6SVladimir Oltean ANA_PORT_PORT_CFG, port); 512889b8950SVladimir Oltean } 5135e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_enable); 514889b8950SVladimir Oltean 515889b8950SVladimir Oltean static int ocelot_port_open(struct net_device *dev) 516889b8950SVladimir Oltean { 517889b8950SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 518ee50d07cSVladimir Oltean struct ocelot_port *ocelot_port = &priv->port; 519ee50d07cSVladimir Oltean struct ocelot *ocelot = ocelot_port->ocelot; 520889b8950SVladimir Oltean int port = priv->chip_port; 521889b8950SVladimir Oltean int err; 522a556c76aSAlexandre Belloni 523004d44f6SVladimir Oltean if (priv->serdes) { 524004d44f6SVladimir Oltean err = phy_set_mode_ext(priv->serdes, PHY_MODE_ETHERNET, 525ee50d07cSVladimir Oltean ocelot_port->phy_mode); 52671e32a20SQuentin Schulz if (err) { 52771e32a20SQuentin Schulz netdev_err(dev, "Could not set mode of SerDes\n"); 52871e32a20SQuentin Schulz return err; 52971e32a20SQuentin Schulz } 53071e32a20SQuentin Schulz } 53171e32a20SQuentin Schulz 532004d44f6SVladimir Oltean err = phy_connect_direct(dev, priv->phy, &ocelot_port_adjust_link, 533ee50d07cSVladimir Oltean ocelot_port->phy_mode); 534a556c76aSAlexandre Belloni if (err) { 535a556c76aSAlexandre Belloni netdev_err(dev, "Could not attach to PHY\n"); 536a556c76aSAlexandre Belloni return err; 537a556c76aSAlexandre Belloni } 538a556c76aSAlexandre Belloni 539004d44f6SVladimir Oltean dev->phydev = priv->phy; 540a556c76aSAlexandre Belloni 541004d44f6SVladimir Oltean phy_attached_info(priv->phy); 542004d44f6SVladimir Oltean phy_start(priv->phy); 543889b8950SVladimir Oltean 544889b8950SVladimir Oltean ocelot_port_enable(ocelot, port, priv->phy); 545889b8950SVladimir Oltean 546a556c76aSAlexandre Belloni return 0; 547a556c76aSAlexandre Belloni } 548a556c76aSAlexandre Belloni 5495e256365SVladimir Oltean void ocelot_port_disable(struct ocelot *ocelot, int port) 550889b8950SVladimir Oltean { 551889b8950SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 552889b8950SVladimir Oltean 553889b8950SVladimir Oltean ocelot_port_writel(ocelot_port, 0, DEV_MAC_ENA_CFG); 554889b8950SVladimir Oltean ocelot_rmw_rix(ocelot, 0, QSYS_SWITCH_PORT_MODE_PORT_ENA, 555889b8950SVladimir Oltean QSYS_SWITCH_PORT_MODE, port); 556889b8950SVladimir Oltean } 5575e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_disable); 558889b8950SVladimir Oltean 559a556c76aSAlexandre Belloni static int ocelot_port_stop(struct net_device *dev) 560a556c76aSAlexandre Belloni { 561004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 562889b8950SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 563889b8950SVladimir Oltean int port = priv->chip_port; 564a556c76aSAlexandre Belloni 565004d44f6SVladimir Oltean phy_disconnect(priv->phy); 566a556c76aSAlexandre Belloni 567a556c76aSAlexandre Belloni dev->phydev = NULL; 568a556c76aSAlexandre Belloni 569889b8950SVladimir Oltean ocelot_port_disable(ocelot, port); 570889b8950SVladimir Oltean 571a556c76aSAlexandre Belloni return 0; 572a556c76aSAlexandre Belloni } 573a556c76aSAlexandre Belloni 574a556c76aSAlexandre Belloni /* Generate the IFH for frame injection 575a556c76aSAlexandre Belloni * 576a556c76aSAlexandre Belloni * The IFH is a 128bit-value 577a556c76aSAlexandre Belloni * bit 127: bypass the analyzer processing 578a556c76aSAlexandre Belloni * bit 56-67: destination mask 579a556c76aSAlexandre Belloni * bit 28-29: pop_cnt: 3 disables all rewriting of the frame 580a556c76aSAlexandre Belloni * bit 20-27: cpu extraction queue mask 581a556c76aSAlexandre Belloni * bit 16: tag type 0: C-tag, 1: S-tag 582a556c76aSAlexandre Belloni * bit 0-11: VID 583a556c76aSAlexandre Belloni */ 584a556c76aSAlexandre Belloni static int ocelot_gen_ifh(u32 *ifh, struct frame_info *info) 585a556c76aSAlexandre Belloni { 5864e3b0468SAntoine Tenart ifh[0] = IFH_INJ_BYPASS | ((0x1ff & info->rew_op) << 21); 58708d02364SAntoine Tenart ifh[1] = (0xf00 & info->port) >> 8; 588a556c76aSAlexandre Belloni ifh[2] = (0xff & info->port) << 24; 58908d02364SAntoine Tenart ifh[3] = (info->tag_type << 16) | info->vid; 590a556c76aSAlexandre Belloni 591a556c76aSAlexandre Belloni return 0; 592a556c76aSAlexandre Belloni } 593a556c76aSAlexandre Belloni 594400928bfSYangbo Lu int ocelot_port_add_txtstamp_skb(struct ocelot_port *ocelot_port, 595400928bfSYangbo Lu struct sk_buff *skb) 596400928bfSYangbo Lu { 597400928bfSYangbo Lu struct skb_shared_info *shinfo = skb_shinfo(skb); 598400928bfSYangbo Lu struct ocelot *ocelot = ocelot_port->ocelot; 599400928bfSYangbo Lu 600400928bfSYangbo Lu if (ocelot->ptp && shinfo->tx_flags & SKBTX_HW_TSTAMP && 601400928bfSYangbo Lu ocelot_port->ptp_cmd == IFH_REW_OP_TWO_STEP_PTP) { 602400928bfSYangbo Lu shinfo->tx_flags |= SKBTX_IN_PROGRESS; 603b049da13SYangbo Lu /* Store timestamp ID in cb[0] of sk_buff */ 604b049da13SYangbo Lu skb->cb[0] = ocelot_port->ts_id % 4; 605b049da13SYangbo Lu skb_queue_tail(&ocelot_port->tx_skbs, skb); 606400928bfSYangbo Lu return 0; 607400928bfSYangbo Lu } 608400928bfSYangbo Lu return -ENODATA; 609400928bfSYangbo Lu } 610400928bfSYangbo Lu EXPORT_SYMBOL(ocelot_port_add_txtstamp_skb); 611400928bfSYangbo Lu 612a556c76aSAlexandre Belloni static int ocelot_port_xmit(struct sk_buff *skb, struct net_device *dev) 613a556c76aSAlexandre Belloni { 614004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 6154e3b0468SAntoine Tenart struct skb_shared_info *shinfo = skb_shinfo(skb); 616004d44f6SVladimir Oltean struct ocelot_port *ocelot_port = &priv->port; 617004d44f6SVladimir Oltean struct ocelot *ocelot = ocelot_port->ocelot; 618f24711fdSVladimir Oltean u32 val, ifh[OCELOT_TAG_LEN / 4]; 619a556c76aSAlexandre Belloni struct frame_info info = {}; 620a556c76aSAlexandre Belloni u8 grp = 0; /* Send everything on CPU group 0 */ 621a556c76aSAlexandre Belloni unsigned int i, count, last; 622004d44f6SVladimir Oltean int port = priv->chip_port; 623a556c76aSAlexandre Belloni 624a556c76aSAlexandre Belloni val = ocelot_read(ocelot, QS_INJ_STATUS); 625a556c76aSAlexandre Belloni if (!(val & QS_INJ_STATUS_FIFO_RDY(BIT(grp))) || 626a556c76aSAlexandre Belloni (val & QS_INJ_STATUS_WMARK_REACHED(BIT(grp)))) 627a556c76aSAlexandre Belloni return NETDEV_TX_BUSY; 628a556c76aSAlexandre Belloni 629a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) | 630a556c76aSAlexandre Belloni QS_INJ_CTRL_SOF, QS_INJ_CTRL, grp); 631a556c76aSAlexandre Belloni 632004d44f6SVladimir Oltean info.port = BIT(port); 63308d02364SAntoine Tenart info.tag_type = IFH_TAG_TYPE_C; 63408d02364SAntoine Tenart info.vid = skb_vlan_tag_get(skb); 6354e3b0468SAntoine Tenart 6364e3b0468SAntoine Tenart /* Check if timestamping is needed */ 6374e3b0468SAntoine Tenart if (ocelot->ptp && shinfo->tx_flags & SKBTX_HW_TSTAMP) { 638004d44f6SVladimir Oltean info.rew_op = ocelot_port->ptp_cmd; 639004d44f6SVladimir Oltean if (ocelot_port->ptp_cmd == IFH_REW_OP_TWO_STEP_PTP) 640004d44f6SVladimir Oltean info.rew_op |= (ocelot_port->ts_id % 4) << 3; 6414e3b0468SAntoine Tenart } 6424e3b0468SAntoine Tenart 643a556c76aSAlexandre Belloni ocelot_gen_ifh(ifh, &info); 644a556c76aSAlexandre Belloni 645f24711fdSVladimir Oltean for (i = 0; i < OCELOT_TAG_LEN / 4; i++) 646c2cd650bSAntoine Tenart ocelot_write_rix(ocelot, (__force u32)cpu_to_be32(ifh[i]), 647c2cd650bSAntoine Tenart QS_INJ_WR, grp); 648a556c76aSAlexandre Belloni 649a556c76aSAlexandre Belloni count = (skb->len + 3) / 4; 650a556c76aSAlexandre Belloni last = skb->len % 4; 651a556c76aSAlexandre Belloni for (i = 0; i < count; i++) { 652a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, ((u32 *)skb->data)[i], QS_INJ_WR, grp); 653a556c76aSAlexandre Belloni } 654a556c76aSAlexandre Belloni 655a556c76aSAlexandre Belloni /* Add padding */ 656a556c76aSAlexandre Belloni while (i < (OCELOT_BUFFER_CELL_SZ / 4)) { 657a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp); 658a556c76aSAlexandre Belloni i++; 659a556c76aSAlexandre Belloni } 660a556c76aSAlexandre Belloni 661a556c76aSAlexandre Belloni /* Indicate EOF and valid bytes in last word */ 662a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) | 663a556c76aSAlexandre Belloni QS_INJ_CTRL_VLD_BYTES(skb->len < OCELOT_BUFFER_CELL_SZ ? 0 : last) | 664a556c76aSAlexandre Belloni QS_INJ_CTRL_EOF, 665a556c76aSAlexandre Belloni QS_INJ_CTRL, grp); 666a556c76aSAlexandre Belloni 667a556c76aSAlexandre Belloni /* Add dummy CRC */ 668a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp); 669a556c76aSAlexandre Belloni skb_tx_timestamp(skb); 670a556c76aSAlexandre Belloni 671a556c76aSAlexandre Belloni dev->stats.tx_packets++; 672a556c76aSAlexandre Belloni dev->stats.tx_bytes += skb->len; 6734e3b0468SAntoine Tenart 674400928bfSYangbo Lu if (!ocelot_port_add_txtstamp_skb(ocelot_port, skb)) { 675004d44f6SVladimir Oltean ocelot_port->ts_id++; 676a556c76aSAlexandre Belloni return NETDEV_TX_OK; 677a556c76aSAlexandre Belloni } 678a556c76aSAlexandre Belloni 6794e3b0468SAntoine Tenart dev_kfree_skb_any(skb); 6804e3b0468SAntoine Tenart return NETDEV_TX_OK; 6814e3b0468SAntoine Tenart } 6824e3b0468SAntoine Tenart 683e23a7b3eSYangbo Lu static void ocelot_get_hwtimestamp(struct ocelot *ocelot, 684e23a7b3eSYangbo Lu struct timespec64 *ts) 6854e3b0468SAntoine Tenart { 6864e3b0468SAntoine Tenart unsigned long flags; 6874e3b0468SAntoine Tenart u32 val; 6884e3b0468SAntoine Tenart 6894e3b0468SAntoine Tenart spin_lock_irqsave(&ocelot->ptp_clock_lock, flags); 6904e3b0468SAntoine Tenart 6914e3b0468SAntoine Tenart /* Read current PTP time to get seconds */ 6924e3b0468SAntoine Tenart val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN); 6934e3b0468SAntoine Tenart 6944e3b0468SAntoine Tenart val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM); 6954e3b0468SAntoine Tenart val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE); 6964e3b0468SAntoine Tenart ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN); 6974e3b0468SAntoine Tenart ts->tv_sec = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN); 6984e3b0468SAntoine Tenart 6994e3b0468SAntoine Tenart /* Read packet HW timestamp from FIFO */ 7004e3b0468SAntoine Tenart val = ocelot_read(ocelot, SYS_PTP_TXSTAMP); 7014e3b0468SAntoine Tenart ts->tv_nsec = SYS_PTP_TXSTAMP_PTP_TXSTAMP(val); 7024e3b0468SAntoine Tenart 7034e3b0468SAntoine Tenart /* Sec has incremented since the ts was registered */ 7044e3b0468SAntoine Tenart if ((ts->tv_sec & 0x1) != !!(val & SYS_PTP_TXSTAMP_PTP_TXSTAMP_SEC)) 7054e3b0468SAntoine Tenart ts->tv_sec--; 7064e3b0468SAntoine Tenart 7074e3b0468SAntoine Tenart spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags); 7084e3b0468SAntoine Tenart } 709e23a7b3eSYangbo Lu 710e23a7b3eSYangbo Lu void ocelot_get_txtstamp(struct ocelot *ocelot) 711e23a7b3eSYangbo Lu { 712e23a7b3eSYangbo Lu int budget = OCELOT_PTP_QUEUE_SZ; 713e23a7b3eSYangbo Lu 714e23a7b3eSYangbo Lu while (budget--) { 715b049da13SYangbo Lu struct sk_buff *skb, *skb_tmp, *skb_match = NULL; 716e23a7b3eSYangbo Lu struct skb_shared_hwtstamps shhwtstamps; 717e23a7b3eSYangbo Lu struct ocelot_port *port; 718e23a7b3eSYangbo Lu struct timespec64 ts; 719b049da13SYangbo Lu unsigned long flags; 720e23a7b3eSYangbo Lu u32 val, id, txport; 721e23a7b3eSYangbo Lu 722e23a7b3eSYangbo Lu val = ocelot_read(ocelot, SYS_PTP_STATUS); 723e23a7b3eSYangbo Lu 724e23a7b3eSYangbo Lu /* Check if a timestamp can be retrieved */ 725e23a7b3eSYangbo Lu if (!(val & SYS_PTP_STATUS_PTP_MESS_VLD)) 726e23a7b3eSYangbo Lu break; 727e23a7b3eSYangbo Lu 728e23a7b3eSYangbo Lu WARN_ON(val & SYS_PTP_STATUS_PTP_OVFL); 729e23a7b3eSYangbo Lu 730e23a7b3eSYangbo Lu /* Retrieve the ts ID and Tx port */ 731e23a7b3eSYangbo Lu id = SYS_PTP_STATUS_PTP_MESS_ID_X(val); 732e23a7b3eSYangbo Lu txport = SYS_PTP_STATUS_PTP_MESS_TXPORT_X(val); 733e23a7b3eSYangbo Lu 734e23a7b3eSYangbo Lu /* Retrieve its associated skb */ 735e23a7b3eSYangbo Lu port = ocelot->ports[txport]; 736e23a7b3eSYangbo Lu 737b049da13SYangbo Lu spin_lock_irqsave(&port->tx_skbs.lock, flags); 738b049da13SYangbo Lu 739b049da13SYangbo Lu skb_queue_walk_safe(&port->tx_skbs, skb, skb_tmp) { 740b049da13SYangbo Lu if (skb->cb[0] != id) 741e23a7b3eSYangbo Lu continue; 742b049da13SYangbo Lu __skb_unlink(skb, &port->tx_skbs); 743b049da13SYangbo Lu skb_match = skb; 744fc62c094SYangbo Lu break; 745e23a7b3eSYangbo Lu } 746e23a7b3eSYangbo Lu 747b049da13SYangbo Lu spin_unlock_irqrestore(&port->tx_skbs.lock, flags); 748b049da13SYangbo Lu 749e23a7b3eSYangbo Lu /* Next ts */ 750e23a7b3eSYangbo Lu ocelot_write(ocelot, SYS_PTP_NXT_PTP_NXT, SYS_PTP_NXT); 751e23a7b3eSYangbo Lu 752b049da13SYangbo Lu if (unlikely(!skb_match)) 753e23a7b3eSYangbo Lu continue; 754e23a7b3eSYangbo Lu 755e23a7b3eSYangbo Lu /* Get the h/w timestamp */ 756e23a7b3eSYangbo Lu ocelot_get_hwtimestamp(ocelot, &ts); 757e23a7b3eSYangbo Lu 758e23a7b3eSYangbo Lu /* Set the timestamp into the skb */ 759e23a7b3eSYangbo Lu memset(&shhwtstamps, 0, sizeof(shhwtstamps)); 760e23a7b3eSYangbo Lu shhwtstamps.hwtstamp = ktime_set(ts.tv_sec, ts.tv_nsec); 761b049da13SYangbo Lu skb_tstamp_tx(skb_match, &shhwtstamps); 762e23a7b3eSYangbo Lu 763b049da13SYangbo Lu dev_kfree_skb_any(skb_match); 764e23a7b3eSYangbo Lu } 765e23a7b3eSYangbo Lu } 766e23a7b3eSYangbo Lu EXPORT_SYMBOL(ocelot_get_txtstamp); 7674e3b0468SAntoine Tenart 76840a1578dSClaudiu Manoil static int ocelot_mc_unsync(struct net_device *dev, const unsigned char *addr) 769a556c76aSAlexandre Belloni { 770004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 771004d44f6SVladimir Oltean struct ocelot_port *ocelot_port = &priv->port; 772004d44f6SVladimir Oltean struct ocelot *ocelot = ocelot_port->ocelot; 773a556c76aSAlexandre Belloni 774004d44f6SVladimir Oltean return ocelot_mact_forget(ocelot, addr, ocelot_port->pvid); 775a556c76aSAlexandre Belloni } 776a556c76aSAlexandre Belloni 77740a1578dSClaudiu Manoil static int ocelot_mc_sync(struct net_device *dev, const unsigned char *addr) 778a556c76aSAlexandre Belloni { 779004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 780004d44f6SVladimir Oltean struct ocelot_port *ocelot_port = &priv->port; 781004d44f6SVladimir Oltean struct ocelot *ocelot = ocelot_port->ocelot; 782a556c76aSAlexandre Belloni 783004d44f6SVladimir Oltean return ocelot_mact_learn(ocelot, PGID_CPU, addr, ocelot_port->pvid, 784a556c76aSAlexandre Belloni ENTRYTYPE_LOCKED); 785a556c76aSAlexandre Belloni } 786a556c76aSAlexandre Belloni 787a556c76aSAlexandre Belloni static void ocelot_set_rx_mode(struct net_device *dev) 788a556c76aSAlexandre Belloni { 789004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 790004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 791a556c76aSAlexandre Belloni u32 val; 792004d44f6SVladimir Oltean int i; 793a556c76aSAlexandre Belloni 794a556c76aSAlexandre Belloni /* This doesn't handle promiscuous mode because the bridge core is 795a556c76aSAlexandre Belloni * setting IFF_PROMISC on all slave interfaces and all frames would be 796a556c76aSAlexandre Belloni * forwarded to the CPU port. 797a556c76aSAlexandre Belloni */ 798a556c76aSAlexandre Belloni val = GENMASK(ocelot->num_phys_ports - 1, 0); 799a556c76aSAlexandre Belloni for (i = ocelot->num_phys_ports + 1; i < PGID_CPU; i++) 800a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i); 801a556c76aSAlexandre Belloni 80240a1578dSClaudiu Manoil __dev_mc_sync(dev, ocelot_mc_sync, ocelot_mc_unsync); 803a556c76aSAlexandre Belloni } 804a556c76aSAlexandre Belloni 805a556c76aSAlexandre Belloni static int ocelot_port_get_phys_port_name(struct net_device *dev, 806a556c76aSAlexandre Belloni char *buf, size_t len) 807a556c76aSAlexandre Belloni { 808004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 809004d44f6SVladimir Oltean int port = priv->chip_port; 810a556c76aSAlexandre Belloni int ret; 811a556c76aSAlexandre Belloni 812004d44f6SVladimir Oltean ret = snprintf(buf, len, "p%d", port); 813a556c76aSAlexandre Belloni if (ret >= len) 814a556c76aSAlexandre Belloni return -EINVAL; 815a556c76aSAlexandre Belloni 816a556c76aSAlexandre Belloni return 0; 817a556c76aSAlexandre Belloni } 818a556c76aSAlexandre Belloni 819a556c76aSAlexandre Belloni static int ocelot_port_set_mac_address(struct net_device *dev, void *p) 820a556c76aSAlexandre Belloni { 821004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 822004d44f6SVladimir Oltean struct ocelot_port *ocelot_port = &priv->port; 823004d44f6SVladimir Oltean struct ocelot *ocelot = ocelot_port->ocelot; 824a556c76aSAlexandre Belloni const struct sockaddr *addr = p; 825a556c76aSAlexandre Belloni 826a556c76aSAlexandre Belloni /* Learn the new net device MAC address in the mac table. */ 827004d44f6SVladimir Oltean ocelot_mact_learn(ocelot, PGID_CPU, addr->sa_data, ocelot_port->pvid, 828a556c76aSAlexandre Belloni ENTRYTYPE_LOCKED); 829a556c76aSAlexandre Belloni /* Then forget the previous one. */ 830004d44f6SVladimir Oltean ocelot_mact_forget(ocelot, dev->dev_addr, ocelot_port->pvid); 831a556c76aSAlexandre Belloni 832a556c76aSAlexandre Belloni ether_addr_copy(dev->dev_addr, addr->sa_data); 833a556c76aSAlexandre Belloni return 0; 834a556c76aSAlexandre Belloni } 835a556c76aSAlexandre Belloni 836a556c76aSAlexandre Belloni static void ocelot_get_stats64(struct net_device *dev, 837a556c76aSAlexandre Belloni struct rtnl_link_stats64 *stats) 838a556c76aSAlexandre Belloni { 839004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 840004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 841004d44f6SVladimir Oltean int port = priv->chip_port; 842a556c76aSAlexandre Belloni 843a556c76aSAlexandre Belloni /* Configure the port to read the stats from */ 844004d44f6SVladimir Oltean ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port), 845a556c76aSAlexandre Belloni SYS_STAT_CFG); 846a556c76aSAlexandre Belloni 847a556c76aSAlexandre Belloni /* Get Rx stats */ 848a556c76aSAlexandre Belloni stats->rx_bytes = ocelot_read(ocelot, SYS_COUNT_RX_OCTETS); 849a556c76aSAlexandre Belloni stats->rx_packets = ocelot_read(ocelot, SYS_COUNT_RX_SHORTS) + 850a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_FRAGMENTS) + 851a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_JABBERS) + 852a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_LONGS) + 853a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_64) + 854a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_65_127) + 855a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_128_255) + 856a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_256_1023) + 857a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_1024_1526) + 858a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_RX_1527_MAX); 859a556c76aSAlexandre Belloni stats->multicast = ocelot_read(ocelot, SYS_COUNT_RX_MULTICAST); 860a556c76aSAlexandre Belloni stats->rx_dropped = dev->stats.rx_dropped; 861a556c76aSAlexandre Belloni 862a556c76aSAlexandre Belloni /* Get Tx stats */ 863a556c76aSAlexandre Belloni stats->tx_bytes = ocelot_read(ocelot, SYS_COUNT_TX_OCTETS); 864a556c76aSAlexandre Belloni stats->tx_packets = ocelot_read(ocelot, SYS_COUNT_TX_64) + 865a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_TX_65_127) + 866a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_TX_128_511) + 867a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_TX_512_1023) + 868a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_TX_1024_1526) + 869a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_TX_1527_MAX); 870a556c76aSAlexandre Belloni stats->tx_dropped = ocelot_read(ocelot, SYS_COUNT_TX_DROPS) + 871a556c76aSAlexandre Belloni ocelot_read(ocelot, SYS_COUNT_TX_AGING); 872a556c76aSAlexandre Belloni stats->collisions = ocelot_read(ocelot, SYS_COUNT_TX_COLLISION); 873a556c76aSAlexandre Belloni } 874a556c76aSAlexandre Belloni 8755e256365SVladimir Oltean int ocelot_fdb_add(struct ocelot *ocelot, int port, 8765e256365SVladimir Oltean const unsigned char *addr, u16 vid, bool vlan_aware) 877a556c76aSAlexandre Belloni { 878531ee1a6SVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 879a556c76aSAlexandre Belloni 8807142529fSAntoine Tenart if (!vid) { 881004d44f6SVladimir Oltean if (!vlan_aware) 8827142529fSAntoine Tenart /* If the bridge is not VLAN aware and no VID was 8837142529fSAntoine Tenart * provided, set it to pvid to ensure the MAC entry 8847142529fSAntoine Tenart * matches incoming untagged packets 8857142529fSAntoine Tenart */ 886531ee1a6SVladimir Oltean vid = ocelot_port->pvid; 8877142529fSAntoine Tenart else 8887142529fSAntoine Tenart /* If the bridge is VLAN aware a VID must be provided as 8897142529fSAntoine Tenart * otherwise the learnt entry wouldn't match any frame. 8907142529fSAntoine Tenart */ 8917142529fSAntoine Tenart return -EINVAL; 8927142529fSAntoine Tenart } 8937142529fSAntoine Tenart 894531ee1a6SVladimir Oltean return ocelot_mact_learn(ocelot, port, addr, vid, ENTRYTYPE_LOCKED); 895a556c76aSAlexandre Belloni } 8965e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_add); 897a556c76aSAlexandre Belloni 898531ee1a6SVladimir Oltean static int ocelot_port_fdb_add(struct ndmsg *ndm, struct nlattr *tb[], 899531ee1a6SVladimir Oltean struct net_device *dev, 900531ee1a6SVladimir Oltean const unsigned char *addr, 901531ee1a6SVladimir Oltean u16 vid, u16 flags, 902531ee1a6SVladimir Oltean struct netlink_ext_ack *extack) 903531ee1a6SVladimir Oltean { 904004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 905004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 906004d44f6SVladimir Oltean int port = priv->chip_port; 907531ee1a6SVladimir Oltean 908004d44f6SVladimir Oltean return ocelot_fdb_add(ocelot, port, addr, vid, priv->vlan_aware); 909531ee1a6SVladimir Oltean } 910531ee1a6SVladimir Oltean 9115e256365SVladimir Oltean int ocelot_fdb_del(struct ocelot *ocelot, int port, 912531ee1a6SVladimir Oltean const unsigned char *addr, u16 vid) 913531ee1a6SVladimir Oltean { 914531ee1a6SVladimir Oltean return ocelot_mact_forget(ocelot, addr, vid); 915531ee1a6SVladimir Oltean } 9165e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_del); 917531ee1a6SVladimir Oltean 918531ee1a6SVladimir Oltean static int ocelot_port_fdb_del(struct ndmsg *ndm, struct nlattr *tb[], 919a556c76aSAlexandre Belloni struct net_device *dev, 920a556c76aSAlexandre Belloni const unsigned char *addr, u16 vid) 921a556c76aSAlexandre Belloni { 922004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 923004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 924004d44f6SVladimir Oltean int port = priv->chip_port; 925a556c76aSAlexandre Belloni 926004d44f6SVladimir Oltean return ocelot_fdb_del(ocelot, port, addr, vid); 927a556c76aSAlexandre Belloni } 928a556c76aSAlexandre Belloni 929a556c76aSAlexandre Belloni struct ocelot_dump_ctx { 930a556c76aSAlexandre Belloni struct net_device *dev; 931a556c76aSAlexandre Belloni struct sk_buff *skb; 932a556c76aSAlexandre Belloni struct netlink_callback *cb; 933a556c76aSAlexandre Belloni int idx; 934a556c76aSAlexandre Belloni }; 935a556c76aSAlexandre Belloni 936531ee1a6SVladimir Oltean static int ocelot_port_fdb_do_dump(const unsigned char *addr, u16 vid, 937531ee1a6SVladimir Oltean bool is_static, void *data) 938a556c76aSAlexandre Belloni { 939531ee1a6SVladimir Oltean struct ocelot_dump_ctx *dump = data; 940a556c76aSAlexandre Belloni u32 portid = NETLINK_CB(dump->cb->skb).portid; 941a556c76aSAlexandre Belloni u32 seq = dump->cb->nlh->nlmsg_seq; 942a556c76aSAlexandre Belloni struct nlmsghdr *nlh; 943a556c76aSAlexandre Belloni struct ndmsg *ndm; 944a556c76aSAlexandre Belloni 945a556c76aSAlexandre Belloni if (dump->idx < dump->cb->args[2]) 946a556c76aSAlexandre Belloni goto skip; 947a556c76aSAlexandre Belloni 948a556c76aSAlexandre Belloni nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH, 949a556c76aSAlexandre Belloni sizeof(*ndm), NLM_F_MULTI); 950a556c76aSAlexandre Belloni if (!nlh) 951a556c76aSAlexandre Belloni return -EMSGSIZE; 952a556c76aSAlexandre Belloni 953a556c76aSAlexandre Belloni ndm = nlmsg_data(nlh); 954a556c76aSAlexandre Belloni ndm->ndm_family = AF_BRIDGE; 955a556c76aSAlexandre Belloni ndm->ndm_pad1 = 0; 956a556c76aSAlexandre Belloni ndm->ndm_pad2 = 0; 957a556c76aSAlexandre Belloni ndm->ndm_flags = NTF_SELF; 958a556c76aSAlexandre Belloni ndm->ndm_type = 0; 959a556c76aSAlexandre Belloni ndm->ndm_ifindex = dump->dev->ifindex; 960531ee1a6SVladimir Oltean ndm->ndm_state = is_static ? NUD_NOARP : NUD_REACHABLE; 961a556c76aSAlexandre Belloni 962531ee1a6SVladimir Oltean if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, addr)) 963a556c76aSAlexandre Belloni goto nla_put_failure; 964a556c76aSAlexandre Belloni 965531ee1a6SVladimir Oltean if (vid && nla_put_u16(dump->skb, NDA_VLAN, vid)) 966a556c76aSAlexandre Belloni goto nla_put_failure; 967a556c76aSAlexandre Belloni 968a556c76aSAlexandre Belloni nlmsg_end(dump->skb, nlh); 969a556c76aSAlexandre Belloni 970a556c76aSAlexandre Belloni skip: 971a556c76aSAlexandre Belloni dump->idx++; 972a556c76aSAlexandre Belloni return 0; 973a556c76aSAlexandre Belloni 974a556c76aSAlexandre Belloni nla_put_failure: 975a556c76aSAlexandre Belloni nlmsg_cancel(dump->skb, nlh); 976a556c76aSAlexandre Belloni return -EMSGSIZE; 977a556c76aSAlexandre Belloni } 978a556c76aSAlexandre Belloni 979531ee1a6SVladimir Oltean static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col, 980a556c76aSAlexandre Belloni struct ocelot_mact_entry *entry) 981a556c76aSAlexandre Belloni { 982a556c76aSAlexandre Belloni u32 val, dst, macl, mach; 983531ee1a6SVladimir Oltean char mac[ETH_ALEN]; 984a556c76aSAlexandre Belloni 985a556c76aSAlexandre Belloni /* Set row and column to read from */ 986a556c76aSAlexandre Belloni ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row); 987a556c76aSAlexandre Belloni ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col); 988a556c76aSAlexandre Belloni 989a556c76aSAlexandre Belloni /* Issue a read command */ 990a556c76aSAlexandre Belloni ocelot_write(ocelot, 991a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ), 992a556c76aSAlexandre Belloni ANA_TABLES_MACACCESS); 993a556c76aSAlexandre Belloni 994a556c76aSAlexandre Belloni if (ocelot_mact_wait_for_completion(ocelot)) 995a556c76aSAlexandre Belloni return -ETIMEDOUT; 996a556c76aSAlexandre Belloni 997a556c76aSAlexandre Belloni /* Read the entry flags */ 998a556c76aSAlexandre Belloni val = ocelot_read(ocelot, ANA_TABLES_MACACCESS); 999a556c76aSAlexandre Belloni if (!(val & ANA_TABLES_MACACCESS_VALID)) 1000a556c76aSAlexandre Belloni return -EINVAL; 1001a556c76aSAlexandre Belloni 1002a556c76aSAlexandre Belloni /* If the entry read has another port configured as its destination, 1003a556c76aSAlexandre Belloni * do not report it. 1004a556c76aSAlexandre Belloni */ 1005a556c76aSAlexandre Belloni dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3; 1006531ee1a6SVladimir Oltean if (dst != port) 1007a556c76aSAlexandre Belloni return -EINVAL; 1008a556c76aSAlexandre Belloni 1009a556c76aSAlexandre Belloni /* Get the entry's MAC address and VLAN id */ 1010a556c76aSAlexandre Belloni macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA); 1011a556c76aSAlexandre Belloni mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA); 1012a556c76aSAlexandre Belloni 1013a556c76aSAlexandre Belloni mac[0] = (mach >> 8) & 0xff; 1014a556c76aSAlexandre Belloni mac[1] = (mach >> 0) & 0xff; 1015a556c76aSAlexandre Belloni mac[2] = (macl >> 24) & 0xff; 1016a556c76aSAlexandre Belloni mac[3] = (macl >> 16) & 0xff; 1017a556c76aSAlexandre Belloni mac[4] = (macl >> 8) & 0xff; 1018a556c76aSAlexandre Belloni mac[5] = (macl >> 0) & 0xff; 1019a556c76aSAlexandre Belloni 1020a556c76aSAlexandre Belloni entry->vid = (mach >> 16) & 0xfff; 1021a556c76aSAlexandre Belloni ether_addr_copy(entry->mac, mac); 1022a556c76aSAlexandre Belloni 1023a556c76aSAlexandre Belloni return 0; 1024a556c76aSAlexandre Belloni } 1025a556c76aSAlexandre Belloni 10265e256365SVladimir Oltean int ocelot_fdb_dump(struct ocelot *ocelot, int port, 1027531ee1a6SVladimir Oltean dsa_fdb_dump_cb_t *cb, void *data) 1028a556c76aSAlexandre Belloni { 1029531ee1a6SVladimir Oltean int i, j; 1030a556c76aSAlexandre Belloni 1031a556c76aSAlexandre Belloni /* Loop through all the mac tables entries. There are 1024 rows of 4 1032a556c76aSAlexandre Belloni * entries. 1033a556c76aSAlexandre Belloni */ 1034a556c76aSAlexandre Belloni for (i = 0; i < 1024; i++) { 1035a556c76aSAlexandre Belloni for (j = 0; j < 4; j++) { 1036531ee1a6SVladimir Oltean struct ocelot_mact_entry entry; 1037531ee1a6SVladimir Oltean bool is_static; 1038531ee1a6SVladimir Oltean int ret; 1039531ee1a6SVladimir Oltean 1040531ee1a6SVladimir Oltean ret = ocelot_mact_read(ocelot, port, i, j, &entry); 1041a556c76aSAlexandre Belloni /* If the entry is invalid (wrong port, invalid...), 1042a556c76aSAlexandre Belloni * skip it. 1043a556c76aSAlexandre Belloni */ 1044a556c76aSAlexandre Belloni if (ret == -EINVAL) 1045a556c76aSAlexandre Belloni continue; 1046a556c76aSAlexandre Belloni else if (ret) 1047531ee1a6SVladimir Oltean return ret; 1048a556c76aSAlexandre Belloni 1049531ee1a6SVladimir Oltean is_static = (entry.type == ENTRYTYPE_LOCKED); 1050531ee1a6SVladimir Oltean 1051531ee1a6SVladimir Oltean ret = cb(entry.mac, entry.vid, is_static, data); 1052a556c76aSAlexandre Belloni if (ret) 1053531ee1a6SVladimir Oltean return ret; 1054a556c76aSAlexandre Belloni } 1055a556c76aSAlexandre Belloni } 1056a556c76aSAlexandre Belloni 1057531ee1a6SVladimir Oltean return 0; 1058531ee1a6SVladimir Oltean } 10595e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_dump); 1060531ee1a6SVladimir Oltean 1061531ee1a6SVladimir Oltean static int ocelot_port_fdb_dump(struct sk_buff *skb, 1062531ee1a6SVladimir Oltean struct netlink_callback *cb, 1063531ee1a6SVladimir Oltean struct net_device *dev, 1064531ee1a6SVladimir Oltean struct net_device *filter_dev, int *idx) 1065531ee1a6SVladimir Oltean { 1066004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1067004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1068531ee1a6SVladimir Oltean struct ocelot_dump_ctx dump = { 1069531ee1a6SVladimir Oltean .dev = dev, 1070531ee1a6SVladimir Oltean .skb = skb, 1071531ee1a6SVladimir Oltean .cb = cb, 1072531ee1a6SVladimir Oltean .idx = *idx, 1073531ee1a6SVladimir Oltean }; 1074004d44f6SVladimir Oltean int port = priv->chip_port; 1075531ee1a6SVladimir Oltean int ret; 1076531ee1a6SVladimir Oltean 1077004d44f6SVladimir Oltean ret = ocelot_fdb_dump(ocelot, port, ocelot_port_fdb_do_dump, &dump); 1078531ee1a6SVladimir Oltean 1079a556c76aSAlexandre Belloni *idx = dump.idx; 1080531ee1a6SVladimir Oltean 1081a556c76aSAlexandre Belloni return ret; 1082a556c76aSAlexandre Belloni } 1083a556c76aSAlexandre Belloni 10847142529fSAntoine Tenart static int ocelot_vlan_rx_add_vid(struct net_device *dev, __be16 proto, 10857142529fSAntoine Tenart u16 vid) 10867142529fSAntoine Tenart { 10871c44ce56SVladimir Oltean return ocelot_vlan_vid_add(dev, vid, false, false); 10887142529fSAntoine Tenart } 10897142529fSAntoine Tenart 10907142529fSAntoine Tenart static int ocelot_vlan_rx_kill_vid(struct net_device *dev, __be16 proto, 10917142529fSAntoine Tenart u16 vid) 10927142529fSAntoine Tenart { 10937142529fSAntoine Tenart return ocelot_vlan_vid_del(dev, vid); 10947142529fSAntoine Tenart } 10957142529fSAntoine Tenart 10967142529fSAntoine Tenart static int ocelot_set_features(struct net_device *dev, 10977142529fSAntoine Tenart netdev_features_t features) 10987142529fSAntoine Tenart { 10997142529fSAntoine Tenart netdev_features_t changed = dev->features ^ features; 1100004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1101004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1102004d44f6SVladimir Oltean int port = priv->chip_port; 11037142529fSAntoine Tenart 11042c1d029aSJoergen Andreasen if ((dev->features & NETIF_F_HW_TC) > (features & NETIF_F_HW_TC) && 1105004d44f6SVladimir Oltean priv->tc.offload_cnt) { 11062c1d029aSJoergen Andreasen netdev_err(dev, 11072c1d029aSJoergen Andreasen "Cannot disable HW TC offload while offloads active\n"); 11082c1d029aSJoergen Andreasen return -EBUSY; 11092c1d029aSJoergen Andreasen } 11102c1d029aSJoergen Andreasen 11117142529fSAntoine Tenart if (changed & NETIF_F_HW_VLAN_CTAG_FILTER) 1112f270dbfaSVladimir Oltean ocelot_vlan_mode(ocelot, port, features); 11137142529fSAntoine Tenart 11147142529fSAntoine Tenart return 0; 11157142529fSAntoine Tenart } 11167142529fSAntoine Tenart 1117751302c3SFlorian Fainelli static int ocelot_get_port_parent_id(struct net_device *dev, 1118751302c3SFlorian Fainelli struct netdev_phys_item_id *ppid) 1119751302c3SFlorian Fainelli { 1120004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1121004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1122751302c3SFlorian Fainelli 1123751302c3SFlorian Fainelli ppid->id_len = sizeof(ocelot->base_mac); 1124751302c3SFlorian Fainelli memcpy(&ppid->id, &ocelot->base_mac, ppid->id_len); 1125751302c3SFlorian Fainelli 1126751302c3SFlorian Fainelli return 0; 1127751302c3SFlorian Fainelli } 1128751302c3SFlorian Fainelli 1129f145922dSYangbo Lu int ocelot_hwstamp_get(struct ocelot *ocelot, int port, struct ifreq *ifr) 11304e3b0468SAntoine Tenart { 11314e3b0468SAntoine Tenart return copy_to_user(ifr->ifr_data, &ocelot->hwtstamp_config, 11324e3b0468SAntoine Tenart sizeof(ocelot->hwtstamp_config)) ? -EFAULT : 0; 11334e3b0468SAntoine Tenart } 1134f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_get); 11354e3b0468SAntoine Tenart 1136f145922dSYangbo Lu int ocelot_hwstamp_set(struct ocelot *ocelot, int port, struct ifreq *ifr) 11374e3b0468SAntoine Tenart { 1138306fd44bSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 11394e3b0468SAntoine Tenart struct hwtstamp_config cfg; 11404e3b0468SAntoine Tenart 11414e3b0468SAntoine Tenart if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg))) 11424e3b0468SAntoine Tenart return -EFAULT; 11434e3b0468SAntoine Tenart 11444e3b0468SAntoine Tenart /* reserved for future extensions */ 11454e3b0468SAntoine Tenart if (cfg.flags) 11464e3b0468SAntoine Tenart return -EINVAL; 11474e3b0468SAntoine Tenart 11484e3b0468SAntoine Tenart /* Tx type sanity check */ 11494e3b0468SAntoine Tenart switch (cfg.tx_type) { 11504e3b0468SAntoine Tenart case HWTSTAMP_TX_ON: 1151306fd44bSVladimir Oltean ocelot_port->ptp_cmd = IFH_REW_OP_TWO_STEP_PTP; 11524e3b0468SAntoine Tenart break; 11534e3b0468SAntoine Tenart case HWTSTAMP_TX_ONESTEP_SYNC: 11544e3b0468SAntoine Tenart /* IFH_REW_OP_ONE_STEP_PTP updates the correctional field, we 11554e3b0468SAntoine Tenart * need to update the origin time. 11564e3b0468SAntoine Tenart */ 1157306fd44bSVladimir Oltean ocelot_port->ptp_cmd = IFH_REW_OP_ORIGIN_PTP; 11584e3b0468SAntoine Tenart break; 11594e3b0468SAntoine Tenart case HWTSTAMP_TX_OFF: 1160306fd44bSVladimir Oltean ocelot_port->ptp_cmd = 0; 11614e3b0468SAntoine Tenart break; 11624e3b0468SAntoine Tenart default: 11634e3b0468SAntoine Tenart return -ERANGE; 11644e3b0468SAntoine Tenart } 11654e3b0468SAntoine Tenart 11664e3b0468SAntoine Tenart mutex_lock(&ocelot->ptp_lock); 11674e3b0468SAntoine Tenart 11684e3b0468SAntoine Tenart switch (cfg.rx_filter) { 11694e3b0468SAntoine Tenart case HWTSTAMP_FILTER_NONE: 11704e3b0468SAntoine Tenart break; 11714e3b0468SAntoine Tenart case HWTSTAMP_FILTER_ALL: 11724e3b0468SAntoine Tenart case HWTSTAMP_FILTER_SOME: 11734e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V1_L4_EVENT: 11744e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V1_L4_SYNC: 11754e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ: 11764e3b0468SAntoine Tenart case HWTSTAMP_FILTER_NTP_ALL: 11774e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: 11784e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: 11794e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: 11804e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L2_EVENT: 11814e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L2_SYNC: 11824e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ: 11834e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_EVENT: 11844e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_SYNC: 11854e3b0468SAntoine Tenart case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: 11864e3b0468SAntoine Tenart cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT; 11874e3b0468SAntoine Tenart break; 11884e3b0468SAntoine Tenart default: 11894e3b0468SAntoine Tenart mutex_unlock(&ocelot->ptp_lock); 11904e3b0468SAntoine Tenart return -ERANGE; 11914e3b0468SAntoine Tenart } 11924e3b0468SAntoine Tenart 11934e3b0468SAntoine Tenart /* Commit back the result & save it */ 11944e3b0468SAntoine Tenart memcpy(&ocelot->hwtstamp_config, &cfg, sizeof(cfg)); 11954e3b0468SAntoine Tenart mutex_unlock(&ocelot->ptp_lock); 11964e3b0468SAntoine Tenart 11974e3b0468SAntoine Tenart return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0; 11984e3b0468SAntoine Tenart } 1199f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_set); 12004e3b0468SAntoine Tenart 12014e3b0468SAntoine Tenart static int ocelot_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd) 12024e3b0468SAntoine Tenart { 1203004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1204004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1205004d44f6SVladimir Oltean int port = priv->chip_port; 12064e3b0468SAntoine Tenart 12074e3b0468SAntoine Tenart /* The function is only used for PTP operations for now */ 12084e3b0468SAntoine Tenart if (!ocelot->ptp) 12094e3b0468SAntoine Tenart return -EOPNOTSUPP; 12104e3b0468SAntoine Tenart 12114e3b0468SAntoine Tenart switch (cmd) { 12124e3b0468SAntoine Tenart case SIOCSHWTSTAMP: 1213306fd44bSVladimir Oltean return ocelot_hwstamp_set(ocelot, port, ifr); 12144e3b0468SAntoine Tenart case SIOCGHWTSTAMP: 1215306fd44bSVladimir Oltean return ocelot_hwstamp_get(ocelot, port, ifr); 12164e3b0468SAntoine Tenart default: 12174e3b0468SAntoine Tenart return -EOPNOTSUPP; 12184e3b0468SAntoine Tenart } 12194e3b0468SAntoine Tenart } 12204e3b0468SAntoine Tenart 1221a556c76aSAlexandre Belloni static const struct net_device_ops ocelot_port_netdev_ops = { 1222a556c76aSAlexandre Belloni .ndo_open = ocelot_port_open, 1223a556c76aSAlexandre Belloni .ndo_stop = ocelot_port_stop, 1224a556c76aSAlexandre Belloni .ndo_start_xmit = ocelot_port_xmit, 1225a556c76aSAlexandre Belloni .ndo_set_rx_mode = ocelot_set_rx_mode, 1226a556c76aSAlexandre Belloni .ndo_get_phys_port_name = ocelot_port_get_phys_port_name, 1227a556c76aSAlexandre Belloni .ndo_set_mac_address = ocelot_port_set_mac_address, 1228a556c76aSAlexandre Belloni .ndo_get_stats64 = ocelot_get_stats64, 1229531ee1a6SVladimir Oltean .ndo_fdb_add = ocelot_port_fdb_add, 1230531ee1a6SVladimir Oltean .ndo_fdb_del = ocelot_port_fdb_del, 1231531ee1a6SVladimir Oltean .ndo_fdb_dump = ocelot_port_fdb_dump, 12327142529fSAntoine Tenart .ndo_vlan_rx_add_vid = ocelot_vlan_rx_add_vid, 12337142529fSAntoine Tenart .ndo_vlan_rx_kill_vid = ocelot_vlan_rx_kill_vid, 12347142529fSAntoine Tenart .ndo_set_features = ocelot_set_features, 1235751302c3SFlorian Fainelli .ndo_get_port_parent_id = ocelot_get_port_parent_id, 12362c1d029aSJoergen Andreasen .ndo_setup_tc = ocelot_setup_tc, 12374e3b0468SAntoine Tenart .ndo_do_ioctl = ocelot_ioctl, 1238a556c76aSAlexandre Belloni }; 1239a556c76aSAlexandre Belloni 12405e256365SVladimir Oltean void ocelot_get_strings(struct ocelot *ocelot, int port, u32 sset, u8 *data) 1241a556c76aSAlexandre Belloni { 1242a556c76aSAlexandre Belloni int i; 1243a556c76aSAlexandre Belloni 1244a556c76aSAlexandre Belloni if (sset != ETH_SS_STATS) 1245a556c76aSAlexandre Belloni return; 1246a556c76aSAlexandre Belloni 1247a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_stats; i++) 1248a556c76aSAlexandre Belloni memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name, 1249a556c76aSAlexandre Belloni ETH_GSTRING_LEN); 1250a556c76aSAlexandre Belloni } 12515e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_strings); 1252a556c76aSAlexandre Belloni 1253c7282d38SVladimir Oltean static void ocelot_port_get_strings(struct net_device *netdev, u32 sset, 1254c7282d38SVladimir Oltean u8 *data) 1255c7282d38SVladimir Oltean { 1256c7282d38SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(netdev); 1257c7282d38SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1258c7282d38SVladimir Oltean int port = priv->chip_port; 1259c7282d38SVladimir Oltean 1260c7282d38SVladimir Oltean ocelot_get_strings(ocelot, port, sset, data); 1261c7282d38SVladimir Oltean } 1262c7282d38SVladimir Oltean 12631e1caa97SClaudiu Manoil static void ocelot_update_stats(struct ocelot *ocelot) 1264a556c76aSAlexandre Belloni { 1265a556c76aSAlexandre Belloni int i, j; 1266a556c76aSAlexandre Belloni 1267a556c76aSAlexandre Belloni mutex_lock(&ocelot->stats_lock); 1268a556c76aSAlexandre Belloni 1269a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_phys_ports; i++) { 1270a556c76aSAlexandre Belloni /* Configure the port to read the stats from */ 1271a556c76aSAlexandre Belloni ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG); 1272a556c76aSAlexandre Belloni 1273a556c76aSAlexandre Belloni for (j = 0; j < ocelot->num_stats; j++) { 1274a556c76aSAlexandre Belloni u32 val; 1275a556c76aSAlexandre Belloni unsigned int idx = i * ocelot->num_stats + j; 1276a556c76aSAlexandre Belloni 1277a556c76aSAlexandre Belloni val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS, 1278a556c76aSAlexandre Belloni ocelot->stats_layout[j].offset); 1279a556c76aSAlexandre Belloni 1280a556c76aSAlexandre Belloni if (val < (ocelot->stats[idx] & U32_MAX)) 1281a556c76aSAlexandre Belloni ocelot->stats[idx] += (u64)1 << 32; 1282a556c76aSAlexandre Belloni 1283a556c76aSAlexandre Belloni ocelot->stats[idx] = (ocelot->stats[idx] & 1284a556c76aSAlexandre Belloni ~(u64)U32_MAX) + val; 1285a556c76aSAlexandre Belloni } 1286a556c76aSAlexandre Belloni } 1287a556c76aSAlexandre Belloni 12881e1caa97SClaudiu Manoil mutex_unlock(&ocelot->stats_lock); 12891e1caa97SClaudiu Manoil } 12901e1caa97SClaudiu Manoil 12911e1caa97SClaudiu Manoil static void ocelot_check_stats_work(struct work_struct *work) 12921e1caa97SClaudiu Manoil { 12931e1caa97SClaudiu Manoil struct delayed_work *del_work = to_delayed_work(work); 12941e1caa97SClaudiu Manoil struct ocelot *ocelot = container_of(del_work, struct ocelot, 12951e1caa97SClaudiu Manoil stats_work); 12961e1caa97SClaudiu Manoil 12971e1caa97SClaudiu Manoil ocelot_update_stats(ocelot); 12981e1caa97SClaudiu Manoil 1299a556c76aSAlexandre Belloni queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work, 1300a556c76aSAlexandre Belloni OCELOT_STATS_CHECK_DELAY); 1301a556c76aSAlexandre Belloni } 1302a556c76aSAlexandre Belloni 13035e256365SVladimir Oltean void ocelot_get_ethtool_stats(struct ocelot *ocelot, int port, u64 *data) 1304a556c76aSAlexandre Belloni { 1305a556c76aSAlexandre Belloni int i; 1306a556c76aSAlexandre Belloni 1307a556c76aSAlexandre Belloni /* check and update now */ 13081e1caa97SClaudiu Manoil ocelot_update_stats(ocelot); 1309a556c76aSAlexandre Belloni 1310a556c76aSAlexandre Belloni /* Copy all counters */ 1311a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_stats; i++) 1312004d44f6SVladimir Oltean *data++ = ocelot->stats[port * ocelot->num_stats + i]; 1313a556c76aSAlexandre Belloni } 13145e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ethtool_stats); 1315a556c76aSAlexandre Belloni 1316c7282d38SVladimir Oltean static void ocelot_port_get_ethtool_stats(struct net_device *dev, 1317c7282d38SVladimir Oltean struct ethtool_stats *stats, 1318c7282d38SVladimir Oltean u64 *data) 1319a556c76aSAlexandre Belloni { 1320004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1321004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1322c7282d38SVladimir Oltean int port = priv->chip_port; 1323a556c76aSAlexandre Belloni 1324c7282d38SVladimir Oltean ocelot_get_ethtool_stats(ocelot, port, data); 1325c7282d38SVladimir Oltean } 1326c7282d38SVladimir Oltean 13275e256365SVladimir Oltean int ocelot_get_sset_count(struct ocelot *ocelot, int port, int sset) 1328c7282d38SVladimir Oltean { 1329a556c76aSAlexandre Belloni if (sset != ETH_SS_STATS) 1330a556c76aSAlexandre Belloni return -EOPNOTSUPP; 1331c7282d38SVladimir Oltean 1332a556c76aSAlexandre Belloni return ocelot->num_stats; 1333a556c76aSAlexandre Belloni } 13345e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_sset_count); 1335a556c76aSAlexandre Belloni 1336c7282d38SVladimir Oltean static int ocelot_port_get_sset_count(struct net_device *dev, int sset) 13374e3b0468SAntoine Tenart { 1338004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1339004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1340c7282d38SVladimir Oltean int port = priv->chip_port; 13414e3b0468SAntoine Tenart 1342c7282d38SVladimir Oltean return ocelot_get_sset_count(ocelot, port, sset); 1343c7282d38SVladimir Oltean } 13444e3b0468SAntoine Tenart 13455e256365SVladimir Oltean int ocelot_get_ts_info(struct ocelot *ocelot, int port, 1346c7282d38SVladimir Oltean struct ethtool_ts_info *info) 1347c7282d38SVladimir Oltean { 13484e3b0468SAntoine Tenart info->phc_index = ocelot->ptp_clock ? 13494e3b0468SAntoine Tenart ptp_clock_index(ocelot->ptp_clock) : -1; 13504e3b0468SAntoine Tenart info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE | 13514e3b0468SAntoine Tenart SOF_TIMESTAMPING_RX_SOFTWARE | 13524e3b0468SAntoine Tenart SOF_TIMESTAMPING_SOFTWARE | 13534e3b0468SAntoine Tenart SOF_TIMESTAMPING_TX_HARDWARE | 13544e3b0468SAntoine Tenart SOF_TIMESTAMPING_RX_HARDWARE | 13554e3b0468SAntoine Tenart SOF_TIMESTAMPING_RAW_HARDWARE; 13564e3b0468SAntoine Tenart info->tx_types = BIT(HWTSTAMP_TX_OFF) | BIT(HWTSTAMP_TX_ON) | 13574e3b0468SAntoine Tenart BIT(HWTSTAMP_TX_ONESTEP_SYNC); 13584e3b0468SAntoine Tenart info->rx_filters = BIT(HWTSTAMP_FILTER_NONE) | BIT(HWTSTAMP_FILTER_ALL); 13594e3b0468SAntoine Tenart 13604e3b0468SAntoine Tenart return 0; 13614e3b0468SAntoine Tenart } 13625e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ts_info); 13634e3b0468SAntoine Tenart 1364c7282d38SVladimir Oltean static int ocelot_port_get_ts_info(struct net_device *dev, 1365c7282d38SVladimir Oltean struct ethtool_ts_info *info) 1366c7282d38SVladimir Oltean { 1367c7282d38SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1368c7282d38SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1369c7282d38SVladimir Oltean int port = priv->chip_port; 1370c7282d38SVladimir Oltean 1371c7282d38SVladimir Oltean if (!ocelot->ptp) 1372c7282d38SVladimir Oltean return ethtool_op_get_ts_info(dev, info); 1373c7282d38SVladimir Oltean 1374c7282d38SVladimir Oltean return ocelot_get_ts_info(ocelot, port, info); 1375c7282d38SVladimir Oltean } 1376c7282d38SVladimir Oltean 1377a556c76aSAlexandre Belloni static const struct ethtool_ops ocelot_ethtool_ops = { 1378c7282d38SVladimir Oltean .get_strings = ocelot_port_get_strings, 1379c7282d38SVladimir Oltean .get_ethtool_stats = ocelot_port_get_ethtool_stats, 1380c7282d38SVladimir Oltean .get_sset_count = ocelot_port_get_sset_count, 1381dc96ee37SAlexandre Belloni .get_link_ksettings = phy_ethtool_get_link_ksettings, 1382dc96ee37SAlexandre Belloni .set_link_ksettings = phy_ethtool_set_link_ksettings, 1383c7282d38SVladimir Oltean .get_ts_info = ocelot_port_get_ts_info, 1384a556c76aSAlexandre Belloni }; 1385a556c76aSAlexandre Belloni 13865e256365SVladimir Oltean void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port, u8 state) 1387a556c76aSAlexandre Belloni { 1388a556c76aSAlexandre Belloni u32 port_cfg; 13894bda1415SVladimir Oltean int p, i; 1390a556c76aSAlexandre Belloni 13914bda1415SVladimir Oltean if (!(BIT(port) & ocelot->bridge_mask)) 13924bda1415SVladimir Oltean return; 1393a556c76aSAlexandre Belloni 13944bda1415SVladimir Oltean port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port); 1395a556c76aSAlexandre Belloni 1396a556c76aSAlexandre Belloni switch (state) { 1397a556c76aSAlexandre Belloni case BR_STATE_FORWARDING: 13984bda1415SVladimir Oltean ocelot->bridge_fwd_mask |= BIT(port); 1399a556c76aSAlexandre Belloni /* Fallthrough */ 1400a556c76aSAlexandre Belloni case BR_STATE_LEARNING: 1401a556c76aSAlexandre Belloni port_cfg |= ANA_PORT_PORT_CFG_LEARN_ENA; 1402a556c76aSAlexandre Belloni break; 1403a556c76aSAlexandre Belloni 1404a556c76aSAlexandre Belloni default: 1405a556c76aSAlexandre Belloni port_cfg &= ~ANA_PORT_PORT_CFG_LEARN_ENA; 14064bda1415SVladimir Oltean ocelot->bridge_fwd_mask &= ~BIT(port); 1407a556c76aSAlexandre Belloni break; 1408a556c76aSAlexandre Belloni } 1409a556c76aSAlexandre Belloni 14104bda1415SVladimir Oltean ocelot_write_gix(ocelot, port_cfg, ANA_PORT_PORT_CFG, port); 1411a556c76aSAlexandre Belloni 1412a556c76aSAlexandre Belloni /* Apply FWD mask. The loop is needed to add/remove the current port as 1413a556c76aSAlexandre Belloni * a source for the other ports. 1414a556c76aSAlexandre Belloni */ 14154bda1415SVladimir Oltean for (p = 0; p < ocelot->num_phys_ports; p++) { 1416c9d2203bSVladimir Oltean if (p == ocelot->cpu || (ocelot->bridge_fwd_mask & BIT(p))) { 14174bda1415SVladimir Oltean unsigned long mask = ocelot->bridge_fwd_mask & ~BIT(p); 1418a556c76aSAlexandre Belloni 1419a556c76aSAlexandre Belloni for (i = 0; i < ocelot->num_phys_ports; i++) { 1420a556c76aSAlexandre Belloni unsigned long bond_mask = ocelot->lags[i]; 1421a556c76aSAlexandre Belloni 1422a556c76aSAlexandre Belloni if (!bond_mask) 1423a556c76aSAlexandre Belloni continue; 1424a556c76aSAlexandre Belloni 14254bda1415SVladimir Oltean if (bond_mask & BIT(p)) { 1426a556c76aSAlexandre Belloni mask &= ~bond_mask; 1427a556c76aSAlexandre Belloni break; 1428a556c76aSAlexandre Belloni } 1429a556c76aSAlexandre Belloni } 1430a556c76aSAlexandre Belloni 1431c9d2203bSVladimir Oltean /* Avoid the NPI port from looping back to itself */ 1432c9d2203bSVladimir Oltean if (p != ocelot->cpu) 1433c9d2203bSVladimir Oltean mask |= BIT(ocelot->cpu); 1434c9d2203bSVladimir Oltean 1435c9d2203bSVladimir Oltean ocelot_write_rix(ocelot, mask, 14364bda1415SVladimir Oltean ANA_PGID_PGID, PGID_SRC + p); 1437a556c76aSAlexandre Belloni } else { 1438a556c76aSAlexandre Belloni /* Only the CPU port, this is compatible with link 1439a556c76aSAlexandre Belloni * aggregation. 1440a556c76aSAlexandre Belloni */ 1441a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 1442c9d2203bSVladimir Oltean BIT(ocelot->cpu), 14434bda1415SVladimir Oltean ANA_PGID_PGID, PGID_SRC + p); 14444bda1415SVladimir Oltean } 1445a556c76aSAlexandre Belloni } 1446a556c76aSAlexandre Belloni } 14475e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_bridge_stp_state_set); 1448a556c76aSAlexandre Belloni 14494bda1415SVladimir Oltean static void ocelot_port_attr_stp_state_set(struct ocelot *ocelot, int port, 14504bda1415SVladimir Oltean struct switchdev_trans *trans, 14514bda1415SVladimir Oltean u8 state) 1452a556c76aSAlexandre Belloni { 14534bda1415SVladimir Oltean if (switchdev_trans_ph_prepare(trans)) 14544bda1415SVladimir Oltean return; 1455a556c76aSAlexandre Belloni 14564bda1415SVladimir Oltean ocelot_bridge_stp_state_set(ocelot, port, state); 14574bda1415SVladimir Oltean } 14584bda1415SVladimir Oltean 14595e256365SVladimir Oltean void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs) 14604bda1415SVladimir Oltean { 14614bda1415SVladimir Oltean ocelot_write(ocelot, ANA_AUTOAGE_AGE_PERIOD(msecs / 2), 1462a556c76aSAlexandre Belloni ANA_AUTOAGE); 1463a556c76aSAlexandre Belloni } 14645e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_set_ageing_time); 1465a556c76aSAlexandre Belloni 14664bda1415SVladimir Oltean static void ocelot_port_attr_ageing_set(struct ocelot *ocelot, int port, 14674bda1415SVladimir Oltean unsigned long ageing_clock_t) 1468a556c76aSAlexandre Belloni { 14694bda1415SVladimir Oltean unsigned long ageing_jiffies = clock_t_to_jiffies(ageing_clock_t); 14704bda1415SVladimir Oltean u32 ageing_time = jiffies_to_msecs(ageing_jiffies) / 1000; 1471a556c76aSAlexandre Belloni 14724bda1415SVladimir Oltean ocelot_set_ageing_time(ocelot, ageing_time); 14734bda1415SVladimir Oltean } 14744bda1415SVladimir Oltean 14754bda1415SVladimir Oltean static void ocelot_port_attr_mc_set(struct ocelot *ocelot, int port, bool mc) 14764bda1415SVladimir Oltean { 14774bda1415SVladimir Oltean u32 cpu_fwd_mcast = ANA_PORT_CPU_FWD_CFG_CPU_IGMP_REDIR_ENA | 1478a556c76aSAlexandre Belloni ANA_PORT_CPU_FWD_CFG_CPU_MLD_REDIR_ENA | 1479a556c76aSAlexandre Belloni ANA_PORT_CPU_FWD_CFG_CPU_IPMC_CTRL_COPY_ENA; 14804bda1415SVladimir Oltean u32 val = 0; 1481a556c76aSAlexandre Belloni 14824bda1415SVladimir Oltean if (mc) 14834bda1415SVladimir Oltean val = cpu_fwd_mcast; 14844bda1415SVladimir Oltean 14854bda1415SVladimir Oltean ocelot_rmw_gix(ocelot, val, cpu_fwd_mcast, 14864bda1415SVladimir Oltean ANA_PORT_CPU_FWD_CFG, port); 1487a556c76aSAlexandre Belloni } 1488a556c76aSAlexandre Belloni 1489a556c76aSAlexandre Belloni static int ocelot_port_attr_set(struct net_device *dev, 1490a556c76aSAlexandre Belloni const struct switchdev_attr *attr, 1491a556c76aSAlexandre Belloni struct switchdev_trans *trans) 1492a556c76aSAlexandre Belloni { 1493004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1494004d44f6SVladimir Oltean struct ocelot *ocelot = priv->port.ocelot; 1495004d44f6SVladimir Oltean int port = priv->chip_port; 1496a556c76aSAlexandre Belloni int err = 0; 1497a556c76aSAlexandre Belloni 1498a556c76aSAlexandre Belloni switch (attr->id) { 1499a556c76aSAlexandre Belloni case SWITCHDEV_ATTR_ID_PORT_STP_STATE: 15004bda1415SVladimir Oltean ocelot_port_attr_stp_state_set(ocelot, port, trans, 1501a556c76aSAlexandre Belloni attr->u.stp_state); 1502a556c76aSAlexandre Belloni break; 1503a556c76aSAlexandre Belloni case SWITCHDEV_ATTR_ID_BRIDGE_AGEING_TIME: 15044bda1415SVladimir Oltean ocelot_port_attr_ageing_set(ocelot, port, attr->u.ageing_time); 1505a556c76aSAlexandre Belloni break; 15067142529fSAntoine Tenart case SWITCHDEV_ATTR_ID_BRIDGE_VLAN_FILTERING: 1507004d44f6SVladimir Oltean priv->vlan_aware = attr->u.vlan_filtering; 1508004d44f6SVladimir Oltean ocelot_port_vlan_filtering(ocelot, port, priv->vlan_aware); 15097142529fSAntoine Tenart break; 1510a556c76aSAlexandre Belloni case SWITCHDEV_ATTR_ID_BRIDGE_MC_DISABLED: 15114bda1415SVladimir Oltean ocelot_port_attr_mc_set(ocelot, port, !attr->u.mc_disabled); 1512a556c76aSAlexandre Belloni break; 1513a556c76aSAlexandre Belloni default: 1514a556c76aSAlexandre Belloni err = -EOPNOTSUPP; 1515a556c76aSAlexandre Belloni break; 1516a556c76aSAlexandre Belloni } 1517a556c76aSAlexandre Belloni 1518a556c76aSAlexandre Belloni return err; 1519a556c76aSAlexandre Belloni } 1520a556c76aSAlexandre Belloni 15217142529fSAntoine Tenart static int ocelot_port_obj_add_vlan(struct net_device *dev, 15227142529fSAntoine Tenart const struct switchdev_obj_port_vlan *vlan, 15237142529fSAntoine Tenart struct switchdev_trans *trans) 15247142529fSAntoine Tenart { 15257142529fSAntoine Tenart int ret; 15267142529fSAntoine Tenart u16 vid; 15277142529fSAntoine Tenart 15287142529fSAntoine Tenart for (vid = vlan->vid_begin; vid <= vlan->vid_end; vid++) { 15297142529fSAntoine Tenart ret = ocelot_vlan_vid_add(dev, vid, 15307142529fSAntoine Tenart vlan->flags & BRIDGE_VLAN_INFO_PVID, 15317142529fSAntoine Tenart vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED); 15327142529fSAntoine Tenart if (ret) 15337142529fSAntoine Tenart return ret; 15347142529fSAntoine Tenart } 15357142529fSAntoine Tenart 15367142529fSAntoine Tenart return 0; 15377142529fSAntoine Tenart } 15387142529fSAntoine Tenart 15397142529fSAntoine Tenart static int ocelot_port_vlan_del_vlan(struct net_device *dev, 15407142529fSAntoine Tenart const struct switchdev_obj_port_vlan *vlan) 15417142529fSAntoine Tenart { 15427142529fSAntoine Tenart int ret; 15437142529fSAntoine Tenart u16 vid; 15447142529fSAntoine Tenart 15457142529fSAntoine Tenart for (vid = vlan->vid_begin; vid <= vlan->vid_end; vid++) { 15467142529fSAntoine Tenart ret = ocelot_vlan_vid_del(dev, vid); 15477142529fSAntoine Tenart 15487142529fSAntoine Tenart if (ret) 15497142529fSAntoine Tenart return ret; 15507142529fSAntoine Tenart } 15517142529fSAntoine Tenart 15527142529fSAntoine Tenart return 0; 15537142529fSAntoine Tenart } 15547142529fSAntoine Tenart 1555a556c76aSAlexandre Belloni static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot, 1556a556c76aSAlexandre Belloni const unsigned char *addr, 1557a556c76aSAlexandre Belloni u16 vid) 1558a556c76aSAlexandre Belloni { 1559a556c76aSAlexandre Belloni struct ocelot_multicast *mc; 1560a556c76aSAlexandre Belloni 1561a556c76aSAlexandre Belloni list_for_each_entry(mc, &ocelot->multicast, list) { 1562a556c76aSAlexandre Belloni if (ether_addr_equal(mc->addr, addr) && mc->vid == vid) 1563a556c76aSAlexandre Belloni return mc; 1564a556c76aSAlexandre Belloni } 1565a556c76aSAlexandre Belloni 1566a556c76aSAlexandre Belloni return NULL; 1567a556c76aSAlexandre Belloni } 1568a556c76aSAlexandre Belloni 1569a556c76aSAlexandre Belloni static int ocelot_port_obj_add_mdb(struct net_device *dev, 1570a556c76aSAlexandre Belloni const struct switchdev_obj_port_mdb *mdb, 1571a556c76aSAlexandre Belloni struct switchdev_trans *trans) 1572a556c76aSAlexandre Belloni { 1573004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1574004d44f6SVladimir Oltean struct ocelot_port *ocelot_port = &priv->port; 1575004d44f6SVladimir Oltean struct ocelot *ocelot = ocelot_port->ocelot; 1576a556c76aSAlexandre Belloni unsigned char addr[ETH_ALEN]; 1577004d44f6SVladimir Oltean struct ocelot_multicast *mc; 1578004d44f6SVladimir Oltean int port = priv->chip_port; 1579a556c76aSAlexandre Belloni u16 vid = mdb->vid; 1580a556c76aSAlexandre Belloni bool new = false; 1581a556c76aSAlexandre Belloni 1582a556c76aSAlexandre Belloni if (!vid) 1583004d44f6SVladimir Oltean vid = ocelot_port->pvid; 1584a556c76aSAlexandre Belloni 1585a556c76aSAlexandre Belloni mc = ocelot_multicast_get(ocelot, mdb->addr, vid); 1586a556c76aSAlexandre Belloni if (!mc) { 1587a556c76aSAlexandre Belloni mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL); 1588a556c76aSAlexandre Belloni if (!mc) 1589a556c76aSAlexandre Belloni return -ENOMEM; 1590a556c76aSAlexandre Belloni 1591a556c76aSAlexandre Belloni memcpy(mc->addr, mdb->addr, ETH_ALEN); 1592a556c76aSAlexandre Belloni mc->vid = vid; 1593a556c76aSAlexandre Belloni 1594a556c76aSAlexandre Belloni list_add_tail(&mc->list, &ocelot->multicast); 1595a556c76aSAlexandre Belloni new = true; 1596a556c76aSAlexandre Belloni } 1597a556c76aSAlexandre Belloni 1598a556c76aSAlexandre Belloni memcpy(addr, mc->addr, ETH_ALEN); 1599a556c76aSAlexandre Belloni addr[0] = 0; 1600a556c76aSAlexandre Belloni 1601a556c76aSAlexandre Belloni if (!new) { 1602a556c76aSAlexandre Belloni addr[2] = mc->ports << 0; 1603a556c76aSAlexandre Belloni addr[1] = mc->ports << 8; 1604a556c76aSAlexandre Belloni ocelot_mact_forget(ocelot, addr, vid); 1605a556c76aSAlexandre Belloni } 1606a556c76aSAlexandre Belloni 1607004d44f6SVladimir Oltean mc->ports |= BIT(port); 1608a556c76aSAlexandre Belloni addr[2] = mc->ports << 0; 1609a556c76aSAlexandre Belloni addr[1] = mc->ports << 8; 1610a556c76aSAlexandre Belloni 1611a556c76aSAlexandre Belloni return ocelot_mact_learn(ocelot, 0, addr, vid, ENTRYTYPE_MACv4); 1612a556c76aSAlexandre Belloni } 1613a556c76aSAlexandre Belloni 1614a556c76aSAlexandre Belloni static int ocelot_port_obj_del_mdb(struct net_device *dev, 1615a556c76aSAlexandre Belloni const struct switchdev_obj_port_mdb *mdb) 1616a556c76aSAlexandre Belloni { 1617004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1618004d44f6SVladimir Oltean struct ocelot_port *ocelot_port = &priv->port; 1619004d44f6SVladimir Oltean struct ocelot *ocelot = ocelot_port->ocelot; 1620a556c76aSAlexandre Belloni unsigned char addr[ETH_ALEN]; 1621004d44f6SVladimir Oltean struct ocelot_multicast *mc; 1622004d44f6SVladimir Oltean int port = priv->chip_port; 1623a556c76aSAlexandre Belloni u16 vid = mdb->vid; 1624a556c76aSAlexandre Belloni 1625a556c76aSAlexandre Belloni if (!vid) 1626004d44f6SVladimir Oltean vid = ocelot_port->pvid; 1627a556c76aSAlexandre Belloni 1628a556c76aSAlexandre Belloni mc = ocelot_multicast_get(ocelot, mdb->addr, vid); 1629a556c76aSAlexandre Belloni if (!mc) 1630a556c76aSAlexandre Belloni return -ENOENT; 1631a556c76aSAlexandre Belloni 1632a556c76aSAlexandre Belloni memcpy(addr, mc->addr, ETH_ALEN); 1633a556c76aSAlexandre Belloni addr[2] = mc->ports << 0; 1634a556c76aSAlexandre Belloni addr[1] = mc->ports << 8; 1635a556c76aSAlexandre Belloni addr[0] = 0; 1636a556c76aSAlexandre Belloni ocelot_mact_forget(ocelot, addr, vid); 1637a556c76aSAlexandre Belloni 1638004d44f6SVladimir Oltean mc->ports &= ~BIT(port); 1639a556c76aSAlexandre Belloni if (!mc->ports) { 1640a556c76aSAlexandre Belloni list_del(&mc->list); 1641a556c76aSAlexandre Belloni devm_kfree(ocelot->dev, mc); 1642a556c76aSAlexandre Belloni return 0; 1643a556c76aSAlexandre Belloni } 1644a556c76aSAlexandre Belloni 1645a556c76aSAlexandre Belloni addr[2] = mc->ports << 0; 1646a556c76aSAlexandre Belloni addr[1] = mc->ports << 8; 1647a556c76aSAlexandre Belloni 1648a556c76aSAlexandre Belloni return ocelot_mact_learn(ocelot, 0, addr, vid, ENTRYTYPE_MACv4); 1649a556c76aSAlexandre Belloni } 1650a556c76aSAlexandre Belloni 1651a556c76aSAlexandre Belloni static int ocelot_port_obj_add(struct net_device *dev, 1652a556c76aSAlexandre Belloni const struct switchdev_obj *obj, 165369213513SPetr Machata struct switchdev_trans *trans, 165469213513SPetr Machata struct netlink_ext_ack *extack) 1655a556c76aSAlexandre Belloni { 1656a556c76aSAlexandre Belloni int ret = 0; 1657a556c76aSAlexandre Belloni 1658a556c76aSAlexandre Belloni switch (obj->id) { 16597142529fSAntoine Tenart case SWITCHDEV_OBJ_ID_PORT_VLAN: 16607142529fSAntoine Tenart ret = ocelot_port_obj_add_vlan(dev, 16617142529fSAntoine Tenart SWITCHDEV_OBJ_PORT_VLAN(obj), 16627142529fSAntoine Tenart trans); 16637142529fSAntoine Tenart break; 1664a556c76aSAlexandre Belloni case SWITCHDEV_OBJ_ID_PORT_MDB: 1665a556c76aSAlexandre Belloni ret = ocelot_port_obj_add_mdb(dev, SWITCHDEV_OBJ_PORT_MDB(obj), 1666a556c76aSAlexandre Belloni trans); 1667a556c76aSAlexandre Belloni break; 1668a556c76aSAlexandre Belloni default: 1669a556c76aSAlexandre Belloni return -EOPNOTSUPP; 1670a556c76aSAlexandre Belloni } 1671a556c76aSAlexandre Belloni 1672a556c76aSAlexandre Belloni return ret; 1673a556c76aSAlexandre Belloni } 1674a556c76aSAlexandre Belloni 1675a556c76aSAlexandre Belloni static int ocelot_port_obj_del(struct net_device *dev, 1676a556c76aSAlexandre Belloni const struct switchdev_obj *obj) 1677a556c76aSAlexandre Belloni { 1678a556c76aSAlexandre Belloni int ret = 0; 1679a556c76aSAlexandre Belloni 1680a556c76aSAlexandre Belloni switch (obj->id) { 16817142529fSAntoine Tenart case SWITCHDEV_OBJ_ID_PORT_VLAN: 16827142529fSAntoine Tenart ret = ocelot_port_vlan_del_vlan(dev, 16837142529fSAntoine Tenart SWITCHDEV_OBJ_PORT_VLAN(obj)); 16847142529fSAntoine Tenart break; 1685a556c76aSAlexandre Belloni case SWITCHDEV_OBJ_ID_PORT_MDB: 1686a556c76aSAlexandre Belloni ret = ocelot_port_obj_del_mdb(dev, SWITCHDEV_OBJ_PORT_MDB(obj)); 1687a556c76aSAlexandre Belloni break; 1688a556c76aSAlexandre Belloni default: 1689a556c76aSAlexandre Belloni return -EOPNOTSUPP; 1690a556c76aSAlexandre Belloni } 1691a556c76aSAlexandre Belloni 1692a556c76aSAlexandre Belloni return ret; 1693a556c76aSAlexandre Belloni } 1694a556c76aSAlexandre Belloni 16955e256365SVladimir Oltean int ocelot_port_bridge_join(struct ocelot *ocelot, int port, 1696a556c76aSAlexandre Belloni struct net_device *bridge) 1697a556c76aSAlexandre Belloni { 1698a556c76aSAlexandre Belloni if (!ocelot->bridge_mask) { 1699a556c76aSAlexandre Belloni ocelot->hw_bridge_dev = bridge; 1700a556c76aSAlexandre Belloni } else { 1701a556c76aSAlexandre Belloni if (ocelot->hw_bridge_dev != bridge) 1702a556c76aSAlexandre Belloni /* This is adding the port to a second bridge, this is 1703a556c76aSAlexandre Belloni * unsupported */ 1704a556c76aSAlexandre Belloni return -ENODEV; 1705a556c76aSAlexandre Belloni } 1706a556c76aSAlexandre Belloni 1707f270dbfaSVladimir Oltean ocelot->bridge_mask |= BIT(port); 1708a556c76aSAlexandre Belloni 1709a556c76aSAlexandre Belloni return 0; 1710a556c76aSAlexandre Belloni } 17115e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_join); 1712a556c76aSAlexandre Belloni 17135e256365SVladimir Oltean int ocelot_port_bridge_leave(struct ocelot *ocelot, int port, 1714a556c76aSAlexandre Belloni struct net_device *bridge) 1715a556c76aSAlexandre Belloni { 171697bb69e1SVladimir Oltean ocelot->bridge_mask &= ~BIT(port); 1717a556c76aSAlexandre Belloni 1718a556c76aSAlexandre Belloni if (!ocelot->bridge_mask) 1719a556c76aSAlexandre Belloni ocelot->hw_bridge_dev = NULL; 17207142529fSAntoine Tenart 172197bb69e1SVladimir Oltean ocelot_port_vlan_filtering(ocelot, port, 0); 172297bb69e1SVladimir Oltean ocelot_port_set_pvid(ocelot, port, 0); 172397bb69e1SVladimir Oltean return ocelot_port_set_native_vlan(ocelot, port, 0); 1724a556c76aSAlexandre Belloni } 17255e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_leave); 1726a556c76aSAlexandre Belloni 1727dc96ee37SAlexandre Belloni static void ocelot_set_aggr_pgids(struct ocelot *ocelot) 1728dc96ee37SAlexandre Belloni { 1729dc96ee37SAlexandre Belloni int i, port, lag; 1730dc96ee37SAlexandre Belloni 1731dc96ee37SAlexandre Belloni /* Reset destination and aggregation PGIDS */ 1732dc96ee37SAlexandre Belloni for (port = 0; port < ocelot->num_phys_ports; port++) 1733dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port); 1734dc96ee37SAlexandre Belloni 1735dc96ee37SAlexandre Belloni for (i = PGID_AGGR; i < PGID_SRC; i++) 1736dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0), 1737dc96ee37SAlexandre Belloni ANA_PGID_PGID, i); 1738dc96ee37SAlexandre Belloni 1739dc96ee37SAlexandre Belloni /* Now, set PGIDs for each LAG */ 1740dc96ee37SAlexandre Belloni for (lag = 0; lag < ocelot->num_phys_ports; lag++) { 1741dc96ee37SAlexandre Belloni unsigned long bond_mask; 1742dc96ee37SAlexandre Belloni int aggr_count = 0; 1743dc96ee37SAlexandre Belloni u8 aggr_idx[16]; 1744dc96ee37SAlexandre Belloni 1745dc96ee37SAlexandre Belloni bond_mask = ocelot->lags[lag]; 1746dc96ee37SAlexandre Belloni if (!bond_mask) 1747dc96ee37SAlexandre Belloni continue; 1748dc96ee37SAlexandre Belloni 1749dc96ee37SAlexandre Belloni for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) { 1750dc96ee37SAlexandre Belloni // Destination mask 1751dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, bond_mask, 1752dc96ee37SAlexandre Belloni ANA_PGID_PGID, port); 1753dc96ee37SAlexandre Belloni aggr_idx[aggr_count] = port; 1754dc96ee37SAlexandre Belloni aggr_count++; 1755dc96ee37SAlexandre Belloni } 1756dc96ee37SAlexandre Belloni 1757dc96ee37SAlexandre Belloni for (i = PGID_AGGR; i < PGID_SRC; i++) { 1758dc96ee37SAlexandre Belloni u32 ac; 1759dc96ee37SAlexandre Belloni 1760dc96ee37SAlexandre Belloni ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i); 1761dc96ee37SAlexandre Belloni ac &= ~bond_mask; 1762dc96ee37SAlexandre Belloni ac |= BIT(aggr_idx[i % aggr_count]); 1763dc96ee37SAlexandre Belloni ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i); 1764dc96ee37SAlexandre Belloni } 1765dc96ee37SAlexandre Belloni } 1766dc96ee37SAlexandre Belloni } 1767dc96ee37SAlexandre Belloni 1768dc96ee37SAlexandre Belloni static void ocelot_setup_lag(struct ocelot *ocelot, int lag) 1769dc96ee37SAlexandre Belloni { 1770dc96ee37SAlexandre Belloni unsigned long bond_mask = ocelot->lags[lag]; 1771dc96ee37SAlexandre Belloni unsigned int p; 1772dc96ee37SAlexandre Belloni 1773dc96ee37SAlexandre Belloni for_each_set_bit(p, &bond_mask, ocelot->num_phys_ports) { 1774dc96ee37SAlexandre Belloni u32 port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, p); 1775dc96ee37SAlexandre Belloni 1776dc96ee37SAlexandre Belloni port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M; 1777dc96ee37SAlexandre Belloni 1778dc96ee37SAlexandre Belloni /* Use lag port as logical port for port i */ 1779dc96ee37SAlexandre Belloni ocelot_write_gix(ocelot, port_cfg | 1780dc96ee37SAlexandre Belloni ANA_PORT_PORT_CFG_PORTID_VAL(lag), 1781dc96ee37SAlexandre Belloni ANA_PORT_PORT_CFG, p); 1782dc96ee37SAlexandre Belloni } 1783dc96ee37SAlexandre Belloni } 1784dc96ee37SAlexandre Belloni 1785f270dbfaSVladimir Oltean static int ocelot_port_lag_join(struct ocelot *ocelot, int port, 1786dc96ee37SAlexandre Belloni struct net_device *bond) 1787dc96ee37SAlexandre Belloni { 1788dc96ee37SAlexandre Belloni struct net_device *ndev; 1789dc96ee37SAlexandre Belloni u32 bond_mask = 0; 1790f270dbfaSVladimir Oltean int lag, lp; 1791dc96ee37SAlexandre Belloni 1792dc96ee37SAlexandre Belloni rcu_read_lock(); 1793dc96ee37SAlexandre Belloni for_each_netdev_in_bond_rcu(bond, ndev) { 1794004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(ndev); 1795dc96ee37SAlexandre Belloni 1796004d44f6SVladimir Oltean bond_mask |= BIT(priv->chip_port); 1797dc96ee37SAlexandre Belloni } 1798dc96ee37SAlexandre Belloni rcu_read_unlock(); 1799dc96ee37SAlexandre Belloni 1800dc96ee37SAlexandre Belloni lp = __ffs(bond_mask); 1801dc96ee37SAlexandre Belloni 1802dc96ee37SAlexandre Belloni /* If the new port is the lowest one, use it as the logical port from 1803dc96ee37SAlexandre Belloni * now on 1804dc96ee37SAlexandre Belloni */ 1805f270dbfaSVladimir Oltean if (port == lp) { 1806f270dbfaSVladimir Oltean lag = port; 1807f270dbfaSVladimir Oltean ocelot->lags[port] = bond_mask; 1808f270dbfaSVladimir Oltean bond_mask &= ~BIT(port); 1809dc96ee37SAlexandre Belloni if (bond_mask) { 1810dc96ee37SAlexandre Belloni lp = __ffs(bond_mask); 1811dc96ee37SAlexandre Belloni ocelot->lags[lp] = 0; 1812dc96ee37SAlexandre Belloni } 1813dc96ee37SAlexandre Belloni } else { 1814dc96ee37SAlexandre Belloni lag = lp; 1815f270dbfaSVladimir Oltean ocelot->lags[lp] |= BIT(port); 1816dc96ee37SAlexandre Belloni } 1817dc96ee37SAlexandre Belloni 1818dc96ee37SAlexandre Belloni ocelot_setup_lag(ocelot, lag); 1819dc96ee37SAlexandre Belloni ocelot_set_aggr_pgids(ocelot); 1820dc96ee37SAlexandre Belloni 1821dc96ee37SAlexandre Belloni return 0; 1822dc96ee37SAlexandre Belloni } 1823dc96ee37SAlexandre Belloni 1824f270dbfaSVladimir Oltean static void ocelot_port_lag_leave(struct ocelot *ocelot, int port, 1825dc96ee37SAlexandre Belloni struct net_device *bond) 1826dc96ee37SAlexandre Belloni { 1827dc96ee37SAlexandre Belloni u32 port_cfg; 1828dc96ee37SAlexandre Belloni int i; 1829dc96ee37SAlexandre Belloni 1830dc96ee37SAlexandre Belloni /* Remove port from any lag */ 1831dc96ee37SAlexandre Belloni for (i = 0; i < ocelot->num_phys_ports; i++) 1832f270dbfaSVladimir Oltean ocelot->lags[i] &= ~BIT(port); 1833dc96ee37SAlexandre Belloni 1834dc96ee37SAlexandre Belloni /* if it was the logical port of the lag, move the lag config to the 1835dc96ee37SAlexandre Belloni * next port 1836dc96ee37SAlexandre Belloni */ 1837f270dbfaSVladimir Oltean if (ocelot->lags[port]) { 1838f270dbfaSVladimir Oltean int n = __ffs(ocelot->lags[port]); 1839dc96ee37SAlexandre Belloni 1840f270dbfaSVladimir Oltean ocelot->lags[n] = ocelot->lags[port]; 1841f270dbfaSVladimir Oltean ocelot->lags[port] = 0; 1842dc96ee37SAlexandre Belloni 1843dc96ee37SAlexandre Belloni ocelot_setup_lag(ocelot, n); 1844dc96ee37SAlexandre Belloni } 1845dc96ee37SAlexandre Belloni 1846f270dbfaSVladimir Oltean port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port); 1847dc96ee37SAlexandre Belloni port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M; 1848f270dbfaSVladimir Oltean ocelot_write_gix(ocelot, port_cfg | ANA_PORT_PORT_CFG_PORTID_VAL(port), 1849f270dbfaSVladimir Oltean ANA_PORT_PORT_CFG, port); 1850dc96ee37SAlexandre Belloni 1851dc96ee37SAlexandre Belloni ocelot_set_aggr_pgids(ocelot); 1852dc96ee37SAlexandre Belloni } 1853dc96ee37SAlexandre Belloni 1854a556c76aSAlexandre Belloni /* Checks if the net_device instance given to us originate from our driver. */ 1855a556c76aSAlexandre Belloni static bool ocelot_netdevice_dev_check(const struct net_device *dev) 1856a556c76aSAlexandre Belloni { 1857a556c76aSAlexandre Belloni return dev->netdev_ops == &ocelot_port_netdev_ops; 1858a556c76aSAlexandre Belloni } 1859a556c76aSAlexandre Belloni 1860a556c76aSAlexandre Belloni static int ocelot_netdevice_port_event(struct net_device *dev, 1861a556c76aSAlexandre Belloni unsigned long event, 1862a556c76aSAlexandre Belloni struct netdev_notifier_changeupper_info *info) 1863a556c76aSAlexandre Belloni { 1864004d44f6SVladimir Oltean struct ocelot_port_private *priv = netdev_priv(dev); 1865004d44f6SVladimir Oltean struct ocelot_port *ocelot_port = &priv->port; 1866f270dbfaSVladimir Oltean struct ocelot *ocelot = ocelot_port->ocelot; 1867004d44f6SVladimir Oltean int port = priv->chip_port; 1868a556c76aSAlexandre Belloni int err = 0; 1869a556c76aSAlexandre Belloni 1870a556c76aSAlexandre Belloni switch (event) { 1871a556c76aSAlexandre Belloni case NETDEV_CHANGEUPPER: 1872a556c76aSAlexandre Belloni if (netif_is_bridge_master(info->upper_dev)) { 1873004d44f6SVladimir Oltean if (info->linking) { 1874f270dbfaSVladimir Oltean err = ocelot_port_bridge_join(ocelot, port, 1875a556c76aSAlexandre Belloni info->upper_dev); 1876004d44f6SVladimir Oltean } else { 1877f270dbfaSVladimir Oltean err = ocelot_port_bridge_leave(ocelot, port, 1878a556c76aSAlexandre Belloni info->upper_dev); 1879004d44f6SVladimir Oltean priv->vlan_aware = false; 1880004d44f6SVladimir Oltean } 1881a556c76aSAlexandre Belloni } 1882dc96ee37SAlexandre Belloni if (netif_is_lag_master(info->upper_dev)) { 1883dc96ee37SAlexandre Belloni if (info->linking) 1884f270dbfaSVladimir Oltean err = ocelot_port_lag_join(ocelot, port, 1885dc96ee37SAlexandre Belloni info->upper_dev); 1886dc96ee37SAlexandre Belloni else 1887f270dbfaSVladimir Oltean ocelot_port_lag_leave(ocelot, port, 1888dc96ee37SAlexandre Belloni info->upper_dev); 1889dc96ee37SAlexandre Belloni } 1890a556c76aSAlexandre Belloni break; 1891a556c76aSAlexandre Belloni default: 1892a556c76aSAlexandre Belloni break; 1893a556c76aSAlexandre Belloni } 1894a556c76aSAlexandre Belloni 1895a556c76aSAlexandre Belloni return err; 1896a556c76aSAlexandre Belloni } 1897a556c76aSAlexandre Belloni 1898a556c76aSAlexandre Belloni static int ocelot_netdevice_event(struct notifier_block *unused, 1899a556c76aSAlexandre Belloni unsigned long event, void *ptr) 1900a556c76aSAlexandre Belloni { 1901a556c76aSAlexandre Belloni struct netdev_notifier_changeupper_info *info = ptr; 1902a556c76aSAlexandre Belloni struct net_device *dev = netdev_notifier_info_to_dev(ptr); 19032ac0e152SGeert Uytterhoeven int ret = 0; 1904a556c76aSAlexandre Belloni 19057afb3e57SClaudiu Manoil if (!ocelot_netdevice_dev_check(dev)) 19067afb3e57SClaudiu Manoil return 0; 19077afb3e57SClaudiu Manoil 1908dc96ee37SAlexandre Belloni if (event == NETDEV_PRECHANGEUPPER && 1909dc96ee37SAlexandre Belloni netif_is_lag_master(info->upper_dev)) { 1910dc96ee37SAlexandre Belloni struct netdev_lag_upper_info *lag_upper_info = info->upper_info; 1911dc96ee37SAlexandre Belloni struct netlink_ext_ack *extack; 1912dc96ee37SAlexandre Belloni 19133b3eed8eSClaudiu Manoil if (lag_upper_info && 19143b3eed8eSClaudiu Manoil lag_upper_info->tx_type != NETDEV_LAG_TX_TYPE_HASH) { 1915dc96ee37SAlexandre Belloni extack = netdev_notifier_info_to_extack(&info->info); 1916dc96ee37SAlexandre Belloni NL_SET_ERR_MSG_MOD(extack, "LAG device using unsupported Tx type"); 1917dc96ee37SAlexandre Belloni 1918dc96ee37SAlexandre Belloni ret = -EINVAL; 1919dc96ee37SAlexandre Belloni goto notify; 1920dc96ee37SAlexandre Belloni } 1921dc96ee37SAlexandre Belloni } 1922dc96ee37SAlexandre Belloni 1923a556c76aSAlexandre Belloni if (netif_is_lag_master(dev)) { 1924a556c76aSAlexandre Belloni struct net_device *slave; 1925a556c76aSAlexandre Belloni struct list_head *iter; 1926a556c76aSAlexandre Belloni 1927a556c76aSAlexandre Belloni netdev_for_each_lower_dev(dev, slave, iter) { 1928a556c76aSAlexandre Belloni ret = ocelot_netdevice_port_event(slave, event, info); 1929a556c76aSAlexandre Belloni if (ret) 1930a556c76aSAlexandre Belloni goto notify; 1931a556c76aSAlexandre Belloni } 1932a556c76aSAlexandre Belloni } else { 1933a556c76aSAlexandre Belloni ret = ocelot_netdevice_port_event(dev, event, info); 1934a556c76aSAlexandre Belloni } 1935a556c76aSAlexandre Belloni 1936a556c76aSAlexandre Belloni notify: 1937a556c76aSAlexandre Belloni return notifier_from_errno(ret); 1938a556c76aSAlexandre Belloni } 1939a556c76aSAlexandre Belloni 1940a556c76aSAlexandre Belloni struct notifier_block ocelot_netdevice_nb __read_mostly = { 1941a556c76aSAlexandre Belloni .notifier_call = ocelot_netdevice_event, 1942a556c76aSAlexandre Belloni }; 1943a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_netdevice_nb); 1944a556c76aSAlexandre Belloni 194556da64bcSFlorian Fainelli static int ocelot_switchdev_event(struct notifier_block *unused, 194656da64bcSFlorian Fainelli unsigned long event, void *ptr) 194756da64bcSFlorian Fainelli { 194856da64bcSFlorian Fainelli struct net_device *dev = switchdev_notifier_info_to_dev(ptr); 194956da64bcSFlorian Fainelli int err; 195056da64bcSFlorian Fainelli 195156da64bcSFlorian Fainelli switch (event) { 195256da64bcSFlorian Fainelli case SWITCHDEV_PORT_ATTR_SET: 195356da64bcSFlorian Fainelli err = switchdev_handle_port_attr_set(dev, ptr, 195456da64bcSFlorian Fainelli ocelot_netdevice_dev_check, 195556da64bcSFlorian Fainelli ocelot_port_attr_set); 195656da64bcSFlorian Fainelli return notifier_from_errno(err); 195756da64bcSFlorian Fainelli } 195856da64bcSFlorian Fainelli 195956da64bcSFlorian Fainelli return NOTIFY_DONE; 196056da64bcSFlorian Fainelli } 196156da64bcSFlorian Fainelli 196256da64bcSFlorian Fainelli struct notifier_block ocelot_switchdev_nb __read_mostly = { 196356da64bcSFlorian Fainelli .notifier_call = ocelot_switchdev_event, 196456da64bcSFlorian Fainelli }; 196556da64bcSFlorian Fainelli EXPORT_SYMBOL(ocelot_switchdev_nb); 196656da64bcSFlorian Fainelli 19670e332c85SPetr Machata static int ocelot_switchdev_blocking_event(struct notifier_block *unused, 19680e332c85SPetr Machata unsigned long event, void *ptr) 19690e332c85SPetr Machata { 19700e332c85SPetr Machata struct net_device *dev = switchdev_notifier_info_to_dev(ptr); 19710e332c85SPetr Machata int err; 19720e332c85SPetr Machata 19730e332c85SPetr Machata switch (event) { 19740e332c85SPetr Machata /* Blocking events. */ 19750e332c85SPetr Machata case SWITCHDEV_PORT_OBJ_ADD: 19760e332c85SPetr Machata err = switchdev_handle_port_obj_add(dev, ptr, 19770e332c85SPetr Machata ocelot_netdevice_dev_check, 19780e332c85SPetr Machata ocelot_port_obj_add); 19790e332c85SPetr Machata return notifier_from_errno(err); 19800e332c85SPetr Machata case SWITCHDEV_PORT_OBJ_DEL: 19810e332c85SPetr Machata err = switchdev_handle_port_obj_del(dev, ptr, 19820e332c85SPetr Machata ocelot_netdevice_dev_check, 19830e332c85SPetr Machata ocelot_port_obj_del); 19840e332c85SPetr Machata return notifier_from_errno(err); 198556da64bcSFlorian Fainelli case SWITCHDEV_PORT_ATTR_SET: 198656da64bcSFlorian Fainelli err = switchdev_handle_port_attr_set(dev, ptr, 198756da64bcSFlorian Fainelli ocelot_netdevice_dev_check, 198856da64bcSFlorian Fainelli ocelot_port_attr_set); 198956da64bcSFlorian Fainelli return notifier_from_errno(err); 19900e332c85SPetr Machata } 19910e332c85SPetr Machata 19920e332c85SPetr Machata return NOTIFY_DONE; 19930e332c85SPetr Machata } 19940e332c85SPetr Machata 19950e332c85SPetr Machata struct notifier_block ocelot_switchdev_blocking_nb __read_mostly = { 19960e332c85SPetr Machata .notifier_call = ocelot_switchdev_blocking_event, 19970e332c85SPetr Machata }; 19980e332c85SPetr Machata EXPORT_SYMBOL(ocelot_switchdev_blocking_nb); 19990e332c85SPetr Machata 20004e3b0468SAntoine Tenart int ocelot_ptp_gettime64(struct ptp_clock_info *ptp, struct timespec64 *ts) 20014e3b0468SAntoine Tenart { 20024e3b0468SAntoine Tenart struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info); 20034e3b0468SAntoine Tenart unsigned long flags; 20044e3b0468SAntoine Tenart time64_t s; 20054e3b0468SAntoine Tenart u32 val; 20064e3b0468SAntoine Tenart s64 ns; 20074e3b0468SAntoine Tenart 20084e3b0468SAntoine Tenart spin_lock_irqsave(&ocelot->ptp_clock_lock, flags); 20094e3b0468SAntoine Tenart 20104e3b0468SAntoine Tenart val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN); 20114e3b0468SAntoine Tenart val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM); 20124e3b0468SAntoine Tenart val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE); 20134e3b0468SAntoine Tenart ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN); 20144e3b0468SAntoine Tenart 20154e3b0468SAntoine Tenart s = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_MSB, TOD_ACC_PIN) & 0xffff; 20164e3b0468SAntoine Tenart s <<= 32; 20174e3b0468SAntoine Tenart s += ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN); 20184e3b0468SAntoine Tenart ns = ocelot_read_rix(ocelot, PTP_PIN_TOD_NSEC, TOD_ACC_PIN); 20194e3b0468SAntoine Tenart 20204e3b0468SAntoine Tenart spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags); 20214e3b0468SAntoine Tenart 20224e3b0468SAntoine Tenart /* Deal with negative values */ 20234e3b0468SAntoine Tenart if (ns >= 0x3ffffff0 && ns <= 0x3fffffff) { 20244e3b0468SAntoine Tenart s--; 20254e3b0468SAntoine Tenart ns &= 0xf; 20264e3b0468SAntoine Tenart ns += 999999984; 20274e3b0468SAntoine Tenart } 20284e3b0468SAntoine Tenart 20294e3b0468SAntoine Tenart set_normalized_timespec64(ts, s, ns); 20304e3b0468SAntoine Tenart return 0; 20314e3b0468SAntoine Tenart } 20324e3b0468SAntoine Tenart EXPORT_SYMBOL(ocelot_ptp_gettime64); 20334e3b0468SAntoine Tenart 20344e3b0468SAntoine Tenart static int ocelot_ptp_settime64(struct ptp_clock_info *ptp, 20354e3b0468SAntoine Tenart const struct timespec64 *ts) 20364e3b0468SAntoine Tenart { 20374e3b0468SAntoine Tenart struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info); 20384e3b0468SAntoine Tenart unsigned long flags; 20394e3b0468SAntoine Tenart u32 val; 20404e3b0468SAntoine Tenart 20414e3b0468SAntoine Tenart spin_lock_irqsave(&ocelot->ptp_clock_lock, flags); 20424e3b0468SAntoine Tenart 20434e3b0468SAntoine Tenart val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN); 20444e3b0468SAntoine Tenart val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM); 20454e3b0468SAntoine Tenart val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_IDLE); 20464e3b0468SAntoine Tenart 20474e3b0468SAntoine Tenart ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN); 20484e3b0468SAntoine Tenart 20494e3b0468SAntoine Tenart ocelot_write_rix(ocelot, lower_32_bits(ts->tv_sec), PTP_PIN_TOD_SEC_LSB, 20504e3b0468SAntoine Tenart TOD_ACC_PIN); 20514e3b0468SAntoine Tenart ocelot_write_rix(ocelot, upper_32_bits(ts->tv_sec), PTP_PIN_TOD_SEC_MSB, 20524e3b0468SAntoine Tenart TOD_ACC_PIN); 20534e3b0468SAntoine Tenart ocelot_write_rix(ocelot, ts->tv_nsec, PTP_PIN_TOD_NSEC, TOD_ACC_PIN); 20544e3b0468SAntoine Tenart 20554e3b0468SAntoine Tenart val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN); 20564e3b0468SAntoine Tenart val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM); 20574e3b0468SAntoine Tenart val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_LOAD); 20584e3b0468SAntoine Tenart 20594e3b0468SAntoine Tenart ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN); 20604e3b0468SAntoine Tenart 20614e3b0468SAntoine Tenart spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags); 20624e3b0468SAntoine Tenart return 0; 20634e3b0468SAntoine Tenart } 20644e3b0468SAntoine Tenart 20654e3b0468SAntoine Tenart static int ocelot_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta) 20664e3b0468SAntoine Tenart { 20674e3b0468SAntoine Tenart if (delta > -(NSEC_PER_SEC / 2) && delta < (NSEC_PER_SEC / 2)) { 20684e3b0468SAntoine Tenart struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info); 20694e3b0468SAntoine Tenart unsigned long flags; 20704e3b0468SAntoine Tenart u32 val; 20714e3b0468SAntoine Tenart 20724e3b0468SAntoine Tenart spin_lock_irqsave(&ocelot->ptp_clock_lock, flags); 20734e3b0468SAntoine Tenart 20744e3b0468SAntoine Tenart val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN); 20754e3b0468SAntoine Tenart val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM); 20764e3b0468SAntoine Tenart val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_IDLE); 20774e3b0468SAntoine Tenart 20784e3b0468SAntoine Tenart ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN); 20794e3b0468SAntoine Tenart 20804e3b0468SAntoine Tenart ocelot_write_rix(ocelot, 0, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN); 20814e3b0468SAntoine Tenart ocelot_write_rix(ocelot, 0, PTP_PIN_TOD_SEC_MSB, TOD_ACC_PIN); 20824e3b0468SAntoine Tenart ocelot_write_rix(ocelot, delta, PTP_PIN_TOD_NSEC, TOD_ACC_PIN); 20834e3b0468SAntoine Tenart 20844e3b0468SAntoine Tenart val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN); 20854e3b0468SAntoine Tenart val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM); 20864e3b0468SAntoine Tenart val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_DELTA); 20874e3b0468SAntoine Tenart 20884e3b0468SAntoine Tenart ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN); 20894e3b0468SAntoine Tenart 20904e3b0468SAntoine Tenart spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags); 20914e3b0468SAntoine Tenart } else { 20924e3b0468SAntoine Tenart /* Fall back using ocelot_ptp_settime64 which is not exact. */ 20934e3b0468SAntoine Tenart struct timespec64 ts; 20944e3b0468SAntoine Tenart u64 now; 20954e3b0468SAntoine Tenart 20964e3b0468SAntoine Tenart ocelot_ptp_gettime64(ptp, &ts); 20974e3b0468SAntoine Tenart 20984e3b0468SAntoine Tenart now = ktime_to_ns(timespec64_to_ktime(ts)); 20994e3b0468SAntoine Tenart ts = ns_to_timespec64(now + delta); 21004e3b0468SAntoine Tenart 21014e3b0468SAntoine Tenart ocelot_ptp_settime64(ptp, &ts); 21024e3b0468SAntoine Tenart } 21034e3b0468SAntoine Tenart return 0; 21044e3b0468SAntoine Tenart } 21054e3b0468SAntoine Tenart 21064e3b0468SAntoine Tenart static int ocelot_ptp_adjfine(struct ptp_clock_info *ptp, long scaled_ppm) 21074e3b0468SAntoine Tenart { 21084e3b0468SAntoine Tenart struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info); 21094e3b0468SAntoine Tenart u32 unit = 0, direction = 0; 21104e3b0468SAntoine Tenart unsigned long flags; 21114e3b0468SAntoine Tenart u64 adj = 0; 21124e3b0468SAntoine Tenart 21134e3b0468SAntoine Tenart spin_lock_irqsave(&ocelot->ptp_clock_lock, flags); 21144e3b0468SAntoine Tenart 21154e3b0468SAntoine Tenart if (!scaled_ppm) 21164e3b0468SAntoine Tenart goto disable_adj; 21174e3b0468SAntoine Tenart 21184e3b0468SAntoine Tenart if (scaled_ppm < 0) { 21194e3b0468SAntoine Tenart direction = PTP_CFG_CLK_ADJ_CFG_DIR; 21204e3b0468SAntoine Tenart scaled_ppm = -scaled_ppm; 21214e3b0468SAntoine Tenart } 21224e3b0468SAntoine Tenart 21234e3b0468SAntoine Tenart adj = PSEC_PER_SEC << 16; 21244e3b0468SAntoine Tenart do_div(adj, scaled_ppm); 21254e3b0468SAntoine Tenart do_div(adj, 1000); 21264e3b0468SAntoine Tenart 21274e3b0468SAntoine Tenart /* If the adjustment value is too large, use ns instead */ 21284e3b0468SAntoine Tenart if (adj >= (1L << 30)) { 21294e3b0468SAntoine Tenart unit = PTP_CFG_CLK_ADJ_FREQ_NS; 21304e3b0468SAntoine Tenart do_div(adj, 1000); 21314e3b0468SAntoine Tenart } 21324e3b0468SAntoine Tenart 21334e3b0468SAntoine Tenart /* Still too big */ 21344e3b0468SAntoine Tenart if (adj >= (1L << 30)) 21354e3b0468SAntoine Tenart goto disable_adj; 21364e3b0468SAntoine Tenart 21374e3b0468SAntoine Tenart ocelot_write(ocelot, unit | adj, PTP_CLK_CFG_ADJ_FREQ); 21384e3b0468SAntoine Tenart ocelot_write(ocelot, PTP_CFG_CLK_ADJ_CFG_ENA | direction, 21394e3b0468SAntoine Tenart PTP_CLK_CFG_ADJ_CFG); 21404e3b0468SAntoine Tenart 21414e3b0468SAntoine Tenart spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags); 21424e3b0468SAntoine Tenart return 0; 21434e3b0468SAntoine Tenart 21444e3b0468SAntoine Tenart disable_adj: 21454e3b0468SAntoine Tenart ocelot_write(ocelot, 0, PTP_CLK_CFG_ADJ_CFG); 21464e3b0468SAntoine Tenart 21474e3b0468SAntoine Tenart spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags); 21484e3b0468SAntoine Tenart return 0; 21494e3b0468SAntoine Tenart } 21504e3b0468SAntoine Tenart 21514e3b0468SAntoine Tenart static struct ptp_clock_info ocelot_ptp_clock_info = { 21524e3b0468SAntoine Tenart .owner = THIS_MODULE, 21534e3b0468SAntoine Tenart .name = "ocelot ptp", 21544e3b0468SAntoine Tenart .max_adj = 0x7fffffff, 21554e3b0468SAntoine Tenart .n_alarm = 0, 21564e3b0468SAntoine Tenart .n_ext_ts = 0, 21574e3b0468SAntoine Tenart .n_per_out = 0, 21584e3b0468SAntoine Tenart .n_pins = 0, 21594e3b0468SAntoine Tenart .pps = 0, 21604e3b0468SAntoine Tenart .gettime64 = ocelot_ptp_gettime64, 21614e3b0468SAntoine Tenart .settime64 = ocelot_ptp_settime64, 21624e3b0468SAntoine Tenart .adjtime = ocelot_ptp_adjtime, 21634e3b0468SAntoine Tenart .adjfine = ocelot_ptp_adjfine, 21644e3b0468SAntoine Tenart }; 21654e3b0468SAntoine Tenart 21664e3b0468SAntoine Tenart static int ocelot_init_timestamp(struct ocelot *ocelot) 21674e3b0468SAntoine Tenart { 21689385973fSVladimir Oltean struct ptp_clock *ptp_clock; 21699385973fSVladimir Oltean 21704e3b0468SAntoine Tenart ocelot->ptp_info = ocelot_ptp_clock_info; 21719385973fSVladimir Oltean ptp_clock = ptp_clock_register(&ocelot->ptp_info, ocelot->dev); 21729385973fSVladimir Oltean if (IS_ERR(ptp_clock)) 21739385973fSVladimir Oltean return PTR_ERR(ptp_clock); 21744e3b0468SAntoine Tenart /* Check if PHC support is missing at the configuration level */ 21759385973fSVladimir Oltean if (!ptp_clock) 21764e3b0468SAntoine Tenart return 0; 21774e3b0468SAntoine Tenart 21789385973fSVladimir Oltean ocelot->ptp_clock = ptp_clock; 21799385973fSVladimir Oltean 21804e3b0468SAntoine Tenart ocelot_write(ocelot, SYS_PTP_CFG_PTP_STAMP_WID(30), SYS_PTP_CFG); 21814e3b0468SAntoine Tenart ocelot_write(ocelot, 0xffffffff, ANA_TABLES_PTP_ID_LOW); 21824e3b0468SAntoine Tenart ocelot_write(ocelot, 0xffffffff, ANA_TABLES_PTP_ID_HIGH); 21834e3b0468SAntoine Tenart 21844e3b0468SAntoine Tenart ocelot_write(ocelot, PTP_CFG_MISC_PTP_EN, PTP_CFG_MISC); 21854e3b0468SAntoine Tenart 21864e3b0468SAntoine Tenart /* There is no device reconfiguration, PTP Rx stamping is always 21874e3b0468SAntoine Tenart * enabled. 21884e3b0468SAntoine Tenart */ 21894e3b0468SAntoine Tenart ocelot->hwtstamp_config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT; 21904e3b0468SAntoine Tenart 21914e3b0468SAntoine Tenart return 0; 21924e3b0468SAntoine Tenart } 21934e3b0468SAntoine Tenart 2194fa914e9cSVladimir Oltean static void ocelot_port_set_mtu(struct ocelot *ocelot, int port, size_t mtu) 219531350d7fSVladimir Oltean { 219631350d7fSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 21975bc9d2e6SVladimir Oltean int atop_wm; 219831350d7fSVladimir Oltean 2199fa914e9cSVladimir Oltean ocelot_port_writel(ocelot_port, mtu, DEV_MAC_MAXLEN_CFG); 2200fa914e9cSVladimir Oltean 2201fa914e9cSVladimir Oltean /* Set Pause WM hysteresis 2202fa914e9cSVladimir Oltean * 152 = 6 * mtu / OCELOT_BUFFER_CELL_SZ 2203fa914e9cSVladimir Oltean * 101 = 4 * mtu / OCELOT_BUFFER_CELL_SZ 2204fa914e9cSVladimir Oltean */ 2205fa914e9cSVladimir Oltean ocelot_write_rix(ocelot, SYS_PAUSE_CFG_PAUSE_ENA | 2206fa914e9cSVladimir Oltean SYS_PAUSE_CFG_PAUSE_STOP(101) | 2207fa914e9cSVladimir Oltean SYS_PAUSE_CFG_PAUSE_START(152), SYS_PAUSE_CFG, port); 2208fa914e9cSVladimir Oltean 2209fa914e9cSVladimir Oltean /* Tail dropping watermark */ 2210fa914e9cSVladimir Oltean atop_wm = (ocelot->shared_queue_sz - 9 * mtu) / OCELOT_BUFFER_CELL_SZ; 2211fa914e9cSVladimir Oltean ocelot_write_rix(ocelot, ocelot_wm_enc(9 * mtu), 2212fa914e9cSVladimir Oltean SYS_ATOP, port); 2213fa914e9cSVladimir Oltean ocelot_write(ocelot, ocelot_wm_enc(atop_wm), SYS_ATOP_TOT_CFG); 2214fa914e9cSVladimir Oltean } 2215fa914e9cSVladimir Oltean 22165e256365SVladimir Oltean void ocelot_init_port(struct ocelot *ocelot, int port) 2217fa914e9cSVladimir Oltean { 2218fa914e9cSVladimir Oltean struct ocelot_port *ocelot_port = ocelot->ports[port]; 2219fa914e9cSVladimir Oltean 2220b049da13SYangbo Lu skb_queue_head_init(&ocelot_port->tx_skbs); 222131350d7fSVladimir Oltean 222231350d7fSVladimir Oltean /* Basic L2 initialization */ 222331350d7fSVladimir Oltean 22245bc9d2e6SVladimir Oltean /* Set MAC IFG Gaps 22255bc9d2e6SVladimir Oltean * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0 22265bc9d2e6SVladimir Oltean * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5 22275bc9d2e6SVladimir Oltean */ 22285bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5), 22295bc9d2e6SVladimir Oltean DEV_MAC_IFG_CFG); 22305bc9d2e6SVladimir Oltean 22315bc9d2e6SVladimir Oltean /* Load seed (0) and set MAC HDX late collision */ 22325bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) | 22335bc9d2e6SVladimir Oltean DEV_MAC_HDX_CFG_SEED_LOAD, 22345bc9d2e6SVladimir Oltean DEV_MAC_HDX_CFG); 22355bc9d2e6SVladimir Oltean mdelay(1); 22365bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67), 22375bc9d2e6SVladimir Oltean DEV_MAC_HDX_CFG); 22385bc9d2e6SVladimir Oltean 22395bc9d2e6SVladimir Oltean /* Set Max Length and maximum tags allowed */ 2240fa914e9cSVladimir Oltean ocelot_port_set_mtu(ocelot, port, VLAN_ETH_FRAME_LEN); 22415bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) | 22425bc9d2e6SVladimir Oltean DEV_MAC_TAGS_CFG_VLAN_AWR_ENA | 22435bc9d2e6SVladimir Oltean DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA, 22445bc9d2e6SVladimir Oltean DEV_MAC_TAGS_CFG); 22455bc9d2e6SVladimir Oltean 22465bc9d2e6SVladimir Oltean /* Set SMAC of Pause frame (00:00:00:00:00:00) */ 22475bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG); 22485bc9d2e6SVladimir Oltean ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG); 22495bc9d2e6SVladimir Oltean 225031350d7fSVladimir Oltean /* Drop frames with multicast source address */ 225131350d7fSVladimir Oltean ocelot_rmw_gix(ocelot, ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA, 225231350d7fSVladimir Oltean ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA, 225331350d7fSVladimir Oltean ANA_PORT_DROP_CFG, port); 225431350d7fSVladimir Oltean 225531350d7fSVladimir Oltean /* Set default VLAN and tag type to 8021Q. */ 225631350d7fSVladimir Oltean ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q), 225731350d7fSVladimir Oltean REW_PORT_VLAN_CFG_PORT_TPID_M, 225831350d7fSVladimir Oltean REW_PORT_VLAN_CFG, port); 225931350d7fSVladimir Oltean 226031350d7fSVladimir Oltean /* Enable vcap lookups */ 226131350d7fSVladimir Oltean ocelot_vcap_enable(ocelot, port); 226231350d7fSVladimir Oltean } 22635e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_init_port); 226431350d7fSVladimir Oltean 2265a556c76aSAlexandre Belloni int ocelot_probe_port(struct ocelot *ocelot, u8 port, 2266a556c76aSAlexandre Belloni void __iomem *regs, 2267a556c76aSAlexandre Belloni struct phy_device *phy) 2268a556c76aSAlexandre Belloni { 2269004d44f6SVladimir Oltean struct ocelot_port_private *priv; 2270a556c76aSAlexandre Belloni struct ocelot_port *ocelot_port; 2271a556c76aSAlexandre Belloni struct net_device *dev; 2272a556c76aSAlexandre Belloni int err; 2273a556c76aSAlexandre Belloni 2274004d44f6SVladimir Oltean dev = alloc_etherdev(sizeof(struct ocelot_port_private)); 2275a556c76aSAlexandre Belloni if (!dev) 2276a556c76aSAlexandre Belloni return -ENOMEM; 2277a556c76aSAlexandre Belloni SET_NETDEV_DEV(dev, ocelot->dev); 2278004d44f6SVladimir Oltean priv = netdev_priv(dev); 2279004d44f6SVladimir Oltean priv->dev = dev; 2280004d44f6SVladimir Oltean priv->phy = phy; 2281004d44f6SVladimir Oltean priv->chip_port = port; 2282004d44f6SVladimir Oltean ocelot_port = &priv->port; 2283a556c76aSAlexandre Belloni ocelot_port->ocelot = ocelot; 2284a556c76aSAlexandre Belloni ocelot_port->regs = regs; 2285a556c76aSAlexandre Belloni ocelot->ports[port] = ocelot_port; 2286a556c76aSAlexandre Belloni 2287a556c76aSAlexandre Belloni dev->netdev_ops = &ocelot_port_netdev_ops; 2288a556c76aSAlexandre Belloni dev->ethtool_ops = &ocelot_ethtool_ops; 2289a556c76aSAlexandre Belloni 22902c1d029aSJoergen Andreasen dev->hw_features |= NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_RXFCS | 22912c1d029aSJoergen Andreasen NETIF_F_HW_TC; 22922c1d029aSJoergen Andreasen dev->features |= NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_HW_TC; 22937142529fSAntoine Tenart 2294a556c76aSAlexandre Belloni memcpy(dev->dev_addr, ocelot->base_mac, ETH_ALEN); 2295a556c76aSAlexandre Belloni dev->dev_addr[ETH_ALEN - 1] += port; 2296a556c76aSAlexandre Belloni ocelot_mact_learn(ocelot, PGID_CPU, dev->dev_addr, ocelot_port->pvid, 2297a556c76aSAlexandre Belloni ENTRYTYPE_LOCKED); 2298a556c76aSAlexandre Belloni 229931350d7fSVladimir Oltean ocelot_init_port(ocelot, port); 23004e3b0468SAntoine Tenart 2301a556c76aSAlexandre Belloni err = register_netdev(dev); 2302a556c76aSAlexandre Belloni if (err) { 2303a556c76aSAlexandre Belloni dev_err(ocelot->dev, "register_netdev failed\n"); 230431350d7fSVladimir Oltean free_netdev(dev); 2305a556c76aSAlexandre Belloni } 2306a556c76aSAlexandre Belloni 2307a556c76aSAlexandre Belloni return err; 2308a556c76aSAlexandre Belloni } 2309a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_probe_port); 2310a556c76aSAlexandre Belloni 231121468199SVladimir Oltean void ocelot_set_cpu_port(struct ocelot *ocelot, int cpu, 231221468199SVladimir Oltean enum ocelot_tag_prefix injection, 231321468199SVladimir Oltean enum ocelot_tag_prefix extraction) 231421468199SVladimir Oltean { 231521468199SVladimir Oltean /* Configure and enable the CPU port. */ 231621468199SVladimir Oltean ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu); 231721468199SVladimir Oltean ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU); 231821468199SVladimir Oltean ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA | 231921468199SVladimir Oltean ANA_PORT_PORT_CFG_PORTID_VAL(cpu), 232021468199SVladimir Oltean ANA_PORT_PORT_CFG, cpu); 232121468199SVladimir Oltean 232221468199SVladimir Oltean /* If the CPU port is a physical port, set up the port in Node 232321468199SVladimir Oltean * Processor Interface (NPI) mode. This is the mode through which 232421468199SVladimir Oltean * frames can be injected from and extracted to an external CPU. 232521468199SVladimir Oltean * Only one port can be an NPI at the same time. 232621468199SVladimir Oltean */ 232721468199SVladimir Oltean if (cpu < ocelot->num_phys_ports) { 2328ba551bc3SVladimir Oltean int mtu = VLAN_ETH_FRAME_LEN + OCELOT_TAG_LEN; 2329ba551bc3SVladimir Oltean 233021468199SVladimir Oltean ocelot_write(ocelot, QSYS_EXT_CPU_CFG_EXT_CPUQ_MSK_M | 233121468199SVladimir Oltean QSYS_EXT_CPU_CFG_EXT_CPU_PORT(cpu), 233221468199SVladimir Oltean QSYS_EXT_CPU_CFG); 2333ba551bc3SVladimir Oltean 2334ba551bc3SVladimir Oltean if (injection == OCELOT_TAG_PREFIX_SHORT) 2335ba551bc3SVladimir Oltean mtu += OCELOT_SHORT_PREFIX_LEN; 2336ba551bc3SVladimir Oltean else if (injection == OCELOT_TAG_PREFIX_LONG) 2337ba551bc3SVladimir Oltean mtu += OCELOT_LONG_PREFIX_LEN; 2338ba551bc3SVladimir Oltean 2339ba551bc3SVladimir Oltean ocelot_port_set_mtu(ocelot, cpu, mtu); 234021468199SVladimir Oltean } 234121468199SVladimir Oltean 234221468199SVladimir Oltean /* CPU port Injection/Extraction configuration */ 234321468199SVladimir Oltean ocelot_write_rix(ocelot, QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE | 234421468199SVladimir Oltean QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG(1) | 234521468199SVladimir Oltean QSYS_SWITCH_PORT_MODE_PORT_ENA, 234621468199SVladimir Oltean QSYS_SWITCH_PORT_MODE, cpu); 234721468199SVladimir Oltean ocelot_write_rix(ocelot, SYS_PORT_MODE_INCL_XTR_HDR(extraction) | 234821468199SVladimir Oltean SYS_PORT_MODE_INCL_INJ_HDR(injection), 234921468199SVladimir Oltean SYS_PORT_MODE, cpu); 235021468199SVladimir Oltean 235121468199SVladimir Oltean /* Configure the CPU port to be VLAN aware */ 235221468199SVladimir Oltean ocelot_write_gix(ocelot, ANA_PORT_VLAN_CFG_VLAN_VID(0) | 235321468199SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA | 235421468199SVladimir Oltean ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1), 235521468199SVladimir Oltean ANA_PORT_VLAN_CFG, cpu); 235621468199SVladimir Oltean 235721468199SVladimir Oltean ocelot->cpu = cpu; 235821468199SVladimir Oltean } 235921468199SVladimir Oltean EXPORT_SYMBOL(ocelot_set_cpu_port); 236021468199SVladimir Oltean 2361a556c76aSAlexandre Belloni int ocelot_init(struct ocelot *ocelot) 2362a556c76aSAlexandre Belloni { 2363a556c76aSAlexandre Belloni char queue_name[32]; 236421468199SVladimir Oltean int i, ret; 236521468199SVladimir Oltean u32 port; 2366a556c76aSAlexandre Belloni 23673a77b593SVladimir Oltean if (ocelot->ops->reset) { 23683a77b593SVladimir Oltean ret = ocelot->ops->reset(ocelot); 23693a77b593SVladimir Oltean if (ret) { 23703a77b593SVladimir Oltean dev_err(ocelot->dev, "Switch reset failed\n"); 23713a77b593SVladimir Oltean return ret; 23723a77b593SVladimir Oltean } 23733a77b593SVladimir Oltean } 23743a77b593SVladimir Oltean 2375dc96ee37SAlexandre Belloni ocelot->lags = devm_kcalloc(ocelot->dev, ocelot->num_phys_ports, 2376dc96ee37SAlexandre Belloni sizeof(u32), GFP_KERNEL); 2377dc96ee37SAlexandre Belloni if (!ocelot->lags) 2378dc96ee37SAlexandre Belloni return -ENOMEM; 2379dc96ee37SAlexandre Belloni 2380a556c76aSAlexandre Belloni ocelot->stats = devm_kcalloc(ocelot->dev, 2381a556c76aSAlexandre Belloni ocelot->num_phys_ports * ocelot->num_stats, 2382a556c76aSAlexandre Belloni sizeof(u64), GFP_KERNEL); 2383a556c76aSAlexandre Belloni if (!ocelot->stats) 2384a556c76aSAlexandre Belloni return -ENOMEM; 2385a556c76aSAlexandre Belloni 2386a556c76aSAlexandre Belloni mutex_init(&ocelot->stats_lock); 23874e3b0468SAntoine Tenart mutex_init(&ocelot->ptp_lock); 23884e3b0468SAntoine Tenart spin_lock_init(&ocelot->ptp_clock_lock); 2389a556c76aSAlexandre Belloni snprintf(queue_name, sizeof(queue_name), "%s-stats", 2390a556c76aSAlexandre Belloni dev_name(ocelot->dev)); 2391a556c76aSAlexandre Belloni ocelot->stats_queue = create_singlethread_workqueue(queue_name); 2392a556c76aSAlexandre Belloni if (!ocelot->stats_queue) 2393a556c76aSAlexandre Belloni return -ENOMEM; 2394a556c76aSAlexandre Belloni 23952b120ddeSClaudiu Manoil INIT_LIST_HEAD(&ocelot->multicast); 2396a556c76aSAlexandre Belloni ocelot_mact_init(ocelot); 2397a556c76aSAlexandre Belloni ocelot_vlan_init(ocelot); 2398b5962294SHoratiu Vultur ocelot_ace_init(ocelot); 2399a556c76aSAlexandre Belloni 2400a556c76aSAlexandre Belloni for (port = 0; port < ocelot->num_phys_ports; port++) { 2401a556c76aSAlexandre Belloni /* Clear all counters (5 groups) */ 2402a556c76aSAlexandre Belloni ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) | 2403a556c76aSAlexandre Belloni SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f), 2404a556c76aSAlexandre Belloni SYS_STAT_CFG); 2405a556c76aSAlexandre Belloni } 2406a556c76aSAlexandre Belloni 2407a556c76aSAlexandre Belloni /* Only use S-Tag */ 2408a556c76aSAlexandre Belloni ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG); 2409a556c76aSAlexandre Belloni 2410a556c76aSAlexandre Belloni /* Aggregation mode */ 2411a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA | 2412a556c76aSAlexandre Belloni ANA_AGGR_CFG_AC_DMAC_ENA | 2413a556c76aSAlexandre Belloni ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA | 2414a556c76aSAlexandre Belloni ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA, ANA_AGGR_CFG); 2415a556c76aSAlexandre Belloni 2416a556c76aSAlexandre Belloni /* Set MAC age time to default value. The entry is aged after 2417a556c76aSAlexandre Belloni * 2*AGE_PERIOD 2418a556c76aSAlexandre Belloni */ 2419a556c76aSAlexandre Belloni ocelot_write(ocelot, 2420a556c76aSAlexandre Belloni ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ), 2421a556c76aSAlexandre Belloni ANA_AUTOAGE); 2422a556c76aSAlexandre Belloni 2423a556c76aSAlexandre Belloni /* Disable learning for frames discarded by VLAN ingress filtering */ 2424a556c76aSAlexandre Belloni regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1); 2425a556c76aSAlexandre Belloni 2426a556c76aSAlexandre Belloni /* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */ 2427a556c76aSAlexandre Belloni ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA | 2428a556c76aSAlexandre Belloni SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING); 2429a556c76aSAlexandre Belloni 2430a556c76aSAlexandre Belloni /* Setup flooding PGIDs */ 2431a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) | 2432a556c76aSAlexandre Belloni ANA_FLOODING_FLD_BROADCAST(PGID_MC) | 2433a556c76aSAlexandre Belloni ANA_FLOODING_FLD_UNICAST(PGID_UC), 2434a556c76aSAlexandre Belloni ANA_FLOODING, 0); 2435a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) | 2436a556c76aSAlexandre Belloni ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) | 2437a556c76aSAlexandre Belloni ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) | 2438a556c76aSAlexandre Belloni ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC), 2439a556c76aSAlexandre Belloni ANA_FLOODING_IPMC); 2440a556c76aSAlexandre Belloni 2441a556c76aSAlexandre Belloni for (port = 0; port < ocelot->num_phys_ports; port++) { 2442a556c76aSAlexandre Belloni /* Transmit the frame to the local port. */ 2443a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port); 2444a556c76aSAlexandre Belloni /* Do not forward BPDU frames to the front ports. */ 2445a556c76aSAlexandre Belloni ocelot_write_gix(ocelot, 2446a556c76aSAlexandre Belloni ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff), 2447a556c76aSAlexandre Belloni ANA_PORT_CPU_FWD_BPDU_CFG, 2448a556c76aSAlexandre Belloni port); 2449a556c76aSAlexandre Belloni /* Ensure bridging is disabled */ 2450a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port); 2451a556c76aSAlexandre Belloni } 2452a556c76aSAlexandre Belloni 2453a556c76aSAlexandre Belloni /* Allow broadcast MAC frames. */ 2454a556c76aSAlexandre Belloni for (i = ocelot->num_phys_ports + 1; i < PGID_CPU; i++) { 2455a556c76aSAlexandre Belloni u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0)); 2456a556c76aSAlexandre Belloni 2457a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i); 2458a556c76aSAlexandre Belloni } 2459a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 2460a556c76aSAlexandre Belloni ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports, 0)), 2461a556c76aSAlexandre Belloni ANA_PGID_PGID, PGID_MC); 2462a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4); 2463a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6); 2464a556c76aSAlexandre Belloni 2465a556c76aSAlexandre Belloni /* Allow manual injection via DEVCPU_QS registers, and byte swap these 2466a556c76aSAlexandre Belloni * registers endianness. 2467a556c76aSAlexandre Belloni */ 2468a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP | 2469a556c76aSAlexandre Belloni QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0); 2470a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP | 2471a556c76aSAlexandre Belloni QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0); 2472a556c76aSAlexandre Belloni ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) | 2473a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_LRN(2) | 2474a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) | 2475a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) | 2476a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) | 2477a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) | 2478a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) | 2479a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_IGMP(6) | 2480a556c76aSAlexandre Belloni ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG); 2481a556c76aSAlexandre Belloni for (i = 0; i < 16; i++) 2482a556c76aSAlexandre Belloni ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) | 2483a556c76aSAlexandre Belloni ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6), 2484a556c76aSAlexandre Belloni ANA_CPUQ_8021_CFG, i); 2485a556c76aSAlexandre Belloni 24861e1caa97SClaudiu Manoil INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats_work); 2487a556c76aSAlexandre Belloni queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work, 2488a556c76aSAlexandre Belloni OCELOT_STATS_CHECK_DELAY); 24894e3b0468SAntoine Tenart 24904e3b0468SAntoine Tenart if (ocelot->ptp) { 24914e3b0468SAntoine Tenart ret = ocelot_init_timestamp(ocelot); 24924e3b0468SAntoine Tenart if (ret) { 24934e3b0468SAntoine Tenart dev_err(ocelot->dev, 24944e3b0468SAntoine Tenart "Timestamp initialization failed\n"); 24954e3b0468SAntoine Tenart return ret; 24964e3b0468SAntoine Tenart } 24974e3b0468SAntoine Tenart } 24984e3b0468SAntoine Tenart 2499a556c76aSAlexandre Belloni return 0; 2500a556c76aSAlexandre Belloni } 2501a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_init); 2502a556c76aSAlexandre Belloni 2503a556c76aSAlexandre Belloni void ocelot_deinit(struct ocelot *ocelot) 2504a556c76aSAlexandre Belloni { 25054e3b0468SAntoine Tenart struct ocelot_port *port; 25064e3b0468SAntoine Tenart int i; 25074e3b0468SAntoine Tenart 2508c5d13969SClaudiu Manoil cancel_delayed_work(&ocelot->stats_work); 2509a556c76aSAlexandre Belloni destroy_workqueue(ocelot->stats_queue); 2510a556c76aSAlexandre Belloni mutex_destroy(&ocelot->stats_lock); 25119385973fSVladimir Oltean if (ocelot->ptp_clock) 25129385973fSVladimir Oltean ptp_clock_unregister(ocelot->ptp_clock); 25134e3b0468SAntoine Tenart 25144e3b0468SAntoine Tenart for (i = 0; i < ocelot->num_phys_ports; i++) { 25154e3b0468SAntoine Tenart port = ocelot->ports[i]; 2516b049da13SYangbo Lu skb_queue_purge(&port->tx_skbs); 25174e3b0468SAntoine Tenart } 2518a556c76aSAlexandre Belloni } 2519a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_deinit); 2520a556c76aSAlexandre Belloni 2521a556c76aSAlexandre Belloni MODULE_LICENSE("Dual MIT/GPL"); 2522