xref: /openbmc/linux/drivers/net/ethernet/mscc/ocelot.c (revision 01af940e9be623c5492ddb8a5d7f02586fea1c5b)
1a556c76aSAlexandre Belloni // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2a556c76aSAlexandre Belloni /*
3a556c76aSAlexandre Belloni  * Microsemi Ocelot Switch driver
4a556c76aSAlexandre Belloni  *
5a556c76aSAlexandre Belloni  * Copyright (c) 2017 Microsemi Corporation
6a556c76aSAlexandre Belloni  */
740d3f295SVladimir Oltean #include <linux/dsa/ocelot.h>
8a556c76aSAlexandre Belloni #include <linux/if_bridge.h>
939e5308bSYangbo Lu #include <linux/ptp_classify.h>
1020968054SVladimir Oltean #include <soc/mscc/ocelot_vcap.h>
11a556c76aSAlexandre Belloni #include "ocelot.h"
123c83654fSVladimir Oltean #include "ocelot_vcap.h"
13a556c76aSAlexandre Belloni 
14639c1b26SSteen Hegelund #define TABLE_UPDATE_SLEEP_US 10
15639c1b26SSteen Hegelund #define TABLE_UPDATE_TIMEOUT_US 100000
16639c1b26SSteen Hegelund 
17a556c76aSAlexandre Belloni struct ocelot_mact_entry {
18a556c76aSAlexandre Belloni 	u8 mac[ETH_ALEN];
19a556c76aSAlexandre Belloni 	u16 vid;
20a556c76aSAlexandre Belloni 	enum macaccess_entry_type type;
21a556c76aSAlexandre Belloni };
22a556c76aSAlexandre Belloni 
23639c1b26SSteen Hegelund static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot)
24639c1b26SSteen Hegelund {
25639c1b26SSteen Hegelund 	return ocelot_read(ocelot, ANA_TABLES_MACACCESS);
26639c1b26SSteen Hegelund }
27639c1b26SSteen Hegelund 
28a556c76aSAlexandre Belloni static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot)
29a556c76aSAlexandre Belloni {
30639c1b26SSteen Hegelund 	u32 val;
31a556c76aSAlexandre Belloni 
32639c1b26SSteen Hegelund 	return readx_poll_timeout(ocelot_mact_read_macaccess,
33639c1b26SSteen Hegelund 		ocelot, val,
34639c1b26SSteen Hegelund 		(val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) ==
35639c1b26SSteen Hegelund 		MACACCESS_CMD_IDLE,
36639c1b26SSteen Hegelund 		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
37a556c76aSAlexandre Belloni }
38a556c76aSAlexandre Belloni 
39a556c76aSAlexandre Belloni static void ocelot_mact_select(struct ocelot *ocelot,
40a556c76aSAlexandre Belloni 			       const unsigned char mac[ETH_ALEN],
41a556c76aSAlexandre Belloni 			       unsigned int vid)
42a556c76aSAlexandre Belloni {
43a556c76aSAlexandre Belloni 	u32 macl = 0, mach = 0;
44a556c76aSAlexandre Belloni 
45a556c76aSAlexandre Belloni 	/* Set the MAC address to handle and the vlan associated in a format
46a556c76aSAlexandre Belloni 	 * understood by the hardware.
47a556c76aSAlexandre Belloni 	 */
48a556c76aSAlexandre Belloni 	mach |= vid    << 16;
49a556c76aSAlexandre Belloni 	mach |= mac[0] << 8;
50a556c76aSAlexandre Belloni 	mach |= mac[1] << 0;
51a556c76aSAlexandre Belloni 	macl |= mac[2] << 24;
52a556c76aSAlexandre Belloni 	macl |= mac[3] << 16;
53a556c76aSAlexandre Belloni 	macl |= mac[4] << 8;
54a556c76aSAlexandre Belloni 	macl |= mac[5] << 0;
55a556c76aSAlexandre Belloni 
56a556c76aSAlexandre Belloni 	ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA);
57a556c76aSAlexandre Belloni 	ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA);
58a556c76aSAlexandre Belloni 
59a556c76aSAlexandre Belloni }
60a556c76aSAlexandre Belloni 
619c90eea3SVladimir Oltean int ocelot_mact_learn(struct ocelot *ocelot, int port,
62a556c76aSAlexandre Belloni 		      const unsigned char mac[ETH_ALEN],
639c90eea3SVladimir Oltean 		      unsigned int vid, enum macaccess_entry_type type)
64a556c76aSAlexandre Belloni {
65584b7cfcSAlban Bedel 	u32 cmd = ANA_TABLES_MACACCESS_VALID |
66584b7cfcSAlban Bedel 		ANA_TABLES_MACACCESS_DEST_IDX(port) |
67584b7cfcSAlban Bedel 		ANA_TABLES_MACACCESS_ENTRYTYPE(type) |
68584b7cfcSAlban Bedel 		ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN);
69584b7cfcSAlban Bedel 	unsigned int mc_ports;
70584b7cfcSAlban Bedel 
71584b7cfcSAlban Bedel 	/* Set MAC_CPU_COPY if the CPU port is used by a multicast entry */
72584b7cfcSAlban Bedel 	if (type == ENTRYTYPE_MACv4)
73584b7cfcSAlban Bedel 		mc_ports = (mac[1] << 8) | mac[2];
74584b7cfcSAlban Bedel 	else if (type == ENTRYTYPE_MACv6)
75584b7cfcSAlban Bedel 		mc_ports = (mac[0] << 8) | mac[1];
76584b7cfcSAlban Bedel 	else
77584b7cfcSAlban Bedel 		mc_ports = 0;
78584b7cfcSAlban Bedel 
79584b7cfcSAlban Bedel 	if (mc_ports & BIT(ocelot->num_phys_ports))
80584b7cfcSAlban Bedel 		cmd |= ANA_TABLES_MACACCESS_MAC_CPU_COPY;
81584b7cfcSAlban Bedel 
82a556c76aSAlexandre Belloni 	ocelot_mact_select(ocelot, mac, vid);
83a556c76aSAlexandre Belloni 
84a556c76aSAlexandre Belloni 	/* Issue a write command */
85584b7cfcSAlban Bedel 	ocelot_write(ocelot, cmd, ANA_TABLES_MACACCESS);
86a556c76aSAlexandre Belloni 
87a556c76aSAlexandre Belloni 	return ocelot_mact_wait_for_completion(ocelot);
88a556c76aSAlexandre Belloni }
899c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_mact_learn);
90a556c76aSAlexandre Belloni 
919c90eea3SVladimir Oltean int ocelot_mact_forget(struct ocelot *ocelot,
929c90eea3SVladimir Oltean 		       const unsigned char mac[ETH_ALEN], unsigned int vid)
93a556c76aSAlexandre Belloni {
94a556c76aSAlexandre Belloni 	ocelot_mact_select(ocelot, mac, vid);
95a556c76aSAlexandre Belloni 
96a556c76aSAlexandre Belloni 	/* Issue a forget command */
97a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
98a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET),
99a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS);
100a556c76aSAlexandre Belloni 
101a556c76aSAlexandre Belloni 	return ocelot_mact_wait_for_completion(ocelot);
102a556c76aSAlexandre Belloni }
1039c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_mact_forget);
104a556c76aSAlexandre Belloni 
105a556c76aSAlexandre Belloni static void ocelot_mact_init(struct ocelot *ocelot)
106a556c76aSAlexandre Belloni {
107a556c76aSAlexandre Belloni 	/* Configure the learning mode entries attributes:
108a556c76aSAlexandre Belloni 	 * - Do not copy the frame to the CPU extraction queues.
109a556c76aSAlexandre Belloni 	 * - Use the vlan and mac_cpoy for dmac lookup.
110a556c76aSAlexandre Belloni 	 */
111a556c76aSAlexandre Belloni 	ocelot_rmw(ocelot, 0,
112a556c76aSAlexandre Belloni 		   ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS
113a556c76aSAlexandre Belloni 		   | ANA_AGENCTRL_LEARN_FWD_KILL
114a556c76aSAlexandre Belloni 		   | ANA_AGENCTRL_LEARN_IGNORE_VLAN,
115a556c76aSAlexandre Belloni 		   ANA_AGENCTRL);
116a556c76aSAlexandre Belloni 
117a556c76aSAlexandre Belloni 	/* Clear the MAC table */
118a556c76aSAlexandre Belloni 	ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS);
119a556c76aSAlexandre Belloni }
120a556c76aSAlexandre Belloni 
121f270dbfaSVladimir Oltean static void ocelot_vcap_enable(struct ocelot *ocelot, int port)
122b5962294SHoratiu Vultur {
123b5962294SHoratiu Vultur 	ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA |
124b5962294SHoratiu Vultur 			 ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa),
125f270dbfaSVladimir Oltean 			 ANA_PORT_VCAP_S2_CFG, port);
12675944fdaSXiaoliang Yang 
12775944fdaSXiaoliang Yang 	ocelot_write_gix(ocelot, ANA_PORT_VCAP_CFG_S1_ENA,
12875944fdaSXiaoliang Yang 			 ANA_PORT_VCAP_CFG, port);
1292f17c050SXiaoliang Yang 
1302f17c050SXiaoliang Yang 	ocelot_rmw_gix(ocelot, REW_PORT_CFG_ES0_EN,
1312f17c050SXiaoliang Yang 		       REW_PORT_CFG_ES0_EN,
1322f17c050SXiaoliang Yang 		       REW_PORT_CFG, port);
133b5962294SHoratiu Vultur }
134b5962294SHoratiu Vultur 
135639c1b26SSteen Hegelund static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot)
136639c1b26SSteen Hegelund {
137639c1b26SSteen Hegelund 	return ocelot_read(ocelot, ANA_TABLES_VLANACCESS);
138639c1b26SSteen Hegelund }
139639c1b26SSteen Hegelund 
140a556c76aSAlexandre Belloni static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot)
141a556c76aSAlexandre Belloni {
142639c1b26SSteen Hegelund 	u32 val;
143a556c76aSAlexandre Belloni 
144639c1b26SSteen Hegelund 	return readx_poll_timeout(ocelot_vlant_read_vlanaccess,
145639c1b26SSteen Hegelund 		ocelot,
146639c1b26SSteen Hegelund 		val,
147639c1b26SSteen Hegelund 		(val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) ==
148639c1b26SSteen Hegelund 		ANA_TABLES_VLANACCESS_CMD_IDLE,
149639c1b26SSteen Hegelund 		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
150a556c76aSAlexandre Belloni }
151a556c76aSAlexandre Belloni 
1527142529fSAntoine Tenart static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask)
1537142529fSAntoine Tenart {
1547142529fSAntoine Tenart 	/* Select the VID to configure */
1557142529fSAntoine Tenart 	ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid),
1567142529fSAntoine Tenart 		     ANA_TABLES_VLANTIDX);
1577142529fSAntoine Tenart 	/* Set the vlan port members mask and issue a write command */
1587142529fSAntoine Tenart 	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) |
1597142529fSAntoine Tenart 			     ANA_TABLES_VLANACCESS_CMD_WRITE,
1607142529fSAntoine Tenart 		     ANA_TABLES_VLANACCESS);
1617142529fSAntoine Tenart 
1627142529fSAntoine Tenart 	return ocelot_vlant_wait_for_completion(ocelot);
1637142529fSAntoine Tenart }
1647142529fSAntoine Tenart 
1652f0402feSVladimir Oltean static void ocelot_port_set_native_vlan(struct ocelot *ocelot, int port,
166c3e58a75SVladimir Oltean 					struct ocelot_vlan native_vlan)
16797bb69e1SVladimir Oltean {
16897bb69e1SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
16987b0f983SVladimir Oltean 	u32 val = 0;
17097bb69e1SVladimir Oltean 
171c3e58a75SVladimir Oltean 	ocelot_port->native_vlan = native_vlan;
17297bb69e1SVladimir Oltean 
173c3e58a75SVladimir Oltean 	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_VID(native_vlan.vid),
1747142529fSAntoine Tenart 		       REW_PORT_VLAN_CFG_PORT_VID_M,
17597bb69e1SVladimir Oltean 		       REW_PORT_VLAN_CFG, port);
17697bb69e1SVladimir Oltean 
17787b0f983SVladimir Oltean 	if (ocelot_port->vlan_aware) {
178e2b2e83eSVladimir Oltean 		if (native_vlan.valid)
17987b0f983SVladimir Oltean 			/* Tag all frames except when VID == DEFAULT_VLAN */
18087b0f983SVladimir Oltean 			val = REW_TAG_CFG_TAG_CFG(1);
18187b0f983SVladimir Oltean 		else
18287b0f983SVladimir Oltean 			/* Tag all frames */
18387b0f983SVladimir Oltean 			val = REW_TAG_CFG_TAG_CFG(3);
18487b0f983SVladimir Oltean 	} else {
18587b0f983SVladimir Oltean 		/* Port tagging disabled. */
18687b0f983SVladimir Oltean 		val = REW_TAG_CFG_TAG_CFG(0);
18787b0f983SVladimir Oltean 	}
18887b0f983SVladimir Oltean 	ocelot_rmw_gix(ocelot, val,
18987b0f983SVladimir Oltean 		       REW_TAG_CFG_TAG_CFG_M,
19087b0f983SVladimir Oltean 		       REW_TAG_CFG, port);
19197bb69e1SVladimir Oltean }
19297bb69e1SVladimir Oltean 
19375e5a554SVladimir Oltean /* Default vlan to clasify for untagged frames (may be zero) */
194c3e58a75SVladimir Oltean static void ocelot_port_set_pvid(struct ocelot *ocelot, int port,
195c3e58a75SVladimir Oltean 				 struct ocelot_vlan pvid_vlan)
19675e5a554SVladimir Oltean {
19775e5a554SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
198be0576feSVladimir Oltean 	u32 val = 0;
19975e5a554SVladimir Oltean 
200c3e58a75SVladimir Oltean 	ocelot_port->pvid_vlan = pvid_vlan;
20175e5a554SVladimir Oltean 
20275e5a554SVladimir Oltean 	if (!ocelot_port->vlan_aware)
203c3e58a75SVladimir Oltean 		pvid_vlan.vid = 0;
20475e5a554SVladimir Oltean 
20575e5a554SVladimir Oltean 	ocelot_rmw_gix(ocelot,
206c3e58a75SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_VID(pvid_vlan.vid),
20775e5a554SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_VID_M,
20875e5a554SVladimir Oltean 		       ANA_PORT_VLAN_CFG, port);
209be0576feSVladimir Oltean 
210be0576feSVladimir Oltean 	/* If there's no pvid, we should drop not only untagged traffic (which
211be0576feSVladimir Oltean 	 * happens automatically), but also 802.1p traffic which gets
212be0576feSVladimir Oltean 	 * classified to VLAN 0, but that is always in our RX filter, so it
213be0576feSVladimir Oltean 	 * would get accepted were it not for this setting.
214be0576feSVladimir Oltean 	 */
215be0576feSVladimir Oltean 	if (!pvid_vlan.valid && ocelot_port->vlan_aware)
216be0576feSVladimir Oltean 		val = ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
217be0576feSVladimir Oltean 		      ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA;
218be0576feSVladimir Oltean 
219be0576feSVladimir Oltean 	ocelot_rmw_gix(ocelot, val,
220be0576feSVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
221be0576feSVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA,
222be0576feSVladimir Oltean 		       ANA_PORT_DROP_CFG, port);
22375e5a554SVladimir Oltean }
22475e5a554SVladimir Oltean 
2252e554a7aSVladimir Oltean int ocelot_port_vlan_filtering(struct ocelot *ocelot, int port,
226bae33f2bSVladimir Oltean 			       bool vlan_aware)
22787b0f983SVladimir Oltean {
22870edfae1SVladimir Oltean 	struct ocelot_vcap_block *block = &ocelot->block[VCAP_IS1];
229bae33f2bSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
23070edfae1SVladimir Oltean 	struct ocelot_vcap_filter *filter;
231bae33f2bSVladimir Oltean 	u32 val;
23270edfae1SVladimir Oltean 
23370edfae1SVladimir Oltean 	list_for_each_entry(filter, &block->rules, list) {
23470edfae1SVladimir Oltean 		if (filter->ingress_port_mask & BIT(port) &&
23570edfae1SVladimir Oltean 		    filter->action.vid_replace_ena) {
23670edfae1SVladimir Oltean 			dev_err(ocelot->dev,
23770edfae1SVladimir Oltean 				"Cannot change VLAN state with vlan modify rules active\n");
23870edfae1SVladimir Oltean 			return -EBUSY;
23970edfae1SVladimir Oltean 		}
24070edfae1SVladimir Oltean 	}
24170edfae1SVladimir Oltean 
24287b0f983SVladimir Oltean 	ocelot_port->vlan_aware = vlan_aware;
24387b0f983SVladimir Oltean 
24487b0f983SVladimir Oltean 	if (vlan_aware)
24587b0f983SVladimir Oltean 		val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
24687b0f983SVladimir Oltean 		      ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1);
24787b0f983SVladimir Oltean 	else
24887b0f983SVladimir Oltean 		val = 0;
24987b0f983SVladimir Oltean 	ocelot_rmw_gix(ocelot, val,
25087b0f983SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
25187b0f983SVladimir Oltean 		       ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M,
25287b0f983SVladimir Oltean 		       ANA_PORT_VLAN_CFG, port);
25387b0f983SVladimir Oltean 
254c3e58a75SVladimir Oltean 	ocelot_port_set_pvid(ocelot, port, ocelot_port->pvid_vlan);
255c3e58a75SVladimir Oltean 	ocelot_port_set_native_vlan(ocelot, port, ocelot_port->native_vlan);
2562e554a7aSVladimir Oltean 
2572e554a7aSVladimir Oltean 	return 0;
25887b0f983SVladimir Oltean }
25987b0f983SVladimir Oltean EXPORT_SYMBOL(ocelot_port_vlan_filtering);
26087b0f983SVladimir Oltean 
2612f0402feSVladimir Oltean int ocelot_vlan_prepare(struct ocelot *ocelot, int port, u16 vid, bool pvid,
262*01af940eSVladimir Oltean 			bool untagged, struct netlink_ext_ack *extack)
2632f0402feSVladimir Oltean {
2642f0402feSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
2652f0402feSVladimir Oltean 
2662f0402feSVladimir Oltean 	/* Deny changing the native VLAN, but always permit deleting it */
2672f0402feSVladimir Oltean 	if (untagged && ocelot_port->native_vlan.vid != vid &&
2682f0402feSVladimir Oltean 	    ocelot_port->native_vlan.valid) {
269*01af940eSVladimir Oltean 		NL_SET_ERR_MSG_MOD(extack,
270*01af940eSVladimir Oltean 				   "Port already has a native VLAN");
2712f0402feSVladimir Oltean 		return -EBUSY;
2722f0402feSVladimir Oltean 	}
2732f0402feSVladimir Oltean 
2742f0402feSVladimir Oltean 	return 0;
2752f0402feSVladimir Oltean }
2762f0402feSVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_prepare);
2772f0402feSVladimir Oltean 
2785e256365SVladimir Oltean int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid,
2797142529fSAntoine Tenart 		    bool untagged)
2807142529fSAntoine Tenart {
2817142529fSAntoine Tenart 	int ret;
2827142529fSAntoine Tenart 
2837142529fSAntoine Tenart 	/* Make the port a member of the VLAN */
28497bb69e1SVladimir Oltean 	ocelot->vlan_mask[vid] |= BIT(port);
2857142529fSAntoine Tenart 	ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
2867142529fSAntoine Tenart 	if (ret)
2877142529fSAntoine Tenart 		return ret;
2887142529fSAntoine Tenart 
2897142529fSAntoine Tenart 	/* Default ingress vlan classification */
290c3e58a75SVladimir Oltean 	if (pvid) {
291c3e58a75SVladimir Oltean 		struct ocelot_vlan pvid_vlan;
292c3e58a75SVladimir Oltean 
293c3e58a75SVladimir Oltean 		pvid_vlan.vid = vid;
294e2b2e83eSVladimir Oltean 		pvid_vlan.valid = true;
295c3e58a75SVladimir Oltean 		ocelot_port_set_pvid(ocelot, port, pvid_vlan);
296c3e58a75SVladimir Oltean 	}
2977142529fSAntoine Tenart 
2987142529fSAntoine Tenart 	/* Untagged egress vlan clasification */
29997bb69e1SVladimir Oltean 	if (untagged) {
300c3e58a75SVladimir Oltean 		struct ocelot_vlan native_vlan;
301c3e58a75SVladimir Oltean 
302c3e58a75SVladimir Oltean 		native_vlan.vid = vid;
303e2b2e83eSVladimir Oltean 		native_vlan.valid = true;
3042f0402feSVladimir Oltean 		ocelot_port_set_native_vlan(ocelot, port, native_vlan);
305b9cd75e6SVladimir Oltean 	}
3067142529fSAntoine Tenart 
3077142529fSAntoine Tenart 	return 0;
3087142529fSAntoine Tenart }
3095e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_add);
3107142529fSAntoine Tenart 
3115e256365SVladimir Oltean int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid)
3129855934cSVladimir Oltean {
3139855934cSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
3149855934cSVladimir Oltean 	int ret;
3157142529fSAntoine Tenart 
3167142529fSAntoine Tenart 	/* Stop the port from being a member of the vlan */
31797bb69e1SVladimir Oltean 	ocelot->vlan_mask[vid] &= ~BIT(port);
3187142529fSAntoine Tenart 	ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
3197142529fSAntoine Tenart 	if (ret)
3207142529fSAntoine Tenart 		return ret;
3217142529fSAntoine Tenart 
322be0576feSVladimir Oltean 	/* Ingress */
323be0576feSVladimir Oltean 	if (ocelot_port->pvid_vlan.vid == vid) {
324be0576feSVladimir Oltean 		struct ocelot_vlan pvid_vlan = {0};
325be0576feSVladimir Oltean 
326be0576feSVladimir Oltean 		ocelot_port_set_pvid(ocelot, port, pvid_vlan);
327be0576feSVladimir Oltean 	}
328be0576feSVladimir Oltean 
3297142529fSAntoine Tenart 	/* Egress */
330c3e58a75SVladimir Oltean 	if (ocelot_port->native_vlan.vid == vid) {
331e2b2e83eSVladimir Oltean 		struct ocelot_vlan native_vlan = {0};
332c3e58a75SVladimir Oltean 
333c3e58a75SVladimir Oltean 		ocelot_port_set_native_vlan(ocelot, port, native_vlan);
334c3e58a75SVladimir Oltean 	}
3357142529fSAntoine Tenart 
3367142529fSAntoine Tenart 	return 0;
3377142529fSAntoine Tenart }
3385e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_vlan_del);
3397142529fSAntoine Tenart 
340a556c76aSAlexandre Belloni static void ocelot_vlan_init(struct ocelot *ocelot)
341a556c76aSAlexandre Belloni {
3427142529fSAntoine Tenart 	u16 port, vid;
3437142529fSAntoine Tenart 
344a556c76aSAlexandre Belloni 	/* Clear VLAN table, by default all ports are members of all VLANs */
345a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT,
346a556c76aSAlexandre Belloni 		     ANA_TABLES_VLANACCESS);
347a556c76aSAlexandre Belloni 	ocelot_vlant_wait_for_completion(ocelot);
3487142529fSAntoine Tenart 
3497142529fSAntoine Tenart 	/* Configure the port VLAN memberships */
3507142529fSAntoine Tenart 	for (vid = 1; vid < VLAN_N_VID; vid++) {
3517142529fSAntoine Tenart 		ocelot->vlan_mask[vid] = 0;
3527142529fSAntoine Tenart 		ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
3537142529fSAntoine Tenart 	}
3547142529fSAntoine Tenart 
3557142529fSAntoine Tenart 	/* Because VLAN filtering is enabled, we need VID 0 to get untagged
3567142529fSAntoine Tenart 	 * traffic.  It is added automatically if 8021q module is loaded, but
3577142529fSAntoine Tenart 	 * we can't rely on it since module may be not loaded.
3587142529fSAntoine Tenart 	 */
3597142529fSAntoine Tenart 	ocelot->vlan_mask[0] = GENMASK(ocelot->num_phys_ports - 1, 0);
3607142529fSAntoine Tenart 	ocelot_vlant_set_mask(ocelot, 0, ocelot->vlan_mask[0]);
3617142529fSAntoine Tenart 
3627142529fSAntoine Tenart 	/* Set vlan ingress filter mask to all ports but the CPU port by
3637142529fSAntoine Tenart 	 * default.
3647142529fSAntoine Tenart 	 */
365714d0ffaSVladimir Oltean 	ocelot_write(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
366714d0ffaSVladimir Oltean 		     ANA_VLANMASK);
3677142529fSAntoine Tenart 
3687142529fSAntoine Tenart 	for (port = 0; port < ocelot->num_phys_ports; port++) {
3697142529fSAntoine Tenart 		ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port);
3707142529fSAntoine Tenart 		ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port);
3717142529fSAntoine Tenart 	}
372a556c76aSAlexandre Belloni }
373a556c76aSAlexandre Belloni 
374eb4733d7SVladimir Oltean static u32 ocelot_read_eq_avail(struct ocelot *ocelot, int port)
375eb4733d7SVladimir Oltean {
376eb4733d7SVladimir Oltean 	return ocelot_read_rix(ocelot, QSYS_SW_STATUS, port);
377eb4733d7SVladimir Oltean }
378eb4733d7SVladimir Oltean 
379e6e12df6SVladimir Oltean static int ocelot_port_flush(struct ocelot *ocelot, int port)
380eb4733d7SVladimir Oltean {
3811650bdb1SVladimir Oltean 	unsigned int pause_ena;
382eb4733d7SVladimir Oltean 	int err, val;
383eb4733d7SVladimir Oltean 
384eb4733d7SVladimir Oltean 	/* Disable dequeuing from the egress queues */
385eb4733d7SVladimir Oltean 	ocelot_rmw_rix(ocelot, QSYS_PORT_MODE_DEQUEUE_DIS,
386eb4733d7SVladimir Oltean 		       QSYS_PORT_MODE_DEQUEUE_DIS,
387eb4733d7SVladimir Oltean 		       QSYS_PORT_MODE, port);
388eb4733d7SVladimir Oltean 
389eb4733d7SVladimir Oltean 	/* Disable flow control */
3901650bdb1SVladimir Oltean 	ocelot_fields_read(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, &pause_ena);
391eb4733d7SVladimir Oltean 	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 0);
392eb4733d7SVladimir Oltean 
393eb4733d7SVladimir Oltean 	/* Disable priority flow control */
394eb4733d7SVladimir Oltean 	ocelot_fields_write(ocelot, port,
395eb4733d7SVladimir Oltean 			    QSYS_SWITCH_PORT_MODE_TX_PFC_ENA, 0);
396eb4733d7SVladimir Oltean 
397eb4733d7SVladimir Oltean 	/* Wait at least the time it takes to receive a frame of maximum length
398eb4733d7SVladimir Oltean 	 * at the port.
399eb4733d7SVladimir Oltean 	 * Worst-case delays for 10 kilobyte jumbo frames are:
400eb4733d7SVladimir Oltean 	 * 8 ms on a 10M port
401eb4733d7SVladimir Oltean 	 * 800 μs on a 100M port
402eb4733d7SVladimir Oltean 	 * 80 μs on a 1G port
403eb4733d7SVladimir Oltean 	 * 32 μs on a 2.5G port
404eb4733d7SVladimir Oltean 	 */
405eb4733d7SVladimir Oltean 	usleep_range(8000, 10000);
406eb4733d7SVladimir Oltean 
407eb4733d7SVladimir Oltean 	/* Disable half duplex backpressure. */
408eb4733d7SVladimir Oltean 	ocelot_rmw_rix(ocelot, 0, SYS_FRONT_PORT_MODE_HDX_MODE,
409eb4733d7SVladimir Oltean 		       SYS_FRONT_PORT_MODE, port);
410eb4733d7SVladimir Oltean 
411eb4733d7SVladimir Oltean 	/* Flush the queues associated with the port. */
412eb4733d7SVladimir Oltean 	ocelot_rmw_gix(ocelot, REW_PORT_CFG_FLUSH_ENA, REW_PORT_CFG_FLUSH_ENA,
413eb4733d7SVladimir Oltean 		       REW_PORT_CFG, port);
414eb4733d7SVladimir Oltean 
415eb4733d7SVladimir Oltean 	/* Enable dequeuing from the egress queues. */
416eb4733d7SVladimir Oltean 	ocelot_rmw_rix(ocelot, 0, QSYS_PORT_MODE_DEQUEUE_DIS, QSYS_PORT_MODE,
417eb4733d7SVladimir Oltean 		       port);
418eb4733d7SVladimir Oltean 
419eb4733d7SVladimir Oltean 	/* Wait until flushing is complete. */
420eb4733d7SVladimir Oltean 	err = read_poll_timeout(ocelot_read_eq_avail, val, !val,
421eb4733d7SVladimir Oltean 				100, 2000000, false, ocelot, port);
422eb4733d7SVladimir Oltean 
423eb4733d7SVladimir Oltean 	/* Clear flushing again. */
424eb4733d7SVladimir Oltean 	ocelot_rmw_gix(ocelot, 0, REW_PORT_CFG_FLUSH_ENA, REW_PORT_CFG, port);
425eb4733d7SVladimir Oltean 
4261650bdb1SVladimir Oltean 	/* Re-enable flow control */
4271650bdb1SVladimir Oltean 	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, pause_ena);
4281650bdb1SVladimir Oltean 
429eb4733d7SVladimir Oltean 	return err;
430eb4733d7SVladimir Oltean }
431eb4733d7SVladimir Oltean 
432e6e12df6SVladimir Oltean void ocelot_phylink_mac_link_down(struct ocelot *ocelot, int port,
433e6e12df6SVladimir Oltean 				  unsigned int link_an_mode,
434e6e12df6SVladimir Oltean 				  phy_interface_t interface,
435e6e12df6SVladimir Oltean 				  unsigned long quirks)
436a556c76aSAlexandre Belloni {
43726f4dbabSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
438e6e12df6SVladimir Oltean 	int err;
439a556c76aSAlexandre Belloni 
440e6e12df6SVladimir Oltean 	ocelot_port_rmwl(ocelot_port, 0, DEV_MAC_ENA_CFG_RX_ENA,
441e6e12df6SVladimir Oltean 			 DEV_MAC_ENA_CFG);
442e6e12df6SVladimir Oltean 
443e6e12df6SVladimir Oltean 	ocelot_fields_write(ocelot, port, QSYS_SWITCH_PORT_MODE_PORT_ENA, 0);
444e6e12df6SVladimir Oltean 
445e6e12df6SVladimir Oltean 	err = ocelot_port_flush(ocelot, port);
446e6e12df6SVladimir Oltean 	if (err)
447e6e12df6SVladimir Oltean 		dev_err(ocelot->dev, "failed to flush port %d: %d\n",
448e6e12df6SVladimir Oltean 			port, err);
449e6e12df6SVladimir Oltean 
450e6e12df6SVladimir Oltean 	/* Put the port in reset. */
451e6e12df6SVladimir Oltean 	if (interface != PHY_INTERFACE_MODE_QSGMII ||
452e6e12df6SVladimir Oltean 	    !(quirks & OCELOT_QUIRK_QSGMII_PORTS_MUST_BE_UP))
453e6e12df6SVladimir Oltean 		ocelot_port_rmwl(ocelot_port,
454e6e12df6SVladimir Oltean 				 DEV_CLOCK_CFG_MAC_TX_RST |
455e6e12df6SVladimir Oltean 				 DEV_CLOCK_CFG_MAC_TX_RST,
456e6e12df6SVladimir Oltean 				 DEV_CLOCK_CFG_MAC_TX_RST |
457e6e12df6SVladimir Oltean 				 DEV_CLOCK_CFG_MAC_TX_RST,
458e6e12df6SVladimir Oltean 				 DEV_CLOCK_CFG);
459e6e12df6SVladimir Oltean }
460e6e12df6SVladimir Oltean EXPORT_SYMBOL_GPL(ocelot_phylink_mac_link_down);
461e6e12df6SVladimir Oltean 
462e6e12df6SVladimir Oltean void ocelot_phylink_mac_link_up(struct ocelot *ocelot, int port,
463e6e12df6SVladimir Oltean 				struct phy_device *phydev,
464e6e12df6SVladimir Oltean 				unsigned int link_an_mode,
465e6e12df6SVladimir Oltean 				phy_interface_t interface,
466e6e12df6SVladimir Oltean 				int speed, int duplex,
467e6e12df6SVladimir Oltean 				bool tx_pause, bool rx_pause,
468e6e12df6SVladimir Oltean 				unsigned long quirks)
469e6e12df6SVladimir Oltean {
470e6e12df6SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
471e6e12df6SVladimir Oltean 	int mac_speed, mode = 0;
472e6e12df6SVladimir Oltean 	u32 mac_fc_cfg;
473e6e12df6SVladimir Oltean 
474e6e12df6SVladimir Oltean 	/* The MAC might be integrated in systems where the MAC speed is fixed
475e6e12df6SVladimir Oltean 	 * and it's the PCS who is performing the rate adaptation, so we have
476e6e12df6SVladimir Oltean 	 * to write "1000Mbps" into the LINK_SPEED field of DEV_CLOCK_CFG
477e6e12df6SVladimir Oltean 	 * (which is also its default value).
478e6e12df6SVladimir Oltean 	 */
479e6e12df6SVladimir Oltean 	if ((quirks & OCELOT_QUIRK_PCS_PERFORMS_RATE_ADAPTATION) ||
480e6e12df6SVladimir Oltean 	    speed == SPEED_1000) {
481e6e12df6SVladimir Oltean 		mac_speed = OCELOT_SPEED_1000;
482e6e12df6SVladimir Oltean 		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
483e6e12df6SVladimir Oltean 	} else if (speed == SPEED_2500) {
484e6e12df6SVladimir Oltean 		mac_speed = OCELOT_SPEED_2500;
485e6e12df6SVladimir Oltean 		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
486e6e12df6SVladimir Oltean 	} else if (speed == SPEED_100) {
487e6e12df6SVladimir Oltean 		mac_speed = OCELOT_SPEED_100;
488e6e12df6SVladimir Oltean 	} else {
489e6e12df6SVladimir Oltean 		mac_speed = OCELOT_SPEED_10;
490e6e12df6SVladimir Oltean 	}
491e6e12df6SVladimir Oltean 
492e6e12df6SVladimir Oltean 	if (duplex == DUPLEX_FULL)
493e6e12df6SVladimir Oltean 		mode |= DEV_MAC_MODE_CFG_FDX_ENA;
494e6e12df6SVladimir Oltean 
495e6e12df6SVladimir Oltean 	ocelot_port_writel(ocelot_port, mode, DEV_MAC_MODE_CFG);
496e6e12df6SVladimir Oltean 
497e6e12df6SVladimir Oltean 	/* Take port out of reset by clearing the MAC_TX_RST, MAC_RX_RST and
498e6e12df6SVladimir Oltean 	 * PORT_RST bits in DEV_CLOCK_CFG.
499e6e12df6SVladimir Oltean 	 */
500e6e12df6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(mac_speed),
501e6e12df6SVladimir Oltean 			   DEV_CLOCK_CFG);
502e6e12df6SVladimir Oltean 
503e6e12df6SVladimir Oltean 	switch (speed) {
504a556c76aSAlexandre Belloni 	case SPEED_10:
505e6e12df6SVladimir Oltean 		mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_10);
506a556c76aSAlexandre Belloni 		break;
507a556c76aSAlexandre Belloni 	case SPEED_100:
508e6e12df6SVladimir Oltean 		mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_100);
509a556c76aSAlexandre Belloni 		break;
510a556c76aSAlexandre Belloni 	case SPEED_1000:
511a556c76aSAlexandre Belloni 	case SPEED_2500:
512e6e12df6SVladimir Oltean 		mac_fc_cfg = SYS_MAC_FC_CFG_FC_LINK_SPEED(OCELOT_SPEED_1000);
513a556c76aSAlexandre Belloni 		break;
514a556c76aSAlexandre Belloni 	default:
515e6e12df6SVladimir Oltean 		dev_err(ocelot->dev, "Unsupported speed on port %d: %d\n",
516e6e12df6SVladimir Oltean 			port, speed);
517a556c76aSAlexandre Belloni 		return;
518a556c76aSAlexandre Belloni 	}
519a556c76aSAlexandre Belloni 
520e6e12df6SVladimir Oltean 	/* Handle RX pause in all cases, with 2500base-X this is used for rate
521e6e12df6SVladimir Oltean 	 * adaptation.
522e6e12df6SVladimir Oltean 	 */
523e6e12df6SVladimir Oltean 	mac_fc_cfg |= SYS_MAC_FC_CFG_RX_FC_ENA;
524a556c76aSAlexandre Belloni 
525e6e12df6SVladimir Oltean 	if (tx_pause)
526e6e12df6SVladimir Oltean 		mac_fc_cfg |= SYS_MAC_FC_CFG_TX_FC_ENA |
527e6e12df6SVladimir Oltean 			      SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) |
528e6e12df6SVladimir Oltean 			      SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) |
529e6e12df6SVladimir Oltean 			      SYS_MAC_FC_CFG_ZERO_PAUSE_ENA;
530a556c76aSAlexandre Belloni 
531e6e12df6SVladimir Oltean 	/* Flow control. Link speed is only used here to evaluate the time
532e6e12df6SVladimir Oltean 	 * specification in incoming pause frames.
533e6e12df6SVladimir Oltean 	 */
534e6e12df6SVladimir Oltean 	ocelot_write_rix(ocelot, mac_fc_cfg, SYS_MAC_FC_CFG, port);
535a556c76aSAlexandre Belloni 
536e6e12df6SVladimir Oltean 	ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port);
5371ba8f656SVladimir Oltean 
538e6e12df6SVladimir Oltean 	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, tx_pause);
5391ba8f656SVladimir Oltean 
540e6e12df6SVladimir Oltean 	/* Undo the effects of ocelot_phylink_mac_link_down:
541e6e12df6SVladimir Oltean 	 * enable MAC module
542e6e12df6SVladimir Oltean 	 */
543004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA |
544a556c76aSAlexandre Belloni 			   DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG);
545a556c76aSAlexandre Belloni 
546a556c76aSAlexandre Belloni 	/* Take MAC, Port, Phy (intern) and PCS (SGMII/Serdes) clock out of
5471f78ff4fSYixing Liu 	 * reset
5481f78ff4fSYixing Liu 	 */
549004d44f6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(speed),
550a556c76aSAlexandre Belloni 			   DEV_CLOCK_CFG);
551a556c76aSAlexandre Belloni 
552a556c76aSAlexandre Belloni 	/* No PFC */
553a556c76aSAlexandre Belloni 	ocelot_write_gix(ocelot, ANA_PFC_PFC_CFG_FC_LINK_SPEED(speed),
554004d44f6SVladimir Oltean 			 ANA_PFC_PFC_CFG, port);
555a556c76aSAlexandre Belloni 
556a556c76aSAlexandre Belloni 	/* Core: Enable port for frame transfer */
557886e1387SVladimir Oltean 	ocelot_fields_write(ocelot, port,
558886e1387SVladimir Oltean 			    QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
559a556c76aSAlexandre Belloni }
560e6e12df6SVladimir Oltean EXPORT_SYMBOL_GPL(ocelot_phylink_mac_link_up);
561889b8950SVladimir Oltean 
562682eaad9SYangbo Lu static void ocelot_port_add_txtstamp_skb(struct ocelot *ocelot, int port,
563e2f9a8feSVladimir Oltean 					 struct sk_buff *clone)
564400928bfSYangbo Lu {
565e2f9a8feSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
566400928bfSYangbo Lu 
5676565243cSVladimir Oltean 	spin_lock(&ocelot_port->ts_id_lock);
5686565243cSVladimir Oltean 
569e2f9a8feSVladimir Oltean 	skb_shinfo(clone)->tx_flags |= SKBTX_IN_PROGRESS;
570c4b364ceSYangbo Lu 	/* Store timestamp ID in OCELOT_SKB_CB(clone)->ts_id */
571c4b364ceSYangbo Lu 	OCELOT_SKB_CB(clone)->ts_id = ocelot_port->ts_id;
5726565243cSVladimir Oltean 	ocelot_port->ts_id = (ocelot_port->ts_id + 1) % 4;
573e2f9a8feSVladimir Oltean 	skb_queue_tail(&ocelot_port->tx_skbs, clone);
5746565243cSVladimir Oltean 
5756565243cSVladimir Oltean 	spin_unlock(&ocelot_port->ts_id_lock);
576400928bfSYangbo Lu }
577682eaad9SYangbo Lu 
57839e5308bSYangbo Lu u32 ocelot_ptp_rew_op(struct sk_buff *skb)
57939e5308bSYangbo Lu {
58039e5308bSYangbo Lu 	struct sk_buff *clone = OCELOT_SKB_CB(skb)->clone;
58139e5308bSYangbo Lu 	u8 ptp_cmd = OCELOT_SKB_CB(skb)->ptp_cmd;
58239e5308bSYangbo Lu 	u32 rew_op = 0;
58339e5308bSYangbo Lu 
58439e5308bSYangbo Lu 	if (ptp_cmd == IFH_REW_OP_TWO_STEP_PTP && clone) {
58539e5308bSYangbo Lu 		rew_op = ptp_cmd;
58639e5308bSYangbo Lu 		rew_op |= OCELOT_SKB_CB(clone)->ts_id << 3;
58739e5308bSYangbo Lu 	} else if (ptp_cmd == IFH_REW_OP_ORIGIN_PTP) {
58839e5308bSYangbo Lu 		rew_op = ptp_cmd;
58939e5308bSYangbo Lu 	}
59039e5308bSYangbo Lu 
59139e5308bSYangbo Lu 	return rew_op;
59239e5308bSYangbo Lu }
59339e5308bSYangbo Lu EXPORT_SYMBOL(ocelot_ptp_rew_op);
59439e5308bSYangbo Lu 
59539e5308bSYangbo Lu static bool ocelot_ptp_is_onestep_sync(struct sk_buff *skb)
59639e5308bSYangbo Lu {
59739e5308bSYangbo Lu 	struct ptp_header *hdr;
59839e5308bSYangbo Lu 	unsigned int ptp_class;
59939e5308bSYangbo Lu 	u8 msgtype, twostep;
60039e5308bSYangbo Lu 
60139e5308bSYangbo Lu 	ptp_class = ptp_classify_raw(skb);
60239e5308bSYangbo Lu 	if (ptp_class == PTP_CLASS_NONE)
60339e5308bSYangbo Lu 		return false;
60439e5308bSYangbo Lu 
60539e5308bSYangbo Lu 	hdr = ptp_parse_header(skb, ptp_class);
60639e5308bSYangbo Lu 	if (!hdr)
60739e5308bSYangbo Lu 		return false;
60839e5308bSYangbo Lu 
60939e5308bSYangbo Lu 	msgtype = ptp_get_msgtype(hdr, ptp_class);
61039e5308bSYangbo Lu 	twostep = hdr->flag_field[0] & 0x2;
61139e5308bSYangbo Lu 
61239e5308bSYangbo Lu 	if (msgtype == PTP_MSGTYPE_SYNC && twostep == 0)
61339e5308bSYangbo Lu 		return true;
61439e5308bSYangbo Lu 
61539e5308bSYangbo Lu 	return false;
61639e5308bSYangbo Lu }
61739e5308bSYangbo Lu 
618682eaad9SYangbo Lu int ocelot_port_txtstamp_request(struct ocelot *ocelot, int port,
619682eaad9SYangbo Lu 				 struct sk_buff *skb,
620682eaad9SYangbo Lu 				 struct sk_buff **clone)
621682eaad9SYangbo Lu {
622682eaad9SYangbo Lu 	struct ocelot_port *ocelot_port = ocelot->ports[port];
623682eaad9SYangbo Lu 	u8 ptp_cmd = ocelot_port->ptp_cmd;
624682eaad9SYangbo Lu 
62539e5308bSYangbo Lu 	/* Store ptp_cmd in OCELOT_SKB_CB(skb)->ptp_cmd */
62639e5308bSYangbo Lu 	if (ptp_cmd == IFH_REW_OP_ORIGIN_PTP) {
62739e5308bSYangbo Lu 		if (ocelot_ptp_is_onestep_sync(skb)) {
62839e5308bSYangbo Lu 			OCELOT_SKB_CB(skb)->ptp_cmd = ptp_cmd;
62939e5308bSYangbo Lu 			return 0;
63039e5308bSYangbo Lu 		}
63139e5308bSYangbo Lu 
63239e5308bSYangbo Lu 		/* Fall back to two-step timestamping */
63339e5308bSYangbo Lu 		ptp_cmd = IFH_REW_OP_TWO_STEP_PTP;
63439e5308bSYangbo Lu 	}
63539e5308bSYangbo Lu 
636682eaad9SYangbo Lu 	if (ptp_cmd == IFH_REW_OP_TWO_STEP_PTP) {
637682eaad9SYangbo Lu 		*clone = skb_clone_sk(skb);
638682eaad9SYangbo Lu 		if (!(*clone))
639682eaad9SYangbo Lu 			return -ENOMEM;
640682eaad9SYangbo Lu 
641682eaad9SYangbo Lu 		ocelot_port_add_txtstamp_skb(ocelot, port, *clone);
64239e5308bSYangbo Lu 		OCELOT_SKB_CB(skb)->ptp_cmd = ptp_cmd;
643682eaad9SYangbo Lu 	}
644682eaad9SYangbo Lu 
645682eaad9SYangbo Lu 	return 0;
646682eaad9SYangbo Lu }
647682eaad9SYangbo Lu EXPORT_SYMBOL(ocelot_port_txtstamp_request);
648400928bfSYangbo Lu 
649e23a7b3eSYangbo Lu static void ocelot_get_hwtimestamp(struct ocelot *ocelot,
650e23a7b3eSYangbo Lu 				   struct timespec64 *ts)
6514e3b0468SAntoine Tenart {
6524e3b0468SAntoine Tenart 	unsigned long flags;
6534e3b0468SAntoine Tenart 	u32 val;
6544e3b0468SAntoine Tenart 
6554e3b0468SAntoine Tenart 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
6564e3b0468SAntoine Tenart 
6574e3b0468SAntoine Tenart 	/* Read current PTP time to get seconds */
6584e3b0468SAntoine Tenart 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
6594e3b0468SAntoine Tenart 
6604e3b0468SAntoine Tenart 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
6614e3b0468SAntoine Tenart 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE);
6624e3b0468SAntoine Tenart 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
6634e3b0468SAntoine Tenart 	ts->tv_sec = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);
6644e3b0468SAntoine Tenart 
6654e3b0468SAntoine Tenart 	/* Read packet HW timestamp from FIFO */
6664e3b0468SAntoine Tenart 	val = ocelot_read(ocelot, SYS_PTP_TXSTAMP);
6674e3b0468SAntoine Tenart 	ts->tv_nsec = SYS_PTP_TXSTAMP_PTP_TXSTAMP(val);
6684e3b0468SAntoine Tenart 
6694e3b0468SAntoine Tenart 	/* Sec has incremented since the ts was registered */
6704e3b0468SAntoine Tenart 	if ((ts->tv_sec & 0x1) != !!(val & SYS_PTP_TXSTAMP_PTP_TXSTAMP_SEC))
6714e3b0468SAntoine Tenart 		ts->tv_sec--;
6724e3b0468SAntoine Tenart 
6734e3b0468SAntoine Tenart 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
6744e3b0468SAntoine Tenart }
675e23a7b3eSYangbo Lu 
676e23a7b3eSYangbo Lu void ocelot_get_txtstamp(struct ocelot *ocelot)
677e23a7b3eSYangbo Lu {
678e23a7b3eSYangbo Lu 	int budget = OCELOT_PTP_QUEUE_SZ;
679e23a7b3eSYangbo Lu 
680e23a7b3eSYangbo Lu 	while (budget--) {
681b049da13SYangbo Lu 		struct sk_buff *skb, *skb_tmp, *skb_match = NULL;
682e23a7b3eSYangbo Lu 		struct skb_shared_hwtstamps shhwtstamps;
683e23a7b3eSYangbo Lu 		struct ocelot_port *port;
684e23a7b3eSYangbo Lu 		struct timespec64 ts;
685b049da13SYangbo Lu 		unsigned long flags;
686e23a7b3eSYangbo Lu 		u32 val, id, txport;
687e23a7b3eSYangbo Lu 
688e23a7b3eSYangbo Lu 		val = ocelot_read(ocelot, SYS_PTP_STATUS);
689e23a7b3eSYangbo Lu 
690e23a7b3eSYangbo Lu 		/* Check if a timestamp can be retrieved */
691e23a7b3eSYangbo Lu 		if (!(val & SYS_PTP_STATUS_PTP_MESS_VLD))
692e23a7b3eSYangbo Lu 			break;
693e23a7b3eSYangbo Lu 
694e23a7b3eSYangbo Lu 		WARN_ON(val & SYS_PTP_STATUS_PTP_OVFL);
695e23a7b3eSYangbo Lu 
696e23a7b3eSYangbo Lu 		/* Retrieve the ts ID and Tx port */
697e23a7b3eSYangbo Lu 		id = SYS_PTP_STATUS_PTP_MESS_ID_X(val);
698e23a7b3eSYangbo Lu 		txport = SYS_PTP_STATUS_PTP_MESS_TXPORT_X(val);
699e23a7b3eSYangbo Lu 
700e23a7b3eSYangbo Lu 		/* Retrieve its associated skb */
701e23a7b3eSYangbo Lu 		port = ocelot->ports[txport];
702e23a7b3eSYangbo Lu 
703b049da13SYangbo Lu 		spin_lock_irqsave(&port->tx_skbs.lock, flags);
704b049da13SYangbo Lu 
705b049da13SYangbo Lu 		skb_queue_walk_safe(&port->tx_skbs, skb, skb_tmp) {
706c4b364ceSYangbo Lu 			if (OCELOT_SKB_CB(skb)->ts_id != id)
707e23a7b3eSYangbo Lu 				continue;
708b049da13SYangbo Lu 			__skb_unlink(skb, &port->tx_skbs);
709b049da13SYangbo Lu 			skb_match = skb;
710fc62c094SYangbo Lu 			break;
711e23a7b3eSYangbo Lu 		}
712e23a7b3eSYangbo Lu 
713b049da13SYangbo Lu 		spin_unlock_irqrestore(&port->tx_skbs.lock, flags);
714b049da13SYangbo Lu 
7155fd82200Slaurent brando 		/* Get the h/w timestamp */
7165fd82200Slaurent brando 		ocelot_get_hwtimestamp(ocelot, &ts);
717e23a7b3eSYangbo Lu 
718b049da13SYangbo Lu 		if (unlikely(!skb_match))
719e23a7b3eSYangbo Lu 			continue;
720e23a7b3eSYangbo Lu 
721e23a7b3eSYangbo Lu 		/* Set the timestamp into the skb */
722e23a7b3eSYangbo Lu 		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
723e23a7b3eSYangbo Lu 		shhwtstamps.hwtstamp = ktime_set(ts.tv_sec, ts.tv_nsec);
724e2f9a8feSVladimir Oltean 		skb_complete_tx_timestamp(skb_match, &shhwtstamps);
7255fd82200Slaurent brando 
7265fd82200Slaurent brando 		/* Next ts */
7275fd82200Slaurent brando 		ocelot_write(ocelot, SYS_PTP_NXT_PTP_NXT, SYS_PTP_NXT);
728e23a7b3eSYangbo Lu 	}
729e23a7b3eSYangbo Lu }
730e23a7b3eSYangbo Lu EXPORT_SYMBOL(ocelot_get_txtstamp);
7314e3b0468SAntoine Tenart 
732924ee317SVladimir Oltean static int ocelot_rx_frame_word(struct ocelot *ocelot, u8 grp, bool ifh,
733924ee317SVladimir Oltean 				u32 *rval)
734924ee317SVladimir Oltean {
735924ee317SVladimir Oltean 	u32 bytes_valid, val;
736924ee317SVladimir Oltean 
737924ee317SVladimir Oltean 	val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
738924ee317SVladimir Oltean 	if (val == XTR_NOT_READY) {
739924ee317SVladimir Oltean 		if (ifh)
740924ee317SVladimir Oltean 			return -EIO;
741924ee317SVladimir Oltean 
742924ee317SVladimir Oltean 		do {
743924ee317SVladimir Oltean 			val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
744924ee317SVladimir Oltean 		} while (val == XTR_NOT_READY);
745924ee317SVladimir Oltean 	}
746924ee317SVladimir Oltean 
747924ee317SVladimir Oltean 	switch (val) {
748924ee317SVladimir Oltean 	case XTR_ABORT:
749924ee317SVladimir Oltean 		return -EIO;
750924ee317SVladimir Oltean 	case XTR_EOF_0:
751924ee317SVladimir Oltean 	case XTR_EOF_1:
752924ee317SVladimir Oltean 	case XTR_EOF_2:
753924ee317SVladimir Oltean 	case XTR_EOF_3:
754924ee317SVladimir Oltean 	case XTR_PRUNED:
755924ee317SVladimir Oltean 		bytes_valid = XTR_VALID_BYTES(val);
756924ee317SVladimir Oltean 		val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
757924ee317SVladimir Oltean 		if (val == XTR_ESCAPE)
758924ee317SVladimir Oltean 			*rval = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
759924ee317SVladimir Oltean 		else
760924ee317SVladimir Oltean 			*rval = val;
761924ee317SVladimir Oltean 
762924ee317SVladimir Oltean 		return bytes_valid;
763924ee317SVladimir Oltean 	case XTR_ESCAPE:
764924ee317SVladimir Oltean 		*rval = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
765924ee317SVladimir Oltean 
766924ee317SVladimir Oltean 		return 4;
767924ee317SVladimir Oltean 	default:
768924ee317SVladimir Oltean 		*rval = val;
769924ee317SVladimir Oltean 
770924ee317SVladimir Oltean 		return 4;
771924ee317SVladimir Oltean 	}
772924ee317SVladimir Oltean }
773924ee317SVladimir Oltean 
774924ee317SVladimir Oltean static int ocelot_xtr_poll_xfh(struct ocelot *ocelot, int grp, u32 *xfh)
775924ee317SVladimir Oltean {
776924ee317SVladimir Oltean 	int i, err = 0;
777924ee317SVladimir Oltean 
778924ee317SVladimir Oltean 	for (i = 0; i < OCELOT_TAG_LEN / 4; i++) {
779924ee317SVladimir Oltean 		err = ocelot_rx_frame_word(ocelot, grp, true, &xfh[i]);
780924ee317SVladimir Oltean 		if (err != 4)
781924ee317SVladimir Oltean 			return (err < 0) ? err : -EIO;
782924ee317SVladimir Oltean 	}
783924ee317SVladimir Oltean 
784924ee317SVladimir Oltean 	return 0;
785924ee317SVladimir Oltean }
786924ee317SVladimir Oltean 
787924ee317SVladimir Oltean int ocelot_xtr_poll_frame(struct ocelot *ocelot, int grp, struct sk_buff **nskb)
788924ee317SVladimir Oltean {
789924ee317SVladimir Oltean 	struct skb_shared_hwtstamps *shhwtstamps;
7902ed2c5f0SHoratiu Vultur 	u64 tod_in_ns, full_ts_in_ns;
791924ee317SVladimir Oltean 	u64 timestamp, src_port, len;
792924ee317SVladimir Oltean 	u32 xfh[OCELOT_TAG_LEN / 4];
793924ee317SVladimir Oltean 	struct net_device *dev;
794924ee317SVladimir Oltean 	struct timespec64 ts;
795924ee317SVladimir Oltean 	struct sk_buff *skb;
796924ee317SVladimir Oltean 	int sz, buf_len;
797924ee317SVladimir Oltean 	u32 val, *buf;
798924ee317SVladimir Oltean 	int err;
799924ee317SVladimir Oltean 
800924ee317SVladimir Oltean 	err = ocelot_xtr_poll_xfh(ocelot, grp, xfh);
801924ee317SVladimir Oltean 	if (err)
802924ee317SVladimir Oltean 		return err;
803924ee317SVladimir Oltean 
804924ee317SVladimir Oltean 	ocelot_xfh_get_src_port(xfh, &src_port);
805924ee317SVladimir Oltean 	ocelot_xfh_get_len(xfh, &len);
806924ee317SVladimir Oltean 	ocelot_xfh_get_rew_val(xfh, &timestamp);
807924ee317SVladimir Oltean 
808924ee317SVladimir Oltean 	if (WARN_ON(src_port >= ocelot->num_phys_ports))
809924ee317SVladimir Oltean 		return -EINVAL;
810924ee317SVladimir Oltean 
811924ee317SVladimir Oltean 	dev = ocelot->ops->port_to_netdev(ocelot, src_port);
812924ee317SVladimir Oltean 	if (!dev)
813924ee317SVladimir Oltean 		return -EINVAL;
814924ee317SVladimir Oltean 
815924ee317SVladimir Oltean 	skb = netdev_alloc_skb(dev, len);
816924ee317SVladimir Oltean 	if (unlikely(!skb)) {
817924ee317SVladimir Oltean 		netdev_err(dev, "Unable to allocate sk_buff\n");
818924ee317SVladimir Oltean 		return -ENOMEM;
819924ee317SVladimir Oltean 	}
820924ee317SVladimir Oltean 
821924ee317SVladimir Oltean 	buf_len = len - ETH_FCS_LEN;
822924ee317SVladimir Oltean 	buf = (u32 *)skb_put(skb, buf_len);
823924ee317SVladimir Oltean 
824924ee317SVladimir Oltean 	len = 0;
825924ee317SVladimir Oltean 	do {
826924ee317SVladimir Oltean 		sz = ocelot_rx_frame_word(ocelot, grp, false, &val);
827924ee317SVladimir Oltean 		if (sz < 0) {
828924ee317SVladimir Oltean 			err = sz;
829924ee317SVladimir Oltean 			goto out_free_skb;
830924ee317SVladimir Oltean 		}
831924ee317SVladimir Oltean 		*buf++ = val;
832924ee317SVladimir Oltean 		len += sz;
833924ee317SVladimir Oltean 	} while (len < buf_len);
834924ee317SVladimir Oltean 
835924ee317SVladimir Oltean 	/* Read the FCS */
836924ee317SVladimir Oltean 	sz = ocelot_rx_frame_word(ocelot, grp, false, &val);
837924ee317SVladimir Oltean 	if (sz < 0) {
838924ee317SVladimir Oltean 		err = sz;
839924ee317SVladimir Oltean 		goto out_free_skb;
840924ee317SVladimir Oltean 	}
841924ee317SVladimir Oltean 
842924ee317SVladimir Oltean 	/* Update the statistics if part of the FCS was read before */
843924ee317SVladimir Oltean 	len -= ETH_FCS_LEN - sz;
844924ee317SVladimir Oltean 
845924ee317SVladimir Oltean 	if (unlikely(dev->features & NETIF_F_RXFCS)) {
846924ee317SVladimir Oltean 		buf = (u32 *)skb_put(skb, ETH_FCS_LEN);
847924ee317SVladimir Oltean 		*buf = val;
848924ee317SVladimir Oltean 	}
849924ee317SVladimir Oltean 
850924ee317SVladimir Oltean 	if (ocelot->ptp) {
851924ee317SVladimir Oltean 		ocelot_ptp_gettime64(&ocelot->ptp_info, &ts);
852924ee317SVladimir Oltean 
853924ee317SVladimir Oltean 		tod_in_ns = ktime_set(ts.tv_sec, ts.tv_nsec);
854924ee317SVladimir Oltean 		if ((tod_in_ns & 0xffffffff) < timestamp)
855924ee317SVladimir Oltean 			full_ts_in_ns = (((tod_in_ns >> 32) - 1) << 32) |
856924ee317SVladimir Oltean 					timestamp;
857924ee317SVladimir Oltean 		else
858924ee317SVladimir Oltean 			full_ts_in_ns = (tod_in_ns & GENMASK_ULL(63, 32)) |
859924ee317SVladimir Oltean 					timestamp;
860924ee317SVladimir Oltean 
861924ee317SVladimir Oltean 		shhwtstamps = skb_hwtstamps(skb);
862924ee317SVladimir Oltean 		memset(shhwtstamps, 0, sizeof(struct skb_shared_hwtstamps));
863924ee317SVladimir Oltean 		shhwtstamps->hwtstamp = full_ts_in_ns;
864924ee317SVladimir Oltean 	}
865924ee317SVladimir Oltean 
866924ee317SVladimir Oltean 	/* Everything we see on an interface that is in the HW bridge
867924ee317SVladimir Oltean 	 * has already been forwarded.
868924ee317SVladimir Oltean 	 */
869df291e54SVladimir Oltean 	if (ocelot->ports[src_port]->bridge)
870924ee317SVladimir Oltean 		skb->offload_fwd_mark = 1;
871924ee317SVladimir Oltean 
872924ee317SVladimir Oltean 	skb->protocol = eth_type_trans(skb, dev);
873d8ea7ff3SHoratiu Vultur 
874924ee317SVladimir Oltean 	*nskb = skb;
875924ee317SVladimir Oltean 
876924ee317SVladimir Oltean 	return 0;
877924ee317SVladimir Oltean 
878924ee317SVladimir Oltean out_free_skb:
879924ee317SVladimir Oltean 	kfree_skb(skb);
880924ee317SVladimir Oltean 	return err;
881924ee317SVladimir Oltean }
882924ee317SVladimir Oltean EXPORT_SYMBOL(ocelot_xtr_poll_frame);
883924ee317SVladimir Oltean 
884137ffbc4SVladimir Oltean bool ocelot_can_inject(struct ocelot *ocelot, int grp)
885137ffbc4SVladimir Oltean {
886137ffbc4SVladimir Oltean 	u32 val = ocelot_read(ocelot, QS_INJ_STATUS);
887137ffbc4SVladimir Oltean 
888137ffbc4SVladimir Oltean 	if (!(val & QS_INJ_STATUS_FIFO_RDY(BIT(grp))))
889137ffbc4SVladimir Oltean 		return false;
890137ffbc4SVladimir Oltean 	if (val & QS_INJ_STATUS_WMARK_REACHED(BIT(grp)))
891137ffbc4SVladimir Oltean 		return false;
892137ffbc4SVladimir Oltean 
893137ffbc4SVladimir Oltean 	return true;
894137ffbc4SVladimir Oltean }
895137ffbc4SVladimir Oltean EXPORT_SYMBOL(ocelot_can_inject);
896137ffbc4SVladimir Oltean 
897137ffbc4SVladimir Oltean void ocelot_port_inject_frame(struct ocelot *ocelot, int port, int grp,
898137ffbc4SVladimir Oltean 			      u32 rew_op, struct sk_buff *skb)
899137ffbc4SVladimir Oltean {
90040d3f295SVladimir Oltean 	u32 ifh[OCELOT_TAG_LEN / 4] = {0};
901137ffbc4SVladimir Oltean 	unsigned int i, count, last;
902137ffbc4SVladimir Oltean 
903137ffbc4SVladimir Oltean 	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
904137ffbc4SVladimir Oltean 			 QS_INJ_CTRL_SOF, QS_INJ_CTRL, grp);
905137ffbc4SVladimir Oltean 
90640d3f295SVladimir Oltean 	ocelot_ifh_set_bypass(ifh, 1);
9071f778d50SVladimir Oltean 	ocelot_ifh_set_dest(ifh, BIT_ULL(port));
90840d3f295SVladimir Oltean 	ocelot_ifh_set_tag_type(ifh, IFH_TAG_TYPE_C);
90940d3f295SVladimir Oltean 	ocelot_ifh_set_vid(ifh, skb_vlan_tag_get(skb));
91040d3f295SVladimir Oltean 	ocelot_ifh_set_rew_op(ifh, rew_op);
911137ffbc4SVladimir Oltean 
912137ffbc4SVladimir Oltean 	for (i = 0; i < OCELOT_TAG_LEN / 4; i++)
91340d3f295SVladimir Oltean 		ocelot_write_rix(ocelot, ifh[i], QS_INJ_WR, grp);
914137ffbc4SVladimir Oltean 
915137ffbc4SVladimir Oltean 	count = DIV_ROUND_UP(skb->len, 4);
916137ffbc4SVladimir Oltean 	last = skb->len % 4;
917137ffbc4SVladimir Oltean 	for (i = 0; i < count; i++)
918137ffbc4SVladimir Oltean 		ocelot_write_rix(ocelot, ((u32 *)skb->data)[i], QS_INJ_WR, grp);
919137ffbc4SVladimir Oltean 
920137ffbc4SVladimir Oltean 	/* Add padding */
921137ffbc4SVladimir Oltean 	while (i < (OCELOT_BUFFER_CELL_SZ / 4)) {
922137ffbc4SVladimir Oltean 		ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
923137ffbc4SVladimir Oltean 		i++;
924137ffbc4SVladimir Oltean 	}
925137ffbc4SVladimir Oltean 
926137ffbc4SVladimir Oltean 	/* Indicate EOF and valid bytes in last word */
927137ffbc4SVladimir Oltean 	ocelot_write_rix(ocelot, QS_INJ_CTRL_GAP_SIZE(1) |
928137ffbc4SVladimir Oltean 			 QS_INJ_CTRL_VLD_BYTES(skb->len < OCELOT_BUFFER_CELL_SZ ? 0 : last) |
929137ffbc4SVladimir Oltean 			 QS_INJ_CTRL_EOF,
930137ffbc4SVladimir Oltean 			 QS_INJ_CTRL, grp);
931137ffbc4SVladimir Oltean 
932137ffbc4SVladimir Oltean 	/* Add dummy CRC */
933137ffbc4SVladimir Oltean 	ocelot_write_rix(ocelot, 0, QS_INJ_WR, grp);
934137ffbc4SVladimir Oltean 	skb_tx_timestamp(skb);
935137ffbc4SVladimir Oltean 
936137ffbc4SVladimir Oltean 	skb->dev->stats.tx_packets++;
937137ffbc4SVladimir Oltean 	skb->dev->stats.tx_bytes += skb->len;
938137ffbc4SVladimir Oltean }
939137ffbc4SVladimir Oltean EXPORT_SYMBOL(ocelot_port_inject_frame);
940137ffbc4SVladimir Oltean 
9410a6f17c6SVladimir Oltean void ocelot_drain_cpu_queue(struct ocelot *ocelot, int grp)
9420a6f17c6SVladimir Oltean {
9430a6f17c6SVladimir Oltean 	while (ocelot_read(ocelot, QS_XTR_DATA_PRESENT) & BIT(grp))
9440a6f17c6SVladimir Oltean 		ocelot_read_rix(ocelot, QS_XTR_RD, grp);
9450a6f17c6SVladimir Oltean }
9460a6f17c6SVladimir Oltean EXPORT_SYMBOL(ocelot_drain_cpu_queue);
9470a6f17c6SVladimir Oltean 
9485e256365SVladimir Oltean int ocelot_fdb_add(struct ocelot *ocelot, int port,
94987b0f983SVladimir Oltean 		   const unsigned char *addr, u16 vid)
950a556c76aSAlexandre Belloni {
951471beb11SVladimir Oltean 	int pgid = port;
952471beb11SVladimir Oltean 
953471beb11SVladimir Oltean 	if (port == ocelot->npi)
954471beb11SVladimir Oltean 		pgid = PGID_CPU;
955a556c76aSAlexandre Belloni 
956471beb11SVladimir Oltean 	return ocelot_mact_learn(ocelot, pgid, addr, vid, ENTRYTYPE_LOCKED);
957a556c76aSAlexandre Belloni }
9585e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_add);
959a556c76aSAlexandre Belloni 
9605e256365SVladimir Oltean int ocelot_fdb_del(struct ocelot *ocelot, int port,
961531ee1a6SVladimir Oltean 		   const unsigned char *addr, u16 vid)
962531ee1a6SVladimir Oltean {
963531ee1a6SVladimir Oltean 	return ocelot_mact_forget(ocelot, addr, vid);
964531ee1a6SVladimir Oltean }
9655e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_del);
966531ee1a6SVladimir Oltean 
9679c90eea3SVladimir Oltean int ocelot_port_fdb_do_dump(const unsigned char *addr, u16 vid,
968531ee1a6SVladimir Oltean 			    bool is_static, void *data)
969a556c76aSAlexandre Belloni {
970531ee1a6SVladimir Oltean 	struct ocelot_dump_ctx *dump = data;
971a556c76aSAlexandre Belloni 	u32 portid = NETLINK_CB(dump->cb->skb).portid;
972a556c76aSAlexandre Belloni 	u32 seq = dump->cb->nlh->nlmsg_seq;
973a556c76aSAlexandre Belloni 	struct nlmsghdr *nlh;
974a556c76aSAlexandre Belloni 	struct ndmsg *ndm;
975a556c76aSAlexandre Belloni 
976a556c76aSAlexandre Belloni 	if (dump->idx < dump->cb->args[2])
977a556c76aSAlexandre Belloni 		goto skip;
978a556c76aSAlexandre Belloni 
979a556c76aSAlexandre Belloni 	nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH,
980a556c76aSAlexandre Belloni 			sizeof(*ndm), NLM_F_MULTI);
981a556c76aSAlexandre Belloni 	if (!nlh)
982a556c76aSAlexandre Belloni 		return -EMSGSIZE;
983a556c76aSAlexandre Belloni 
984a556c76aSAlexandre Belloni 	ndm = nlmsg_data(nlh);
985a556c76aSAlexandre Belloni 	ndm->ndm_family  = AF_BRIDGE;
986a556c76aSAlexandre Belloni 	ndm->ndm_pad1    = 0;
987a556c76aSAlexandre Belloni 	ndm->ndm_pad2    = 0;
988a556c76aSAlexandre Belloni 	ndm->ndm_flags   = NTF_SELF;
989a556c76aSAlexandre Belloni 	ndm->ndm_type    = 0;
990a556c76aSAlexandre Belloni 	ndm->ndm_ifindex = dump->dev->ifindex;
991531ee1a6SVladimir Oltean 	ndm->ndm_state   = is_static ? NUD_NOARP : NUD_REACHABLE;
992a556c76aSAlexandre Belloni 
993531ee1a6SVladimir Oltean 	if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, addr))
994a556c76aSAlexandre Belloni 		goto nla_put_failure;
995a556c76aSAlexandre Belloni 
996531ee1a6SVladimir Oltean 	if (vid && nla_put_u16(dump->skb, NDA_VLAN, vid))
997a556c76aSAlexandre Belloni 		goto nla_put_failure;
998a556c76aSAlexandre Belloni 
999a556c76aSAlexandre Belloni 	nlmsg_end(dump->skb, nlh);
1000a556c76aSAlexandre Belloni 
1001a556c76aSAlexandre Belloni skip:
1002a556c76aSAlexandre Belloni 	dump->idx++;
1003a556c76aSAlexandre Belloni 	return 0;
1004a556c76aSAlexandre Belloni 
1005a556c76aSAlexandre Belloni nla_put_failure:
1006a556c76aSAlexandre Belloni 	nlmsg_cancel(dump->skb, nlh);
1007a556c76aSAlexandre Belloni 	return -EMSGSIZE;
1008a556c76aSAlexandre Belloni }
10099c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_port_fdb_do_dump);
1010a556c76aSAlexandre Belloni 
1011531ee1a6SVladimir Oltean static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col,
1012a556c76aSAlexandre Belloni 			    struct ocelot_mact_entry *entry)
1013a556c76aSAlexandre Belloni {
1014a556c76aSAlexandre Belloni 	u32 val, dst, macl, mach;
1015531ee1a6SVladimir Oltean 	char mac[ETH_ALEN];
1016a556c76aSAlexandre Belloni 
1017a556c76aSAlexandre Belloni 	/* Set row and column to read from */
1018a556c76aSAlexandre Belloni 	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row);
1019a556c76aSAlexandre Belloni 	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col);
1020a556c76aSAlexandre Belloni 
1021a556c76aSAlexandre Belloni 	/* Issue a read command */
1022a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
1023a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ),
1024a556c76aSAlexandre Belloni 		     ANA_TABLES_MACACCESS);
1025a556c76aSAlexandre Belloni 
1026a556c76aSAlexandre Belloni 	if (ocelot_mact_wait_for_completion(ocelot))
1027a556c76aSAlexandre Belloni 		return -ETIMEDOUT;
1028a556c76aSAlexandre Belloni 
1029a556c76aSAlexandre Belloni 	/* Read the entry flags */
1030a556c76aSAlexandre Belloni 	val = ocelot_read(ocelot, ANA_TABLES_MACACCESS);
1031a556c76aSAlexandre Belloni 	if (!(val & ANA_TABLES_MACACCESS_VALID))
1032a556c76aSAlexandre Belloni 		return -EINVAL;
1033a556c76aSAlexandre Belloni 
1034a556c76aSAlexandre Belloni 	/* If the entry read has another port configured as its destination,
1035a556c76aSAlexandre Belloni 	 * do not report it.
1036a556c76aSAlexandre Belloni 	 */
1037a556c76aSAlexandre Belloni 	dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3;
1038531ee1a6SVladimir Oltean 	if (dst != port)
1039a556c76aSAlexandre Belloni 		return -EINVAL;
1040a556c76aSAlexandre Belloni 
1041a556c76aSAlexandre Belloni 	/* Get the entry's MAC address and VLAN id */
1042a556c76aSAlexandre Belloni 	macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA);
1043a556c76aSAlexandre Belloni 	mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA);
1044a556c76aSAlexandre Belloni 
1045a556c76aSAlexandre Belloni 	mac[0] = (mach >> 8)  & 0xff;
1046a556c76aSAlexandre Belloni 	mac[1] = (mach >> 0)  & 0xff;
1047a556c76aSAlexandre Belloni 	mac[2] = (macl >> 24) & 0xff;
1048a556c76aSAlexandre Belloni 	mac[3] = (macl >> 16) & 0xff;
1049a556c76aSAlexandre Belloni 	mac[4] = (macl >> 8)  & 0xff;
1050a556c76aSAlexandre Belloni 	mac[5] = (macl >> 0)  & 0xff;
1051a556c76aSAlexandre Belloni 
1052a556c76aSAlexandre Belloni 	entry->vid = (mach >> 16) & 0xfff;
1053a556c76aSAlexandre Belloni 	ether_addr_copy(entry->mac, mac);
1054a556c76aSAlexandre Belloni 
1055a556c76aSAlexandre Belloni 	return 0;
1056a556c76aSAlexandre Belloni }
1057a556c76aSAlexandre Belloni 
10585e256365SVladimir Oltean int ocelot_fdb_dump(struct ocelot *ocelot, int port,
1059531ee1a6SVladimir Oltean 		    dsa_fdb_dump_cb_t *cb, void *data)
1060a556c76aSAlexandre Belloni {
1061531ee1a6SVladimir Oltean 	int i, j;
1062a556c76aSAlexandre Belloni 
106321ce7f3eSVladimir Oltean 	/* Loop through all the mac tables entries. */
106421ce7f3eSVladimir Oltean 	for (i = 0; i < ocelot->num_mact_rows; i++) {
1065a556c76aSAlexandre Belloni 		for (j = 0; j < 4; j++) {
1066531ee1a6SVladimir Oltean 			struct ocelot_mact_entry entry;
1067531ee1a6SVladimir Oltean 			bool is_static;
1068531ee1a6SVladimir Oltean 			int ret;
1069531ee1a6SVladimir Oltean 
1070531ee1a6SVladimir Oltean 			ret = ocelot_mact_read(ocelot, port, i, j, &entry);
1071a556c76aSAlexandre Belloni 			/* If the entry is invalid (wrong port, invalid...),
1072a556c76aSAlexandre Belloni 			 * skip it.
1073a556c76aSAlexandre Belloni 			 */
1074a556c76aSAlexandre Belloni 			if (ret == -EINVAL)
1075a556c76aSAlexandre Belloni 				continue;
1076a556c76aSAlexandre Belloni 			else if (ret)
1077531ee1a6SVladimir Oltean 				return ret;
1078a556c76aSAlexandre Belloni 
1079531ee1a6SVladimir Oltean 			is_static = (entry.type == ENTRYTYPE_LOCKED);
1080531ee1a6SVladimir Oltean 
1081531ee1a6SVladimir Oltean 			ret = cb(entry.mac, entry.vid, is_static, data);
1082a556c76aSAlexandre Belloni 			if (ret)
1083531ee1a6SVladimir Oltean 				return ret;
1084a556c76aSAlexandre Belloni 		}
1085a556c76aSAlexandre Belloni 	}
1086a556c76aSAlexandre Belloni 
1087531ee1a6SVladimir Oltean 	return 0;
1088531ee1a6SVladimir Oltean }
10895e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_fdb_dump);
1090531ee1a6SVladimir Oltean 
1091f145922dSYangbo Lu int ocelot_hwstamp_get(struct ocelot *ocelot, int port, struct ifreq *ifr)
10924e3b0468SAntoine Tenart {
10934e3b0468SAntoine Tenart 	return copy_to_user(ifr->ifr_data, &ocelot->hwtstamp_config,
10944e3b0468SAntoine Tenart 			    sizeof(ocelot->hwtstamp_config)) ? -EFAULT : 0;
10954e3b0468SAntoine Tenart }
1096f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_get);
10974e3b0468SAntoine Tenart 
1098f145922dSYangbo Lu int ocelot_hwstamp_set(struct ocelot *ocelot, int port, struct ifreq *ifr)
10994e3b0468SAntoine Tenart {
1100306fd44bSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
11014e3b0468SAntoine Tenart 	struct hwtstamp_config cfg;
11024e3b0468SAntoine Tenart 
11034e3b0468SAntoine Tenart 	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
11044e3b0468SAntoine Tenart 		return -EFAULT;
11054e3b0468SAntoine Tenart 
11064e3b0468SAntoine Tenart 	/* reserved for future extensions */
11074e3b0468SAntoine Tenart 	if (cfg.flags)
11084e3b0468SAntoine Tenart 		return -EINVAL;
11094e3b0468SAntoine Tenart 
11104e3b0468SAntoine Tenart 	/* Tx type sanity check */
11114e3b0468SAntoine Tenart 	switch (cfg.tx_type) {
11124e3b0468SAntoine Tenart 	case HWTSTAMP_TX_ON:
1113306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = IFH_REW_OP_TWO_STEP_PTP;
11144e3b0468SAntoine Tenart 		break;
11154e3b0468SAntoine Tenart 	case HWTSTAMP_TX_ONESTEP_SYNC:
11164e3b0468SAntoine Tenart 		/* IFH_REW_OP_ONE_STEP_PTP updates the correctional field, we
11174e3b0468SAntoine Tenart 		 * need to update the origin time.
11184e3b0468SAntoine Tenart 		 */
1119306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = IFH_REW_OP_ORIGIN_PTP;
11204e3b0468SAntoine Tenart 		break;
11214e3b0468SAntoine Tenart 	case HWTSTAMP_TX_OFF:
1122306fd44bSVladimir Oltean 		ocelot_port->ptp_cmd = 0;
11234e3b0468SAntoine Tenart 		break;
11244e3b0468SAntoine Tenart 	default:
11254e3b0468SAntoine Tenart 		return -ERANGE;
11264e3b0468SAntoine Tenart 	}
11274e3b0468SAntoine Tenart 
11284e3b0468SAntoine Tenart 	mutex_lock(&ocelot->ptp_lock);
11294e3b0468SAntoine Tenart 
11304e3b0468SAntoine Tenart 	switch (cfg.rx_filter) {
11314e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_NONE:
11324e3b0468SAntoine Tenart 		break;
11334e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_ALL:
11344e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_SOME:
11354e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
11364e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
11374e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
11384e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_NTP_ALL:
11394e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
11404e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
11414e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
11424e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
11434e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
11444e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
11454e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_EVENT:
11464e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_SYNC:
11474e3b0468SAntoine Tenart 	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
11484e3b0468SAntoine Tenart 		cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
11494e3b0468SAntoine Tenart 		break;
11504e3b0468SAntoine Tenart 	default:
11514e3b0468SAntoine Tenart 		mutex_unlock(&ocelot->ptp_lock);
11524e3b0468SAntoine Tenart 		return -ERANGE;
11534e3b0468SAntoine Tenart 	}
11544e3b0468SAntoine Tenart 
11554e3b0468SAntoine Tenart 	/* Commit back the result & save it */
11564e3b0468SAntoine Tenart 	memcpy(&ocelot->hwtstamp_config, &cfg, sizeof(cfg));
11574e3b0468SAntoine Tenart 	mutex_unlock(&ocelot->ptp_lock);
11584e3b0468SAntoine Tenart 
11594e3b0468SAntoine Tenart 	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
11604e3b0468SAntoine Tenart }
1161f145922dSYangbo Lu EXPORT_SYMBOL(ocelot_hwstamp_set);
11624e3b0468SAntoine Tenart 
11635e256365SVladimir Oltean void ocelot_get_strings(struct ocelot *ocelot, int port, u32 sset, u8 *data)
1164a556c76aSAlexandre Belloni {
1165a556c76aSAlexandre Belloni 	int i;
1166a556c76aSAlexandre Belloni 
1167a556c76aSAlexandre Belloni 	if (sset != ETH_SS_STATS)
1168a556c76aSAlexandre Belloni 		return;
1169a556c76aSAlexandre Belloni 
1170a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_stats; i++)
1171a556c76aSAlexandre Belloni 		memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name,
1172a556c76aSAlexandre Belloni 		       ETH_GSTRING_LEN);
1173a556c76aSAlexandre Belloni }
11745e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_strings);
1175a556c76aSAlexandre Belloni 
11761e1caa97SClaudiu Manoil static void ocelot_update_stats(struct ocelot *ocelot)
1177a556c76aSAlexandre Belloni {
1178a556c76aSAlexandre Belloni 	int i, j;
1179a556c76aSAlexandre Belloni 
1180a556c76aSAlexandre Belloni 	mutex_lock(&ocelot->stats_lock);
1181a556c76aSAlexandre Belloni 
1182a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_phys_ports; i++) {
1183a556c76aSAlexandre Belloni 		/* Configure the port to read the stats from */
1184a556c76aSAlexandre Belloni 		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG);
1185a556c76aSAlexandre Belloni 
1186a556c76aSAlexandre Belloni 		for (j = 0; j < ocelot->num_stats; j++) {
1187a556c76aSAlexandre Belloni 			u32 val;
1188a556c76aSAlexandre Belloni 			unsigned int idx = i * ocelot->num_stats + j;
1189a556c76aSAlexandre Belloni 
1190a556c76aSAlexandre Belloni 			val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS,
1191a556c76aSAlexandre Belloni 					      ocelot->stats_layout[j].offset);
1192a556c76aSAlexandre Belloni 
1193a556c76aSAlexandre Belloni 			if (val < (ocelot->stats[idx] & U32_MAX))
1194a556c76aSAlexandre Belloni 				ocelot->stats[idx] += (u64)1 << 32;
1195a556c76aSAlexandre Belloni 
1196a556c76aSAlexandre Belloni 			ocelot->stats[idx] = (ocelot->stats[idx] &
1197a556c76aSAlexandre Belloni 					      ~(u64)U32_MAX) + val;
1198a556c76aSAlexandre Belloni 		}
1199a556c76aSAlexandre Belloni 	}
1200a556c76aSAlexandre Belloni 
12011e1caa97SClaudiu Manoil 	mutex_unlock(&ocelot->stats_lock);
12021e1caa97SClaudiu Manoil }
12031e1caa97SClaudiu Manoil 
12041e1caa97SClaudiu Manoil static void ocelot_check_stats_work(struct work_struct *work)
12051e1caa97SClaudiu Manoil {
12061e1caa97SClaudiu Manoil 	struct delayed_work *del_work = to_delayed_work(work);
12071e1caa97SClaudiu Manoil 	struct ocelot *ocelot = container_of(del_work, struct ocelot,
12081e1caa97SClaudiu Manoil 					     stats_work);
12091e1caa97SClaudiu Manoil 
12101e1caa97SClaudiu Manoil 	ocelot_update_stats(ocelot);
12111e1caa97SClaudiu Manoil 
1212a556c76aSAlexandre Belloni 	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
1213a556c76aSAlexandre Belloni 			   OCELOT_STATS_CHECK_DELAY);
1214a556c76aSAlexandre Belloni }
1215a556c76aSAlexandre Belloni 
12165e256365SVladimir Oltean void ocelot_get_ethtool_stats(struct ocelot *ocelot, int port, u64 *data)
1217a556c76aSAlexandre Belloni {
1218a556c76aSAlexandre Belloni 	int i;
1219a556c76aSAlexandre Belloni 
1220a556c76aSAlexandre Belloni 	/* check and update now */
12211e1caa97SClaudiu Manoil 	ocelot_update_stats(ocelot);
1222a556c76aSAlexandre Belloni 
1223a556c76aSAlexandre Belloni 	/* Copy all counters */
1224a556c76aSAlexandre Belloni 	for (i = 0; i < ocelot->num_stats; i++)
1225004d44f6SVladimir Oltean 		*data++ = ocelot->stats[port * ocelot->num_stats + i];
1226a556c76aSAlexandre Belloni }
12275e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ethtool_stats);
1228a556c76aSAlexandre Belloni 
12295e256365SVladimir Oltean int ocelot_get_sset_count(struct ocelot *ocelot, int port, int sset)
1230c7282d38SVladimir Oltean {
1231a556c76aSAlexandre Belloni 	if (sset != ETH_SS_STATS)
1232a556c76aSAlexandre Belloni 		return -EOPNOTSUPP;
1233c7282d38SVladimir Oltean 
1234a556c76aSAlexandre Belloni 	return ocelot->num_stats;
1235a556c76aSAlexandre Belloni }
12365e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_sset_count);
1237a556c76aSAlexandre Belloni 
12385e256365SVladimir Oltean int ocelot_get_ts_info(struct ocelot *ocelot, int port,
1239c7282d38SVladimir Oltean 		       struct ethtool_ts_info *info)
1240c7282d38SVladimir Oltean {
12414e3b0468SAntoine Tenart 	info->phc_index = ocelot->ptp_clock ?
12424e3b0468SAntoine Tenart 			  ptp_clock_index(ocelot->ptp_clock) : -1;
1243d2b09a8eSYangbo Lu 	if (info->phc_index == -1) {
1244d2b09a8eSYangbo Lu 		info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
1245d2b09a8eSYangbo Lu 					 SOF_TIMESTAMPING_RX_SOFTWARE |
1246d2b09a8eSYangbo Lu 					 SOF_TIMESTAMPING_SOFTWARE;
1247d2b09a8eSYangbo Lu 		return 0;
1248d2b09a8eSYangbo Lu 	}
12494e3b0468SAntoine Tenart 	info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
12504e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RX_SOFTWARE |
12514e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_SOFTWARE |
12524e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_TX_HARDWARE |
12534e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RX_HARDWARE |
12544e3b0468SAntoine Tenart 				 SOF_TIMESTAMPING_RAW_HARDWARE;
12554e3b0468SAntoine Tenart 	info->tx_types = BIT(HWTSTAMP_TX_OFF) | BIT(HWTSTAMP_TX_ON) |
12564e3b0468SAntoine Tenart 			 BIT(HWTSTAMP_TX_ONESTEP_SYNC);
12574e3b0468SAntoine Tenart 	info->rx_filters = BIT(HWTSTAMP_FILTER_NONE) | BIT(HWTSTAMP_FILTER_ALL);
12584e3b0468SAntoine Tenart 
12594e3b0468SAntoine Tenart 	return 0;
12604e3b0468SAntoine Tenart }
12615e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_get_ts_info);
12624e3b0468SAntoine Tenart 
126323ca3b72SVladimir Oltean static u32 ocelot_get_bond_mask(struct ocelot *ocelot, struct net_device *bond,
126423ca3b72SVladimir Oltean 				bool only_active_ports)
1265b80af659SVladimir Oltean {
1266b80af659SVladimir Oltean 	u32 mask = 0;
1267b80af659SVladimir Oltean 	int port;
1268b80af659SVladimir Oltean 
1269b80af659SVladimir Oltean 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1270b80af659SVladimir Oltean 		struct ocelot_port *ocelot_port = ocelot->ports[port];
1271b80af659SVladimir Oltean 
1272b80af659SVladimir Oltean 		if (!ocelot_port)
1273b80af659SVladimir Oltean 			continue;
1274b80af659SVladimir Oltean 
127523ca3b72SVladimir Oltean 		if (ocelot_port->bond == bond) {
127623ca3b72SVladimir Oltean 			if (only_active_ports && !ocelot_port->lag_tx_active)
127723ca3b72SVladimir Oltean 				continue;
127823ca3b72SVladimir Oltean 
1279b80af659SVladimir Oltean 			mask |= BIT(port);
1280b80af659SVladimir Oltean 		}
128123ca3b72SVladimir Oltean 	}
1282b80af659SVladimir Oltean 
1283b80af659SVladimir Oltean 	return mask;
1284b80af659SVladimir Oltean }
1285b80af659SVladimir Oltean 
1286df291e54SVladimir Oltean static u32 ocelot_get_bridge_fwd_mask(struct ocelot *ocelot,
1287df291e54SVladimir Oltean 				      struct net_device *bridge)
1288df291e54SVladimir Oltean {
1289df291e54SVladimir Oltean 	u32 mask = 0;
1290df291e54SVladimir Oltean 	int port;
1291df291e54SVladimir Oltean 
1292df291e54SVladimir Oltean 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1293df291e54SVladimir Oltean 		struct ocelot_port *ocelot_port = ocelot->ports[port];
1294df291e54SVladimir Oltean 
1295df291e54SVladimir Oltean 		if (!ocelot_port)
1296df291e54SVladimir Oltean 			continue;
1297df291e54SVladimir Oltean 
1298df291e54SVladimir Oltean 		if (ocelot_port->stp_state == BR_STATE_FORWARDING &&
1299df291e54SVladimir Oltean 		    ocelot_port->bridge == bridge)
1300df291e54SVladimir Oltean 			mask |= BIT(port);
1301df291e54SVladimir Oltean 	}
1302df291e54SVladimir Oltean 
1303df291e54SVladimir Oltean 	return mask;
1304df291e54SVladimir Oltean }
1305df291e54SVladimir Oltean 
1306e21268efSVladimir Oltean static u32 ocelot_get_dsa_8021q_cpu_mask(struct ocelot *ocelot)
13079b521250SVladimir Oltean {
1308e21268efSVladimir Oltean 	u32 mask = 0;
13099b521250SVladimir Oltean 	int port;
13109b521250SVladimir Oltean 
1311e21268efSVladimir Oltean 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1312e21268efSVladimir Oltean 		struct ocelot_port *ocelot_port = ocelot->ports[port];
1313e21268efSVladimir Oltean 
1314e21268efSVladimir Oltean 		if (!ocelot_port)
1315e21268efSVladimir Oltean 			continue;
1316e21268efSVladimir Oltean 
1317e21268efSVladimir Oltean 		if (ocelot_port->is_dsa_8021q_cpu)
1318e21268efSVladimir Oltean 			mask |= BIT(port);
1319e21268efSVladimir Oltean 	}
1320e21268efSVladimir Oltean 
1321e21268efSVladimir Oltean 	return mask;
1322e21268efSVladimir Oltean }
1323e21268efSVladimir Oltean 
1324e21268efSVladimir Oltean void ocelot_apply_bridge_fwd_mask(struct ocelot *ocelot)
1325e21268efSVladimir Oltean {
1326e21268efSVladimir Oltean 	unsigned long cpu_fwd_mask;
1327e21268efSVladimir Oltean 	int port;
1328e21268efSVladimir Oltean 
1329e21268efSVladimir Oltean 	/* If a DSA tag_8021q CPU exists, it needs to be included in the
1330e21268efSVladimir Oltean 	 * regular forwarding path of the front ports regardless of whether
1331e21268efSVladimir Oltean 	 * those are bridged or standalone.
1332e21268efSVladimir Oltean 	 * If DSA tag_8021q is not used, this returns 0, which is fine because
1333e21268efSVladimir Oltean 	 * the hardware-based CPU port module can be a destination for packets
1334e21268efSVladimir Oltean 	 * even if it isn't part of PGID_SRC.
1335e21268efSVladimir Oltean 	 */
1336e21268efSVladimir Oltean 	cpu_fwd_mask = ocelot_get_dsa_8021q_cpu_mask(ocelot);
1337e21268efSVladimir Oltean 
13389b521250SVladimir Oltean 	/* Apply FWD mask. The loop is needed to add/remove the current port as
13399b521250SVladimir Oltean 	 * a source for the other ports.
13409b521250SVladimir Oltean 	 */
13419b521250SVladimir Oltean 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1342e21268efSVladimir Oltean 		struct ocelot_port *ocelot_port = ocelot->ports[port];
1343e21268efSVladimir Oltean 		unsigned long mask;
1344e21268efSVladimir Oltean 
1345e21268efSVladimir Oltean 		if (!ocelot_port) {
1346e21268efSVladimir Oltean 			/* Unused ports can't send anywhere */
1347e21268efSVladimir Oltean 			mask = 0;
1348e21268efSVladimir Oltean 		} else if (ocelot_port->is_dsa_8021q_cpu) {
1349e21268efSVladimir Oltean 			/* The DSA tag_8021q CPU ports need to be able to
1350e21268efSVladimir Oltean 			 * forward packets to all other ports except for
1351e21268efSVladimir Oltean 			 * themselves
1352e21268efSVladimir Oltean 			 */
1353e21268efSVladimir Oltean 			mask = GENMASK(ocelot->num_phys_ports - 1, 0);
1354e21268efSVladimir Oltean 			mask &= ~cpu_fwd_mask;
1355df291e54SVladimir Oltean 		} else if (ocelot_port->bridge) {
1356df291e54SVladimir Oltean 			struct net_device *bridge = ocelot_port->bridge;
1357528d3f19SVladimir Oltean 			struct net_device *bond = ocelot_port->bond;
13589b521250SVladimir Oltean 
1359df291e54SVladimir Oltean 			mask = ocelot_get_bridge_fwd_mask(ocelot, bridge);
1360c1930148SVladimir Oltean 			mask |= cpu_fwd_mask;
1361df291e54SVladimir Oltean 			mask &= ~BIT(port);
136223ca3b72SVladimir Oltean 			if (bond) {
136323ca3b72SVladimir Oltean 				mask &= ~ocelot_get_bond_mask(ocelot, bond,
136423ca3b72SVladimir Oltean 							      false);
136523ca3b72SVladimir Oltean 			}
13669b521250SVladimir Oltean 		} else {
1367e21268efSVladimir Oltean 			/* Standalone ports forward only to DSA tag_8021q CPU
1368e21268efSVladimir Oltean 			 * ports (if those exist), or to the hardware CPU port
1369e21268efSVladimir Oltean 			 * module otherwise.
1370e21268efSVladimir Oltean 			 */
1371e21268efSVladimir Oltean 			mask = cpu_fwd_mask;
1372e21268efSVladimir Oltean 		}
1373e21268efSVladimir Oltean 
1374e21268efSVladimir Oltean 		ocelot_write_rix(ocelot, mask, ANA_PGID_PGID, PGID_SRC + port);
13759b521250SVladimir Oltean 	}
13769b521250SVladimir Oltean }
1377e21268efSVladimir Oltean EXPORT_SYMBOL(ocelot_apply_bridge_fwd_mask);
13789b521250SVladimir Oltean 
13795e256365SVladimir Oltean void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port, u8 state)
1380a556c76aSAlexandre Belloni {
1381421741eaSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1382df291e54SVladimir Oltean 	u32 learn_ena = 0;
1383a556c76aSAlexandre Belloni 
1384df291e54SVladimir Oltean 	ocelot_port->stp_state = state;
1385a556c76aSAlexandre Belloni 
1386df291e54SVladimir Oltean 	if ((state == BR_STATE_LEARNING || state == BR_STATE_FORWARDING) &&
1387df291e54SVladimir Oltean 	    ocelot_port->learn_ena)
1388df291e54SVladimir Oltean 		learn_ena = ANA_PORT_PORT_CFG_LEARN_ENA;
1389a556c76aSAlexandre Belloni 
1390df291e54SVladimir Oltean 	ocelot_rmw_gix(ocelot, learn_ena, ANA_PORT_PORT_CFG_LEARN_ENA,
1391df291e54SVladimir Oltean 		       ANA_PORT_PORT_CFG, port);
1392a556c76aSAlexandre Belloni 
13939b521250SVladimir Oltean 	ocelot_apply_bridge_fwd_mask(ocelot);
1394a556c76aSAlexandre Belloni }
13955e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_bridge_stp_state_set);
1396a556c76aSAlexandre Belloni 
13975e256365SVladimir Oltean void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs)
13984bda1415SVladimir Oltean {
1399c0d7eccbSVladimir Oltean 	unsigned int age_period = ANA_AUTOAGE_AGE_PERIOD(msecs / 2000);
1400c0d7eccbSVladimir Oltean 
1401c0d7eccbSVladimir Oltean 	/* Setting AGE_PERIOD to zero effectively disables automatic aging,
1402c0d7eccbSVladimir Oltean 	 * which is clearly not what our intention is. So avoid that.
1403c0d7eccbSVladimir Oltean 	 */
1404c0d7eccbSVladimir Oltean 	if (!age_period)
1405c0d7eccbSVladimir Oltean 		age_period = 1;
1406c0d7eccbSVladimir Oltean 
1407c0d7eccbSVladimir Oltean 	ocelot_rmw(ocelot, age_period, ANA_AUTOAGE_AGE_PERIOD_M, ANA_AUTOAGE);
1408a556c76aSAlexandre Belloni }
14095e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_set_ageing_time);
1410a556c76aSAlexandre Belloni 
1411a556c76aSAlexandre Belloni static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot,
1412a556c76aSAlexandre Belloni 						     const unsigned char *addr,
1413a556c76aSAlexandre Belloni 						     u16 vid)
1414a556c76aSAlexandre Belloni {
1415a556c76aSAlexandre Belloni 	struct ocelot_multicast *mc;
1416a556c76aSAlexandre Belloni 
1417a556c76aSAlexandre Belloni 	list_for_each_entry(mc, &ocelot->multicast, list) {
1418a556c76aSAlexandre Belloni 		if (ether_addr_equal(mc->addr, addr) && mc->vid == vid)
1419a556c76aSAlexandre Belloni 			return mc;
1420a556c76aSAlexandre Belloni 	}
1421a556c76aSAlexandre Belloni 
1422a556c76aSAlexandre Belloni 	return NULL;
1423a556c76aSAlexandre Belloni }
1424a556c76aSAlexandre Belloni 
14259403c158SVladimir Oltean static enum macaccess_entry_type ocelot_classify_mdb(const unsigned char *addr)
14269403c158SVladimir Oltean {
14279403c158SVladimir Oltean 	if (addr[0] == 0x01 && addr[1] == 0x00 && addr[2] == 0x5e)
14289403c158SVladimir Oltean 		return ENTRYTYPE_MACv4;
14299403c158SVladimir Oltean 	if (addr[0] == 0x33 && addr[1] == 0x33)
14309403c158SVladimir Oltean 		return ENTRYTYPE_MACv6;
14317c313143SVladimir Oltean 	return ENTRYTYPE_LOCKED;
14329403c158SVladimir Oltean }
14339403c158SVladimir Oltean 
1434e5d1f896SVladimir Oltean static struct ocelot_pgid *ocelot_pgid_alloc(struct ocelot *ocelot, int index,
1435e5d1f896SVladimir Oltean 					     unsigned long ports)
1436e5d1f896SVladimir Oltean {
1437e5d1f896SVladimir Oltean 	struct ocelot_pgid *pgid;
1438e5d1f896SVladimir Oltean 
1439e5d1f896SVladimir Oltean 	pgid = kzalloc(sizeof(*pgid), GFP_KERNEL);
1440e5d1f896SVladimir Oltean 	if (!pgid)
1441e5d1f896SVladimir Oltean 		return ERR_PTR(-ENOMEM);
1442e5d1f896SVladimir Oltean 
1443e5d1f896SVladimir Oltean 	pgid->ports = ports;
1444e5d1f896SVladimir Oltean 	pgid->index = index;
1445e5d1f896SVladimir Oltean 	refcount_set(&pgid->refcount, 1);
1446e5d1f896SVladimir Oltean 	list_add_tail(&pgid->list, &ocelot->pgids);
1447e5d1f896SVladimir Oltean 
1448e5d1f896SVladimir Oltean 	return pgid;
1449e5d1f896SVladimir Oltean }
1450e5d1f896SVladimir Oltean 
1451e5d1f896SVladimir Oltean static void ocelot_pgid_free(struct ocelot *ocelot, struct ocelot_pgid *pgid)
1452e5d1f896SVladimir Oltean {
1453e5d1f896SVladimir Oltean 	if (!refcount_dec_and_test(&pgid->refcount))
1454e5d1f896SVladimir Oltean 		return;
1455e5d1f896SVladimir Oltean 
1456e5d1f896SVladimir Oltean 	list_del(&pgid->list);
1457e5d1f896SVladimir Oltean 	kfree(pgid);
1458e5d1f896SVladimir Oltean }
1459e5d1f896SVladimir Oltean 
1460e5d1f896SVladimir Oltean static struct ocelot_pgid *ocelot_mdb_get_pgid(struct ocelot *ocelot,
1461bb8d53fdSVladimir Oltean 					       const struct ocelot_multicast *mc)
14629403c158SVladimir Oltean {
1463e5d1f896SVladimir Oltean 	struct ocelot_pgid *pgid;
1464e5d1f896SVladimir Oltean 	int index;
14659403c158SVladimir Oltean 
14669403c158SVladimir Oltean 	/* According to VSC7514 datasheet 3.9.1.5 IPv4 Multicast Entries and
14679403c158SVladimir Oltean 	 * 3.9.1.6 IPv6 Multicast Entries, "Instead of a lookup in the
14689403c158SVladimir Oltean 	 * destination mask table (PGID), the destination set is programmed as
14699403c158SVladimir Oltean 	 * part of the entry MAC address.", and the DEST_IDX is set to 0.
14709403c158SVladimir Oltean 	 */
1471bb8d53fdSVladimir Oltean 	if (mc->entry_type == ENTRYTYPE_MACv4 ||
1472bb8d53fdSVladimir Oltean 	    mc->entry_type == ENTRYTYPE_MACv6)
1473e5d1f896SVladimir Oltean 		return ocelot_pgid_alloc(ocelot, 0, mc->ports);
14749403c158SVladimir Oltean 
1475e5d1f896SVladimir Oltean 	list_for_each_entry(pgid, &ocelot->pgids, list) {
1476e5d1f896SVladimir Oltean 		/* When searching for a nonreserved multicast PGID, ignore the
1477e5d1f896SVladimir Oltean 		 * dummy PGID of zero that we have for MACv4/MACv6 entries
1478e5d1f896SVladimir Oltean 		 */
1479e5d1f896SVladimir Oltean 		if (pgid->index && pgid->ports == mc->ports) {
1480e5d1f896SVladimir Oltean 			refcount_inc(&pgid->refcount);
1481e5d1f896SVladimir Oltean 			return pgid;
1482e5d1f896SVladimir Oltean 		}
1483e5d1f896SVladimir Oltean 	}
1484e5d1f896SVladimir Oltean 
1485e5d1f896SVladimir Oltean 	/* Search for a free index in the nonreserved multicast PGID area */
1486e5d1f896SVladimir Oltean 	for_each_nonreserved_multicast_dest_pgid(ocelot, index) {
14879403c158SVladimir Oltean 		bool used = false;
14889403c158SVladimir Oltean 
1489e5d1f896SVladimir Oltean 		list_for_each_entry(pgid, &ocelot->pgids, list) {
1490e5d1f896SVladimir Oltean 			if (pgid->index == index) {
14919403c158SVladimir Oltean 				used = true;
14929403c158SVladimir Oltean 				break;
14939403c158SVladimir Oltean 			}
14949403c158SVladimir Oltean 		}
14959403c158SVladimir Oltean 
14969403c158SVladimir Oltean 		if (!used)
1497e5d1f896SVladimir Oltean 			return ocelot_pgid_alloc(ocelot, index, mc->ports);
14989403c158SVladimir Oltean 	}
14999403c158SVladimir Oltean 
1500e5d1f896SVladimir Oltean 	return ERR_PTR(-ENOSPC);
15019403c158SVladimir Oltean }
15029403c158SVladimir Oltean 
15039403c158SVladimir Oltean static void ocelot_encode_ports_to_mdb(unsigned char *addr,
1504bb8d53fdSVladimir Oltean 				       struct ocelot_multicast *mc)
15059403c158SVladimir Oltean {
1506ebbd860eSVladimir Oltean 	ether_addr_copy(addr, mc->addr);
15079403c158SVladimir Oltean 
1508bb8d53fdSVladimir Oltean 	if (mc->entry_type == ENTRYTYPE_MACv4) {
15099403c158SVladimir Oltean 		addr[0] = 0;
15109403c158SVladimir Oltean 		addr[1] = mc->ports >> 8;
15119403c158SVladimir Oltean 		addr[2] = mc->ports & 0xff;
1512bb8d53fdSVladimir Oltean 	} else if (mc->entry_type == ENTRYTYPE_MACv6) {
15139403c158SVladimir Oltean 		addr[0] = mc->ports >> 8;
15149403c158SVladimir Oltean 		addr[1] = mc->ports & 0xff;
15159403c158SVladimir Oltean 	}
15169403c158SVladimir Oltean }
15179403c158SVladimir Oltean 
1518209edf95SVladimir Oltean int ocelot_port_mdb_add(struct ocelot *ocelot, int port,
1519209edf95SVladimir Oltean 			const struct switchdev_obj_port_mdb *mdb)
1520a556c76aSAlexandre Belloni {
1521a556c76aSAlexandre Belloni 	unsigned char addr[ETH_ALEN];
1522004d44f6SVladimir Oltean 	struct ocelot_multicast *mc;
1523e5d1f896SVladimir Oltean 	struct ocelot_pgid *pgid;
1524a556c76aSAlexandre Belloni 	u16 vid = mdb->vid;
1525a556c76aSAlexandre Belloni 
1526471beb11SVladimir Oltean 	if (port == ocelot->npi)
1527471beb11SVladimir Oltean 		port = ocelot->num_phys_ports;
1528471beb11SVladimir Oltean 
1529a556c76aSAlexandre Belloni 	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
1530a556c76aSAlexandre Belloni 	if (!mc) {
1531728e69aeSVladimir Oltean 		/* New entry */
1532bb8d53fdSVladimir Oltean 		mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL);
1533bb8d53fdSVladimir Oltean 		if (!mc)
1534bb8d53fdSVladimir Oltean 			return -ENOMEM;
1535bb8d53fdSVladimir Oltean 
1536bb8d53fdSVladimir Oltean 		mc->entry_type = ocelot_classify_mdb(mdb->addr);
1537bb8d53fdSVladimir Oltean 		ether_addr_copy(mc->addr, mdb->addr);
1538bb8d53fdSVladimir Oltean 		mc->vid = vid;
1539bb8d53fdSVladimir Oltean 
1540a556c76aSAlexandre Belloni 		list_add_tail(&mc->list, &ocelot->multicast);
1541728e69aeSVladimir Oltean 	} else {
1542e5d1f896SVladimir Oltean 		/* Existing entry. Clean up the current port mask from
1543e5d1f896SVladimir Oltean 		 * hardware now, because we'll be modifying it.
1544e5d1f896SVladimir Oltean 		 */
1545e5d1f896SVladimir Oltean 		ocelot_pgid_free(ocelot, mc->pgid);
1546bb8d53fdSVladimir Oltean 		ocelot_encode_ports_to_mdb(addr, mc);
1547a556c76aSAlexandre Belloni 		ocelot_mact_forget(ocelot, addr, vid);
1548a556c76aSAlexandre Belloni 	}
1549a556c76aSAlexandre Belloni 
1550004d44f6SVladimir Oltean 	mc->ports |= BIT(port);
1551e5d1f896SVladimir Oltean 
1552e5d1f896SVladimir Oltean 	pgid = ocelot_mdb_get_pgid(ocelot, mc);
1553e5d1f896SVladimir Oltean 	if (IS_ERR(pgid)) {
1554e5d1f896SVladimir Oltean 		dev_err(ocelot->dev,
1555e5d1f896SVladimir Oltean 			"Cannot allocate PGID for mdb %pM vid %d\n",
1556e5d1f896SVladimir Oltean 			mc->addr, mc->vid);
1557e5d1f896SVladimir Oltean 		devm_kfree(ocelot->dev, mc);
1558e5d1f896SVladimir Oltean 		return PTR_ERR(pgid);
1559e5d1f896SVladimir Oltean 	}
1560e5d1f896SVladimir Oltean 	mc->pgid = pgid;
1561e5d1f896SVladimir Oltean 
1562bb8d53fdSVladimir Oltean 	ocelot_encode_ports_to_mdb(addr, mc);
1563a556c76aSAlexandre Belloni 
1564e5d1f896SVladimir Oltean 	if (mc->entry_type != ENTRYTYPE_MACv4 &&
1565e5d1f896SVladimir Oltean 	    mc->entry_type != ENTRYTYPE_MACv6)
1566e5d1f896SVladimir Oltean 		ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID,
1567e5d1f896SVladimir Oltean 				 pgid->index);
1568e5d1f896SVladimir Oltean 
1569e5d1f896SVladimir Oltean 	return ocelot_mact_learn(ocelot, pgid->index, addr, vid,
1570bb8d53fdSVladimir Oltean 				 mc->entry_type);
1571a556c76aSAlexandre Belloni }
1572209edf95SVladimir Oltean EXPORT_SYMBOL(ocelot_port_mdb_add);
1573a556c76aSAlexandre Belloni 
1574209edf95SVladimir Oltean int ocelot_port_mdb_del(struct ocelot *ocelot, int port,
1575a556c76aSAlexandre Belloni 			const struct switchdev_obj_port_mdb *mdb)
1576a556c76aSAlexandre Belloni {
1577a556c76aSAlexandre Belloni 	unsigned char addr[ETH_ALEN];
1578004d44f6SVladimir Oltean 	struct ocelot_multicast *mc;
1579e5d1f896SVladimir Oltean 	struct ocelot_pgid *pgid;
1580a556c76aSAlexandre Belloni 	u16 vid = mdb->vid;
1581a556c76aSAlexandre Belloni 
1582471beb11SVladimir Oltean 	if (port == ocelot->npi)
1583471beb11SVladimir Oltean 		port = ocelot->num_phys_ports;
1584471beb11SVladimir Oltean 
1585a556c76aSAlexandre Belloni 	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
1586a556c76aSAlexandre Belloni 	if (!mc)
1587a556c76aSAlexandre Belloni 		return -ENOENT;
1588a556c76aSAlexandre Belloni 
1589bb8d53fdSVladimir Oltean 	ocelot_encode_ports_to_mdb(addr, mc);
1590a556c76aSAlexandre Belloni 	ocelot_mact_forget(ocelot, addr, vid);
1591a556c76aSAlexandre Belloni 
1592e5d1f896SVladimir Oltean 	ocelot_pgid_free(ocelot, mc->pgid);
1593004d44f6SVladimir Oltean 	mc->ports &= ~BIT(port);
1594a556c76aSAlexandre Belloni 	if (!mc->ports) {
1595a556c76aSAlexandre Belloni 		list_del(&mc->list);
1596a556c76aSAlexandre Belloni 		devm_kfree(ocelot->dev, mc);
1597a556c76aSAlexandre Belloni 		return 0;
1598a556c76aSAlexandre Belloni 	}
1599a556c76aSAlexandre Belloni 
1600e5d1f896SVladimir Oltean 	/* We have a PGID with fewer ports now */
1601e5d1f896SVladimir Oltean 	pgid = ocelot_mdb_get_pgid(ocelot, mc);
1602e5d1f896SVladimir Oltean 	if (IS_ERR(pgid))
1603e5d1f896SVladimir Oltean 		return PTR_ERR(pgid);
1604e5d1f896SVladimir Oltean 	mc->pgid = pgid;
1605e5d1f896SVladimir Oltean 
1606bb8d53fdSVladimir Oltean 	ocelot_encode_ports_to_mdb(addr, mc);
1607a556c76aSAlexandre Belloni 
1608e5d1f896SVladimir Oltean 	if (mc->entry_type != ENTRYTYPE_MACv4 &&
1609e5d1f896SVladimir Oltean 	    mc->entry_type != ENTRYTYPE_MACv6)
1610e5d1f896SVladimir Oltean 		ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID,
1611e5d1f896SVladimir Oltean 				 pgid->index);
1612e5d1f896SVladimir Oltean 
1613e5d1f896SVladimir Oltean 	return ocelot_mact_learn(ocelot, pgid->index, addr, vid,
1614bb8d53fdSVladimir Oltean 				 mc->entry_type);
1615a556c76aSAlexandre Belloni }
1616209edf95SVladimir Oltean EXPORT_SYMBOL(ocelot_port_mdb_del);
1617a556c76aSAlexandre Belloni 
1618e4bd44e8SVladimir Oltean void ocelot_port_bridge_join(struct ocelot *ocelot, int port,
1619a556c76aSAlexandre Belloni 			     struct net_device *bridge)
1620a556c76aSAlexandre Belloni {
1621df291e54SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1622a556c76aSAlexandre Belloni 
1623df291e54SVladimir Oltean 	ocelot_port->bridge = bridge;
1624a556c76aSAlexandre Belloni 
1625e4bd44e8SVladimir Oltean 	ocelot_apply_bridge_fwd_mask(ocelot);
1626a556c76aSAlexandre Belloni }
16275e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_join);
1628a556c76aSAlexandre Belloni 
1629e4bd44e8SVladimir Oltean void ocelot_port_bridge_leave(struct ocelot *ocelot, int port,
1630a556c76aSAlexandre Belloni 			      struct net_device *bridge)
1631a556c76aSAlexandre Belloni {
1632df291e54SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1633c3e58a75SVladimir Oltean 	struct ocelot_vlan pvid = {0}, native_vlan = {0};
16342e554a7aSVladimir Oltean 
1635df291e54SVladimir Oltean 	ocelot_port->bridge = NULL;
16367142529fSAntoine Tenart 
1637c3e58a75SVladimir Oltean 	ocelot_port_set_pvid(ocelot, port, pvid);
16382f0402feSVladimir Oltean 	ocelot_port_set_native_vlan(ocelot, port, native_vlan);
1639e4bd44e8SVladimir Oltean 	ocelot_apply_bridge_fwd_mask(ocelot);
1640a556c76aSAlexandre Belloni }
16415e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_leave);
1642a556c76aSAlexandre Belloni 
1643dc96ee37SAlexandre Belloni static void ocelot_set_aggr_pgids(struct ocelot *ocelot)
1644dc96ee37SAlexandre Belloni {
1645528d3f19SVladimir Oltean 	unsigned long visited = GENMASK(ocelot->num_phys_ports - 1, 0);
1646dc96ee37SAlexandre Belloni 	int i, port, lag;
1647dc96ee37SAlexandre Belloni 
1648dc96ee37SAlexandre Belloni 	/* Reset destination and aggregation PGIDS */
164996b029b0SVladimir Oltean 	for_each_unicast_dest_pgid(ocelot, port)
1650dc96ee37SAlexandre Belloni 		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
1651dc96ee37SAlexandre Belloni 
165296b029b0SVladimir Oltean 	for_each_aggr_pgid(ocelot, i)
1653dc96ee37SAlexandre Belloni 		ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
1654dc96ee37SAlexandre Belloni 				 ANA_PGID_PGID, i);
1655dc96ee37SAlexandre Belloni 
1656528d3f19SVladimir Oltean 	/* The visited ports bitmask holds the list of ports offloading any
1657528d3f19SVladimir Oltean 	 * bonding interface. Initially we mark all these ports as unvisited,
1658528d3f19SVladimir Oltean 	 * then every time we visit a port in this bitmask, we know that it is
1659528d3f19SVladimir Oltean 	 * the lowest numbered port, i.e. the one whose logical ID == physical
1660528d3f19SVladimir Oltean 	 * port ID == LAG ID. So we mark as visited all further ports in the
1661528d3f19SVladimir Oltean 	 * bitmask that are offloading the same bonding interface. This way,
1662528d3f19SVladimir Oltean 	 * we set up the aggregation PGIDs only once per bonding interface.
1663528d3f19SVladimir Oltean 	 */
1664528d3f19SVladimir Oltean 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1665528d3f19SVladimir Oltean 		struct ocelot_port *ocelot_port = ocelot->ports[port];
1666528d3f19SVladimir Oltean 
1667528d3f19SVladimir Oltean 		if (!ocelot_port || !ocelot_port->bond)
1668528d3f19SVladimir Oltean 			continue;
1669528d3f19SVladimir Oltean 
1670528d3f19SVladimir Oltean 		visited &= ~BIT(port);
1671528d3f19SVladimir Oltean 	}
1672528d3f19SVladimir Oltean 
1673528d3f19SVladimir Oltean 	/* Now, set PGIDs for each active LAG */
1674dc96ee37SAlexandre Belloni 	for (lag = 0; lag < ocelot->num_phys_ports; lag++) {
1675528d3f19SVladimir Oltean 		struct net_device *bond = ocelot->ports[lag]->bond;
167623ca3b72SVladimir Oltean 		int num_active_ports = 0;
1677dc96ee37SAlexandre Belloni 		unsigned long bond_mask;
1678dc96ee37SAlexandre Belloni 		u8 aggr_idx[16];
1679dc96ee37SAlexandre Belloni 
1680528d3f19SVladimir Oltean 		if (!bond || (visited & BIT(lag)))
1681dc96ee37SAlexandre Belloni 			continue;
1682dc96ee37SAlexandre Belloni 
168323ca3b72SVladimir Oltean 		bond_mask = ocelot_get_bond_mask(ocelot, bond, true);
1684528d3f19SVladimir Oltean 
1685dc96ee37SAlexandre Belloni 		for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) {
1686dc96ee37SAlexandre Belloni 			// Destination mask
1687dc96ee37SAlexandre Belloni 			ocelot_write_rix(ocelot, bond_mask,
1688dc96ee37SAlexandre Belloni 					 ANA_PGID_PGID, port);
168923ca3b72SVladimir Oltean 			aggr_idx[num_active_ports++] = port;
1690dc96ee37SAlexandre Belloni 		}
1691dc96ee37SAlexandre Belloni 
169296b029b0SVladimir Oltean 		for_each_aggr_pgid(ocelot, i) {
1693dc96ee37SAlexandre Belloni 			u32 ac;
1694dc96ee37SAlexandre Belloni 
1695dc96ee37SAlexandre Belloni 			ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i);
1696dc96ee37SAlexandre Belloni 			ac &= ~bond_mask;
169723ca3b72SVladimir Oltean 			/* Don't do division by zero if there was no active
169823ca3b72SVladimir Oltean 			 * port. Just make all aggregation codes zero.
169923ca3b72SVladimir Oltean 			 */
170023ca3b72SVladimir Oltean 			if (num_active_ports)
170123ca3b72SVladimir Oltean 				ac |= BIT(aggr_idx[i % num_active_ports]);
1702dc96ee37SAlexandre Belloni 			ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i);
1703dc96ee37SAlexandre Belloni 		}
1704528d3f19SVladimir Oltean 
1705528d3f19SVladimir Oltean 		/* Mark all ports in the same LAG as visited to avoid applying
1706528d3f19SVladimir Oltean 		 * the same config again.
1707528d3f19SVladimir Oltean 		 */
1708528d3f19SVladimir Oltean 		for (port = lag; port < ocelot->num_phys_ports; port++) {
1709528d3f19SVladimir Oltean 			struct ocelot_port *ocelot_port = ocelot->ports[port];
1710528d3f19SVladimir Oltean 
1711528d3f19SVladimir Oltean 			if (!ocelot_port)
1712528d3f19SVladimir Oltean 				continue;
1713528d3f19SVladimir Oltean 
1714528d3f19SVladimir Oltean 			if (ocelot_port->bond == bond)
1715528d3f19SVladimir Oltean 				visited |= BIT(port);
1716528d3f19SVladimir Oltean 		}
1717dc96ee37SAlexandre Belloni 	}
1718dc96ee37SAlexandre Belloni }
1719dc96ee37SAlexandre Belloni 
17202527f2e8SVladimir Oltean /* When offloading a bonding interface, the switch ports configured under the
17212527f2e8SVladimir Oltean  * same bond must have the same logical port ID, equal to the physical port ID
17222527f2e8SVladimir Oltean  * of the lowest numbered physical port in that bond. Otherwise, in standalone/
17232527f2e8SVladimir Oltean  * bridged mode, each port has a logical port ID equal to its physical port ID.
17242527f2e8SVladimir Oltean  */
17252527f2e8SVladimir Oltean static void ocelot_setup_logical_port_ids(struct ocelot *ocelot)
1726dc96ee37SAlexandre Belloni {
17272527f2e8SVladimir Oltean 	int port;
1728dc96ee37SAlexandre Belloni 
17292527f2e8SVladimir Oltean 	for (port = 0; port < ocelot->num_phys_ports; port++) {
17302527f2e8SVladimir Oltean 		struct ocelot_port *ocelot_port = ocelot->ports[port];
17312527f2e8SVladimir Oltean 		struct net_device *bond;
1732dc96ee37SAlexandre Belloni 
17332527f2e8SVladimir Oltean 		if (!ocelot_port)
17342527f2e8SVladimir Oltean 			continue;
1735dc96ee37SAlexandre Belloni 
17362527f2e8SVladimir Oltean 		bond = ocelot_port->bond;
17372527f2e8SVladimir Oltean 		if (bond) {
173823ca3b72SVladimir Oltean 			int lag = __ffs(ocelot_get_bond_mask(ocelot, bond,
173923ca3b72SVladimir Oltean 							     false));
17402527f2e8SVladimir Oltean 
17412527f2e8SVladimir Oltean 			ocelot_rmw_gix(ocelot,
1742dc96ee37SAlexandre Belloni 				       ANA_PORT_PORT_CFG_PORTID_VAL(lag),
17432527f2e8SVladimir Oltean 				       ANA_PORT_PORT_CFG_PORTID_VAL_M,
17442527f2e8SVladimir Oltean 				       ANA_PORT_PORT_CFG, port);
17452527f2e8SVladimir Oltean 		} else {
17462527f2e8SVladimir Oltean 			ocelot_rmw_gix(ocelot,
17472527f2e8SVladimir Oltean 				       ANA_PORT_PORT_CFG_PORTID_VAL(port),
17482527f2e8SVladimir Oltean 				       ANA_PORT_PORT_CFG_PORTID_VAL_M,
17492527f2e8SVladimir Oltean 				       ANA_PORT_PORT_CFG, port);
17502527f2e8SVladimir Oltean 		}
1751dc96ee37SAlexandre Belloni 	}
1752dc96ee37SAlexandre Belloni }
1753dc96ee37SAlexandre Belloni 
17549c90eea3SVladimir Oltean int ocelot_port_lag_join(struct ocelot *ocelot, int port,
1755583cbbe3SVladimir Oltean 			 struct net_device *bond,
1756583cbbe3SVladimir Oltean 			 struct netdev_lag_upper_info *info)
1757dc96ee37SAlexandre Belloni {
1758583cbbe3SVladimir Oltean 	if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH)
1759583cbbe3SVladimir Oltean 		return -EOPNOTSUPP;
1760583cbbe3SVladimir Oltean 
1761b80af659SVladimir Oltean 	ocelot->ports[port]->bond = bond;
1762dc96ee37SAlexandre Belloni 
17632527f2e8SVladimir Oltean 	ocelot_setup_logical_port_ids(ocelot);
17649b521250SVladimir Oltean 	ocelot_apply_bridge_fwd_mask(ocelot);
1765dc96ee37SAlexandre Belloni 	ocelot_set_aggr_pgids(ocelot);
1766dc96ee37SAlexandre Belloni 
1767dc96ee37SAlexandre Belloni 	return 0;
1768dc96ee37SAlexandre Belloni }
17699c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_port_lag_join);
1770dc96ee37SAlexandre Belloni 
17719c90eea3SVladimir Oltean void ocelot_port_lag_leave(struct ocelot *ocelot, int port,
1772dc96ee37SAlexandre Belloni 			   struct net_device *bond)
1773dc96ee37SAlexandre Belloni {
1774b80af659SVladimir Oltean 	ocelot->ports[port]->bond = NULL;
1775b80af659SVladimir Oltean 
17762527f2e8SVladimir Oltean 	ocelot_setup_logical_port_ids(ocelot);
17779b521250SVladimir Oltean 	ocelot_apply_bridge_fwd_mask(ocelot);
1778dc96ee37SAlexandre Belloni 	ocelot_set_aggr_pgids(ocelot);
1779dc96ee37SAlexandre Belloni }
17809c90eea3SVladimir Oltean EXPORT_SYMBOL(ocelot_port_lag_leave);
17810e332c85SPetr Machata 
178223ca3b72SVladimir Oltean void ocelot_port_lag_change(struct ocelot *ocelot, int port, bool lag_tx_active)
178323ca3b72SVladimir Oltean {
178423ca3b72SVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
178523ca3b72SVladimir Oltean 
178623ca3b72SVladimir Oltean 	ocelot_port->lag_tx_active = lag_tx_active;
178723ca3b72SVladimir Oltean 
178823ca3b72SVladimir Oltean 	/* Rebalance the LAGs */
178923ca3b72SVladimir Oltean 	ocelot_set_aggr_pgids(ocelot);
179023ca3b72SVladimir Oltean }
179123ca3b72SVladimir Oltean EXPORT_SYMBOL(ocelot_port_lag_change);
179223ca3b72SVladimir Oltean 
1793a8015dedSVladimir Oltean /* Configure the maximum SDU (L2 payload) on RX to the value specified in @sdu.
1794a8015dedSVladimir Oltean  * The length of VLAN tags is accounted for automatically via DEV_MAC_TAGS_CFG.
17950b912fc9SVladimir Oltean  * In the special case that it's the NPI port that we're configuring, the
17960b912fc9SVladimir Oltean  * length of the tag and optional prefix needs to be accounted for privately,
17970b912fc9SVladimir Oltean  * in order to be able to sustain communication at the requested @sdu.
1798a8015dedSVladimir Oltean  */
17990b912fc9SVladimir Oltean void ocelot_port_set_maxlen(struct ocelot *ocelot, int port, size_t sdu)
180031350d7fSVladimir Oltean {
180131350d7fSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1802a8015dedSVladimir Oltean 	int maxlen = sdu + ETH_HLEN + ETH_FCS_LEN;
1803e8e6e73dSVladimir Oltean 	int pause_start, pause_stop;
1804601e984fSVladimir Oltean 	int atop, atop_tot;
180531350d7fSVladimir Oltean 
18060b912fc9SVladimir Oltean 	if (port == ocelot->npi) {
18070b912fc9SVladimir Oltean 		maxlen += OCELOT_TAG_LEN;
18080b912fc9SVladimir Oltean 
1809cacea62fSVladimir Oltean 		if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_SHORT)
18100b912fc9SVladimir Oltean 			maxlen += OCELOT_SHORT_PREFIX_LEN;
1811cacea62fSVladimir Oltean 		else if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_LONG)
18120b912fc9SVladimir Oltean 			maxlen += OCELOT_LONG_PREFIX_LEN;
18130b912fc9SVladimir Oltean 	}
18140b912fc9SVladimir Oltean 
1815a8015dedSVladimir Oltean 	ocelot_port_writel(ocelot_port, maxlen, DEV_MAC_MAXLEN_CFG);
1816fa914e9cSVladimir Oltean 
1817e8e6e73dSVladimir Oltean 	/* Set Pause watermark hysteresis */
1818e8e6e73dSVladimir Oltean 	pause_start = 6 * maxlen / OCELOT_BUFFER_CELL_SZ;
1819e8e6e73dSVladimir Oltean 	pause_stop = 4 * maxlen / OCELOT_BUFFER_CELL_SZ;
1820541132f0SMaxim Kochetkov 	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_START,
1821541132f0SMaxim Kochetkov 			    pause_start);
1822541132f0SMaxim Kochetkov 	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_STOP,
1823541132f0SMaxim Kochetkov 			    pause_stop);
1824fa914e9cSVladimir Oltean 
1825601e984fSVladimir Oltean 	/* Tail dropping watermarks */
1826f6fe01d6SVladimir Oltean 	atop_tot = (ocelot->packet_buffer_size - 9 * maxlen) /
1827a8015dedSVladimir Oltean 		   OCELOT_BUFFER_CELL_SZ;
1828601e984fSVladimir Oltean 	atop = (9 * maxlen) / OCELOT_BUFFER_CELL_SZ;
1829601e984fSVladimir Oltean 	ocelot_write_rix(ocelot, ocelot->ops->wm_enc(atop), SYS_ATOP, port);
1830601e984fSVladimir Oltean 	ocelot_write(ocelot, ocelot->ops->wm_enc(atop_tot), SYS_ATOP_TOT_CFG);
1831fa914e9cSVladimir Oltean }
18320b912fc9SVladimir Oltean EXPORT_SYMBOL(ocelot_port_set_maxlen);
18330b912fc9SVladimir Oltean 
18340b912fc9SVladimir Oltean int ocelot_get_max_mtu(struct ocelot *ocelot, int port)
18350b912fc9SVladimir Oltean {
18360b912fc9SVladimir Oltean 	int max_mtu = 65535 - ETH_HLEN - ETH_FCS_LEN;
18370b912fc9SVladimir Oltean 
18380b912fc9SVladimir Oltean 	if (port == ocelot->npi) {
18390b912fc9SVladimir Oltean 		max_mtu -= OCELOT_TAG_LEN;
18400b912fc9SVladimir Oltean 
1841cacea62fSVladimir Oltean 		if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_SHORT)
18420b912fc9SVladimir Oltean 			max_mtu -= OCELOT_SHORT_PREFIX_LEN;
1843cacea62fSVladimir Oltean 		else if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_LONG)
18440b912fc9SVladimir Oltean 			max_mtu -= OCELOT_LONG_PREFIX_LEN;
18450b912fc9SVladimir Oltean 	}
18460b912fc9SVladimir Oltean 
18470b912fc9SVladimir Oltean 	return max_mtu;
18480b912fc9SVladimir Oltean }
18490b912fc9SVladimir Oltean EXPORT_SYMBOL(ocelot_get_max_mtu);
1850fa914e9cSVladimir Oltean 
1851421741eaSVladimir Oltean static void ocelot_port_set_learning(struct ocelot *ocelot, int port,
1852421741eaSVladimir Oltean 				     bool enabled)
1853421741eaSVladimir Oltean {
1854421741eaSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1855421741eaSVladimir Oltean 	u32 val = 0;
1856421741eaSVladimir Oltean 
1857421741eaSVladimir Oltean 	if (enabled)
1858421741eaSVladimir Oltean 		val = ANA_PORT_PORT_CFG_LEARN_ENA;
1859421741eaSVladimir Oltean 
1860421741eaSVladimir Oltean 	ocelot_rmw_gix(ocelot, val, ANA_PORT_PORT_CFG_LEARN_ENA,
1861421741eaSVladimir Oltean 		       ANA_PORT_PORT_CFG, port);
1862421741eaSVladimir Oltean 
1863421741eaSVladimir Oltean 	ocelot_port->learn_ena = enabled;
1864421741eaSVladimir Oltean }
1865421741eaSVladimir Oltean 
1866421741eaSVladimir Oltean static void ocelot_port_set_ucast_flood(struct ocelot *ocelot, int port,
1867421741eaSVladimir Oltean 					bool enabled)
1868421741eaSVladimir Oltean {
1869421741eaSVladimir Oltean 	u32 val = 0;
1870421741eaSVladimir Oltean 
1871421741eaSVladimir Oltean 	if (enabled)
1872421741eaSVladimir Oltean 		val = BIT(port);
1873421741eaSVladimir Oltean 
1874421741eaSVladimir Oltean 	ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_UC);
1875421741eaSVladimir Oltean }
1876421741eaSVladimir Oltean 
1877421741eaSVladimir Oltean static void ocelot_port_set_mcast_flood(struct ocelot *ocelot, int port,
1878421741eaSVladimir Oltean 					bool enabled)
1879421741eaSVladimir Oltean {
1880421741eaSVladimir Oltean 	u32 val = 0;
1881421741eaSVladimir Oltean 
1882421741eaSVladimir Oltean 	if (enabled)
1883421741eaSVladimir Oltean 		val = BIT(port);
1884421741eaSVladimir Oltean 
1885421741eaSVladimir Oltean 	ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_MC);
1886421741eaSVladimir Oltean }
1887421741eaSVladimir Oltean 
1888421741eaSVladimir Oltean static void ocelot_port_set_bcast_flood(struct ocelot *ocelot, int port,
1889421741eaSVladimir Oltean 					bool enabled)
1890421741eaSVladimir Oltean {
1891421741eaSVladimir Oltean 	u32 val = 0;
1892421741eaSVladimir Oltean 
1893421741eaSVladimir Oltean 	if (enabled)
1894421741eaSVladimir Oltean 		val = BIT(port);
1895421741eaSVladimir Oltean 
1896421741eaSVladimir Oltean 	ocelot_rmw_rix(ocelot, val, BIT(port), ANA_PGID_PGID, PGID_BC);
1897421741eaSVladimir Oltean }
1898421741eaSVladimir Oltean 
1899421741eaSVladimir Oltean int ocelot_port_pre_bridge_flags(struct ocelot *ocelot, int port,
1900421741eaSVladimir Oltean 				 struct switchdev_brport_flags flags)
1901421741eaSVladimir Oltean {
1902421741eaSVladimir Oltean 	if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD |
1903421741eaSVladimir Oltean 			   BR_BCAST_FLOOD))
1904421741eaSVladimir Oltean 		return -EINVAL;
1905421741eaSVladimir Oltean 
1906421741eaSVladimir Oltean 	return 0;
1907421741eaSVladimir Oltean }
1908421741eaSVladimir Oltean EXPORT_SYMBOL(ocelot_port_pre_bridge_flags);
1909421741eaSVladimir Oltean 
1910421741eaSVladimir Oltean void ocelot_port_bridge_flags(struct ocelot *ocelot, int port,
1911421741eaSVladimir Oltean 			      struct switchdev_brport_flags flags)
1912421741eaSVladimir Oltean {
1913421741eaSVladimir Oltean 	if (flags.mask & BR_LEARNING)
1914421741eaSVladimir Oltean 		ocelot_port_set_learning(ocelot, port,
1915421741eaSVladimir Oltean 					 !!(flags.val & BR_LEARNING));
1916421741eaSVladimir Oltean 
1917421741eaSVladimir Oltean 	if (flags.mask & BR_FLOOD)
1918421741eaSVladimir Oltean 		ocelot_port_set_ucast_flood(ocelot, port,
1919421741eaSVladimir Oltean 					    !!(flags.val & BR_FLOOD));
1920421741eaSVladimir Oltean 
1921421741eaSVladimir Oltean 	if (flags.mask & BR_MCAST_FLOOD)
1922421741eaSVladimir Oltean 		ocelot_port_set_mcast_flood(ocelot, port,
1923421741eaSVladimir Oltean 					    !!(flags.val & BR_MCAST_FLOOD));
1924421741eaSVladimir Oltean 
1925421741eaSVladimir Oltean 	if (flags.mask & BR_BCAST_FLOOD)
1926421741eaSVladimir Oltean 		ocelot_port_set_bcast_flood(ocelot, port,
1927421741eaSVladimir Oltean 					    !!(flags.val & BR_BCAST_FLOOD));
1928421741eaSVladimir Oltean }
1929421741eaSVladimir Oltean EXPORT_SYMBOL(ocelot_port_bridge_flags);
1930421741eaSVladimir Oltean 
19315e256365SVladimir Oltean void ocelot_init_port(struct ocelot *ocelot, int port)
1932fa914e9cSVladimir Oltean {
1933fa914e9cSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1934fa914e9cSVladimir Oltean 
1935b049da13SYangbo Lu 	skb_queue_head_init(&ocelot_port->tx_skbs);
19366565243cSVladimir Oltean 	spin_lock_init(&ocelot_port->ts_id_lock);
193731350d7fSVladimir Oltean 
193831350d7fSVladimir Oltean 	/* Basic L2 initialization */
193931350d7fSVladimir Oltean 
19405bc9d2e6SVladimir Oltean 	/* Set MAC IFG Gaps
19415bc9d2e6SVladimir Oltean 	 * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0
19425bc9d2e6SVladimir Oltean 	 * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5
19435bc9d2e6SVladimir Oltean 	 */
19445bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5),
19455bc9d2e6SVladimir Oltean 			   DEV_MAC_IFG_CFG);
19465bc9d2e6SVladimir Oltean 
19475bc9d2e6SVladimir Oltean 	/* Load seed (0) and set MAC HDX late collision  */
19485bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) |
19495bc9d2e6SVladimir Oltean 			   DEV_MAC_HDX_CFG_SEED_LOAD,
19505bc9d2e6SVladimir Oltean 			   DEV_MAC_HDX_CFG);
19515bc9d2e6SVladimir Oltean 	mdelay(1);
19525bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67),
19535bc9d2e6SVladimir Oltean 			   DEV_MAC_HDX_CFG);
19545bc9d2e6SVladimir Oltean 
19555bc9d2e6SVladimir Oltean 	/* Set Max Length and maximum tags allowed */
1956a8015dedSVladimir Oltean 	ocelot_port_set_maxlen(ocelot, port, ETH_DATA_LEN);
19575bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) |
19585bc9d2e6SVladimir Oltean 			   DEV_MAC_TAGS_CFG_VLAN_AWR_ENA |
1959a8015dedSVladimir Oltean 			   DEV_MAC_TAGS_CFG_VLAN_DBL_AWR_ENA |
19605bc9d2e6SVladimir Oltean 			   DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA,
19615bc9d2e6SVladimir Oltean 			   DEV_MAC_TAGS_CFG);
19625bc9d2e6SVladimir Oltean 
19635bc9d2e6SVladimir Oltean 	/* Set SMAC of Pause frame (00:00:00:00:00:00) */
19645bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG);
19655bc9d2e6SVladimir Oltean 	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG);
19665bc9d2e6SVladimir Oltean 
1967e8e6e73dSVladimir Oltean 	/* Enable transmission of pause frames */
1968541132f0SMaxim Kochetkov 	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 1);
1969e8e6e73dSVladimir Oltean 
197031350d7fSVladimir Oltean 	/* Drop frames with multicast source address */
197131350d7fSVladimir Oltean 	ocelot_rmw_gix(ocelot, ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
197231350d7fSVladimir Oltean 		       ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
197331350d7fSVladimir Oltean 		       ANA_PORT_DROP_CFG, port);
197431350d7fSVladimir Oltean 
197531350d7fSVladimir Oltean 	/* Set default VLAN and tag type to 8021Q. */
197631350d7fSVladimir Oltean 	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q),
197731350d7fSVladimir Oltean 		       REW_PORT_VLAN_CFG_PORT_TPID_M,
197831350d7fSVladimir Oltean 		       REW_PORT_VLAN_CFG, port);
197931350d7fSVladimir Oltean 
1980421741eaSVladimir Oltean 	/* Disable source address learning for standalone mode */
1981421741eaSVladimir Oltean 	ocelot_port_set_learning(ocelot, port, false);
1982421741eaSVladimir Oltean 
198346efe4efSVladimir Oltean 	/* Set the port's initial logical port ID value, enable receiving
198446efe4efSVladimir Oltean 	 * frames on it, and configure the MAC address learning type to
198546efe4efSVladimir Oltean 	 * automatic.
198646efe4efSVladimir Oltean 	 */
198746efe4efSVladimir Oltean 	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO |
198846efe4efSVladimir Oltean 			 ANA_PORT_PORT_CFG_RECV_ENA |
198946efe4efSVladimir Oltean 			 ANA_PORT_PORT_CFG_PORTID_VAL(port),
199046efe4efSVladimir Oltean 			 ANA_PORT_PORT_CFG, port);
199146efe4efSVladimir Oltean 
199231350d7fSVladimir Oltean 	/* Enable vcap lookups */
199331350d7fSVladimir Oltean 	ocelot_vcap_enable(ocelot, port);
199431350d7fSVladimir Oltean }
19955e256365SVladimir Oltean EXPORT_SYMBOL(ocelot_init_port);
199631350d7fSVladimir Oltean 
19972d44b097SVladimir Oltean /* Configure and enable the CPU port module, which is a set of queues
19982d44b097SVladimir Oltean  * accessible through register MMIO, frame DMA or Ethernet (in case
19992d44b097SVladimir Oltean  * NPI mode is used).
200069df578cSVladimir Oltean  */
20012d44b097SVladimir Oltean static void ocelot_cpu_port_init(struct ocelot *ocelot)
200221468199SVladimir Oltean {
200369df578cSVladimir Oltean 	int cpu = ocelot->num_phys_ports;
200469df578cSVladimir Oltean 
200569df578cSVladimir Oltean 	/* The unicast destination PGID for the CPU port module is unused */
200621468199SVladimir Oltean 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu);
200769df578cSVladimir Oltean 	/* Instead set up a multicast destination PGID for traffic copied to
200869df578cSVladimir Oltean 	 * the CPU. Whitelisted MAC addresses like the port netdevice MAC
200969df578cSVladimir Oltean 	 * addresses will be copied to the CPU via this PGID.
201069df578cSVladimir Oltean 	 */
201121468199SVladimir Oltean 	ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU);
201221468199SVladimir Oltean 	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA |
201321468199SVladimir Oltean 			 ANA_PORT_PORT_CFG_PORTID_VAL(cpu),
201421468199SVladimir Oltean 			 ANA_PORT_PORT_CFG, cpu);
201521468199SVladimir Oltean 
201669df578cSVladimir Oltean 	/* Enable CPU port module */
2017886e1387SVladimir Oltean 	ocelot_fields_write(ocelot, cpu, QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
201869df578cSVladimir Oltean 	/* CPU port Injection/Extraction configuration */
2019886e1387SVladimir Oltean 	ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_XTR_HDR,
2020cacea62fSVladimir Oltean 			    OCELOT_TAG_PREFIX_NONE);
2021886e1387SVladimir Oltean 	ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_INJ_HDR,
2022cacea62fSVladimir Oltean 			    OCELOT_TAG_PREFIX_NONE);
202321468199SVladimir Oltean 
202421468199SVladimir Oltean 	/* Configure the CPU port to be VLAN aware */
202521468199SVladimir Oltean 	ocelot_write_gix(ocelot, ANA_PORT_VLAN_CFG_VLAN_VID(0) |
202621468199SVladimir Oltean 				 ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
202721468199SVladimir Oltean 				 ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1),
202821468199SVladimir Oltean 			 ANA_PORT_VLAN_CFG, cpu);
202921468199SVladimir Oltean }
203021468199SVladimir Oltean 
2031f6fe01d6SVladimir Oltean static void ocelot_detect_features(struct ocelot *ocelot)
2032f6fe01d6SVladimir Oltean {
2033f6fe01d6SVladimir Oltean 	int mmgt, eq_ctrl;
2034f6fe01d6SVladimir Oltean 
2035f6fe01d6SVladimir Oltean 	/* For Ocelot, Felix, Seville, Serval etc, SYS:MMGT:MMGT:FREECNT holds
2036f6fe01d6SVladimir Oltean 	 * the number of 240-byte free memory words (aka 4-cell chunks) and not
2037f6fe01d6SVladimir Oltean 	 * 192 bytes as the documentation incorrectly says.
2038f6fe01d6SVladimir Oltean 	 */
2039f6fe01d6SVladimir Oltean 	mmgt = ocelot_read(ocelot, SYS_MMGT);
2040f6fe01d6SVladimir Oltean 	ocelot->packet_buffer_size = 240 * SYS_MMGT_FREECNT(mmgt);
2041f6fe01d6SVladimir Oltean 
2042f6fe01d6SVladimir Oltean 	eq_ctrl = ocelot_read(ocelot, QSYS_EQ_CTRL);
2043f6fe01d6SVladimir Oltean 	ocelot->num_frame_refs = QSYS_MMGT_EQ_CTRL_FP_FREE_CNT(eq_ctrl);
2044f6fe01d6SVladimir Oltean }
2045f6fe01d6SVladimir Oltean 
2046a556c76aSAlexandre Belloni int ocelot_init(struct ocelot *ocelot)
2047a556c76aSAlexandre Belloni {
2048a556c76aSAlexandre Belloni 	char queue_name[32];
204921468199SVladimir Oltean 	int i, ret;
205021468199SVladimir Oltean 	u32 port;
2051a556c76aSAlexandre Belloni 
20523a77b593SVladimir Oltean 	if (ocelot->ops->reset) {
20533a77b593SVladimir Oltean 		ret = ocelot->ops->reset(ocelot);
20543a77b593SVladimir Oltean 		if (ret) {
20553a77b593SVladimir Oltean 			dev_err(ocelot->dev, "Switch reset failed\n");
20563a77b593SVladimir Oltean 			return ret;
20573a77b593SVladimir Oltean 		}
20583a77b593SVladimir Oltean 	}
20593a77b593SVladimir Oltean 
2060a556c76aSAlexandre Belloni 	ocelot->stats = devm_kcalloc(ocelot->dev,
2061a556c76aSAlexandre Belloni 				     ocelot->num_phys_ports * ocelot->num_stats,
2062a556c76aSAlexandre Belloni 				     sizeof(u64), GFP_KERNEL);
2063a556c76aSAlexandre Belloni 	if (!ocelot->stats)
2064a556c76aSAlexandre Belloni 		return -ENOMEM;
2065a556c76aSAlexandre Belloni 
2066a556c76aSAlexandre Belloni 	mutex_init(&ocelot->stats_lock);
20674e3b0468SAntoine Tenart 	mutex_init(&ocelot->ptp_lock);
20684e3b0468SAntoine Tenart 	spin_lock_init(&ocelot->ptp_clock_lock);
2069a556c76aSAlexandre Belloni 	snprintf(queue_name, sizeof(queue_name), "%s-stats",
2070a556c76aSAlexandre Belloni 		 dev_name(ocelot->dev));
2071a556c76aSAlexandre Belloni 	ocelot->stats_queue = create_singlethread_workqueue(queue_name);
2072a556c76aSAlexandre Belloni 	if (!ocelot->stats_queue)
2073a556c76aSAlexandre Belloni 		return -ENOMEM;
2074a556c76aSAlexandre Belloni 
2075ca0b272bSVladimir Oltean 	ocelot->owq = alloc_ordered_workqueue("ocelot-owq", 0);
2076ca0b272bSVladimir Oltean 	if (!ocelot->owq) {
2077ca0b272bSVladimir Oltean 		destroy_workqueue(ocelot->stats_queue);
2078ca0b272bSVladimir Oltean 		return -ENOMEM;
2079ca0b272bSVladimir Oltean 	}
2080ca0b272bSVladimir Oltean 
20812b120ddeSClaudiu Manoil 	INIT_LIST_HEAD(&ocelot->multicast);
2082e5d1f896SVladimir Oltean 	INIT_LIST_HEAD(&ocelot->pgids);
2083f6fe01d6SVladimir Oltean 	ocelot_detect_features(ocelot);
2084a556c76aSAlexandre Belloni 	ocelot_mact_init(ocelot);
2085a556c76aSAlexandre Belloni 	ocelot_vlan_init(ocelot);
2086aae4e500SVladimir Oltean 	ocelot_vcap_init(ocelot);
20872d44b097SVladimir Oltean 	ocelot_cpu_port_init(ocelot);
2088a556c76aSAlexandre Belloni 
2089a556c76aSAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++) {
2090a556c76aSAlexandre Belloni 		/* Clear all counters (5 groups) */
2091a556c76aSAlexandre Belloni 		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) |
2092a556c76aSAlexandre Belloni 				     SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f),
2093a556c76aSAlexandre Belloni 			     SYS_STAT_CFG);
2094a556c76aSAlexandre Belloni 	}
2095a556c76aSAlexandre Belloni 
2096a556c76aSAlexandre Belloni 	/* Only use S-Tag */
2097a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG);
2098a556c76aSAlexandre Belloni 
2099a556c76aSAlexandre Belloni 	/* Aggregation mode */
2100a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA |
2101a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_DMAC_ENA |
2102a556c76aSAlexandre Belloni 			     ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA |
2103f79c20c8SVladimir Oltean 			     ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA |
2104f79c20c8SVladimir Oltean 			     ANA_AGGR_CFG_AC_IP6_FLOW_LBL_ENA |
2105f79c20c8SVladimir Oltean 			     ANA_AGGR_CFG_AC_IP6_TCPUDP_ENA,
2106f79c20c8SVladimir Oltean 			     ANA_AGGR_CFG);
2107a556c76aSAlexandre Belloni 
2108a556c76aSAlexandre Belloni 	/* Set MAC age time to default value. The entry is aged after
2109a556c76aSAlexandre Belloni 	 * 2*AGE_PERIOD
2110a556c76aSAlexandre Belloni 	 */
2111a556c76aSAlexandre Belloni 	ocelot_write(ocelot,
2112a556c76aSAlexandre Belloni 		     ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ),
2113a556c76aSAlexandre Belloni 		     ANA_AUTOAGE);
2114a556c76aSAlexandre Belloni 
2115a556c76aSAlexandre Belloni 	/* Disable learning for frames discarded by VLAN ingress filtering */
2116a556c76aSAlexandre Belloni 	regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1);
2117a556c76aSAlexandre Belloni 
2118a556c76aSAlexandre Belloni 	/* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */
2119a556c76aSAlexandre Belloni 	ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA |
2120a556c76aSAlexandre Belloni 		     SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING);
2121a556c76aSAlexandre Belloni 
2122a556c76aSAlexandre Belloni 	/* Setup flooding PGIDs */
2123edd2410bSVladimir Oltean 	for (i = 0; i < ocelot->num_flooding_pgids; i++)
2124a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) |
2125b360d94fSVladimir Oltean 				 ANA_FLOODING_FLD_BROADCAST(PGID_BC) |
2126a556c76aSAlexandre Belloni 				 ANA_FLOODING_FLD_UNICAST(PGID_UC),
2127edd2410bSVladimir Oltean 				 ANA_FLOODING, i);
2128a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) |
2129a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) |
2130a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) |
2131a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC),
2132a556c76aSAlexandre Belloni 		     ANA_FLOODING_IPMC);
2133a556c76aSAlexandre Belloni 
2134a556c76aSAlexandre Belloni 	for (port = 0; port < ocelot->num_phys_ports; port++) {
2135a556c76aSAlexandre Belloni 		/* Transmit the frame to the local port. */
2136a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
2137a556c76aSAlexandre Belloni 		/* Do not forward BPDU frames to the front ports. */
2138a556c76aSAlexandre Belloni 		ocelot_write_gix(ocelot,
2139a556c76aSAlexandre Belloni 				 ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff),
2140a556c76aSAlexandre Belloni 				 ANA_PORT_CPU_FWD_BPDU_CFG,
2141a556c76aSAlexandre Belloni 				 port);
2142a556c76aSAlexandre Belloni 		/* Ensure bridging is disabled */
2143a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port);
2144a556c76aSAlexandre Belloni 	}
2145a556c76aSAlexandre Belloni 
214696b029b0SVladimir Oltean 	for_each_nonreserved_multicast_dest_pgid(ocelot, i) {
2147a556c76aSAlexandre Belloni 		u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0));
2148a556c76aSAlexandre Belloni 
2149a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
2150a556c76aSAlexandre Belloni 	}
2151ebb1bb40SHoratiu Vultur 
2152ebb1bb40SHoratiu Vultur 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_BLACKHOLE);
2153ebb1bb40SHoratiu Vultur 
2154b360d94fSVladimir Oltean 	/* Allow broadcast and unknown L2 multicast to the CPU. */
2155b360d94fSVladimir Oltean 	ocelot_rmw_rix(ocelot, ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
2156b360d94fSVladimir Oltean 		       ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
2157a556c76aSAlexandre Belloni 		       ANA_PGID_PGID, PGID_MC);
2158b360d94fSVladimir Oltean 	ocelot_rmw_rix(ocelot, ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
2159b360d94fSVladimir Oltean 		       ANA_PGID_PGID_PGID(BIT(ocelot->num_phys_ports)),
2160b360d94fSVladimir Oltean 		       ANA_PGID_PGID, PGID_BC);
2161a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4);
2162a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6);
2163a556c76aSAlexandre Belloni 
2164a556c76aSAlexandre Belloni 	/* Allow manual injection via DEVCPU_QS registers, and byte swap these
2165a556c76aSAlexandre Belloni 	 * registers endianness.
2166a556c76aSAlexandre Belloni 	 */
2167a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP |
2168a556c76aSAlexandre Belloni 			 QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0);
2169a556c76aSAlexandre Belloni 	ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP |
2170a556c76aSAlexandre Belloni 			 QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0);
2171a556c76aSAlexandre Belloni 	ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) |
2172a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_LRN(2) |
2173a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) |
2174a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) |
2175a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) |
2176a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) |
2177a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) |
2178a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_IGMP(6) |
2179a556c76aSAlexandre Belloni 		     ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG);
2180a556c76aSAlexandre Belloni 	for (i = 0; i < 16; i++)
2181a556c76aSAlexandre Belloni 		ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) |
2182a556c76aSAlexandre Belloni 				 ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6),
2183a556c76aSAlexandre Belloni 				 ANA_CPUQ_8021_CFG, i);
2184a556c76aSAlexandre Belloni 
21851e1caa97SClaudiu Manoil 	INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats_work);
2186a556c76aSAlexandre Belloni 	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
2187a556c76aSAlexandre Belloni 			   OCELOT_STATS_CHECK_DELAY);
21884e3b0468SAntoine Tenart 
2189a556c76aSAlexandre Belloni 	return 0;
2190a556c76aSAlexandre Belloni }
2191a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_init);
2192a556c76aSAlexandre Belloni 
2193a556c76aSAlexandre Belloni void ocelot_deinit(struct ocelot *ocelot)
2194a556c76aSAlexandre Belloni {
2195c5d13969SClaudiu Manoil 	cancel_delayed_work(&ocelot->stats_work);
2196a556c76aSAlexandre Belloni 	destroy_workqueue(ocelot->stats_queue);
2197ca0b272bSVladimir Oltean 	destroy_workqueue(ocelot->owq);
2198a556c76aSAlexandre Belloni 	mutex_destroy(&ocelot->stats_lock);
2199a556c76aSAlexandre Belloni }
2200a556c76aSAlexandre Belloni EXPORT_SYMBOL(ocelot_deinit);
2201a556c76aSAlexandre Belloni 
2202e5fb512dSVladimir Oltean void ocelot_deinit_port(struct ocelot *ocelot, int port)
2203e5fb512dSVladimir Oltean {
2204e5fb512dSVladimir Oltean 	struct ocelot_port *ocelot_port = ocelot->ports[port];
2205e5fb512dSVladimir Oltean 
2206e5fb512dSVladimir Oltean 	skb_queue_purge(&ocelot_port->tx_skbs);
2207e5fb512dSVladimir Oltean }
2208e5fb512dSVladimir Oltean EXPORT_SYMBOL(ocelot_deinit_port);
2209e5fb512dSVladimir Oltean 
2210a556c76aSAlexandre Belloni MODULE_LICENSE("Dual MIT/GPL");
2211