xref: /openbmc/linux/drivers/net/ethernet/microchip/sparx5/sparx5_main.c (revision 16f6ccde74a6f8538c62f127f17207c75f4dba7a)
13cfa11baSSteen Hegelund // SPDX-License-Identifier: GPL-2.0+
23cfa11baSSteen Hegelund /* Microchip Sparx5 Switch driver
33cfa11baSSteen Hegelund  *
43cfa11baSSteen Hegelund  * Copyright (c) 2021 Microchip Technology Inc. and its subsidiaries.
53cfa11baSSteen Hegelund  *
63cfa11baSSteen Hegelund  * The Sparx5 Chip Register Model can be browsed at this location:
73cfa11baSSteen Hegelund  * https://github.com/microchip-ung/sparx-5_reginfo
83cfa11baSSteen Hegelund  */
93cfa11baSSteen Hegelund #include <linux/module.h>
103cfa11baSSteen Hegelund #include <linux/device.h>
113cfa11baSSteen Hegelund #include <linux/netdevice.h>
123cfa11baSSteen Hegelund #include <linux/platform_device.h>
133cfa11baSSteen Hegelund #include <linux/interrupt.h>
143cfa11baSSteen Hegelund #include <linux/of.h>
153cfa11baSSteen Hegelund #include <linux/of_net.h>
163cfa11baSSteen Hegelund #include <linux/of_mdio.h>
173cfa11baSSteen Hegelund #include <net/switchdev.h>
183cfa11baSSteen Hegelund #include <linux/etherdevice.h>
193cfa11baSSteen Hegelund #include <linux/io.h>
203cfa11baSSteen Hegelund #include <linux/printk.h>
213cfa11baSSteen Hegelund #include <linux/iopoll.h>
223cfa11baSSteen Hegelund #include <linux/mfd/syscon.h>
233cfa11baSSteen Hegelund #include <linux/regmap.h>
243cfa11baSSteen Hegelund #include <linux/types.h>
253cfa11baSSteen Hegelund #include <linux/reset.h>
263cfa11baSSteen Hegelund 
273cfa11baSSteen Hegelund #include "sparx5_main_regs.h"
283cfa11baSSteen Hegelund #include "sparx5_main.h"
29946e7fd5SSteen Hegelund #include "sparx5_port.h"
30e02a5ac6SDaniel Machon #include "sparx5_qos.h"
313cfa11baSSteen Hegelund 
323cfa11baSSteen Hegelund #define QLIM_WM(fraction) \
333cfa11baSSteen Hegelund 	((SPX5_BUFFER_MEMORY / SPX5_BUFFER_CELL_SZ - 100) * (fraction) / 100)
343cfa11baSSteen Hegelund #define IO_RANGES 3
353cfa11baSSteen Hegelund 
363cfa11baSSteen Hegelund struct initial_port_config {
373cfa11baSSteen Hegelund 	u32 portno;
383cfa11baSSteen Hegelund 	struct device_node *node;
393cfa11baSSteen Hegelund 	struct sparx5_port_config conf;
403cfa11baSSteen Hegelund 	struct phy *serdes;
413cfa11baSSteen Hegelund };
423cfa11baSSteen Hegelund 
433cfa11baSSteen Hegelund struct sparx5_ram_config {
443cfa11baSSteen Hegelund 	void __iomem *init_reg;
453cfa11baSSteen Hegelund 	u32 init_val;
463cfa11baSSteen Hegelund };
473cfa11baSSteen Hegelund 
483cfa11baSSteen Hegelund struct sparx5_main_io_resource {
493cfa11baSSteen Hegelund 	enum sparx5_target id;
503cfa11baSSteen Hegelund 	phys_addr_t offset;
513cfa11baSSteen Hegelund 	int range;
523cfa11baSSteen Hegelund };
533cfa11baSSteen Hegelund 
543cfa11baSSteen Hegelund static const struct sparx5_main_io_resource sparx5_main_iomap[] =  {
553cfa11baSSteen Hegelund 	{ TARGET_CPU,                         0, 0 }, /* 0x600000000 */
563cfa11baSSteen Hegelund 	{ TARGET_FDMA,                  0x80000, 0 }, /* 0x600080000 */
573cfa11baSSteen Hegelund 	{ TARGET_PCEP,                 0x400000, 0 }, /* 0x600400000 */
583cfa11baSSteen Hegelund 	{ TARGET_DEV2G5,             0x10004000, 1 }, /* 0x610004000 */
593cfa11baSSteen Hegelund 	{ TARGET_DEV5G,              0x10008000, 1 }, /* 0x610008000 */
603cfa11baSSteen Hegelund 	{ TARGET_PCS5G_BR,           0x1000c000, 1 }, /* 0x61000c000 */
613cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 +  1,        0x10010000, 1 }, /* 0x610010000 */
623cfa11baSSteen Hegelund 	{ TARGET_DEV5G +  1,         0x10014000, 1 }, /* 0x610014000 */
633cfa11baSSteen Hegelund 	{ TARGET_PCS5G_BR +  1,      0x10018000, 1 }, /* 0x610018000 */
643cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 +  2,        0x1001c000, 1 }, /* 0x61001c000 */
653cfa11baSSteen Hegelund 	{ TARGET_DEV5G +  2,         0x10020000, 1 }, /* 0x610020000 */
663cfa11baSSteen Hegelund 	{ TARGET_PCS5G_BR +  2,      0x10024000, 1 }, /* 0x610024000 */
673cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 +  6,        0x10028000, 1 }, /* 0x610028000 */
683cfa11baSSteen Hegelund 	{ TARGET_DEV5G +  6,         0x1002c000, 1 }, /* 0x61002c000 */
693cfa11baSSteen Hegelund 	{ TARGET_PCS5G_BR +  6,      0x10030000, 1 }, /* 0x610030000 */
703cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 +  7,        0x10034000, 1 }, /* 0x610034000 */
713cfa11baSSteen Hegelund 	{ TARGET_DEV5G +  7,         0x10038000, 1 }, /* 0x610038000 */
723cfa11baSSteen Hegelund 	{ TARGET_PCS5G_BR +  7,      0x1003c000, 1 }, /* 0x61003c000 */
733cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 +  8,        0x10040000, 1 }, /* 0x610040000 */
743cfa11baSSteen Hegelund 	{ TARGET_DEV5G +  8,         0x10044000, 1 }, /* 0x610044000 */
753cfa11baSSteen Hegelund 	{ TARGET_PCS5G_BR +  8,      0x10048000, 1 }, /* 0x610048000 */
763cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 +  9,        0x1004c000, 1 }, /* 0x61004c000 */
773cfa11baSSteen Hegelund 	{ TARGET_DEV5G +  9,         0x10050000, 1 }, /* 0x610050000 */
783cfa11baSSteen Hegelund 	{ TARGET_PCS5G_BR +  9,      0x10054000, 1 }, /* 0x610054000 */
793cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 10,        0x10058000, 1 }, /* 0x610058000 */
803cfa11baSSteen Hegelund 	{ TARGET_DEV5G + 10,         0x1005c000, 1 }, /* 0x61005c000 */
813cfa11baSSteen Hegelund 	{ TARGET_PCS5G_BR + 10,      0x10060000, 1 }, /* 0x610060000 */
823cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 11,        0x10064000, 1 }, /* 0x610064000 */
833cfa11baSSteen Hegelund 	{ TARGET_DEV5G + 11,         0x10068000, 1 }, /* 0x610068000 */
843cfa11baSSteen Hegelund 	{ TARGET_PCS5G_BR + 11,      0x1006c000, 1 }, /* 0x61006c000 */
853cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 12,        0x10070000, 1 }, /* 0x610070000 */
863cfa11baSSteen Hegelund 	{ TARGET_DEV10G,             0x10074000, 1 }, /* 0x610074000 */
873cfa11baSSteen Hegelund 	{ TARGET_PCS10G_BR,          0x10078000, 1 }, /* 0x610078000 */
883cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 14,        0x1007c000, 1 }, /* 0x61007c000 */
893cfa11baSSteen Hegelund 	{ TARGET_DEV10G +  2,        0x10080000, 1 }, /* 0x610080000 */
903cfa11baSSteen Hegelund 	{ TARGET_PCS10G_BR +  2,     0x10084000, 1 }, /* 0x610084000 */
913cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 15,        0x10088000, 1 }, /* 0x610088000 */
923cfa11baSSteen Hegelund 	{ TARGET_DEV10G +  3,        0x1008c000, 1 }, /* 0x61008c000 */
933cfa11baSSteen Hegelund 	{ TARGET_PCS10G_BR +  3,     0x10090000, 1 }, /* 0x610090000 */
943cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 16,        0x10094000, 1 }, /* 0x610094000 */
953cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 17,        0x10098000, 1 }, /* 0x610098000 */
963cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 18,        0x1009c000, 1 }, /* 0x61009c000 */
973cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 19,        0x100a0000, 1 }, /* 0x6100a0000 */
983cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 20,        0x100a4000, 1 }, /* 0x6100a4000 */
993cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 21,        0x100a8000, 1 }, /* 0x6100a8000 */
1003cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 22,        0x100ac000, 1 }, /* 0x6100ac000 */
1013cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 23,        0x100b0000, 1 }, /* 0x6100b0000 */
1023cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 32,        0x100b4000, 1 }, /* 0x6100b4000 */
1033cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 33,        0x100b8000, 1 }, /* 0x6100b8000 */
1043cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 34,        0x100bc000, 1 }, /* 0x6100bc000 */
1053cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 35,        0x100c0000, 1 }, /* 0x6100c0000 */
1063cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 36,        0x100c4000, 1 }, /* 0x6100c4000 */
1073cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 37,        0x100c8000, 1 }, /* 0x6100c8000 */
1083cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 38,        0x100cc000, 1 }, /* 0x6100cc000 */
1093cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 39,        0x100d0000, 1 }, /* 0x6100d0000 */
1103cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 40,        0x100d4000, 1 }, /* 0x6100d4000 */
1113cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 41,        0x100d8000, 1 }, /* 0x6100d8000 */
1123cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 42,        0x100dc000, 1 }, /* 0x6100dc000 */
1133cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 43,        0x100e0000, 1 }, /* 0x6100e0000 */
1143cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 44,        0x100e4000, 1 }, /* 0x6100e4000 */
1153cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 45,        0x100e8000, 1 }, /* 0x6100e8000 */
1163cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 46,        0x100ec000, 1 }, /* 0x6100ec000 */
1173cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 47,        0x100f0000, 1 }, /* 0x6100f0000 */
1183cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 57,        0x100f4000, 1 }, /* 0x6100f4000 */
1193cfa11baSSteen Hegelund 	{ TARGET_DEV25G +  1,        0x100f8000, 1 }, /* 0x6100f8000 */
1203cfa11baSSteen Hegelund 	{ TARGET_PCS25G_BR +  1,     0x100fc000, 1 }, /* 0x6100fc000 */
1213cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 59,        0x10104000, 1 }, /* 0x610104000 */
1223cfa11baSSteen Hegelund 	{ TARGET_DEV25G +  3,        0x10108000, 1 }, /* 0x610108000 */
1233cfa11baSSteen Hegelund 	{ TARGET_PCS25G_BR +  3,     0x1010c000, 1 }, /* 0x61010c000 */
1243cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 60,        0x10114000, 1 }, /* 0x610114000 */
1253cfa11baSSteen Hegelund 	{ TARGET_DEV25G +  4,        0x10118000, 1 }, /* 0x610118000 */
1263cfa11baSSteen Hegelund 	{ TARGET_PCS25G_BR +  4,     0x1011c000, 1 }, /* 0x61011c000 */
1273cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 64,        0x10124000, 1 }, /* 0x610124000 */
1283cfa11baSSteen Hegelund 	{ TARGET_DEV5G + 12,         0x10128000, 1 }, /* 0x610128000 */
1293cfa11baSSteen Hegelund 	{ TARGET_PCS5G_BR + 12,      0x1012c000, 1 }, /* 0x61012c000 */
1303cfa11baSSteen Hegelund 	{ TARGET_PORT_CONF,          0x10130000, 1 }, /* 0x610130000 */
1313cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 +  3,        0x10404000, 1 }, /* 0x610404000 */
1323cfa11baSSteen Hegelund 	{ TARGET_DEV5G +  3,         0x10408000, 1 }, /* 0x610408000 */
1333cfa11baSSteen Hegelund 	{ TARGET_PCS5G_BR +  3,      0x1040c000, 1 }, /* 0x61040c000 */
1343cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 +  4,        0x10410000, 1 }, /* 0x610410000 */
1353cfa11baSSteen Hegelund 	{ TARGET_DEV5G +  4,         0x10414000, 1 }, /* 0x610414000 */
1363cfa11baSSteen Hegelund 	{ TARGET_PCS5G_BR +  4,      0x10418000, 1 }, /* 0x610418000 */
1373cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 +  5,        0x1041c000, 1 }, /* 0x61041c000 */
1383cfa11baSSteen Hegelund 	{ TARGET_DEV5G +  5,         0x10420000, 1 }, /* 0x610420000 */
1393cfa11baSSteen Hegelund 	{ TARGET_PCS5G_BR +  5,      0x10424000, 1 }, /* 0x610424000 */
1403cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 13,        0x10428000, 1 }, /* 0x610428000 */
1413cfa11baSSteen Hegelund 	{ TARGET_DEV10G +  1,        0x1042c000, 1 }, /* 0x61042c000 */
1423cfa11baSSteen Hegelund 	{ TARGET_PCS10G_BR +  1,     0x10430000, 1 }, /* 0x610430000 */
1433cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 24,        0x10434000, 1 }, /* 0x610434000 */
1443cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 25,        0x10438000, 1 }, /* 0x610438000 */
1453cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 26,        0x1043c000, 1 }, /* 0x61043c000 */
1463cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 27,        0x10440000, 1 }, /* 0x610440000 */
1473cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 28,        0x10444000, 1 }, /* 0x610444000 */
1483cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 29,        0x10448000, 1 }, /* 0x610448000 */
1493cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 30,        0x1044c000, 1 }, /* 0x61044c000 */
1503cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 31,        0x10450000, 1 }, /* 0x610450000 */
1513cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 48,        0x10454000, 1 }, /* 0x610454000 */
1523cfa11baSSteen Hegelund 	{ TARGET_DEV10G +  4,        0x10458000, 1 }, /* 0x610458000 */
1533cfa11baSSteen Hegelund 	{ TARGET_PCS10G_BR +  4,     0x1045c000, 1 }, /* 0x61045c000 */
1543cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 49,        0x10460000, 1 }, /* 0x610460000 */
1553cfa11baSSteen Hegelund 	{ TARGET_DEV10G +  5,        0x10464000, 1 }, /* 0x610464000 */
1563cfa11baSSteen Hegelund 	{ TARGET_PCS10G_BR +  5,     0x10468000, 1 }, /* 0x610468000 */
1573cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 50,        0x1046c000, 1 }, /* 0x61046c000 */
1583cfa11baSSteen Hegelund 	{ TARGET_DEV10G +  6,        0x10470000, 1 }, /* 0x610470000 */
1593cfa11baSSteen Hegelund 	{ TARGET_PCS10G_BR +  6,     0x10474000, 1 }, /* 0x610474000 */
1603cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 51,        0x10478000, 1 }, /* 0x610478000 */
1613cfa11baSSteen Hegelund 	{ TARGET_DEV10G +  7,        0x1047c000, 1 }, /* 0x61047c000 */
1623cfa11baSSteen Hegelund 	{ TARGET_PCS10G_BR +  7,     0x10480000, 1 }, /* 0x610480000 */
1633cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 52,        0x10484000, 1 }, /* 0x610484000 */
1643cfa11baSSteen Hegelund 	{ TARGET_DEV10G +  8,        0x10488000, 1 }, /* 0x610488000 */
1653cfa11baSSteen Hegelund 	{ TARGET_PCS10G_BR +  8,     0x1048c000, 1 }, /* 0x61048c000 */
1663cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 53,        0x10490000, 1 }, /* 0x610490000 */
1673cfa11baSSteen Hegelund 	{ TARGET_DEV10G +  9,        0x10494000, 1 }, /* 0x610494000 */
1683cfa11baSSteen Hegelund 	{ TARGET_PCS10G_BR +  9,     0x10498000, 1 }, /* 0x610498000 */
1693cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 54,        0x1049c000, 1 }, /* 0x61049c000 */
1703cfa11baSSteen Hegelund 	{ TARGET_DEV10G + 10,        0x104a0000, 1 }, /* 0x6104a0000 */
1713cfa11baSSteen Hegelund 	{ TARGET_PCS10G_BR + 10,     0x104a4000, 1 }, /* 0x6104a4000 */
1723cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 55,        0x104a8000, 1 }, /* 0x6104a8000 */
1733cfa11baSSteen Hegelund 	{ TARGET_DEV10G + 11,        0x104ac000, 1 }, /* 0x6104ac000 */
1743cfa11baSSteen Hegelund 	{ TARGET_PCS10G_BR + 11,     0x104b0000, 1 }, /* 0x6104b0000 */
1753cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 56,        0x104b4000, 1 }, /* 0x6104b4000 */
1763cfa11baSSteen Hegelund 	{ TARGET_DEV25G,             0x104b8000, 1 }, /* 0x6104b8000 */
1773cfa11baSSteen Hegelund 	{ TARGET_PCS25G_BR,          0x104bc000, 1 }, /* 0x6104bc000 */
1783cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 58,        0x104c4000, 1 }, /* 0x6104c4000 */
1793cfa11baSSteen Hegelund 	{ TARGET_DEV25G +  2,        0x104c8000, 1 }, /* 0x6104c8000 */
1803cfa11baSSteen Hegelund 	{ TARGET_PCS25G_BR +  2,     0x104cc000, 1 }, /* 0x6104cc000 */
1813cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 61,        0x104d4000, 1 }, /* 0x6104d4000 */
1823cfa11baSSteen Hegelund 	{ TARGET_DEV25G +  5,        0x104d8000, 1 }, /* 0x6104d8000 */
1833cfa11baSSteen Hegelund 	{ TARGET_PCS25G_BR +  5,     0x104dc000, 1 }, /* 0x6104dc000 */
1843cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 62,        0x104e4000, 1 }, /* 0x6104e4000 */
1853cfa11baSSteen Hegelund 	{ TARGET_DEV25G +  6,        0x104e8000, 1 }, /* 0x6104e8000 */
1863cfa11baSSteen Hegelund 	{ TARGET_PCS25G_BR +  6,     0x104ec000, 1 }, /* 0x6104ec000 */
1873cfa11baSSteen Hegelund 	{ TARGET_DEV2G5 + 63,        0x104f4000, 1 }, /* 0x6104f4000 */
1883cfa11baSSteen Hegelund 	{ TARGET_DEV25G +  7,        0x104f8000, 1 }, /* 0x6104f8000 */
1893cfa11baSSteen Hegelund 	{ TARGET_PCS25G_BR +  7,     0x104fc000, 1 }, /* 0x6104fc000 */
1903cfa11baSSteen Hegelund 	{ TARGET_DSM,                0x10504000, 1 }, /* 0x610504000 */
1913cfa11baSSteen Hegelund 	{ TARGET_ASM,                0x10600000, 1 }, /* 0x610600000 */
1923cfa11baSSteen Hegelund 	{ TARGET_GCB,                0x11010000, 2 }, /* 0x611010000 */
1933cfa11baSSteen Hegelund 	{ TARGET_QS,                 0x11030000, 2 }, /* 0x611030000 */
1943193a611SHoratiu Vultur 	{ TARGET_PTP,                0x11040000, 2 }, /* 0x611040000 */
1953cfa11baSSteen Hegelund 	{ TARGET_ANA_ACL,            0x11050000, 2 }, /* 0x611050000 */
1963cfa11baSSteen Hegelund 	{ TARGET_LRN,                0x11060000, 2 }, /* 0x611060000 */
1973cfa11baSSteen Hegelund 	{ TARGET_VCAP_SUPER,         0x11080000, 2 }, /* 0x611080000 */
1983cfa11baSSteen Hegelund 	{ TARGET_QSYS,               0x110a0000, 2 }, /* 0x6110a0000 */
1993cfa11baSSteen Hegelund 	{ TARGET_QFWD,               0x110b0000, 2 }, /* 0x6110b0000 */
2003cfa11baSSteen Hegelund 	{ TARGET_XQS,                0x110c0000, 2 }, /* 0x6110c0000 */
2019d712b8dSSteen Hegelund 	{ TARGET_VCAP_ES2,           0x110d0000, 2 }, /* 0x6110d0000 */
2023cbe7537SSteen Hegelund 	{ TARGET_VCAP_ES0,           0x110e0000, 2 }, /* 0x6110e0000 */
2033cfa11baSSteen Hegelund 	{ TARGET_CLKGEN,             0x11100000, 2 }, /* 0x611100000 */
2043cfa11baSSteen Hegelund 	{ TARGET_ANA_AC_POL,         0x11200000, 2 }, /* 0x611200000 */
2053cfa11baSSteen Hegelund 	{ TARGET_QRES,               0x11280000, 2 }, /* 0x611280000 */
2063cfa11baSSteen Hegelund 	{ TARGET_EACL,               0x112c0000, 2 }, /* 0x6112c0000 */
2073cfa11baSSteen Hegelund 	{ TARGET_ANA_CL,             0x11400000, 2 }, /* 0x611400000 */
2083cfa11baSSteen Hegelund 	{ TARGET_ANA_L3,             0x11480000, 2 }, /* 0x611480000 */
209edad83e2SDaniel Machon 	{ TARGET_ANA_AC_SDLB,        0x11500000, 2 }, /* 0x611500000 */
2103cfa11baSSteen Hegelund 	{ TARGET_HSCH,               0x11580000, 2 }, /* 0x611580000 */
2113cfa11baSSteen Hegelund 	{ TARGET_REW,                0x11600000, 2 }, /* 0x611600000 */
2123cfa11baSSteen Hegelund 	{ TARGET_ANA_L2,             0x11800000, 2 }, /* 0x611800000 */
2133cfa11baSSteen Hegelund 	{ TARGET_ANA_AC,             0x11900000, 2 }, /* 0x611900000 */
2143cfa11baSSteen Hegelund 	{ TARGET_VOP,                0x11a00000, 2 }, /* 0x611a00000 */
2153cfa11baSSteen Hegelund };
2163cfa11baSSteen Hegelund 
sparx5_create_targets(struct sparx5 * sparx5)2173cfa11baSSteen Hegelund static int sparx5_create_targets(struct sparx5 *sparx5)
2183cfa11baSSteen Hegelund {
2193cfa11baSSteen Hegelund 	struct resource *iores[IO_RANGES];
2203cfa11baSSteen Hegelund 	void __iomem *iomem[IO_RANGES];
2213cfa11baSSteen Hegelund 	void __iomem *begin[IO_RANGES];
2223cfa11baSSteen Hegelund 	int range_id[IO_RANGES];
2233cfa11baSSteen Hegelund 	int idx, jdx;
2243cfa11baSSteen Hegelund 
2253cfa11baSSteen Hegelund 	for (idx = 0, jdx = 0; jdx < ARRAY_SIZE(sparx5_main_iomap); jdx++) {
2263cfa11baSSteen Hegelund 		const struct sparx5_main_io_resource *iomap = &sparx5_main_iomap[jdx];
2273cfa11baSSteen Hegelund 
2283cfa11baSSteen Hegelund 		if (idx == iomap->range) {
2293cfa11baSSteen Hegelund 			range_id[idx] = jdx;
2303cfa11baSSteen Hegelund 			idx++;
2313cfa11baSSteen Hegelund 		}
2323cfa11baSSteen Hegelund 	}
2333cfa11baSSteen Hegelund 	for (idx = 0; idx < IO_RANGES; idx++) {
2343cfa11baSSteen Hegelund 		iores[idx] = platform_get_resource(sparx5->pdev, IORESOURCE_MEM,
2353cfa11baSSteen Hegelund 						   idx);
236f00af5ccSYang Yingliang 		if (!iores[idx]) {
237f00af5ccSYang Yingliang 			dev_err(sparx5->dev, "Invalid resource\n");
238f00af5ccSYang Yingliang 			return -EINVAL;
239f00af5ccSYang Yingliang 		}
2403cfa11baSSteen Hegelund 		iomem[idx] = devm_ioremap(sparx5->dev,
2413cfa11baSSteen Hegelund 					  iores[idx]->start,
242867d1ac9SYang Li 					  resource_size(iores[idx]));
2438f4c38f7SYang Yingliang 		if (!iomem[idx]) {
2443cfa11baSSteen Hegelund 			dev_err(sparx5->dev, "Unable to get switch registers: %s\n",
2453cfa11baSSteen Hegelund 				iores[idx]->name);
2468f4c38f7SYang Yingliang 			return -ENOMEM;
2473cfa11baSSteen Hegelund 		}
2483cfa11baSSteen Hegelund 		begin[idx] = iomem[idx] - sparx5_main_iomap[range_id[idx]].offset;
2493cfa11baSSteen Hegelund 	}
2503cfa11baSSteen Hegelund 	for (jdx = 0; jdx < ARRAY_SIZE(sparx5_main_iomap); jdx++) {
2513cfa11baSSteen Hegelund 		const struct sparx5_main_io_resource *iomap = &sparx5_main_iomap[jdx];
2523cfa11baSSteen Hegelund 
2533cfa11baSSteen Hegelund 		sparx5->regs[iomap->id] = begin[iomap->range] + iomap->offset;
2543cfa11baSSteen Hegelund 	}
2553cfa11baSSteen Hegelund 	return 0;
2563cfa11baSSteen Hegelund }
2573cfa11baSSteen Hegelund 
sparx5_create_port(struct sparx5 * sparx5,struct initial_port_config * config)2583cfa11baSSteen Hegelund static int sparx5_create_port(struct sparx5 *sparx5,
2593cfa11baSSteen Hegelund 			      struct initial_port_config *config)
2603cfa11baSSteen Hegelund {
2613cfa11baSSteen Hegelund 	struct sparx5_port *spx5_port;
262f3cad261SSteen Hegelund 	struct net_device *ndev;
263f3cad261SSteen Hegelund 	struct phylink *phylink;
264946e7fd5SSteen Hegelund 	int err;
2653cfa11baSSteen Hegelund 
266f3cad261SSteen Hegelund 	ndev = sparx5_create_netdev(sparx5, config->portno);
267f3cad261SSteen Hegelund 	if (IS_ERR(ndev)) {
268f3cad261SSteen Hegelund 		dev_err(sparx5->dev, "Could not create net device: %02u\n",
269f3cad261SSteen Hegelund 			config->portno);
270f3cad261SSteen Hegelund 		return PTR_ERR(ndev);
271f3cad261SSteen Hegelund 	}
272f3cad261SSteen Hegelund 	spx5_port = netdev_priv(ndev);
2733cfa11baSSteen Hegelund 	spx5_port->of_node = config->node;
2743cfa11baSSteen Hegelund 	spx5_port->serdes = config->serdes;
2753cfa11baSSteen Hegelund 	spx5_port->pvid = NULL_VID;
2763cfa11baSSteen Hegelund 	spx5_port->signd_internal = true;
2773cfa11baSSteen Hegelund 	spx5_port->signd_active_high = true;
2783cfa11baSSteen Hegelund 	spx5_port->signd_enable = true;
2793cfa11baSSteen Hegelund 	spx5_port->max_vlan_tags = SPX5_PORT_MAX_TAGS_NONE;
2803cfa11baSSteen Hegelund 	spx5_port->vlan_type = SPX5_VLAN_PORT_TYPE_UNAWARE;
2813cfa11baSSteen Hegelund 	spx5_port->custom_etype = 0x8880; /* Vitesse */
282f3cad261SSteen Hegelund 	spx5_port->phylink_pcs.poll = true;
283f3cad261SSteen Hegelund 	spx5_port->phylink_pcs.ops = &sparx5_phylink_pcs_ops;
2846e5bb3daSRussell King (Oracle) 	spx5_port->phylink_pcs.neg_mode = true;
28504e551d6SCasper Andersson 	spx5_port->is_mrouter = false;
2861c14432dSSteen Hegelund 	INIT_LIST_HEAD(&spx5_port->tc_templates);
287f3cad261SSteen Hegelund 	sparx5->ports[config->portno] = spx5_port;
2883cfa11baSSteen Hegelund 
289946e7fd5SSteen Hegelund 	err = sparx5_port_init(sparx5, spx5_port, &config->conf);
290946e7fd5SSteen Hegelund 	if (err) {
291946e7fd5SSteen Hegelund 		dev_err(sparx5->dev, "port init failed\n");
292946e7fd5SSteen Hegelund 		return err;
293946e7fd5SSteen Hegelund 	}
294f3cad261SSteen Hegelund 	spx5_port->conf = config->conf;
295f3cad261SSteen Hegelund 
29678eab33bSSteen Hegelund 	/* Setup VLAN */
29778eab33bSSteen Hegelund 	sparx5_vlan_port_setup(sparx5, spx5_port->portno);
298f3cad261SSteen Hegelund 
299f3cad261SSteen Hegelund 	/* Create a phylink for PHY management.  Also handles SFPs */
300f3cad261SSteen Hegelund 	spx5_port->phylink_config.dev = &spx5_port->ndev->dev;
301f3cad261SSteen Hegelund 	spx5_port->phylink_config.type = PHYLINK_NETDEV;
302319faa90SRussell King (Oracle) 	spx5_port->phylink_config.mac_capabilities = MAC_ASYM_PAUSE |
303319faa90SRussell King (Oracle) 		MAC_SYM_PAUSE | MAC_10 | MAC_100 | MAC_1000FD |
304319faa90SRussell King (Oracle) 		MAC_2500FD | MAC_5000FD | MAC_10000FD | MAC_25000FD;
305f3cad261SSteen Hegelund 
306ae089a81SRussell King (Oracle) 	__set_bit(PHY_INTERFACE_MODE_SGMII,
307ae089a81SRussell King (Oracle) 		  spx5_port->phylink_config.supported_interfaces);
308ae089a81SRussell King (Oracle) 	__set_bit(PHY_INTERFACE_MODE_QSGMII,
309ae089a81SRussell King (Oracle) 		  spx5_port->phylink_config.supported_interfaces);
310ae089a81SRussell King (Oracle) 	__set_bit(PHY_INTERFACE_MODE_1000BASEX,
311ae089a81SRussell King (Oracle) 		  spx5_port->phylink_config.supported_interfaces);
312ae089a81SRussell King (Oracle) 	__set_bit(PHY_INTERFACE_MODE_2500BASEX,
313ae089a81SRussell King (Oracle) 		  spx5_port->phylink_config.supported_interfaces);
314ae089a81SRussell King (Oracle) 
315ae089a81SRussell King (Oracle) 	if (spx5_port->conf.bandwidth == SPEED_5000 ||
316ae089a81SRussell King (Oracle) 	    spx5_port->conf.bandwidth == SPEED_10000 ||
317ae089a81SRussell King (Oracle) 	    spx5_port->conf.bandwidth == SPEED_25000)
318ae089a81SRussell King (Oracle) 		__set_bit(PHY_INTERFACE_MODE_5GBASER,
319ae089a81SRussell King (Oracle) 			  spx5_port->phylink_config.supported_interfaces);
320ae089a81SRussell King (Oracle) 
321ae089a81SRussell King (Oracle) 	if (spx5_port->conf.bandwidth == SPEED_10000 ||
322ae089a81SRussell King (Oracle) 	    spx5_port->conf.bandwidth == SPEED_25000)
323ae089a81SRussell King (Oracle) 		__set_bit(PHY_INTERFACE_MODE_10GBASER,
324ae089a81SRussell King (Oracle) 			  spx5_port->phylink_config.supported_interfaces);
325ae089a81SRussell King (Oracle) 
326ae089a81SRussell King (Oracle) 	if (spx5_port->conf.bandwidth == SPEED_25000)
327ae089a81SRussell King (Oracle) 		__set_bit(PHY_INTERFACE_MODE_25GBASER,
328ae089a81SRussell King (Oracle) 			  spx5_port->phylink_config.supported_interfaces);
329ae089a81SRussell King (Oracle) 
330f3cad261SSteen Hegelund 	phylink = phylink_create(&spx5_port->phylink_config,
331f3cad261SSteen Hegelund 				 of_fwnode_handle(config->node),
332f3cad261SSteen Hegelund 				 config->conf.phy_mode,
333f3cad261SSteen Hegelund 				 &sparx5_phylink_mac_ops);
334f3cad261SSteen Hegelund 	if (IS_ERR(phylink))
335f3cad261SSteen Hegelund 		return PTR_ERR(phylink);
336f3cad261SSteen Hegelund 
337f3cad261SSteen Hegelund 	spx5_port->phylink = phylink;
3383cfa11baSSteen Hegelund 
3393cfa11baSSteen Hegelund 	return 0;
3403cfa11baSSteen Hegelund }
3413cfa11baSSteen Hegelund 
sparx5_init_ram(struct sparx5 * s5)3423cfa11baSSteen Hegelund static int sparx5_init_ram(struct sparx5 *s5)
3433cfa11baSSteen Hegelund {
3443cfa11baSSteen Hegelund 	const struct sparx5_ram_config spx5_ram_cfg[] = {
3453cfa11baSSteen Hegelund 		{spx5_reg_get(s5, ANA_AC_STAT_RESET), ANA_AC_STAT_RESET_RESET},
3463cfa11baSSteen Hegelund 		{spx5_reg_get(s5, ASM_STAT_CFG), ASM_STAT_CFG_STAT_CNT_CLR_SHOT},
3473cfa11baSSteen Hegelund 		{spx5_reg_get(s5, QSYS_RAM_INIT), QSYS_RAM_INIT_RAM_INIT},
3483cfa11baSSteen Hegelund 		{spx5_reg_get(s5, REW_RAM_INIT), QSYS_RAM_INIT_RAM_INIT},
3493cfa11baSSteen Hegelund 		{spx5_reg_get(s5, VOP_RAM_INIT), QSYS_RAM_INIT_RAM_INIT},
3503cfa11baSSteen Hegelund 		{spx5_reg_get(s5, ANA_AC_RAM_INIT), QSYS_RAM_INIT_RAM_INIT},
3513cfa11baSSteen Hegelund 		{spx5_reg_get(s5, ASM_RAM_INIT), QSYS_RAM_INIT_RAM_INIT},
3523cfa11baSSteen Hegelund 		{spx5_reg_get(s5, EACL_RAM_INIT), QSYS_RAM_INIT_RAM_INIT},
3533cfa11baSSteen Hegelund 		{spx5_reg_get(s5, VCAP_SUPER_RAM_INIT), QSYS_RAM_INIT_RAM_INIT},
3543cfa11baSSteen Hegelund 		{spx5_reg_get(s5, DSM_RAM_INIT), QSYS_RAM_INIT_RAM_INIT}
3553cfa11baSSteen Hegelund 	};
3563cfa11baSSteen Hegelund 	const struct sparx5_ram_config *cfg;
3573cfa11baSSteen Hegelund 	u32 value, pending, jdx, idx;
3583cfa11baSSteen Hegelund 
3593cfa11baSSteen Hegelund 	for (jdx = 0; jdx < 10; jdx++) {
3603cfa11baSSteen Hegelund 		pending = ARRAY_SIZE(spx5_ram_cfg);
3613cfa11baSSteen Hegelund 		for (idx = 0; idx < ARRAY_SIZE(spx5_ram_cfg); idx++) {
3623cfa11baSSteen Hegelund 			cfg = &spx5_ram_cfg[idx];
3633cfa11baSSteen Hegelund 			if (jdx == 0) {
3643cfa11baSSteen Hegelund 				writel(cfg->init_val, cfg->init_reg);
3653cfa11baSSteen Hegelund 			} else {
3663cfa11baSSteen Hegelund 				value = readl(cfg->init_reg);
3673cfa11baSSteen Hegelund 				if ((value & cfg->init_val) != cfg->init_val)
3683cfa11baSSteen Hegelund 					pending--;
3693cfa11baSSteen Hegelund 			}
3703cfa11baSSteen Hegelund 		}
3713cfa11baSSteen Hegelund 		if (!pending)
3723cfa11baSSteen Hegelund 			break;
3733cfa11baSSteen Hegelund 		usleep_range(USEC_PER_MSEC, 2 * USEC_PER_MSEC);
3743cfa11baSSteen Hegelund 	}
3753cfa11baSSteen Hegelund 
3763cfa11baSSteen Hegelund 	if (pending > 0) {
3773cfa11baSSteen Hegelund 		/* Still initializing, should be complete in
3783cfa11baSSteen Hegelund 		 * less than 1ms
3793cfa11baSSteen Hegelund 		 */
3803cfa11baSSteen Hegelund 		dev_err(s5->dev, "Memory initialization error\n");
3813cfa11baSSteen Hegelund 		return -EINVAL;
3823cfa11baSSteen Hegelund 	}
3833cfa11baSSteen Hegelund 	return 0;
3843cfa11baSSteen Hegelund }
3853cfa11baSSteen Hegelund 
sparx5_init_switchcore(struct sparx5 * sparx5)3863cfa11baSSteen Hegelund static int sparx5_init_switchcore(struct sparx5 *sparx5)
3873cfa11baSSteen Hegelund {
3883cfa11baSSteen Hegelund 	u32 value;
3893cfa11baSSteen Hegelund 	int err = 0;
3903cfa11baSSteen Hegelund 
3913cfa11baSSteen Hegelund 	spx5_rmw(EACL_POL_EACL_CFG_EACL_FORCE_INIT_SET(1),
3923cfa11baSSteen Hegelund 		 EACL_POL_EACL_CFG_EACL_FORCE_INIT,
3933cfa11baSSteen Hegelund 		 sparx5,
3943cfa11baSSteen Hegelund 		 EACL_POL_EACL_CFG);
3953cfa11baSSteen Hegelund 
3963cfa11baSSteen Hegelund 	spx5_rmw(EACL_POL_EACL_CFG_EACL_FORCE_INIT_SET(0),
3973cfa11baSSteen Hegelund 		 EACL_POL_EACL_CFG_EACL_FORCE_INIT,
3983cfa11baSSteen Hegelund 		 sparx5,
3993cfa11baSSteen Hegelund 		 EACL_POL_EACL_CFG);
4003cfa11baSSteen Hegelund 
4013cfa11baSSteen Hegelund 	/* Initialize memories, if not done already */
4023cfa11baSSteen Hegelund 	value = spx5_rd(sparx5, HSCH_RESET_CFG);
4033cfa11baSSteen Hegelund 	if (!(value & HSCH_RESET_CFG_CORE_ENA)) {
4043cfa11baSSteen Hegelund 		err = sparx5_init_ram(sparx5);
4053cfa11baSSteen Hegelund 		if (err)
4063cfa11baSSteen Hegelund 			return err;
4073cfa11baSSteen Hegelund 	}
4083cfa11baSSteen Hegelund 
4093cfa11baSSteen Hegelund 	/* Reset counters */
4103cfa11baSSteen Hegelund 	spx5_wr(ANA_AC_STAT_RESET_RESET_SET(1), sparx5, ANA_AC_STAT_RESET);
4113cfa11baSSteen Hegelund 	spx5_wr(ASM_STAT_CFG_STAT_CNT_CLR_SHOT_SET(1), sparx5, ASM_STAT_CFG);
4123cfa11baSSteen Hegelund 
4133cfa11baSSteen Hegelund 	/* Enable switch-core and queue system */
4143cfa11baSSteen Hegelund 	spx5_wr(HSCH_RESET_CFG_CORE_ENA_SET(1), sparx5, HSCH_RESET_CFG);
4153cfa11baSSteen Hegelund 
4163cfa11baSSteen Hegelund 	return 0;
4173cfa11baSSteen Hegelund }
4183cfa11baSSteen Hegelund 
sparx5_init_coreclock(struct sparx5 * sparx5)4193cfa11baSSteen Hegelund static int sparx5_init_coreclock(struct sparx5 *sparx5)
4203cfa11baSSteen Hegelund {
4213cfa11baSSteen Hegelund 	enum sparx5_core_clockfreq freq = sparx5->coreclock;
4223cfa11baSSteen Hegelund 	u32 clk_div, clk_period, pol_upd_int, idx;
4233cfa11baSSteen Hegelund 
4243cfa11baSSteen Hegelund 	/* Verify if core clock frequency is supported on target.
4253cfa11baSSteen Hegelund 	 * If 'VTSS_CORE_CLOCK_DEFAULT' then the highest supported
4263cfa11baSSteen Hegelund 	 * freq. is used
4273cfa11baSSteen Hegelund 	 */
4283cfa11baSSteen Hegelund 	switch (sparx5->target_ct) {
4293cfa11baSSteen Hegelund 	case SPX5_TARGET_CT_7546:
4303cfa11baSSteen Hegelund 		if (sparx5->coreclock == SPX5_CORE_CLOCK_DEFAULT)
4313cfa11baSSteen Hegelund 			freq = SPX5_CORE_CLOCK_250MHZ;
4323cfa11baSSteen Hegelund 		else if (sparx5->coreclock != SPX5_CORE_CLOCK_250MHZ)
4333cfa11baSSteen Hegelund 			freq = 0; /* Not supported */
4343cfa11baSSteen Hegelund 		break;
4353cfa11baSSteen Hegelund 	case SPX5_TARGET_CT_7549:
4363cfa11baSSteen Hegelund 	case SPX5_TARGET_CT_7552:
4373cfa11baSSteen Hegelund 	case SPX5_TARGET_CT_7556:
4383cfa11baSSteen Hegelund 		if (sparx5->coreclock == SPX5_CORE_CLOCK_DEFAULT)
4393cfa11baSSteen Hegelund 			freq = SPX5_CORE_CLOCK_500MHZ;
4403cfa11baSSteen Hegelund 		else if (sparx5->coreclock != SPX5_CORE_CLOCK_500MHZ)
4413cfa11baSSteen Hegelund 			freq = 0; /* Not supported */
4423cfa11baSSteen Hegelund 		break;
4433cfa11baSSteen Hegelund 	case SPX5_TARGET_CT_7558:
4443cfa11baSSteen Hegelund 	case SPX5_TARGET_CT_7558TSN:
4453cfa11baSSteen Hegelund 		if (sparx5->coreclock == SPX5_CORE_CLOCK_DEFAULT)
4463cfa11baSSteen Hegelund 			freq = SPX5_CORE_CLOCK_625MHZ;
4473cfa11baSSteen Hegelund 		else if (sparx5->coreclock != SPX5_CORE_CLOCK_625MHZ)
4483cfa11baSSteen Hegelund 			freq = 0; /* Not supported */
4493cfa11baSSteen Hegelund 		break;
4503cfa11baSSteen Hegelund 	case SPX5_TARGET_CT_7546TSN:
4513cfa11baSSteen Hegelund 		if (sparx5->coreclock == SPX5_CORE_CLOCK_DEFAULT)
4523cfa11baSSteen Hegelund 			freq = SPX5_CORE_CLOCK_625MHZ;
4533cfa11baSSteen Hegelund 		break;
4543cfa11baSSteen Hegelund 	case SPX5_TARGET_CT_7549TSN:
4553cfa11baSSteen Hegelund 	case SPX5_TARGET_CT_7552TSN:
4563cfa11baSSteen Hegelund 	case SPX5_TARGET_CT_7556TSN:
4573cfa11baSSteen Hegelund 		if (sparx5->coreclock == SPX5_CORE_CLOCK_DEFAULT)
4583cfa11baSSteen Hegelund 			freq = SPX5_CORE_CLOCK_625MHZ;
4593cfa11baSSteen Hegelund 		else if (sparx5->coreclock == SPX5_CORE_CLOCK_250MHZ)
4603cfa11baSSteen Hegelund 			freq = 0; /* Not supported */
4613cfa11baSSteen Hegelund 		break;
4623cfa11baSSteen Hegelund 	default:
4633cfa11baSSteen Hegelund 		dev_err(sparx5->dev, "Target (%#04x) not supported\n",
4643cfa11baSSteen Hegelund 			sparx5->target_ct);
4653cfa11baSSteen Hegelund 		return -ENODEV;
4663cfa11baSSteen Hegelund 	}
4673cfa11baSSteen Hegelund 
4683cfa11baSSteen Hegelund 	switch (freq) {
4693cfa11baSSteen Hegelund 	case SPX5_CORE_CLOCK_250MHZ:
4703cfa11baSSteen Hegelund 		clk_div = 10;
4713cfa11baSSteen Hegelund 		pol_upd_int = 312;
4723cfa11baSSteen Hegelund 		break;
4733cfa11baSSteen Hegelund 	case SPX5_CORE_CLOCK_500MHZ:
4743cfa11baSSteen Hegelund 		clk_div = 5;
4753cfa11baSSteen Hegelund 		pol_upd_int = 624;
4763cfa11baSSteen Hegelund 		break;
4773cfa11baSSteen Hegelund 	case SPX5_CORE_CLOCK_625MHZ:
4783cfa11baSSteen Hegelund 		clk_div = 4;
4793cfa11baSSteen Hegelund 		pol_upd_int = 780;
4803cfa11baSSteen Hegelund 		break;
4813cfa11baSSteen Hegelund 	default:
4823cfa11baSSteen Hegelund 		dev_err(sparx5->dev, "%d coreclock not supported on (%#04x)\n",
4833cfa11baSSteen Hegelund 			sparx5->coreclock, sparx5->target_ct);
4843cfa11baSSteen Hegelund 		return -EINVAL;
4853cfa11baSSteen Hegelund 	}
4863cfa11baSSteen Hegelund 
4873cfa11baSSteen Hegelund 	/* Update state with chosen frequency */
4883cfa11baSSteen Hegelund 	sparx5->coreclock = freq;
4893cfa11baSSteen Hegelund 
4903cfa11baSSteen Hegelund 	/* Configure the LCPLL */
4913cfa11baSSteen Hegelund 	spx5_rmw(CLKGEN_LCPLL1_CORE_CLK_CFG_CORE_CLK_DIV_SET(clk_div) |
4923cfa11baSSteen Hegelund 		 CLKGEN_LCPLL1_CORE_CLK_CFG_CORE_PRE_DIV_SET(0) |
4933cfa11baSSteen Hegelund 		 CLKGEN_LCPLL1_CORE_CLK_CFG_CORE_ROT_DIR_SET(0) |
4943cfa11baSSteen Hegelund 		 CLKGEN_LCPLL1_CORE_CLK_CFG_CORE_ROT_SEL_SET(0) |
4953cfa11baSSteen Hegelund 		 CLKGEN_LCPLL1_CORE_CLK_CFG_CORE_ROT_ENA_SET(0) |
4963cfa11baSSteen Hegelund 		 CLKGEN_LCPLL1_CORE_CLK_CFG_CORE_CLK_ENA_SET(1),
4973cfa11baSSteen Hegelund 		 CLKGEN_LCPLL1_CORE_CLK_CFG_CORE_CLK_DIV |
4983cfa11baSSteen Hegelund 		 CLKGEN_LCPLL1_CORE_CLK_CFG_CORE_PRE_DIV |
4993cfa11baSSteen Hegelund 		 CLKGEN_LCPLL1_CORE_CLK_CFG_CORE_ROT_DIR |
5003cfa11baSSteen Hegelund 		 CLKGEN_LCPLL1_CORE_CLK_CFG_CORE_ROT_SEL |
5013cfa11baSSteen Hegelund 		 CLKGEN_LCPLL1_CORE_CLK_CFG_CORE_ROT_ENA |
5023cfa11baSSteen Hegelund 		 CLKGEN_LCPLL1_CORE_CLK_CFG_CORE_CLK_ENA,
5033cfa11baSSteen Hegelund 		 sparx5,
5043cfa11baSSteen Hegelund 		 CLKGEN_LCPLL1_CORE_CLK_CFG);
5053cfa11baSSteen Hegelund 
5063cfa11baSSteen Hegelund 	clk_period = sparx5_clk_period(freq);
5073cfa11baSSteen Hegelund 
508edad83e2SDaniel Machon 	spx5_rmw(HSCH_SYS_CLK_PER_100PS_SET(clk_period / 100),
509edad83e2SDaniel Machon 		 HSCH_SYS_CLK_PER_100PS,
5103cfa11baSSteen Hegelund 		 sparx5,
5113cfa11baSSteen Hegelund 		 HSCH_SYS_CLK_PER);
5123cfa11baSSteen Hegelund 
5133cfa11baSSteen Hegelund 	spx5_rmw(ANA_AC_POL_BDLB_DLB_CTRL_CLK_PERIOD_01NS_SET(clk_period / 100),
5143cfa11baSSteen Hegelund 		 ANA_AC_POL_BDLB_DLB_CTRL_CLK_PERIOD_01NS,
5153cfa11baSSteen Hegelund 		 sparx5,
5163cfa11baSSteen Hegelund 		 ANA_AC_POL_BDLB_DLB_CTRL);
5173cfa11baSSteen Hegelund 
5183cfa11baSSteen Hegelund 	spx5_rmw(ANA_AC_POL_SLB_DLB_CTRL_CLK_PERIOD_01NS_SET(clk_period / 100),
5193cfa11baSSteen Hegelund 		 ANA_AC_POL_SLB_DLB_CTRL_CLK_PERIOD_01NS,
5203cfa11baSSteen Hegelund 		 sparx5,
5213cfa11baSSteen Hegelund 		 ANA_AC_POL_SLB_DLB_CTRL);
5223cfa11baSSteen Hegelund 
5233cfa11baSSteen Hegelund 	spx5_rmw(LRN_AUTOAGE_CFG_1_CLK_PERIOD_01NS_SET(clk_period / 100),
5243cfa11baSSteen Hegelund 		 LRN_AUTOAGE_CFG_1_CLK_PERIOD_01NS,
5253cfa11baSSteen Hegelund 		 sparx5,
5263cfa11baSSteen Hegelund 		 LRN_AUTOAGE_CFG_1);
5273cfa11baSSteen Hegelund 
5283cfa11baSSteen Hegelund 	for (idx = 0; idx < 3; idx++)
5293cfa11baSSteen Hegelund 		spx5_rmw(GCB_SIO_CLOCK_SYS_CLK_PERIOD_SET(clk_period / 100),
5303cfa11baSSteen Hegelund 			 GCB_SIO_CLOCK_SYS_CLK_PERIOD,
5313cfa11baSSteen Hegelund 			 sparx5,
5323cfa11baSSteen Hegelund 			 GCB_SIO_CLOCK(idx));
5333cfa11baSSteen Hegelund 
5343cfa11baSSteen Hegelund 	spx5_rmw(HSCH_TAS_STATEMACHINE_CFG_REVISIT_DLY_SET
5353cfa11baSSteen Hegelund 		 ((256 * 1000) / clk_period),
5363cfa11baSSteen Hegelund 		 HSCH_TAS_STATEMACHINE_CFG_REVISIT_DLY,
5373cfa11baSSteen Hegelund 		 sparx5,
5383cfa11baSSteen Hegelund 		 HSCH_TAS_STATEMACHINE_CFG);
5393cfa11baSSteen Hegelund 
5403cfa11baSSteen Hegelund 	spx5_rmw(ANA_AC_POL_POL_UPD_INT_CFG_POL_UPD_INT_SET(pol_upd_int),
5413cfa11baSSteen Hegelund 		 ANA_AC_POL_POL_UPD_INT_CFG_POL_UPD_INT,
5423cfa11baSSteen Hegelund 		 sparx5,
5433cfa11baSSteen Hegelund 		 ANA_AC_POL_POL_UPD_INT_CFG);
5443cfa11baSSteen Hegelund 
5453cfa11baSSteen Hegelund 	return 0;
5463cfa11baSSteen Hegelund }
5473cfa11baSSteen Hegelund 
sparx5_qlim_set(struct sparx5 * sparx5)5483cfa11baSSteen Hegelund static int sparx5_qlim_set(struct sparx5 *sparx5)
5493cfa11baSSteen Hegelund {
5503cfa11baSSteen Hegelund 	u32 res, dp, prio;
5513cfa11baSSteen Hegelund 
5523cfa11baSSteen Hegelund 	for (res = 0; res < 2; res++) {
5533cfa11baSSteen Hegelund 		for (prio = 0; prio < 8; prio++)
5543cfa11baSSteen Hegelund 			spx5_wr(0xFFF, sparx5,
5553cfa11baSSteen Hegelund 				QRES_RES_CFG(prio + 630 + res * 1024));
5563cfa11baSSteen Hegelund 
5573cfa11baSSteen Hegelund 		for (dp = 0; dp < 4; dp++)
5583cfa11baSSteen Hegelund 			spx5_wr(0xFFF, sparx5,
5593cfa11baSSteen Hegelund 				QRES_RES_CFG(dp + 638 + res * 1024));
5603cfa11baSSteen Hegelund 	}
5613cfa11baSSteen Hegelund 
5623cfa11baSSteen Hegelund 	/* Set 80,90,95,100% of memory size for top watermarks */
5633cfa11baSSteen Hegelund 	spx5_wr(QLIM_WM(80), sparx5, XQS_QLIMIT_SHR_QLIM_CFG(0));
5643cfa11baSSteen Hegelund 	spx5_wr(QLIM_WM(90), sparx5, XQS_QLIMIT_SHR_CTOP_CFG(0));
5653cfa11baSSteen Hegelund 	spx5_wr(QLIM_WM(95), sparx5, XQS_QLIMIT_SHR_ATOP_CFG(0));
5663cfa11baSSteen Hegelund 	spx5_wr(QLIM_WM(100), sparx5, XQS_QLIMIT_SHR_TOP_CFG(0));
5673cfa11baSSteen Hegelund 
5683cfa11baSSteen Hegelund 	return 0;
5693cfa11baSSteen Hegelund }
5703cfa11baSSteen Hegelund 
5713cfa11baSSteen Hegelund /* Some boards needs to map the SGPIO for signal detect explicitly to the
5723cfa11baSSteen Hegelund  * port module
5733cfa11baSSteen Hegelund  */
sparx5_board_init(struct sparx5 * sparx5)5743cfa11baSSteen Hegelund static void sparx5_board_init(struct sparx5 *sparx5)
5753cfa11baSSteen Hegelund {
5763cfa11baSSteen Hegelund 	int idx;
5773cfa11baSSteen Hegelund 
5783cfa11baSSteen Hegelund 	if (!sparx5->sd_sgpio_remapping)
5793cfa11baSSteen Hegelund 		return;
5803cfa11baSSteen Hegelund 
5813cfa11baSSteen Hegelund 	/* Enable SGPIO Signal Detect remapping */
5823cfa11baSSteen Hegelund 	spx5_rmw(GCB_HW_SGPIO_SD_CFG_SD_MAP_SEL,
5833cfa11baSSteen Hegelund 		 GCB_HW_SGPIO_SD_CFG_SD_MAP_SEL,
5843cfa11baSSteen Hegelund 		 sparx5,
5853cfa11baSSteen Hegelund 		 GCB_HW_SGPIO_SD_CFG);
5863cfa11baSSteen Hegelund 
5873cfa11baSSteen Hegelund 	/* Refer to LOS SGPIO */
5883cfa11baSSteen Hegelund 	for (idx = 0; idx < SPX5_PORTS; idx++)
5893cfa11baSSteen Hegelund 		if (sparx5->ports[idx])
5903cfa11baSSteen Hegelund 			if (sparx5->ports[idx]->conf.sd_sgpio != ~0)
5913cfa11baSSteen Hegelund 				spx5_wr(sparx5->ports[idx]->conf.sd_sgpio,
5923cfa11baSSteen Hegelund 					sparx5,
5933cfa11baSSteen Hegelund 					GCB_HW_SGPIO_TO_SD_MAP_CFG(idx));
5943cfa11baSSteen Hegelund }
5953cfa11baSSteen Hegelund 
sparx5_start(struct sparx5 * sparx5)5963cfa11baSSteen Hegelund static int sparx5_start(struct sparx5 *sparx5)
5973cfa11baSSteen Hegelund {
598b37a1baeSSteen Hegelund 	u8 broadcast[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
599b37a1baeSSteen Hegelund 	char queue_name[32];
6003cfa11baSSteen Hegelund 	u32 idx;
601f3cad261SSteen Hegelund 	int err;
6023cfa11baSSteen Hegelund 
6033cfa11baSSteen Hegelund 	/* Setup own UPSIDs */
6043cfa11baSSteen Hegelund 	for (idx = 0; idx < 3; idx++) {
6053cfa11baSSteen Hegelund 		spx5_wr(idx, sparx5, ANA_AC_OWN_UPSID(idx));
6063cfa11baSSteen Hegelund 		spx5_wr(idx, sparx5, ANA_CL_OWN_UPSID(idx));
6073cfa11baSSteen Hegelund 		spx5_wr(idx, sparx5, ANA_L2_OWN_UPSID(idx));
6083cfa11baSSteen Hegelund 		spx5_wr(idx, sparx5, REW_OWN_UPSID(idx));
6093cfa11baSSteen Hegelund 	}
6103cfa11baSSteen Hegelund 
6113cfa11baSSteen Hegelund 	/* Enable CPU ports */
6123cfa11baSSteen Hegelund 	for (idx = SPX5_PORTS; idx < SPX5_PORTS_ALL; idx++)
6133cfa11baSSteen Hegelund 		spx5_rmw(QFWD_SWITCH_PORT_MODE_PORT_ENA_SET(1),
6143cfa11baSSteen Hegelund 			 QFWD_SWITCH_PORT_MODE_PORT_ENA,
6153cfa11baSSteen Hegelund 			 sparx5,
6163cfa11baSSteen Hegelund 			 QFWD_SWITCH_PORT_MODE(idx));
6173cfa11baSSteen Hegelund 
61878eab33bSSteen Hegelund 	/* Init masks */
61978eab33bSSteen Hegelund 	sparx5_update_fwd(sparx5);
62078eab33bSSteen Hegelund 
6213cfa11baSSteen Hegelund 	/* CPU copy CPU pgids */
6223cfa11baSSteen Hegelund 	spx5_wr(ANA_AC_PGID_MISC_CFG_PGID_CPU_COPY_ENA_SET(1),
6233cfa11baSSteen Hegelund 		sparx5, ANA_AC_PGID_MISC_CFG(PGID_CPU));
6243cfa11baSSteen Hegelund 	spx5_wr(ANA_AC_PGID_MISC_CFG_PGID_CPU_COPY_ENA_SET(1),
6253cfa11baSSteen Hegelund 		sparx5, ANA_AC_PGID_MISC_CFG(PGID_BCAST));
6263cfa11baSSteen Hegelund 
6273cfa11baSSteen Hegelund 	/* Recalc injected frame FCS */
6283cfa11baSSteen Hegelund 	for (idx = SPX5_PORT_CPU_0; idx <= SPX5_PORT_CPU_1; idx++)
6293cfa11baSSteen Hegelund 		spx5_rmw(ANA_CL_FILTER_CTRL_FORCE_FCS_UPDATE_ENA_SET(1),
6303cfa11baSSteen Hegelund 			 ANA_CL_FILTER_CTRL_FORCE_FCS_UPDATE_ENA,
6313cfa11baSSteen Hegelund 			 sparx5, ANA_CL_FILTER_CTRL(idx));
6323cfa11baSSteen Hegelund 
633b37a1baeSSteen Hegelund 	/* Init MAC table, ageing */
634b37a1baeSSteen Hegelund 	sparx5_mact_init(sparx5);
635b37a1baeSSteen Hegelund 
636af9b45d0SCasper Andersson 	/* Init PGID table arbitrator */
637af9b45d0SCasper Andersson 	sparx5_pgid_init(sparx5);
638af9b45d0SCasper Andersson 
63978eab33bSSteen Hegelund 	/* Setup VLANs */
64078eab33bSSteen Hegelund 	sparx5_vlan_init(sparx5);
641b37a1baeSSteen Hegelund 
642b37a1baeSSteen Hegelund 	/* Add host mode BC address (points only to CPU) */
643b37a1baeSSteen Hegelund 	sparx5_mact_learn(sparx5, PGID_CPU, broadcast, NULL_VID);
644b37a1baeSSteen Hegelund 
6453cfa11baSSteen Hegelund 	/* Enable queue limitation watermarks */
6463cfa11baSSteen Hegelund 	sparx5_qlim_set(sparx5);
6473cfa11baSSteen Hegelund 
6480a9d48adSSteen Hegelund 	err = sparx5_config_auto_calendar(sparx5);
6490a9d48adSSteen Hegelund 	if (err)
6500a9d48adSSteen Hegelund 		return err;
6510a9d48adSSteen Hegelund 
6520a9d48adSSteen Hegelund 	err = sparx5_config_dsm_calendar(sparx5);
6530a9d48adSSteen Hegelund 	if (err)
6540a9d48adSSteen Hegelund 		return err;
6550a9d48adSSteen Hegelund 
656af4b1102SSteen Hegelund 	/* Init stats */
657af4b1102SSteen Hegelund 	err = sparx_stats_init(sparx5);
658af4b1102SSteen Hegelund 	if (err)
659af4b1102SSteen Hegelund 		return err;
660f3cad261SSteen Hegelund 
661b37a1baeSSteen Hegelund 	/* Init mact_sw struct */
662b37a1baeSSteen Hegelund 	mutex_init(&sparx5->mact_lock);
663b37a1baeSSteen Hegelund 	INIT_LIST_HEAD(&sparx5->mact_entries);
664b37a1baeSSteen Hegelund 	snprintf(queue_name, sizeof(queue_name), "%s-mact",
665b37a1baeSSteen Hegelund 		 dev_name(sparx5->dev));
666b37a1baeSSteen Hegelund 	sparx5->mact_queue = create_singlethread_workqueue(queue_name);
667639f5d00SShang XiaoJing 	if (!sparx5->mact_queue)
668639f5d00SShang XiaoJing 		return -ENOMEM;
669639f5d00SShang XiaoJing 
670b37a1baeSSteen Hegelund 	INIT_DELAYED_WORK(&sparx5->mact_work, sparx5_mact_pull_work);
671b37a1baeSSteen Hegelund 	queue_delayed_work(sparx5->mact_queue, &sparx5->mact_work,
672b37a1baeSSteen Hegelund 			   SPX5_MACT_PULL_DELAY);
673b37a1baeSSteen Hegelund 
674c8a3ea43SCasper Andersson 	mutex_init(&sparx5->mdb_lock);
675c8a3ea43SCasper Andersson 	INIT_LIST_HEAD(&sparx5->mdb_entries);
676c8a3ea43SCasper Andersson 
677f3cad261SSteen Hegelund 	err = sparx5_register_netdevs(sparx5);
678f3cad261SSteen Hegelund 	if (err)
679f3cad261SSteen Hegelund 		return err;
6803cfa11baSSteen Hegelund 
6813cfa11baSSteen Hegelund 	sparx5_board_init(sparx5);
682d6fce514SSteen Hegelund 	err = sparx5_register_notifier_blocks(sparx5);
6838beef08fSSteen Hegelund 	if (err)
6848beef08fSSteen Hegelund 		return err;
6858beef08fSSteen Hegelund 
6868beef08fSSteen Hegelund 	err = sparx5_vcap_init(sparx5);
6878beef08fSSteen Hegelund 	if (err) {
6888beef08fSSteen Hegelund 		sparx5_unregister_notifier_blocks(sparx5);
6898beef08fSSteen Hegelund 		return err;
6908beef08fSSteen Hegelund 	}
6913cfa11baSSteen Hegelund 
69210615907SSteen Hegelund 	/* Start Frame DMA with fallback to register based INJ/XTR */
693f3cad261SSteen Hegelund 	err = -ENXIO;
69410615907SSteen Hegelund 	if (sparx5->fdma_irq >= 0) {
69510615907SSteen Hegelund 		if (GCB_CHIP_ID_REV_ID_GET(sparx5->chip_id) > 0)
696*ad74e16bSDaniel Machon 			err = devm_request_irq(sparx5->dev,
69710615907SSteen Hegelund 					       sparx5->fdma_irq,
69810615907SSteen Hegelund 					       sparx5_fdma_handler,
699*ad74e16bSDaniel Machon 					       0,
70010615907SSteen Hegelund 					       "sparx5-fdma", sparx5);
70110615907SSteen Hegelund 		if (!err)
70210615907SSteen Hegelund 			err = sparx5_fdma_start(sparx5);
70310615907SSteen Hegelund 		if (err)
70410615907SSteen Hegelund 			sparx5->fdma_irq = -ENXIO;
70510615907SSteen Hegelund 	} else {
70610615907SSteen Hegelund 		sparx5->fdma_irq = -ENXIO;
70710615907SSteen Hegelund 	}
708f3cad261SSteen Hegelund 	if (err && sparx5->xtr_irq >= 0) {
709f3cad261SSteen Hegelund 		err = devm_request_irq(sparx5->dev, sparx5->xtr_irq,
710f3cad261SSteen Hegelund 				       sparx5_xtr_handler, IRQF_SHARED,
711f3cad261SSteen Hegelund 				       "sparx5-xtr", sparx5);
712f3cad261SSteen Hegelund 		if (!err)
713f3cad261SSteen Hegelund 			err = sparx5_manual_injection_mode(sparx5);
714f3cad261SSteen Hegelund 		if (err)
715f3cad261SSteen Hegelund 			sparx5->xtr_irq = -ENXIO;
716f3cad261SSteen Hegelund 	} else {
717f3cad261SSteen Hegelund 		sparx5->xtr_irq = -ENXIO;
718f3cad261SSteen Hegelund 	}
719d31d3791SHoratiu Vultur 
720d31d3791SHoratiu Vultur 	if (sparx5->ptp_irq >= 0) {
721d31d3791SHoratiu Vultur 		err = devm_request_threaded_irq(sparx5->dev, sparx5->ptp_irq,
722d31d3791SHoratiu Vultur 						NULL, sparx5_ptp_irq_handler,
723d31d3791SHoratiu Vultur 						IRQF_ONESHOT, "sparx5-ptp",
724d31d3791SHoratiu Vultur 						sparx5);
725d31d3791SHoratiu Vultur 		if (err)
726d31d3791SHoratiu Vultur 			sparx5->ptp_irq = -ENXIO;
727d31d3791SHoratiu Vultur 
728d31d3791SHoratiu Vultur 		sparx5->ptp = 1;
729d31d3791SHoratiu Vultur 	}
730d31d3791SHoratiu Vultur 
731f3cad261SSteen Hegelund 	return err;
732f3cad261SSteen Hegelund }
7333cfa11baSSteen Hegelund 
sparx5_cleanup_ports(struct sparx5 * sparx5)734f3cad261SSteen Hegelund static void sparx5_cleanup_ports(struct sparx5 *sparx5)
735f3cad261SSteen Hegelund {
736f3cad261SSteen Hegelund 	sparx5_unregister_netdevs(sparx5);
737f3cad261SSteen Hegelund 	sparx5_destroy_netdevs(sparx5);
7383cfa11baSSteen Hegelund }
7393cfa11baSSteen Hegelund 
mchp_sparx5_probe(struct platform_device * pdev)7403cfa11baSSteen Hegelund static int mchp_sparx5_probe(struct platform_device *pdev)
7413cfa11baSSteen Hegelund {
7423cfa11baSSteen Hegelund 	struct initial_port_config *configs, *config;
7433cfa11baSSteen Hegelund 	struct device_node *np = pdev->dev.of_node;
7443cfa11baSSteen Hegelund 	struct device_node *ports, *portnp;
7453cfa11baSSteen Hegelund 	struct reset_control *reset;
7463cfa11baSSteen Hegelund 	struct sparx5 *sparx5;
7473cfa11baSSteen Hegelund 	int idx = 0, err = 0;
7483cfa11baSSteen Hegelund 
7493cfa11baSSteen Hegelund 	if (!np && !pdev->dev.platform_data)
7503cfa11baSSteen Hegelund 		return -ENODEV;
7513cfa11baSSteen Hegelund 
7523cfa11baSSteen Hegelund 	sparx5 = devm_kzalloc(&pdev->dev, sizeof(*sparx5), GFP_KERNEL);
7533cfa11baSSteen Hegelund 	if (!sparx5)
7543cfa11baSSteen Hegelund 		return -ENOMEM;
7553cfa11baSSteen Hegelund 
7563cfa11baSSteen Hegelund 	platform_set_drvdata(pdev, sparx5);
7573cfa11baSSteen Hegelund 	sparx5->pdev = pdev;
7583cfa11baSSteen Hegelund 	sparx5->dev = &pdev->dev;
7599adfd66bSHoratiu Vultur 	spin_lock_init(&sparx5->tx_lock);
7603cfa11baSSteen Hegelund 
7613cfa11baSSteen Hegelund 	/* Do switch core reset if available */
7623cfa11baSSteen Hegelund 	reset = devm_reset_control_get_optional_shared(&pdev->dev, "switch");
7633cfa11baSSteen Hegelund 	if (IS_ERR(reset))
7643cfa11baSSteen Hegelund 		return dev_err_probe(&pdev->dev, PTR_ERR(reset),
7653cfa11baSSteen Hegelund 				     "Failed to get switch reset controller.\n");
7663cfa11baSSteen Hegelund 	reset_control_reset(reset);
7673cfa11baSSteen Hegelund 
7683cfa11baSSteen Hegelund 	/* Default values, some from DT */
7693cfa11baSSteen Hegelund 	sparx5->coreclock = SPX5_CORE_CLOCK_DEFAULT;
7703cfa11baSSteen Hegelund 
771e0305cc1SSteen Hegelund 	sparx5->debugfs_root = debugfs_create_dir("sparx5", NULL);
772e0305cc1SSteen Hegelund 
7733cfa11baSSteen Hegelund 	ports = of_get_child_by_name(np, "ethernet-ports");
7743cfa11baSSteen Hegelund 	if (!ports) {
7753cfa11baSSteen Hegelund 		dev_err(sparx5->dev, "no ethernet-ports child node found\n");
7763cfa11baSSteen Hegelund 		return -ENODEV;
7773cfa11baSSteen Hegelund 	}
7783cfa11baSSteen Hegelund 	sparx5->port_count = of_get_child_count(ports);
7793cfa11baSSteen Hegelund 
7803cfa11baSSteen Hegelund 	configs = kcalloc(sparx5->port_count,
7813cfa11baSSteen Hegelund 			  sizeof(struct initial_port_config), GFP_KERNEL);
7823cfa11baSSteen Hegelund 	if (!configs) {
7833cfa11baSSteen Hegelund 		err = -ENOMEM;
7843cfa11baSSteen Hegelund 		goto cleanup_pnode;
7853cfa11baSSteen Hegelund 	}
7863cfa11baSSteen Hegelund 
7873cfa11baSSteen Hegelund 	for_each_available_child_of_node(ports, portnp) {
7883cfa11baSSteen Hegelund 		struct sparx5_port_config *conf;
7893cfa11baSSteen Hegelund 		struct phy *serdes;
7903cfa11baSSteen Hegelund 		u32 portno;
7913cfa11baSSteen Hegelund 
7923cfa11baSSteen Hegelund 		err = of_property_read_u32(portnp, "reg", &portno);
7933cfa11baSSteen Hegelund 		if (err) {
7943cfa11baSSteen Hegelund 			dev_err(sparx5->dev, "port reg property error\n");
7953cfa11baSSteen Hegelund 			continue;
7963cfa11baSSteen Hegelund 		}
7973cfa11baSSteen Hegelund 		config = &configs[idx];
7983cfa11baSSteen Hegelund 		conf = &config->conf;
7993cfa11baSSteen Hegelund 		conf->speed = SPEED_UNKNOWN;
8003cfa11baSSteen Hegelund 		conf->bandwidth = SPEED_UNKNOWN;
8013cfa11baSSteen Hegelund 		err = of_get_phy_mode(portnp, &conf->phy_mode);
8023cfa11baSSteen Hegelund 		if (err) {
8033cfa11baSSteen Hegelund 			dev_err(sparx5->dev, "port %u: missing phy-mode\n",
8043cfa11baSSteen Hegelund 				portno);
8053cfa11baSSteen Hegelund 			continue;
8063cfa11baSSteen Hegelund 		}
8073cfa11baSSteen Hegelund 		err = of_property_read_u32(portnp, "microchip,bandwidth",
8083cfa11baSSteen Hegelund 					   &conf->bandwidth);
8093cfa11baSSteen Hegelund 		if (err) {
8103cfa11baSSteen Hegelund 			dev_err(sparx5->dev, "port %u: missing bandwidth\n",
8113cfa11baSSteen Hegelund 				portno);
8123cfa11baSSteen Hegelund 			continue;
8133cfa11baSSteen Hegelund 		}
8143cfa11baSSteen Hegelund 		err = of_property_read_u32(portnp, "microchip,sd-sgpio", &conf->sd_sgpio);
8153cfa11baSSteen Hegelund 		if (err)
8163cfa11baSSteen Hegelund 			conf->sd_sgpio = ~0;
8173cfa11baSSteen Hegelund 		else
8183cfa11baSSteen Hegelund 			sparx5->sd_sgpio_remapping = true;
8193cfa11baSSteen Hegelund 		serdes = devm_of_phy_get(sparx5->dev, portnp, NULL);
8203cfa11baSSteen Hegelund 		if (IS_ERR(serdes)) {
8213cfa11baSSteen Hegelund 			err = dev_err_probe(sparx5->dev, PTR_ERR(serdes),
8223cfa11baSSteen Hegelund 					    "port %u: missing serdes\n",
8233cfa11baSSteen Hegelund 					    portno);
824d9fd7e9fSWan Jiabing 			of_node_put(portnp);
8253cfa11baSSteen Hegelund 			goto cleanup_config;
8263cfa11baSSteen Hegelund 		}
8273cfa11baSSteen Hegelund 		config->portno = portno;
8283cfa11baSSteen Hegelund 		config->node = portnp;
8293cfa11baSSteen Hegelund 		config->serdes = serdes;
8303cfa11baSSteen Hegelund 
8313cfa11baSSteen Hegelund 		conf->media = PHY_MEDIA_DAC;
8323cfa11baSSteen Hegelund 		conf->serdes_reset = true;
8333cfa11baSSteen Hegelund 		conf->portmode = conf->phy_mode;
8343cfa11baSSteen Hegelund 		conf->power_down = true;
8353cfa11baSSteen Hegelund 		idx++;
8363cfa11baSSteen Hegelund 	}
8373cfa11baSSteen Hegelund 
8383cfa11baSSteen Hegelund 	err = sparx5_create_targets(sparx5);
8393cfa11baSSteen Hegelund 	if (err)
8403cfa11baSSteen Hegelund 		goto cleanup_config;
8413cfa11baSSteen Hegelund 
842588ab2dcSHoratiu Vultur 	if (of_get_mac_address(np, sparx5->base_mac)) {
8433cfa11baSSteen Hegelund 		dev_info(sparx5->dev, "MAC addr was not set, use random MAC\n");
8443cfa11baSSteen Hegelund 		eth_random_addr(sparx5->base_mac);
8453cfa11baSSteen Hegelund 		sparx5->base_mac[5] = 0;
8463cfa11baSSteen Hegelund 	}
8473cfa11baSSteen Hegelund 
84810615907SSteen Hegelund 	sparx5->fdma_irq = platform_get_irq_byname(sparx5->pdev, "fdma");
849f3cad261SSteen Hegelund 	sparx5->xtr_irq = platform_get_irq_byname(sparx5->pdev, "xtr");
850d31d3791SHoratiu Vultur 	sparx5->ptp_irq = platform_get_irq_byname(sparx5->pdev, "ptp");
851f3cad261SSteen Hegelund 
8523cfa11baSSteen Hegelund 	/* Read chip ID to check CPU interface */
8533cfa11baSSteen Hegelund 	sparx5->chip_id = spx5_rd(sparx5, GCB_CHIP_ID);
8543cfa11baSSteen Hegelund 
8553cfa11baSSteen Hegelund 	sparx5->target_ct = (enum spx5_target_chiptype)
8563cfa11baSSteen Hegelund 		GCB_CHIP_ID_PART_ID_GET(sparx5->chip_id);
8573cfa11baSSteen Hegelund 
8583cfa11baSSteen Hegelund 	/* Initialize Switchcore and internal RAMs */
8593cfa11baSSteen Hegelund 	err = sparx5_init_switchcore(sparx5);
8603cfa11baSSteen Hegelund 	if (err) {
8613cfa11baSSteen Hegelund 		dev_err(sparx5->dev, "Switchcore initialization error\n");
8623cfa11baSSteen Hegelund 		goto cleanup_config;
8633cfa11baSSteen Hegelund 	}
8643cfa11baSSteen Hegelund 
8653cfa11baSSteen Hegelund 	/* Initialize the LC-PLL (core clock) and set affected registers */
8663cfa11baSSteen Hegelund 	err = sparx5_init_coreclock(sparx5);
8673cfa11baSSteen Hegelund 	if (err) {
8683cfa11baSSteen Hegelund 		dev_err(sparx5->dev, "LC-PLL initialization error\n");
8693cfa11baSSteen Hegelund 		goto cleanup_config;
8703cfa11baSSteen Hegelund 	}
8713cfa11baSSteen Hegelund 
8723cfa11baSSteen Hegelund 	for (idx = 0; idx < sparx5->port_count; ++idx) {
8733cfa11baSSteen Hegelund 		config = &configs[idx];
8743cfa11baSSteen Hegelund 		if (!config->node)
8753cfa11baSSteen Hegelund 			continue;
8763cfa11baSSteen Hegelund 
8773cfa11baSSteen Hegelund 		err = sparx5_create_port(sparx5, config);
8783cfa11baSSteen Hegelund 		if (err) {
8793cfa11baSSteen Hegelund 			dev_err(sparx5->dev, "port create error\n");
8803cfa11baSSteen Hegelund 			goto cleanup_ports;
8813cfa11baSSteen Hegelund 		}
8823cfa11baSSteen Hegelund 	}
8833cfa11baSSteen Hegelund 
8843cfa11baSSteen Hegelund 	err = sparx5_start(sparx5);
8853cfa11baSSteen Hegelund 	if (err) {
8863cfa11baSSteen Hegelund 		dev_err(sparx5->dev, "Start failed\n");
8873cfa11baSSteen Hegelund 		goto cleanup_ports;
8883cfa11baSSteen Hegelund 	}
8890933bd04SHoratiu Vultur 
890e02a5ac6SDaniel Machon 	err = sparx5_qos_init(sparx5);
891e02a5ac6SDaniel Machon 	if (err) {
892e02a5ac6SDaniel Machon 		dev_err(sparx5->dev, "Failed to initialize QoS\n");
893e02a5ac6SDaniel Machon 		goto cleanup_ports;
894e02a5ac6SDaniel Machon 	}
895e02a5ac6SDaniel Machon 
8960933bd04SHoratiu Vultur 	err = sparx5_ptp_init(sparx5);
8970933bd04SHoratiu Vultur 	if (err) {
8980933bd04SHoratiu Vultur 		dev_err(sparx5->dev, "PTP failed\n");
8990933bd04SHoratiu Vultur 		goto cleanup_ports;
9000933bd04SHoratiu Vultur 	}
9013cfa11baSSteen Hegelund 	goto cleanup_config;
9023cfa11baSSteen Hegelund 
9033cfa11baSSteen Hegelund cleanup_ports:
904f3cad261SSteen Hegelund 	sparx5_cleanup_ports(sparx5);
9057b8232bdSQiheng Lin 	if (sparx5->mact_queue)
9067b8232bdSQiheng Lin 		destroy_workqueue(sparx5->mact_queue);
9073cfa11baSSteen Hegelund cleanup_config:
9083cfa11baSSteen Hegelund 	kfree(configs);
9093cfa11baSSteen Hegelund cleanup_pnode:
9103cfa11baSSteen Hegelund 	of_node_put(ports);
9113cfa11baSSteen Hegelund 	return err;
9123cfa11baSSteen Hegelund }
9133cfa11baSSteen Hegelund 
mchp_sparx5_remove(struct platform_device * pdev)914f3cad261SSteen Hegelund static int mchp_sparx5_remove(struct platform_device *pdev)
915f3cad261SSteen Hegelund {
916f3cad261SSteen Hegelund 	struct sparx5 *sparx5 = platform_get_drvdata(pdev);
917f3cad261SSteen Hegelund 
918e0305cc1SSteen Hegelund 	debugfs_remove_recursive(sparx5->debugfs_root);
919f3cad261SSteen Hegelund 	if (sparx5->xtr_irq) {
920f3cad261SSteen Hegelund 		disable_irq(sparx5->xtr_irq);
921f3cad261SSteen Hegelund 		sparx5->xtr_irq = -ENXIO;
922f3cad261SSteen Hegelund 	}
92310615907SSteen Hegelund 	if (sparx5->fdma_irq) {
92410615907SSteen Hegelund 		disable_irq(sparx5->fdma_irq);
92510615907SSteen Hegelund 		sparx5->fdma_irq = -ENXIO;
92610615907SSteen Hegelund 	}
9270933bd04SHoratiu Vultur 	sparx5_ptp_deinit(sparx5);
92810615907SSteen Hegelund 	sparx5_fdma_stop(sparx5);
929f3cad261SSteen Hegelund 	sparx5_cleanup_ports(sparx5);
9308beef08fSSteen Hegelund 	sparx5_vcap_destroy(sparx5);
931d6fce514SSteen Hegelund 	/* Unregister netdevs */
932d6fce514SSteen Hegelund 	sparx5_unregister_notifier_blocks(sparx5);
9337b8232bdSQiheng Lin 	destroy_workqueue(sparx5->mact_queue);
934d6fce514SSteen Hegelund 
935f3cad261SSteen Hegelund 	return 0;
936f3cad261SSteen Hegelund }
937f3cad261SSteen Hegelund 
9383cfa11baSSteen Hegelund static const struct of_device_id mchp_sparx5_match[] = {
9393cfa11baSSteen Hegelund 	{ .compatible = "microchip,sparx5-switch" },
9403cfa11baSSteen Hegelund 	{ }
9413cfa11baSSteen Hegelund };
9423cfa11baSSteen Hegelund MODULE_DEVICE_TABLE(of, mchp_sparx5_match);
9433cfa11baSSteen Hegelund 
9443cfa11baSSteen Hegelund static struct platform_driver mchp_sparx5_driver = {
9453cfa11baSSteen Hegelund 	.probe = mchp_sparx5_probe,
946f3cad261SSteen Hegelund 	.remove = mchp_sparx5_remove,
9473cfa11baSSteen Hegelund 	.driver = {
9483cfa11baSSteen Hegelund 		.name = "sparx5-switch",
9493cfa11baSSteen Hegelund 		.of_match_table = mchp_sparx5_match,
9503cfa11baSSteen Hegelund 	},
9513cfa11baSSteen Hegelund };
9523cfa11baSSteen Hegelund 
9533cfa11baSSteen Hegelund module_platform_driver(mchp_sparx5_driver);
9543cfa11baSSteen Hegelund 
9553cfa11baSSteen Hegelund MODULE_DESCRIPTION("Microchip Sparx5 switch driver");
9563cfa11baSSteen Hegelund MODULE_AUTHOR("Steen Hegelund <steen.hegelund@microchip.com>");
9573cfa11baSSteen Hegelund MODULE_LICENSE("Dual MIT/GPL");
958