1d2912cb1SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
23396c782SPaul Gortmaker /* drivers/net/ethernet/micrel/ks8851.h
3bcc9736cSJeff Kirsher *
4bcc9736cSJeff Kirsher * Copyright 2009 Simtec Electronics
5bcc9736cSJeff Kirsher * Ben Dooks <ben@simtec.co.uk>
6bcc9736cSJeff Kirsher *
7bcc9736cSJeff Kirsher * KS8851 register definitions
8bcc9736cSJeff Kirsher */
9bcc9736cSJeff Kirsher
10b07f987aSMarek Vasut #ifndef __KS8851_H__
11b07f987aSMarek Vasut #define __KS8851_H__
12b07f987aSMarek Vasut
13b07f987aSMarek Vasut #include <linux/eeprom_93cx6.h>
14b07f987aSMarek Vasut
15bcc9736cSJeff Kirsher #define KS_CCR 0x08
16aae079aaSLukas Wunner #define CCR_LE (1 << 10) /* KSZ8851-16MLL */
17bcc9736cSJeff Kirsher #define CCR_EEPROM (1 << 9)
18aae079aaSLukas Wunner #define CCR_SPI (1 << 8) /* KSZ8851SNL */
19aae079aaSLukas Wunner #define CCR_8BIT (1 << 7) /* KSZ8851-16MLL */
20aae079aaSLukas Wunner #define CCR_16BIT (1 << 6) /* KSZ8851-16MLL */
21aae079aaSLukas Wunner #define CCR_32BIT (1 << 5) /* KSZ8851-16MLL */
22aae079aaSLukas Wunner #define CCR_SHARED (1 << 4) /* KSZ8851-16MLL */
23aae079aaSLukas Wunner #define CCR_48PIN (1 << 1) /* KSZ8851-16MLL */
24aae079aaSLukas Wunner #define CCR_32PIN (1 << 0) /* KSZ8851SNL */
25bcc9736cSJeff Kirsher
26bcc9736cSJeff Kirsher /* MAC address registers */
2788cfedd0SMarek Vasut #define KS_MAR(_m) (0x14 - (_m))
28bcc9736cSJeff Kirsher #define KS_MARL 0x10
29bcc9736cSJeff Kirsher #define KS_MARM 0x12
30bcc9736cSJeff Kirsher #define KS_MARH 0x14
31bcc9736cSJeff Kirsher
32bcc9736cSJeff Kirsher #define KS_OBCR 0x20
33bcc9736cSJeff Kirsher #define OBCR_ODS_16mA (1 << 6)
34bcc9736cSJeff Kirsher
35bcc9736cSJeff Kirsher #define KS_EEPCR 0x22
36bcc9736cSJeff Kirsher #define EEPCR_EESRWA (1 << 5)
37bcc9736cSJeff Kirsher #define EEPCR_EESA (1 << 4)
3851b7b1c3SBen Dooks #define EEPCR_EESB (1 << 3)
39bcc9736cSJeff Kirsher #define EEPCR_EEDO (1 << 2)
40bcc9736cSJeff Kirsher #define EEPCR_EESCK (1 << 1)
41bcc9736cSJeff Kirsher #define EEPCR_EECS (1 << 0)
42bcc9736cSJeff Kirsher
43bcc9736cSJeff Kirsher #define KS_MBIR 0x24
44bcc9736cSJeff Kirsher #define MBIR_TXMBF (1 << 12)
45bcc9736cSJeff Kirsher #define MBIR_TXMBFA (1 << 11)
46bcc9736cSJeff Kirsher #define MBIR_RXMBF (1 << 4)
47bcc9736cSJeff Kirsher #define MBIR_RXMBFA (1 << 3)
48bcc9736cSJeff Kirsher
49bcc9736cSJeff Kirsher #define KS_GRR 0x26
50bcc9736cSJeff Kirsher #define GRR_QMU (1 << 1)
51bcc9736cSJeff Kirsher #define GRR_GSR (1 << 0)
52bcc9736cSJeff Kirsher
53bcc9736cSJeff Kirsher #define KS_WFCR 0x2A
54bcc9736cSJeff Kirsher #define WFCR_MPRXE (1 << 7)
55bcc9736cSJeff Kirsher #define WFCR_WF3E (1 << 3)
56bcc9736cSJeff Kirsher #define WFCR_WF2E (1 << 2)
57bcc9736cSJeff Kirsher #define WFCR_WF1E (1 << 1)
58bcc9736cSJeff Kirsher #define WFCR_WF0E (1 << 0)
59bcc9736cSJeff Kirsher
60bcc9736cSJeff Kirsher #define KS_WF0CRC0 0x30
61bcc9736cSJeff Kirsher #define KS_WF0CRC1 0x32
62bcc9736cSJeff Kirsher #define KS_WF0BM0 0x34
63bcc9736cSJeff Kirsher #define KS_WF0BM1 0x36
64bcc9736cSJeff Kirsher #define KS_WF0BM2 0x38
65bcc9736cSJeff Kirsher #define KS_WF0BM3 0x3A
66bcc9736cSJeff Kirsher
67bcc9736cSJeff Kirsher #define KS_WF1CRC0 0x40
68bcc9736cSJeff Kirsher #define KS_WF1CRC1 0x42
69bcc9736cSJeff Kirsher #define KS_WF1BM0 0x44
70bcc9736cSJeff Kirsher #define KS_WF1BM1 0x46
71bcc9736cSJeff Kirsher #define KS_WF1BM2 0x48
72bcc9736cSJeff Kirsher #define KS_WF1BM3 0x4A
73bcc9736cSJeff Kirsher
74bcc9736cSJeff Kirsher #define KS_WF2CRC0 0x50
75bcc9736cSJeff Kirsher #define KS_WF2CRC1 0x52
76bcc9736cSJeff Kirsher #define KS_WF2BM0 0x54
77bcc9736cSJeff Kirsher #define KS_WF2BM1 0x56
78bcc9736cSJeff Kirsher #define KS_WF2BM2 0x58
79bcc9736cSJeff Kirsher #define KS_WF2BM3 0x5A
80bcc9736cSJeff Kirsher
81bcc9736cSJeff Kirsher #define KS_WF3CRC0 0x60
82bcc9736cSJeff Kirsher #define KS_WF3CRC1 0x62
83bcc9736cSJeff Kirsher #define KS_WF3BM0 0x64
84bcc9736cSJeff Kirsher #define KS_WF3BM1 0x66
85bcc9736cSJeff Kirsher #define KS_WF3BM2 0x68
86bcc9736cSJeff Kirsher #define KS_WF3BM3 0x6A
87bcc9736cSJeff Kirsher
88bcc9736cSJeff Kirsher #define KS_TXCR 0x70
89bcc9736cSJeff Kirsher #define TXCR_TCGICMP (1 << 8)
90bcc9736cSJeff Kirsher #define TXCR_TCGUDP (1 << 7)
91bcc9736cSJeff Kirsher #define TXCR_TCGTCP (1 << 6)
92bcc9736cSJeff Kirsher #define TXCR_TCGIP (1 << 5)
93bcc9736cSJeff Kirsher #define TXCR_FTXQ (1 << 4)
94bcc9736cSJeff Kirsher #define TXCR_TXFCE (1 << 3)
95bcc9736cSJeff Kirsher #define TXCR_TXPE (1 << 2)
96bcc9736cSJeff Kirsher #define TXCR_TXCRC (1 << 1)
97bcc9736cSJeff Kirsher #define TXCR_TXE (1 << 0)
98bcc9736cSJeff Kirsher
99bcc9736cSJeff Kirsher #define KS_TXSR 0x72
100bcc9736cSJeff Kirsher #define TXSR_TXLC (1 << 13)
101bcc9736cSJeff Kirsher #define TXSR_TXMC (1 << 12)
102bcc9736cSJeff Kirsher #define TXSR_TXFID_MASK (0x3f << 0)
103bcc9736cSJeff Kirsher #define TXSR_TXFID_SHIFT (0)
104bcc9736cSJeff Kirsher #define TXSR_TXFID_GET(_v) (((_v) >> 0) & 0x3f)
105bcc9736cSJeff Kirsher
106bcc9736cSJeff Kirsher #define KS_RXCR1 0x74
107bcc9736cSJeff Kirsher #define RXCR1_FRXQ (1 << 15)
108bcc9736cSJeff Kirsher #define RXCR1_RXUDPFCC (1 << 14)
109bcc9736cSJeff Kirsher #define RXCR1_RXTCPFCC (1 << 13)
110bcc9736cSJeff Kirsher #define RXCR1_RXIPFCC (1 << 12)
111bcc9736cSJeff Kirsher #define RXCR1_RXPAFMA (1 << 11)
112bcc9736cSJeff Kirsher #define RXCR1_RXFCE (1 << 10)
113bcc9736cSJeff Kirsher #define RXCR1_RXEFE (1 << 9)
114bcc9736cSJeff Kirsher #define RXCR1_RXMAFMA (1 << 8)
115bcc9736cSJeff Kirsher #define RXCR1_RXBE (1 << 7)
116bcc9736cSJeff Kirsher #define RXCR1_RXME (1 << 6)
117bcc9736cSJeff Kirsher #define RXCR1_RXUE (1 << 5)
118bcc9736cSJeff Kirsher #define RXCR1_RXAE (1 << 4)
119bcc9736cSJeff Kirsher #define RXCR1_RXINVF (1 << 1)
120bcc9736cSJeff Kirsher #define RXCR1_RXE (1 << 0)
121bcc9736cSJeff Kirsher
122bcc9736cSJeff Kirsher #define KS_RXCR2 0x76
123aae079aaSLukas Wunner #define RXCR2_SRDBL_MASK (0x7 << 5) /* KSZ8851SNL */
124aae079aaSLukas Wunner #define RXCR2_SRDBL_SHIFT (5) /* KSZ8851SNL */
125aae079aaSLukas Wunner #define RXCR2_SRDBL_4B (0x0 << 5) /* KSZ8851SNL */
126aae079aaSLukas Wunner #define RXCR2_SRDBL_8B (0x1 << 5) /* KSZ8851SNL */
127aae079aaSLukas Wunner #define RXCR2_SRDBL_16B (0x2 << 5) /* KSZ8851SNL */
128aae079aaSLukas Wunner #define RXCR2_SRDBL_32B (0x3 << 5) /* KSZ8851SNL */
129aae079aaSLukas Wunner #define RXCR2_SRDBL_FRAME (0x4 << 5) /* KSZ8851SNL */
130bcc9736cSJeff Kirsher #define RXCR2_IUFFP (1 << 4)
131bcc9736cSJeff Kirsher #define RXCR2_RXIUFCEZ (1 << 3)
132bcc9736cSJeff Kirsher #define RXCR2_UDPLFE (1 << 2)
133bcc9736cSJeff Kirsher #define RXCR2_RXICMPFCC (1 << 1)
134bcc9736cSJeff Kirsher #define RXCR2_RXSAF (1 << 0)
135bcc9736cSJeff Kirsher
136bcc9736cSJeff Kirsher #define KS_TXMIR 0x78
137bcc9736cSJeff Kirsher
138bcc9736cSJeff Kirsher #define KS_RXFHSR 0x7C
139bcc9736cSJeff Kirsher #define RXFSHR_RXFV (1 << 15)
140bcc9736cSJeff Kirsher #define RXFSHR_RXICMPFCS (1 << 13)
141bcc9736cSJeff Kirsher #define RXFSHR_RXIPFCS (1 << 12)
142bcc9736cSJeff Kirsher #define RXFSHR_RXTCPFCS (1 << 11)
143bcc9736cSJeff Kirsher #define RXFSHR_RXUDPFCS (1 << 10)
144bcc9736cSJeff Kirsher #define RXFSHR_RXBF (1 << 7)
145bcc9736cSJeff Kirsher #define RXFSHR_RXMF (1 << 6)
146bcc9736cSJeff Kirsher #define RXFSHR_RXUF (1 << 5)
147bcc9736cSJeff Kirsher #define RXFSHR_RXMR (1 << 4)
148bcc9736cSJeff Kirsher #define RXFSHR_RXFT (1 << 3)
149bcc9736cSJeff Kirsher #define RXFSHR_RXFTL (1 << 2)
150bcc9736cSJeff Kirsher #define RXFSHR_RXRF (1 << 1)
151bcc9736cSJeff Kirsher #define RXFSHR_RXCE (1 << 0)
152bcc9736cSJeff Kirsher
153bcc9736cSJeff Kirsher #define KS_RXFHBCR 0x7E
154aae079aaSLukas Wunner #define RXFHBCR_CNT_MASK (0xfff << 0)
155aae079aaSLukas Wunner
156bcc9736cSJeff Kirsher #define KS_TXQCR 0x80
157aae079aaSLukas Wunner #define TXQCR_AETFE (1 << 2) /* KSZ8851SNL */
158bcc9736cSJeff Kirsher #define TXQCR_TXQMAM (1 << 1)
159bcc9736cSJeff Kirsher #define TXQCR_METFE (1 << 0)
160bcc9736cSJeff Kirsher
161bcc9736cSJeff Kirsher #define KS_RXQCR 0x82
162bcc9736cSJeff Kirsher #define RXQCR_RXDTTS (1 << 12)
163bcc9736cSJeff Kirsher #define RXQCR_RXDBCTS (1 << 11)
164bcc9736cSJeff Kirsher #define RXQCR_RXFCTS (1 << 10)
165bcc9736cSJeff Kirsher #define RXQCR_RXIPHTOE (1 << 9)
166bcc9736cSJeff Kirsher #define RXQCR_RXDTTE (1 << 7)
167bcc9736cSJeff Kirsher #define RXQCR_RXDBCTE (1 << 6)
168bcc9736cSJeff Kirsher #define RXQCR_RXFCTE (1 << 5)
169bcc9736cSJeff Kirsher #define RXQCR_ADRFE (1 << 4)
170bcc9736cSJeff Kirsher #define RXQCR_SDA (1 << 3)
171bcc9736cSJeff Kirsher #define RXQCR_RRXEF (1 << 0)
172bcc9736cSJeff Kirsher
173bcc9736cSJeff Kirsher #define KS_TXFDPR 0x84
174bcc9736cSJeff Kirsher #define TXFDPR_TXFPAI (1 << 14)
175bcc9736cSJeff Kirsher #define TXFDPR_TXFP_MASK (0x7ff << 0)
176bcc9736cSJeff Kirsher #define TXFDPR_TXFP_SHIFT (0)
177bcc9736cSJeff Kirsher
178bcc9736cSJeff Kirsher #define KS_RXFDPR 0x86
179bcc9736cSJeff Kirsher #define RXFDPR_RXFPAI (1 << 14)
180aae079aaSLukas Wunner #define RXFDPR_WST (1 << 12) /* KSZ8851-16MLL */
181aae079aaSLukas Wunner #define RXFDPR_EMS (1 << 11) /* KSZ8851-16MLL */
182aae079aaSLukas Wunner #define RXFDPR_RXFP_MASK (0x7ff << 0)
183aae079aaSLukas Wunner #define RXFDPR_RXFP_SHIFT (0)
184bcc9736cSJeff Kirsher
185bcc9736cSJeff Kirsher #define KS_RXDTTR 0x8C
186bcc9736cSJeff Kirsher #define KS_RXDBCTR 0x8E
187bcc9736cSJeff Kirsher
188bcc9736cSJeff Kirsher #define KS_IER 0x90
189bcc9736cSJeff Kirsher #define KS_ISR 0x92
190bcc9736cSJeff Kirsher #define IRQ_LCI (1 << 15)
191bcc9736cSJeff Kirsher #define IRQ_TXI (1 << 14)
192bcc9736cSJeff Kirsher #define IRQ_RXI (1 << 13)
193bcc9736cSJeff Kirsher #define IRQ_RXOI (1 << 11)
194bcc9736cSJeff Kirsher #define IRQ_TXPSI (1 << 9)
195bcc9736cSJeff Kirsher #define IRQ_RXPSI (1 << 8)
196bcc9736cSJeff Kirsher #define IRQ_TXSAI (1 << 6)
197bcc9736cSJeff Kirsher #define IRQ_RXWFDI (1 << 5)
198bcc9736cSJeff Kirsher #define IRQ_RXMPDI (1 << 4)
199bcc9736cSJeff Kirsher #define IRQ_LDI (1 << 3)
200bcc9736cSJeff Kirsher #define IRQ_EDI (1 << 2)
201aae079aaSLukas Wunner #define IRQ_SPIBEI (1 << 1) /* KSZ8851SNL */
202bcc9736cSJeff Kirsher #define IRQ_DEDI (1 << 0)
203bcc9736cSJeff Kirsher
204bcc9736cSJeff Kirsher #define KS_RXFCTR 0x9C
205bcc9736cSJeff Kirsher #define KS_RXFC 0x9D
206bcc9736cSJeff Kirsher #define RXFCTR_RXFC_MASK (0xff << 8)
207bcc9736cSJeff Kirsher #define RXFCTR_RXFC_SHIFT (8)
208bcc9736cSJeff Kirsher #define RXFCTR_RXFC_GET(_v) (((_v) >> 8) & 0xff)
209bcc9736cSJeff Kirsher #define RXFCTR_RXFCT_MASK (0xff << 0)
210bcc9736cSJeff Kirsher #define RXFCTR_RXFCT_SHIFT (0)
211bcc9736cSJeff Kirsher
212bcc9736cSJeff Kirsher #define KS_TXNTFSR 0x9E
213bcc9736cSJeff Kirsher
214bcc9736cSJeff Kirsher #define KS_MAHTR0 0xA0
215bcc9736cSJeff Kirsher #define KS_MAHTR1 0xA2
216bcc9736cSJeff Kirsher #define KS_MAHTR2 0xA4
217bcc9736cSJeff Kirsher #define KS_MAHTR3 0xA6
218bcc9736cSJeff Kirsher
219bcc9736cSJeff Kirsher #define KS_FCLWR 0xB0
220bcc9736cSJeff Kirsher #define KS_FCHWR 0xB2
221bcc9736cSJeff Kirsher #define KS_FCOWR 0xB4
222bcc9736cSJeff Kirsher
223bcc9736cSJeff Kirsher #define KS_CIDER 0xC0
224bcc9736cSJeff Kirsher #define CIDER_ID 0x8870
225bcc9736cSJeff Kirsher #define CIDER_REV_MASK (0x7 << 1)
226bcc9736cSJeff Kirsher #define CIDER_REV_SHIFT (1)
227bcc9736cSJeff Kirsher #define CIDER_REV_GET(_v) (((_v) >> 1) & 0x7)
228bcc9736cSJeff Kirsher
229bcc9736cSJeff Kirsher #define KS_CGCR 0xC6
230bcc9736cSJeff Kirsher
231bcc9736cSJeff Kirsher #define KS_IACR 0xC8
232bcc9736cSJeff Kirsher #define IACR_RDEN (1 << 12)
233bcc9736cSJeff Kirsher #define IACR_TSEL_MASK (0x3 << 10)
234bcc9736cSJeff Kirsher #define IACR_TSEL_SHIFT (10)
235bcc9736cSJeff Kirsher #define IACR_TSEL_MIB (0x3 << 10)
236bcc9736cSJeff Kirsher #define IACR_ADDR_MASK (0x1f << 0)
237bcc9736cSJeff Kirsher #define IACR_ADDR_SHIFT (0)
238bcc9736cSJeff Kirsher
239bcc9736cSJeff Kirsher #define KS_IADLR 0xD0
240bcc9736cSJeff Kirsher #define KS_IAHDR 0xD2
241bcc9736cSJeff Kirsher
242bcc9736cSJeff Kirsher #define KS_PMECR 0xD4
243bcc9736cSJeff Kirsher #define PMECR_PME_DELAY (1 << 14)
244bcc9736cSJeff Kirsher #define PMECR_PME_POL (1 << 12)
245bcc9736cSJeff Kirsher #define PMECR_WOL_WAKEUP (1 << 11)
246bcc9736cSJeff Kirsher #define PMECR_WOL_MAGICPKT (1 << 10)
247bcc9736cSJeff Kirsher #define PMECR_WOL_LINKUP (1 << 9)
248bcc9736cSJeff Kirsher #define PMECR_WOL_ENERGY (1 << 8)
249bcc9736cSJeff Kirsher #define PMECR_AUTO_WAKE_EN (1 << 7)
250bcc9736cSJeff Kirsher #define PMECR_WAKEUP_NORMAL (1 << 6)
251bcc9736cSJeff Kirsher #define PMECR_WKEVT_MASK (0xf << 2)
252bcc9736cSJeff Kirsher #define PMECR_WKEVT_SHIFT (2)
253bcc9736cSJeff Kirsher #define PMECR_WKEVT_GET(_v) (((_v) >> 2) & 0xf)
254bcc9736cSJeff Kirsher #define PMECR_WKEVT_ENERGY (0x1 << 2)
255bcc9736cSJeff Kirsher #define PMECR_WKEVT_LINK (0x2 << 2)
256bcc9736cSJeff Kirsher #define PMECR_WKEVT_MAGICPKT (0x4 << 2)
257bcc9736cSJeff Kirsher #define PMECR_WKEVT_FRAME (0x8 << 2)
258bcc9736cSJeff Kirsher #define PMECR_PM_MASK (0x3 << 0)
259bcc9736cSJeff Kirsher #define PMECR_PM_SHIFT (0)
260bcc9736cSJeff Kirsher #define PMECR_PM_NORMAL (0x0 << 0)
261bcc9736cSJeff Kirsher #define PMECR_PM_ENERGY (0x1 << 0)
262bcc9736cSJeff Kirsher #define PMECR_PM_SOFTDOWN (0x2 << 0)
263bcc9736cSJeff Kirsher #define PMECR_PM_POWERSAVE (0x3 << 0)
264bcc9736cSJeff Kirsher
265bcc9736cSJeff Kirsher /* Standard MII PHY data */
266bcc9736cSJeff Kirsher #define KS_P1MBCR 0xE4
267bcc9736cSJeff Kirsher #define KS_P1MBSR 0xE6
268bcc9736cSJeff Kirsher #define KS_PHY1ILR 0xE8
269bcc9736cSJeff Kirsher #define KS_PHY1IHR 0xEA
270bcc9736cSJeff Kirsher #define KS_P1ANAR 0xEC
271bcc9736cSJeff Kirsher #define KS_P1ANLPR 0xEE
272bcc9736cSJeff Kirsher
273bcc9736cSJeff Kirsher #define KS_P1SCLMD 0xF4
274bcc9736cSJeff Kirsher
275bcc9736cSJeff Kirsher #define KS_P1CR 0xF6
276cbda74a1SLukas Wunner #define P1CR_LEDOFF (1 << 15)
277cbda74a1SLukas Wunner #define P1CR_TXIDS (1 << 14)
278cbda74a1SLukas Wunner #define P1CR_RESTARTAN (1 << 13)
279cbda74a1SLukas Wunner #define P1CR_DISAUTOMDIX (1 << 10)
280cbda74a1SLukas Wunner #define P1CR_FORCEMDIX (1 << 9)
281cbda74a1SLukas Wunner #define P1CR_AUTONEGEN (1 << 7)
282cbda74a1SLukas Wunner #define P1CR_FORCE100 (1 << 6)
283cbda74a1SLukas Wunner #define P1CR_FORCEFDX (1 << 5)
284cbda74a1SLukas Wunner #define P1CR_ADV_FLOW (1 << 4)
285cbda74a1SLukas Wunner #define P1CR_ADV_100BT_FDX (1 << 3)
286cbda74a1SLukas Wunner #define P1CR_ADV_100BT_HDX (1 << 2)
287cbda74a1SLukas Wunner #define P1CR_ADV_10BT_FDX (1 << 1)
288cbda74a1SLukas Wunner #define P1CR_ADV_10BT_HDX (1 << 0)
289cbda74a1SLukas Wunner
290cbda74a1SLukas Wunner #define KS_P1SR 0xF8
291cbda74a1SLukas Wunner #define P1SR_HP_MDIX (1 << 15)
292cbda74a1SLukas Wunner #define P1SR_REV_POL (1 << 13)
293cbda74a1SLukas Wunner #define P1SR_OP_100M (1 << 10)
294cbda74a1SLukas Wunner #define P1SR_OP_FDX (1 << 9)
295cbda74a1SLukas Wunner #define P1SR_OP_MDI (1 << 7)
296cbda74a1SLukas Wunner #define P1SR_AN_DONE (1 << 6)
297cbda74a1SLukas Wunner #define P1SR_LINK_GOOD (1 << 5)
298cbda74a1SLukas Wunner #define P1SR_PNTR_FLOW (1 << 4)
299cbda74a1SLukas Wunner #define P1SR_PNTR_100BT_FDX (1 << 3)
300cbda74a1SLukas Wunner #define P1SR_PNTR_100BT_HDX (1 << 2)
301cbda74a1SLukas Wunner #define P1SR_PNTR_10BT_FDX (1 << 1)
302cbda74a1SLukas Wunner #define P1SR_PNTR_10BT_HDX (1 << 0)
303bcc9736cSJeff Kirsher
304bcc9736cSJeff Kirsher /* TX Frame control */
305bcc9736cSJeff Kirsher #define TXFR_TXIC (1 << 15)
306bcc9736cSJeff Kirsher #define TXFR_TXFID_MASK (0x3f << 0)
307bcc9736cSJeff Kirsher #define TXFR_TXFID_SHIFT (0)
308b07f987aSMarek Vasut
309b07f987aSMarek Vasut /**
310b07f987aSMarek Vasut * struct ks8851_rxctrl - KS8851 driver rx control
311b07f987aSMarek Vasut * @mchash: Multicast hash-table data.
312b07f987aSMarek Vasut * @rxcr1: KS_RXCR1 register setting
313b07f987aSMarek Vasut * @rxcr2: KS_RXCR2 register setting
314b07f987aSMarek Vasut *
315b07f987aSMarek Vasut * Representation of the settings needs to control the receive filtering
316b07f987aSMarek Vasut * such as the multicast hash-filter and the receive register settings. This
317b07f987aSMarek Vasut * is used to make the job of working out if the receive settings change and
318b07f987aSMarek Vasut * then issuing the new settings to the worker that will send the necessary
319b07f987aSMarek Vasut * commands.
320b07f987aSMarek Vasut */
321b07f987aSMarek Vasut struct ks8851_rxctrl {
322b07f987aSMarek Vasut u16 mchash[4];
323b07f987aSMarek Vasut u16 rxcr1;
324b07f987aSMarek Vasut u16 rxcr2;
325b07f987aSMarek Vasut };
326b07f987aSMarek Vasut
327b07f987aSMarek Vasut /**
328b07f987aSMarek Vasut * union ks8851_tx_hdr - tx header data
329b07f987aSMarek Vasut * @txb: The header as bytes
330b07f987aSMarek Vasut * @txw: The header as 16bit, little-endian words
331b07f987aSMarek Vasut *
332b07f987aSMarek Vasut * A dual representation of the tx header data to allow
333b07f987aSMarek Vasut * access to individual bytes, and to allow 16bit accesses
334b07f987aSMarek Vasut * with 16bit alignment.
335b07f987aSMarek Vasut */
336b07f987aSMarek Vasut union ks8851_tx_hdr {
337b07f987aSMarek Vasut u8 txb[6];
338b07f987aSMarek Vasut __le16 txw[3];
339b07f987aSMarek Vasut };
340b07f987aSMarek Vasut
341b07f987aSMarek Vasut /**
342b07f987aSMarek Vasut * struct ks8851_net - KS8851 driver private data
343b07f987aSMarek Vasut * @netdev: The network device we're bound to
344b07f987aSMarek Vasut * @statelock: Lock on this structure for tx list.
345b07f987aSMarek Vasut * @mii: The MII state information for the mii calls.
346b07f987aSMarek Vasut * @rxctrl: RX settings for @rxctrl_work.
347b07f987aSMarek Vasut * @rxctrl_work: Work queue for updating RX mode and multicast lists
348b07f987aSMarek Vasut * @txq: Queue of packets for transmission.
349b07f987aSMarek Vasut * @txh: Space for generating packet TX header in DMA-able data
350b07f987aSMarek Vasut * @rxd: Space for receiving SPI data, in DMA-able space.
351b07f987aSMarek Vasut * @txd: Space for transmitting SPI data, in DMA-able space.
352b07f987aSMarek Vasut * @msg_enable: The message flags controlling driver output (see ethtool).
353*30302b41SRonald Wahl * @tx_space: Free space in the hardware TX buffer (cached copy of KS_TXMIR).
354*30302b41SRonald Wahl * @queued_len: Space required in hardware TX buffer for queued packets in txq.
355b07f987aSMarek Vasut * @fid: Incrementing frame id tag.
356b07f987aSMarek Vasut * @rc_ier: Cached copy of KS_IER.
357b07f987aSMarek Vasut * @rc_ccr: Cached copy of KS_CCR.
358b07f987aSMarek Vasut * @rc_rxqcr: Cached copy of KS_RXQCR.
359b07f987aSMarek Vasut * @eeprom: 93CX6 EEPROM state for accessing on-board EEPROM.
360b07f987aSMarek Vasut * @vdd_reg: Optional regulator supplying the chip
361b07f987aSMarek Vasut * @vdd_io: Optional digital power supply for IO
362b07f987aSMarek Vasut * @gpio: Optional reset_n gpio
363ef363122SMarek Vasut * @mii_bus: Pointer to MII bus structure
364b07f987aSMarek Vasut * @lock: Bus access lock callback
365b07f987aSMarek Vasut * @unlock: Bus access unlock callback
366b07f987aSMarek Vasut * @rdreg16: 16bit register read callback
367b07f987aSMarek Vasut * @wrreg16: 16bit register write callback
368b07f987aSMarek Vasut * @rdfifo: FIFO read callback
369b07f987aSMarek Vasut * @wrfifo: FIFO write callback
370b07f987aSMarek Vasut * @start_xmit: start_xmit() implementation callback
371b07f987aSMarek Vasut * @flush_tx_work: flush_tx_work() implementation callback
372b07f987aSMarek Vasut *
373b07f987aSMarek Vasut * The @statelock is used to protect information in the structure which may
374b07f987aSMarek Vasut * need to be accessed via several sources, such as the network driver layer
375b07f987aSMarek Vasut * or one of the work queues.
376b07f987aSMarek Vasut *
377b07f987aSMarek Vasut * We align the buffers we may use for rx/tx to ensure that if the SPI driver
378b07f987aSMarek Vasut * wants to DMA map them, it will not have any problems with data the driver
379b07f987aSMarek Vasut * modifies.
380b07f987aSMarek Vasut */
381b07f987aSMarek Vasut struct ks8851_net {
382b07f987aSMarek Vasut struct net_device *netdev;
383b07f987aSMarek Vasut spinlock_t statelock;
384b07f987aSMarek Vasut
385b07f987aSMarek Vasut union ks8851_tx_hdr txh ____cacheline_aligned;
386b07f987aSMarek Vasut u8 rxd[8];
387b07f987aSMarek Vasut u8 txd[8];
388b07f987aSMarek Vasut
389b07f987aSMarek Vasut u32 msg_enable ____cacheline_aligned;
390b07f987aSMarek Vasut u16 tx_space;
391b07f987aSMarek Vasut u8 fid;
392b07f987aSMarek Vasut
393b07f987aSMarek Vasut u16 rc_ier;
394b07f987aSMarek Vasut u16 rc_rxqcr;
395b07f987aSMarek Vasut u16 rc_ccr;
396b07f987aSMarek Vasut
397b07f987aSMarek Vasut struct mii_if_info mii;
398b07f987aSMarek Vasut struct ks8851_rxctrl rxctrl;
399b07f987aSMarek Vasut
400b07f987aSMarek Vasut struct work_struct rxctrl_work;
401b07f987aSMarek Vasut
402b07f987aSMarek Vasut struct sk_buff_head txq;
403*30302b41SRonald Wahl unsigned int queued_len;
404b07f987aSMarek Vasut
405b07f987aSMarek Vasut struct eeprom_93cx6 eeprom;
406b07f987aSMarek Vasut struct regulator *vdd_reg;
407b07f987aSMarek Vasut struct regulator *vdd_io;
4087b77bb5cSDmitry Torokhov struct gpio_desc *gpio;
409ef363122SMarek Vasut struct mii_bus *mii_bus;
410b07f987aSMarek Vasut
411b07f987aSMarek Vasut void (*lock)(struct ks8851_net *ks,
412b07f987aSMarek Vasut unsigned long *flags);
413b07f987aSMarek Vasut void (*unlock)(struct ks8851_net *ks,
414b07f987aSMarek Vasut unsigned long *flags);
415b07f987aSMarek Vasut unsigned int (*rdreg16)(struct ks8851_net *ks,
416b07f987aSMarek Vasut unsigned int reg);
417b07f987aSMarek Vasut void (*wrreg16)(struct ks8851_net *ks,
418b07f987aSMarek Vasut unsigned int reg, unsigned int val);
419b07f987aSMarek Vasut void (*rdfifo)(struct ks8851_net *ks, u8 *buff,
420b07f987aSMarek Vasut unsigned int len);
421b07f987aSMarek Vasut void (*wrfifo)(struct ks8851_net *ks,
422b07f987aSMarek Vasut struct sk_buff *txp, bool irq);
423b07f987aSMarek Vasut netdev_tx_t (*start_xmit)(struct sk_buff *skb,
424b07f987aSMarek Vasut struct net_device *dev);
425b07f987aSMarek Vasut void (*flush_tx_work)(struct ks8851_net *ks);
426b07f987aSMarek Vasut };
427b07f987aSMarek Vasut
428b07f987aSMarek Vasut int ks8851_probe_common(struct net_device *netdev, struct device *dev,
429b07f987aSMarek Vasut int msg_en);
4302841bfd1SUwe Kleine-König void ks8851_remove_common(struct device *dev);
431b07f987aSMarek Vasut int ks8851_suspend(struct device *dev);
432b07f987aSMarek Vasut int ks8851_resume(struct device *dev);
433b07f987aSMarek Vasut
434b07f987aSMarek Vasut static __maybe_unused SIMPLE_DEV_PM_OPS(ks8851_pm_ops,
435b07f987aSMarek Vasut ks8851_suspend, ks8851_resume);
436b07f987aSMarek Vasut
437b07f987aSMarek Vasut /**
438b07f987aSMarek Vasut * ks8851_done_tx - update and then free skbuff after transmitting
439b07f987aSMarek Vasut * @ks: The device state
440b07f987aSMarek Vasut * @txb: The buffer transmitted
441b07f987aSMarek Vasut */
ks8851_done_tx(struct ks8851_net * ks,struct sk_buff * txb)442b07f987aSMarek Vasut static void __maybe_unused ks8851_done_tx(struct ks8851_net *ks,
443b07f987aSMarek Vasut struct sk_buff *txb)
444b07f987aSMarek Vasut {
445b07f987aSMarek Vasut struct net_device *dev = ks->netdev;
446b07f987aSMarek Vasut
447b07f987aSMarek Vasut dev->stats.tx_bytes += txb->len;
448b07f987aSMarek Vasut dev->stats.tx_packets++;
449b07f987aSMarek Vasut
450b07f987aSMarek Vasut dev_kfree_skb(txb);
451b07f987aSMarek Vasut }
452b07f987aSMarek Vasut
453b07f987aSMarek Vasut #endif /* __KS8851_H__ */
454