15a2cc190SJeff Kirsher /* 25a2cc190SJeff Kirsher * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved. 35a2cc190SJeff Kirsher * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved. 45a2cc190SJeff Kirsher * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved. 55a2cc190SJeff Kirsher * 65a2cc190SJeff Kirsher * This software is available to you under a choice of one of two 75a2cc190SJeff Kirsher * licenses. You may choose to be licensed under the terms of the GNU 85a2cc190SJeff Kirsher * General Public License (GPL) Version 2, available from the file 95a2cc190SJeff Kirsher * COPYING in the main directory of this source tree, or the 105a2cc190SJeff Kirsher * OpenIB.org BSD license below: 115a2cc190SJeff Kirsher * 125a2cc190SJeff Kirsher * Redistribution and use in source and binary forms, with or 135a2cc190SJeff Kirsher * without modification, are permitted provided that the following 145a2cc190SJeff Kirsher * conditions are met: 155a2cc190SJeff Kirsher * 165a2cc190SJeff Kirsher * - Redistributions of source code must retain the above 175a2cc190SJeff Kirsher * copyright notice, this list of conditions and the following 185a2cc190SJeff Kirsher * disclaimer. 195a2cc190SJeff Kirsher * 205a2cc190SJeff Kirsher * - Redistributions in binary form must reproduce the above 215a2cc190SJeff Kirsher * copyright notice, this list of conditions and the following 225a2cc190SJeff Kirsher * disclaimer in the documentation and/or other materials 235a2cc190SJeff Kirsher * provided with the distribution. 245a2cc190SJeff Kirsher * 255a2cc190SJeff Kirsher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 265a2cc190SJeff Kirsher * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 275a2cc190SJeff Kirsher * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 285a2cc190SJeff Kirsher * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 295a2cc190SJeff Kirsher * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 305a2cc190SJeff Kirsher * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 315a2cc190SJeff Kirsher * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 325a2cc190SJeff Kirsher * SOFTWARE. 335a2cc190SJeff Kirsher */ 345a2cc190SJeff Kirsher 355a2cc190SJeff Kirsher #include <linux/sched.h> 365a2cc190SJeff Kirsher #include <linux/slab.h> 37ee40fa06SPaul Gortmaker #include <linux/export.h> 385a2cc190SJeff Kirsher #include <linux/pci.h> 395a2cc190SJeff Kirsher #include <linux/errno.h> 405a2cc190SJeff Kirsher 415a2cc190SJeff Kirsher #include <linux/mlx4/cmd.h> 42948e306dSRony Efraim #include <linux/mlx4/device.h> 43e8f081aaSYevgeny Petrilin #include <linux/semaphore.h> 440a9a0188SJack Morgenstein #include <rdma/ib_smi.h> 4555ad3592SYishai Hadas #include <linux/delay.h> 465a2cc190SJeff Kirsher 475a2cc190SJeff Kirsher #include <asm/io.h> 485a2cc190SJeff Kirsher 495a2cc190SJeff Kirsher #include "mlx4.h" 50e8f081aaSYevgeny Petrilin #include "fw.h" 5108068cd5SIdo Shamay #include "fw_qos.h" 525a2cc190SJeff Kirsher 535a2cc190SJeff Kirsher #define CMD_POLL_TOKEN 0xffff 54e8f081aaSYevgeny Petrilin #define INBOX_MASK 0xffffffffffffff00ULL 55e8f081aaSYevgeny Petrilin 56e8f081aaSYevgeny Petrilin #define CMD_CHAN_VER 1 57e8f081aaSYevgeny Petrilin #define CMD_CHAN_IF_REV 1 585a2cc190SJeff Kirsher 595a2cc190SJeff Kirsher enum { 605a2cc190SJeff Kirsher /* command completed successfully: */ 615a2cc190SJeff Kirsher CMD_STAT_OK = 0x00, 625a2cc190SJeff Kirsher /* Internal error (such as a bus error) occurred while processing command: */ 635a2cc190SJeff Kirsher CMD_STAT_INTERNAL_ERR = 0x01, 645a2cc190SJeff Kirsher /* Operation/command not supported or opcode modifier not supported: */ 655a2cc190SJeff Kirsher CMD_STAT_BAD_OP = 0x02, 665a2cc190SJeff Kirsher /* Parameter not supported or parameter out of range: */ 675a2cc190SJeff Kirsher CMD_STAT_BAD_PARAM = 0x03, 685a2cc190SJeff Kirsher /* System not enabled or bad system state: */ 695a2cc190SJeff Kirsher CMD_STAT_BAD_SYS_STATE = 0x04, 705a2cc190SJeff Kirsher /* Attempt to access reserved or unallocaterd resource: */ 715a2cc190SJeff Kirsher CMD_STAT_BAD_RESOURCE = 0x05, 725a2cc190SJeff Kirsher /* Requested resource is currently executing a command, or is otherwise busy: */ 735a2cc190SJeff Kirsher CMD_STAT_RESOURCE_BUSY = 0x06, 745a2cc190SJeff Kirsher /* Required capability exceeds device limits: */ 755a2cc190SJeff Kirsher CMD_STAT_EXCEED_LIM = 0x08, 765a2cc190SJeff Kirsher /* Resource is not in the appropriate state or ownership: */ 775a2cc190SJeff Kirsher CMD_STAT_BAD_RES_STATE = 0x09, 785a2cc190SJeff Kirsher /* Index out of range: */ 795a2cc190SJeff Kirsher CMD_STAT_BAD_INDEX = 0x0a, 805a2cc190SJeff Kirsher /* FW image corrupted: */ 815a2cc190SJeff Kirsher CMD_STAT_BAD_NVMEM = 0x0b, 825a2cc190SJeff Kirsher /* Error in ICM mapping (e.g. not enough auxiliary ICM pages to execute command): */ 835a2cc190SJeff Kirsher CMD_STAT_ICM_ERROR = 0x0c, 845a2cc190SJeff Kirsher /* Attempt to modify a QP/EE which is not in the presumed state: */ 855a2cc190SJeff Kirsher CMD_STAT_BAD_QP_STATE = 0x10, 865a2cc190SJeff Kirsher /* Bad segment parameters (Address/Size): */ 875a2cc190SJeff Kirsher CMD_STAT_BAD_SEG_PARAM = 0x20, 885a2cc190SJeff Kirsher /* Memory Region has Memory Windows bound to: */ 895a2cc190SJeff Kirsher CMD_STAT_REG_BOUND = 0x21, 905a2cc190SJeff Kirsher /* HCA local attached memory not present: */ 915a2cc190SJeff Kirsher CMD_STAT_LAM_NOT_PRE = 0x22, 925a2cc190SJeff Kirsher /* Bad management packet (silently discarded): */ 935a2cc190SJeff Kirsher CMD_STAT_BAD_PKT = 0x30, 945a2cc190SJeff Kirsher /* More outstanding CQEs in CQ than new CQ size: */ 955a2cc190SJeff Kirsher CMD_STAT_BAD_SIZE = 0x40, 965a2cc190SJeff Kirsher /* Multi Function device support required: */ 975a2cc190SJeff Kirsher CMD_STAT_MULTI_FUNC_REQ = 0x50, 985a2cc190SJeff Kirsher }; 995a2cc190SJeff Kirsher 1005a2cc190SJeff Kirsher enum { 1015a2cc190SJeff Kirsher HCR_IN_PARAM_OFFSET = 0x00, 1025a2cc190SJeff Kirsher HCR_IN_MODIFIER_OFFSET = 0x08, 1035a2cc190SJeff Kirsher HCR_OUT_PARAM_OFFSET = 0x0c, 1045a2cc190SJeff Kirsher HCR_TOKEN_OFFSET = 0x14, 1055a2cc190SJeff Kirsher HCR_STATUS_OFFSET = 0x18, 1065a2cc190SJeff Kirsher 1075a2cc190SJeff Kirsher HCR_OPMOD_SHIFT = 12, 1085a2cc190SJeff Kirsher HCR_T_BIT = 21, 1095a2cc190SJeff Kirsher HCR_E_BIT = 22, 1105a2cc190SJeff Kirsher HCR_GO_BIT = 23 1115a2cc190SJeff Kirsher }; 1125a2cc190SJeff Kirsher 1135a2cc190SJeff Kirsher enum { 1145a2cc190SJeff Kirsher GO_BIT_TIMEOUT_MSECS = 10000 1155a2cc190SJeff Kirsher }; 1165a2cc190SJeff Kirsher 117b01978caSJack Morgenstein enum mlx4_vlan_transition { 118b01978caSJack Morgenstein MLX4_VLAN_TRANSITION_VST_VST = 0, 119b01978caSJack Morgenstein MLX4_VLAN_TRANSITION_VST_VGT = 1, 120b01978caSJack Morgenstein MLX4_VLAN_TRANSITION_VGT_VST = 2, 121b01978caSJack Morgenstein MLX4_VLAN_TRANSITION_VGT_VGT = 3, 122b01978caSJack Morgenstein }; 123b01978caSJack Morgenstein 124b01978caSJack Morgenstein 1255a2cc190SJeff Kirsher struct mlx4_cmd_context { 1265a2cc190SJeff Kirsher struct completion done; 1275a2cc190SJeff Kirsher int result; 1285a2cc190SJeff Kirsher int next; 1295a2cc190SJeff Kirsher u64 out_param; 1305a2cc190SJeff Kirsher u16 token; 131e8f081aaSYevgeny Petrilin u8 fw_status; 1325a2cc190SJeff Kirsher }; 1335a2cc190SJeff Kirsher 134e8f081aaSYevgeny Petrilin static int mlx4_master_process_vhcr(struct mlx4_dev *dev, int slave, 135e8f081aaSYevgeny Petrilin struct mlx4_vhcr_cmd *in_vhcr); 136e8f081aaSYevgeny Petrilin 1375a2cc190SJeff Kirsher static int mlx4_status_to_errno(u8 status) 1385a2cc190SJeff Kirsher { 1395a2cc190SJeff Kirsher static const int trans_table[] = { 1405a2cc190SJeff Kirsher [CMD_STAT_INTERNAL_ERR] = -EIO, 1415a2cc190SJeff Kirsher [CMD_STAT_BAD_OP] = -EPERM, 1425a2cc190SJeff Kirsher [CMD_STAT_BAD_PARAM] = -EINVAL, 1435a2cc190SJeff Kirsher [CMD_STAT_BAD_SYS_STATE] = -ENXIO, 1445a2cc190SJeff Kirsher [CMD_STAT_BAD_RESOURCE] = -EBADF, 1455a2cc190SJeff Kirsher [CMD_STAT_RESOURCE_BUSY] = -EBUSY, 1465a2cc190SJeff Kirsher [CMD_STAT_EXCEED_LIM] = -ENOMEM, 1475a2cc190SJeff Kirsher [CMD_STAT_BAD_RES_STATE] = -EBADF, 1485a2cc190SJeff Kirsher [CMD_STAT_BAD_INDEX] = -EBADF, 1495a2cc190SJeff Kirsher [CMD_STAT_BAD_NVMEM] = -EFAULT, 1505a2cc190SJeff Kirsher [CMD_STAT_ICM_ERROR] = -ENFILE, 1515a2cc190SJeff Kirsher [CMD_STAT_BAD_QP_STATE] = -EINVAL, 1525a2cc190SJeff Kirsher [CMD_STAT_BAD_SEG_PARAM] = -EFAULT, 1535a2cc190SJeff Kirsher [CMD_STAT_REG_BOUND] = -EBUSY, 1545a2cc190SJeff Kirsher [CMD_STAT_LAM_NOT_PRE] = -EAGAIN, 1555a2cc190SJeff Kirsher [CMD_STAT_BAD_PKT] = -EINVAL, 1565a2cc190SJeff Kirsher [CMD_STAT_BAD_SIZE] = -ENOMEM, 1575a2cc190SJeff Kirsher [CMD_STAT_MULTI_FUNC_REQ] = -EACCES, 1585a2cc190SJeff Kirsher }; 1595a2cc190SJeff Kirsher 1605a2cc190SJeff Kirsher if (status >= ARRAY_SIZE(trans_table) || 1615a2cc190SJeff Kirsher (status != CMD_STAT_OK && trans_table[status] == 0)) 1625a2cc190SJeff Kirsher return -EIO; 1635a2cc190SJeff Kirsher 1645a2cc190SJeff Kirsher return trans_table[status]; 1655a2cc190SJeff Kirsher } 1665a2cc190SJeff Kirsher 16772be84f1SYevgeny Petrilin static u8 mlx4_errno_to_status(int errno) 16872be84f1SYevgeny Petrilin { 16972be84f1SYevgeny Petrilin switch (errno) { 17072be84f1SYevgeny Petrilin case -EPERM: 17172be84f1SYevgeny Petrilin return CMD_STAT_BAD_OP; 17272be84f1SYevgeny Petrilin case -EINVAL: 17372be84f1SYevgeny Petrilin return CMD_STAT_BAD_PARAM; 17472be84f1SYevgeny Petrilin case -ENXIO: 17572be84f1SYevgeny Petrilin return CMD_STAT_BAD_SYS_STATE; 17672be84f1SYevgeny Petrilin case -EBUSY: 17772be84f1SYevgeny Petrilin return CMD_STAT_RESOURCE_BUSY; 17872be84f1SYevgeny Petrilin case -ENOMEM: 17972be84f1SYevgeny Petrilin return CMD_STAT_EXCEED_LIM; 18072be84f1SYevgeny Petrilin case -ENFILE: 18172be84f1SYevgeny Petrilin return CMD_STAT_ICM_ERROR; 18272be84f1SYevgeny Petrilin default: 18372be84f1SYevgeny Petrilin return CMD_STAT_INTERNAL_ERR; 18472be84f1SYevgeny Petrilin } 18572be84f1SYevgeny Petrilin } 18672be84f1SYevgeny Petrilin 187f5aef5aaSYishai Hadas static int mlx4_internal_err_ret_value(struct mlx4_dev *dev, u16 op, 188f5aef5aaSYishai Hadas u8 op_modifier) 189f5aef5aaSYishai Hadas { 190f5aef5aaSYishai Hadas switch (op) { 191f5aef5aaSYishai Hadas case MLX4_CMD_UNMAP_ICM: 192f5aef5aaSYishai Hadas case MLX4_CMD_UNMAP_ICM_AUX: 193f5aef5aaSYishai Hadas case MLX4_CMD_UNMAP_FA: 194f5aef5aaSYishai Hadas case MLX4_CMD_2RST_QP: 195f5aef5aaSYishai Hadas case MLX4_CMD_HW2SW_EQ: 196f5aef5aaSYishai Hadas case MLX4_CMD_HW2SW_CQ: 197f5aef5aaSYishai Hadas case MLX4_CMD_HW2SW_SRQ: 198f5aef5aaSYishai Hadas case MLX4_CMD_HW2SW_MPT: 199f5aef5aaSYishai Hadas case MLX4_CMD_CLOSE_HCA: 200f5aef5aaSYishai Hadas case MLX4_QP_FLOW_STEERING_DETACH: 201f5aef5aaSYishai Hadas case MLX4_CMD_FREE_RES: 202f5aef5aaSYishai Hadas case MLX4_CMD_CLOSE_PORT: 203f5aef5aaSYishai Hadas return CMD_STAT_OK; 204f5aef5aaSYishai Hadas 205f5aef5aaSYishai Hadas case MLX4_CMD_QP_ATTACH: 206f5aef5aaSYishai Hadas /* On Detach case return success */ 207f5aef5aaSYishai Hadas if (op_modifier == 0) 208f5aef5aaSYishai Hadas return CMD_STAT_OK; 209f5aef5aaSYishai Hadas return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 210f5aef5aaSYishai Hadas 211f5aef5aaSYishai Hadas default: 212f5aef5aaSYishai Hadas return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 213f5aef5aaSYishai Hadas } 214f5aef5aaSYishai Hadas } 215f5aef5aaSYishai Hadas 216f5aef5aaSYishai Hadas static int mlx4_closing_cmd_fatal_error(u16 op, u8 fw_status) 217f5aef5aaSYishai Hadas { 218f5aef5aaSYishai Hadas /* Any error during the closing commands below is considered fatal */ 219f5aef5aaSYishai Hadas if (op == MLX4_CMD_CLOSE_HCA || 220f5aef5aaSYishai Hadas op == MLX4_CMD_HW2SW_EQ || 221f5aef5aaSYishai Hadas op == MLX4_CMD_HW2SW_CQ || 222f5aef5aaSYishai Hadas op == MLX4_CMD_2RST_QP || 223f5aef5aaSYishai Hadas op == MLX4_CMD_HW2SW_SRQ || 224f5aef5aaSYishai Hadas op == MLX4_CMD_SYNC_TPT || 225f5aef5aaSYishai Hadas op == MLX4_CMD_UNMAP_ICM || 226f5aef5aaSYishai Hadas op == MLX4_CMD_UNMAP_ICM_AUX || 227f5aef5aaSYishai Hadas op == MLX4_CMD_UNMAP_FA) 228f5aef5aaSYishai Hadas return 1; 229f5aef5aaSYishai Hadas /* Error on MLX4_CMD_HW2SW_MPT is fatal except when fw status equals 230f5aef5aaSYishai Hadas * CMD_STAT_REG_BOUND. 231f5aef5aaSYishai Hadas * This status indicates that memory region has memory windows bound to it 232f5aef5aaSYishai Hadas * which may result from invalid user space usage and is not fatal. 233f5aef5aaSYishai Hadas */ 234f5aef5aaSYishai Hadas if (op == MLX4_CMD_HW2SW_MPT && fw_status != CMD_STAT_REG_BOUND) 235f5aef5aaSYishai Hadas return 1; 236f5aef5aaSYishai Hadas return 0; 237f5aef5aaSYishai Hadas } 238f5aef5aaSYishai Hadas 239f5aef5aaSYishai Hadas static int mlx4_cmd_reset_flow(struct mlx4_dev *dev, u16 op, u8 op_modifier, 240f5aef5aaSYishai Hadas int err) 241f5aef5aaSYishai Hadas { 242f5aef5aaSYishai Hadas /* Only if reset flow is really active return code is based on 243f5aef5aaSYishai Hadas * command, otherwise current error code is returned. 244f5aef5aaSYishai Hadas */ 245f5aef5aaSYishai Hadas if (mlx4_internal_err_reset) { 246f5aef5aaSYishai Hadas mlx4_enter_error_state(dev->persist); 247f5aef5aaSYishai Hadas err = mlx4_internal_err_ret_value(dev, op, op_modifier); 248f5aef5aaSYishai Hadas } 249f5aef5aaSYishai Hadas 250f5aef5aaSYishai Hadas return err; 251f5aef5aaSYishai Hadas } 252f5aef5aaSYishai Hadas 253e8f081aaSYevgeny Petrilin static int comm_pending(struct mlx4_dev *dev) 254e8f081aaSYevgeny Petrilin { 255e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 256e8f081aaSYevgeny Petrilin u32 status = readl(&priv->mfunc.comm->slave_read); 257e8f081aaSYevgeny Petrilin 258e8f081aaSYevgeny Petrilin return (swab32(status) >> 31) != priv->cmd.comm_toggle; 259e8f081aaSYevgeny Petrilin } 260e8f081aaSYevgeny Petrilin 2610cd93027SYishai Hadas static int mlx4_comm_cmd_post(struct mlx4_dev *dev, u8 cmd, u16 param) 262e8f081aaSYevgeny Petrilin { 263e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 264e8f081aaSYevgeny Petrilin u32 val; 265e8f081aaSYevgeny Petrilin 2660cd93027SYishai Hadas /* To avoid writing to unknown addresses after the device state was 2670cd93027SYishai Hadas * changed to internal error and the function was rest, 2680cd93027SYishai Hadas * check the INTERNAL_ERROR flag which is updated under 2690cd93027SYishai Hadas * device_state_mutex lock. 2700cd93027SYishai Hadas */ 2710cd93027SYishai Hadas mutex_lock(&dev->persist->device_state_mutex); 2720cd93027SYishai Hadas 2730cd93027SYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) { 2740cd93027SYishai Hadas mutex_unlock(&dev->persist->device_state_mutex); 2750cd93027SYishai Hadas return -EIO; 2760cd93027SYishai Hadas } 2770cd93027SYishai Hadas 278e8f081aaSYevgeny Petrilin priv->cmd.comm_toggle ^= 1; 279e8f081aaSYevgeny Petrilin val = param | (cmd << 16) | (priv->cmd.comm_toggle << 31); 280e8f081aaSYevgeny Petrilin __raw_writel((__force u32) cpu_to_be32(val), 281e8f081aaSYevgeny Petrilin &priv->mfunc.comm->slave_write); 282e8f081aaSYevgeny Petrilin mmiowb(); 2830cd93027SYishai Hadas mutex_unlock(&dev->persist->device_state_mutex); 2840cd93027SYishai Hadas return 0; 285e8f081aaSYevgeny Petrilin } 286e8f081aaSYevgeny Petrilin 287e8f081aaSYevgeny Petrilin static int mlx4_comm_cmd_poll(struct mlx4_dev *dev, u8 cmd, u16 param, 288e8f081aaSYevgeny Petrilin unsigned long timeout) 289e8f081aaSYevgeny Petrilin { 290e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 291e8f081aaSYevgeny Petrilin unsigned long end; 292e8f081aaSYevgeny Petrilin int err = 0; 293e8f081aaSYevgeny Petrilin int ret_from_pending = 0; 294e8f081aaSYevgeny Petrilin 295e8f081aaSYevgeny Petrilin /* First, verify that the master reports correct status */ 296e8f081aaSYevgeny Petrilin if (comm_pending(dev)) { 2971a91de28SJoe Perches mlx4_warn(dev, "Communication channel is not idle - my toggle is %d (cmd:0x%x)\n", 298e8f081aaSYevgeny Petrilin priv->cmd.comm_toggle, cmd); 299e8f081aaSYevgeny Petrilin return -EAGAIN; 300e8f081aaSYevgeny Petrilin } 301e8f081aaSYevgeny Petrilin 302e8f081aaSYevgeny Petrilin /* Write command */ 303e8f081aaSYevgeny Petrilin down(&priv->cmd.poll_sem); 3040cd93027SYishai Hadas if (mlx4_comm_cmd_post(dev, cmd, param)) { 3050cd93027SYishai Hadas /* Only in case the device state is INTERNAL_ERROR, 3060cd93027SYishai Hadas * mlx4_comm_cmd_post returns with an error 3070cd93027SYishai Hadas */ 3080cd93027SYishai Hadas err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 3090cd93027SYishai Hadas goto out; 3100cd93027SYishai Hadas } 311e8f081aaSYevgeny Petrilin 312e8f081aaSYevgeny Petrilin end = msecs_to_jiffies(timeout) + jiffies; 313e8f081aaSYevgeny Petrilin while (comm_pending(dev) && time_before(jiffies, end)) 314e8f081aaSYevgeny Petrilin cond_resched(); 315e8f081aaSYevgeny Petrilin ret_from_pending = comm_pending(dev); 316e8f081aaSYevgeny Petrilin if (ret_from_pending) { 317e8f081aaSYevgeny Petrilin /* check if the slave is trying to boot in the middle of 318e8f081aaSYevgeny Petrilin * FLR process. The only non-zero result in the RESET command 319e8f081aaSYevgeny Petrilin * is MLX4_DELAY_RESET_SLAVE*/ 320e8f081aaSYevgeny Petrilin if ((MLX4_COMM_CMD_RESET == cmd)) { 321e8f081aaSYevgeny Petrilin err = MLX4_DELAY_RESET_SLAVE; 3220cd93027SYishai Hadas goto out; 323e8f081aaSYevgeny Petrilin } else { 3240cd93027SYishai Hadas mlx4_warn(dev, "Communication channel command 0x%x timed out\n", 3250cd93027SYishai Hadas cmd); 3260cd93027SYishai Hadas err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 327e8f081aaSYevgeny Petrilin } 328e8f081aaSYevgeny Petrilin } 329e8f081aaSYevgeny Petrilin 3300cd93027SYishai Hadas if (err) 3310cd93027SYishai Hadas mlx4_enter_error_state(dev->persist); 3320cd93027SYishai Hadas out: 333e8f081aaSYevgeny Petrilin up(&priv->cmd.poll_sem); 334e8f081aaSYevgeny Petrilin return err; 335e8f081aaSYevgeny Petrilin } 336e8f081aaSYevgeny Petrilin 3370cd93027SYishai Hadas static int mlx4_comm_cmd_wait(struct mlx4_dev *dev, u8 vhcr_cmd, 3380cd93027SYishai Hadas u16 param, u16 op, unsigned long timeout) 339e8f081aaSYevgeny Petrilin { 340e8f081aaSYevgeny Petrilin struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd; 341e8f081aaSYevgeny Petrilin struct mlx4_cmd_context *context; 34258a3de05SEugenia Emantayev unsigned long end; 343e8f081aaSYevgeny Petrilin int err = 0; 344e8f081aaSYevgeny Petrilin 345e8f081aaSYevgeny Petrilin down(&cmd->event_sem); 346e8f081aaSYevgeny Petrilin 347e8f081aaSYevgeny Petrilin spin_lock(&cmd->context_lock); 348e8f081aaSYevgeny Petrilin BUG_ON(cmd->free_head < 0); 349e8f081aaSYevgeny Petrilin context = &cmd->context[cmd->free_head]; 350e8f081aaSYevgeny Petrilin context->token += cmd->token_mask + 1; 351e8f081aaSYevgeny Petrilin cmd->free_head = context->next; 352e8f081aaSYevgeny Petrilin spin_unlock(&cmd->context_lock); 353e8f081aaSYevgeny Petrilin 354f5aef5aaSYishai Hadas reinit_completion(&context->done); 355e8f081aaSYevgeny Petrilin 3560cd93027SYishai Hadas if (mlx4_comm_cmd_post(dev, vhcr_cmd, param)) { 3570cd93027SYishai Hadas /* Only in case the device state is INTERNAL_ERROR, 3580cd93027SYishai Hadas * mlx4_comm_cmd_post returns with an error 3590cd93027SYishai Hadas */ 3600cd93027SYishai Hadas err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 3610cd93027SYishai Hadas goto out; 3620cd93027SYishai Hadas } 363e8f081aaSYevgeny Petrilin 364e8f081aaSYevgeny Petrilin if (!wait_for_completion_timeout(&context->done, 365e8f081aaSYevgeny Petrilin msecs_to_jiffies(timeout))) { 3660cd93027SYishai Hadas mlx4_warn(dev, "communication channel command 0x%x (op=0x%x) timed out\n", 3670cd93027SYishai Hadas vhcr_cmd, op); 3680cd93027SYishai Hadas goto out_reset; 369e8f081aaSYevgeny Petrilin } 370e8f081aaSYevgeny Petrilin 371e8f081aaSYevgeny Petrilin err = context->result; 372e8f081aaSYevgeny Petrilin if (err && context->fw_status != CMD_STAT_MULTI_FUNC_REQ) { 373e8f081aaSYevgeny Petrilin mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n", 3740cd93027SYishai Hadas vhcr_cmd, context->fw_status); 3750cd93027SYishai Hadas if (mlx4_closing_cmd_fatal_error(op, context->fw_status)) 3760cd93027SYishai Hadas goto out_reset; 377e8f081aaSYevgeny Petrilin } 378e8f081aaSYevgeny Petrilin 37958a3de05SEugenia Emantayev /* wait for comm channel ready 38058a3de05SEugenia Emantayev * this is necessary for prevention the race 38158a3de05SEugenia Emantayev * when switching between event to polling mode 3820cd93027SYishai Hadas * Skipping this section in case the device is in FATAL_ERROR state, 3830cd93027SYishai Hadas * In this state, no commands are sent via the comm channel until 3840cd93027SYishai Hadas * the device has returned from reset. 38558a3de05SEugenia Emantayev */ 3860cd93027SYishai Hadas if (!(dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) { 38758a3de05SEugenia Emantayev end = msecs_to_jiffies(timeout) + jiffies; 38858a3de05SEugenia Emantayev while (comm_pending(dev) && time_before(jiffies, end)) 38958a3de05SEugenia Emantayev cond_resched(); 3900cd93027SYishai Hadas } 3910cd93027SYishai Hadas goto out; 39258a3de05SEugenia Emantayev 3930cd93027SYishai Hadas out_reset: 3940cd93027SYishai Hadas err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 3950cd93027SYishai Hadas mlx4_enter_error_state(dev->persist); 3960cd93027SYishai Hadas out: 397e8f081aaSYevgeny Petrilin spin_lock(&cmd->context_lock); 398e8f081aaSYevgeny Petrilin context->next = cmd->free_head; 399e8f081aaSYevgeny Petrilin cmd->free_head = context - cmd->context; 400e8f081aaSYevgeny Petrilin spin_unlock(&cmd->context_lock); 401e8f081aaSYevgeny Petrilin 402e8f081aaSYevgeny Petrilin up(&cmd->event_sem); 403e8f081aaSYevgeny Petrilin return err; 404e8f081aaSYevgeny Petrilin } 405e8f081aaSYevgeny Petrilin 406ab9c17a0SJack Morgenstein int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param, 4070cd93027SYishai Hadas u16 op, unsigned long timeout) 408e8f081aaSYevgeny Petrilin { 4090cd93027SYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) 4100cd93027SYishai Hadas return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 4110cd93027SYishai Hadas 412e8f081aaSYevgeny Petrilin if (mlx4_priv(dev)->cmd.use_events) 4130cd93027SYishai Hadas return mlx4_comm_cmd_wait(dev, cmd, param, op, timeout); 414e8f081aaSYevgeny Petrilin return mlx4_comm_cmd_poll(dev, cmd, param, timeout); 415e8f081aaSYevgeny Petrilin } 416e8f081aaSYevgeny Petrilin 4175a2cc190SJeff Kirsher static int cmd_pending(struct mlx4_dev *dev) 4185a2cc190SJeff Kirsher { 41957dbf29aSKleber Sacilotto de Souza u32 status; 42057dbf29aSKleber Sacilotto de Souza 421872bf2fbSYishai Hadas if (pci_channel_offline(dev->persist->pdev)) 42257dbf29aSKleber Sacilotto de Souza return -EIO; 42357dbf29aSKleber Sacilotto de Souza 42457dbf29aSKleber Sacilotto de Souza status = readl(mlx4_priv(dev)->cmd.hcr + HCR_STATUS_OFFSET); 4255a2cc190SJeff Kirsher 4265a2cc190SJeff Kirsher return (status & swab32(1 << HCR_GO_BIT)) || 4275a2cc190SJeff Kirsher (mlx4_priv(dev)->cmd.toggle == 4285a2cc190SJeff Kirsher !!(status & swab32(1 << HCR_T_BIT))); 4295a2cc190SJeff Kirsher } 4305a2cc190SJeff Kirsher 4315a2cc190SJeff Kirsher static int mlx4_cmd_post(struct mlx4_dev *dev, u64 in_param, u64 out_param, 4325a2cc190SJeff Kirsher u32 in_modifier, u8 op_modifier, u16 op, u16 token, 4335a2cc190SJeff Kirsher int event) 4345a2cc190SJeff Kirsher { 4355a2cc190SJeff Kirsher struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd; 4365a2cc190SJeff Kirsher u32 __iomem *hcr = cmd->hcr; 437f5aef5aaSYishai Hadas int ret = -EIO; 4385a2cc190SJeff Kirsher unsigned long end; 4395a2cc190SJeff Kirsher 440f5aef5aaSYishai Hadas mutex_lock(&dev->persist->device_state_mutex); 441f5aef5aaSYishai Hadas /* To avoid writing to unknown addresses after the device state was 442f5aef5aaSYishai Hadas * changed to internal error and the chip was reset, 443f5aef5aaSYishai Hadas * check the INTERNAL_ERROR flag which is updated under 444f5aef5aaSYishai Hadas * device_state_mutex lock. 445f5aef5aaSYishai Hadas */ 446f5aef5aaSYishai Hadas if (pci_channel_offline(dev->persist->pdev) || 447f5aef5aaSYishai Hadas (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) { 44857dbf29aSKleber Sacilotto de Souza /* 44957dbf29aSKleber Sacilotto de Souza * Device is going through error recovery 45057dbf29aSKleber Sacilotto de Souza * and cannot accept commands. 45157dbf29aSKleber Sacilotto de Souza */ 45257dbf29aSKleber Sacilotto de Souza goto out; 45357dbf29aSKleber Sacilotto de Souza } 45457dbf29aSKleber Sacilotto de Souza 4555a2cc190SJeff Kirsher end = jiffies; 4565a2cc190SJeff Kirsher if (event) 4575a2cc190SJeff Kirsher end += msecs_to_jiffies(GO_BIT_TIMEOUT_MSECS); 4585a2cc190SJeff Kirsher 4595a2cc190SJeff Kirsher while (cmd_pending(dev)) { 460872bf2fbSYishai Hadas if (pci_channel_offline(dev->persist->pdev)) { 46157dbf29aSKleber Sacilotto de Souza /* 46257dbf29aSKleber Sacilotto de Souza * Device is going through error recovery 46357dbf29aSKleber Sacilotto de Souza * and cannot accept commands. 46457dbf29aSKleber Sacilotto de Souza */ 46557dbf29aSKleber Sacilotto de Souza goto out; 46657dbf29aSKleber Sacilotto de Souza } 46757dbf29aSKleber Sacilotto de Souza 468e8f081aaSYevgeny Petrilin if (time_after_eq(jiffies, end)) { 469e8f081aaSYevgeny Petrilin mlx4_err(dev, "%s:cmd_pending failed\n", __func__); 4705a2cc190SJeff Kirsher goto out; 471e8f081aaSYevgeny Petrilin } 4725a2cc190SJeff Kirsher cond_resched(); 4735a2cc190SJeff Kirsher } 4745a2cc190SJeff Kirsher 4755a2cc190SJeff Kirsher /* 4765a2cc190SJeff Kirsher * We use writel (instead of something like memcpy_toio) 4775a2cc190SJeff Kirsher * because writes of less than 32 bits to the HCR don't work 4785a2cc190SJeff Kirsher * (and some architectures such as ia64 implement memcpy_toio 4795a2cc190SJeff Kirsher * in terms of writeb). 4805a2cc190SJeff Kirsher */ 4815a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(in_param >> 32), hcr + 0); 4825a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), hcr + 1); 4835a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(in_modifier), hcr + 2); 4845a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(out_param >> 32), hcr + 3); 4855a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), hcr + 4); 4865a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32(token << 16), hcr + 5); 4875a2cc190SJeff Kirsher 4885a2cc190SJeff Kirsher /* __raw_writel may not order writes. */ 4895a2cc190SJeff Kirsher wmb(); 4905a2cc190SJeff Kirsher 4915a2cc190SJeff Kirsher __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) | 4925a2cc190SJeff Kirsher (cmd->toggle << HCR_T_BIT) | 4935a2cc190SJeff Kirsher (event ? (1 << HCR_E_BIT) : 0) | 4945a2cc190SJeff Kirsher (op_modifier << HCR_OPMOD_SHIFT) | 4955a2cc190SJeff Kirsher op), hcr + 6); 4965a2cc190SJeff Kirsher 4975a2cc190SJeff Kirsher /* 4985a2cc190SJeff Kirsher * Make sure that our HCR writes don't get mixed in with 4995a2cc190SJeff Kirsher * writes from another CPU starting a FW command. 5005a2cc190SJeff Kirsher */ 5015a2cc190SJeff Kirsher mmiowb(); 5025a2cc190SJeff Kirsher 5035a2cc190SJeff Kirsher cmd->toggle = cmd->toggle ^ 1; 5045a2cc190SJeff Kirsher 5055a2cc190SJeff Kirsher ret = 0; 5065a2cc190SJeff Kirsher 5075a2cc190SJeff Kirsher out: 508f5aef5aaSYishai Hadas if (ret) 509f5aef5aaSYishai Hadas mlx4_warn(dev, "Could not post command 0x%x: ret=%d, in_param=0x%llx, in_mod=0x%x, op_mod=0x%x\n", 510f5aef5aaSYishai Hadas op, ret, in_param, in_modifier, op_modifier); 511f5aef5aaSYishai Hadas mutex_unlock(&dev->persist->device_state_mutex); 512f5aef5aaSYishai Hadas 5135a2cc190SJeff Kirsher return ret; 5145a2cc190SJeff Kirsher } 5155a2cc190SJeff Kirsher 516e8f081aaSYevgeny Petrilin static int mlx4_slave_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param, 517e8f081aaSYevgeny Petrilin int out_is_imm, u32 in_modifier, u8 op_modifier, 518e8f081aaSYevgeny Petrilin u16 op, unsigned long timeout) 519e8f081aaSYevgeny Petrilin { 520e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 521e8f081aaSYevgeny Petrilin struct mlx4_vhcr_cmd *vhcr = priv->mfunc.vhcr; 522e8f081aaSYevgeny Petrilin int ret; 523e8f081aaSYevgeny Petrilin 524f3d4c89eSRoland Dreier mutex_lock(&priv->cmd.slave_cmd_mutex); 525f3d4c89eSRoland Dreier 526e8f081aaSYevgeny Petrilin vhcr->in_param = cpu_to_be64(in_param); 527e8f081aaSYevgeny Petrilin vhcr->out_param = out_param ? cpu_to_be64(*out_param) : 0; 528e8f081aaSYevgeny Petrilin vhcr->in_modifier = cpu_to_be32(in_modifier); 529e8f081aaSYevgeny Petrilin vhcr->opcode = cpu_to_be16((((u16) op_modifier) << 12) | (op & 0xfff)); 530e8f081aaSYevgeny Petrilin vhcr->token = cpu_to_be16(CMD_POLL_TOKEN); 531e8f081aaSYevgeny Petrilin vhcr->status = 0; 532e8f081aaSYevgeny Petrilin vhcr->flags = !!(priv->cmd.use_events) << 6; 533f3d4c89eSRoland Dreier 534e8f081aaSYevgeny Petrilin if (mlx4_is_master(dev)) { 535e8f081aaSYevgeny Petrilin ret = mlx4_master_process_vhcr(dev, dev->caps.function, vhcr); 536e8f081aaSYevgeny Petrilin if (!ret) { 537e8f081aaSYevgeny Petrilin if (out_is_imm) { 538e8f081aaSYevgeny Petrilin if (out_param) 539e8f081aaSYevgeny Petrilin *out_param = 540e8f081aaSYevgeny Petrilin be64_to_cpu(vhcr->out_param); 541e8f081aaSYevgeny Petrilin else { 5421a91de28SJoe Perches mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n", 5431a91de28SJoe Perches op); 54472be84f1SYevgeny Petrilin vhcr->status = CMD_STAT_BAD_PARAM; 545e8f081aaSYevgeny Petrilin } 546e8f081aaSYevgeny Petrilin } 54772be84f1SYevgeny Petrilin ret = mlx4_status_to_errno(vhcr->status); 548e8f081aaSYevgeny Petrilin } 5490cd93027SYishai Hadas if (ret && 5500cd93027SYishai Hadas dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) 5510cd93027SYishai Hadas ret = mlx4_internal_err_ret_value(dev, op, op_modifier); 552e8f081aaSYevgeny Petrilin } else { 5530cd93027SYishai Hadas ret = mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_POST, 0, op, 554e8f081aaSYevgeny Petrilin MLX4_COMM_TIME + timeout); 555e8f081aaSYevgeny Petrilin if (!ret) { 556e8f081aaSYevgeny Petrilin if (out_is_imm) { 557e8f081aaSYevgeny Petrilin if (out_param) 558e8f081aaSYevgeny Petrilin *out_param = 559e8f081aaSYevgeny Petrilin be64_to_cpu(vhcr->out_param); 560e8f081aaSYevgeny Petrilin else { 5611a91de28SJoe Perches mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n", 5621a91de28SJoe Perches op); 56372be84f1SYevgeny Petrilin vhcr->status = CMD_STAT_BAD_PARAM; 564e8f081aaSYevgeny Petrilin } 565e8f081aaSYevgeny Petrilin } 56672be84f1SYevgeny Petrilin ret = mlx4_status_to_errno(vhcr->status); 5670cd93027SYishai Hadas } else { 5680cd93027SYishai Hadas if (dev->persist->state & 5690cd93027SYishai Hadas MLX4_DEVICE_STATE_INTERNAL_ERROR) 5700cd93027SYishai Hadas ret = mlx4_internal_err_ret_value(dev, op, 5710cd93027SYishai Hadas op_modifier); 5720cd93027SYishai Hadas else 5730cd93027SYishai Hadas mlx4_err(dev, "failed execution of VHCR_POST command opcode 0x%x\n", op); 5740cd93027SYishai Hadas } 575e8f081aaSYevgeny Petrilin } 576f3d4c89eSRoland Dreier 577f3d4c89eSRoland Dreier mutex_unlock(&priv->cmd.slave_cmd_mutex); 578e8f081aaSYevgeny Petrilin return ret; 579e8f081aaSYevgeny Petrilin } 580e8f081aaSYevgeny Petrilin 5815a2cc190SJeff Kirsher static int mlx4_cmd_poll(struct mlx4_dev *dev, u64 in_param, u64 *out_param, 5825a2cc190SJeff Kirsher int out_is_imm, u32 in_modifier, u8 op_modifier, 5835a2cc190SJeff Kirsher u16 op, unsigned long timeout) 5845a2cc190SJeff Kirsher { 5855a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 5865a2cc190SJeff Kirsher void __iomem *hcr = priv->cmd.hcr; 5875a2cc190SJeff Kirsher int err = 0; 5885a2cc190SJeff Kirsher unsigned long end; 589e8f081aaSYevgeny Petrilin u32 stat; 5905a2cc190SJeff Kirsher 5915a2cc190SJeff Kirsher down(&priv->cmd.poll_sem); 5925a2cc190SJeff Kirsher 593f5aef5aaSYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) { 59457dbf29aSKleber Sacilotto de Souza /* 59557dbf29aSKleber Sacilotto de Souza * Device is going through error recovery 59657dbf29aSKleber Sacilotto de Souza * and cannot accept commands. 59757dbf29aSKleber Sacilotto de Souza */ 598f5aef5aaSYishai Hadas err = mlx4_internal_err_ret_value(dev, op, op_modifier); 59957dbf29aSKleber Sacilotto de Souza goto out; 60057dbf29aSKleber Sacilotto de Souza } 60157dbf29aSKleber Sacilotto de Souza 602c05a116fSEyal Perry if (out_is_imm && !out_param) { 603c05a116fSEyal Perry mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n", 604c05a116fSEyal Perry op); 605c05a116fSEyal Perry err = -EINVAL; 606c05a116fSEyal Perry goto out; 607c05a116fSEyal Perry } 608c05a116fSEyal Perry 6095a2cc190SJeff Kirsher err = mlx4_cmd_post(dev, in_param, out_param ? *out_param : 0, 6105a2cc190SJeff Kirsher in_modifier, op_modifier, op, CMD_POLL_TOKEN, 0); 6115a2cc190SJeff Kirsher if (err) 612f5aef5aaSYishai Hadas goto out_reset; 6135a2cc190SJeff Kirsher 6145a2cc190SJeff Kirsher end = msecs_to_jiffies(timeout) + jiffies; 61557dbf29aSKleber Sacilotto de Souza while (cmd_pending(dev) && time_before(jiffies, end)) { 616872bf2fbSYishai Hadas if (pci_channel_offline(dev->persist->pdev)) { 61757dbf29aSKleber Sacilotto de Souza /* 61857dbf29aSKleber Sacilotto de Souza * Device is going through error recovery 61957dbf29aSKleber Sacilotto de Souza * and cannot accept commands. 62057dbf29aSKleber Sacilotto de Souza */ 62157dbf29aSKleber Sacilotto de Souza err = -EIO; 622f5aef5aaSYishai Hadas goto out_reset; 623f5aef5aaSYishai Hadas } 624f5aef5aaSYishai Hadas 625f5aef5aaSYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) { 626f5aef5aaSYishai Hadas err = mlx4_internal_err_ret_value(dev, op, op_modifier); 62757dbf29aSKleber Sacilotto de Souza goto out; 62857dbf29aSKleber Sacilotto de Souza } 62957dbf29aSKleber Sacilotto de Souza 6305a2cc190SJeff Kirsher cond_resched(); 63157dbf29aSKleber Sacilotto de Souza } 6325a2cc190SJeff Kirsher 6335a2cc190SJeff Kirsher if (cmd_pending(dev)) { 634674925edSDotan Barak mlx4_warn(dev, "command 0x%x timed out (go bit not cleared)\n", 635674925edSDotan Barak op); 636f5aef5aaSYishai Hadas err = -EIO; 637f5aef5aaSYishai Hadas goto out_reset; 6385a2cc190SJeff Kirsher } 6395a2cc190SJeff Kirsher 6405a2cc190SJeff Kirsher if (out_is_imm) 6415a2cc190SJeff Kirsher *out_param = 6425a2cc190SJeff Kirsher (u64) be32_to_cpu((__force __be32) 6435a2cc190SJeff Kirsher __raw_readl(hcr + HCR_OUT_PARAM_OFFSET)) << 32 | 6445a2cc190SJeff Kirsher (u64) be32_to_cpu((__force __be32) 6455a2cc190SJeff Kirsher __raw_readl(hcr + HCR_OUT_PARAM_OFFSET + 4)); 646e8f081aaSYevgeny Petrilin stat = be32_to_cpu((__force __be32) 647e8f081aaSYevgeny Petrilin __raw_readl(hcr + HCR_STATUS_OFFSET)) >> 24; 648e8f081aaSYevgeny Petrilin err = mlx4_status_to_errno(stat); 649f5aef5aaSYishai Hadas if (err) { 650e8f081aaSYevgeny Petrilin mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n", 651e8f081aaSYevgeny Petrilin op, stat); 652f5aef5aaSYishai Hadas if (mlx4_closing_cmd_fatal_error(op, stat)) 653f5aef5aaSYishai Hadas goto out_reset; 654f5aef5aaSYishai Hadas goto out; 655f5aef5aaSYishai Hadas } 6565a2cc190SJeff Kirsher 657f5aef5aaSYishai Hadas out_reset: 658f5aef5aaSYishai Hadas if (err) 659f5aef5aaSYishai Hadas err = mlx4_cmd_reset_flow(dev, op, op_modifier, err); 6605a2cc190SJeff Kirsher out: 6615a2cc190SJeff Kirsher up(&priv->cmd.poll_sem); 6625a2cc190SJeff Kirsher return err; 6635a2cc190SJeff Kirsher } 6645a2cc190SJeff Kirsher 6655a2cc190SJeff Kirsher void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param) 6665a2cc190SJeff Kirsher { 6675a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 6685a2cc190SJeff Kirsher struct mlx4_cmd_context *context = 6695a2cc190SJeff Kirsher &priv->cmd.context[token & priv->cmd.token_mask]; 6705a2cc190SJeff Kirsher 6715a2cc190SJeff Kirsher /* previously timed out command completing at long last */ 6725a2cc190SJeff Kirsher if (token != context->token) 6735a2cc190SJeff Kirsher return; 6745a2cc190SJeff Kirsher 675e8f081aaSYevgeny Petrilin context->fw_status = status; 6765a2cc190SJeff Kirsher context->result = mlx4_status_to_errno(status); 6775a2cc190SJeff Kirsher context->out_param = out_param; 6785a2cc190SJeff Kirsher 6795a2cc190SJeff Kirsher complete(&context->done); 6805a2cc190SJeff Kirsher } 6815a2cc190SJeff Kirsher 6825a2cc190SJeff Kirsher static int mlx4_cmd_wait(struct mlx4_dev *dev, u64 in_param, u64 *out_param, 6835a2cc190SJeff Kirsher int out_is_imm, u32 in_modifier, u8 op_modifier, 6845a2cc190SJeff Kirsher u16 op, unsigned long timeout) 6855a2cc190SJeff Kirsher { 6865a2cc190SJeff Kirsher struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd; 6875a2cc190SJeff Kirsher struct mlx4_cmd_context *context; 6885a2cc190SJeff Kirsher int err = 0; 6895a2cc190SJeff Kirsher 6905a2cc190SJeff Kirsher down(&cmd->event_sem); 6915a2cc190SJeff Kirsher 6925a2cc190SJeff Kirsher spin_lock(&cmd->context_lock); 6935a2cc190SJeff Kirsher BUG_ON(cmd->free_head < 0); 6945a2cc190SJeff Kirsher context = &cmd->context[cmd->free_head]; 6955a2cc190SJeff Kirsher context->token += cmd->token_mask + 1; 6965a2cc190SJeff Kirsher cmd->free_head = context->next; 6975a2cc190SJeff Kirsher spin_unlock(&cmd->context_lock); 6985a2cc190SJeff Kirsher 699c05a116fSEyal Perry if (out_is_imm && !out_param) { 700c05a116fSEyal Perry mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n", 701c05a116fSEyal Perry op); 702c05a116fSEyal Perry err = -EINVAL; 703c05a116fSEyal Perry goto out; 704c05a116fSEyal Perry } 705c05a116fSEyal Perry 706f5aef5aaSYishai Hadas reinit_completion(&context->done); 7075a2cc190SJeff Kirsher 708f5aef5aaSYishai Hadas err = mlx4_cmd_post(dev, in_param, out_param ? *out_param : 0, 7095a2cc190SJeff Kirsher in_modifier, op_modifier, op, context->token, 1); 710f5aef5aaSYishai Hadas if (err) 711f5aef5aaSYishai Hadas goto out_reset; 7125a2cc190SJeff Kirsher 713e8f081aaSYevgeny Petrilin if (!wait_for_completion_timeout(&context->done, 714e8f081aaSYevgeny Petrilin msecs_to_jiffies(timeout))) { 715674925edSDotan Barak mlx4_warn(dev, "command 0x%x timed out (go bit not cleared)\n", 716674925edSDotan Barak op); 717f5aef5aaSYishai Hadas err = -EIO; 718f5aef5aaSYishai Hadas goto out_reset; 7195a2cc190SJeff Kirsher } 7205a2cc190SJeff Kirsher 7215a2cc190SJeff Kirsher err = context->result; 722e8f081aaSYevgeny Petrilin if (err) { 7231daa4303SJack Morgenstein /* Since we do not want to have this error message always 7241daa4303SJack Morgenstein * displayed at driver start when there are ConnectX2 HCAs 7251daa4303SJack Morgenstein * on the host, we deprecate the error message for this 7261daa4303SJack Morgenstein * specific command/input_mod/opcode_mod/fw-status to be debug. 7271daa4303SJack Morgenstein */ 728fde913e2SJack Morgenstein if (op == MLX4_CMD_SET_PORT && 729fde913e2SJack Morgenstein (in_modifier == 1 || in_modifier == 2) && 730a130b590SIdo Shamay op_modifier == MLX4_SET_PORT_IB_OPCODE && 731a130b590SIdo Shamay context->fw_status == CMD_STAT_BAD_SIZE) 7321daa4303SJack Morgenstein mlx4_dbg(dev, "command 0x%x failed: fw status = 0x%x\n", 7331daa4303SJack Morgenstein op, context->fw_status); 7341daa4303SJack Morgenstein else 735e8f081aaSYevgeny Petrilin mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n", 736e8f081aaSYevgeny Petrilin op, context->fw_status); 737f5aef5aaSYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) 738f5aef5aaSYishai Hadas err = mlx4_internal_err_ret_value(dev, op, op_modifier); 739f5aef5aaSYishai Hadas else if (mlx4_closing_cmd_fatal_error(op, context->fw_status)) 740f5aef5aaSYishai Hadas goto out_reset; 741f5aef5aaSYishai Hadas 7425a2cc190SJeff Kirsher goto out; 743e8f081aaSYevgeny Petrilin } 7445a2cc190SJeff Kirsher 7455a2cc190SJeff Kirsher if (out_is_imm) 7465a2cc190SJeff Kirsher *out_param = context->out_param; 7475a2cc190SJeff Kirsher 748f5aef5aaSYishai Hadas out_reset: 749f5aef5aaSYishai Hadas if (err) 750f5aef5aaSYishai Hadas err = mlx4_cmd_reset_flow(dev, op, op_modifier, err); 7515a2cc190SJeff Kirsher out: 7525a2cc190SJeff Kirsher spin_lock(&cmd->context_lock); 7535a2cc190SJeff Kirsher context->next = cmd->free_head; 7545a2cc190SJeff Kirsher cmd->free_head = context - cmd->context; 7555a2cc190SJeff Kirsher spin_unlock(&cmd->context_lock); 7565a2cc190SJeff Kirsher 7575a2cc190SJeff Kirsher up(&cmd->event_sem); 7585a2cc190SJeff Kirsher return err; 7595a2cc190SJeff Kirsher } 7605a2cc190SJeff Kirsher 7615a2cc190SJeff Kirsher int __mlx4_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param, 7625a2cc190SJeff Kirsher int out_is_imm, u32 in_modifier, u8 op_modifier, 763f9baff50SJack Morgenstein u16 op, unsigned long timeout, int native) 7645a2cc190SJeff Kirsher { 765872bf2fbSYishai Hadas if (pci_channel_offline(dev->persist->pdev)) 766f5aef5aaSYishai Hadas return mlx4_cmd_reset_flow(dev, op, op_modifier, -EIO); 76757dbf29aSKleber Sacilotto de Souza 768e8f081aaSYevgeny Petrilin if (!mlx4_is_mfunc(dev) || (native && mlx4_is_master(dev))) { 769f5aef5aaSYishai Hadas if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) 770f5aef5aaSYishai Hadas return mlx4_internal_err_ret_value(dev, op, 771f5aef5aaSYishai Hadas op_modifier); 7725a2cc190SJeff Kirsher if (mlx4_priv(dev)->cmd.use_events) 773e8f081aaSYevgeny Petrilin return mlx4_cmd_wait(dev, in_param, out_param, 774e8f081aaSYevgeny Petrilin out_is_imm, in_modifier, 775e8f081aaSYevgeny Petrilin op_modifier, op, timeout); 7765a2cc190SJeff Kirsher else 777e8f081aaSYevgeny Petrilin return mlx4_cmd_poll(dev, in_param, out_param, 778e8f081aaSYevgeny Petrilin out_is_imm, in_modifier, 779e8f081aaSYevgeny Petrilin op_modifier, op, timeout); 780e8f081aaSYevgeny Petrilin } 781e8f081aaSYevgeny Petrilin return mlx4_slave_cmd(dev, in_param, out_param, out_is_imm, 7825a2cc190SJeff Kirsher in_modifier, op_modifier, op, timeout); 7835a2cc190SJeff Kirsher } 7845a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(__mlx4_cmd); 7855a2cc190SJeff Kirsher 786e8f081aaSYevgeny Petrilin 78755ad3592SYishai Hadas int mlx4_ARM_COMM_CHANNEL(struct mlx4_dev *dev) 788e8f081aaSYevgeny Petrilin { 789e8f081aaSYevgeny Petrilin return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_ARM_COMM_CHANNEL, 790e8f081aaSYevgeny Petrilin MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE); 791e8f081aaSYevgeny Petrilin } 792e8f081aaSYevgeny Petrilin 793e8f081aaSYevgeny Petrilin static int mlx4_ACCESS_MEM(struct mlx4_dev *dev, u64 master_addr, 794e8f081aaSYevgeny Petrilin int slave, u64 slave_addr, 795e8f081aaSYevgeny Petrilin int size, int is_read) 796e8f081aaSYevgeny Petrilin { 797e8f081aaSYevgeny Petrilin u64 in_param; 798e8f081aaSYevgeny Petrilin u64 out_param; 799e8f081aaSYevgeny Petrilin 800e8f081aaSYevgeny Petrilin if ((slave_addr & 0xfff) | (master_addr & 0xfff) | 801e8f081aaSYevgeny Petrilin (slave & ~0x7f) | (size & 0xff)) { 8021a91de28SJoe Perches mlx4_err(dev, "Bad access mem params - slave_addr:0x%llx master_addr:0x%llx slave_id:%d size:%d\n", 803e8f081aaSYevgeny Petrilin slave_addr, master_addr, slave, size); 804e8f081aaSYevgeny Petrilin return -EINVAL; 805e8f081aaSYevgeny Petrilin } 806e8f081aaSYevgeny Petrilin 807e8f081aaSYevgeny Petrilin if (is_read) { 808e8f081aaSYevgeny Petrilin in_param = (u64) slave | slave_addr; 809e8f081aaSYevgeny Petrilin out_param = (u64) dev->caps.function | master_addr; 810e8f081aaSYevgeny Petrilin } else { 811e8f081aaSYevgeny Petrilin in_param = (u64) dev->caps.function | master_addr; 812e8f081aaSYevgeny Petrilin out_param = (u64) slave | slave_addr; 813e8f081aaSYevgeny Petrilin } 814e8f081aaSYevgeny Petrilin 815e8f081aaSYevgeny Petrilin return mlx4_cmd_imm(dev, in_param, &out_param, size, 0, 816e8f081aaSYevgeny Petrilin MLX4_CMD_ACCESS_MEM, 817e8f081aaSYevgeny Petrilin MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE); 818e8f081aaSYevgeny Petrilin } 819e8f081aaSYevgeny Petrilin 8200a9a0188SJack Morgenstein static int query_pkey_block(struct mlx4_dev *dev, u8 port, u16 index, u16 *pkey, 8210a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *inbox, 8220a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *outbox) 8230a9a0188SJack Morgenstein { 8240a9a0188SJack Morgenstein struct ib_smp *in_mad = (struct ib_smp *)(inbox->buf); 8250a9a0188SJack Morgenstein struct ib_smp *out_mad = (struct ib_smp *)(outbox->buf); 8260a9a0188SJack Morgenstein int err; 8270a9a0188SJack Morgenstein int i; 8280a9a0188SJack Morgenstein 8290a9a0188SJack Morgenstein if (index & 0x1f) 8300a9a0188SJack Morgenstein return -EINVAL; 8310a9a0188SJack Morgenstein 8320a9a0188SJack Morgenstein in_mad->attr_mod = cpu_to_be32(index / 32); 8330a9a0188SJack Morgenstein 8340a9a0188SJack Morgenstein err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, port, 3, 8350a9a0188SJack Morgenstein MLX4_CMD_MAD_IFC, MLX4_CMD_TIME_CLASS_C, 8360a9a0188SJack Morgenstein MLX4_CMD_NATIVE); 8370a9a0188SJack Morgenstein if (err) 8380a9a0188SJack Morgenstein return err; 8390a9a0188SJack Morgenstein 8400a9a0188SJack Morgenstein for (i = 0; i < 32; ++i) 8410a9a0188SJack Morgenstein pkey[i] = be16_to_cpu(((__be16 *) out_mad->data)[i]); 8420a9a0188SJack Morgenstein 8430a9a0188SJack Morgenstein return err; 8440a9a0188SJack Morgenstein } 8450a9a0188SJack Morgenstein 8460a9a0188SJack Morgenstein static int get_full_pkey_table(struct mlx4_dev *dev, u8 port, u16 *table, 8470a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *inbox, 8480a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *outbox) 8490a9a0188SJack Morgenstein { 8500a9a0188SJack Morgenstein int i; 8510a9a0188SJack Morgenstein int err; 8520a9a0188SJack Morgenstein 8530a9a0188SJack Morgenstein for (i = 0; i < dev->caps.pkey_table_len[port]; i += 32) { 8540a9a0188SJack Morgenstein err = query_pkey_block(dev, port, i, table + i, inbox, outbox); 8550a9a0188SJack Morgenstein if (err) 8560a9a0188SJack Morgenstein return err; 8570a9a0188SJack Morgenstein } 8580a9a0188SJack Morgenstein 8590a9a0188SJack Morgenstein return 0; 8600a9a0188SJack Morgenstein } 8610a9a0188SJack Morgenstein #define PORT_CAPABILITY_LOCATION_IN_SMP 20 8620a9a0188SJack Morgenstein #define PORT_STATE_OFFSET 32 8630a9a0188SJack Morgenstein 8640a9a0188SJack Morgenstein static enum ib_port_state vf_port_state(struct mlx4_dev *dev, int port, int vf) 8650a9a0188SJack Morgenstein { 866a0c64a17SJack Morgenstein if (mlx4_get_slave_port_state(dev, vf, port) == SLAVE_PORT_UP) 867a0c64a17SJack Morgenstein return IB_PORT_ACTIVE; 868a0c64a17SJack Morgenstein else 8690a9a0188SJack Morgenstein return IB_PORT_DOWN; 8700a9a0188SJack Morgenstein } 8710a9a0188SJack Morgenstein 8720a9a0188SJack Morgenstein static int mlx4_MAD_IFC_wrapper(struct mlx4_dev *dev, int slave, 8730a9a0188SJack Morgenstein struct mlx4_vhcr *vhcr, 8740a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *inbox, 8750a9a0188SJack Morgenstein struct mlx4_cmd_mailbox *outbox, 8760a9a0188SJack Morgenstein struct mlx4_cmd_info *cmd) 8770a9a0188SJack Morgenstein { 8780a9a0188SJack Morgenstein struct ib_smp *smp = inbox->buf; 8790a9a0188SJack Morgenstein u32 index; 8800a9a0188SJack Morgenstein u8 port; 88197982f5aSJack Morgenstein u8 opcode_modifier; 8820a9a0188SJack Morgenstein u16 *table; 8830a9a0188SJack Morgenstein int err; 8840a9a0188SJack Morgenstein int vidx, pidx; 88597982f5aSJack Morgenstein int network_view; 8860a9a0188SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 8870a9a0188SJack Morgenstein struct ib_smp *outsmp = outbox->buf; 8880a9a0188SJack Morgenstein __be16 *outtab = (__be16 *)(outsmp->data); 8890a9a0188SJack Morgenstein __be32 slave_cap_mask; 890afa8fd1dSJack Morgenstein __be64 slave_node_guid; 89197982f5aSJack Morgenstein 8920a9a0188SJack Morgenstein port = vhcr->in_modifier; 8930a9a0188SJack Morgenstein 89497982f5aSJack Morgenstein /* network-view bit is for driver use only, and should not be passed to FW */ 89597982f5aSJack Morgenstein opcode_modifier = vhcr->op_modifier & ~0x8; /* clear netw view bit */ 89697982f5aSJack Morgenstein network_view = !!(vhcr->op_modifier & 0x8); 89797982f5aSJack Morgenstein 8980a9a0188SJack Morgenstein if (smp->base_version == 1 && 8990a9a0188SJack Morgenstein smp->mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED && 9000a9a0188SJack Morgenstein smp->class_version == 1) { 90197982f5aSJack Morgenstein /* host view is paravirtualized */ 90297982f5aSJack Morgenstein if (!network_view && smp->method == IB_MGMT_METHOD_GET) { 9030a9a0188SJack Morgenstein if (smp->attr_id == IB_SMP_ATTR_PKEY_TABLE) { 9040a9a0188SJack Morgenstein index = be32_to_cpu(smp->attr_mod); 9050a9a0188SJack Morgenstein if (port < 1 || port > dev->caps.num_ports) 9060a9a0188SJack Morgenstein return -EINVAL; 90719ab574fSMatan Barak table = kcalloc((dev->caps.pkey_table_len[port] / 32) + 1, 90819ab574fSMatan Barak sizeof(*table) * 32, GFP_KERNEL); 90919ab574fSMatan Barak 9100a9a0188SJack Morgenstein if (!table) 9110a9a0188SJack Morgenstein return -ENOMEM; 9120a9a0188SJack Morgenstein /* need to get the full pkey table because the paravirtualized 9130a9a0188SJack Morgenstein * pkeys may be scattered among several pkey blocks. 9140a9a0188SJack Morgenstein */ 9150a9a0188SJack Morgenstein err = get_full_pkey_table(dev, port, table, inbox, outbox); 9160a9a0188SJack Morgenstein if (!err) { 9170a9a0188SJack Morgenstein for (vidx = index * 32; vidx < (index + 1) * 32; ++vidx) { 9180a9a0188SJack Morgenstein pidx = priv->virt2phys_pkey[slave][port - 1][vidx]; 9190a9a0188SJack Morgenstein outtab[vidx % 32] = cpu_to_be16(table[pidx]); 9200a9a0188SJack Morgenstein } 9210a9a0188SJack Morgenstein } 9220a9a0188SJack Morgenstein kfree(table); 9230a9a0188SJack Morgenstein return err; 9240a9a0188SJack Morgenstein } 9250a9a0188SJack Morgenstein if (smp->attr_id == IB_SMP_ATTR_PORT_INFO) { 9260a9a0188SJack Morgenstein /*get the slave specific caps:*/ 9270a9a0188SJack Morgenstein /*do the command */ 9280a9a0188SJack Morgenstein err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, 92997982f5aSJack Morgenstein vhcr->in_modifier, opcode_modifier, 9300a9a0188SJack Morgenstein vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE); 9310a9a0188SJack Morgenstein /* modify the response for slaves */ 9320a9a0188SJack Morgenstein if (!err && slave != mlx4_master_func_num(dev)) { 9330a9a0188SJack Morgenstein u8 *state = outsmp->data + PORT_STATE_OFFSET; 9340a9a0188SJack Morgenstein 9350a9a0188SJack Morgenstein *state = (*state & 0xf0) | vf_port_state(dev, port, slave); 9360a9a0188SJack Morgenstein slave_cap_mask = priv->mfunc.master.slave_state[slave].ib_cap_mask[port]; 9370a9a0188SJack Morgenstein memcpy(outsmp->data + PORT_CAPABILITY_LOCATION_IN_SMP, &slave_cap_mask, 4); 9380a9a0188SJack Morgenstein } 9390a9a0188SJack Morgenstein return err; 9400a9a0188SJack Morgenstein } 9410a9a0188SJack Morgenstein if (smp->attr_id == IB_SMP_ATTR_GUID_INFO) { 9420a9a0188SJack Morgenstein /* compute slave's gid block */ 9430a9a0188SJack Morgenstein smp->attr_mod = cpu_to_be32(slave / 8); 9440a9a0188SJack Morgenstein /* execute cmd */ 9450a9a0188SJack Morgenstein err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, 94697982f5aSJack Morgenstein vhcr->in_modifier, opcode_modifier, 9470a9a0188SJack Morgenstein vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE); 9480a9a0188SJack Morgenstein if (!err) { 9490a9a0188SJack Morgenstein /* if needed, move slave gid to index 0 */ 9500a9a0188SJack Morgenstein if (slave % 8) 9510a9a0188SJack Morgenstein memcpy(outsmp->data, 9520a9a0188SJack Morgenstein outsmp->data + (slave % 8) * 8, 8); 9530a9a0188SJack Morgenstein /* delete all other gids */ 9540a9a0188SJack Morgenstein memset(outsmp->data + 8, 0, 56); 9550a9a0188SJack Morgenstein } 9560a9a0188SJack Morgenstein return err; 9570a9a0188SJack Morgenstein } 958afa8fd1dSJack Morgenstein if (smp->attr_id == IB_SMP_ATTR_NODE_INFO) { 959afa8fd1dSJack Morgenstein err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, 96097982f5aSJack Morgenstein vhcr->in_modifier, opcode_modifier, 961afa8fd1dSJack Morgenstein vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE); 962afa8fd1dSJack Morgenstein if (!err) { 963afa8fd1dSJack Morgenstein slave_node_guid = mlx4_get_slave_node_guid(dev, slave); 964afa8fd1dSJack Morgenstein memcpy(outsmp->data + 12, &slave_node_guid, 8); 965afa8fd1dSJack Morgenstein } 966afa8fd1dSJack Morgenstein return err; 967afa8fd1dSJack Morgenstein } 9680a9a0188SJack Morgenstein } 9690a9a0188SJack Morgenstein } 97097982f5aSJack Morgenstein 97197982f5aSJack Morgenstein /* Non-privileged VFs are only allowed "host" view LID-routed 'Get' MADs. 97297982f5aSJack Morgenstein * These are the MADs used by ib verbs (such as ib_query_gids). 97397982f5aSJack Morgenstein */ 9740a9a0188SJack Morgenstein if (slave != mlx4_master_func_num(dev) && 97597982f5aSJack Morgenstein !mlx4_vf_smi_enabled(dev, slave, port)) { 97697982f5aSJack Morgenstein if (!(smp->mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED && 97797982f5aSJack Morgenstein smp->method == IB_MGMT_METHOD_GET) || network_view) { 97897982f5aSJack Morgenstein mlx4_err(dev, "Unprivileged slave %d is trying to execute a Subnet MGMT MAD, class 0x%x, method 0x%x, view=%s for attr 0x%x. Rejecting\n", 9790a9a0188SJack Morgenstein slave, smp->method, smp->mgmt_class, 98097982f5aSJack Morgenstein network_view ? "Network" : "Host", 9810a9a0188SJack Morgenstein be16_to_cpu(smp->attr_id)); 9820a9a0188SJack Morgenstein return -EPERM; 9830a9a0188SJack Morgenstein } 98497982f5aSJack Morgenstein } 98597982f5aSJack Morgenstein 9860a9a0188SJack Morgenstein return mlx4_cmd_box(dev, inbox->dma, outbox->dma, 98797982f5aSJack Morgenstein vhcr->in_modifier, opcode_modifier, 9880a9a0188SJack Morgenstein vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE); 9890a9a0188SJack Morgenstein } 9900a9a0188SJack Morgenstein 991b7475794SOr Gerlitz static int mlx4_CMD_EPERM_wrapper(struct mlx4_dev *dev, int slave, 992fe6f700dSYevgeny Petrilin struct mlx4_vhcr *vhcr, 993fe6f700dSYevgeny Petrilin struct mlx4_cmd_mailbox *inbox, 994fe6f700dSYevgeny Petrilin struct mlx4_cmd_mailbox *outbox, 995fe6f700dSYevgeny Petrilin struct mlx4_cmd_info *cmd) 996fe6f700dSYevgeny Petrilin { 997fe6f700dSYevgeny Petrilin return -EPERM; 998fe6f700dSYevgeny Petrilin } 999fe6f700dSYevgeny Petrilin 1000e8f081aaSYevgeny Petrilin int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave, 1001e8f081aaSYevgeny Petrilin struct mlx4_vhcr *vhcr, 1002e8f081aaSYevgeny Petrilin struct mlx4_cmd_mailbox *inbox, 1003e8f081aaSYevgeny Petrilin struct mlx4_cmd_mailbox *outbox, 1004e8f081aaSYevgeny Petrilin struct mlx4_cmd_info *cmd) 1005e8f081aaSYevgeny Petrilin { 1006e8f081aaSYevgeny Petrilin u64 in_param; 1007e8f081aaSYevgeny Petrilin u64 out_param; 1008e8f081aaSYevgeny Petrilin int err; 1009e8f081aaSYevgeny Petrilin 1010e8f081aaSYevgeny Petrilin in_param = cmd->has_inbox ? (u64) inbox->dma : vhcr->in_param; 1011e8f081aaSYevgeny Petrilin out_param = cmd->has_outbox ? (u64) outbox->dma : vhcr->out_param; 1012e8f081aaSYevgeny Petrilin if (cmd->encode_slave_id) { 1013e8f081aaSYevgeny Petrilin in_param &= 0xffffffffffffff00ll; 1014e8f081aaSYevgeny Petrilin in_param |= slave; 1015e8f081aaSYevgeny Petrilin } 1016e8f081aaSYevgeny Petrilin 1017e8f081aaSYevgeny Petrilin err = __mlx4_cmd(dev, in_param, &out_param, cmd->out_is_imm, 1018e8f081aaSYevgeny Petrilin vhcr->in_modifier, vhcr->op_modifier, vhcr->op, 1019e8f081aaSYevgeny Petrilin MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE); 1020e8f081aaSYevgeny Petrilin 1021e8f081aaSYevgeny Petrilin if (cmd->out_is_imm) 1022e8f081aaSYevgeny Petrilin vhcr->out_param = out_param; 1023e8f081aaSYevgeny Petrilin 1024e8f081aaSYevgeny Petrilin return err; 1025e8f081aaSYevgeny Petrilin } 1026e8f081aaSYevgeny Petrilin 1027e8f081aaSYevgeny Petrilin static struct mlx4_cmd_info cmd_info[] = { 1028e8f081aaSYevgeny Petrilin { 1029e8f081aaSYevgeny Petrilin .opcode = MLX4_CMD_QUERY_FW, 1030e8f081aaSYevgeny Petrilin .has_inbox = false, 1031e8f081aaSYevgeny Petrilin .has_outbox = true, 1032e8f081aaSYevgeny Petrilin .out_is_imm = false, 1033e8f081aaSYevgeny Petrilin .encode_slave_id = false, 1034e8f081aaSYevgeny Petrilin .verify = NULL, 1035b91cb3ebSJack Morgenstein .wrapper = mlx4_QUERY_FW_wrapper 1036e8f081aaSYevgeny Petrilin }, 1037e8f081aaSYevgeny Petrilin { 1038e8f081aaSYevgeny Petrilin .opcode = MLX4_CMD_QUERY_HCA, 1039e8f081aaSYevgeny Petrilin .has_inbox = false, 1040e8f081aaSYevgeny Petrilin .has_outbox = true, 1041e8f081aaSYevgeny Petrilin .out_is_imm = false, 1042e8f081aaSYevgeny Petrilin .encode_slave_id = false, 1043e8f081aaSYevgeny Petrilin .verify = NULL, 1044e8f081aaSYevgeny Petrilin .wrapper = NULL 1045e8f081aaSYevgeny Petrilin }, 1046e8f081aaSYevgeny Petrilin { 1047e8f081aaSYevgeny Petrilin .opcode = MLX4_CMD_QUERY_DEV_CAP, 1048e8f081aaSYevgeny Petrilin .has_inbox = false, 1049e8f081aaSYevgeny Petrilin .has_outbox = true, 1050e8f081aaSYevgeny Petrilin .out_is_imm = false, 1051e8f081aaSYevgeny Petrilin .encode_slave_id = false, 1052e8f081aaSYevgeny Petrilin .verify = NULL, 1053b91cb3ebSJack Morgenstein .wrapper = mlx4_QUERY_DEV_CAP_wrapper 1054e8f081aaSYevgeny Petrilin }, 1055c82e9aa0SEli Cohen { 1056c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_FUNC_CAP, 1057c82e9aa0SEli Cohen .has_inbox = false, 1058c82e9aa0SEli Cohen .has_outbox = true, 1059c82e9aa0SEli Cohen .out_is_imm = false, 1060c82e9aa0SEli Cohen .encode_slave_id = false, 1061c82e9aa0SEli Cohen .verify = NULL, 1062c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_FUNC_CAP_wrapper 1063c82e9aa0SEli Cohen }, 1064c82e9aa0SEli Cohen { 1065c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_ADAPTER, 1066c82e9aa0SEli Cohen .has_inbox = false, 1067c82e9aa0SEli Cohen .has_outbox = true, 1068c82e9aa0SEli Cohen .out_is_imm = false, 1069c82e9aa0SEli Cohen .encode_slave_id = false, 1070c82e9aa0SEli Cohen .verify = NULL, 1071c82e9aa0SEli Cohen .wrapper = NULL 1072c82e9aa0SEli Cohen }, 1073c82e9aa0SEli Cohen { 1074c82e9aa0SEli Cohen .opcode = MLX4_CMD_INIT_PORT, 1075c82e9aa0SEli Cohen .has_inbox = false, 1076c82e9aa0SEli Cohen .has_outbox = false, 1077c82e9aa0SEli Cohen .out_is_imm = false, 1078c82e9aa0SEli Cohen .encode_slave_id = false, 1079c82e9aa0SEli Cohen .verify = NULL, 1080c82e9aa0SEli Cohen .wrapper = mlx4_INIT_PORT_wrapper 1081c82e9aa0SEli Cohen }, 1082c82e9aa0SEli Cohen { 1083c82e9aa0SEli Cohen .opcode = MLX4_CMD_CLOSE_PORT, 1084c82e9aa0SEli Cohen .has_inbox = false, 1085c82e9aa0SEli Cohen .has_outbox = false, 1086c82e9aa0SEli Cohen .out_is_imm = false, 1087c82e9aa0SEli Cohen .encode_slave_id = false, 1088c82e9aa0SEli Cohen .verify = NULL, 1089c82e9aa0SEli Cohen .wrapper = mlx4_CLOSE_PORT_wrapper 1090c82e9aa0SEli Cohen }, 1091c82e9aa0SEli Cohen { 1092c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_PORT, 1093c82e9aa0SEli Cohen .has_inbox = false, 1094c82e9aa0SEli Cohen .has_outbox = true, 1095c82e9aa0SEli Cohen .out_is_imm = false, 1096c82e9aa0SEli Cohen .encode_slave_id = false, 1097c82e9aa0SEli Cohen .verify = NULL, 1098c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_PORT_wrapper 1099c82e9aa0SEli Cohen }, 1100c82e9aa0SEli Cohen { 1101ffe455adSEugenia Emantayev .opcode = MLX4_CMD_SET_PORT, 1102ffe455adSEugenia Emantayev .has_inbox = true, 1103ffe455adSEugenia Emantayev .has_outbox = false, 1104ffe455adSEugenia Emantayev .out_is_imm = false, 1105ffe455adSEugenia Emantayev .encode_slave_id = false, 1106ffe455adSEugenia Emantayev .verify = NULL, 1107ffe455adSEugenia Emantayev .wrapper = mlx4_SET_PORT_wrapper 1108ffe455adSEugenia Emantayev }, 1109ffe455adSEugenia Emantayev { 1110c82e9aa0SEli Cohen .opcode = MLX4_CMD_MAP_EQ, 1111c82e9aa0SEli Cohen .has_inbox = false, 1112c82e9aa0SEli Cohen .has_outbox = false, 1113c82e9aa0SEli Cohen .out_is_imm = false, 1114c82e9aa0SEli Cohen .encode_slave_id = false, 1115c82e9aa0SEli Cohen .verify = NULL, 1116c82e9aa0SEli Cohen .wrapper = mlx4_MAP_EQ_wrapper 1117c82e9aa0SEli Cohen }, 1118c82e9aa0SEli Cohen { 1119c82e9aa0SEli Cohen .opcode = MLX4_CMD_SW2HW_EQ, 1120c82e9aa0SEli Cohen .has_inbox = true, 1121c82e9aa0SEli Cohen .has_outbox = false, 1122c82e9aa0SEli Cohen .out_is_imm = false, 1123c82e9aa0SEli Cohen .encode_slave_id = true, 1124c82e9aa0SEli Cohen .verify = NULL, 1125c82e9aa0SEli Cohen .wrapper = mlx4_SW2HW_EQ_wrapper 1126c82e9aa0SEli Cohen }, 1127c82e9aa0SEli Cohen { 1128c82e9aa0SEli Cohen .opcode = MLX4_CMD_HW_HEALTH_CHECK, 1129c82e9aa0SEli Cohen .has_inbox = false, 1130c82e9aa0SEli Cohen .has_outbox = false, 1131c82e9aa0SEli Cohen .out_is_imm = false, 1132c82e9aa0SEli Cohen .encode_slave_id = false, 1133c82e9aa0SEli Cohen .verify = NULL, 1134c82e9aa0SEli Cohen .wrapper = NULL 1135c82e9aa0SEli Cohen }, 1136c82e9aa0SEli Cohen { 1137c82e9aa0SEli Cohen .opcode = MLX4_CMD_NOP, 1138c82e9aa0SEli Cohen .has_inbox = false, 1139c82e9aa0SEli Cohen .has_outbox = false, 1140c82e9aa0SEli Cohen .out_is_imm = false, 1141c82e9aa0SEli Cohen .encode_slave_id = false, 1142c82e9aa0SEli Cohen .verify = NULL, 1143c82e9aa0SEli Cohen .wrapper = NULL 1144c82e9aa0SEli Cohen }, 1145c82e9aa0SEli Cohen { 1146d18f141aSOr Gerlitz .opcode = MLX4_CMD_CONFIG_DEV, 1147d18f141aSOr Gerlitz .has_inbox = false, 1148d475c95bSMatan Barak .has_outbox = true, 1149d18f141aSOr Gerlitz .out_is_imm = false, 1150d18f141aSOr Gerlitz .encode_slave_id = false, 1151d18f141aSOr Gerlitz .verify = NULL, 1152d475c95bSMatan Barak .wrapper = mlx4_CONFIG_DEV_wrapper 1153d18f141aSOr Gerlitz }, 1154d18f141aSOr Gerlitz { 1155c82e9aa0SEli Cohen .opcode = MLX4_CMD_ALLOC_RES, 1156c82e9aa0SEli Cohen .has_inbox = false, 1157c82e9aa0SEli Cohen .has_outbox = false, 1158c82e9aa0SEli Cohen .out_is_imm = true, 1159c82e9aa0SEli Cohen .encode_slave_id = false, 1160c82e9aa0SEli Cohen .verify = NULL, 1161c82e9aa0SEli Cohen .wrapper = mlx4_ALLOC_RES_wrapper 1162c82e9aa0SEli Cohen }, 1163c82e9aa0SEli Cohen { 1164c82e9aa0SEli Cohen .opcode = MLX4_CMD_FREE_RES, 1165c82e9aa0SEli Cohen .has_inbox = false, 1166c82e9aa0SEli Cohen .has_outbox = false, 1167c82e9aa0SEli Cohen .out_is_imm = false, 1168c82e9aa0SEli Cohen .encode_slave_id = false, 1169c82e9aa0SEli Cohen .verify = NULL, 1170c82e9aa0SEli Cohen .wrapper = mlx4_FREE_RES_wrapper 1171c82e9aa0SEli Cohen }, 1172c82e9aa0SEli Cohen { 1173c82e9aa0SEli Cohen .opcode = MLX4_CMD_SW2HW_MPT, 1174c82e9aa0SEli Cohen .has_inbox = true, 1175c82e9aa0SEli Cohen .has_outbox = false, 1176c82e9aa0SEli Cohen .out_is_imm = false, 1177c82e9aa0SEli Cohen .encode_slave_id = true, 1178c82e9aa0SEli Cohen .verify = NULL, 1179c82e9aa0SEli Cohen .wrapper = mlx4_SW2HW_MPT_wrapper 1180c82e9aa0SEli Cohen }, 1181c82e9aa0SEli Cohen { 1182c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_MPT, 1183c82e9aa0SEli Cohen .has_inbox = false, 1184c82e9aa0SEli Cohen .has_outbox = true, 1185c82e9aa0SEli Cohen .out_is_imm = false, 1186c82e9aa0SEli Cohen .encode_slave_id = false, 1187c82e9aa0SEli Cohen .verify = NULL, 1188c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_MPT_wrapper 1189c82e9aa0SEli Cohen }, 1190c82e9aa0SEli Cohen { 1191c82e9aa0SEli Cohen .opcode = MLX4_CMD_HW2SW_MPT, 1192c82e9aa0SEli Cohen .has_inbox = false, 1193c82e9aa0SEli Cohen .has_outbox = false, 1194c82e9aa0SEli Cohen .out_is_imm = false, 1195c82e9aa0SEli Cohen .encode_slave_id = false, 1196c82e9aa0SEli Cohen .verify = NULL, 1197c82e9aa0SEli Cohen .wrapper = mlx4_HW2SW_MPT_wrapper 1198c82e9aa0SEli Cohen }, 1199c82e9aa0SEli Cohen { 1200c82e9aa0SEli Cohen .opcode = MLX4_CMD_READ_MTT, 1201c82e9aa0SEli Cohen .has_inbox = false, 1202c82e9aa0SEli Cohen .has_outbox = true, 1203c82e9aa0SEli Cohen .out_is_imm = false, 1204c82e9aa0SEli Cohen .encode_slave_id = false, 1205c82e9aa0SEli Cohen .verify = NULL, 1206c82e9aa0SEli Cohen .wrapper = NULL 1207c82e9aa0SEli Cohen }, 1208c82e9aa0SEli Cohen { 1209c82e9aa0SEli Cohen .opcode = MLX4_CMD_WRITE_MTT, 1210c82e9aa0SEli Cohen .has_inbox = true, 1211c82e9aa0SEli Cohen .has_outbox = false, 1212c82e9aa0SEli Cohen .out_is_imm = false, 1213c82e9aa0SEli Cohen .encode_slave_id = false, 1214c82e9aa0SEli Cohen .verify = NULL, 1215c82e9aa0SEli Cohen .wrapper = mlx4_WRITE_MTT_wrapper 1216c82e9aa0SEli Cohen }, 1217c82e9aa0SEli Cohen { 1218c82e9aa0SEli Cohen .opcode = MLX4_CMD_SYNC_TPT, 1219c82e9aa0SEli Cohen .has_inbox = true, 1220c82e9aa0SEli Cohen .has_outbox = false, 1221c82e9aa0SEli Cohen .out_is_imm = false, 1222c82e9aa0SEli Cohen .encode_slave_id = false, 1223c82e9aa0SEli Cohen .verify = NULL, 1224c82e9aa0SEli Cohen .wrapper = NULL 1225c82e9aa0SEli Cohen }, 1226c82e9aa0SEli Cohen { 1227c82e9aa0SEli Cohen .opcode = MLX4_CMD_HW2SW_EQ, 1228c82e9aa0SEli Cohen .has_inbox = false, 122930a5da5bSJack Morgenstein .has_outbox = false, 1230c82e9aa0SEli Cohen .out_is_imm = false, 1231c82e9aa0SEli Cohen .encode_slave_id = true, 1232c82e9aa0SEli Cohen .verify = NULL, 1233c82e9aa0SEli Cohen .wrapper = mlx4_HW2SW_EQ_wrapper 1234c82e9aa0SEli Cohen }, 1235c82e9aa0SEli Cohen { 1236c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_EQ, 1237c82e9aa0SEli Cohen .has_inbox = false, 1238c82e9aa0SEli Cohen .has_outbox = true, 1239c82e9aa0SEli Cohen .out_is_imm = false, 1240c82e9aa0SEli Cohen .encode_slave_id = true, 1241c82e9aa0SEli Cohen .verify = NULL, 1242c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_EQ_wrapper 1243c82e9aa0SEli Cohen }, 1244c82e9aa0SEli Cohen { 1245c82e9aa0SEli Cohen .opcode = MLX4_CMD_SW2HW_CQ, 1246c82e9aa0SEli Cohen .has_inbox = true, 1247c82e9aa0SEli Cohen .has_outbox = false, 1248c82e9aa0SEli Cohen .out_is_imm = false, 1249c82e9aa0SEli Cohen .encode_slave_id = true, 1250c82e9aa0SEli Cohen .verify = NULL, 1251c82e9aa0SEli Cohen .wrapper = mlx4_SW2HW_CQ_wrapper 1252c82e9aa0SEli Cohen }, 1253c82e9aa0SEli Cohen { 1254c82e9aa0SEli Cohen .opcode = MLX4_CMD_HW2SW_CQ, 1255c82e9aa0SEli Cohen .has_inbox = false, 1256c82e9aa0SEli Cohen .has_outbox = false, 1257c82e9aa0SEli Cohen .out_is_imm = false, 1258c82e9aa0SEli Cohen .encode_slave_id = false, 1259c82e9aa0SEli Cohen .verify = NULL, 1260c82e9aa0SEli Cohen .wrapper = mlx4_HW2SW_CQ_wrapper 1261c82e9aa0SEli Cohen }, 1262c82e9aa0SEli Cohen { 1263c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_CQ, 1264c82e9aa0SEli Cohen .has_inbox = false, 1265c82e9aa0SEli Cohen .has_outbox = true, 1266c82e9aa0SEli Cohen .out_is_imm = false, 1267c82e9aa0SEli Cohen .encode_slave_id = false, 1268c82e9aa0SEli Cohen .verify = NULL, 1269c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_CQ_wrapper 1270c82e9aa0SEli Cohen }, 1271c82e9aa0SEli Cohen { 1272c82e9aa0SEli Cohen .opcode = MLX4_CMD_MODIFY_CQ, 1273c82e9aa0SEli Cohen .has_inbox = true, 1274c82e9aa0SEli Cohen .has_outbox = false, 1275c82e9aa0SEli Cohen .out_is_imm = true, 1276c82e9aa0SEli Cohen .encode_slave_id = false, 1277c82e9aa0SEli Cohen .verify = NULL, 1278c82e9aa0SEli Cohen .wrapper = mlx4_MODIFY_CQ_wrapper 1279c82e9aa0SEli Cohen }, 1280c82e9aa0SEli Cohen { 1281c82e9aa0SEli Cohen .opcode = MLX4_CMD_SW2HW_SRQ, 1282c82e9aa0SEli Cohen .has_inbox = true, 1283c82e9aa0SEli Cohen .has_outbox = false, 1284c82e9aa0SEli Cohen .out_is_imm = false, 1285c82e9aa0SEli Cohen .encode_slave_id = true, 1286c82e9aa0SEli Cohen .verify = NULL, 1287c82e9aa0SEli Cohen .wrapper = mlx4_SW2HW_SRQ_wrapper 1288c82e9aa0SEli Cohen }, 1289c82e9aa0SEli Cohen { 1290c82e9aa0SEli Cohen .opcode = MLX4_CMD_HW2SW_SRQ, 1291c82e9aa0SEli Cohen .has_inbox = false, 1292c82e9aa0SEli Cohen .has_outbox = false, 1293c82e9aa0SEli Cohen .out_is_imm = false, 1294c82e9aa0SEli Cohen .encode_slave_id = false, 1295c82e9aa0SEli Cohen .verify = NULL, 1296c82e9aa0SEli Cohen .wrapper = mlx4_HW2SW_SRQ_wrapper 1297c82e9aa0SEli Cohen }, 1298c82e9aa0SEli Cohen { 1299c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_SRQ, 1300c82e9aa0SEli Cohen .has_inbox = false, 1301c82e9aa0SEli Cohen .has_outbox = true, 1302c82e9aa0SEli Cohen .out_is_imm = false, 1303c82e9aa0SEli Cohen .encode_slave_id = false, 1304c82e9aa0SEli Cohen .verify = NULL, 1305c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_SRQ_wrapper 1306c82e9aa0SEli Cohen }, 1307c82e9aa0SEli Cohen { 1308c82e9aa0SEli Cohen .opcode = MLX4_CMD_ARM_SRQ, 1309c82e9aa0SEli Cohen .has_inbox = false, 1310c82e9aa0SEli Cohen .has_outbox = false, 1311c82e9aa0SEli Cohen .out_is_imm = false, 1312c82e9aa0SEli Cohen .encode_slave_id = false, 1313c82e9aa0SEli Cohen .verify = NULL, 1314c82e9aa0SEli Cohen .wrapper = mlx4_ARM_SRQ_wrapper 1315c82e9aa0SEli Cohen }, 1316c82e9aa0SEli Cohen { 1317c82e9aa0SEli Cohen .opcode = MLX4_CMD_RST2INIT_QP, 1318c82e9aa0SEli Cohen .has_inbox = true, 1319c82e9aa0SEli Cohen .has_outbox = false, 1320c82e9aa0SEli Cohen .out_is_imm = false, 1321c82e9aa0SEli Cohen .encode_slave_id = true, 1322c82e9aa0SEli Cohen .verify = NULL, 1323c82e9aa0SEli Cohen .wrapper = mlx4_RST2INIT_QP_wrapper 1324c82e9aa0SEli Cohen }, 1325c82e9aa0SEli Cohen { 1326c82e9aa0SEli Cohen .opcode = MLX4_CMD_INIT2INIT_QP, 1327c82e9aa0SEli Cohen .has_inbox = true, 1328c82e9aa0SEli Cohen .has_outbox = false, 1329c82e9aa0SEli Cohen .out_is_imm = false, 1330c82e9aa0SEli Cohen .encode_slave_id = false, 1331c82e9aa0SEli Cohen .verify = NULL, 133254679e14SJack Morgenstein .wrapper = mlx4_INIT2INIT_QP_wrapper 1333c82e9aa0SEli Cohen }, 1334c82e9aa0SEli Cohen { 1335c82e9aa0SEli Cohen .opcode = MLX4_CMD_INIT2RTR_QP, 1336c82e9aa0SEli Cohen .has_inbox = true, 1337c82e9aa0SEli Cohen .has_outbox = false, 1338c82e9aa0SEli Cohen .out_is_imm = false, 1339c82e9aa0SEli Cohen .encode_slave_id = false, 1340c82e9aa0SEli Cohen .verify = NULL, 1341c82e9aa0SEli Cohen .wrapper = mlx4_INIT2RTR_QP_wrapper 1342c82e9aa0SEli Cohen }, 1343c82e9aa0SEli Cohen { 1344c82e9aa0SEli Cohen .opcode = MLX4_CMD_RTR2RTS_QP, 1345c82e9aa0SEli Cohen .has_inbox = true, 1346c82e9aa0SEli Cohen .has_outbox = false, 1347c82e9aa0SEli Cohen .out_is_imm = false, 1348c82e9aa0SEli Cohen .encode_slave_id = false, 1349c82e9aa0SEli Cohen .verify = NULL, 135054679e14SJack Morgenstein .wrapper = mlx4_RTR2RTS_QP_wrapper 1351c82e9aa0SEli Cohen }, 1352c82e9aa0SEli Cohen { 1353c82e9aa0SEli Cohen .opcode = MLX4_CMD_RTS2RTS_QP, 1354c82e9aa0SEli Cohen .has_inbox = true, 1355c82e9aa0SEli Cohen .has_outbox = false, 1356c82e9aa0SEli Cohen .out_is_imm = false, 1357c82e9aa0SEli Cohen .encode_slave_id = false, 1358c82e9aa0SEli Cohen .verify = NULL, 135954679e14SJack Morgenstein .wrapper = mlx4_RTS2RTS_QP_wrapper 1360c82e9aa0SEli Cohen }, 1361c82e9aa0SEli Cohen { 1362c82e9aa0SEli Cohen .opcode = MLX4_CMD_SQERR2RTS_QP, 1363c82e9aa0SEli Cohen .has_inbox = true, 1364c82e9aa0SEli Cohen .has_outbox = false, 1365c82e9aa0SEli Cohen .out_is_imm = false, 1366c82e9aa0SEli Cohen .encode_slave_id = false, 1367c82e9aa0SEli Cohen .verify = NULL, 136854679e14SJack Morgenstein .wrapper = mlx4_SQERR2RTS_QP_wrapper 1369c82e9aa0SEli Cohen }, 1370c82e9aa0SEli Cohen { 1371c82e9aa0SEli Cohen .opcode = MLX4_CMD_2ERR_QP, 1372c82e9aa0SEli Cohen .has_inbox = false, 1373c82e9aa0SEli Cohen .has_outbox = false, 1374c82e9aa0SEli Cohen .out_is_imm = false, 1375c82e9aa0SEli Cohen .encode_slave_id = false, 1376c82e9aa0SEli Cohen .verify = NULL, 1377c82e9aa0SEli Cohen .wrapper = mlx4_GEN_QP_wrapper 1378c82e9aa0SEli Cohen }, 1379c82e9aa0SEli Cohen { 1380c82e9aa0SEli Cohen .opcode = MLX4_CMD_RTS2SQD_QP, 1381c82e9aa0SEli Cohen .has_inbox = false, 1382c82e9aa0SEli Cohen .has_outbox = false, 1383c82e9aa0SEli Cohen .out_is_imm = false, 1384c82e9aa0SEli Cohen .encode_slave_id = false, 1385c82e9aa0SEli Cohen .verify = NULL, 1386c82e9aa0SEli Cohen .wrapper = mlx4_GEN_QP_wrapper 1387c82e9aa0SEli Cohen }, 1388c82e9aa0SEli Cohen { 1389c82e9aa0SEli Cohen .opcode = MLX4_CMD_SQD2SQD_QP, 1390c82e9aa0SEli Cohen .has_inbox = true, 1391c82e9aa0SEli Cohen .has_outbox = false, 1392c82e9aa0SEli Cohen .out_is_imm = false, 1393c82e9aa0SEli Cohen .encode_slave_id = false, 1394c82e9aa0SEli Cohen .verify = NULL, 139554679e14SJack Morgenstein .wrapper = mlx4_SQD2SQD_QP_wrapper 1396c82e9aa0SEli Cohen }, 1397c82e9aa0SEli Cohen { 1398c82e9aa0SEli Cohen .opcode = MLX4_CMD_SQD2RTS_QP, 1399c82e9aa0SEli Cohen .has_inbox = true, 1400c82e9aa0SEli Cohen .has_outbox = false, 1401c82e9aa0SEli Cohen .out_is_imm = false, 1402c82e9aa0SEli Cohen .encode_slave_id = false, 1403c82e9aa0SEli Cohen .verify = NULL, 140454679e14SJack Morgenstein .wrapper = mlx4_SQD2RTS_QP_wrapper 1405c82e9aa0SEli Cohen }, 1406c82e9aa0SEli Cohen { 1407c82e9aa0SEli Cohen .opcode = MLX4_CMD_2RST_QP, 1408c82e9aa0SEli Cohen .has_inbox = false, 1409c82e9aa0SEli Cohen .has_outbox = false, 1410c82e9aa0SEli Cohen .out_is_imm = false, 1411c82e9aa0SEli Cohen .encode_slave_id = false, 1412c82e9aa0SEli Cohen .verify = NULL, 1413c82e9aa0SEli Cohen .wrapper = mlx4_2RST_QP_wrapper 1414c82e9aa0SEli Cohen }, 1415c82e9aa0SEli Cohen { 1416c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_QP, 1417c82e9aa0SEli Cohen .has_inbox = false, 1418c82e9aa0SEli Cohen .has_outbox = true, 1419c82e9aa0SEli Cohen .out_is_imm = false, 1420c82e9aa0SEli Cohen .encode_slave_id = false, 1421c82e9aa0SEli Cohen .verify = NULL, 1422c82e9aa0SEli Cohen .wrapper = mlx4_GEN_QP_wrapper 1423c82e9aa0SEli Cohen }, 1424c82e9aa0SEli Cohen { 1425c82e9aa0SEli Cohen .opcode = MLX4_CMD_SUSPEND_QP, 1426c82e9aa0SEli Cohen .has_inbox = false, 1427c82e9aa0SEli Cohen .has_outbox = false, 1428c82e9aa0SEli Cohen .out_is_imm = false, 1429c82e9aa0SEli Cohen .encode_slave_id = false, 1430c82e9aa0SEli Cohen .verify = NULL, 1431c82e9aa0SEli Cohen .wrapper = mlx4_GEN_QP_wrapper 1432c82e9aa0SEli Cohen }, 1433c82e9aa0SEli Cohen { 1434c82e9aa0SEli Cohen .opcode = MLX4_CMD_UNSUSPEND_QP, 1435c82e9aa0SEli Cohen .has_inbox = false, 1436c82e9aa0SEli Cohen .has_outbox = false, 1437c82e9aa0SEli Cohen .out_is_imm = false, 1438c82e9aa0SEli Cohen .encode_slave_id = false, 1439c82e9aa0SEli Cohen .verify = NULL, 1440c82e9aa0SEli Cohen .wrapper = mlx4_GEN_QP_wrapper 1441c82e9aa0SEli Cohen }, 1442c82e9aa0SEli Cohen { 1443b01978caSJack Morgenstein .opcode = MLX4_CMD_UPDATE_QP, 1444ce8d9e0dSMatan Barak .has_inbox = true, 1445b01978caSJack Morgenstein .has_outbox = false, 1446b01978caSJack Morgenstein .out_is_imm = false, 1447b01978caSJack Morgenstein .encode_slave_id = false, 1448b01978caSJack Morgenstein .verify = NULL, 1449ce8d9e0dSMatan Barak .wrapper = mlx4_UPDATE_QP_wrapper 1450b01978caSJack Morgenstein }, 1451b01978caSJack Morgenstein { 1452fe6f700dSYevgeny Petrilin .opcode = MLX4_CMD_GET_OP_REQ, 1453fe6f700dSYevgeny Petrilin .has_inbox = false, 1454fe6f700dSYevgeny Petrilin .has_outbox = false, 1455fe6f700dSYevgeny Petrilin .out_is_imm = false, 1456fe6f700dSYevgeny Petrilin .encode_slave_id = false, 1457fe6f700dSYevgeny Petrilin .verify = NULL, 1458b7475794SOr Gerlitz .wrapper = mlx4_CMD_EPERM_wrapper, 1459fe6f700dSYevgeny Petrilin }, 1460fe6f700dSYevgeny Petrilin { 14617e95bb99SIdo Shamay .opcode = MLX4_CMD_ALLOCATE_VPP, 14627e95bb99SIdo Shamay .has_inbox = false, 14637e95bb99SIdo Shamay .has_outbox = true, 14647e95bb99SIdo Shamay .out_is_imm = false, 14657e95bb99SIdo Shamay .encode_slave_id = false, 14667e95bb99SIdo Shamay .verify = NULL, 14677e95bb99SIdo Shamay .wrapper = mlx4_CMD_EPERM_wrapper, 14687e95bb99SIdo Shamay }, 14697e95bb99SIdo Shamay { 14701c29146dSIdo Shamay .opcode = MLX4_CMD_SET_VPORT_QOS, 14711c29146dSIdo Shamay .has_inbox = false, 14721c29146dSIdo Shamay .has_outbox = true, 14731c29146dSIdo Shamay .out_is_imm = false, 14741c29146dSIdo Shamay .encode_slave_id = false, 14751c29146dSIdo Shamay .verify = NULL, 14761c29146dSIdo Shamay .wrapper = mlx4_CMD_EPERM_wrapper, 14771c29146dSIdo Shamay }, 14781c29146dSIdo Shamay { 14790a9a0188SJack Morgenstein .opcode = MLX4_CMD_CONF_SPECIAL_QP, 14800a9a0188SJack Morgenstein .has_inbox = false, 14810a9a0188SJack Morgenstein .has_outbox = false, 14820a9a0188SJack Morgenstein .out_is_imm = false, 14830a9a0188SJack Morgenstein .encode_slave_id = false, 14840a9a0188SJack Morgenstein .verify = NULL, /* XXX verify: only demux can do this */ 14850a9a0188SJack Morgenstein .wrapper = NULL 14860a9a0188SJack Morgenstein }, 14870a9a0188SJack Morgenstein { 14880a9a0188SJack Morgenstein .opcode = MLX4_CMD_MAD_IFC, 14890a9a0188SJack Morgenstein .has_inbox = true, 14900a9a0188SJack Morgenstein .has_outbox = true, 14910a9a0188SJack Morgenstein .out_is_imm = false, 14920a9a0188SJack Morgenstein .encode_slave_id = false, 14930a9a0188SJack Morgenstein .verify = NULL, 14940a9a0188SJack Morgenstein .wrapper = mlx4_MAD_IFC_wrapper 14950a9a0188SJack Morgenstein }, 14960a9a0188SJack Morgenstein { 1497114840c3SJack Morgenstein .opcode = MLX4_CMD_MAD_DEMUX, 1498114840c3SJack Morgenstein .has_inbox = false, 1499114840c3SJack Morgenstein .has_outbox = false, 1500114840c3SJack Morgenstein .out_is_imm = false, 1501114840c3SJack Morgenstein .encode_slave_id = false, 1502114840c3SJack Morgenstein .verify = NULL, 1503114840c3SJack Morgenstein .wrapper = mlx4_CMD_EPERM_wrapper 1504114840c3SJack Morgenstein }, 1505114840c3SJack Morgenstein { 1506c82e9aa0SEli Cohen .opcode = MLX4_CMD_QUERY_IF_STAT, 1507c82e9aa0SEli Cohen .has_inbox = false, 1508c82e9aa0SEli Cohen .has_outbox = true, 1509c82e9aa0SEli Cohen .out_is_imm = false, 1510c82e9aa0SEli Cohen .encode_slave_id = false, 1511c82e9aa0SEli Cohen .verify = NULL, 1512c82e9aa0SEli Cohen .wrapper = mlx4_QUERY_IF_STAT_wrapper 1513c82e9aa0SEli Cohen }, 1514adbc7ac5SSaeed Mahameed { 1515adbc7ac5SSaeed Mahameed .opcode = MLX4_CMD_ACCESS_REG, 1516adbc7ac5SSaeed Mahameed .has_inbox = true, 1517adbc7ac5SSaeed Mahameed .has_outbox = true, 1518adbc7ac5SSaeed Mahameed .out_is_imm = false, 1519adbc7ac5SSaeed Mahameed .encode_slave_id = false, 1520adbc7ac5SSaeed Mahameed .verify = NULL, 15216e806699SSaeed Mahameed .wrapper = mlx4_ACCESS_REG_wrapper, 1522adbc7ac5SSaeed Mahameed }, 1523d237baa1SShani Michaeli { 1524d237baa1SShani Michaeli .opcode = MLX4_CMD_CONGESTION_CTRL_OPCODE, 1525d237baa1SShani Michaeli .has_inbox = false, 1526d237baa1SShani Michaeli .has_outbox = false, 1527d237baa1SShani Michaeli .out_is_imm = false, 1528d237baa1SShani Michaeli .encode_slave_id = false, 1529d237baa1SShani Michaeli .verify = NULL, 1530d237baa1SShani Michaeli .wrapper = mlx4_CMD_EPERM_wrapper, 1531d237baa1SShani Michaeli }, 1532c82e9aa0SEli Cohen /* Native multicast commands are not available for guests */ 1533c82e9aa0SEli Cohen { 1534c82e9aa0SEli Cohen .opcode = MLX4_CMD_QP_ATTACH, 1535c82e9aa0SEli Cohen .has_inbox = true, 1536c82e9aa0SEli Cohen .has_outbox = false, 1537c82e9aa0SEli Cohen .out_is_imm = false, 1538c82e9aa0SEli Cohen .encode_slave_id = false, 1539c82e9aa0SEli Cohen .verify = NULL, 1540c82e9aa0SEli Cohen .wrapper = mlx4_QP_ATTACH_wrapper 1541c82e9aa0SEli Cohen }, 1542c82e9aa0SEli Cohen { 15430ec2c0f8SEugenia Emantayev .opcode = MLX4_CMD_PROMISC, 15440ec2c0f8SEugenia Emantayev .has_inbox = false, 15450ec2c0f8SEugenia Emantayev .has_outbox = false, 15460ec2c0f8SEugenia Emantayev .out_is_imm = false, 15470ec2c0f8SEugenia Emantayev .encode_slave_id = false, 15480ec2c0f8SEugenia Emantayev .verify = NULL, 15490ec2c0f8SEugenia Emantayev .wrapper = mlx4_PROMISC_wrapper 15500ec2c0f8SEugenia Emantayev }, 1551ffe455adSEugenia Emantayev /* Ethernet specific commands */ 1552ffe455adSEugenia Emantayev { 1553ffe455adSEugenia Emantayev .opcode = MLX4_CMD_SET_VLAN_FLTR, 1554ffe455adSEugenia Emantayev .has_inbox = true, 1555ffe455adSEugenia Emantayev .has_outbox = false, 1556ffe455adSEugenia Emantayev .out_is_imm = false, 1557ffe455adSEugenia Emantayev .encode_slave_id = false, 1558ffe455adSEugenia Emantayev .verify = NULL, 1559ffe455adSEugenia Emantayev .wrapper = mlx4_SET_VLAN_FLTR_wrapper 1560ffe455adSEugenia Emantayev }, 1561ffe455adSEugenia Emantayev { 1562ffe455adSEugenia Emantayev .opcode = MLX4_CMD_SET_MCAST_FLTR, 1563ffe455adSEugenia Emantayev .has_inbox = false, 1564ffe455adSEugenia Emantayev .has_outbox = false, 1565ffe455adSEugenia Emantayev .out_is_imm = false, 1566ffe455adSEugenia Emantayev .encode_slave_id = false, 1567ffe455adSEugenia Emantayev .verify = NULL, 1568ffe455adSEugenia Emantayev .wrapper = mlx4_SET_MCAST_FLTR_wrapper 1569ffe455adSEugenia Emantayev }, 1570ffe455adSEugenia Emantayev { 1571ffe455adSEugenia Emantayev .opcode = MLX4_CMD_DUMP_ETH_STATS, 1572ffe455adSEugenia Emantayev .has_inbox = false, 1573ffe455adSEugenia Emantayev .has_outbox = true, 1574ffe455adSEugenia Emantayev .out_is_imm = false, 1575ffe455adSEugenia Emantayev .encode_slave_id = false, 1576ffe455adSEugenia Emantayev .verify = NULL, 1577ffe455adSEugenia Emantayev .wrapper = mlx4_DUMP_ETH_STATS_wrapper 1578ffe455adSEugenia Emantayev }, 15790ec2c0f8SEugenia Emantayev { 1580c82e9aa0SEli Cohen .opcode = MLX4_CMD_INFORM_FLR_DONE, 1581c82e9aa0SEli Cohen .has_inbox = false, 1582c82e9aa0SEli Cohen .has_outbox = false, 1583c82e9aa0SEli Cohen .out_is_imm = false, 1584c82e9aa0SEli Cohen .encode_slave_id = false, 1585c82e9aa0SEli Cohen .verify = NULL, 1586c82e9aa0SEli Cohen .wrapper = NULL 1587c82e9aa0SEli Cohen }, 15888fcfb4dbSHadar Hen Zion /* flow steering commands */ 15898fcfb4dbSHadar Hen Zion { 15908fcfb4dbSHadar Hen Zion .opcode = MLX4_QP_FLOW_STEERING_ATTACH, 15918fcfb4dbSHadar Hen Zion .has_inbox = true, 15928fcfb4dbSHadar Hen Zion .has_outbox = false, 15938fcfb4dbSHadar Hen Zion .out_is_imm = true, 15948fcfb4dbSHadar Hen Zion .encode_slave_id = false, 15958fcfb4dbSHadar Hen Zion .verify = NULL, 15968fcfb4dbSHadar Hen Zion .wrapper = mlx4_QP_FLOW_STEERING_ATTACH_wrapper 15978fcfb4dbSHadar Hen Zion }, 15988fcfb4dbSHadar Hen Zion { 15998fcfb4dbSHadar Hen Zion .opcode = MLX4_QP_FLOW_STEERING_DETACH, 16008fcfb4dbSHadar Hen Zion .has_inbox = false, 16018fcfb4dbSHadar Hen Zion .has_outbox = false, 16028fcfb4dbSHadar Hen Zion .out_is_imm = false, 16038fcfb4dbSHadar Hen Zion .encode_slave_id = false, 16048fcfb4dbSHadar Hen Zion .verify = NULL, 16058fcfb4dbSHadar Hen Zion .wrapper = mlx4_QP_FLOW_STEERING_DETACH_wrapper 16068fcfb4dbSHadar Hen Zion }, 16074de65803SMatan Barak { 16084de65803SMatan Barak .opcode = MLX4_FLOW_STEERING_IB_UC_QP_RANGE, 16094de65803SMatan Barak .has_inbox = false, 16104de65803SMatan Barak .has_outbox = false, 16114de65803SMatan Barak .out_is_imm = false, 16124de65803SMatan Barak .encode_slave_id = false, 16134de65803SMatan Barak .verify = NULL, 1614b7475794SOr Gerlitz .wrapper = mlx4_CMD_EPERM_wrapper 16154de65803SMatan Barak }, 161659e14e32SMoni Shoua { 161759e14e32SMoni Shoua .opcode = MLX4_CMD_VIRT_PORT_MAP, 161859e14e32SMoni Shoua .has_inbox = false, 161959e14e32SMoni Shoua .has_outbox = false, 162059e14e32SMoni Shoua .out_is_imm = false, 162159e14e32SMoni Shoua .encode_slave_id = false, 162259e14e32SMoni Shoua .verify = NULL, 162359e14e32SMoni Shoua .wrapper = mlx4_CMD_EPERM_wrapper 162459e14e32SMoni Shoua }, 1625e8f081aaSYevgeny Petrilin }; 1626e8f081aaSYevgeny Petrilin 1627e8f081aaSYevgeny Petrilin static int mlx4_master_process_vhcr(struct mlx4_dev *dev, int slave, 1628e8f081aaSYevgeny Petrilin struct mlx4_vhcr_cmd *in_vhcr) 1629e8f081aaSYevgeny Petrilin { 1630e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 1631e8f081aaSYevgeny Petrilin struct mlx4_cmd_info *cmd = NULL; 1632e8f081aaSYevgeny Petrilin struct mlx4_vhcr_cmd *vhcr_cmd = in_vhcr ? in_vhcr : priv->mfunc.vhcr; 1633e8f081aaSYevgeny Petrilin struct mlx4_vhcr *vhcr; 1634e8f081aaSYevgeny Petrilin struct mlx4_cmd_mailbox *inbox = NULL; 1635e8f081aaSYevgeny Petrilin struct mlx4_cmd_mailbox *outbox = NULL; 1636e8f081aaSYevgeny Petrilin u64 in_param; 1637e8f081aaSYevgeny Petrilin u64 out_param; 1638e8f081aaSYevgeny Petrilin int ret = 0; 1639e8f081aaSYevgeny Petrilin int i; 164072be84f1SYevgeny Petrilin int err = 0; 1641e8f081aaSYevgeny Petrilin 1642e8f081aaSYevgeny Petrilin /* Create sw representation of Virtual HCR */ 1643e8f081aaSYevgeny Petrilin vhcr = kzalloc(sizeof(struct mlx4_vhcr), GFP_KERNEL); 1644e8f081aaSYevgeny Petrilin if (!vhcr) 1645e8f081aaSYevgeny Petrilin return -ENOMEM; 1646e8f081aaSYevgeny Petrilin 1647e8f081aaSYevgeny Petrilin /* DMA in the vHCR */ 1648e8f081aaSYevgeny Petrilin if (!in_vhcr) { 1649e8f081aaSYevgeny Petrilin ret = mlx4_ACCESS_MEM(dev, priv->mfunc.vhcr_dma, slave, 1650e8f081aaSYevgeny Petrilin priv->mfunc.master.slave_state[slave].vhcr_dma, 1651e8f081aaSYevgeny Petrilin ALIGN(sizeof(struct mlx4_vhcr_cmd), 1652e8f081aaSYevgeny Petrilin MLX4_ACCESS_MEM_ALIGN), 1); 1653e8f081aaSYevgeny Petrilin if (ret) { 16540cd93027SYishai Hadas if (!(dev->persist->state & 16550cd93027SYishai Hadas MLX4_DEVICE_STATE_INTERNAL_ERROR)) 16561a91de28SJoe Perches mlx4_err(dev, "%s: Failed reading vhcr ret: 0x%x\n", 16571a91de28SJoe Perches __func__, ret); 1658e8f081aaSYevgeny Petrilin kfree(vhcr); 1659e8f081aaSYevgeny Petrilin return ret; 1660e8f081aaSYevgeny Petrilin } 1661e8f081aaSYevgeny Petrilin } 1662e8f081aaSYevgeny Petrilin 1663e8f081aaSYevgeny Petrilin /* Fill SW VHCR fields */ 1664e8f081aaSYevgeny Petrilin vhcr->in_param = be64_to_cpu(vhcr_cmd->in_param); 1665e8f081aaSYevgeny Petrilin vhcr->out_param = be64_to_cpu(vhcr_cmd->out_param); 1666e8f081aaSYevgeny Petrilin vhcr->in_modifier = be32_to_cpu(vhcr_cmd->in_modifier); 1667e8f081aaSYevgeny Petrilin vhcr->token = be16_to_cpu(vhcr_cmd->token); 1668e8f081aaSYevgeny Petrilin vhcr->op = be16_to_cpu(vhcr_cmd->opcode) & 0xfff; 1669e8f081aaSYevgeny Petrilin vhcr->op_modifier = (u8) (be16_to_cpu(vhcr_cmd->opcode) >> 12); 1670e8f081aaSYevgeny Petrilin vhcr->e_bit = vhcr_cmd->flags & (1 << 6); 1671e8f081aaSYevgeny Petrilin 1672e8f081aaSYevgeny Petrilin /* Lookup command */ 1673e8f081aaSYevgeny Petrilin for (i = 0; i < ARRAY_SIZE(cmd_info); ++i) { 1674e8f081aaSYevgeny Petrilin if (vhcr->op == cmd_info[i].opcode) { 1675e8f081aaSYevgeny Petrilin cmd = &cmd_info[i]; 1676e8f081aaSYevgeny Petrilin break; 1677e8f081aaSYevgeny Petrilin } 1678e8f081aaSYevgeny Petrilin } 1679e8f081aaSYevgeny Petrilin if (!cmd) { 1680e8f081aaSYevgeny Petrilin mlx4_err(dev, "Unknown command:0x%x accepted from slave:%d\n", 1681e8f081aaSYevgeny Petrilin vhcr->op, slave); 168272be84f1SYevgeny Petrilin vhcr_cmd->status = CMD_STAT_BAD_PARAM; 1683e8f081aaSYevgeny Petrilin goto out_status; 1684e8f081aaSYevgeny Petrilin } 1685e8f081aaSYevgeny Petrilin 1686e8f081aaSYevgeny Petrilin /* Read inbox */ 1687e8f081aaSYevgeny Petrilin if (cmd->has_inbox) { 1688e8f081aaSYevgeny Petrilin vhcr->in_param &= INBOX_MASK; 1689e8f081aaSYevgeny Petrilin inbox = mlx4_alloc_cmd_mailbox(dev); 1690e8f081aaSYevgeny Petrilin if (IS_ERR(inbox)) { 169172be84f1SYevgeny Petrilin vhcr_cmd->status = CMD_STAT_BAD_SIZE; 1692e8f081aaSYevgeny Petrilin inbox = NULL; 169372be84f1SYevgeny Petrilin goto out_status; 1694e8f081aaSYevgeny Petrilin } 1695e8f081aaSYevgeny Petrilin 16960cd93027SYishai Hadas ret = mlx4_ACCESS_MEM(dev, inbox->dma, slave, 1697e8f081aaSYevgeny Petrilin vhcr->in_param, 16980cd93027SYishai Hadas MLX4_MAILBOX_SIZE, 1); 16990cd93027SYishai Hadas if (ret) { 17000cd93027SYishai Hadas if (!(dev->persist->state & 17010cd93027SYishai Hadas MLX4_DEVICE_STATE_INTERNAL_ERROR)) 1702e8f081aaSYevgeny Petrilin mlx4_err(dev, "%s: Failed reading inbox (cmd:0x%x)\n", 1703e8f081aaSYevgeny Petrilin __func__, cmd->opcode); 170472be84f1SYevgeny Petrilin vhcr_cmd->status = CMD_STAT_INTERNAL_ERR; 170572be84f1SYevgeny Petrilin goto out_status; 1706e8f081aaSYevgeny Petrilin } 1707e8f081aaSYevgeny Petrilin } 1708e8f081aaSYevgeny Petrilin 1709e8f081aaSYevgeny Petrilin /* Apply permission and bound checks if applicable */ 1710e8f081aaSYevgeny Petrilin if (cmd->verify && cmd->verify(dev, slave, vhcr, inbox)) { 17111a91de28SJoe Perches mlx4_warn(dev, "Command:0x%x from slave: %d failed protection checks for resource_id:%d\n", 17121a91de28SJoe Perches vhcr->op, slave, vhcr->in_modifier); 171372be84f1SYevgeny Petrilin vhcr_cmd->status = CMD_STAT_BAD_OP; 1714e8f081aaSYevgeny Petrilin goto out_status; 1715e8f081aaSYevgeny Petrilin } 1716e8f081aaSYevgeny Petrilin 1717e8f081aaSYevgeny Petrilin /* Allocate outbox */ 1718e8f081aaSYevgeny Petrilin if (cmd->has_outbox) { 1719e8f081aaSYevgeny Petrilin outbox = mlx4_alloc_cmd_mailbox(dev); 1720e8f081aaSYevgeny Petrilin if (IS_ERR(outbox)) { 172172be84f1SYevgeny Petrilin vhcr_cmd->status = CMD_STAT_BAD_SIZE; 1722e8f081aaSYevgeny Petrilin outbox = NULL; 172372be84f1SYevgeny Petrilin goto out_status; 1724e8f081aaSYevgeny Petrilin } 1725e8f081aaSYevgeny Petrilin } 1726e8f081aaSYevgeny Petrilin 1727e8f081aaSYevgeny Petrilin /* Execute the command! */ 1728e8f081aaSYevgeny Petrilin if (cmd->wrapper) { 172972be84f1SYevgeny Petrilin err = cmd->wrapper(dev, slave, vhcr, inbox, outbox, 1730e8f081aaSYevgeny Petrilin cmd); 1731e8f081aaSYevgeny Petrilin if (cmd->out_is_imm) 1732e8f081aaSYevgeny Petrilin vhcr_cmd->out_param = cpu_to_be64(vhcr->out_param); 1733e8f081aaSYevgeny Petrilin } else { 1734e8f081aaSYevgeny Petrilin in_param = cmd->has_inbox ? (u64) inbox->dma : 1735e8f081aaSYevgeny Petrilin vhcr->in_param; 1736e8f081aaSYevgeny Petrilin out_param = cmd->has_outbox ? (u64) outbox->dma : 1737e8f081aaSYevgeny Petrilin vhcr->out_param; 173872be84f1SYevgeny Petrilin err = __mlx4_cmd(dev, in_param, &out_param, 1739e8f081aaSYevgeny Petrilin cmd->out_is_imm, vhcr->in_modifier, 1740e8f081aaSYevgeny Petrilin vhcr->op_modifier, vhcr->op, 1741e8f081aaSYevgeny Petrilin MLX4_CMD_TIME_CLASS_A, 1742e8f081aaSYevgeny Petrilin MLX4_CMD_NATIVE); 1743e8f081aaSYevgeny Petrilin 1744e8f081aaSYevgeny Petrilin if (cmd->out_is_imm) { 1745e8f081aaSYevgeny Petrilin vhcr->out_param = out_param; 1746e8f081aaSYevgeny Petrilin vhcr_cmd->out_param = cpu_to_be64(vhcr->out_param); 1747e8f081aaSYevgeny Petrilin } 1748e8f081aaSYevgeny Petrilin } 1749e8f081aaSYevgeny Petrilin 175072be84f1SYevgeny Petrilin if (err) { 17510cd93027SYishai Hadas if (!(dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) 17521a91de28SJoe Perches mlx4_warn(dev, "vhcr command:0x%x slave:%d failed with error:%d, status %d\n", 175372be84f1SYevgeny Petrilin vhcr->op, slave, vhcr->errno, err); 175472be84f1SYevgeny Petrilin vhcr_cmd->status = mlx4_errno_to_status(err); 175572be84f1SYevgeny Petrilin goto out_status; 175672be84f1SYevgeny Petrilin } 175772be84f1SYevgeny Petrilin 175872be84f1SYevgeny Petrilin 1759e8f081aaSYevgeny Petrilin /* Write outbox if command completed successfully */ 176072be84f1SYevgeny Petrilin if (cmd->has_outbox && !vhcr_cmd->status) { 1761e8f081aaSYevgeny Petrilin ret = mlx4_ACCESS_MEM(dev, outbox->dma, slave, 1762e8f081aaSYevgeny Petrilin vhcr->out_param, 1763e8f081aaSYevgeny Petrilin MLX4_MAILBOX_SIZE, MLX4_CMD_WRAPPED); 1764e8f081aaSYevgeny Petrilin if (ret) { 176572be84f1SYevgeny Petrilin /* If we failed to write back the outbox after the 176672be84f1SYevgeny Petrilin *command was successfully executed, we must fail this 176772be84f1SYevgeny Petrilin * slave, as it is now in undefined state */ 17680cd93027SYishai Hadas if (!(dev->persist->state & 17690cd93027SYishai Hadas MLX4_DEVICE_STATE_INTERNAL_ERROR)) 1770e8f081aaSYevgeny Petrilin mlx4_err(dev, "%s:Failed writing outbox\n", __func__); 1771e8f081aaSYevgeny Petrilin goto out; 1772e8f081aaSYevgeny Petrilin } 1773e8f081aaSYevgeny Petrilin } 1774e8f081aaSYevgeny Petrilin 1775e8f081aaSYevgeny Petrilin out_status: 1776e8f081aaSYevgeny Petrilin /* DMA back vhcr result */ 1777e8f081aaSYevgeny Petrilin if (!in_vhcr) { 1778e8f081aaSYevgeny Petrilin ret = mlx4_ACCESS_MEM(dev, priv->mfunc.vhcr_dma, slave, 1779e8f081aaSYevgeny Petrilin priv->mfunc.master.slave_state[slave].vhcr_dma, 1780e8f081aaSYevgeny Petrilin ALIGN(sizeof(struct mlx4_vhcr), 1781e8f081aaSYevgeny Petrilin MLX4_ACCESS_MEM_ALIGN), 1782e8f081aaSYevgeny Petrilin MLX4_CMD_WRAPPED); 1783e8f081aaSYevgeny Petrilin if (ret) 1784e8f081aaSYevgeny Petrilin mlx4_err(dev, "%s:Failed writing vhcr result\n", 1785e8f081aaSYevgeny Petrilin __func__); 1786e8f081aaSYevgeny Petrilin else if (vhcr->e_bit && 1787e8f081aaSYevgeny Petrilin mlx4_GEN_EQE(dev, slave, &priv->mfunc.master.cmd_eqe)) 17881a91de28SJoe Perches mlx4_warn(dev, "Failed to generate command completion eqe for slave %d\n", 17891a91de28SJoe Perches slave); 1790e8f081aaSYevgeny Petrilin } 1791e8f081aaSYevgeny Petrilin 1792e8f081aaSYevgeny Petrilin out: 1793e8f081aaSYevgeny Petrilin kfree(vhcr); 1794e8f081aaSYevgeny Petrilin mlx4_free_cmd_mailbox(dev, inbox); 1795e8f081aaSYevgeny Petrilin mlx4_free_cmd_mailbox(dev, outbox); 1796e8f081aaSYevgeny Petrilin return ret; 1797e8f081aaSYevgeny Petrilin } 1798e8f081aaSYevgeny Petrilin 1799f094668cSJingoo Han static int mlx4_master_immediate_activate_vlan_qos(struct mlx4_priv *priv, 1800b01978caSJack Morgenstein int slave, int port) 1801b01978caSJack Morgenstein { 1802b01978caSJack Morgenstein struct mlx4_vport_oper_state *vp_oper; 1803b01978caSJack Morgenstein struct mlx4_vport_state *vp_admin; 1804b01978caSJack Morgenstein struct mlx4_vf_immed_vlan_work *work; 18050a6eac24SRony Efraim struct mlx4_dev *dev = &(priv->dev); 1806b01978caSJack Morgenstein int err; 1807b01978caSJack Morgenstein int admin_vlan_ix = NO_INDX; 1808b01978caSJack Morgenstein 1809b01978caSJack Morgenstein vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port]; 1810b01978caSJack Morgenstein vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port]; 1811b01978caSJack Morgenstein 1812b01978caSJack Morgenstein if (vp_oper->state.default_vlan == vp_admin->default_vlan && 18130a6eac24SRony Efraim vp_oper->state.default_qos == vp_admin->default_qos && 181408068cd5SIdo Shamay vp_oper->state.link_state == vp_admin->link_state && 181508068cd5SIdo Shamay vp_oper->state.qos_vport == vp_admin->qos_vport) 1816b01978caSJack Morgenstein return 0; 1817b01978caSJack Morgenstein 18180a6eac24SRony Efraim if (!(priv->mfunc.master.slave_state[slave].active && 1819f0f829bfSRony Efraim dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP)) { 18200a6eac24SRony Efraim /* even if the UPDATE_QP command isn't supported, we still want 18210a6eac24SRony Efraim * to set this VF link according to the admin directive 18220a6eac24SRony Efraim */ 18230a6eac24SRony Efraim vp_oper->state.link_state = vp_admin->link_state; 18240a6eac24SRony Efraim return -1; 18250a6eac24SRony Efraim } 18260a6eac24SRony Efraim 18270a6eac24SRony Efraim mlx4_dbg(dev, "updating immediately admin params slave %d port %d\n", 18280a6eac24SRony Efraim slave, port); 18291a91de28SJoe Perches mlx4_dbg(dev, "vlan %d QoS %d link down %d\n", 18301a91de28SJoe Perches vp_admin->default_vlan, vp_admin->default_qos, 18311a91de28SJoe Perches vp_admin->link_state); 18320a6eac24SRony Efraim 1833b01978caSJack Morgenstein work = kzalloc(sizeof(*work), GFP_KERNEL); 1834b01978caSJack Morgenstein if (!work) 1835b01978caSJack Morgenstein return -ENOMEM; 1836b01978caSJack Morgenstein 1837b01978caSJack Morgenstein if (vp_oper->state.default_vlan != vp_admin->default_vlan) { 1838f0f829bfSRony Efraim if (MLX4_VGT != vp_admin->default_vlan) { 1839b01978caSJack Morgenstein err = __mlx4_register_vlan(&priv->dev, port, 1840b01978caSJack Morgenstein vp_admin->default_vlan, 1841b01978caSJack Morgenstein &admin_vlan_ix); 1842b01978caSJack Morgenstein if (err) { 18439caf83c3SDan Carpenter kfree(work); 18441a91de28SJoe Perches mlx4_warn(&priv->dev, 1845b01978caSJack Morgenstein "No vlan resources slave %d, port %d\n", 1846b01978caSJack Morgenstein slave, port); 1847b01978caSJack Morgenstein return err; 1848b01978caSJack Morgenstein } 1849f0f829bfSRony Efraim } else { 1850f0f829bfSRony Efraim admin_vlan_ix = NO_INDX; 1851f0f829bfSRony Efraim } 1852b01978caSJack Morgenstein work->flags |= MLX4_VF_IMMED_VLAN_FLAG_VLAN; 18531a91de28SJoe Perches mlx4_dbg(&priv->dev, 1854b01978caSJack Morgenstein "alloc vlan %d idx %d slave %d port %d\n", 1855b01978caSJack Morgenstein (int)(vp_admin->default_vlan), 1856b01978caSJack Morgenstein admin_vlan_ix, slave, port); 1857b01978caSJack Morgenstein } 1858b01978caSJack Morgenstein 1859b01978caSJack Morgenstein /* save original vlan ix and vlan id */ 1860b01978caSJack Morgenstein work->orig_vlan_id = vp_oper->state.default_vlan; 1861b01978caSJack Morgenstein work->orig_vlan_ix = vp_oper->vlan_idx; 1862b01978caSJack Morgenstein 1863b01978caSJack Morgenstein /* handle new qos */ 1864b01978caSJack Morgenstein if (vp_oper->state.default_qos != vp_admin->default_qos) 1865b01978caSJack Morgenstein work->flags |= MLX4_VF_IMMED_VLAN_FLAG_QOS; 1866b01978caSJack Morgenstein 1867b01978caSJack Morgenstein if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_VLAN) 1868b01978caSJack Morgenstein vp_oper->vlan_idx = admin_vlan_ix; 1869b01978caSJack Morgenstein 1870b01978caSJack Morgenstein vp_oper->state.default_vlan = vp_admin->default_vlan; 1871b01978caSJack Morgenstein vp_oper->state.default_qos = vp_admin->default_qos; 18720a6eac24SRony Efraim vp_oper->state.link_state = vp_admin->link_state; 187308068cd5SIdo Shamay vp_oper->state.qos_vport = vp_admin->qos_vport; 18740a6eac24SRony Efraim 18750a6eac24SRony Efraim if (vp_admin->link_state == IFLA_VF_LINK_STATE_DISABLE) 18760a6eac24SRony Efraim work->flags |= MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE; 1877b01978caSJack Morgenstein 1878b01978caSJack Morgenstein /* iterate over QPs owned by this slave, using UPDATE_QP */ 1879b01978caSJack Morgenstein work->port = port; 1880b01978caSJack Morgenstein work->slave = slave; 1881b01978caSJack Morgenstein work->qos = vp_oper->state.default_qos; 188208068cd5SIdo Shamay work->qos_vport = vp_oper->state.qos_vport; 1883b01978caSJack Morgenstein work->vlan_id = vp_oper->state.default_vlan; 1884b01978caSJack Morgenstein work->vlan_ix = vp_oper->vlan_idx; 1885b01978caSJack Morgenstein work->priv = priv; 1886b01978caSJack Morgenstein INIT_WORK(&work->work, mlx4_vf_immed_vlan_work_handler); 1887b01978caSJack Morgenstein queue_work(priv->mfunc.master.comm_wq, &work->work); 1888b01978caSJack Morgenstein 1889b01978caSJack Morgenstein return 0; 1890b01978caSJack Morgenstein } 1891b01978caSJack Morgenstein 1892666672d4SIdo Shamay static void mlx4_set_default_port_qos(struct mlx4_dev *dev, int port) 1893666672d4SIdo Shamay { 1894666672d4SIdo Shamay struct mlx4_qos_manager *port_qos_ctl; 1895666672d4SIdo Shamay struct mlx4_priv *priv = mlx4_priv(dev); 1896666672d4SIdo Shamay 1897666672d4SIdo Shamay port_qos_ctl = &priv->mfunc.master.qos_ctl[port]; 1898666672d4SIdo Shamay bitmap_zero(port_qos_ctl->priority_bm, MLX4_NUM_UP); 1899666672d4SIdo Shamay 1900666672d4SIdo Shamay /* Enable only default prio at PF init routine */ 1901666672d4SIdo Shamay set_bit(MLX4_DEFAULT_QOS_PRIO, port_qos_ctl->priority_bm); 1902666672d4SIdo Shamay } 1903666672d4SIdo Shamay 1904666672d4SIdo Shamay static void mlx4_allocate_port_vpps(struct mlx4_dev *dev, int port) 1905666672d4SIdo Shamay { 1906666672d4SIdo Shamay int i; 1907666672d4SIdo Shamay int err; 1908666672d4SIdo Shamay int num_vfs; 1909666672d4SIdo Shamay u16 availible_vpp; 1910666672d4SIdo Shamay u8 vpp_param[MLX4_NUM_UP]; 1911666672d4SIdo Shamay struct mlx4_qos_manager *port_qos; 1912666672d4SIdo Shamay struct mlx4_priv *priv = mlx4_priv(dev); 1913666672d4SIdo Shamay 1914666672d4SIdo Shamay err = mlx4_ALLOCATE_VPP_get(dev, port, &availible_vpp, vpp_param); 1915666672d4SIdo Shamay if (err) { 1916666672d4SIdo Shamay mlx4_info(dev, "Failed query availible VPPs\n"); 1917666672d4SIdo Shamay return; 1918666672d4SIdo Shamay } 1919666672d4SIdo Shamay 1920666672d4SIdo Shamay port_qos = &priv->mfunc.master.qos_ctl[port]; 1921666672d4SIdo Shamay num_vfs = (availible_vpp / 1922666672d4SIdo Shamay bitmap_weight(port_qos->priority_bm, MLX4_NUM_UP)); 1923666672d4SIdo Shamay 1924666672d4SIdo Shamay for (i = 0; i < MLX4_NUM_UP; i++) { 1925666672d4SIdo Shamay if (test_bit(i, port_qos->priority_bm)) 1926666672d4SIdo Shamay vpp_param[i] = num_vfs; 1927666672d4SIdo Shamay } 1928666672d4SIdo Shamay 1929666672d4SIdo Shamay err = mlx4_ALLOCATE_VPP_set(dev, port, vpp_param); 1930666672d4SIdo Shamay if (err) { 1931666672d4SIdo Shamay mlx4_info(dev, "Failed allocating VPPs\n"); 1932666672d4SIdo Shamay return; 1933666672d4SIdo Shamay } 1934666672d4SIdo Shamay 1935666672d4SIdo Shamay /* Query actual allocated VPP, just to make sure */ 1936666672d4SIdo Shamay err = mlx4_ALLOCATE_VPP_get(dev, port, &availible_vpp, vpp_param); 1937666672d4SIdo Shamay if (err) { 1938666672d4SIdo Shamay mlx4_info(dev, "Failed query availible VPPs\n"); 1939666672d4SIdo Shamay return; 1940666672d4SIdo Shamay } 1941666672d4SIdo Shamay 1942666672d4SIdo Shamay port_qos->num_of_qos_vfs = num_vfs; 1943666672d4SIdo Shamay mlx4_dbg(dev, "Port %d Availible VPPs %d\n", port, availible_vpp); 1944666672d4SIdo Shamay 1945666672d4SIdo Shamay for (i = 0; i < MLX4_NUM_UP; i++) 1946666672d4SIdo Shamay mlx4_dbg(dev, "Port %d UP %d Allocated %d VPPs\n", port, i, 1947666672d4SIdo Shamay vpp_param[i]); 1948666672d4SIdo Shamay } 1949b01978caSJack Morgenstein 19500eb62b93SRony Efraim static int mlx4_master_activate_admin_state(struct mlx4_priv *priv, int slave) 19510eb62b93SRony Efraim { 19523f7fb021SRony Efraim int port, err; 19533f7fb021SRony Efraim struct mlx4_vport_state *vp_admin; 19543f7fb021SRony Efraim struct mlx4_vport_oper_state *vp_oper; 1955449fc488SMatan Barak struct mlx4_active_ports actv_ports = mlx4_get_active_ports( 1956449fc488SMatan Barak &priv->dev, slave); 1957449fc488SMatan Barak int min_port = find_first_bit(actv_ports.ports, 1958449fc488SMatan Barak priv->dev.caps.num_ports) + 1; 1959449fc488SMatan Barak int max_port = min_port - 1 + 1960449fc488SMatan Barak bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports); 19613f7fb021SRony Efraim 1962449fc488SMatan Barak for (port = min_port; port <= max_port; port++) { 1963449fc488SMatan Barak if (!test_bit(port - 1, actv_ports.ports)) 1964449fc488SMatan Barak continue; 196599ec41d0SJack Morgenstein priv->mfunc.master.vf_oper[slave].smi_enabled[port] = 196699ec41d0SJack Morgenstein priv->mfunc.master.vf_admin[slave].enable_smi[port]; 19673f7fb021SRony Efraim vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port]; 19683f7fb021SRony Efraim vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port]; 19693f7fb021SRony Efraim vp_oper->state = *vp_admin; 19703f7fb021SRony Efraim if (MLX4_VGT != vp_admin->default_vlan) { 19713f7fb021SRony Efraim err = __mlx4_register_vlan(&priv->dev, port, 19723f7fb021SRony Efraim vp_admin->default_vlan, &(vp_oper->vlan_idx)); 19733f7fb021SRony Efraim if (err) { 19743f7fb021SRony Efraim vp_oper->vlan_idx = NO_INDX; 19751a91de28SJoe Perches mlx4_warn(&priv->dev, 19761a84db56SMasanari Iida "No vlan resources slave %d, port %d\n", 19773f7fb021SRony Efraim slave, port); 19783f7fb021SRony Efraim return err; 19793f7fb021SRony Efraim } 19801a91de28SJoe Perches mlx4_dbg(&priv->dev, "alloc vlan %d idx %d slave %d port %d\n", 19813f7fb021SRony Efraim (int)(vp_oper->state.default_vlan), 19823f7fb021SRony Efraim vp_oper->vlan_idx, slave, port); 19833f7fb021SRony Efraim } 1984e6b6a231SRony Efraim if (vp_admin->spoofchk) { 1985e6b6a231SRony Efraim vp_oper->mac_idx = __mlx4_register_mac(&priv->dev, 1986e6b6a231SRony Efraim port, 1987e6b6a231SRony Efraim vp_admin->mac); 1988e6b6a231SRony Efraim if (0 > vp_oper->mac_idx) { 1989e6b6a231SRony Efraim err = vp_oper->mac_idx; 1990e6b6a231SRony Efraim vp_oper->mac_idx = NO_INDX; 19911a91de28SJoe Perches mlx4_warn(&priv->dev, 19921a84db56SMasanari Iida "No mac resources slave %d, port %d\n", 1993e6b6a231SRony Efraim slave, port); 1994e6b6a231SRony Efraim return err; 1995e6b6a231SRony Efraim } 19961a91de28SJoe Perches mlx4_dbg(&priv->dev, "alloc mac %llx idx %d slave %d port %d\n", 1997e6b6a231SRony Efraim vp_oper->state.mac, vp_oper->mac_idx, slave, port); 1998e6b6a231SRony Efraim } 19990eb62b93SRony Efraim } 20000eb62b93SRony Efraim return 0; 20010eb62b93SRony Efraim } 20020eb62b93SRony Efraim 20033f7fb021SRony Efraim static void mlx4_master_deactivate_admin_state(struct mlx4_priv *priv, int slave) 20043f7fb021SRony Efraim { 20053f7fb021SRony Efraim int port; 20063f7fb021SRony Efraim struct mlx4_vport_oper_state *vp_oper; 2007449fc488SMatan Barak struct mlx4_active_ports actv_ports = mlx4_get_active_ports( 2008449fc488SMatan Barak &priv->dev, slave); 2009449fc488SMatan Barak int min_port = find_first_bit(actv_ports.ports, 2010449fc488SMatan Barak priv->dev.caps.num_ports) + 1; 2011449fc488SMatan Barak int max_port = min_port - 1 + 2012449fc488SMatan Barak bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports); 20133f7fb021SRony Efraim 2014449fc488SMatan Barak 2015449fc488SMatan Barak for (port = min_port; port <= max_port; port++) { 2016449fc488SMatan Barak if (!test_bit(port - 1, actv_ports.ports)) 2017449fc488SMatan Barak continue; 201899ec41d0SJack Morgenstein priv->mfunc.master.vf_oper[slave].smi_enabled[port] = 201999ec41d0SJack Morgenstein MLX4_VF_SMI_DISABLED; 20203f7fb021SRony Efraim vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port]; 20213f7fb021SRony Efraim if (NO_INDX != vp_oper->vlan_idx) { 20223f7fb021SRony Efraim __mlx4_unregister_vlan(&priv->dev, 20232009d005SJack Morgenstein port, vp_oper->state.default_vlan); 20243f7fb021SRony Efraim vp_oper->vlan_idx = NO_INDX; 20253f7fb021SRony Efraim } 2026e6b6a231SRony Efraim if (NO_INDX != vp_oper->mac_idx) { 2027c32b7dfbSJack Morgenstein __mlx4_unregister_mac(&priv->dev, port, vp_oper->state.mac); 2028e6b6a231SRony Efraim vp_oper->mac_idx = NO_INDX; 2029e6b6a231SRony Efraim } 20303f7fb021SRony Efraim } 20313f7fb021SRony Efraim return; 20323f7fb021SRony Efraim } 20333f7fb021SRony Efraim 2034e8f081aaSYevgeny Petrilin static void mlx4_master_do_cmd(struct mlx4_dev *dev, int slave, u8 cmd, 2035e8f081aaSYevgeny Petrilin u16 param, u8 toggle) 2036e8f081aaSYevgeny Petrilin { 2037e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = mlx4_priv(dev); 2038e8f081aaSYevgeny Petrilin struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state; 2039e8f081aaSYevgeny Petrilin u32 reply; 2040e8f081aaSYevgeny Petrilin u8 is_going_down = 0; 2041803143fbSMarcel Apfelbaum int i; 2042311f813aSJack Morgenstein unsigned long flags; 2043e8f081aaSYevgeny Petrilin 2044e8f081aaSYevgeny Petrilin slave_state[slave].comm_toggle ^= 1; 2045e8f081aaSYevgeny Petrilin reply = (u32) slave_state[slave].comm_toggle << 31; 2046e8f081aaSYevgeny Petrilin if (toggle != slave_state[slave].comm_toggle) { 20471a91de28SJoe Perches mlx4_warn(dev, "Incorrect toggle %d from slave %d. *** MASTER STATE COMPROMISED ***\n", 20481a91de28SJoe Perches toggle, slave); 2049e8f081aaSYevgeny Petrilin goto reset_slave; 2050e8f081aaSYevgeny Petrilin } 2051e8f081aaSYevgeny Petrilin if (cmd == MLX4_COMM_CMD_RESET) { 2052e8f081aaSYevgeny Petrilin mlx4_warn(dev, "Received reset from slave:%d\n", slave); 2053e8f081aaSYevgeny Petrilin slave_state[slave].active = false; 20542c957ff2SJack Morgenstein slave_state[slave].old_vlan_api = false; 20553f7fb021SRony Efraim mlx4_master_deactivate_admin_state(priv, slave); 2056803143fbSMarcel Apfelbaum for (i = 0; i < MLX4_EVENT_TYPES_NUM; ++i) { 2057803143fbSMarcel Apfelbaum slave_state[slave].event_eq[i].eqn = -1; 2058803143fbSMarcel Apfelbaum slave_state[slave].event_eq[i].token = 0; 2059803143fbSMarcel Apfelbaum } 2060e8f081aaSYevgeny Petrilin /*check if we are in the middle of FLR process, 2061e8f081aaSYevgeny Petrilin if so return "retry" status to the slave*/ 2062162344edSOr Gerlitz if (MLX4_COMM_CMD_FLR == slave_state[slave].last_cmd) 2063e8f081aaSYevgeny Petrilin goto inform_slave_state; 2064e8f081aaSYevgeny Petrilin 2065fc06573dSJack Morgenstein mlx4_dispatch_event(dev, MLX4_DEV_EVENT_SLAVE_SHUTDOWN, slave); 2066fc06573dSJack Morgenstein 2067e8f081aaSYevgeny Petrilin /* write the version in the event field */ 2068e8f081aaSYevgeny Petrilin reply |= mlx4_comm_get_version(); 2069e8f081aaSYevgeny Petrilin 2070e8f081aaSYevgeny Petrilin goto reset_slave; 2071e8f081aaSYevgeny Petrilin } 2072e8f081aaSYevgeny Petrilin /*command from slave in the middle of FLR*/ 2073e8f081aaSYevgeny Petrilin if (cmd != MLX4_COMM_CMD_RESET && 2074e8f081aaSYevgeny Petrilin MLX4_COMM_CMD_FLR == slave_state[slave].last_cmd) { 20751a91de28SJoe Perches mlx4_warn(dev, "slave:%d is Trying to run cmd(0x%x) in the middle of FLR\n", 20761a91de28SJoe Perches slave, cmd); 2077e8f081aaSYevgeny Petrilin return; 2078e8f081aaSYevgeny Petrilin } 2079e8f081aaSYevgeny Petrilin 2080e8f081aaSYevgeny Petrilin switch (cmd) { 2081e8f081aaSYevgeny Petrilin case MLX4_COMM_CMD_VHCR0: 2082e8f081aaSYevgeny Petrilin if (slave_state[slave].last_cmd != MLX4_COMM_CMD_RESET) 2083e8f081aaSYevgeny Petrilin goto reset_slave; 2084e8f081aaSYevgeny Petrilin slave_state[slave].vhcr_dma = ((u64) param) << 48; 2085e8f081aaSYevgeny Petrilin priv->mfunc.master.slave_state[slave].cookie = 0; 2086e8f081aaSYevgeny Petrilin break; 2087e8f081aaSYevgeny Petrilin case MLX4_COMM_CMD_VHCR1: 2088e8f081aaSYevgeny Petrilin if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR0) 2089e8f081aaSYevgeny Petrilin goto reset_slave; 2090e8f081aaSYevgeny Petrilin slave_state[slave].vhcr_dma |= ((u64) param) << 32; 2091e8f081aaSYevgeny Petrilin break; 2092e8f081aaSYevgeny Petrilin case MLX4_COMM_CMD_VHCR2: 2093e8f081aaSYevgeny Petrilin if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR1) 2094e8f081aaSYevgeny Petrilin goto reset_slave; 2095e8f081aaSYevgeny Petrilin slave_state[slave].vhcr_dma |= ((u64) param) << 16; 2096e8f081aaSYevgeny Petrilin break; 2097e8f081aaSYevgeny Petrilin case MLX4_COMM_CMD_VHCR_EN: 2098e8f081aaSYevgeny Petrilin if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR2) 2099e8f081aaSYevgeny Petrilin goto reset_slave; 2100e8f081aaSYevgeny Petrilin slave_state[slave].vhcr_dma |= param; 21013f7fb021SRony Efraim if (mlx4_master_activate_admin_state(priv, slave)) 21023f7fb021SRony Efraim goto reset_slave; 2103e8f081aaSYevgeny Petrilin slave_state[slave].active = true; 2104fc06573dSJack Morgenstein mlx4_dispatch_event(dev, MLX4_DEV_EVENT_SLAVE_INIT, slave); 2105e8f081aaSYevgeny Petrilin break; 2106e8f081aaSYevgeny Petrilin case MLX4_COMM_CMD_VHCR_POST: 2107e8f081aaSYevgeny Petrilin if ((slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR_EN) && 210855ad3592SYishai Hadas (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR_POST)) { 210955ad3592SYishai Hadas mlx4_warn(dev, "slave:%d is out of sync, cmd=0x%x, last command=0x%x, reset is needed\n", 211055ad3592SYishai Hadas slave, cmd, slave_state[slave].last_cmd); 2111e8f081aaSYevgeny Petrilin goto reset_slave; 211255ad3592SYishai Hadas } 2113f3d4c89eSRoland Dreier 2114f3d4c89eSRoland Dreier mutex_lock(&priv->cmd.slave_cmd_mutex); 2115e8f081aaSYevgeny Petrilin if (mlx4_master_process_vhcr(dev, slave, NULL)) { 21161a91de28SJoe Perches mlx4_err(dev, "Failed processing vhcr for slave:%d, resetting slave\n", 21171a91de28SJoe Perches slave); 2118f3d4c89eSRoland Dreier mutex_unlock(&priv->cmd.slave_cmd_mutex); 2119e8f081aaSYevgeny Petrilin goto reset_slave; 2120e8f081aaSYevgeny Petrilin } 2121f3d4c89eSRoland Dreier mutex_unlock(&priv->cmd.slave_cmd_mutex); 2122e8f081aaSYevgeny Petrilin break; 2123e8f081aaSYevgeny Petrilin default: 2124e8f081aaSYevgeny Petrilin mlx4_warn(dev, "Bad comm cmd:%d from slave:%d\n", cmd, slave); 2125e8f081aaSYevgeny Petrilin goto reset_slave; 2126e8f081aaSYevgeny Petrilin } 2127311f813aSJack Morgenstein spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags); 2128e8f081aaSYevgeny Petrilin if (!slave_state[slave].is_slave_going_down) 2129e8f081aaSYevgeny Petrilin slave_state[slave].last_cmd = cmd; 2130e8f081aaSYevgeny Petrilin else 2131e8f081aaSYevgeny Petrilin is_going_down = 1; 2132311f813aSJack Morgenstein spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags); 2133e8f081aaSYevgeny Petrilin if (is_going_down) { 21341a91de28SJoe Perches mlx4_warn(dev, "Slave is going down aborting command(%d) executing from slave:%d\n", 2135e8f081aaSYevgeny Petrilin cmd, slave); 2136e8f081aaSYevgeny Petrilin return; 2137e8f081aaSYevgeny Petrilin } 2138e8f081aaSYevgeny Petrilin __raw_writel((__force u32) cpu_to_be32(reply), 2139e8f081aaSYevgeny Petrilin &priv->mfunc.comm[slave].slave_read); 2140e8f081aaSYevgeny Petrilin mmiowb(); 2141e8f081aaSYevgeny Petrilin 2142e8f081aaSYevgeny Petrilin return; 2143e8f081aaSYevgeny Petrilin 2144e8f081aaSYevgeny Petrilin reset_slave: 2145c82e9aa0SEli Cohen /* cleanup any slave resources */ 214655ad3592SYishai Hadas if (dev->persist->interface_state & MLX4_INTERFACE_STATE_UP) 2147c82e9aa0SEli Cohen mlx4_delete_all_resources_for_slave(dev, slave); 214855ad3592SYishai Hadas 214955ad3592SYishai Hadas if (cmd != MLX4_COMM_CMD_RESET) { 215055ad3592SYishai Hadas mlx4_warn(dev, "Turn on internal error to force reset, slave=%d, cmd=0x%x\n", 215155ad3592SYishai Hadas slave, cmd); 215255ad3592SYishai Hadas /* Turn on internal error letting slave reset itself immeditaly, 215355ad3592SYishai Hadas * otherwise it might take till timeout on command is passed 215455ad3592SYishai Hadas */ 215555ad3592SYishai Hadas reply |= ((u32)COMM_CHAN_EVENT_INTERNAL_ERR); 215655ad3592SYishai Hadas } 215755ad3592SYishai Hadas 2158311f813aSJack Morgenstein spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags); 2159e8f081aaSYevgeny Petrilin if (!slave_state[slave].is_slave_going_down) 2160e8f081aaSYevgeny Petrilin slave_state[slave].last_cmd = MLX4_COMM_CMD_RESET; 2161311f813aSJack Morgenstein spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags); 2162e8f081aaSYevgeny Petrilin /*with slave in the middle of flr, no need to clean resources again.*/ 2163e8f081aaSYevgeny Petrilin inform_slave_state: 2164e8f081aaSYevgeny Petrilin memset(&slave_state[slave].event_eq, 0, 2165e8f081aaSYevgeny Petrilin sizeof(struct mlx4_slave_event_eq_info)); 2166e8f081aaSYevgeny Petrilin __raw_writel((__force u32) cpu_to_be32(reply), 2167e8f081aaSYevgeny Petrilin &priv->mfunc.comm[slave].slave_read); 2168e8f081aaSYevgeny Petrilin wmb(); 2169e8f081aaSYevgeny Petrilin } 2170e8f081aaSYevgeny Petrilin 2171e8f081aaSYevgeny Petrilin /* master command processing */ 2172e8f081aaSYevgeny Petrilin void mlx4_master_comm_channel(struct work_struct *work) 2173e8f081aaSYevgeny Petrilin { 2174e8f081aaSYevgeny Petrilin struct mlx4_mfunc_master_ctx *master = 2175e8f081aaSYevgeny Petrilin container_of(work, 2176e8f081aaSYevgeny Petrilin struct mlx4_mfunc_master_ctx, 2177e8f081aaSYevgeny Petrilin comm_work); 2178e8f081aaSYevgeny Petrilin struct mlx4_mfunc *mfunc = 2179e8f081aaSYevgeny Petrilin container_of(master, struct mlx4_mfunc, master); 2180e8f081aaSYevgeny Petrilin struct mlx4_priv *priv = 2181e8f081aaSYevgeny Petrilin container_of(mfunc, struct mlx4_priv, mfunc); 2182e8f081aaSYevgeny Petrilin struct mlx4_dev *dev = &priv->dev; 2183e8f081aaSYevgeny Petrilin __be32 *bit_vec; 2184e8f081aaSYevgeny Petrilin u32 comm_cmd; 2185e8f081aaSYevgeny Petrilin u32 vec; 2186e8f081aaSYevgeny Petrilin int i, j, slave; 2187e8f081aaSYevgeny Petrilin int toggle; 2188e8f081aaSYevgeny Petrilin int served = 0; 2189e8f081aaSYevgeny Petrilin int reported = 0; 2190e8f081aaSYevgeny Petrilin u32 slt; 2191e8f081aaSYevgeny Petrilin 2192e8f081aaSYevgeny Petrilin bit_vec = master->comm_arm_bit_vector; 2193e8f081aaSYevgeny Petrilin for (i = 0; i < COMM_CHANNEL_BIT_ARRAY_SIZE; i++) { 2194e8f081aaSYevgeny Petrilin vec = be32_to_cpu(bit_vec[i]); 2195e8f081aaSYevgeny Petrilin for (j = 0; j < 32; j++) { 2196e8f081aaSYevgeny Petrilin if (!(vec & (1 << j))) 2197e8f081aaSYevgeny Petrilin continue; 2198e8f081aaSYevgeny Petrilin ++reported; 2199e8f081aaSYevgeny Petrilin slave = (i * 32) + j; 2200e8f081aaSYevgeny Petrilin comm_cmd = swab32(readl( 2201e8f081aaSYevgeny Petrilin &mfunc->comm[slave].slave_write)); 2202e8f081aaSYevgeny Petrilin slt = swab32(readl(&mfunc->comm[slave].slave_read)) 2203e8f081aaSYevgeny Petrilin >> 31; 2204e8f081aaSYevgeny Petrilin toggle = comm_cmd >> 31; 2205e8f081aaSYevgeny Petrilin if (toggle != slt) { 2206e8f081aaSYevgeny Petrilin if (master->slave_state[slave].comm_toggle 2207e8f081aaSYevgeny Petrilin != slt) { 2208c20862c8SAmir Vadai pr_info("slave %d out of sync. read toggle %d, state toggle %d. Resynching.\n", 22091a91de28SJoe Perches slave, slt, 2210e8f081aaSYevgeny Petrilin master->slave_state[slave].comm_toggle); 2211e8f081aaSYevgeny Petrilin master->slave_state[slave].comm_toggle = 2212e8f081aaSYevgeny Petrilin slt; 2213e8f081aaSYevgeny Petrilin } 2214e8f081aaSYevgeny Petrilin mlx4_master_do_cmd(dev, slave, 2215e8f081aaSYevgeny Petrilin comm_cmd >> 16 & 0xff, 2216e8f081aaSYevgeny Petrilin comm_cmd & 0xffff, toggle); 2217e8f081aaSYevgeny Petrilin ++served; 2218e8f081aaSYevgeny Petrilin } 2219e8f081aaSYevgeny Petrilin } 2220e8f081aaSYevgeny Petrilin } 2221e8f081aaSYevgeny Petrilin 2222e8f081aaSYevgeny Petrilin if (reported && reported != served) 22231a91de28SJoe Perches mlx4_warn(dev, "Got command event with bitmask from %d slaves but %d were served\n", 2224e8f081aaSYevgeny Petrilin reported, served); 2225e8f081aaSYevgeny Petrilin 2226e8f081aaSYevgeny Petrilin if (mlx4_ARM_COMM_CHANNEL(dev)) 2227e8f081aaSYevgeny Petrilin mlx4_warn(dev, "Failed to arm comm channel events\n"); 2228e8f081aaSYevgeny Petrilin } 2229e8f081aaSYevgeny Petrilin 2230ab9c17a0SJack Morgenstein static int sync_toggles(struct mlx4_dev *dev) 2231ab9c17a0SJack Morgenstein { 2232ab9c17a0SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 223355ad3592SYishai Hadas u32 wr_toggle; 223455ad3592SYishai Hadas u32 rd_toggle; 2235ab9c17a0SJack Morgenstein unsigned long end; 2236ab9c17a0SJack Morgenstein 223755ad3592SYishai Hadas wr_toggle = swab32(readl(&priv->mfunc.comm->slave_write)); 223855ad3592SYishai Hadas if (wr_toggle == 0xffffffff) 223955ad3592SYishai Hadas end = jiffies + msecs_to_jiffies(30000); 224055ad3592SYishai Hadas else 2241ab9c17a0SJack Morgenstein end = jiffies + msecs_to_jiffies(5000); 2242ab9c17a0SJack Morgenstein 2243ab9c17a0SJack Morgenstein while (time_before(jiffies, end)) { 224455ad3592SYishai Hadas rd_toggle = swab32(readl(&priv->mfunc.comm->slave_read)); 224555ad3592SYishai Hadas if (wr_toggle == 0xffffffff || rd_toggle == 0xffffffff) { 224655ad3592SYishai Hadas /* PCI might be offline */ 224755ad3592SYishai Hadas msleep(100); 224855ad3592SYishai Hadas wr_toggle = swab32(readl(&priv->mfunc.comm-> 224955ad3592SYishai Hadas slave_write)); 225055ad3592SYishai Hadas continue; 225155ad3592SYishai Hadas } 225255ad3592SYishai Hadas 225355ad3592SYishai Hadas if (rd_toggle >> 31 == wr_toggle >> 31) { 225455ad3592SYishai Hadas priv->cmd.comm_toggle = rd_toggle >> 31; 2255ab9c17a0SJack Morgenstein return 0; 2256ab9c17a0SJack Morgenstein } 2257ab9c17a0SJack Morgenstein 2258ab9c17a0SJack Morgenstein cond_resched(); 2259ab9c17a0SJack Morgenstein } 2260ab9c17a0SJack Morgenstein 2261ab9c17a0SJack Morgenstein /* 2262ab9c17a0SJack Morgenstein * we could reach here if for example the previous VM using this 2263ab9c17a0SJack Morgenstein * function misbehaved and left the channel with unsynced state. We 2264ab9c17a0SJack Morgenstein * should fix this here and give this VM a chance to use a properly 2265ab9c17a0SJack Morgenstein * synced channel 2266ab9c17a0SJack Morgenstein */ 2267ab9c17a0SJack Morgenstein mlx4_warn(dev, "recovering from previously mis-behaved VM\n"); 2268ab9c17a0SJack Morgenstein __raw_writel((__force u32) 0, &priv->mfunc.comm->slave_read); 2269ab9c17a0SJack Morgenstein __raw_writel((__force u32) 0, &priv->mfunc.comm->slave_write); 2270ab9c17a0SJack Morgenstein priv->cmd.comm_toggle = 0; 2271ab9c17a0SJack Morgenstein 2272ab9c17a0SJack Morgenstein return 0; 2273ab9c17a0SJack Morgenstein } 2274ab9c17a0SJack Morgenstein 2275ab9c17a0SJack Morgenstein int mlx4_multi_func_init(struct mlx4_dev *dev) 2276ab9c17a0SJack Morgenstein { 2277ab9c17a0SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 2278ab9c17a0SJack Morgenstein struct mlx4_slave_state *s_state; 2279803143fbSMarcel Apfelbaum int i, j, err, port; 2280ab9c17a0SJack Morgenstein 2281ab9c17a0SJack Morgenstein if (mlx4_is_master(dev)) 2282ab9c17a0SJack Morgenstein priv->mfunc.comm = 2283872bf2fbSYishai Hadas ioremap(pci_resource_start(dev->persist->pdev, 2284872bf2fbSYishai Hadas priv->fw.comm_bar) + 2285ab9c17a0SJack Morgenstein priv->fw.comm_base, MLX4_COMM_PAGESIZE); 2286ab9c17a0SJack Morgenstein else 2287ab9c17a0SJack Morgenstein priv->mfunc.comm = 2288872bf2fbSYishai Hadas ioremap(pci_resource_start(dev->persist->pdev, 2) + 2289ab9c17a0SJack Morgenstein MLX4_SLAVE_COMM_BASE, MLX4_COMM_PAGESIZE); 2290ab9c17a0SJack Morgenstein if (!priv->mfunc.comm) { 22911a91de28SJoe Perches mlx4_err(dev, "Couldn't map communication vector\n"); 2292ab9c17a0SJack Morgenstein goto err_vhcr; 2293ab9c17a0SJack Morgenstein } 2294ab9c17a0SJack Morgenstein 2295ab9c17a0SJack Morgenstein if (mlx4_is_master(dev)) { 22964abccb61SIdo Shamay struct mlx4_vf_oper_state *vf_oper; 22974abccb61SIdo Shamay struct mlx4_vf_admin_state *vf_admin; 22984abccb61SIdo Shamay 2299ab9c17a0SJack Morgenstein priv->mfunc.master.slave_state = 2300ab9c17a0SJack Morgenstein kzalloc(dev->num_slaves * 2301ab9c17a0SJack Morgenstein sizeof(struct mlx4_slave_state), GFP_KERNEL); 2302ab9c17a0SJack Morgenstein if (!priv->mfunc.master.slave_state) 2303ab9c17a0SJack Morgenstein goto err_comm; 2304ab9c17a0SJack Morgenstein 23050eb62b93SRony Efraim priv->mfunc.master.vf_admin = 23060eb62b93SRony Efraim kzalloc(dev->num_slaves * 23070eb62b93SRony Efraim sizeof(struct mlx4_vf_admin_state), GFP_KERNEL); 23080eb62b93SRony Efraim if (!priv->mfunc.master.vf_admin) 23090eb62b93SRony Efraim goto err_comm_admin; 23100eb62b93SRony Efraim 23110eb62b93SRony Efraim priv->mfunc.master.vf_oper = 23120eb62b93SRony Efraim kzalloc(dev->num_slaves * 23130eb62b93SRony Efraim sizeof(struct mlx4_vf_oper_state), GFP_KERNEL); 23140eb62b93SRony Efraim if (!priv->mfunc.master.vf_oper) 23150eb62b93SRony Efraim goto err_comm_oper; 23160eb62b93SRony Efraim 2317ab9c17a0SJack Morgenstein for (i = 0; i < dev->num_slaves; ++i) { 23184abccb61SIdo Shamay vf_admin = &priv->mfunc.master.vf_admin[i]; 23194abccb61SIdo Shamay vf_oper = &priv->mfunc.master.vf_oper[i]; 2320ab9c17a0SJack Morgenstein s_state = &priv->mfunc.master.slave_state[i]; 2321ab9c17a0SJack Morgenstein s_state->last_cmd = MLX4_COMM_CMD_RESET; 2322bffb023aSJack Morgenstein mutex_init(&priv->mfunc.master.gen_eqe_mutex[i]); 2323803143fbSMarcel Apfelbaum for (j = 0; j < MLX4_EVENT_TYPES_NUM; ++j) 2324803143fbSMarcel Apfelbaum s_state->event_eq[j].eqn = -1; 2325ab9c17a0SJack Morgenstein __raw_writel((__force u32) 0, 2326ab9c17a0SJack Morgenstein &priv->mfunc.comm[i].slave_write); 2327ab9c17a0SJack Morgenstein __raw_writel((__force u32) 0, 2328ab9c17a0SJack Morgenstein &priv->mfunc.comm[i].slave_read); 2329ab9c17a0SJack Morgenstein mmiowb(); 2330ab9c17a0SJack Morgenstein for (port = 1; port <= MLX4_MAX_PORTS; port++) { 23314abccb61SIdo Shamay struct mlx4_vport_state *admin_vport; 23324abccb61SIdo Shamay struct mlx4_vport_state *oper_vport; 23334abccb61SIdo Shamay 2334ab9c17a0SJack Morgenstein s_state->vlan_filter[port] = 2335ab9c17a0SJack Morgenstein kzalloc(sizeof(struct mlx4_vlan_fltr), 2336ab9c17a0SJack Morgenstein GFP_KERNEL); 2337ab9c17a0SJack Morgenstein if (!s_state->vlan_filter[port]) { 2338ab9c17a0SJack Morgenstein if (--port) 2339ab9c17a0SJack Morgenstein kfree(s_state->vlan_filter[port]); 2340ab9c17a0SJack Morgenstein goto err_slaves; 2341ab9c17a0SJack Morgenstein } 23424abccb61SIdo Shamay 23434abccb61SIdo Shamay admin_vport = &vf_admin->vport[port]; 23444abccb61SIdo Shamay oper_vport = &vf_oper->vport[port].state; 2345ab9c17a0SJack Morgenstein INIT_LIST_HEAD(&s_state->mcast_filters[port]); 23464abccb61SIdo Shamay admin_vport->default_vlan = MLX4_VGT; 23474abccb61SIdo Shamay oper_vport->default_vlan = MLX4_VGT; 234808068cd5SIdo Shamay admin_vport->qos_vport = 234908068cd5SIdo Shamay MLX4_VPP_DEFAULT_VPORT; 235008068cd5SIdo Shamay oper_vport->qos_vport = MLX4_VPP_DEFAULT_VPORT; 23514abccb61SIdo Shamay vf_oper->vport[port].vlan_idx = NO_INDX; 23524abccb61SIdo Shamay vf_oper->vport[port].mac_idx = NO_INDX; 2353*fb517a4fSYishai Hadas mlx4_set_random_admin_guid(dev, i, port); 2354ab9c17a0SJack Morgenstein } 2355ab9c17a0SJack Morgenstein spin_lock_init(&s_state->lock); 2356ab9c17a0SJack Morgenstein } 2357ab9c17a0SJack Morgenstein 2358666672d4SIdo Shamay if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP) { 2359666672d4SIdo Shamay for (port = 1; port <= dev->caps.num_ports; port++) { 2360666672d4SIdo Shamay if (mlx4_is_eth(dev, port)) { 2361666672d4SIdo Shamay mlx4_set_default_port_qos(dev, port); 2362666672d4SIdo Shamay mlx4_allocate_port_vpps(dev, port); 2363666672d4SIdo Shamay } 2364666672d4SIdo Shamay } 2365666672d4SIdo Shamay } 2366666672d4SIdo Shamay 236708ff3235SOr Gerlitz memset(&priv->mfunc.master.cmd_eqe, 0, dev->caps.eqe_size); 2368ab9c17a0SJack Morgenstein priv->mfunc.master.cmd_eqe.type = MLX4_EVENT_TYPE_CMD; 2369ab9c17a0SJack Morgenstein INIT_WORK(&priv->mfunc.master.comm_work, 2370ab9c17a0SJack Morgenstein mlx4_master_comm_channel); 2371ab9c17a0SJack Morgenstein INIT_WORK(&priv->mfunc.master.slave_event_work, 2372ab9c17a0SJack Morgenstein mlx4_gen_slave_eqe); 2373ab9c17a0SJack Morgenstein INIT_WORK(&priv->mfunc.master.slave_flr_event_work, 2374ab9c17a0SJack Morgenstein mlx4_master_handle_slave_flr); 2375ab9c17a0SJack Morgenstein spin_lock_init(&priv->mfunc.master.slave_state_lock); 2376992e8e6eSJack Morgenstein spin_lock_init(&priv->mfunc.master.slave_eq.event_lock); 2377ab9c17a0SJack Morgenstein priv->mfunc.master.comm_wq = 2378ab9c17a0SJack Morgenstein create_singlethread_workqueue("mlx4_comm"); 2379ab9c17a0SJack Morgenstein if (!priv->mfunc.master.comm_wq) 2380ab9c17a0SJack Morgenstein goto err_slaves; 2381ab9c17a0SJack Morgenstein 2382ab9c17a0SJack Morgenstein if (mlx4_init_resource_tracker(dev)) 2383ab9c17a0SJack Morgenstein goto err_thread; 2384ab9c17a0SJack Morgenstein 2385ab9c17a0SJack Morgenstein } else { 2386ab9c17a0SJack Morgenstein err = sync_toggles(dev); 2387ab9c17a0SJack Morgenstein if (err) { 2388ab9c17a0SJack Morgenstein mlx4_err(dev, "Couldn't sync toggles\n"); 2389ab9c17a0SJack Morgenstein goto err_comm; 2390ab9c17a0SJack Morgenstein } 2391ab9c17a0SJack Morgenstein } 2392ab9c17a0SJack Morgenstein return 0; 2393ab9c17a0SJack Morgenstein 2394ab9c17a0SJack Morgenstein err_thread: 2395ab9c17a0SJack Morgenstein flush_workqueue(priv->mfunc.master.comm_wq); 2396ab9c17a0SJack Morgenstein destroy_workqueue(priv->mfunc.master.comm_wq); 2397ab9c17a0SJack Morgenstein err_slaves: 2398ab9c17a0SJack Morgenstein while (--i) { 2399ab9c17a0SJack Morgenstein for (port = 1; port <= MLX4_MAX_PORTS; port++) 2400ab9c17a0SJack Morgenstein kfree(priv->mfunc.master.slave_state[i].vlan_filter[port]); 2401ab9c17a0SJack Morgenstein } 24020eb62b93SRony Efraim kfree(priv->mfunc.master.vf_oper); 24030eb62b93SRony Efraim err_comm_oper: 24040eb62b93SRony Efraim kfree(priv->mfunc.master.vf_admin); 24050eb62b93SRony Efraim err_comm_admin: 2406ab9c17a0SJack Morgenstein kfree(priv->mfunc.master.slave_state); 2407ab9c17a0SJack Morgenstein err_comm: 2408ab9c17a0SJack Morgenstein iounmap(priv->mfunc.comm); 2409ab9c17a0SJack Morgenstein err_vhcr: 2410872bf2fbSYishai Hadas dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE, 2411ab9c17a0SJack Morgenstein priv->mfunc.vhcr, 2412ab9c17a0SJack Morgenstein priv->mfunc.vhcr_dma); 2413ab9c17a0SJack Morgenstein priv->mfunc.vhcr = NULL; 2414ab9c17a0SJack Morgenstein return -ENOMEM; 2415ab9c17a0SJack Morgenstein } 2416ab9c17a0SJack Morgenstein 24175a2cc190SJeff Kirsher int mlx4_cmd_init(struct mlx4_dev *dev) 24185a2cc190SJeff Kirsher { 24195a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 2420ffc39f6dSMatan Barak int flags = 0; 24215a2cc190SJeff Kirsher 2422ffc39f6dSMatan Barak if (!priv->cmd.initialized) { 2423f3d4c89eSRoland Dreier mutex_init(&priv->cmd.slave_cmd_mutex); 24245a2cc190SJeff Kirsher sema_init(&priv->cmd.poll_sem, 1); 24255a2cc190SJeff Kirsher priv->cmd.use_events = 0; 24265a2cc190SJeff Kirsher priv->cmd.toggle = 1; 2427ffc39f6dSMatan Barak priv->cmd.initialized = 1; 2428ffc39f6dSMatan Barak flags |= MLX4_CMD_CLEANUP_STRUCT; 2429ffc39f6dSMatan Barak } 24305a2cc190SJeff Kirsher 2431ffc39f6dSMatan Barak if (!mlx4_is_slave(dev) && !priv->cmd.hcr) { 2432872bf2fbSYishai Hadas priv->cmd.hcr = ioremap(pci_resource_start(dev->persist->pdev, 2433872bf2fbSYishai Hadas 0) + MLX4_HCR_BASE, MLX4_HCR_SIZE); 24345a2cc190SJeff Kirsher if (!priv->cmd.hcr) { 24351a91de28SJoe Perches mlx4_err(dev, "Couldn't map command register\n"); 2436ffc39f6dSMatan Barak goto err; 24375a2cc190SJeff Kirsher } 2438ffc39f6dSMatan Barak flags |= MLX4_CMD_CLEANUP_HCR; 2439e8f081aaSYevgeny Petrilin } 24405a2cc190SJeff Kirsher 2441ffc39f6dSMatan Barak if (mlx4_is_mfunc(dev) && !priv->mfunc.vhcr) { 2442872bf2fbSYishai Hadas priv->mfunc.vhcr = dma_alloc_coherent(&dev->persist->pdev->dev, 2443872bf2fbSYishai Hadas PAGE_SIZE, 2444f3d4c89eSRoland Dreier &priv->mfunc.vhcr_dma, 2445f3d4c89eSRoland Dreier GFP_KERNEL); 2446d0320f75SJoe Perches if (!priv->mfunc.vhcr) 2447ffc39f6dSMatan Barak goto err; 2448ffc39f6dSMatan Barak 2449ffc39f6dSMatan Barak flags |= MLX4_CMD_CLEANUP_VHCR; 2450f3d4c89eSRoland Dreier } 2451f3d4c89eSRoland Dreier 2452ffc39f6dSMatan Barak if (!priv->cmd.pool) { 2453872bf2fbSYishai Hadas priv->cmd.pool = pci_pool_create("mlx4_cmd", 2454872bf2fbSYishai Hadas dev->persist->pdev, 24555a2cc190SJeff Kirsher MLX4_MAILBOX_SIZE, 24565a2cc190SJeff Kirsher MLX4_MAILBOX_SIZE, 0); 2457e8f081aaSYevgeny Petrilin if (!priv->cmd.pool) 2458ffc39f6dSMatan Barak goto err; 2459ffc39f6dSMatan Barak 2460ffc39f6dSMatan Barak flags |= MLX4_CMD_CLEANUP_POOL; 2461ffc39f6dSMatan Barak } 24625a2cc190SJeff Kirsher 24635a2cc190SJeff Kirsher return 0; 2464e8f081aaSYevgeny Petrilin 2465ffc39f6dSMatan Barak err: 2466ffc39f6dSMatan Barak mlx4_cmd_cleanup(dev, flags); 2467e8f081aaSYevgeny Petrilin return -ENOMEM; 24685a2cc190SJeff Kirsher } 24695a2cc190SJeff Kirsher 247055ad3592SYishai Hadas void mlx4_report_internal_err_comm_event(struct mlx4_dev *dev) 247155ad3592SYishai Hadas { 247255ad3592SYishai Hadas struct mlx4_priv *priv = mlx4_priv(dev); 247355ad3592SYishai Hadas int slave; 247455ad3592SYishai Hadas u32 slave_read; 247555ad3592SYishai Hadas 247655ad3592SYishai Hadas /* Report an internal error event to all 247755ad3592SYishai Hadas * communication channels. 247855ad3592SYishai Hadas */ 247955ad3592SYishai Hadas for (slave = 0; slave < dev->num_slaves; slave++) { 248055ad3592SYishai Hadas slave_read = swab32(readl(&priv->mfunc.comm[slave].slave_read)); 248155ad3592SYishai Hadas slave_read |= (u32)COMM_CHAN_EVENT_INTERNAL_ERR; 248255ad3592SYishai Hadas __raw_writel((__force u32)cpu_to_be32(slave_read), 248355ad3592SYishai Hadas &priv->mfunc.comm[slave].slave_read); 248455ad3592SYishai Hadas /* Make sure that our comm channel write doesn't 248555ad3592SYishai Hadas * get mixed in with writes from another CPU. 248655ad3592SYishai Hadas */ 248755ad3592SYishai Hadas mmiowb(); 248855ad3592SYishai Hadas } 248955ad3592SYishai Hadas } 249055ad3592SYishai Hadas 2491ab9c17a0SJack Morgenstein void mlx4_multi_func_cleanup(struct mlx4_dev *dev) 2492ab9c17a0SJack Morgenstein { 2493ab9c17a0SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 2494ab9c17a0SJack Morgenstein int i, port; 2495ab9c17a0SJack Morgenstein 2496ab9c17a0SJack Morgenstein if (mlx4_is_master(dev)) { 2497ab9c17a0SJack Morgenstein flush_workqueue(priv->mfunc.master.comm_wq); 2498ab9c17a0SJack Morgenstein destroy_workqueue(priv->mfunc.master.comm_wq); 2499ab9c17a0SJack Morgenstein for (i = 0; i < dev->num_slaves; i++) { 2500ab9c17a0SJack Morgenstein for (port = 1; port <= MLX4_MAX_PORTS; port++) 2501ab9c17a0SJack Morgenstein kfree(priv->mfunc.master.slave_state[i].vlan_filter[port]); 2502ab9c17a0SJack Morgenstein } 2503ab9c17a0SJack Morgenstein kfree(priv->mfunc.master.slave_state); 25040eb62b93SRony Efraim kfree(priv->mfunc.master.vf_admin); 25050eb62b93SRony Efraim kfree(priv->mfunc.master.vf_oper); 250655ad3592SYishai Hadas dev->num_slaves = 0; 2507f08ad06cSEugenia Emantayev } 2508f08ad06cSEugenia Emantayev 2509ab9c17a0SJack Morgenstein iounmap(priv->mfunc.comm); 2510ab9c17a0SJack Morgenstein } 2511ab9c17a0SJack Morgenstein 2512ffc39f6dSMatan Barak void mlx4_cmd_cleanup(struct mlx4_dev *dev, int cleanup_mask) 25135a2cc190SJeff Kirsher { 25145a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 25155a2cc190SJeff Kirsher 2516ffc39f6dSMatan Barak if (priv->cmd.pool && (cleanup_mask & MLX4_CMD_CLEANUP_POOL)) { 25175a2cc190SJeff Kirsher pci_pool_destroy(priv->cmd.pool); 2518ffc39f6dSMatan Barak priv->cmd.pool = NULL; 2519ffc39f6dSMatan Barak } 2520e8f081aaSYevgeny Petrilin 2521ffc39f6dSMatan Barak if (!mlx4_is_slave(dev) && priv->cmd.hcr && 2522ffc39f6dSMatan Barak (cleanup_mask & MLX4_CMD_CLEANUP_HCR)) { 25235a2cc190SJeff Kirsher iounmap(priv->cmd.hcr); 2524ffc39f6dSMatan Barak priv->cmd.hcr = NULL; 2525ffc39f6dSMatan Barak } 2526ffc39f6dSMatan Barak if (mlx4_is_mfunc(dev) && priv->mfunc.vhcr && 2527ffc39f6dSMatan Barak (cleanup_mask & MLX4_CMD_CLEANUP_VHCR)) { 2528872bf2fbSYishai Hadas dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE, 2529f3d4c89eSRoland Dreier priv->mfunc.vhcr, priv->mfunc.vhcr_dma); 2530f3d4c89eSRoland Dreier priv->mfunc.vhcr = NULL; 25315a2cc190SJeff Kirsher } 2532ffc39f6dSMatan Barak if (priv->cmd.initialized && (cleanup_mask & MLX4_CMD_CLEANUP_STRUCT)) 2533ffc39f6dSMatan Barak priv->cmd.initialized = 0; 2534ffc39f6dSMatan Barak } 25355a2cc190SJeff Kirsher 25365a2cc190SJeff Kirsher /* 25375a2cc190SJeff Kirsher * Switch to using events to issue FW commands (can only be called 25385a2cc190SJeff Kirsher * after event queue for command events has been initialized). 25395a2cc190SJeff Kirsher */ 25405a2cc190SJeff Kirsher int mlx4_cmd_use_events(struct mlx4_dev *dev) 25415a2cc190SJeff Kirsher { 25425a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 25435a2cc190SJeff Kirsher int i; 2544e8f081aaSYevgeny Petrilin int err = 0; 25455a2cc190SJeff Kirsher 25465a2cc190SJeff Kirsher priv->cmd.context = kmalloc(priv->cmd.max_cmds * 25475a2cc190SJeff Kirsher sizeof (struct mlx4_cmd_context), 25485a2cc190SJeff Kirsher GFP_KERNEL); 25495a2cc190SJeff Kirsher if (!priv->cmd.context) 25505a2cc190SJeff Kirsher return -ENOMEM; 25515a2cc190SJeff Kirsher 25525a2cc190SJeff Kirsher for (i = 0; i < priv->cmd.max_cmds; ++i) { 25535a2cc190SJeff Kirsher priv->cmd.context[i].token = i; 25545a2cc190SJeff Kirsher priv->cmd.context[i].next = i + 1; 2555f5aef5aaSYishai Hadas /* To support fatal error flow, initialize all 2556f5aef5aaSYishai Hadas * cmd contexts to allow simulating completions 2557f5aef5aaSYishai Hadas * with complete() at any time. 2558f5aef5aaSYishai Hadas */ 2559f5aef5aaSYishai Hadas init_completion(&priv->cmd.context[i].done); 25605a2cc190SJeff Kirsher } 25615a2cc190SJeff Kirsher 25625a2cc190SJeff Kirsher priv->cmd.context[priv->cmd.max_cmds - 1].next = -1; 25635a2cc190SJeff Kirsher priv->cmd.free_head = 0; 25645a2cc190SJeff Kirsher 25655a2cc190SJeff Kirsher sema_init(&priv->cmd.event_sem, priv->cmd.max_cmds); 25665a2cc190SJeff Kirsher spin_lock_init(&priv->cmd.context_lock); 25675a2cc190SJeff Kirsher 25685a2cc190SJeff Kirsher for (priv->cmd.token_mask = 1; 25695a2cc190SJeff Kirsher priv->cmd.token_mask < priv->cmd.max_cmds; 25705a2cc190SJeff Kirsher priv->cmd.token_mask <<= 1) 25715a2cc190SJeff Kirsher ; /* nothing */ 25725a2cc190SJeff Kirsher --priv->cmd.token_mask; 25735a2cc190SJeff Kirsher 2574e8f081aaSYevgeny Petrilin down(&priv->cmd.poll_sem); 25755a2cc190SJeff Kirsher priv->cmd.use_events = 1; 25765a2cc190SJeff Kirsher 2577e8f081aaSYevgeny Petrilin return err; 25785a2cc190SJeff Kirsher } 25795a2cc190SJeff Kirsher 25805a2cc190SJeff Kirsher /* 25815a2cc190SJeff Kirsher * Switch back to polling (used when shutting down the device) 25825a2cc190SJeff Kirsher */ 25835a2cc190SJeff Kirsher void mlx4_cmd_use_polling(struct mlx4_dev *dev) 25845a2cc190SJeff Kirsher { 25855a2cc190SJeff Kirsher struct mlx4_priv *priv = mlx4_priv(dev); 25865a2cc190SJeff Kirsher int i; 25875a2cc190SJeff Kirsher 25885a2cc190SJeff Kirsher priv->cmd.use_events = 0; 25895a2cc190SJeff Kirsher 25905a2cc190SJeff Kirsher for (i = 0; i < priv->cmd.max_cmds; ++i) 25915a2cc190SJeff Kirsher down(&priv->cmd.event_sem); 25925a2cc190SJeff Kirsher 25935a2cc190SJeff Kirsher kfree(priv->cmd.context); 25945a2cc190SJeff Kirsher 25955a2cc190SJeff Kirsher up(&priv->cmd.poll_sem); 25965a2cc190SJeff Kirsher } 25975a2cc190SJeff Kirsher 25985a2cc190SJeff Kirsher struct mlx4_cmd_mailbox *mlx4_alloc_cmd_mailbox(struct mlx4_dev *dev) 25995a2cc190SJeff Kirsher { 26005a2cc190SJeff Kirsher struct mlx4_cmd_mailbox *mailbox; 26015a2cc190SJeff Kirsher 26025a2cc190SJeff Kirsher mailbox = kmalloc(sizeof *mailbox, GFP_KERNEL); 26035a2cc190SJeff Kirsher if (!mailbox) 26045a2cc190SJeff Kirsher return ERR_PTR(-ENOMEM); 26055a2cc190SJeff Kirsher 26065a2cc190SJeff Kirsher mailbox->buf = pci_pool_alloc(mlx4_priv(dev)->cmd.pool, GFP_KERNEL, 26075a2cc190SJeff Kirsher &mailbox->dma); 26085a2cc190SJeff Kirsher if (!mailbox->buf) { 26095a2cc190SJeff Kirsher kfree(mailbox); 26105a2cc190SJeff Kirsher return ERR_PTR(-ENOMEM); 26115a2cc190SJeff Kirsher } 26125a2cc190SJeff Kirsher 2613571b8b92SJack Morgenstein memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE); 2614571b8b92SJack Morgenstein 26155a2cc190SJeff Kirsher return mailbox; 26165a2cc190SJeff Kirsher } 26175a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(mlx4_alloc_cmd_mailbox); 26185a2cc190SJeff Kirsher 2619e8f081aaSYevgeny Petrilin void mlx4_free_cmd_mailbox(struct mlx4_dev *dev, 2620e8f081aaSYevgeny Petrilin struct mlx4_cmd_mailbox *mailbox) 26215a2cc190SJeff Kirsher { 26225a2cc190SJeff Kirsher if (!mailbox) 26235a2cc190SJeff Kirsher return; 26245a2cc190SJeff Kirsher 26255a2cc190SJeff Kirsher pci_pool_free(mlx4_priv(dev)->cmd.pool, mailbox->buf, mailbox->dma); 26265a2cc190SJeff Kirsher kfree(mailbox); 26275a2cc190SJeff Kirsher } 26285a2cc190SJeff Kirsher EXPORT_SYMBOL_GPL(mlx4_free_cmd_mailbox); 2629e8f081aaSYevgeny Petrilin 2630e8f081aaSYevgeny Petrilin u32 mlx4_comm_get_version(void) 2631e8f081aaSYevgeny Petrilin { 2632e8f081aaSYevgeny Petrilin return ((u32) CMD_CHAN_IF_REV << 8) | (u32) CMD_CHAN_VER; 2633e8f081aaSYevgeny Petrilin } 26348f7ba3caSRony Efraim 26358f7ba3caSRony Efraim static int mlx4_get_slave_indx(struct mlx4_dev *dev, int vf) 26368f7ba3caSRony Efraim { 2637872bf2fbSYishai Hadas if ((vf < 0) || (vf >= dev->persist->num_vfs)) { 2638872bf2fbSYishai Hadas mlx4_err(dev, "Bad vf number:%d (number of activated vf: %d)\n", 2639872bf2fbSYishai Hadas vf, dev->persist->num_vfs); 26408f7ba3caSRony Efraim return -EINVAL; 26418f7ba3caSRony Efraim } 26428f7ba3caSRony Efraim 26438f7ba3caSRony Efraim return vf+1; 26448f7ba3caSRony Efraim } 26458f7ba3caSRony Efraim 2646f74462acSMatan Barak int mlx4_get_vf_indx(struct mlx4_dev *dev, int slave) 2647f74462acSMatan Barak { 2648872bf2fbSYishai Hadas if (slave < 1 || slave > dev->persist->num_vfs) { 2649f74462acSMatan Barak mlx4_err(dev, 2650f74462acSMatan Barak "Bad slave number:%d (number of activated slaves: %lu)\n", 2651f74462acSMatan Barak slave, dev->num_slaves); 2652f74462acSMatan Barak return -EINVAL; 2653f74462acSMatan Barak } 2654f74462acSMatan Barak return slave - 1; 2655f74462acSMatan Barak } 2656f74462acSMatan Barak 2657f5aef5aaSYishai Hadas void mlx4_cmd_wake_completions(struct mlx4_dev *dev) 2658f5aef5aaSYishai Hadas { 2659f5aef5aaSYishai Hadas struct mlx4_priv *priv = mlx4_priv(dev); 2660f5aef5aaSYishai Hadas struct mlx4_cmd_context *context; 2661f5aef5aaSYishai Hadas int i; 2662f5aef5aaSYishai Hadas 2663f5aef5aaSYishai Hadas spin_lock(&priv->cmd.context_lock); 2664f5aef5aaSYishai Hadas if (priv->cmd.context) { 2665f5aef5aaSYishai Hadas for (i = 0; i < priv->cmd.max_cmds; ++i) { 2666f5aef5aaSYishai Hadas context = &priv->cmd.context[i]; 2667f5aef5aaSYishai Hadas context->fw_status = CMD_STAT_INTERNAL_ERR; 2668f5aef5aaSYishai Hadas context->result = 2669f5aef5aaSYishai Hadas mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR); 2670f5aef5aaSYishai Hadas complete(&context->done); 2671f5aef5aaSYishai Hadas } 2672f5aef5aaSYishai Hadas } 2673f5aef5aaSYishai Hadas spin_unlock(&priv->cmd.context_lock); 2674f5aef5aaSYishai Hadas } 2675f5aef5aaSYishai Hadas 2676f74462acSMatan Barak struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave) 2677f74462acSMatan Barak { 2678f74462acSMatan Barak struct mlx4_active_ports actv_ports; 2679f74462acSMatan Barak int vf; 2680f74462acSMatan Barak 2681f74462acSMatan Barak bitmap_zero(actv_ports.ports, MLX4_MAX_PORTS); 2682f74462acSMatan Barak 2683f74462acSMatan Barak if (slave == 0) { 2684f74462acSMatan Barak bitmap_fill(actv_ports.ports, dev->caps.num_ports); 2685f74462acSMatan Barak return actv_ports; 2686f74462acSMatan Barak } 2687f74462acSMatan Barak 2688f74462acSMatan Barak vf = mlx4_get_vf_indx(dev, slave); 2689f74462acSMatan Barak if (vf < 0) 2690f74462acSMatan Barak return actv_ports; 2691f74462acSMatan Barak 2692f74462acSMatan Barak bitmap_set(actv_ports.ports, dev->dev_vfs[vf].min_port - 1, 2693f74462acSMatan Barak min((int)dev->dev_vfs[mlx4_get_vf_indx(dev, slave)].n_ports, 2694f74462acSMatan Barak dev->caps.num_ports)); 2695f74462acSMatan Barak 2696f74462acSMatan Barak return actv_ports; 2697f74462acSMatan Barak } 2698f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_get_active_ports); 2699f74462acSMatan Barak 2700f74462acSMatan Barak int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port) 2701f74462acSMatan Barak { 2702f74462acSMatan Barak unsigned n; 2703f74462acSMatan Barak struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave); 2704f74462acSMatan Barak unsigned m = bitmap_weight(actv_ports.ports, dev->caps.num_ports); 2705f74462acSMatan Barak 2706f74462acSMatan Barak if (port <= 0 || port > m) 2707f74462acSMatan Barak return -EINVAL; 2708f74462acSMatan Barak 2709f74462acSMatan Barak n = find_first_bit(actv_ports.ports, dev->caps.num_ports); 2710f74462acSMatan Barak if (port <= n) 2711f74462acSMatan Barak port = n + 1; 2712f74462acSMatan Barak 2713f74462acSMatan Barak return port; 2714f74462acSMatan Barak } 2715f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_slave_convert_port); 2716f74462acSMatan Barak 2717f74462acSMatan Barak int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port) 2718f74462acSMatan Barak { 2719f74462acSMatan Barak struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave); 2720f74462acSMatan Barak if (test_bit(port - 1, actv_ports.ports)) 2721f74462acSMatan Barak return port - 2722f74462acSMatan Barak find_first_bit(actv_ports.ports, dev->caps.num_ports); 2723f74462acSMatan Barak 2724f74462acSMatan Barak return -1; 2725f74462acSMatan Barak } 2726f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slave_port); 2727f74462acSMatan Barak 2728f74462acSMatan Barak struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev, 2729f74462acSMatan Barak int port) 2730f74462acSMatan Barak { 2731f74462acSMatan Barak unsigned i; 2732f74462acSMatan Barak struct mlx4_slaves_pport slaves_pport; 2733f74462acSMatan Barak 2734f74462acSMatan Barak bitmap_zero(slaves_pport.slaves, MLX4_MFUNC_MAX); 2735f74462acSMatan Barak 2736f74462acSMatan Barak if (port <= 0 || port > dev->caps.num_ports) 2737f74462acSMatan Barak return slaves_pport; 2738f74462acSMatan Barak 2739872bf2fbSYishai Hadas for (i = 0; i < dev->persist->num_vfs + 1; i++) { 2740f74462acSMatan Barak struct mlx4_active_ports actv_ports = 2741f74462acSMatan Barak mlx4_get_active_ports(dev, i); 2742f74462acSMatan Barak if (test_bit(port - 1, actv_ports.ports)) 2743f74462acSMatan Barak set_bit(i, slaves_pport.slaves); 2744f74462acSMatan Barak } 2745f74462acSMatan Barak 2746f74462acSMatan Barak return slaves_pport; 2747f74462acSMatan Barak } 2748f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slaves_pport); 2749f74462acSMatan Barak 2750f74462acSMatan Barak struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv( 2751f74462acSMatan Barak struct mlx4_dev *dev, 2752f74462acSMatan Barak const struct mlx4_active_ports *crit_ports) 2753f74462acSMatan Barak { 2754f74462acSMatan Barak unsigned i; 2755f74462acSMatan Barak struct mlx4_slaves_pport slaves_pport; 2756f74462acSMatan Barak 2757f74462acSMatan Barak bitmap_zero(slaves_pport.slaves, MLX4_MFUNC_MAX); 2758f74462acSMatan Barak 2759872bf2fbSYishai Hadas for (i = 0; i < dev->persist->num_vfs + 1; i++) { 2760f74462acSMatan Barak struct mlx4_active_ports actv_ports = 2761f74462acSMatan Barak mlx4_get_active_ports(dev, i); 2762f74462acSMatan Barak if (bitmap_equal(crit_ports->ports, actv_ports.ports, 2763f74462acSMatan Barak dev->caps.num_ports)) 2764f74462acSMatan Barak set_bit(i, slaves_pport.slaves); 2765f74462acSMatan Barak } 2766f74462acSMatan Barak 2767f74462acSMatan Barak return slaves_pport; 2768f74462acSMatan Barak } 2769f74462acSMatan Barak EXPORT_SYMBOL_GPL(mlx4_phys_to_slaves_pport_actv); 2770f74462acSMatan Barak 2771a91c772fSMatan Barak static int mlx4_slaves_closest_port(struct mlx4_dev *dev, int slave, int port) 2772a91c772fSMatan Barak { 2773a91c772fSMatan Barak struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave); 2774a91c772fSMatan Barak int min_port = find_first_bit(actv_ports.ports, dev->caps.num_ports) 2775a91c772fSMatan Barak + 1; 2776a91c772fSMatan Barak int max_port = min_port + 2777a91c772fSMatan Barak bitmap_weight(actv_ports.ports, dev->caps.num_ports); 2778a91c772fSMatan Barak 2779a91c772fSMatan Barak if (port < min_port) 2780a91c772fSMatan Barak port = min_port; 2781a91c772fSMatan Barak else if (port >= max_port) 2782a91c772fSMatan Barak port = max_port - 1; 2783a91c772fSMatan Barak 2784a91c772fSMatan Barak return port; 2785a91c772fSMatan Barak } 2786a91c772fSMatan Barak 2787cda373f4SIdo Shamay static int mlx4_set_vport_qos(struct mlx4_priv *priv, int slave, int port, 2788cda373f4SIdo Shamay int max_tx_rate) 2789cda373f4SIdo Shamay { 2790cda373f4SIdo Shamay int i; 2791cda373f4SIdo Shamay int err; 2792cda373f4SIdo Shamay struct mlx4_qos_manager *port_qos; 2793cda373f4SIdo Shamay struct mlx4_dev *dev = &priv->dev; 2794cda373f4SIdo Shamay struct mlx4_vport_qos_param vpp_qos[MLX4_NUM_UP]; 2795cda373f4SIdo Shamay 2796cda373f4SIdo Shamay port_qos = &priv->mfunc.master.qos_ctl[port]; 2797cda373f4SIdo Shamay memset(vpp_qos, 0, sizeof(struct mlx4_vport_qos_param) * MLX4_NUM_UP); 2798cda373f4SIdo Shamay 2799cda373f4SIdo Shamay if (slave > port_qos->num_of_qos_vfs) { 2800cda373f4SIdo Shamay mlx4_info(dev, "No availible VPP resources for this VF\n"); 2801cda373f4SIdo Shamay return -EINVAL; 2802cda373f4SIdo Shamay } 2803cda373f4SIdo Shamay 2804cda373f4SIdo Shamay /* Query for default QoS values from Vport 0 is needed */ 2805cda373f4SIdo Shamay err = mlx4_SET_VPORT_QOS_get(dev, port, 0, vpp_qos); 2806cda373f4SIdo Shamay if (err) { 2807cda373f4SIdo Shamay mlx4_info(dev, "Failed to query Vport 0 QoS values\n"); 2808cda373f4SIdo Shamay return err; 2809cda373f4SIdo Shamay } 2810cda373f4SIdo Shamay 2811cda373f4SIdo Shamay for (i = 0; i < MLX4_NUM_UP; i++) { 2812cda373f4SIdo Shamay if (test_bit(i, port_qos->priority_bm) && max_tx_rate) { 2813cda373f4SIdo Shamay vpp_qos[i].max_avg_bw = max_tx_rate; 2814cda373f4SIdo Shamay vpp_qos[i].enable = 1; 2815cda373f4SIdo Shamay } else { 2816cda373f4SIdo Shamay /* if user supplied tx_rate == 0, meaning no rate limit 2817cda373f4SIdo Shamay * configuration is required. so we are leaving the 2818cda373f4SIdo Shamay * value of max_avg_bw as queried from Vport 0. 2819cda373f4SIdo Shamay */ 2820cda373f4SIdo Shamay vpp_qos[i].enable = 0; 2821cda373f4SIdo Shamay } 2822cda373f4SIdo Shamay } 2823cda373f4SIdo Shamay 2824cda373f4SIdo Shamay err = mlx4_SET_VPORT_QOS_set(dev, port, slave, vpp_qos); 2825cda373f4SIdo Shamay if (err) { 2826cda373f4SIdo Shamay mlx4_info(dev, "Failed to set Vport %d QoS values\n", slave); 2827cda373f4SIdo Shamay return err; 2828cda373f4SIdo Shamay } 2829cda373f4SIdo Shamay 2830cda373f4SIdo Shamay return 0; 2831cda373f4SIdo Shamay } 2832cda373f4SIdo Shamay 2833cda373f4SIdo Shamay static bool mlx4_is_vf_vst_and_prio_qos(struct mlx4_dev *dev, int port, 2834cda373f4SIdo Shamay struct mlx4_vport_state *vf_admin) 2835cda373f4SIdo Shamay { 2836cda373f4SIdo Shamay struct mlx4_qos_manager *info; 2837cda373f4SIdo Shamay struct mlx4_priv *priv = mlx4_priv(dev); 2838cda373f4SIdo Shamay 2839cda373f4SIdo Shamay if (!mlx4_is_master(dev) || 2840cda373f4SIdo Shamay !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP)) 2841cda373f4SIdo Shamay return false; 2842cda373f4SIdo Shamay 2843cda373f4SIdo Shamay info = &priv->mfunc.master.qos_ctl[port]; 2844cda373f4SIdo Shamay 2845cda373f4SIdo Shamay if (vf_admin->default_vlan != MLX4_VGT && 2846cda373f4SIdo Shamay test_bit(vf_admin->default_qos, info->priority_bm)) 2847cda373f4SIdo Shamay return true; 2848cda373f4SIdo Shamay 2849cda373f4SIdo Shamay return false; 2850cda373f4SIdo Shamay } 2851cda373f4SIdo Shamay 2852cda373f4SIdo Shamay static bool mlx4_valid_vf_state_change(struct mlx4_dev *dev, int port, 2853cda373f4SIdo Shamay struct mlx4_vport_state *vf_admin, 2854cda373f4SIdo Shamay int vlan, int qos) 2855cda373f4SIdo Shamay { 2856cda373f4SIdo Shamay struct mlx4_vport_state dummy_admin = {0}; 2857cda373f4SIdo Shamay 2858cda373f4SIdo Shamay if (!mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin) || 2859cda373f4SIdo Shamay !vf_admin->tx_rate) 2860cda373f4SIdo Shamay return true; 2861cda373f4SIdo Shamay 2862cda373f4SIdo Shamay dummy_admin.default_qos = qos; 2863cda373f4SIdo Shamay dummy_admin.default_vlan = vlan; 2864cda373f4SIdo Shamay 2865cda373f4SIdo Shamay /* VF wants to move to other VST state which is valid with current 2866cda373f4SIdo Shamay * rate limit. Either differnt default vlan in VST or other 2867cda373f4SIdo Shamay * supported QoS priority. Otherwise we don't allow this change when 2868cda373f4SIdo Shamay * the TX rate is still configured. 2869cda373f4SIdo Shamay */ 2870cda373f4SIdo Shamay if (mlx4_is_vf_vst_and_prio_qos(dev, port, &dummy_admin)) 2871cda373f4SIdo Shamay return true; 2872cda373f4SIdo Shamay 2873cda373f4SIdo Shamay mlx4_info(dev, "Cannot change VF state to %s while rate is set\n", 2874cda373f4SIdo Shamay (vlan == MLX4_VGT) ? "VGT" : "VST"); 2875cda373f4SIdo Shamay 2876cda373f4SIdo Shamay if (vlan != MLX4_VGT) 2877cda373f4SIdo Shamay mlx4_info(dev, "VST priority %d not supported for QoS\n", qos); 2878cda373f4SIdo Shamay 2879cda373f4SIdo Shamay mlx4_info(dev, "Please set rate to 0 prior to this VF state change\n"); 2880cda373f4SIdo Shamay 2881cda373f4SIdo Shamay return false; 2882cda373f4SIdo Shamay } 2883cda373f4SIdo Shamay 28848f7ba3caSRony Efraim int mlx4_set_vf_mac(struct mlx4_dev *dev, int port, int vf, u64 mac) 28858f7ba3caSRony Efraim { 28868f7ba3caSRony Efraim struct mlx4_priv *priv = mlx4_priv(dev); 28878f7ba3caSRony Efraim struct mlx4_vport_state *s_info; 28888f7ba3caSRony Efraim int slave; 28898f7ba3caSRony Efraim 28908f7ba3caSRony Efraim if (!mlx4_is_master(dev)) 28918f7ba3caSRony Efraim return -EPROTONOSUPPORT; 28928f7ba3caSRony Efraim 28938f7ba3caSRony Efraim slave = mlx4_get_slave_indx(dev, vf); 28948f7ba3caSRony Efraim if (slave < 0) 28958f7ba3caSRony Efraim return -EINVAL; 28968f7ba3caSRony Efraim 2897a91c772fSMatan Barak port = mlx4_slaves_closest_port(dev, slave, port); 28988f7ba3caSRony Efraim s_info = &priv->mfunc.master.vf_admin[slave].vport[port]; 28998f7ba3caSRony Efraim s_info->mac = mac; 29008f7ba3caSRony Efraim mlx4_info(dev, "default mac on vf %d port %d to %llX will take afect only after vf restart\n", 29018f7ba3caSRony Efraim vf, port, s_info->mac); 29028f7ba3caSRony Efraim return 0; 29038f7ba3caSRony Efraim } 29048f7ba3caSRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_mac); 29053f7fb021SRony Efraim 2906b01978caSJack Morgenstein 29073f7fb021SRony Efraim int mlx4_set_vf_vlan(struct mlx4_dev *dev, int port, int vf, u16 vlan, u8 qos) 29083f7fb021SRony Efraim { 29093f7fb021SRony Efraim struct mlx4_priv *priv = mlx4_priv(dev); 2910b01978caSJack Morgenstein struct mlx4_vport_state *vf_admin; 29113f7fb021SRony Efraim int slave; 29123f7fb021SRony Efraim 29133f7fb021SRony Efraim if ((!mlx4_is_master(dev)) || 29143f7fb021SRony Efraim !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_VLAN_CONTROL)) 29153f7fb021SRony Efraim return -EPROTONOSUPPORT; 29163f7fb021SRony Efraim 29173f7fb021SRony Efraim if ((vlan > 4095) || (qos > 7)) 29183f7fb021SRony Efraim return -EINVAL; 29193f7fb021SRony Efraim 29203f7fb021SRony Efraim slave = mlx4_get_slave_indx(dev, vf); 29213f7fb021SRony Efraim if (slave < 0) 29223f7fb021SRony Efraim return -EINVAL; 29233f7fb021SRony Efraim 2924a91c772fSMatan Barak port = mlx4_slaves_closest_port(dev, slave, port); 2925b01978caSJack Morgenstein vf_admin = &priv->mfunc.master.vf_admin[slave].vport[port]; 2926b01978caSJack Morgenstein 2927cda373f4SIdo Shamay if (!mlx4_valid_vf_state_change(dev, port, vf_admin, vlan, qos)) 2928cda373f4SIdo Shamay return -EPERM; 2929cda373f4SIdo Shamay 29303f7fb021SRony Efraim if ((0 == vlan) && (0 == qos)) 2931b01978caSJack Morgenstein vf_admin->default_vlan = MLX4_VGT; 29323f7fb021SRony Efraim else 2933b01978caSJack Morgenstein vf_admin->default_vlan = vlan; 2934b01978caSJack Morgenstein vf_admin->default_qos = qos; 2935b01978caSJack Morgenstein 2936cda373f4SIdo Shamay /* If rate was configured prior to VST, we saved the configured rate 2937cda373f4SIdo Shamay * in vf_admin->rate and now, if priority supported we enforce the QoS 2938cda373f4SIdo Shamay */ 2939cda373f4SIdo Shamay if (mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin) && 2940cda373f4SIdo Shamay vf_admin->tx_rate) 2941cda373f4SIdo Shamay vf_admin->qos_vport = slave; 2942cda373f4SIdo Shamay 29430a6eac24SRony Efraim if (mlx4_master_immediate_activate_vlan_qos(priv, slave, port)) 29440a6eac24SRony Efraim mlx4_info(dev, 29450a6eac24SRony Efraim "updating vf %d port %d config will take effect on next VF restart\n", 2946b01978caSJack Morgenstein vf, port); 29473f7fb021SRony Efraim return 0; 29483f7fb021SRony Efraim } 29493f7fb021SRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_vlan); 2950e6b6a231SRony Efraim 2951cda373f4SIdo Shamay int mlx4_set_vf_rate(struct mlx4_dev *dev, int port, int vf, int min_tx_rate, 2952cda373f4SIdo Shamay int max_tx_rate) 2953cda373f4SIdo Shamay { 2954cda373f4SIdo Shamay int err; 2955cda373f4SIdo Shamay int slave; 2956cda373f4SIdo Shamay struct mlx4_vport_state *vf_admin; 2957cda373f4SIdo Shamay struct mlx4_priv *priv = mlx4_priv(dev); 2958cda373f4SIdo Shamay 2959cda373f4SIdo Shamay if (!mlx4_is_master(dev) || 2960cda373f4SIdo Shamay !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP)) 2961cda373f4SIdo Shamay return -EPROTONOSUPPORT; 2962cda373f4SIdo Shamay 2963cda373f4SIdo Shamay if (min_tx_rate) { 2964cda373f4SIdo Shamay mlx4_info(dev, "Minimum BW share not supported\n"); 2965cda373f4SIdo Shamay return -EPROTONOSUPPORT; 2966cda373f4SIdo Shamay } 2967cda373f4SIdo Shamay 2968cda373f4SIdo Shamay slave = mlx4_get_slave_indx(dev, vf); 2969cda373f4SIdo Shamay if (slave < 0) 2970cda373f4SIdo Shamay return -EINVAL; 2971cda373f4SIdo Shamay 2972cda373f4SIdo Shamay port = mlx4_slaves_closest_port(dev, slave, port); 2973cda373f4SIdo Shamay vf_admin = &priv->mfunc.master.vf_admin[slave].vport[port]; 2974cda373f4SIdo Shamay 2975cda373f4SIdo Shamay err = mlx4_set_vport_qos(priv, slave, port, max_tx_rate); 2976cda373f4SIdo Shamay if (err) { 2977cda373f4SIdo Shamay mlx4_info(dev, "vf %d failed to set rate %d\n", vf, 2978cda373f4SIdo Shamay max_tx_rate); 2979cda373f4SIdo Shamay return err; 2980cda373f4SIdo Shamay } 2981cda373f4SIdo Shamay 2982cda373f4SIdo Shamay vf_admin->tx_rate = max_tx_rate; 2983cda373f4SIdo Shamay /* if VF is not in supported mode (VST with supported prio), 2984cda373f4SIdo Shamay * we do not change vport configuration for its QPs, but save 2985cda373f4SIdo Shamay * the rate, so it will be enforced when it moves to supported 2986cda373f4SIdo Shamay * mode next time. 2987cda373f4SIdo Shamay */ 2988cda373f4SIdo Shamay if (!mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin)) { 2989cda373f4SIdo Shamay mlx4_info(dev, 2990cda373f4SIdo Shamay "rate set for VF %d when not in valid state\n", vf); 2991cda373f4SIdo Shamay 2992cda373f4SIdo Shamay if (vf_admin->default_vlan != MLX4_VGT) 2993cda373f4SIdo Shamay mlx4_info(dev, "VST priority not supported by QoS\n"); 2994cda373f4SIdo Shamay else 2995cda373f4SIdo Shamay mlx4_info(dev, "VF in VGT mode (needed VST)\n"); 2996cda373f4SIdo Shamay 2997cda373f4SIdo Shamay mlx4_info(dev, 2998cda373f4SIdo Shamay "rate %d take affect when VF moves to valid state\n", 2999cda373f4SIdo Shamay max_tx_rate); 3000cda373f4SIdo Shamay return 0; 3001cda373f4SIdo Shamay } 3002cda373f4SIdo Shamay 3003cda373f4SIdo Shamay /* If user sets rate 0 assigning default vport for its QPs */ 3004cda373f4SIdo Shamay vf_admin->qos_vport = max_tx_rate ? slave : MLX4_VPP_DEFAULT_VPORT; 3005cda373f4SIdo Shamay 3006cda373f4SIdo Shamay if (priv->mfunc.master.slave_state[slave].active && 3007cda373f4SIdo Shamay dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP) 3008cda373f4SIdo Shamay mlx4_master_immediate_activate_vlan_qos(priv, slave, port); 3009cda373f4SIdo Shamay 3010cda373f4SIdo Shamay return 0; 3011cda373f4SIdo Shamay } 3012cda373f4SIdo Shamay EXPORT_SYMBOL_GPL(mlx4_set_vf_rate); 3013cda373f4SIdo Shamay 30145ea8bbfcSJack Morgenstein /* mlx4_get_slave_default_vlan - 30155ea8bbfcSJack Morgenstein * return true if VST ( default vlan) 30165ea8bbfcSJack Morgenstein * if VST, will return vlan & qos (if not NULL) 30175ea8bbfcSJack Morgenstein */ 30185ea8bbfcSJack Morgenstein bool mlx4_get_slave_default_vlan(struct mlx4_dev *dev, int port, int slave, 30195ea8bbfcSJack Morgenstein u16 *vlan, u8 *qos) 30205ea8bbfcSJack Morgenstein { 30215ea8bbfcSJack Morgenstein struct mlx4_vport_oper_state *vp_oper; 30225ea8bbfcSJack Morgenstein struct mlx4_priv *priv; 30235ea8bbfcSJack Morgenstein 30245ea8bbfcSJack Morgenstein priv = mlx4_priv(dev); 3025a91c772fSMatan Barak port = mlx4_slaves_closest_port(dev, slave, port); 30265ea8bbfcSJack Morgenstein vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port]; 30275ea8bbfcSJack Morgenstein 30285ea8bbfcSJack Morgenstein if (MLX4_VGT != vp_oper->state.default_vlan) { 30295ea8bbfcSJack Morgenstein if (vlan) 30305ea8bbfcSJack Morgenstein *vlan = vp_oper->state.default_vlan; 30315ea8bbfcSJack Morgenstein if (qos) 30325ea8bbfcSJack Morgenstein *qos = vp_oper->state.default_qos; 30335ea8bbfcSJack Morgenstein return true; 30345ea8bbfcSJack Morgenstein } 30355ea8bbfcSJack Morgenstein return false; 30365ea8bbfcSJack Morgenstein } 30375ea8bbfcSJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_get_slave_default_vlan); 30385ea8bbfcSJack Morgenstein 3039e6b6a231SRony Efraim int mlx4_set_vf_spoofchk(struct mlx4_dev *dev, int port, int vf, bool setting) 3040e6b6a231SRony Efraim { 3041e6b6a231SRony Efraim struct mlx4_priv *priv = mlx4_priv(dev); 3042e6b6a231SRony Efraim struct mlx4_vport_state *s_info; 3043e6b6a231SRony Efraim int slave; 3044e6b6a231SRony Efraim 3045e6b6a231SRony Efraim if ((!mlx4_is_master(dev)) || 3046e6b6a231SRony Efraim !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FSM)) 3047e6b6a231SRony Efraim return -EPROTONOSUPPORT; 3048e6b6a231SRony Efraim 3049e6b6a231SRony Efraim slave = mlx4_get_slave_indx(dev, vf); 3050e6b6a231SRony Efraim if (slave < 0) 3051e6b6a231SRony Efraim return -EINVAL; 3052e6b6a231SRony Efraim 3053a91c772fSMatan Barak port = mlx4_slaves_closest_port(dev, slave, port); 3054e6b6a231SRony Efraim s_info = &priv->mfunc.master.vf_admin[slave].vport[port]; 3055e6b6a231SRony Efraim s_info->spoofchk = setting; 3056e6b6a231SRony Efraim 3057e6b6a231SRony Efraim return 0; 3058e6b6a231SRony Efraim } 3059e6b6a231SRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_spoofchk); 30602cccb9e4SRony Efraim 30612cccb9e4SRony Efraim int mlx4_get_vf_config(struct mlx4_dev *dev, int port, int vf, struct ifla_vf_info *ivf) 30622cccb9e4SRony Efraim { 30632cccb9e4SRony Efraim struct mlx4_priv *priv = mlx4_priv(dev); 30642cccb9e4SRony Efraim struct mlx4_vport_state *s_info; 30652cccb9e4SRony Efraim int slave; 30662cccb9e4SRony Efraim 30672cccb9e4SRony Efraim if (!mlx4_is_master(dev)) 30682cccb9e4SRony Efraim return -EPROTONOSUPPORT; 30692cccb9e4SRony Efraim 30702cccb9e4SRony Efraim slave = mlx4_get_slave_indx(dev, vf); 30712cccb9e4SRony Efraim if (slave < 0) 30722cccb9e4SRony Efraim return -EINVAL; 30732cccb9e4SRony Efraim 30742cccb9e4SRony Efraim s_info = &priv->mfunc.master.vf_admin[slave].vport[port]; 30752cccb9e4SRony Efraim ivf->vf = vf; 30762cccb9e4SRony Efraim 30772cccb9e4SRony Efraim /* need to convert it to a func */ 30782cccb9e4SRony Efraim ivf->mac[0] = ((s_info->mac >> (5*8)) & 0xff); 30792cccb9e4SRony Efraim ivf->mac[1] = ((s_info->mac >> (4*8)) & 0xff); 30802cccb9e4SRony Efraim ivf->mac[2] = ((s_info->mac >> (3*8)) & 0xff); 30812cccb9e4SRony Efraim ivf->mac[3] = ((s_info->mac >> (2*8)) & 0xff); 30822cccb9e4SRony Efraim ivf->mac[4] = ((s_info->mac >> (1*8)) & 0xff); 30832cccb9e4SRony Efraim ivf->mac[5] = ((s_info->mac) & 0xff); 30842cccb9e4SRony Efraim 30852cccb9e4SRony Efraim ivf->vlan = s_info->default_vlan; 30862cccb9e4SRony Efraim ivf->qos = s_info->default_qos; 3087cda373f4SIdo Shamay 3088cda373f4SIdo Shamay if (mlx4_is_vf_vst_and_prio_qos(dev, port, s_info)) 3089ed616689SSucheta Chakraborty ivf->max_tx_rate = s_info->tx_rate; 3090cda373f4SIdo Shamay else 3091cda373f4SIdo Shamay ivf->max_tx_rate = 0; 3092cda373f4SIdo Shamay 3093ed616689SSucheta Chakraborty ivf->min_tx_rate = 0; 30942cccb9e4SRony Efraim ivf->spoofchk = s_info->spoofchk; 3095948e306dSRony Efraim ivf->linkstate = s_info->link_state; 30962cccb9e4SRony Efraim 30972cccb9e4SRony Efraim return 0; 30982cccb9e4SRony Efraim } 30992cccb9e4SRony Efraim EXPORT_SYMBOL_GPL(mlx4_get_vf_config); 3100948e306dSRony Efraim 3101948e306dSRony Efraim int mlx4_set_vf_link_state(struct mlx4_dev *dev, int port, int vf, int link_state) 3102948e306dSRony Efraim { 3103948e306dSRony Efraim struct mlx4_priv *priv = mlx4_priv(dev); 3104948e306dSRony Efraim struct mlx4_vport_state *s_info; 3105948e306dSRony Efraim int slave; 3106948e306dSRony Efraim u8 link_stat_event; 3107948e306dSRony Efraim 3108948e306dSRony Efraim slave = mlx4_get_slave_indx(dev, vf); 3109948e306dSRony Efraim if (slave < 0) 3110948e306dSRony Efraim return -EINVAL; 3111948e306dSRony Efraim 3112a91c772fSMatan Barak port = mlx4_slaves_closest_port(dev, slave, port); 3113948e306dSRony Efraim switch (link_state) { 3114948e306dSRony Efraim case IFLA_VF_LINK_STATE_AUTO: 3115948e306dSRony Efraim /* get current link state */ 3116948e306dSRony Efraim if (!priv->sense.do_sense_port[port]) 3117948e306dSRony Efraim link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_ACTIVE; 3118948e306dSRony Efraim else 3119948e306dSRony Efraim link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_DOWN; 3120948e306dSRony Efraim break; 3121948e306dSRony Efraim 3122948e306dSRony Efraim case IFLA_VF_LINK_STATE_ENABLE: 3123948e306dSRony Efraim link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_ACTIVE; 3124948e306dSRony Efraim break; 3125948e306dSRony Efraim 3126948e306dSRony Efraim case IFLA_VF_LINK_STATE_DISABLE: 3127948e306dSRony Efraim link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_DOWN; 3128948e306dSRony Efraim break; 3129948e306dSRony Efraim 3130948e306dSRony Efraim default: 3131948e306dSRony Efraim mlx4_warn(dev, "unknown value for link_state %02x on slave %d port %d\n", 3132948e306dSRony Efraim link_state, slave, port); 3133948e306dSRony Efraim return -EINVAL; 3134948e306dSRony Efraim }; 3135948e306dSRony Efraim s_info = &priv->mfunc.master.vf_admin[slave].vport[port]; 3136948e306dSRony Efraim s_info->link_state = link_state; 3137948e306dSRony Efraim 3138948e306dSRony Efraim /* send event */ 3139948e306dSRony Efraim mlx4_gen_port_state_change_eqe(dev, slave, port, link_stat_event); 31400a6eac24SRony Efraim 31410a6eac24SRony Efraim if (mlx4_master_immediate_activate_vlan_qos(priv, slave, port)) 31420a6eac24SRony Efraim mlx4_dbg(dev, 31430a6eac24SRony Efraim "updating vf %d port %d no link state HW enforcment\n", 31440a6eac24SRony Efraim vf, port); 3145948e306dSRony Efraim return 0; 3146948e306dSRony Efraim } 3147948e306dSRony Efraim EXPORT_SYMBOL_GPL(mlx4_set_vf_link_state); 314897982f5aSJack Morgenstein 314997982f5aSJack Morgenstein int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port) 315097982f5aSJack Morgenstein { 315199ec41d0SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 315299ec41d0SJack Morgenstein 315399ec41d0SJack Morgenstein if (slave < 1 || slave >= dev->num_slaves || 315499ec41d0SJack Morgenstein port < 1 || port > MLX4_MAX_PORTS) 315597982f5aSJack Morgenstein return 0; 315699ec41d0SJack Morgenstein 315799ec41d0SJack Morgenstein return priv->mfunc.master.vf_oper[slave].smi_enabled[port] == 315899ec41d0SJack Morgenstein MLX4_VF_SMI_ENABLED; 315997982f5aSJack Morgenstein } 316097982f5aSJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_smi_enabled); 316165fed8a8SJack Morgenstein 316265fed8a8SJack Morgenstein int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port) 316365fed8a8SJack Morgenstein { 316465fed8a8SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 316565fed8a8SJack Morgenstein 316665fed8a8SJack Morgenstein if (slave == mlx4_master_func_num(dev)) 316765fed8a8SJack Morgenstein return 1; 316865fed8a8SJack Morgenstein 316965fed8a8SJack Morgenstein if (slave < 1 || slave >= dev->num_slaves || 317065fed8a8SJack Morgenstein port < 1 || port > MLX4_MAX_PORTS) 317165fed8a8SJack Morgenstein return 0; 317265fed8a8SJack Morgenstein 317365fed8a8SJack Morgenstein return priv->mfunc.master.vf_admin[slave].enable_smi[port] == 317465fed8a8SJack Morgenstein MLX4_VF_SMI_ENABLED; 317565fed8a8SJack Morgenstein } 317665fed8a8SJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_get_enable_smi_admin); 317765fed8a8SJack Morgenstein 317865fed8a8SJack Morgenstein int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port, 317965fed8a8SJack Morgenstein int enabled) 318065fed8a8SJack Morgenstein { 318165fed8a8SJack Morgenstein struct mlx4_priv *priv = mlx4_priv(dev); 318265fed8a8SJack Morgenstein 318365fed8a8SJack Morgenstein if (slave == mlx4_master_func_num(dev)) 318465fed8a8SJack Morgenstein return 0; 318565fed8a8SJack Morgenstein 318665fed8a8SJack Morgenstein if (slave < 1 || slave >= dev->num_slaves || 318765fed8a8SJack Morgenstein port < 1 || port > MLX4_MAX_PORTS || 318865fed8a8SJack Morgenstein enabled < 0 || enabled > 1) 318965fed8a8SJack Morgenstein return -EINVAL; 319065fed8a8SJack Morgenstein 319165fed8a8SJack Morgenstein priv->mfunc.master.vf_admin[slave].enable_smi[port] = enabled; 319265fed8a8SJack Morgenstein return 0; 319365fed8a8SJack Morgenstein } 319465fed8a8SJack Morgenstein EXPORT_SYMBOL_GPL(mlx4_vf_set_enable_smi_admin); 3195